blob: c74059e10a6de9d1afe89cea272c4146bc183e68 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-bus.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/*
13 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14 * PCI-PCI bridges cleanup, sorted resource allocation.
15 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Converted to allocation in 3 passes, which gives
17 * tighter packing. Prefetchable range support.
18 */
19
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/cache.h>
27#include <linux/slab.h>
Chris Wright6faf17f2009-08-28 13:00:06 -070028#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Bjorn Helgaas844393f2012-02-23 20:18:59 -070030unsigned int pci_flags;
Bjorn Helgaas47087702012-02-23 14:29:23 -070031
Yinghai Lubdc4abe2012-01-21 02:08:27 -080032struct pci_dev_resource {
33 struct list_head list;
Yinghai Lu2934a0d2012-01-21 02:08:26 -080034 struct resource *res;
35 struct pci_dev *dev;
Yinghai Lu568ddef2010-01-22 01:02:21 -080036 resource_size_t start;
37 resource_size_t end;
Ram Paic8adf9a2011-02-14 17:43:20 -080038 resource_size_t add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070039 resource_size_t min_align;
Yinghai Lu568ddef2010-01-22 01:02:21 -080040 unsigned long flags;
41};
42
Yinghai Lubffc56d2012-01-21 02:08:30 -080043static void free_list(struct list_head *head)
44{
45 struct pci_dev_resource *dev_res, *tmp;
46
47 list_for_each_entry_safe(dev_res, tmp, head, list) {
48 list_del(&dev_res->list);
49 kfree(dev_res);
50 }
51}
Ram Pai094732a2011-02-14 17:43:18 -080052
Ram Paic8adf9a2011-02-14 17:43:20 -080053/**
54 * add_to_list() - add a new resource tracker to the list
55 * @head: Head of the list
56 * @dev: device corresponding to which the resource
57 * belongs
58 * @res: The resource to be tracked
59 * @add_size: additional size to be optionally added
60 * to the resource
61 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -080062static int add_to_list(struct list_head *head,
Ram Paic8adf9a2011-02-14 17:43:20 -080063 struct pci_dev *dev, struct resource *res,
Ram Pai2bbc6942011-07-25 13:08:39 -070064 resource_size_t add_size, resource_size_t min_align)
Yinghai Lu568ddef2010-01-22 01:02:21 -080065{
Yinghai Lu764242a2012-01-21 02:08:28 -080066 struct pci_dev_resource *tmp;
Yinghai Lu568ddef2010-01-22 01:02:21 -080067
Yinghai Lubdc4abe2012-01-21 02:08:27 -080068 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
Yinghai Lu568ddef2010-01-22 01:02:21 -080069 if (!tmp) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040070 pr_warn("add_to_list: kmalloc() failed!\n");
Yinghai Luef62dfe2012-01-21 02:08:18 -080071 return -ENOMEM;
Yinghai Lu568ddef2010-01-22 01:02:21 -080072 }
73
Yinghai Lu568ddef2010-01-22 01:02:21 -080074 tmp->res = res;
75 tmp->dev = dev;
76 tmp->start = res->start;
77 tmp->end = res->end;
78 tmp->flags = res->flags;
Ram Paic8adf9a2011-02-14 17:43:20 -080079 tmp->add_size = add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070080 tmp->min_align = min_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -080081
82 list_add(&tmp->list, head);
Yinghai Luef62dfe2012-01-21 02:08:18 -080083
84 return 0;
Yinghai Lu568ddef2010-01-22 01:02:21 -080085}
86
Yinghai Lub9b0bba2012-01-21 02:08:29 -080087static void remove_from_list(struct list_head *head,
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080088 struct resource *res)
89{
Yinghai Lub9b0bba2012-01-21 02:08:29 -080090 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080091
Yinghai Lub9b0bba2012-01-21 02:08:29 -080092 list_for_each_entry_safe(dev_res, tmp, head, list) {
93 if (dev_res->res == res) {
94 list_del(&dev_res->list);
95 kfree(dev_res);
Yinghai Lubdc4abe2012-01-21 02:08:27 -080096 break;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080097 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080098 }
99}
100
Wei Yangd74b9022015-03-25 16:23:51 +0800101static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
102 struct resource *res)
Yinghai Lu1c372352012-01-21 02:08:19 -0800103{
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800104 struct pci_dev_resource *dev_res;
Yinghai Lu1c372352012-01-21 02:08:19 -0800105
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800106 list_for_each_entry(dev_res, head, list) {
107 if (dev_res->res == res) {
Yinghai Lub5924432012-01-21 02:08:31 -0800108 int idx = res - &dev_res->dev->resource[0];
109
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800110 dev_printk(KERN_DEBUG, &dev_res->dev->dev,
Wei Yangd74b9022015-03-25 16:23:51 +0800111 "res[%d]=%pR res_to_dev_res add_size %llx min_align %llx\n",
Yinghai Lub5924432012-01-21 02:08:31 -0800112 idx, dev_res->res,
Wei Yangd74b9022015-03-25 16:23:51 +0800113 (unsigned long long)dev_res->add_size,
114 (unsigned long long)dev_res->min_align);
Yinghai Lub5924432012-01-21 02:08:31 -0800115
Wei Yangd74b9022015-03-25 16:23:51 +0800116 return dev_res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800117 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800118 }
Yinghai Lu1c372352012-01-21 02:08:19 -0800119
Wei Yangd74b9022015-03-25 16:23:51 +0800120 return NULL;
Yinghai Lu1c372352012-01-21 02:08:19 -0800121}
122
Wei Yangd74b9022015-03-25 16:23:51 +0800123static resource_size_t get_res_add_size(struct list_head *head,
124 struct resource *res)
125{
126 struct pci_dev_resource *dev_res;
127
128 dev_res = res_to_dev_res(head, res);
129 return dev_res ? dev_res->add_size : 0;
130}
131
132static resource_size_t get_res_add_align(struct list_head *head,
133 struct resource *res)
134{
135 struct pci_dev_resource *dev_res;
136
137 dev_res = res_to_dev_res(head, res);
138 return dev_res ? dev_res->min_align : 0;
139}
140
141
Yinghai Lu78c3b322012-01-21 02:08:25 -0800142/* Sort resources by alignment */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800143static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
Yinghai Lu78c3b322012-01-21 02:08:25 -0800144{
145 int i;
146
147 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
148 struct resource *r;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800149 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800150 resource_size_t r_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800151 struct list_head *n;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800152
153 r = &dev->resource[i];
154
155 if (r->flags & IORESOURCE_PCI_FIXED)
156 continue;
157
158 if (!(r->flags) || r->parent)
159 continue;
160
161 r_align = pci_resource_alignment(dev, r);
162 if (!r_align) {
163 dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
164 i, r);
165 continue;
166 }
Yinghai Lu78c3b322012-01-21 02:08:25 -0800167
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800168 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
169 if (!tmp)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400170 panic("pdev_sort_resources(): kmalloc() failed!\n");
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800171 tmp->res = r;
172 tmp->dev = dev;
173
174 /* fallback is smallest one or list is empty*/
175 n = head;
176 list_for_each_entry(dev_res, head, list) {
177 resource_size_t align;
178
179 align = pci_resource_alignment(dev_res->dev,
180 dev_res->res);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800181
182 if (r_align > align) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800183 n = &dev_res->list;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800184 break;
185 }
186 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800187 /* Insert it just before n*/
188 list_add_tail(&tmp->list, n);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800189 }
190}
191
Yinghai Lu6841ec62010-01-22 01:02:25 -0800192static void __dev_sort_resources(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800193 struct list_head *head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
Yinghai Lu6841ec62010-01-22 01:02:25 -0800195 u16 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Yinghai Lu6841ec62010-01-22 01:02:25 -0800197 /* Don't touch classless devices or host bridges or ioapics. */
198 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
199 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Yinghai Lu6841ec62010-01-22 01:02:25 -0800201 /* Don't touch ioapic devices already enabled by firmware */
202 if (class == PCI_CLASS_SYSTEM_PIC) {
203 u16 command;
204 pci_read_config_word(dev, PCI_COMMAND, &command);
205 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
206 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 }
208
Yinghai Lu6841ec62010-01-22 01:02:25 -0800209 pdev_sort_resources(dev, head);
210}
211
Ram Paifc075e12011-02-14 17:43:19 -0800212static inline void reset_resource(struct resource *res)
213{
214 res->start = 0;
215 res->end = 0;
216 res->flags = 0;
217}
218
Ram Paic8adf9a2011-02-14 17:43:20 -0800219/**
Ram Pai9e8bf932011-07-25 13:08:42 -0700220 * reassign_resources_sorted() - satisfy any additional resource requests
Ram Paic8adf9a2011-02-14 17:43:20 -0800221 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700222 * @realloc_head : head of the list tracking requests requiring additional
Ram Paic8adf9a2011-02-14 17:43:20 -0800223 * resources
224 * @head : head of the list tracking requests with allocated
225 * resources
226 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700227 * Walk through each element of the realloc_head and try to procure
Ram Paic8adf9a2011-02-14 17:43:20 -0800228 * additional resources for the element, provided the element
229 * is in the head list.
230 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800231static void reassign_resources_sorted(struct list_head *realloc_head,
232 struct list_head *head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800233{
234 struct resource *res;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800235 struct pci_dev_resource *add_res, *tmp;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800236 struct pci_dev_resource *dev_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800237 resource_size_t add_size, align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800238 int idx;
239
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800240 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800241 bool found_match = false;
242
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800243 res = add_res->res;
Ram Paic8adf9a2011-02-14 17:43:20 -0800244 /* skip resource that has been reset */
245 if (!res->flags)
246 goto out;
247
248 /* skip this resource if not found in head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800249 list_for_each_entry(dev_res, head, list) {
250 if (dev_res->res == res) {
251 found_match = true;
252 break;
253 }
Ram Paic8adf9a2011-02-14 17:43:20 -0800254 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800255 if (!found_match)/* just skip */
256 continue;
Ram Paic8adf9a2011-02-14 17:43:20 -0800257
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800258 idx = res - &add_res->dev->resource[0];
259 add_size = add_res->add_size;
Wei Yangd74b9022015-03-25 16:23:51 +0800260 align = add_res->min_align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700261 if (!resource_size(res)) {
Wei Yangd74b9022015-03-25 16:23:51 +0800262 res->start = align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700263 res->end = res->start + add_size - 1;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800264 if (pci_assign_resource(add_res->dev, idx))
Ram Paic8adf9a2011-02-14 17:43:20 -0800265 reset_resource(res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700266 } else {
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800267 res->flags |= add_res->flags &
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800268 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800269 if (pci_reassign_resource(add_res->dev, idx,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800270 add_size, align))
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800271 dev_printk(KERN_DEBUG, &add_res->dev->dev,
Yinghai Lub5924432012-01-21 02:08:31 -0800272 "failed to add %llx res[%d]=%pR\n",
273 (unsigned long long)add_size,
274 idx, res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800275 }
276out:
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800277 list_del(&add_res->list);
278 kfree(add_res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800279 }
280}
281
282/**
283 * assign_requested_resources_sorted() - satisfy resource requests
284 *
285 * @head : head of the list tracking requests for resources
Wanpeng Li8356aad2012-06-15 21:15:49 +0800286 * @fail_head : head of the list tracking requests that could
Ram Paic8adf9a2011-02-14 17:43:20 -0800287 * not be allocated
288 *
289 * Satisfy resource requests of each element in the list. Add
290 * requests that could not satisfied to the failed_list.
291 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800292static void assign_requested_resources_sorted(struct list_head *head,
293 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800294{
295 struct resource *res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800296 struct pci_dev_resource *dev_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -0800297 int idx;
298
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800299 list_for_each_entry(dev_res, head, list) {
300 res = dev_res->res;
301 idx = res - &dev_res->dev->resource[0];
302 if (resource_size(res) &&
303 pci_assign_resource(dev_res->dev, idx)) {
Yinghai Lua3cb9992013-01-21 13:20:43 -0800304 if (fail_head) {
Yinghai Lu9a928662010-02-28 15:49:39 -0800305 /*
306 * if the failed res is for ROM BAR, and it will
307 * be enabled later, don't add it to the list
308 */
309 if (!((idx == PCI_ROM_RESOURCE) &&
310 (!(res->flags & IORESOURCE_ROM_ENABLE))))
Yinghai Lu67cc7e22012-01-21 02:08:32 -0800311 add_to_list(fail_head,
312 dev_res->dev, res,
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700313 0 /* don't care */,
314 0 /* don't care */);
Yinghai Lu9a928662010-02-28 15:49:39 -0800315 }
Ram Paifc075e12011-02-14 17:43:19 -0800316 reset_resource(res);
Rajesh Shah542df5d2005-04-28 00:25:50 -0700317 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 }
319}
320
Yinghai Luaa914f52013-07-25 06:31:38 -0700321static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
322{
323 struct pci_dev_resource *fail_res;
324 unsigned long mask = 0;
325
326 /* check failed type */
327 list_for_each_entry(fail_res, fail_head, list)
328 mask |= fail_res->flags;
329
330 /*
331 * one pref failed resource will set IORESOURCE_MEM,
332 * as we can allocate pref in non-pref range.
333 * Will release all assigned non-pref sibling resources
334 * according to that bit.
335 */
336 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
337}
338
339static bool pci_need_to_release(unsigned long mask, struct resource *res)
340{
341 if (res->flags & IORESOURCE_IO)
342 return !!(mask & IORESOURCE_IO);
343
344 /* check pref at first */
345 if (res->flags & IORESOURCE_PREFETCH) {
346 if (mask & IORESOURCE_PREFETCH)
347 return true;
348 /* count pref if its parent is non-pref */
349 else if ((mask & IORESOURCE_MEM) &&
350 !(res->parent->flags & IORESOURCE_PREFETCH))
351 return true;
352 else
353 return false;
354 }
355
356 if (res->flags & IORESOURCE_MEM)
357 return !!(mask & IORESOURCE_MEM);
358
359 return false; /* should not get here */
360}
361
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800362static void __assign_resources_sorted(struct list_head *head,
363 struct list_head *realloc_head,
364 struct list_head *fail_head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800365{
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800366 /*
367 * Should not assign requested resources at first.
368 * they could be adjacent, so later reassign can not reallocate
369 * them one by one in parent resource window.
Masanari Iida367fa982012-07-23 22:39:51 +0900370 * Try to assign requested + add_size at beginning
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800371 * if could do that, could get out early.
372 * if could not do that, we still try to assign requested at first,
373 * then try to reassign add_size for some resources.
Yinghai Luaa914f52013-07-25 06:31:38 -0700374 *
375 * Separate three resource type checking if we need to release
376 * assigned resource after requested + add_size try.
377 * 1. if there is io port assign fail, will release assigned
378 * io port.
379 * 2. if there is pref mmio assign fail, release assigned
380 * pref mmio.
381 * if assigned pref mmio's parent is non-pref mmio and there
382 * is non-pref mmio assign fail, will release that assigned
383 * pref mmio.
384 * 3. if there is non-pref mmio assign fail or pref mmio
385 * assigned fail, will release assigned non-pref mmio.
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800386 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800387 LIST_HEAD(save_head);
388 LIST_HEAD(local_fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800389 struct pci_dev_resource *save_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800390 struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
Yinghai Luaa914f52013-07-25 06:31:38 -0700391 unsigned long fail_type;
Wei Yangd74b9022015-03-25 16:23:51 +0800392 resource_size_t add_align, align;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800393
394 /* Check if optional add_size is there */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800395 if (!realloc_head || list_empty(realloc_head))
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800396 goto requested_and_reassign;
397
398 /* Save original start, end, flags etc at first */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800399 list_for_each_entry(dev_res, head, list) {
400 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
Yinghai Lubffc56d2012-01-21 02:08:30 -0800401 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800402 goto requested_and_reassign;
403 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800404 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800405
406 /* Update res in head list with add_size in realloc_head list */
Wei Yangd74b9022015-03-25 16:23:51 +0800407 list_for_each_entry_safe(dev_res, tmp_res, head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800408 dev_res->res->end += get_res_add_size(realloc_head,
409 dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800410
Wei Yangd74b9022015-03-25 16:23:51 +0800411 /*
412 * There are two kinds of additional resources in the list:
413 * 1. bridge resource -- IORESOURCE_STARTALIGN
414 * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
415 * Here just fix the additional alignment for bridge
416 */
417 if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
418 continue;
419
420 add_align = get_res_add_align(realloc_head, dev_res->res);
421
422 /*
423 * The "head" list is sorted by the alignment to make sure
424 * resources with bigger alignment will be assigned first.
425 * After we change the alignment of a dev_res in "head" list,
426 * we need to reorder the list by alignment to make it
427 * consistent.
428 */
429 if (add_align > dev_res->res->start) {
Yinghai Lu552bc942015-05-28 22:40:00 -0700430 resource_size_t r_size = resource_size(dev_res->res);
431
Wei Yangd74b9022015-03-25 16:23:51 +0800432 dev_res->res->start = add_align;
Yinghai Lu552bc942015-05-28 22:40:00 -0700433 dev_res->res->end = add_align + r_size - 1;
Wei Yangd74b9022015-03-25 16:23:51 +0800434
435 list_for_each_entry(dev_res2, head, list) {
436 align = pci_resource_alignment(dev_res2->dev,
437 dev_res2->res);
Wei Yanga6b65982015-05-19 14:24:17 +0800438 if (add_align > align) {
Wei Yangd74b9022015-03-25 16:23:51 +0800439 list_move_tail(&dev_res->list,
440 &dev_res2->list);
Wei Yanga6b65982015-05-19 14:24:17 +0800441 break;
442 }
Wei Yangd74b9022015-03-25 16:23:51 +0800443 }
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800444 }
Wei Yangd74b9022015-03-25 16:23:51 +0800445
446 }
447
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800448 /* Try updated head list with add_size added */
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800449 assign_requested_resources_sorted(head, &local_fail_head);
450
451 /* all assigned with add_size ? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800452 if (list_empty(&local_fail_head)) {
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800453 /* Remove head list from realloc_head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800454 list_for_each_entry(dev_res, head, list)
455 remove_from_list(realloc_head, dev_res->res);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800456 free_list(&save_head);
457 free_list(head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800458 return;
459 }
460
Yinghai Luaa914f52013-07-25 06:31:38 -0700461 /* check failed type */
462 fail_type = pci_fail_res_type_mask(&local_fail_head);
463 /* remove not need to be released assigned res from head list etc */
464 list_for_each_entry_safe(dev_res, tmp_res, head, list)
465 if (dev_res->res->parent &&
466 !pci_need_to_release(fail_type, dev_res->res)) {
467 /* remove it from realloc_head list */
468 remove_from_list(realloc_head, dev_res->res);
469 remove_from_list(&save_head, dev_res->res);
470 list_del(&dev_res->list);
471 kfree(dev_res);
472 }
473
Yinghai Lubffc56d2012-01-21 02:08:30 -0800474 free_list(&local_fail_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800475 /* Release assigned resource */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800476 list_for_each_entry(dev_res, head, list)
477 if (dev_res->res->parent)
478 release_resource(dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800479 /* Restore start/end/flags from saved list */
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800480 list_for_each_entry(save_res, &save_head, list) {
481 struct resource *res = save_res->res;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800482
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800483 res->start = save_res->start;
484 res->end = save_res->end;
485 res->flags = save_res->flags;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800486 }
Yinghai Lubffc56d2012-01-21 02:08:30 -0800487 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800488
489requested_and_reassign:
Ram Paic8adf9a2011-02-14 17:43:20 -0800490 /* Satisfy the must-have resource requests */
491 assign_requested_resources_sorted(head, fail_head);
492
Ram Pai0a2daa12011-07-25 13:08:41 -0700493 /* Try to satisfy any additional optional resource
Ram Paic8adf9a2011-02-14 17:43:20 -0800494 requests */
Ram Pai9e8bf932011-07-25 13:08:42 -0700495 if (realloc_head)
496 reassign_resources_sorted(realloc_head, head);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800497 free_list(head);
Ram Paic8adf9a2011-02-14 17:43:20 -0800498}
499
Yinghai Lu6841ec62010-01-22 01:02:25 -0800500static void pdev_assign_resources_sorted(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800501 struct list_head *add_head,
502 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800503{
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800504 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800505
Yinghai Lu6841ec62010-01-22 01:02:25 -0800506 __dev_sort_resources(dev, &head);
Yinghai Lu8424d752012-01-21 02:08:21 -0800507 __assign_resources_sorted(&head, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800508
509}
510
511static void pbus_assign_resources_sorted(const struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800512 struct list_head *realloc_head,
513 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800514{
515 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800516 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800517
Yinghai Lu6841ec62010-01-22 01:02:25 -0800518 list_for_each_entry(dev, &bus->devices, bus_list)
519 __dev_sort_resources(dev, &head);
520
Ram Pai9e8bf932011-07-25 13:08:42 -0700521 __assign_resources_sorted(&head, realloc_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800522}
523
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700524void pci_setup_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
526 struct pci_dev *bridge = bus->self;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600527 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 struct pci_bus_region region;
529
Yinghai Lub918c622012-05-17 18:51:11 -0700530 dev_info(&bridge->dev, "CardBus bridge to %pR\n",
531 &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600533 res = bus->resource[0];
Yinghai Lufc279852013-12-09 22:54:40 -0800534 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600535 if (res->flags & IORESOURCE_IO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /*
537 * The IO resource is allocated a range twice as large as it
538 * would normally need. This allows us to set both IO regs.
539 */
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600540 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
542 region.start);
543 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
544 region.end);
545 }
546
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600547 res = bus->resource[1];
Yinghai Lufc279852013-12-09 22:54:40 -0800548 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600549 if (res->flags & IORESOURCE_IO) {
550 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
552 region.start);
553 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
554 region.end);
555 }
556
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600557 res = bus->resource[2];
Yinghai Lufc279852013-12-09 22:54:40 -0800558 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600559 if (res->flags & IORESOURCE_MEM) {
560 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
562 region.start);
563 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
564 region.end);
565 }
566
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600567 res = bus->resource[3];
Yinghai Lufc279852013-12-09 22:54:40 -0800568 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600569 if (res->flags & IORESOURCE_MEM) {
570 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
572 region.start);
573 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
574 region.end);
575 }
576}
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700577EXPORT_SYMBOL(pci_setup_cardbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579/* Initialize bridges with base/limit values we have collected.
580 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
581 requires that if there is no I/O ports or memory behind the
582 bridge, corresponding range must be turned off by writing base
583 value greater than limit to the bridge's base/limit registers.
584
585 Note: care must be taken when updating I/O base/limit registers
586 of bridges which support 32-bit I/O. This update requires two
587 config space writes, so it's quite possible that an I/O window of
588 the bridge will have some undesirable address (e.g. 0) after the
589 first write. Ditto 64-bit prefetchable MMIO. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600590static void pci_setup_bridge_io(struct pci_dev *bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600592 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600594 unsigned long io_mask;
595 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700596 u16 l;
597 u32 io_upper16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600599 io_mask = PCI_IO_RANGE_MASK;
600 if (bridge->io_window_1k)
601 io_mask = PCI_IO_1K_RANGE_MASK;
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 /* Set up the top and bottom of the PCI I/O segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600604 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
Yinghai Lufc279852013-12-09 22:54:40 -0800605 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600606 if (res->flags & IORESOURCE_IO) {
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700607 pci_read_config_word(bridge, PCI_IO_BASE, &l);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600608 io_base_lo = (region.start >> 8) & io_mask;
609 io_limit_lo = (region.end >> 8) & io_mask;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700610 l = ((u16) io_limit_lo << 8) | io_base_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Set up upper 16 bits of I/O base/limit. */
612 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600613 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800614 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 /* Clear upper 16 bits of I/O base/limit. */
616 io_upper16 = 0;
617 l = 0x00f0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 }
619 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
620 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
621 /* Update lower 16 bits of I/O base/limit. */
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700622 pci_write_config_word(bridge, PCI_IO_BASE, l);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 /* Update upper 16 bits of I/O base/limit. */
624 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800625}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600627static void pci_setup_bridge_mmio(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800628{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800629 struct resource *res;
630 struct pci_bus_region region;
631 u32 l;
632
633 /* Set up the top and bottom of the PCI Memory segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600634 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
Yinghai Lufc279852013-12-09 22:54:40 -0800635 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600636 if (res->flags & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 l = (region.start >> 16) & 0xfff0;
638 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600639 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800640 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 }
643 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800644}
645
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600646static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800647{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800648 struct resource *res;
649 struct pci_bus_region region;
650 u32 l, bu, lu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
652 /* Clear out the upper 32 bits of PREF limit.
653 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
654 disables PREF range, which is ok. */
655 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
656
657 /* Set up PREF base/limit. */
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100658 bu = lu = 0;
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600659 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
Yinghai Lufc279852013-12-09 22:54:40 -0800660 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600661 if (res->flags & IORESOURCE_PREFETCH) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 l = (region.start >> 16) & 0xfff0;
663 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600664 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700665 bu = upper_32_bits(region.start);
666 lu = upper_32_bits(region.end);
Yinghai Lu1f82de12009-04-23 20:48:32 -0700667 }
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600668 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800669 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 }
672 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
673
Alex Williamson59353ea2009-11-30 14:51:44 -0700674 /* Set the upper 32 bits of PREF base & limit. */
675 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
676 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800677}
678
679static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
680{
681 struct pci_dev *bridge = bus->self;
682
Yinghai Lub918c622012-05-17 18:51:11 -0700683 dev_info(&bridge->dev, "PCI bridge to %pR\n",
684 &bus->busn_res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800685
686 if (type & IORESOURCE_IO)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600687 pci_setup_bridge_io(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800688
689 if (type & IORESOURCE_MEM)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600690 pci_setup_bridge_mmio(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800691
692 if (type & IORESOURCE_PREFETCH)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600693 pci_setup_bridge_mmio_pref(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
696}
697
Gavin Shand366d282016-05-20 16:41:25 +1000698void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
699{
700}
701
Benjamin Herrenschmidte2444272011-09-11 14:08:38 -0300702void pci_setup_bridge(struct pci_bus *bus)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800703{
704 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
705 IORESOURCE_PREFETCH;
706
Gavin Shand366d282016-05-20 16:41:25 +1000707 pcibios_setup_bridge(bus, type);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800708 __pci_setup_bridge(bus, type);
709}
710
Yinghai Lu8505e722015-01-15 16:21:49 -0600711
712int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
713{
714 if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
715 return 0;
716
717 if (pci_claim_resource(bridge, i) == 0)
718 return 0; /* claimed the window */
719
720 if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
721 return 0;
722
723 if (!pci_bus_clip_resource(bridge, i))
724 return -EINVAL; /* clipping didn't change anything */
725
726 switch (i - PCI_BRIDGE_RESOURCES) {
727 case 0:
728 pci_setup_bridge_io(bridge);
729 break;
730 case 1:
731 pci_setup_bridge_mmio(bridge);
732 break;
733 case 2:
734 pci_setup_bridge_mmio_pref(bridge);
735 break;
736 default:
737 return -EINVAL;
738 }
739
740 if (pci_claim_resource(bridge, i) == 0)
741 return 0; /* claimed a smaller window */
742
743 return -EINVAL;
744}
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746/* Check whether the bridge supports optional I/O and
747 prefetchable memory ranges. If not, the respective
748 base/limit registers must be read-only and read as 0. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800749static void pci_bridge_check_ranges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750{
751 u16 io;
752 u32 pmem;
753 struct pci_dev *bridge = bus->self;
754 struct resource *b_res;
755
756 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
757 b_res[1].flags |= IORESOURCE_MEM;
758
759 pci_read_config_word(bridge, PCI_IO_BASE, &io);
760 if (!io) {
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700761 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 pci_read_config_word(bridge, PCI_IO_BASE, &io);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700763 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
764 }
765 if (io)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 b_res[0].flags |= IORESOURCE_IO;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* DECchip 21050 pass 2 errata: the bridge may miss an address
769 disconnect boundary by one PCI data phase.
770 Workaround: do not use prefetching on this device. */
771 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
772 return;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
775 if (!pmem) {
776 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700777 0xffe0fff0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
779 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
780 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700781 if (pmem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu99586102010-01-22 01:02:28 -0800783 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
784 PCI_PREF_RANGE_TYPE_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700785 b_res[2].flags |= IORESOURCE_MEM_64;
Yinghai Lu99586102010-01-22 01:02:28 -0800786 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
787 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700788 }
789
790 /* double check if bridge does support 64 bit pref */
791 if (b_res[2].flags & IORESOURCE_MEM_64) {
792 u32 mem_base_hi, tmp;
793 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
794 &mem_base_hi);
795 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
796 0xffffffff);
797 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
798 if (!tmp)
799 b_res[2].flags &= ~IORESOURCE_MEM_64;
800 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
801 mem_base_hi);
802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803}
804
805/* Helper function for sizing routines: find first available
806 bus resource of a given type. Note: we intentionally skip
807 the bus resources which have already been assigned (that is,
808 have non-NULL parent resource). */
Yinghai Lu5b285412014-05-19 17:01:55 -0600809static struct resource *find_free_bus_resource(struct pci_bus *bus,
810 unsigned long type_mask, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 int i;
813 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700815 pci_bus_for_each_resource(bus, r, i) {
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400816 if (r == &ioport_resource || r == &iomem_resource)
817 continue;
Jesse Barnes55a10982009-10-27 09:39:18 -0700818 if (r && (r->flags & type_mask) == type && !r->parent)
819 return r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 return NULL;
822}
823
Ram Pai13583b12011-02-14 17:43:17 -0800824static resource_size_t calculate_iosize(resource_size_t size,
825 resource_size_t min_size,
826 resource_size_t size1,
827 resource_size_t old_size,
828 resource_size_t align)
829{
830 if (size < min_size)
831 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400832 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800833 old_size = 0;
834 /* To be fixed in 2.5: we should have sort of HAVE_ISA
835 flag in the struct pci_bus. */
836#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
837 size = (size & 0xff) + ((size & ~0xffUL) << 2);
838#endif
839 size = ALIGN(size + size1, align);
840 if (size < old_size)
841 size = old_size;
842 return size;
843}
844
845static resource_size_t calculate_memsize(resource_size_t size,
846 resource_size_t min_size,
847 resource_size_t size1,
848 resource_size_t old_size,
849 resource_size_t align)
850{
851 if (size < min_size)
852 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400853 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800854 old_size = 0;
855 if (size < old_size)
856 size = old_size;
857 size = ALIGN(size + size1, align);
858 return size;
859}
860
Gavin Shanac5ad932012-09-11 16:59:45 -0600861resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
862 unsigned long type)
863{
864 return 1;
865}
866
867#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
868#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
869#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
870
871static resource_size_t window_alignment(struct pci_bus *bus,
872 unsigned long type)
873{
874 resource_size_t align = 1, arch_align;
875
876 if (type & IORESOURCE_MEM)
877 align = PCI_P2P_DEFAULT_MEM_ALIGN;
878 else if (type & IORESOURCE_IO) {
879 /*
880 * Per spec, I/O windows are 4K-aligned, but some
881 * bridges have an extension to support 1K alignment.
882 */
883 if (bus->self->io_window_1k)
884 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
885 else
886 align = PCI_P2P_DEFAULT_IO_ALIGN;
887 }
888
889 arch_align = pcibios_window_alignment(bus, type);
890 return max(align, arch_align);
891}
892
Ram Paic8adf9a2011-02-14 17:43:20 -0800893/**
894 * pbus_size_io() - size the io window of a given bus
895 *
896 * @bus : the bus
897 * @min_size : the minimum io window that must to be allocated
898 * @add_size : additional optional io window
Ram Pai9e8bf932011-07-25 13:08:42 -0700899 * @realloc_head : track the additional io window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800900 *
901 * Sizing the IO windows of the PCI-PCI bridge is trivial,
Yinghai Lufd591342012-07-09 19:55:29 -0600902 * since these windows have 1K or 4K granularity and the IO ranges
Ram Paic8adf9a2011-02-14 17:43:20 -0800903 * of non-bridge PCI devices are limited to 256 bytes.
904 * We must be careful with the ISA aliasing though.
905 */
906static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800907 resource_size_t add_size, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908{
909 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -0600910 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
911 IORESOURCE_IO);
Wei Yang11251a82013-08-02 17:31:05 +0800912 resource_size_t size = 0, size0 = 0, size1 = 0;
Yinghai Lube768912011-07-25 13:08:38 -0700913 resource_size_t children_add_size = 0;
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600914 resource_size_t min_align, align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 if (!b_res)
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700917 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600919 min_align = window_alignment(bus, IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 list_for_each_entry(dev, &bus->devices, bus_list) {
921 int i;
922
923 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
924 struct resource *r = &dev->resource[i];
925 unsigned long r_size;
926
927 if (r->parent || !(r->flags & IORESOURCE_IO))
928 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800929 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
931 if (r_size < 0x400)
932 /* Might be re-aligned for ISA */
933 size += r_size;
934 else
935 size1 += r_size;
Yinghai Lube768912011-07-25 13:08:38 -0700936
Yinghai Lufd591342012-07-09 19:55:29 -0600937 align = pci_resource_alignment(dev, r);
938 if (align > min_align)
939 min_align = align;
940
Ram Pai9e8bf932011-07-25 13:08:42 -0700941 if (realloc_head)
942 children_add_size += get_res_add_size(realloc_head, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 }
944 }
Yinghai Lufd591342012-07-09 19:55:29 -0600945
Ram Paic8adf9a2011-02-14 17:43:20 -0800946 size0 = calculate_iosize(size, min_size, size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600947 resource_size(b_res), min_align);
Yinghai Lube768912011-07-25 13:08:38 -0700948 if (children_add_size > add_size)
949 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -0700950 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800951 calculate_iosize(size, min_size, add_size + size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600952 resource_size(b_res), min_align);
Ram Paic8adf9a2011-02-14 17:43:20 -0800953 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700954 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400955 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
956 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 b_res->flags = 0;
958 return;
959 }
Yinghai Lufd591342012-07-09 19:55:29 -0600960
961 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800962 b_res->end = b_res->start + size0 - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400963 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -0800964 if (size1 > size0 && realloc_head) {
Yinghai Lufd591342012-07-09 19:55:29 -0600965 add_to_list(realloc_head, bus->self, b_res, size1-size0,
966 min_align);
Ryan Desfosses227f0642014-04-18 20:13:50 -0400967 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
968 b_res, &bus->busn_res,
969 (unsigned long long)size1-size0);
Yinghai Lub5924432012-01-21 02:08:31 -0800970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971}
972
Gavin Shanc1215042012-09-11 16:59:46 -0600973static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
974 int max_order)
975{
976 resource_size_t align = 0;
977 resource_size_t min_align = 0;
978 int order;
979
980 for (order = 0; order <= max_order; order++) {
981 resource_size_t align1 = 1;
982
983 align1 <<= (order + 20);
984
985 if (!align)
986 min_align = align1;
987 else if (ALIGN(align + min_align, min_align) < align1)
988 min_align = align1 >> 1;
989 align += aligns[order];
990 }
991
992 return min_align;
993}
994
Ram Paic8adf9a2011-02-14 17:43:20 -0800995/**
996 * pbus_size_mem() - size the memory window of a given bus
997 *
998 * @bus : the bus
Wei Yang496f70c2013-08-02 17:31:04 +0800999 * @mask: mask the resource flag, then compare it with type
1000 * @type: the type of free resource from bridge
Yinghai Lu5b285412014-05-19 17:01:55 -06001001 * @type2: second match type
1002 * @type3: third match type
Ram Paic8adf9a2011-02-14 17:43:20 -08001003 * @min_size : the minimum memory window that must to be allocated
1004 * @add_size : additional optional memory window
Ram Pai9e8bf932011-07-25 13:08:42 -07001005 * @realloc_head : track the additional memory window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -08001006 *
1007 * Calculate the size of the bus and minimal alignment which
1008 * guarantees that all child resources fit in this size.
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001009 *
1010 * Returns -ENOSPC if there's no available bus resource of the desired type.
1011 * Otherwise, sets the bus resource start/end to indicate the required
1012 * size, adds things to realloc_head (if supplied), and returns 0.
Ram Paic8adf9a2011-02-14 17:43:20 -08001013 */
Eric W. Biederman28760482009-09-09 14:09:24 -07001014static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001015 unsigned long type, unsigned long type2,
1016 unsigned long type3,
1017 resource_size_t min_size, resource_size_t add_size,
1018 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019{
1020 struct pci_dev *dev;
Ram Paic8adf9a2011-02-14 17:43:20 -08001021 resource_size_t min_align, align, size, size0, size1;
Yinghai Lu096d4222014-07-03 13:46:17 -07001022 resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 int order, max_order;
Yinghai Lu5b285412014-05-19 17:01:55 -06001024 struct resource *b_res = find_free_bus_resource(bus,
1025 mask | IORESOURCE_PREFETCH, type);
Yinghai Lube768912011-07-25 13:08:38 -07001026 resource_size_t children_add_size = 0;
Wei Yangd74b9022015-03-25 16:23:51 +08001027 resource_size_t children_add_align = 0;
1028 resource_size_t add_align = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 if (!b_res)
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001031 return -ENOSPC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 memset(aligns, 0, sizeof(aligns));
1034 max_order = 0;
1035 size = 0;
1036
1037 list_for_each_entry(dev, &bus->devices, bus_list) {
1038 int i;
Yinghai Lu1f82de12009-04-23 20:48:32 -07001039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1041 struct resource *r = &dev->resource[i];
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +11001042 resource_size_t r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
David Daneya2220d82015-10-29 17:35:39 -05001044 if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1045 ((r->flags & mask) != type &&
1046 (r->flags & mask) != type2 &&
1047 (r->flags & mask) != type3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +08001049 r_size = resource_size(r);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001050#ifdef CONFIG_PCI_IOV
1051 /* put SRIOV requested res to the optional list */
Ram Pai9e8bf932011-07-25 13:08:42 -07001052 if (realloc_head && i >= PCI_IOV_RESOURCES &&
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001053 i <= PCI_IOV_RESOURCE_END) {
Wei Yangd74b9022015-03-25 16:23:51 +08001054 add_align = max(pci_resource_alignment(dev, r), add_align);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001055 r->end = r->start - 1;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001056 add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001057 children_add_size += r_size;
1058 continue;
1059 }
1060#endif
Alan14c85302014-05-19 14:03:14 +01001061 /*
1062 * aligns[0] is for 1MB (since bridge memory
1063 * windows are always at least 1MB aligned), so
1064 * keep "order" from being negative for smaller
1065 * resources.
1066 */
Chris Wright6faf17f2009-08-28 13:00:06 -07001067 align = pci_resource_alignment(dev, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 order = __ffs(align) - 20;
Alan14c85302014-05-19 14:03:14 +01001069 if (order < 0)
1070 order = 0;
1071 if (order >= ARRAY_SIZE(aligns)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001072 dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1073 i, r, (unsigned long long) align);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 r->flags = 0;
1075 continue;
1076 }
1077 size += r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 /* Exclude ranges with size > align from
1079 calculation of the alignment. */
1080 if (r_size == align)
1081 aligns[order] += align;
1082 if (order > max_order)
1083 max_order = order;
Yinghai Lube768912011-07-25 13:08:38 -07001084
Wei Yangd74b9022015-03-25 16:23:51 +08001085 if (realloc_head) {
Ram Pai9e8bf932011-07-25 13:08:42 -07001086 children_add_size += get_res_add_size(realloc_head, r);
Wei Yangd74b9022015-03-25 16:23:51 +08001087 children_add_align = get_res_add_align(realloc_head, r);
1088 add_align = max(add_align, children_add_align);
1089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
1091 }
Jeremy Fitzhardinge8308c542008-09-11 01:31:50 -07001092
Gavin Shanc1215042012-09-11 16:59:46 -06001093 min_align = calculate_mem_align(aligns, max_order);
Wei Yang3ad94b02013-09-06 09:45:58 +08001094 min_align = max(min_align, window_alignment(bus, b_res->flags));
Linus Torvaldsb42282e2011-04-11 10:53:11 -07001095 size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
Wei Yangd74b9022015-03-25 16:23:51 +08001096 add_align = max(min_align, add_align);
Yinghai Lube768912011-07-25 13:08:38 -07001097 if (children_add_size > add_size)
1098 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -07001099 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -08001100 calculate_memsize(size, min_size, add_size,
Wei Yangd74b9022015-03-25 16:23:51 +08001101 resource_size(b_res), add_align);
Ram Paic8adf9a2011-02-14 17:43:20 -08001102 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -07001103 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001104 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
1105 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 b_res->flags = 0;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001107 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 }
1109 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -08001110 b_res->end = size0 + min_align - 1;
Yinghai Lu5b285412014-05-19 17:01:55 -06001111 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -08001112 if (size1 > size0 && realloc_head) {
Wei Yangd74b9022015-03-25 16:23:51 +08001113 add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1114 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001115 b_res, &bus->busn_res,
Wei Yangd74b9022015-03-25 16:23:51 +08001116 (unsigned long long) (size1 - size0),
1117 (unsigned long long) add_align);
Yinghai Lub5924432012-01-21 02:08:31 -08001118 }
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001119 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120}
1121
Ram Pai0a2daa12011-07-25 13:08:41 -07001122unsigned long pci_cardbus_resource_alignment(struct resource *res)
1123{
1124 if (res->flags & IORESOURCE_IO)
1125 return pci_cardbus_io_size;
1126 if (res->flags & IORESOURCE_MEM)
1127 return pci_cardbus_mem_size;
1128 return 0;
1129}
1130
1131static void pci_bus_size_cardbus(struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001132 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
1134 struct pci_dev *bridge = bus->self;
1135 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu11848932012-02-10 15:33:47 -08001136 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 u16 ctrl;
1138
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001139 if (b_res[0].parent)
1140 goto handle_b_res_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 /*
1142 * Reserve some resources for CardBus. We reserve
1143 * a fixed amount of bus space for CardBus bridges.
1144 */
Yinghai Lu11848932012-02-10 15:33:47 -08001145 b_res[0].start = pci_cardbus_io_size;
1146 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1147 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1148 if (realloc_head) {
1149 b_res[0].end -= pci_cardbus_io_size;
1150 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1151 pci_cardbus_io_size);
1152 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001154handle_b_res_1:
1155 if (b_res[1].parent)
1156 goto handle_b_res_2;
Yinghai Lu11848932012-02-10 15:33:47 -08001157 b_res[1].start = pci_cardbus_io_size;
1158 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1159 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1160 if (realloc_head) {
1161 b_res[1].end -= pci_cardbus_io_size;
1162 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1163 pci_cardbus_io_size);
1164 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001166handle_b_res_2:
Yinghai Ludcef0d02012-02-10 15:33:46 -08001167 /* MEM1 must not be pref mmio */
1168 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1169 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1170 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1171 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1172 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1173 }
1174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 /*
1176 * Check whether prefetchable memory is supported
1177 * by this bridge.
1178 */
1179 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1180 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1181 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1182 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1183 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1184 }
1185
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001186 if (b_res[2].parent)
1187 goto handle_b_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 /*
1189 * If we have prefetchable memory support, allocate
1190 * two regions. Otherwise, allocate one region of
1191 * twice the size.
1192 */
1193 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
Yinghai Lu11848932012-02-10 15:33:47 -08001194 b_res[2].start = pci_cardbus_mem_size;
1195 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1196 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1197 IORESOURCE_STARTALIGN;
1198 if (realloc_head) {
1199 b_res[2].end -= pci_cardbus_mem_size;
1200 add_to_list(realloc_head, bridge, b_res+2,
1201 pci_cardbus_mem_size, pci_cardbus_mem_size);
1202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Yinghai Lu11848932012-02-10 15:33:47 -08001204 /* reduce that to half */
1205 b_res_3_size = pci_cardbus_mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 }
Ram Pai0a2daa12011-07-25 13:08:41 -07001207
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001208handle_b_res_3:
1209 if (b_res[3].parent)
1210 goto handle_done;
Yinghai Lu11848932012-02-10 15:33:47 -08001211 b_res[3].start = pci_cardbus_mem_size;
1212 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1213 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1214 if (realloc_head) {
1215 b_res[3].end -= b_res_3_size;
1216 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1217 pci_cardbus_mem_size);
1218 }
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001219
1220handle_done:
1221 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
1223
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001224void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225{
1226 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -06001227 unsigned long mask, prefmask, type2 = 0, type3 = 0;
Ram Paic8adf9a2011-02-14 17:43:20 -08001228 resource_size_t additional_mem_size = 0, additional_io_size = 0;
Yinghai Lu5b285412014-05-19 17:01:55 -06001229 struct resource *b_res;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001230 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 list_for_each_entry(dev, &bus->devices, bus_list) {
1233 struct pci_bus *b = dev->subordinate;
1234 if (!b)
1235 continue;
1236
1237 switch (dev->class >> 8) {
1238 case PCI_CLASS_BRIDGE_CARDBUS:
Ram Pai9e8bf932011-07-25 13:08:42 -07001239 pci_bus_size_cardbus(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 break;
1241
1242 case PCI_CLASS_BRIDGE_PCI:
1243 default:
Ram Pai9e8bf932011-07-25 13:08:42 -07001244 __pci_bus_size_bridges(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 break;
1246 }
1247 }
1248
1249 /* The root bus? */
Wei Yang2ba29e22013-09-06 09:45:56 +08001250 if (pci_is_root_bus(bus))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 return;
1252
1253 switch (bus->self->class >> 8) {
1254 case PCI_CLASS_BRIDGE_CARDBUS:
1255 /* don't size cardbuses yet. */
1256 break;
1257
1258 case PCI_CLASS_BRIDGE_PCI:
1259 pci_bridge_check_ranges(bus);
Eric W. Biederman28760482009-09-09 14:09:24 -07001260 if (bus->self->is_hotplug_bridge) {
Ram Paic8adf9a2011-02-14 17:43:20 -08001261 additional_io_size = pci_hotplug_io_size;
1262 additional_mem_size = pci_hotplug_mem_size;
Eric W. Biederman28760482009-09-09 14:09:24 -07001263 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001264 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 default:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001266 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1267 additional_io_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001268
1269 /*
1270 * If there's a 64-bit prefetchable MMIO window, compute
1271 * the size required to put all 64-bit prefetchable
1272 * resources in it.
1273 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001274 b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 mask = IORESOURCE_MEM;
1276 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001277 if (b_res[2].flags & IORESOURCE_MEM_64) {
1278 prefmask |= IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001279 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001280 prefmask, prefmask,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001281 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001282 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001283
1284 /*
1285 * If successful, all non-prefetchable resources
1286 * and any 32-bit prefetchable resources will go in
1287 * the non-prefetchable window.
1288 */
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001289 if (ret == 0) {
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001290 mask = prefmask;
1291 type2 = prefmask & ~IORESOURCE_MEM_64;
1292 type3 = prefmask & ~IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001293 }
1294 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001295
1296 /*
1297 * If there is no 64-bit prefetchable window, compute the
1298 * size required to put all prefetchable resources in the
1299 * 32-bit prefetchable window (if there is one).
1300 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001301 if (!type2) {
1302 prefmask &= ~IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001303 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001304 prefmask, prefmask,
1305 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001306 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001307
1308 /*
1309 * If successful, only non-prefetchable resources
1310 * will go in the non-prefetchable window.
1311 */
1312 if (ret == 0)
Yinghai Lu5b285412014-05-19 17:01:55 -06001313 mask = prefmask;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001314 else
Yinghai Lu5b285412014-05-19 17:01:55 -06001315 additional_mem_size += additional_mem_size;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001316
Yinghai Lu5b285412014-05-19 17:01:55 -06001317 type2 = type3 = IORESOURCE_MEM;
1318 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001319
1320 /*
1321 * Compute the size required to put everything else in the
1322 * non-prefetchable window. This includes:
1323 *
1324 * - all non-prefetchable resources
1325 * - 32-bit prefetchable resources if there's a 64-bit
1326 * prefetchable window or no prefetchable window at all
1327 * - 64-bit prefetchable resources if there's no
1328 * prefetchable window at all
1329 *
1330 * Note that the strategy in __pci_assign_resource() must
1331 * match that used here. Specifically, we cannot put a
1332 * 32-bit prefetchable resource in a 64-bit prefetchable
1333 * window.
1334 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001335 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001336 realloc_head ? 0 : additional_mem_size,
1337 additional_mem_size, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 break;
1339 }
1340}
Ram Paic8adf9a2011-02-14 17:43:20 -08001341
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001342void pci_bus_size_bridges(struct pci_bus *bus)
Ram Paic8adf9a2011-02-14 17:43:20 -08001343{
1344 __pci_bus_size_bridges(bus, NULL);
1345}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346EXPORT_SYMBOL(pci_bus_size_bridges);
1347
David Daneyd04d0112015-10-29 17:35:39 -05001348static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1349{
1350 int i;
1351 struct resource *parent_r;
1352 unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1353 IORESOURCE_PREFETCH;
1354
1355 pci_bus_for_each_resource(b, parent_r, i) {
1356 if (!parent_r)
1357 continue;
1358
1359 if ((r->flags & mask) == (parent_r->flags & mask) &&
1360 resource_contains(parent_r, r))
1361 request_resource(parent_r, r);
1362 }
1363}
1364
1365/*
1366 * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they
1367 * are skipped by pbus_assign_resources_sorted().
1368 */
1369static void pdev_assign_fixed_resources(struct pci_dev *dev)
1370{
1371 int i;
1372
1373 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1374 struct pci_bus *b;
1375 struct resource *r = &dev->resource[i];
1376
1377 if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1378 !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1379 continue;
1380
1381 b = dev->bus;
1382 while (b && !r->parent) {
1383 assign_fixed_resource_on_bus(b, r);
1384 b = b->parent;
1385 }
1386 }
1387}
1388
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001389void __pci_bus_assign_resources(const struct pci_bus *bus,
1390 struct list_head *realloc_head,
1391 struct list_head *fail_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392{
1393 struct pci_bus *b;
1394 struct pci_dev *dev;
1395
Ram Pai9e8bf932011-07-25 13:08:42 -07001396 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 list_for_each_entry(dev, &bus->devices, bus_list) {
David Daneyd04d0112015-10-29 17:35:39 -05001399 pdev_assign_fixed_resources(dev);
1400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 b = dev->subordinate;
1402 if (!b)
1403 continue;
1404
Ram Pai9e8bf932011-07-25 13:08:42 -07001405 __pci_bus_assign_resources(b, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
1407 switch (dev->class >> 8) {
1408 case PCI_CLASS_BRIDGE_PCI:
Yinghai Lu6841ec62010-01-22 01:02:25 -08001409 if (!pci_is_enabled(dev))
1410 pci_setup_bridge(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 break;
1412
1413 case PCI_CLASS_BRIDGE_CARDBUS:
1414 pci_setup_cardbus(b);
1415 break;
1416
1417 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001418 dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n",
1419 pci_domain_nr(b), b->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 break;
1421 }
1422 }
1423}
Yinghai Lu568ddef2010-01-22 01:02:21 -08001424
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001425void pci_bus_assign_resources(const struct pci_bus *bus)
Yinghai Lu568ddef2010-01-22 01:02:21 -08001426{
Ram Paic8adf9a2011-02-14 17:43:20 -08001427 __pci_bus_assign_resources(bus, NULL, NULL);
Yinghai Lu568ddef2010-01-22 01:02:21 -08001428}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429EXPORT_SYMBOL(pci_bus_assign_resources);
1430
Lorenzo Pieralisi765bf9b2016-06-08 12:04:47 +01001431static void pci_claim_device_resources(struct pci_dev *dev)
1432{
1433 int i;
1434
1435 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1436 struct resource *r = &dev->resource[i];
1437
1438 if (!r->flags || r->parent)
1439 continue;
1440
1441 pci_claim_resource(dev, i);
1442 }
1443}
1444
1445static void pci_claim_bridge_resources(struct pci_dev *dev)
1446{
1447 int i;
1448
1449 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1450 struct resource *r = &dev->resource[i];
1451
1452 if (!r->flags || r->parent)
1453 continue;
1454
1455 pci_claim_bridge_resource(dev, i);
1456 }
1457}
1458
1459static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1460{
1461 struct pci_dev *dev;
1462 struct pci_bus *child;
1463
1464 list_for_each_entry(dev, &b->devices, bus_list) {
1465 pci_claim_device_resources(dev);
1466
1467 child = dev->subordinate;
1468 if (child)
1469 pci_bus_allocate_dev_resources(child);
1470 }
1471}
1472
1473static void pci_bus_allocate_resources(struct pci_bus *b)
1474{
1475 struct pci_bus *child;
1476
1477 /*
1478 * Carry out a depth-first search on the PCI bus
1479 * tree to allocate bridge apertures. Read the
1480 * programmed bridge bases and recursively claim
1481 * the respective bridge resources.
1482 */
1483 if (b->self) {
1484 pci_read_bridge_bases(b);
1485 pci_claim_bridge_resources(b->self);
1486 }
1487
1488 list_for_each_entry(child, &b->children, node)
1489 pci_bus_allocate_resources(child);
1490}
1491
1492void pci_bus_claim_resources(struct pci_bus *b)
1493{
1494 pci_bus_allocate_resources(b);
1495 pci_bus_allocate_dev_resources(b);
1496}
1497EXPORT_SYMBOL(pci_bus_claim_resources);
1498
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001499static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1500 struct list_head *add_head,
1501 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -08001502{
1503 struct pci_bus *b;
1504
Yinghai Lu8424d752012-01-21 02:08:21 -08001505 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1506 add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001507
1508 b = bridge->subordinate;
1509 if (!b)
1510 return;
1511
Yinghai Lu8424d752012-01-21 02:08:21 -08001512 __pci_bus_assign_resources(b, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001513
1514 switch (bridge->class >> 8) {
1515 case PCI_CLASS_BRIDGE_PCI:
1516 pci_setup_bridge(b);
1517 break;
1518
1519 case PCI_CLASS_BRIDGE_CARDBUS:
1520 pci_setup_cardbus(b);
1521 break;
1522
1523 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001524 dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n",
1525 pci_domain_nr(b), b->number);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001526 break;
1527 }
1528}
Yinghai Lu5009b462010-01-22 01:02:20 -08001529static void pci_bridge_release_resources(struct pci_bus *bus,
1530 unsigned long type)
1531{
Yinghai Lu5b285412014-05-19 17:01:55 -06001532 struct pci_dev *dev = bus->self;
Yinghai Lu5009b462010-01-22 01:02:20 -08001533 struct resource *r;
1534 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001535 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
1536 unsigned old_flags = 0;
1537 struct resource *b_res;
1538 int idx = 1;
Yinghai Lu5009b462010-01-22 01:02:20 -08001539
Yinghai Lu5b285412014-05-19 17:01:55 -06001540 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu5009b462010-01-22 01:02:20 -08001541
Yinghai Lu5b285412014-05-19 17:01:55 -06001542 /*
1543 * 1. if there is io port assign fail, will release bridge
1544 * io port.
1545 * 2. if there is non pref mmio assign fail, release bridge
1546 * nonpref mmio.
1547 * 3. if there is 64bit pref mmio assign fail, and bridge pref
1548 * is 64bit, release bridge pref mmio.
1549 * 4. if there is pref mmio assign fail, and bridge pref is
1550 * 32bit mmio, release bridge pref mmio
1551 * 5. if there is pref mmio assign fail, and bridge pref is not
1552 * assigned, release bridge nonpref mmio.
1553 */
1554 if (type & IORESOURCE_IO)
1555 idx = 0;
1556 else if (!(type & IORESOURCE_PREFETCH))
1557 idx = 1;
1558 else if ((type & IORESOURCE_MEM_64) &&
1559 (b_res[2].flags & IORESOURCE_MEM_64))
1560 idx = 2;
1561 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1562 (b_res[2].flags & IORESOURCE_PREFETCH))
1563 idx = 2;
1564 else
1565 idx = 1;
1566
1567 r = &b_res[idx];
1568
1569 if (!r->parent)
1570 return;
1571
1572 /*
1573 * if there are children under that, we should release them
1574 * all
1575 */
1576 release_child_resources(r);
1577 if (!release_resource(r)) {
1578 type = old_flags = r->flags & type_mask;
1579 dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n",
1580 PCI_BRIDGE_RESOURCES + idx, r);
1581 /* keep the old size */
1582 r->end = resource_size(r) - 1;
1583 r->start = 0;
1584 r->flags = 0;
1585
Yinghai Lu5009b462010-01-22 01:02:20 -08001586 /* avoiding touch the one without PREF */
1587 if (type & IORESOURCE_PREFETCH)
1588 type = IORESOURCE_PREFETCH;
1589 __pci_setup_bridge(bus, type);
Yinghai Lu5b285412014-05-19 17:01:55 -06001590 /* for next child res under same bridge */
1591 r->flags = old_flags;
Yinghai Lu5009b462010-01-22 01:02:20 -08001592 }
1593}
1594
1595enum release_type {
1596 leaf_only,
1597 whole_subtree,
1598};
1599/*
1600 * try to release pci bridge resources that is from leaf bridge,
1601 * so we can allocate big new one later
1602 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001603static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1604 unsigned long type,
1605 enum release_type rel_type)
Yinghai Lu5009b462010-01-22 01:02:20 -08001606{
1607 struct pci_dev *dev;
1608 bool is_leaf_bridge = true;
1609
1610 list_for_each_entry(dev, &bus->devices, bus_list) {
1611 struct pci_bus *b = dev->subordinate;
1612 if (!b)
1613 continue;
1614
1615 is_leaf_bridge = false;
1616
1617 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1618 continue;
1619
1620 if (rel_type == whole_subtree)
1621 pci_bus_release_bridge_resources(b, type,
1622 whole_subtree);
1623 }
1624
1625 if (pci_is_root_bus(bus))
1626 return;
1627
1628 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1629 return;
1630
1631 if ((rel_type == whole_subtree) || is_leaf_bridge)
1632 pci_bridge_release_resources(bus, type);
1633}
1634
Yinghai Lu76fbc262008-06-23 20:33:06 +02001635static void pci_bus_dump_res(struct pci_bus *bus)
1636{
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001637 struct resource *res;
1638 int i;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001639
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001640 pci_bus_for_each_resource(bus, res, i) {
Yinghai Lu7c9342b2009-12-22 15:02:24 -08001641 if (!res || !res->end || !res->flags)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001642 continue;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001643
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001644 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001645 }
Yinghai Lu76fbc262008-06-23 20:33:06 +02001646}
1647
1648static void pci_bus_dump_resources(struct pci_bus *bus)
1649{
1650 struct pci_bus *b;
1651 struct pci_dev *dev;
1652
1653
1654 pci_bus_dump_res(bus);
1655
1656 list_for_each_entry(dev, &bus->devices, bus_list) {
1657 b = dev->subordinate;
1658 if (!b)
1659 continue;
1660
1661 pci_bus_dump_resources(b);
1662 }
1663}
1664
Yinghai Luff351472013-07-24 15:37:13 -06001665static int pci_bus_get_depth(struct pci_bus *bus)
Yinghai Luda7822e2011-05-12 17:11:37 -07001666{
1667 int depth = 0;
Wei Yangf2a230b2013-08-02 17:31:03 +08001668 struct pci_bus *child_bus;
Yinghai Luda7822e2011-05-12 17:11:37 -07001669
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001670 list_for_each_entry(child_bus, &bus->children, node) {
Yinghai Luda7822e2011-05-12 17:11:37 -07001671 int ret;
Yinghai Luda7822e2011-05-12 17:11:37 -07001672
Wei Yangf2a230b2013-08-02 17:31:03 +08001673 ret = pci_bus_get_depth(child_bus);
Yinghai Luda7822e2011-05-12 17:11:37 -07001674 if (ret + 1 > depth)
1675 depth = ret + 1;
1676 }
1677
1678 return depth;
1679}
Yinghai Luda7822e2011-05-12 17:11:37 -07001680
Yinghai Lub55438f2012-02-23 19:23:30 -08001681/*
1682 * -1: undefined, will auto detect later
1683 * 0: disabled by user
1684 * 1: disabled by auto detect
1685 * 2: enabled by user
1686 * 3: enabled by auto detect
1687 */
1688enum enable_type {
1689 undefined = -1,
1690 user_disabled,
1691 auto_disabled,
1692 user_enabled,
1693 auto_enabled,
1694};
1695
Yinghai Luff351472013-07-24 15:37:13 -06001696static enum enable_type pci_realloc_enable = undefined;
Yinghai Lub55438f2012-02-23 19:23:30 -08001697void __init pci_realloc_get_opt(char *str)
1698{
1699 if (!strncmp(str, "off", 3))
1700 pci_realloc_enable = user_disabled;
1701 else if (!strncmp(str, "on", 2))
1702 pci_realloc_enable = user_enabled;
1703}
Yinghai Luff351472013-07-24 15:37:13 -06001704static bool pci_realloc_enabled(enum enable_type enable)
Yinghai Lub55438f2012-02-23 19:23:30 -08001705{
Yinghai Lu967260c2013-07-22 14:37:15 -07001706 return enable >= user_enabled;
Yinghai Lub55438f2012-02-23 19:23:30 -08001707}
Ram Paif483d392011-07-07 11:19:10 -07001708
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001709#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
Yinghai Luff351472013-07-24 15:37:13 -06001710static int iov_resources_unassigned(struct pci_dev *dev, void *data)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001711{
1712 int i;
1713 bool *unassigned = data;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001714
Yinghai Lu223d96f2013-07-22 14:37:13 -07001715 for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1716 struct resource *r = &dev->resource[i];
Yinghai Lufa216bf2013-07-22 14:37:14 -07001717 struct pci_bus_region region;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001718
Yinghai Lu223d96f2013-07-22 14:37:13 -07001719 /* Not assigned or rejected by kernel? */
Yinghai Lufa216bf2013-07-22 14:37:14 -07001720 if (!r->flags)
1721 continue;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001722
Yinghai Lufc279852013-12-09 22:54:40 -08001723 pcibios_resource_to_bus(dev->bus, &region, r);
Yinghai Lufa216bf2013-07-22 14:37:14 -07001724 if (!region.start) {
Yinghai Lu223d96f2013-07-22 14:37:13 -07001725 *unassigned = true;
1726 return 1; /* return early from pci_walk_bus() */
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001727 }
1728 }
Yinghai Lu223d96f2013-07-22 14:37:13 -07001729
1730 return 0;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001731}
1732
Yinghai Luff351472013-07-24 15:37:13 -06001733static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001734 enum enable_type enable_local)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001735{
1736 bool unassigned = false;
Yinghai Luda7822e2011-05-12 17:11:37 -07001737
Yinghai Lu967260c2013-07-22 14:37:15 -07001738 if (enable_local != undefined)
1739 return enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001740
Yinghai Lu967260c2013-07-22 14:37:15 -07001741 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1742 if (unassigned)
1743 return auto_enabled;
1744
1745 return enable_local;
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001746}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001747#else
Yinghai Luff351472013-07-24 15:37:13 -06001748static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001749 enum enable_type enable_local)
1750{
1751 return enable_local;
1752}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001753#endif
Yinghai Luda7822e2011-05-12 17:11:37 -07001754
1755/*
1756 * first try will not touch pci bridge res
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001757 * second and later try will clear small leaf bridge res
1758 * will stop till to the max depth if can not find good one
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 */
Yinghai Lu39772032013-07-22 14:37:18 -07001760void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
Ram Paic8adf9a2011-02-14 17:43:20 -08001762 LIST_HEAD(realloc_head); /* list of resources that
Yinghai Luda7822e2011-05-12 17:11:37 -07001763 want additional resources */
1764 struct list_head *add_list = NULL;
1765 int tried_times = 0;
1766 enum release_type rel_type = leaf_only;
1767 LIST_HEAD(fail_head);
1768 struct pci_dev_resource *fail_res;
1769 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001770 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Luda7822e2011-05-12 17:11:37 -07001771 int pci_try_num = 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001772 enum enable_type enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001773
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001774 /* don't realloc if asked to do so */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001775 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
Yinghai Lu967260c2013-07-22 14:37:15 -07001776 if (pci_realloc_enabled(enable_local)) {
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001777 int max_depth = pci_bus_get_depth(bus);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001778
1779 pci_try_num = max_depth + 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001780 dev_printk(KERN_DEBUG, &bus->dev,
1781 "max bus depth: %d pci_try_num: %d\n",
1782 max_depth, pci_try_num);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001783 }
Yinghai Luda7822e2011-05-12 17:11:37 -07001784
1785again:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001786 /*
1787 * last try will use add_list, otherwise will try good to have as
1788 * must have, so can realloc parent bridge resource
1789 */
1790 if (tried_times + 1 == pci_try_num)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001791 add_list = &realloc_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 /* Depth first, calculate sizes and alignments of all
1793 subordinate buses. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001794 __pci_bus_size_bridges(bus, add_list);
Ram Paic8adf9a2011-02-14 17:43:20 -08001795
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 /* Depth last, allocate resources and update the hardware. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001797 __pci_bus_assign_resources(bus, add_list, &fail_head);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001798 if (add_list)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001799 BUG_ON(!list_empty(add_list));
Yinghai Luda7822e2011-05-12 17:11:37 -07001800 tried_times++;
1801
1802 /* any device complain? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001803 if (list_empty(&fail_head))
Yinghai Lu928bea92013-07-22 14:37:17 -07001804 goto dump;
Ram Paif483d392011-07-07 11:19:10 -07001805
Yinghai Lu0c5be0c2012-02-23 19:23:29 -08001806 if (tried_times >= pci_try_num) {
Yinghai Lu967260c2013-07-22 14:37:15 -07001807 if (enable_local == undefined)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001808 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
Yinghai Lu967260c2013-07-22 14:37:15 -07001809 else if (enable_local == auto_enabled)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001810 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
Yinghai Lueb572e72012-02-23 19:23:31 -08001811
Yinghai Lubffc56d2012-01-21 02:08:30 -08001812 free_list(&fail_head);
Yinghai Lu928bea92013-07-22 14:37:17 -07001813 goto dump;
Yinghai Luda7822e2011-05-12 17:11:37 -07001814 }
1815
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001816 dev_printk(KERN_DEBUG, &bus->dev,
1817 "No. %d try to assign unassigned res\n", tried_times + 1);
Yinghai Luda7822e2011-05-12 17:11:37 -07001818
1819 /* third times and later will not check if it is leaf */
1820 if ((tried_times + 1) > 2)
1821 rel_type = whole_subtree;
1822
1823 /*
1824 * Try to release leaf bridge's resources that doesn't fit resource of
1825 * child device under that bridge
1826 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001827 list_for_each_entry(fail_res, &fail_head, list)
1828 pci_bus_release_bridge_resources(fail_res->dev->bus,
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001829 fail_res->flags & type_mask,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001830 rel_type);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001831
Yinghai Luda7822e2011-05-12 17:11:37 -07001832 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001833 list_for_each_entry(fail_res, &fail_head, list) {
1834 struct resource *res = fail_res->res;
Yinghai Luda7822e2011-05-12 17:11:37 -07001835
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001836 res->start = fail_res->start;
1837 res->end = fail_res->end;
1838 res->flags = fail_res->flags;
1839 if (fail_res->dev->subordinate)
Yinghai Luda7822e2011-05-12 17:11:37 -07001840 res->flags = 0;
Yinghai Luda7822e2011-05-12 17:11:37 -07001841 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001842 free_list(&fail_head);
Yinghai Luda7822e2011-05-12 17:11:37 -07001843
1844 goto again;
1845
Yinghai Lu928bea92013-07-22 14:37:17 -07001846dump:
Yinghai Lu76fbc262008-06-23 20:33:06 +02001847 /* dump the resource on buses */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001848 pci_bus_dump_resources(bus);
1849}
1850
1851void __init pci_assign_unassigned_resources(void)
1852{
1853 struct pci_bus *root_bus;
1854
1855 list_for_each_entry(root_bus, &pci_root_buses, node)
1856 pci_assign_unassigned_root_bus_resources(root_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
Yinghai Lu6841ec62010-01-22 01:02:25 -08001858
1859void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
1860{
1861 struct pci_bus *parent = bridge->subordinate;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001862 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu8424d752012-01-21 02:08:21 -08001863 want additional resources */
Yinghai Lu32180e42010-01-22 01:02:27 -08001864 int tried_times = 0;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001865 LIST_HEAD(fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001866 struct pci_dev_resource *fail_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001867 int retval;
Yinghai Lu32180e42010-01-22 01:02:27 -08001868 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lud61b0e82014-08-22 18:15:07 -07001869 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001870
Yinghai Lu32180e42010-01-22 01:02:27 -08001871again:
Yinghai Lu8424d752012-01-21 02:08:21 -08001872 __pci_bus_size_bridges(parent, &add_list);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001873 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1874 BUG_ON(!list_empty(&add_list));
Yinghai Lu32180e42010-01-22 01:02:27 -08001875 tried_times++;
1876
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001877 if (list_empty(&fail_head))
Yinghai Lu3f579c32010-05-21 14:35:06 -07001878 goto enable_all;
Yinghai Lu32180e42010-01-22 01:02:27 -08001879
1880 if (tried_times >= 2) {
1881 /* still fail, don't need to try more */
Yinghai Lubffc56d2012-01-21 02:08:30 -08001882 free_list(&fail_head);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001883 goto enable_all;
Yinghai Lu32180e42010-01-22 01:02:27 -08001884 }
1885
1886 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1887 tried_times + 1);
1888
1889 /*
1890 * Try to release leaf bridge's resources that doesn't fit resource of
1891 * child device under that bridge
1892 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001893 list_for_each_entry(fail_res, &fail_head, list)
1894 pci_bus_release_bridge_resources(fail_res->dev->bus,
1895 fail_res->flags & type_mask,
Yinghai Lu32180e42010-01-22 01:02:27 -08001896 whole_subtree);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001897
Yinghai Lu32180e42010-01-22 01:02:27 -08001898 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001899 list_for_each_entry(fail_res, &fail_head, list) {
1900 struct resource *res = fail_res->res;
Yinghai Lu32180e42010-01-22 01:02:27 -08001901
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001902 res->start = fail_res->start;
1903 res->end = fail_res->end;
1904 res->flags = fail_res->flags;
1905 if (fail_res->dev->subordinate)
Yinghai Lu32180e42010-01-22 01:02:27 -08001906 res->flags = 0;
Yinghai Lu32180e42010-01-22 01:02:27 -08001907 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001908 free_list(&fail_head);
Yinghai Lu32180e42010-01-22 01:02:27 -08001909
1910 goto again;
Yinghai Lu3f579c32010-05-21 14:35:06 -07001911
1912enable_all:
1913 retval = pci_reenable_device(bridge);
Bjorn Helgaas9fc9eea2013-04-12 11:35:40 -06001914 if (retval)
1915 dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001916 pci_set_master(bridge);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001917}
1918EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
Yinghai Lu9b030882012-01-21 02:08:23 -08001919
Yinghai Lu17787942012-10-30 14:31:10 -06001920void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
Yinghai Lu9b030882012-01-21 02:08:23 -08001921{
Yinghai Lu9b030882012-01-21 02:08:23 -08001922 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001923 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu9b030882012-01-21 02:08:23 -08001924 want additional resources */
1925
Yinghai Lu9b030882012-01-21 02:08:23 -08001926 down_read(&pci_bus_sem);
1927 list_for_each_entry(dev, &bus->devices, bus_list)
Yijing Wang6788a512014-05-04 12:23:38 +08001928 if (pci_is_bridge(dev) && pci_has_subordinate(dev))
Yinghai Lu9b030882012-01-21 02:08:23 -08001929 __pci_bus_size_bridges(dev->subordinate,
1930 &add_list);
1931 up_read(&pci_bus_sem);
1932 __pci_bus_assign_resources(bus, &add_list, NULL);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001933 BUG_ON(!list_empty(&add_list));
Yinghai Lu17787942012-10-30 14:31:10 -06001934}
Ray Juie6b29de2015-04-08 11:21:33 -07001935EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);