blob: 1341a94cc7793aa0425eb83c4e446393be7f60c6 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020020#include <linux/kernel.h>
21#include <linux/pagemap.h>
22#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000023#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020024#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020027#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020028
Daniel Vetterf51b7662010-04-14 00:29:52 +020029/*
30 * If we have Intel graphics, we're not going to have anything other than
31 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070032 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020033 * Only newer chipsets need to bother with this, of course.
34 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070035#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020036#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020037#else
38#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020039#endif
40
Daniel Vetter1a997ff2010-09-08 21:18:53 +020041struct intel_gtt_driver {
42 unsigned int gen : 8;
43 unsigned int is_g33 : 1;
44 unsigned int is_pineview : 1;
45 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000046 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020047 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020048 /* Chipset specific GTT setup */
49 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020050 /* This should undo anything done in ->setup() save the unmapping
51 * of the mmio register file, that's done in the generic code. */
52 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020053 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
54 /* Flags is a more or less chipset specific opaque value.
55 * For chipsets that need to support old ums (non-gem) code, this
56 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020057 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020058 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020059};
60
Daniel Vetterf51b7662010-04-14 00:29:52 +020061static struct _intel_private {
Daniel Vetter1a997ff2010-09-08 21:18:53 +020062 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020063 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020064 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 u8 __iomem *registers;
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -070066 phys_addr_t gtt_phys_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020067 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020068 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000069 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000071 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010072 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020073 struct resource ifp_resource;
74 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020075 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080076 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020077 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080078 /* Whether i915 needs to use the dmar apis or not. */
79 unsigned int needs_dmar : 1;
Ben Widawskye5c65372013-01-18 12:30:34 -080080 phys_addr_t gma_bus_addr;
Ben Widawskya54c0c22013-01-24 14:45:00 -080081 /* Size of memory reserved for graphics by the BIOS */
82 unsigned int stolen_size;
83 /* Total number of gtt entries. */
84 unsigned int gtt_total_entries;
85 /* Part of the gtt that is mappable by the cpu, for those chips where
86 * this is not the full gtt. */
87 unsigned int gtt_mappable_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020088} intel_private;
89
Daniel Vetter1a997ff2010-09-08 21:18:53 +020090#define INTEL_GTT_GEN intel_private.driver->gen
91#define IS_G33 intel_private.driver->is_g33
92#define IS_PINEVIEW intel_private.driver->is_pineview
93#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000094#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020095
Ville Syrjälä00fe6392013-11-05 14:00:08 +020096#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +010097static int intel_gtt_map_memory(struct page **pages,
98 unsigned int num_entries,
99 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200100{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101 struct scatterlist *sg;
102 int i;
103
Daniel Vetter40807752010-11-06 11:18:58 +0100104 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200105
Chris Wilson9da3da62012-06-01 15:20:22 +0100106 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100107 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200108
Chris Wilson9da3da62012-06-01 15:20:22 +0100109 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100110 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200111
Chris Wilson9da3da62012-06-01 15:20:22 +0100112 if (!pci_map_sg(intel_private.pcidev,
113 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100114 goto err;
115
Daniel Vetterf51b7662010-04-14 00:29:52 +0200116 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100117
118err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100119 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100120 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200121}
122
Chris Wilson9da3da62012-06-01 15:20:22 +0100123static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200124{
Daniel Vetter40807752010-11-06 11:18:58 +0100125 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200126 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
127
Daniel Vetter40807752010-11-06 11:18:58 +0100128 pci_unmap_sg(intel_private.pcidev, sg_list,
129 num_sg, PCI_DMA_BIDIRECTIONAL);
130
131 st.sgl = sg_list;
132 st.orig_nents = st.nents = num_sg;
133
134 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200135}
136
Daniel Vetterffdd7512010-08-27 17:51:29 +0200137static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200138{
139 return;
140}
141
142/* Exists to support ARGB cursors */
143static struct page *i8xx_alloc_pages(void)
144{
145 struct page *page;
146
147 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
148 if (page == NULL)
149 return NULL;
150
151 if (set_pages_uc(page, 4) < 0) {
152 set_pages_wb(page, 4);
153 __free_pages(page, 2);
154 return NULL;
155 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200156 atomic_inc(&agp_bridge->current_memory_agp);
157 return page;
158}
159
160static void i8xx_destroy_pages(struct page *page)
161{
162 if (page == NULL)
163 return;
164
165 set_pages_wb(page, 4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200166 __free_pages(page, 2);
167 atomic_dec(&agp_bridge->current_memory_agp);
168}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200169#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200170
Daniel Vetter820647b2010-11-05 13:30:14 +0100171#define I810_GTT_ORDER 4
172static int i810_setup(void)
173{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700174 phys_addr_t reg_addr;
Daniel Vetter820647b2010-11-05 13:30:14 +0100175 char *gtt_table;
176
177 /* i81x does not preallocate the gtt. It's always 64kb in size. */
178 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
179 if (gtt_table == NULL)
180 return -ENOMEM;
181 intel_private.i81x_gtt_table = gtt_table;
182
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700183 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter820647b2010-11-05 13:30:14 +0100184
185 intel_private.registers = ioremap(reg_addr, KB(64));
186 if (!intel_private.registers)
187 return -ENOMEM;
188
189 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
190 intel_private.registers+I810_PGETBL_CTL);
191
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700192 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter820647b2010-11-05 13:30:14 +0100193
194 if ((readl(intel_private.registers+I810_DRAM_CTL)
195 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
196 dev_info(&intel_private.pcidev->dev,
197 "detected 4MB dedicated video ram\n");
198 intel_private.num_dcache_entries = 1024;
199 }
200
201 return 0;
202}
203
204static void i810_cleanup(void)
205{
206 writel(0, intel_private.registers+I810_PGETBL_CTL);
207 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
208}
209
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200210#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterff268602010-11-05 15:43:35 +0100211static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
212 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200213{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200214 int i;
215
Daniel Vetterff268602010-11-05 15:43:35 +0100216 if ((pg_start + mem->page_count)
217 > intel_private.num_dcache_entries)
218 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100219
Daniel Vetterff268602010-11-05 15:43:35 +0100220 if (!mem->is_flushed)
221 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100222
Daniel Vetterff268602010-11-05 15:43:35 +0100223 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
224 dma_addr_t addr = i << PAGE_SHIFT;
225 intel_private.driver->write_entry(addr,
226 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200227 }
Chris Wilson983d3082015-01-26 10:47:10 +0000228 wmb();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200229
Daniel Vetterff268602010-11-05 15:43:35 +0100230 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200231}
232
233/*
234 * The i810/i830 requires a physical address to program its mouse
235 * pointer into hardware.
236 * However the Xserver still writes to it through the agp aperture.
237 */
238static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
239{
240 struct agp_memory *new;
241 struct page *page;
242
243 switch (pg_count) {
244 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
245 break;
246 case 4:
247 /* kludge to get 4 physical pages for ARGB cursor */
248 page = i8xx_alloc_pages();
249 break;
250 default:
251 return NULL;
252 }
253
254 if (page == NULL)
255 return NULL;
256
257 new = agp_create_memory(pg_count);
258 if (new == NULL)
259 return NULL;
260
261 new->pages[0] = page;
262 if (pg_count == 4) {
263 /* kludge to get 4 physical pages for ARGB cursor */
264 new->pages[1] = new->pages[0] + 1;
265 new->pages[2] = new->pages[1] + 1;
266 new->pages[3] = new->pages[2] + 1;
267 }
268 new->page_count = pg_count;
269 new->num_scratch_pages = pg_count;
270 new->type = AGP_PHYS_MEMORY;
271 new->physical = page_to_phys(new->pages[0]);
272 return new;
273}
274
Daniel Vetterf51b7662010-04-14 00:29:52 +0200275static void intel_i810_free_by_type(struct agp_memory *curr)
276{
277 agp_free_key(curr->key);
278 if (curr->type == AGP_PHYS_MEMORY) {
279 if (curr->page_count == 4)
280 i8xx_destroy_pages(curr->pages[0]);
281 else {
282 agp_bridge->driver->agp_destroy_page(curr->pages[0],
283 AGP_PAGE_DESTROY_UNMAP);
284 agp_bridge->driver->agp_destroy_page(curr->pages[0],
285 AGP_PAGE_DESTROY_FREE);
286 }
287 agp_free_page_array(curr);
288 }
289 kfree(curr);
290}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200291#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200292
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200293static int intel_gtt_setup_scratch_page(void)
294{
295 struct page *page;
296 dma_addr_t dma_addr;
297
298 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
299 if (page == NULL)
300 return -ENOMEM;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200301 set_pages_uc(page, 1);
302
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800303 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200304 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
305 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
306 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
307 return -EINVAL;
308
Ben Widawsky9c61a322013-01-18 12:30:32 -0800309 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200310 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800311 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200312
313 intel_private.scratch_page = page;
314
315 return 0;
316}
317
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100318static void i810_write_entry(dma_addr_t addr, unsigned int entry,
319 unsigned int flags)
320{
321 u32 pte_flags = I810_PTE_VALID;
322
323 switch (flags) {
324 case AGP_DCACHE_MEMORY:
325 pte_flags |= I810_PTE_LOCAL;
326 break;
327 case AGP_USER_CACHED_MEMORY:
328 pte_flags |= I830_PTE_SYSTEM_CACHED;
329 break;
330 }
331
Chris Wilson983d3082015-01-26 10:47:10 +0000332 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100333}
334
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000335static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100336 {32, 8192, 3},
337 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200338 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200339 {256, 65536, 6},
340 {512, 131072, 7},
341};
342
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000343static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200344{
345 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200346 u8 rdct;
347 int local = 0;
348 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200349 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200350
Daniel Vetter820647b2010-11-05 13:30:14 +0100351 if (INTEL_GTT_GEN == 1)
352 return 0; /* no stolen mem on i81x */
353
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200354 pci_read_config_word(intel_private.bridge_dev,
355 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200356
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200357 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
358 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200359 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
360 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200361 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200362 break;
363 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200364 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200365 break;
366 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200367 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200368 break;
369 case I830_GMCH_GMS_LOCAL:
370 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200371 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200372 MB(ddt[I830_RDRAM_DDT(rdct)]);
373 local = 1;
374 break;
375 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200376 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200377 break;
378 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200379 } else {
380 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
381 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200382 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200383 break;
384 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200385 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200386 break;
387 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200388 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200389 break;
390 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200391 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200392 break;
393 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200394 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200395 break;
396 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200397 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200398 break;
399 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200400 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200401 break;
402 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200403 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200404 break;
405 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200406 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200407 break;
408 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200409 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200410 break;
411 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200412 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413 break;
414 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200415 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200416 break;
417 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200418 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200419 break;
420 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200421 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200422 break;
423 }
424 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200425
Chris Wilson1b6064d2010-11-23 12:33:54 +0000426 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200427 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200428 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200429 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200430 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200431 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200432 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200433 }
434
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000435 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200436}
437
Daniel Vetter20172842010-09-24 18:25:59 +0200438static void i965_adjust_pgetbl_size(unsigned int size_flag)
439{
440 u32 pgetbl_ctl, pgetbl_ctl2;
441
442 /* ensure that ppgtt is disabled */
443 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
444 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
445 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
446
447 /* write the new ggtt size */
448 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
449 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
450 pgetbl_ctl |= size_flag;
451 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
452}
453
454static unsigned int i965_gtt_total_entries(void)
455{
456 int size;
457 u32 pgetbl_ctl;
458 u16 gmch_ctl;
459
460 pci_read_config_word(intel_private.bridge_dev,
461 I830_GMCH_CTRL, &gmch_ctl);
462
463 if (INTEL_GTT_GEN == 5) {
464 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
465 case G4x_GMCH_SIZE_1M:
466 case G4x_GMCH_SIZE_VT_1M:
467 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
468 break;
469 case G4x_GMCH_SIZE_VT_1_5M:
470 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
471 break;
472 case G4x_GMCH_SIZE_2M:
473 case G4x_GMCH_SIZE_VT_2M:
474 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
475 break;
476 }
477 }
478
479 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
480
481 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
482 case I965_PGETBL_SIZE_128KB:
483 size = KB(128);
484 break;
485 case I965_PGETBL_SIZE_256KB:
486 size = KB(256);
487 break;
488 case I965_PGETBL_SIZE_512KB:
489 size = KB(512);
490 break;
491 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
492 case I965_PGETBL_SIZE_1MB:
493 size = KB(1024);
494 break;
495 case I965_PGETBL_SIZE_2MB:
496 size = KB(2048);
497 break;
498 case I965_PGETBL_SIZE_1_5MB:
499 size = KB(1024 + 512);
500 break;
501 default:
502 dev_info(&intel_private.pcidev->dev,
503 "unknown page table size, assuming 512KB\n");
504 size = KB(512);
505 }
506
507 return size/4;
508}
509
Daniel Vetterfbe40782010-08-27 17:12:41 +0200510static unsigned int intel_gtt_total_entries(void)
511{
Daniel Vetter20172842010-09-24 18:25:59 +0200512 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
513 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800514 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200515 /* On previous hardware, the GTT size was just what was
516 * required to map the aperture.
517 */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800518 return intel_private.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200519 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200520}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200521
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200522static unsigned int intel_gtt_mappable_entries(void)
523{
524 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200525
Daniel Vetter820647b2010-11-05 13:30:14 +0100526 if (INTEL_GTT_GEN == 1) {
527 u32 smram_miscc;
528
529 pci_read_config_dword(intel_private.bridge_dev,
530 I810_SMRAM_MISCC, &smram_miscc);
531
532 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
533 == I810_GFX_MEM_WIN_32M)
534 aperture_size = MB(32);
535 else
536 aperture_size = MB(64);
537 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100538 u16 gmch_ctrl;
539
540 pci_read_config_word(intel_private.bridge_dev,
541 I830_GMCH_CTRL, &gmch_ctrl);
542
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200543 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100544 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200545 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100546 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200547 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200548 /* 9xx supports large sizes, just look at the length */
549 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200550 }
551
552 return aperture_size >> PAGE_SHIFT;
553}
554
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200555static void intel_gtt_teardown_scratch_page(void)
556{
557 set_pages_wb(intel_private.scratch_page, 1);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800558 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200559 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200560 __free_page(intel_private.scratch_page);
561}
562
563static void intel_gtt_cleanup(void)
564{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200565 intel_private.driver->cleanup();
566
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200567 iounmap(intel_private.gtt);
568 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100569
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200570 intel_gtt_teardown_scratch_page();
571}
572
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000573/* Certain Gen5 chipsets require require idling the GPU before
574 * unmapping anything from the GTT when VT-d is enabled.
575 */
576static inline int needs_ilk_vtd_wa(void)
577{
578#ifdef CONFIG_INTEL_IOMMU
579 const unsigned short gpu_devid = intel_private.pcidev->device;
580
581 /* Query intel_iommu to see if we need the workaround. Presumably that
582 * was loaded first.
583 */
Chris Wilson8b572a42015-06-28 14:18:16 +0100584 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000585 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
586 intel_iommu_gfx_mapped)
587 return 1;
588#endif
589 return 0;
590}
591
592static bool intel_gtt_can_wc(void)
593{
594 if (INTEL_GTT_GEN <= 2)
595 return false;
596
597 if (INTEL_GTT_GEN >= 6)
598 return false;
599
600 /* Reports of major corruption with ILK vt'd enabled */
601 if (needs_ilk_vtd_wa())
602 return false;
603
604 return true;
605}
606
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200607static int intel_gtt_init(void)
608{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200609 u32 gtt_map_size;
Yinghai Lu545b0a72014-01-03 18:28:06 -0700610 int ret, bar;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200611
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200612 ret = intel_private.driver->setup();
613 if (ret != 0)
614 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200615
Ben Widawskya54c0c22013-01-24 14:45:00 -0800616 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
617 intel_private.gtt_total_entries = intel_gtt_total_entries();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200618
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200619 /* save the PGETBL reg for resume */
620 intel_private.PGETBL_save =
621 readl(intel_private.registers+I810_PGETBL_CTL)
622 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000623 /* we only ever restore the register when enabling the PGTBL... */
624 if (HAS_PGTBL_EN)
625 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200626
Daniel Vetter0af9e922010-09-12 14:04:03 +0200627 dev_info(&intel_private.bridge_dev->dev,
628 "detected gtt size: %dK total, %dK mappable\n",
Ben Widawskya54c0c22013-01-24 14:45:00 -0800629 intel_private.gtt_total_entries * 4,
630 intel_private.gtt_mappable_entries * 4);
Daniel Vetter0af9e922010-09-12 14:04:03 +0200631
Ben Widawskya54c0c22013-01-24 14:45:00 -0800632 gtt_map_size = intel_private.gtt_total_entries * 4;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200633
Chris Wilsonedef7e62012-09-14 11:57:47 +0100634 intel_private.gtt = NULL;
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000635 if (intel_gtt_can_wc())
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700636 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100637 gtt_map_size);
638 if (intel_private.gtt == NULL)
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700639 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100640 gtt_map_size);
641 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200642 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200643 iounmap(intel_private.registers);
644 return -ENOMEM;
645 }
646
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200647#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterf67eab62010-08-29 17:27:36 +0200648 global_cache_flush(); /* FIXME: ? */
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200649#endif
Daniel Vetterf67eab62010-08-29 17:27:36 +0200650
Ben Widawskya54c0c22013-01-24 14:45:00 -0800651 intel_private.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200652
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800653 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000654
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200655 ret = intel_gtt_setup_scratch_page();
656 if (ret != 0) {
657 intel_gtt_cleanup();
658 return ret;
659 }
660
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200661 if (INTEL_GTT_GEN <= 2)
Yinghai Lu545b0a72014-01-03 18:28:06 -0700662 bar = I810_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200663 else
Yinghai Lu545b0a72014-01-03 18:28:06 -0700664 bar = I915_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200665
Yinghai Lu545b0a72014-01-03 18:28:06 -0700666 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200667 return 0;
668}
669
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200670#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3e921f92010-08-27 15:33:26 +0200671static int intel_fake_agp_fetch_size(void)
672{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100673 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200674 unsigned int aper_size;
675 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200676
Ben Widawskya54c0c22013-01-24 14:45:00 -0800677 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200678
679 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200680 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100681 agp_bridge->current_size =
682 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200683 return aper_size;
684 }
685 }
686
687 return 0;
688}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200689#endif
Daniel Vetter3e921f92010-08-27 15:33:26 +0200690
Daniel Vetterae83dd52010-09-12 17:11:15 +0200691static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200692{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200693}
694
695/* The chipset_flush interface needs to get data that has already been
696 * flushed out of the CPU all the way out to main memory, because the GPU
697 * doesn't snoop those buffers.
698 *
699 * The 8xx series doesn't have the same lovely interface for flushing the
700 * chipset write buffers that the later chips do. According to the 865
701 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
702 * that buffer out, we just fill 1KB and clflush it out, on the assumption
703 * that it'll push whatever was in there out. It appears to work.
704 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200705static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200706{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000707 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200708
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000709 /* Forcibly evict everything from the CPU write buffers.
710 * clflush appears to be insufficient.
711 */
712 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200713
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000714 /* Now we've only seen documents for this magic bit on 855GM,
715 * we hope it exists for the other gen2 chipsets...
716 *
717 * Also works as advertised on my 845G.
718 */
719 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
720 intel_private.registers+I830_HIC);
721
722 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
723 if (time_after(jiffies, timeout))
724 break;
725
726 udelay(50);
727 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200728}
729
Daniel Vetter351bb272010-09-07 22:41:04 +0200730static void i830_write_entry(dma_addr_t addr, unsigned int entry,
731 unsigned int flags)
732{
733 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100734
Daniel Vetterb47cf662010-11-04 18:41:50 +0100735 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200736 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200737
Chris Wilson983d3082015-01-26 10:47:10 +0000738 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vetter351bb272010-09-07 22:41:04 +0200739}
740
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200741bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200742{
Chris Wilsone380f602010-10-29 18:11:26 +0100743 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200744
Chris Wilson100519e2010-10-31 10:37:02 +0000745 if (INTEL_GTT_GEN == 2) {
746 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100747
Chris Wilson100519e2010-10-31 10:37:02 +0000748 pci_read_config_word(intel_private.bridge_dev,
749 I830_GMCH_CTRL, &gmch_ctrl);
750 gmch_ctrl |= I830_GMCH_ENABLED;
751 pci_write_config_word(intel_private.bridge_dev,
752 I830_GMCH_CTRL, gmch_ctrl);
753
754 pci_read_config_word(intel_private.bridge_dev,
755 I830_GMCH_CTRL, &gmch_ctrl);
756 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
757 dev_err(&intel_private.pcidev->dev,
758 "failed to enable the GTT: GMCH_CTRL=%x\n",
759 gmch_ctrl);
760 return false;
761 }
Chris Wilsone380f602010-10-29 18:11:26 +0100762 }
763
Chris Wilsonc97689d2010-12-23 10:40:38 +0000764 /* On the resume path we may be adjusting the PGTBL value, so
765 * be paranoid and flush all chipset write buffers...
766 */
767 if (INTEL_GTT_GEN >= 3)
768 writel(0, intel_private.registers+GFX_FLSH_CNTL);
769
Chris Wilsone380f602010-10-29 18:11:26 +0100770 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000771 writel(intel_private.PGETBL_save, reg);
772 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100773 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000774 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100775 readl(reg), intel_private.PGETBL_save);
776 return false;
777 }
778
Chris Wilsonc97689d2010-12-23 10:40:38 +0000779 if (INTEL_GTT_GEN >= 3)
780 writel(0, intel_private.registers+GFX_FLSH_CNTL);
781
Chris Wilsone380f602010-10-29 18:11:26 +0100782 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200783}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200784EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200785
786static int i830_setup(void)
787{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700788 phys_addr_t reg_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200789
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700790 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter73800422010-08-29 17:29:50 +0200791
792 intel_private.registers = ioremap(reg_addr, KB(64));
793 if (!intel_private.registers)
794 return -ENOMEM;
795
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700796 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter73800422010-08-29 17:29:50 +0200797
Daniel Vetter73800422010-08-29 17:29:50 +0200798 return 0;
799}
800
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200801#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200802static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200803{
Daniel Vetter73800422010-08-29 17:29:50 +0200804 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200805 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200806 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200807
808 return 0;
809}
810
Daniel Vetterffdd7512010-08-27 17:51:29 +0200811static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200812{
813 return 0;
814}
815
Daniel Vetter351bb272010-09-07 22:41:04 +0200816static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200817{
Chris Wilsone380f602010-10-29 18:11:26 +0100818 if (!intel_enable_gtt())
819 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200820
Chris Wilsonbee4a182011-01-21 10:54:32 +0000821 intel_private.clear_fake_agp = true;
Ben Widawskye5c65372013-01-18 12:30:34 -0800822 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200823
Daniel Vetterf51b7662010-04-14 00:29:52 +0200824 return 0;
825}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200826#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200827
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200828static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200829{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200830 switch (flags) {
831 case 0:
832 case AGP_PHYS_MEMORY:
833 case AGP_USER_CACHED_MEMORY:
834 case AGP_USER_MEMORY:
835 return true;
836 }
837
838 return false;
839}
840
Chris Wilson9da3da62012-06-01 15:20:22 +0100841void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100842 unsigned int pg_start,
843 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200844{
845 struct scatterlist *sg;
846 unsigned int len, m;
847 int i, j;
848
849 j = pg_start;
850
851 /* sg may merge pages, but we have to separate
852 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100853 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200854 len = sg_dma_len(sg) >> PAGE_SHIFT;
855 for (m = 0; m < len; m++) {
856 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100857 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200858 j++;
859 }
860 }
Chris Wilson983d3082015-01-26 10:47:10 +0000861 wmb();
Daniel Vetterfefaa702010-09-11 22:12:11 +0200862}
Daniel Vetter40807752010-11-06 11:18:58 +0100863EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
864
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200865#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +0100866static void intel_gtt_insert_pages(unsigned int first_entry,
867 unsigned int num_entries,
868 struct page **pages,
869 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100870{
871 int i, j;
872
873 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
874 dma_addr_t addr = page_to_phys(pages[i]);
875 intel_private.driver->write_entry(addr,
876 j, flags);
877 }
Chris Wilson983d3082015-01-26 10:47:10 +0000878 wmb();
Daniel Vetter40807752010-11-06 11:18:58 +0100879}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200880
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200881static int intel_fake_agp_insert_entries(struct agp_memory *mem,
882 off_t pg_start, int type)
883{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200884 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200885
Chris Wilsonbee4a182011-01-21 10:54:32 +0000886 if (intel_private.clear_fake_agp) {
Ben Widawskya54c0c22013-01-24 14:45:00 -0800887 int start = intel_private.stolen_size / PAGE_SIZE;
888 int end = intel_private.gtt_mappable_entries;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000889 intel_gtt_clear_range(start, end - start);
890 intel_private.clear_fake_agp = false;
891 }
892
Daniel Vetterff268602010-11-05 15:43:35 +0100893 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
894 return i810_insert_dcache_entries(mem, pg_start, type);
895
Daniel Vetterf51b7662010-04-14 00:29:52 +0200896 if (mem->page_count == 0)
897 goto out;
898
Ben Widawskya54c0c22013-01-24 14:45:00 -0800899 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200900 goto out_err;
901
Daniel Vetterf51b7662010-04-14 00:29:52 +0200902 if (type != mem->type)
903 goto out_err;
904
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200905 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200906 goto out_err;
907
908 if (!mem->is_flushed)
909 global_cache_flush();
910
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800911 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100912 struct sg_table st;
913
914 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200915 if (ret != 0)
916 return ret;
917
Chris Wilson9da3da62012-06-01 15:20:22 +0100918 intel_gtt_insert_sg_entries(&st, pg_start, type);
919 mem->sg_list = st.sgl;
920 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100921 } else
922 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
923 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924
925out:
926 ret = 0;
927out_err:
928 mem->is_flushed = true;
929 return ret;
930}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200931#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200932
Daniel Vetter40807752010-11-06 11:18:58 +0100933void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200934{
Daniel Vetter40807752010-11-06 11:18:58 +0100935 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200936
Daniel Vetter40807752010-11-06 11:18:58 +0100937 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800938 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200939 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200940 }
Chris Wilson983d3082015-01-26 10:47:10 +0000941 wmb();
Daniel Vetter40807752010-11-06 11:18:58 +0100942}
943EXPORT_SYMBOL(intel_gtt_clear_range);
944
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200945#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter40807752010-11-06 11:18:58 +0100946static int intel_fake_agp_remove_entries(struct agp_memory *mem,
947 off_t pg_start, int type)
948{
949 if (mem->page_count == 0)
950 return 0;
951
Dave Airlied15eda52011-01-12 11:39:48 +1000952 intel_gtt_clear_range(pg_start, mem->page_count);
953
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800954 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100955 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
956 mem->sg_list = NULL;
957 mem->num_sg = 0;
958 }
959
Daniel Vetterf51b7662010-04-14 00:29:52 +0200960 return 0;
961}
962
Daniel Vetterffdd7512010-08-27 17:51:29 +0200963static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
964 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200965{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100966 struct agp_memory *new;
967
968 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
969 if (pg_count != intel_private.num_dcache_entries)
970 return NULL;
971
972 new = agp_create_memory(1);
973 if (new == NULL)
974 return NULL;
975
976 new->type = AGP_DCACHE_MEMORY;
977 new->page_count = pg_count;
978 new->num_scratch_pages = 0;
979 agp_free_page_array(new);
980 return new;
981 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200982 if (type == AGP_PHYS_MEMORY)
983 return alloc_agpphysmem_i8xx(pg_count, type);
984 /* always return NULL for other allocation types for now */
985 return NULL;
986}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200987#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200988
989static int intel_alloc_chipset_flush_resource(void)
990{
991 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200992 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200993 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200994 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200995
996 return ret;
997}
998
999static void intel_i915_setup_chipset_flush(void)
1000{
1001 int ret;
1002 u32 temp;
1003
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001004 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001005 if (!(temp & 0x1)) {
1006 intel_alloc_chipset_flush_resource();
1007 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001008 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001009 } else {
1010 temp &= ~1;
1011
1012 intel_private.resource_valid = 1;
1013 intel_private.ifp_resource.start = temp;
1014 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1015 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1016 /* some BIOSes reserve this area in a pnp some don't */
1017 if (ret)
1018 intel_private.resource_valid = 0;
1019 }
1020}
1021
1022static void intel_i965_g33_setup_chipset_flush(void)
1023{
1024 u32 temp_hi, temp_lo;
1025 int ret;
1026
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001027 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1028 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001029
1030 if (!(temp_lo & 0x1)) {
1031
1032 intel_alloc_chipset_flush_resource();
1033
1034 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001035 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001037 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001038 } else {
1039 u64 l64;
1040
1041 temp_lo &= ~0x1;
1042 l64 = ((u64)temp_hi << 32) | temp_lo;
1043
1044 intel_private.resource_valid = 1;
1045 intel_private.ifp_resource.start = l64;
1046 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1047 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1048 /* some BIOSes reserve this area in a pnp some don't */
1049 if (ret)
1050 intel_private.resource_valid = 0;
1051 }
1052}
1053
1054static void intel_i9xx_setup_flush(void)
1055{
1056 /* return if already configured */
1057 if (intel_private.ifp_resource.start)
1058 return;
1059
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001060 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001061 return;
1062
1063 /* setup a resource for this object */
1064 intel_private.ifp_resource.name = "Intel Flush Page";
1065 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1066
1067 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001068 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001069 intel_i965_g33_setup_chipset_flush();
1070 } else {
1071 intel_i915_setup_chipset_flush();
1072 }
1073
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001074 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001075 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001076 if (!intel_private.i9xx_flush_page)
1077 dev_err(&intel_private.pcidev->dev,
1078 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001079}
1080
Daniel Vetterae83dd52010-09-12 17:11:15 +02001081static void i9xx_cleanup(void)
1082{
1083 if (intel_private.i9xx_flush_page)
1084 iounmap(intel_private.i9xx_flush_page);
1085 if (intel_private.resource_valid)
1086 release_resource(&intel_private.ifp_resource);
1087 intel_private.ifp_resource.start = 0;
1088 intel_private.resource_valid = 0;
1089}
1090
Daniel Vetter1b263f22010-09-12 00:27:24 +02001091static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001092{
1093 if (intel_private.i9xx_flush_page)
1094 writel(1, intel_private.i9xx_flush_page);
1095}
1096
Chris Wilson71f45662010-12-14 11:29:23 +00001097static void i965_write_entry(dma_addr_t addr,
1098 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001099 unsigned int flags)
1100{
Chris Wilson71f45662010-12-14 11:29:23 +00001101 u32 pte_flags;
1102
1103 pte_flags = I810_PTE_VALID;
1104 if (flags == AGP_USER_CACHED_MEMORY)
1105 pte_flags |= I830_PTE_SYSTEM_CACHED;
1106
Daniel Vettera6963592010-09-11 14:01:43 +02001107 /* Shift high bits down */
1108 addr |= (addr >> 28) & 0xf0;
Chris Wilson983d3082015-01-26 10:47:10 +00001109 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001110}
1111
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001112static int i9xx_setup(void)
1113{
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001114 phys_addr_t reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001115 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001116
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001117 reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001118
Jesse Barnes4b60d292012-03-28 13:39:33 -07001119 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001120 if (!intel_private.registers)
1121 return -ENOMEM;
1122
Ben Widawsky009946f2012-11-04 09:21:29 -08001123 switch (INTEL_GTT_GEN) {
1124 case 3:
Bjorn Helgaasb5e350f2014-01-03 18:29:00 -07001125 intel_private.gtt_phys_addr =
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001126 pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
Ben Widawsky009946f2012-11-04 09:21:29 -08001127 break;
1128 case 5:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001129 intel_private.gtt_phys_addr = reg_addr + MB(2);
Ben Widawsky009946f2012-11-04 09:21:29 -08001130 break;
1131 default:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001132 intel_private.gtt_phys_addr = reg_addr + KB(512);
Ben Widawsky009946f2012-11-04 09:21:29 -08001133 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001134 }
1135
1136 intel_i9xx_setup_flush();
1137
1138 return 0;
1139}
1140
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001141#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001142static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001143 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001144 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001145 .aperture_sizes = intel_fake_agp_sizes,
1146 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001147 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001148 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001149 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001150 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001151 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001152 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001153 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001154 .insert_memory = intel_fake_agp_insert_entries,
1155 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001156 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001157 .free_by_type = intel_i810_free_by_type,
1158 .agp_alloc_page = agp_generic_alloc_page,
1159 .agp_alloc_pages = agp_generic_alloc_pages,
1160 .agp_destroy_page = agp_generic_destroy_page,
1161 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001162};
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001163#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001164
Daniel Vetterbdd30722010-09-12 12:34:44 +02001165static const struct intel_gtt_driver i81x_gtt_driver = {
1166 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001167 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001168 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001169 .setup = i810_setup,
1170 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001171 .check_flags = i830_check_flags,
1172 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001173};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001174static const struct intel_gtt_driver i8xx_gtt_driver = {
1175 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001176 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001177 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001178 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001179 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001180 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001181 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001182 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001183};
1184static const struct intel_gtt_driver i915_gtt_driver = {
1185 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001186 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001187 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001188 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001189 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001190 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001191 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001192 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001193 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001194};
1195static const struct intel_gtt_driver g33_gtt_driver = {
1196 .gen = 3,
1197 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001198 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001199 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001200 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001201 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001202 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001203 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001204};
1205static const struct intel_gtt_driver pineview_gtt_driver = {
1206 .gen = 3,
1207 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001208 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001209 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001210 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001211 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001212 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001213 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001214};
1215static const struct intel_gtt_driver i965_gtt_driver = {
1216 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001217 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001218 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001219 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001220 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001221 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001222 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001223 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001224};
1225static const struct intel_gtt_driver g4x_gtt_driver = {
1226 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001227 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001228 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001229 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001230 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001231 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001232 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001233};
1234static const struct intel_gtt_driver ironlake_gtt_driver = {
1235 .gen = 5,
1236 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001237 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001238 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001239 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001240 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001241 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001242 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001243};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001244
Daniel Vetter02c026c2010-08-24 19:39:48 +02001245/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1246 * driver and gmch_driver must be non-null, and find_gmch will determine
1247 * which one should be used if a gmch_chip_id is present.
1248 */
1249static const struct intel_gtt_driver_description {
1250 unsigned int gmch_chip_id;
1251 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001252 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001253} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001254 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001255 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001256 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001257 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001258 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001259 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001260 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001261 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001262 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001263 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001264 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001265 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001266 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001267 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001268 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001269 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001270 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001271 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001272 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001273 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001274 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001275 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001276 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001277 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001278 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001279 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001280 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001281 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001282 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001283 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001284 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001285 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001286 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001287 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001288 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001289 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001290 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001291 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001292 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001293 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001294 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001295 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001296 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001297 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001299 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001300 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001301 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001302 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001303 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001304 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001305 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001306 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001307 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001308 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001309 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001310 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001311 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001312 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001313 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001314 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001315 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001316 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001317 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001318 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001319 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001320 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001321 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001322 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001323 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001324 { 0, NULL, NULL }
1325};
1326
1327static int find_gmch(u16 device)
1328{
1329 struct pci_dev *gmch_device;
1330
1331 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1332 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1333 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1334 device, gmch_device);
1335 }
1336
1337 if (!gmch_device)
1338 return 0;
1339
1340 intel_private.pcidev = gmch_device;
1341 return 1;
1342}
1343
Daniel Vetter14be93d2012-06-08 15:55:40 +02001344int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1345 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001346{
1347 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001348
1349 /*
1350 * Can be called from the fake agp driver but also directly from
1351 * drm/i915.ko. Hence we need to check whether everything is set up
1352 * already.
1353 */
1354 if (intel_private.driver) {
1355 intel_private.refcount++;
1356 return 1;
1357 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001358
1359 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001360 if (gpu_pdev) {
1361 if (gpu_pdev->device ==
1362 intel_gtt_chipsets[i].gmch_chip_id) {
1363 intel_private.pcidev = pci_dev_get(gpu_pdev);
1364 intel_private.driver =
1365 intel_gtt_chipsets[i].gtt_driver;
1366
1367 break;
1368 }
1369 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001370 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001371 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001372 break;
1373 }
1374 }
1375
Daniel Vetterff268602010-11-05 15:43:35 +01001376 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001377 return 0;
1378
Daniel Vetter14be93d2012-06-08 15:55:40 +02001379 intel_private.refcount++;
1380
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001381#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001382 if (bridge) {
1383 bridge->driver = &intel_fake_agp_driver;
1384 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001385 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001386 }
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001387#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001388
Daniel Vetter14be93d2012-06-08 15:55:40 +02001389 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001390
Daniel Vetter14be93d2012-06-08 15:55:40 +02001391 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001392
Daniel Vetter22533b42010-09-12 16:38:55 +02001393 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001394 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1395 dev_err(&intel_private.pcidev->dev,
1396 "set gfx device dma mask %d-bit failed!\n", mask);
1397 else
1398 pci_set_consistent_dma_mask(intel_private.pcidev,
1399 DMA_BIT_MASK(mask));
1400
Daniel Vetter14be93d2012-06-08 15:55:40 +02001401 if (intel_gtt_init() != 0) {
1402 intel_gmch_remove();
1403
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001404 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001405 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001406
Daniel Vetter02c026c2010-08-24 19:39:48 +02001407 return 1;
1408}
Daniel Vettere2404e72010-09-08 17:29:51 +02001409EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001410
Mika Kuoppalac44ef602015-06-25 18:35:05 +03001411void intel_gtt_get(u64 *gtt_total, size_t *stolen_size,
1412 phys_addr_t *mappable_base, u64 *mappable_end)
Daniel Vetter19966752010-09-06 20:08:44 +02001413{
Ben Widawskya54c0c22013-01-24 14:45:00 -08001414 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1415 *stolen_size = intel_private.stolen_size;
Ben Widawsky41907dd2013-02-08 11:32:47 -08001416 *mappable_base = intel_private.gma_bus_addr;
1417 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter19966752010-09-06 20:08:44 +02001418}
1419EXPORT_SYMBOL(intel_gtt_get);
1420
Daniel Vetter40ce6572010-11-05 18:12:18 +01001421void intel_gtt_chipset_flush(void)
1422{
1423 if (intel_private.driver->chipset_flush)
1424 intel_private.driver->chipset_flush();
1425}
1426EXPORT_SYMBOL(intel_gtt_chipset_flush);
1427
Daniel Vetter14be93d2012-06-08 15:55:40 +02001428void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001429{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001430 if (--intel_private.refcount)
1431 return;
1432
Daniel Vetter02c026c2010-08-24 19:39:48 +02001433 if (intel_private.pcidev)
1434 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001435 if (intel_private.bridge_dev)
1436 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001437 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001438}
Daniel Vettere2404e72010-09-08 17:29:51 +02001439EXPORT_SYMBOL(intel_gmch_remove);
1440
Dave Jonesbd8136d2014-12-19 11:23:50 -05001441MODULE_AUTHOR("Dave Jones, Various @Intel");
Daniel Vettere2404e72010-09-08 17:29:51 +02001442MODULE_LICENSE("GPL and additional rights");