blob: faaa052249048793f46cc5db3f301f1e325708cb [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010040#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070044#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053045#include <linux/pm_runtime.h>
Sebastien Guiriec2d4b4522012-10-16 15:23:20 +000046#include <linux/pinctrl/consumer.h>
Komal Shah010d442c42006-08-13 23:44:09 +020047
Paul Walmsley9c76b872008-11-21 13:39:55 -080048/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070049#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080050
51/* I2C controller revisions present on specific hardware */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +053052#define OMAP_I2C_REV_ON_2430 0x00000036
53#define OMAP_I2C_REV_ON_3430_3530 0x0000003C
54#define OMAP_I2C_REV_ON_3630 0x00000040
55#define OMAP_I2C_REV_ON_4430_PLUS 0x50400002
Paul Walmsley9c76b872008-11-21 13:39:55 -080056
Komal Shah010d442c42006-08-13 23:44:09 +020057/* timeout waiting for the controller to respond */
58#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
59
Felipe Balbi6d8451d2012-09-12 16:28:15 +053060/* timeout for pm runtime autosuspend */
61#define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
62
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080063/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070064enum {
65 OMAP_I2C_REV_REG = 0,
66 OMAP_I2C_IE_REG,
67 OMAP_I2C_STAT_REG,
68 OMAP_I2C_IV_REG,
69 OMAP_I2C_WE_REG,
70 OMAP_I2C_SYSS_REG,
71 OMAP_I2C_BUF_REG,
72 OMAP_I2C_CNT_REG,
73 OMAP_I2C_DATA_REG,
74 OMAP_I2C_SYSC_REG,
75 OMAP_I2C_CON_REG,
76 OMAP_I2C_OA_REG,
77 OMAP_I2C_SA_REG,
78 OMAP_I2C_PSC_REG,
79 OMAP_I2C_SCLL_REG,
80 OMAP_I2C_SCLH_REG,
81 OMAP_I2C_SYSTEST_REG,
82 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070083 /* only on OMAP4430 */
84 OMAP_I2C_IP_V2_REVNB_LO,
85 OMAP_I2C_IP_V2_REVNB_HI,
86 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
87 OMAP_I2C_IP_V2_IRQENABLE_SET,
88 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070089};
Komal Shah010d442c42006-08-13 23:44:09 +020090
91/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080092#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
93#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020094#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
95#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
96#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
97#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
98#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
99
100/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800101#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
102#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +0200103#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
104#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
105#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
106#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
107#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
108#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
109#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
110#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
111#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
112#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
113
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800114/* I2C WE wakeup enable register */
115#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
116#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
117#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
118#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
119#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
120#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
121#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
122#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
123#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
124#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
125
126#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
127 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
128 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
129 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
130 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
131
Komal Shah010d442c42006-08-13 23:44:09 +0200132/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
133#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800134#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200135#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800136#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200137
138/* I2C Configuration Register (OMAP_I2C_CON): */
139#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
140#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800141#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200142#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
143#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
144#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
145#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
146#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
147#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
148#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
149
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800150/* I2C SCL time value when Master */
151#define OMAP_I2C_SCLL_HSSCLL 8
152#define OMAP_I2C_SCLH_HSSCLH 8
153
Komal Shah010d442c42006-08-13 23:44:09 +0200154/* I2C System Test Register (OMAP_I2C_SYSTEST): */
155#ifdef DEBUG
156#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
157#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
158#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
159#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
160#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
161#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
162#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
163#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
164#endif
165
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800166/* OCP_SYSSTATUS bit definitions */
167#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200168
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800169/* OCP_SYSCONFIG bit definitions */
170#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
171#define SYSC_SIDLEMODE_MASK (0x3 << 3)
172#define SYSC_ENAWAKEUP_MASK (1 << 2)
173#define SYSC_SOFTRESET_MASK (1 << 1)
174#define SYSC_AUTOIDLE_MASK (1 << 0)
175
176#define SYSC_IDLEMODE_SMART 0x2
177#define SYSC_CLOCKACTIVITY_FCLK 0x2
178
manjugk manjugkf3083d92010-05-11 11:35:20 -0700179/* Errata definitions */
180#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530181#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200182
Komal Shah010d442c42006-08-13 23:44:09 +0200183struct omap_i2c_dev {
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530184 spinlock_t lock; /* IRQ synchronization */
Komal Shah010d442c42006-08-13 23:44:09 +0200185 struct device *dev;
186 void __iomem *base; /* virtual */
187 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800188 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200189 struct completion cmd_complete;
190 struct resource *ioarea;
Paul Walmsley49839dc2012-11-06 16:31:32 +0000191 u32 latency; /* maximum mpu wkup latency */
192 void (*set_mpu_wkup_lat)(struct device *dev,
193 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100194 u32 speed; /* Speed of bus in kHz */
Benoit Cousson61451972011-12-22 15:56:36 +0100195 u32 flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200196 u16 cmd_err;
197 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700198 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200199 size_t buf_len;
200 struct i2c_adapter adapter;
Felipe Balbidd745482012-09-12 16:28:10 +0530201 u8 threshold;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800202 u8 fifo_size; /* use as flag and value
203 * fifo_size==0 implies no fifo
204 * if set, should be trsh+1
205 */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +0530206 u32 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800207 unsigned b_hw:1; /* bad h/w fixes */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530208 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100209 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800210 u16 pscstate;
211 u16 scllstate;
212 u16 sclhstate;
Rajendra Nayakef871432009-11-23 08:59:18 -0800213 u16 syscstate;
214 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700215 u16 errata;
Sebastien Guiriec2d4b4522012-10-16 15:23:20 +0000216
217 struct pinctrl *pins;
Komal Shah010d442c42006-08-13 23:44:09 +0200218};
219
Andy Greena1295572011-05-30 07:43:06 -0700220static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700221 [OMAP_I2C_REV_REG] = 0x00,
222 [OMAP_I2C_IE_REG] = 0x01,
223 [OMAP_I2C_STAT_REG] = 0x02,
224 [OMAP_I2C_IV_REG] = 0x03,
225 [OMAP_I2C_WE_REG] = 0x03,
226 [OMAP_I2C_SYSS_REG] = 0x04,
227 [OMAP_I2C_BUF_REG] = 0x05,
228 [OMAP_I2C_CNT_REG] = 0x06,
229 [OMAP_I2C_DATA_REG] = 0x07,
230 [OMAP_I2C_SYSC_REG] = 0x08,
231 [OMAP_I2C_CON_REG] = 0x09,
232 [OMAP_I2C_OA_REG] = 0x0a,
233 [OMAP_I2C_SA_REG] = 0x0b,
234 [OMAP_I2C_PSC_REG] = 0x0c,
235 [OMAP_I2C_SCLL_REG] = 0x0d,
236 [OMAP_I2C_SCLH_REG] = 0x0e,
237 [OMAP_I2C_SYSTEST_REG] = 0x0f,
238 [OMAP_I2C_BUFSTAT_REG] = 0x10,
239};
240
Andy Greena1295572011-05-30 07:43:06 -0700241static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700242 [OMAP_I2C_REV_REG] = 0x04,
243 [OMAP_I2C_IE_REG] = 0x2c,
244 [OMAP_I2C_STAT_REG] = 0x28,
245 [OMAP_I2C_IV_REG] = 0x34,
246 [OMAP_I2C_WE_REG] = 0x34,
247 [OMAP_I2C_SYSS_REG] = 0x90,
248 [OMAP_I2C_BUF_REG] = 0x94,
249 [OMAP_I2C_CNT_REG] = 0x98,
250 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100251 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700252 [OMAP_I2C_CON_REG] = 0xa4,
253 [OMAP_I2C_OA_REG] = 0xa8,
254 [OMAP_I2C_SA_REG] = 0xac,
255 [OMAP_I2C_PSC_REG] = 0xb0,
256 [OMAP_I2C_SCLL_REG] = 0xb4,
257 [OMAP_I2C_SCLH_REG] = 0xb8,
258 [OMAP_I2C_SYSTEST_REG] = 0xbC,
259 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700260 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
261 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
262 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
263 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
264 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700265};
266
Komal Shah010d442c42006-08-13 23:44:09 +0200267static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
268 int reg, u16 val)
269{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700270 __raw_writew(val, i2c_dev->base +
271 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200272}
273
274static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
275{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700276 return __raw_readw(i2c_dev->base +
277 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200278}
279
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530280static void __omap_i2c_init(struct omap_i2c_dev *dev)
281{
282
283 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
284
285 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
286 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
287
288 /* SCL low and high time values */
289 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
290 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
291 if (dev->rev >= OMAP_I2C_REV_ON_3430_3530)
292 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
293
294 /* Take the I2C module out of reset: */
295 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
296
297 /*
298 * Don't write to this register if the IE state is 0 as it can
299 * cause deadlock.
300 */
301 if (dev->iestate)
302 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
303}
304
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530305static int omap_i2c_reset(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200306{
Komal Shah010d442c42006-08-13 23:44:09 +0200307 unsigned long timeout;
Andy Green4e80f722011-05-30 07:43:07 -0700308 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530309 /* Disable I2C controller before soft reset */
310 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
311 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
312 ~(OMAP_I2C_CON_EN));
313
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800314 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200315 /* For some reason we need to set the EN bit before the
316 * reset done bit gets set. */
317 timeout = jiffies + OMAP_I2C_TIMEOUT;
318 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
319 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800320 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200321 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100322 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200323 "for controller reset\n");
324 return -ETIMEDOUT;
325 }
326 msleep(1);
327 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800328
329 /* SYSC register is cleared by the reset; rewrite it */
330 if (dev->rev == OMAP_I2C_REV_ON_2430) {
331
332 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
333 SYSC_AUTOIDLE_MASK);
334
Jon Hunterf518b482012-06-28 20:41:31 +0530335 } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800336 dev->syscstate = SYSC_AUTOIDLE_MASK;
337 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
338 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800339 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800340 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800341 __ffs(SYSC_CLOCKACTIVITY_MASK));
342
Rajendra Nayakef871432009-11-23 08:59:18 -0800343 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
344 dev->syscstate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800345 }
Komal Shah010d442c42006-08-13 23:44:09 +0200346 }
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530347 return 0;
348}
349
350static int omap_i2c_init(struct omap_i2c_dev *dev)
351{
352 u16 psc = 0, scll = 0, sclh = 0;
353 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
354 unsigned long fclk_rate = 12000000;
355 unsigned long internal_clk = 0;
356 struct clk *fclk;
357
358 if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
359 /*
360 * Enabling all wakup sources to stop I2C freezing on
361 * WFI instruction.
362 * REVISIT: Some wkup sources might not be needed.
363 */
364 dev->westate = OMAP_I2C_WE_ALL;
365 }
Komal Shah010d442c42006-08-13 23:44:09 +0200366
Benoit Cousson61451972011-12-22 15:56:36 +0100367 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000368 /*
369 * The I2C functional clock is the armxor_ck, so there's
370 * no need to get "armxor_ck" separately. Now, if OMAP2420
371 * always returns 12MHz for the functional clock, we can
372 * do this bit unconditionally.
373 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530374 fclk = clk_get(dev->dev, "fck");
375 fclk_rate = clk_get_rate(fclk);
376 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200377
Komal Shah010d442c42006-08-13 23:44:09 +0200378 /* TRM for 5912 says the I2C clock must be prescaled to be
379 * between 7 - 12 MHz. The XOR input clock is typically
380 * 12, 13 or 19.2 MHz. So we should have code that produces:
381 *
382 * XOR MHz Divider Prescaler
383 * 12 1 0
384 * 13 2 1
385 * 19.2 2 1
386 */
Jean Delvared7aef132006-12-10 21:21:34 +0100387 if (fclk_rate > 12000000)
388 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200389 }
390
Benoit Cousson61451972011-12-22 15:56:36 +0100391 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800392
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300393 /*
394 * HSI2C controller internal clk rate should be 19.2 Mhz for
395 * HS and for all modes on 2430. On 34xx we can use lower rate
396 * to get longer filter period for better noise suppression.
397 * The filter is iclk (fclk for HS) period.
398 */
Andy Green3be00532011-05-30 07:43:09 -0700399 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100400 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300401 internal_clk = 19200;
402 else if (dev->speed > 100)
403 internal_clk = 9600;
404 else
405 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530406 fclk = clk_get(dev->dev, "fck");
407 fclk_rate = clk_get_rate(fclk) / 1000;
408 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800409
410 /* Compute prescaler divisor */
411 psc = fclk_rate / internal_clk;
412 psc = psc - 1;
413
414 /* If configured for High Speed */
415 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300416 unsigned long scl;
417
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800418 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300419 scl = internal_clk / 400;
420 fsscll = scl - (scl / 3) - 7;
421 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800422
423 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300424 scl = fclk_rate / dev->speed;
425 hsscll = scl - (scl / 3) - 7;
426 hssclh = (scl / 3) - 5;
427 } else if (dev->speed > 100) {
428 unsigned long scl;
429
430 /* Fast mode */
431 scl = internal_clk / dev->speed;
432 fsscll = scl - (scl / 3) - 7;
433 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800434 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300435 /* Standard mode */
436 fsscll = internal_clk / (dev->speed * 2) - 7;
437 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800438 }
439 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
440 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
441 } else {
442 /* Program desired operating rate */
443 fclk_rate /= (psc + 1) * 1000;
444 if (psc > 2)
445 psc = 2;
446 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
447 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
448 }
449
Rajendra Nayakef871432009-11-23 08:59:18 -0800450 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800451 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
452 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800453 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530454
455 dev->pscstate = psc;
456 dev->scllstate = scll;
457 dev->sclhstate = sclh;
458
459 __omap_i2c_init(dev);
460
Komal Shah010d442c42006-08-13 23:44:09 +0200461 return 0;
462}
463
464/*
465 * Waiting on Bus Busy
466 */
467static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
468{
469 unsigned long timeout;
470
471 timeout = jiffies + OMAP_I2C_TIMEOUT;
472 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
473 if (time_after(jiffies, timeout)) {
474 dev_warn(dev->dev, "timeout waiting for bus ready\n");
475 return -ETIMEDOUT;
476 }
477 msleep(1);
478 }
479
480 return 0;
481}
482
Felipe Balbidd745482012-09-12 16:28:10 +0530483static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
484{
485 u16 buf;
486
487 if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
488 return;
489
490 /*
491 * Set up notification threshold based on message size. We're doing
492 * this to try and avoid draining feature as much as possible. Whenever
493 * we have big messages to transfer (bigger than our total fifo size)
494 * then we might use draining feature to transfer the remaining bytes.
495 */
496
497 dev->threshold = clamp(size, (u8) 1, dev->fifo_size);
498
499 buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
500
501 if (is_rx) {
502 /* Clear RX Threshold */
503 buf &= ~(0x3f << 8);
504 buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
505 } else {
506 /* Clear TX Threshold */
507 buf &= ~0x3f;
508 buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
509 }
510
511 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
512
Shubhrajyoti D47dcd012012-11-05 17:53:36 +0530513 if (dev->rev < OMAP_I2C_REV_ON_3630)
Felipe Balbidd745482012-09-12 16:28:10 +0530514 dev->b_hw = 1; /* Enable hardware fixes */
515
516 /* calculate wakeup latency constraint for MPU */
Paul Walmsley49839dc2012-11-06 16:31:32 +0000517 if (dev->set_mpu_wkup_lat != NULL)
518 dev->latency = (1000000 * dev->threshold) /
519 (1000 * dev->speed / 8);
Felipe Balbidd745482012-09-12 16:28:10 +0530520}
521
Komal Shah010d442c42006-08-13 23:44:09 +0200522/*
523 * Low level master read/write transaction.
524 */
525static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
526 struct i2c_msg *msg, int stop)
527{
528 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530529 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200530 u16 w;
531
532 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
533 msg->addr, msg->len, msg->flags, stop);
534
535 if (msg->len == 0)
536 return -EINVAL;
537
Felipe Balbidd745482012-09-12 16:28:10 +0530538 dev->receiver = !!(msg->flags & I2C_M_RD);
539 omap_i2c_resize_fifo(dev, msg->len, dev->receiver);
540
Komal Shah010d442c42006-08-13 23:44:09 +0200541 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
542
543 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
544 dev->buf = msg->buf;
545 dev->buf_len = msg->len;
546
Felipe Balbid60ece52012-11-14 16:22:45 +0200547 /* make sure writes to dev->buf_len are ordered */
548 barrier();
549
Komal Shah010d442c42006-08-13 23:44:09 +0200550 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
551
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800552 /* Clear the FIFO Buffers */
553 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
554 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
555 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
556
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +0530557 INIT_COMPLETION(dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200558 dev->cmd_err = 0;
559
560 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800561
562 /* High speed configuration */
563 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800564 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800565
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200566 if (msg->flags & I2C_M_STOP)
567 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200568 if (msg->flags & I2C_M_TEN)
569 w |= OMAP_I2C_CON_XA;
570 if (!(msg->flags & I2C_M_RD))
571 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800572
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800573 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200574 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800575
Komal Shah010d442c42006-08-13 23:44:09 +0200576 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
577
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800578 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800579 * Don't write stt and stp together on some hardware.
580 */
581 if (dev->b_hw && stop) {
582 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
583 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
584 while (con & OMAP_I2C_CON_STT) {
585 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
586
587 /* Let the user know if i2c is in a bad state */
588 if (time_after(jiffies, delay)) {
589 dev_err(dev->dev, "controller timed out "
590 "waiting for start condition to finish\n");
591 return -ETIMEDOUT;
592 }
593 cpu_relax();
594 }
595
596 w |= OMAP_I2C_CON_STP;
597 w &= ~OMAP_I2C_CON_STT;
598 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
599 }
600
601 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800602 * REVISIT: We should abort the transfer on signals, but the bus goes
603 * into arbitration and we're currently unable to recover from it.
604 */
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530605 timeout = wait_for_completion_timeout(&dev->cmd_complete,
606 OMAP_I2C_TIMEOUT);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530607 if (timeout == 0) {
Komal Shah010d442c42006-08-13 23:44:09 +0200608 dev_err(dev->dev, "controller timed out\n");
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530609 omap_i2c_reset(dev);
610 __omap_i2c_init(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200611 return -ETIMEDOUT;
612 }
613
614 if (likely(!dev->cmd_err))
615 return 0;
616
617 /* We have an error */
618 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
619 OMAP_I2C_STAT_XUDF)) {
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530620 omap_i2c_reset(dev);
621 __omap_i2c_init(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200622 return -EIO;
623 }
624
625 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
626 if (msg->flags & I2C_M_IGNORE_NAK)
627 return 0;
628 if (stop) {
629 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
630 w |= OMAP_I2C_CON_STP;
631 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
632 }
633 return -EREMOTEIO;
634 }
635 return -EIO;
636}
637
638
639/*
640 * Prepare controller for a transaction and call omap_i2c_xfer_msg
641 * to do the work during IRQ processing.
642 */
643static int
644omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
645{
646 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
647 int i;
648 int r;
649
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +0530650 r = pm_runtime_get_sync(dev->dev);
651 if (IS_ERR_VALUE(r))
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700652 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200653
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800654 r = omap_i2c_wait_for_bb(dev);
655 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200656 goto out;
657
Paul Walmsley49839dc2012-11-06 16:31:32 +0000658 if (dev->set_mpu_wkup_lat != NULL)
659 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200660
Komal Shah010d442c42006-08-13 23:44:09 +0200661 for (i = 0; i < num; i++) {
662 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
663 if (r != 0)
664 break;
665 }
666
Paul Walmsley49839dc2012-11-06 16:31:32 +0000667 if (dev->set_mpu_wkup_lat != NULL)
668 dev->set_mpu_wkup_lat(dev->dev, -1);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200669
Komal Shah010d442c42006-08-13 23:44:09 +0200670 if (r == 0)
671 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000672
673 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200674out:
Felipe Balbi6d8451d2012-09-12 16:28:15 +0530675 pm_runtime_mark_last_busy(dev->dev);
676 pm_runtime_put_autosuspend(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200677 return r;
678}
679
680static u32
681omap_i2c_func(struct i2c_adapter *adap)
682{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200683 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
684 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200685}
686
687static inline void
688omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
689{
690 dev->cmd_err |= err;
691 complete(&dev->cmd_complete);
692}
693
694static inline void
695omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
696{
697 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
698}
699
manjugk manjugkf3083d92010-05-11 11:35:20 -0700700static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
701{
702 /*
703 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
704 * Not applicable for OMAP4.
705 * Under certain rare conditions, RDR could be set again
706 * when the bus is busy, then ignore the interrupt and
707 * clear the interrupt.
708 */
709 if (stat & OMAP_I2C_STAT_RDR) {
710 /* Step 1: If RDR is set, clear it */
711 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
712
713 /* Step 2: */
714 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
715 & OMAP_I2C_STAT_BB)) {
716
717 /* Step 3: */
718 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
719 & OMAP_I2C_STAT_RDR) {
720 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
721 dev_dbg(dev->dev, "RDR when bus is busy.\n");
722 }
723
724 }
725 }
726}
727
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800728/* rev1 devices are apparently only on some 15xx */
729#ifdef CONFIG_ARCH_OMAP15XX
730
Komal Shah010d442c42006-08-13 23:44:09 +0200731static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700732omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200733{
734 struct omap_i2c_dev *dev = dev_id;
735 u16 iv, w;
736
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200737 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100738 return IRQ_NONE;
739
Komal Shah010d442c42006-08-13 23:44:09 +0200740 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
741 switch (iv) {
742 case 0x00: /* None */
743 break;
744 case 0x01: /* Arbitration lost */
745 dev_err(dev->dev, "Arbitration lost\n");
746 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
747 break;
748 case 0x02: /* No acknowledgement */
749 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
750 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
751 break;
752 case 0x03: /* Register access ready */
753 omap_i2c_complete_cmd(dev, 0);
754 break;
755 case 0x04: /* Receive data ready */
756 if (dev->buf_len) {
757 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
758 *dev->buf++ = w;
759 dev->buf_len--;
760 if (dev->buf_len) {
761 *dev->buf++ = w >> 8;
762 dev->buf_len--;
763 }
764 } else
765 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
766 break;
767 case 0x05: /* Transmit data ready */
768 if (dev->buf_len) {
769 w = *dev->buf++;
770 dev->buf_len--;
771 if (dev->buf_len) {
772 w |= *dev->buf++ << 8;
773 dev->buf_len--;
774 }
775 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
776 } else
777 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
778 break;
779 default:
780 return IRQ_NONE;
781 }
782
783 return IRQ_HANDLED;
784}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800785#else
Andy Green4e80f722011-05-30 07:43:07 -0700786#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800787#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200788
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700789/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530790 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700791 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
792 * them from the memory to the I2C interface.
793 */
Felipe Balbi4151e742012-09-12 16:28:01 +0530794static int errata_omap3_i462(struct omap_i2c_dev *dev)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700795{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700796 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530797 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700798
Felipe Balbi4151e742012-09-12 16:28:01 +0530799 do {
800 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
801 if (stat & OMAP_I2C_STAT_XUDF)
802 break;
803
804 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530805 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700806 OMAP_I2C_STAT_XDR));
Felipe Balbib07be0f2012-09-12 16:28:11 +0530807 if (stat & OMAP_I2C_STAT_NACK) {
808 dev->cmd_err |= OMAP_I2C_STAT_NACK;
809 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
810 }
811
812 if (stat & OMAP_I2C_STAT_AL) {
813 dev_err(dev->dev, "Arbitration lost\n");
814 dev->cmd_err |= OMAP_I2C_STAT_AL;
815 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
816 }
817
Felipe Balbi4151e742012-09-12 16:28:01 +0530818 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700819 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700820
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700821 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530822 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700823
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700824 if (!timeout) {
825 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
826 return 0;
827 }
828
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700829 return 0;
830}
831
Felipe Balbi3312d252012-09-12 16:28:02 +0530832static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
833 bool is_rdr)
834{
835 u16 w;
836
837 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530838 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
839 *dev->buf++ = w;
840 dev->buf_len--;
841
842 /*
843 * Data reg in 2430, omap3 and
844 * omap4 is 8 bit wide
845 */
846 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530847 *dev->buf++ = w >> 8;
848 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530849 }
850 }
851}
852
853static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
854 bool is_xdr)
855{
856 u16 w;
857
858 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530859 w = *dev->buf++;
860 dev->buf_len--;
861
862 /*
863 * Data reg in 2430, omap3 and
864 * omap4 is 8 bit wide
865 */
866 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530867 w |= *dev->buf++ << 8;
868 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530869 }
870
871 if (dev->errata & I2C_OMAP_ERRATA_I462) {
872 int ret;
873
874 ret = errata_omap3_i462(dev);
875 if (ret < 0)
876 return ret;
877 }
878
879 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
880 }
881
Komal Shah010d442c42006-08-13 23:44:09 +0200882 return 0;
883}
884
885static irqreturn_t
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530886omap_i2c_isr(int irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200887{
888 struct omap_i2c_dev *dev = dev_id;
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530889 irqreturn_t ret = IRQ_HANDLED;
890 u16 mask;
891 u16 stat;
892
893 spin_lock(&dev->lock);
894 mask = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
895 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
896
897 if (stat & mask)
898 ret = IRQ_WAKE_THREAD;
899
900 spin_unlock(&dev->lock);
901
902 return ret;
903}
904
905static irqreturn_t
906omap_i2c_isr_thread(int this_irq, void *dev_id)
907{
908 struct omap_i2c_dev *dev = dev_id;
909 unsigned long flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200910 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +0530911 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +0530912 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200913
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530914 spin_lock_irqsave(&dev->lock, flags);
Felipe Balbi66b92982012-09-12 16:28:03 +0530915 do {
916 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
917 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
918 stat &= bits;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100919
Felipe Balbi079d8af2012-09-12 16:28:06 +0530920 /* If we're in receiver mode, ignore XDR/XRDY */
921 if (dev->receiver)
922 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
923 else
924 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
925
Felipe Balbi66b92982012-09-12 16:28:03 +0530926 if (!stat) {
927 /* my work here is done */
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530928 goto out;
Felipe Balbi66b92982012-09-12 16:28:03 +0530929 }
930
Komal Shah010d442c42006-08-13 23:44:09 +0200931 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
932 if (count++ == 100) {
933 dev_warn(dev->dev, "Too much work in one IRQ\n");
934 break;
935 }
936
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530937 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800938 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530939 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530940 break;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530941 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800942
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800943 if (stat & OMAP_I2C_STAT_AL) {
944 dev_err(dev->dev, "Arbitration lost\n");
945 err |= OMAP_I2C_STAT_AL;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530946 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530947 break;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800948 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530949
Ben Dooksa5a595c2011-02-23 00:43:55 +0000950 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +0530951 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +0000952 */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800953 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500954 OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530955 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
956 OMAP_I2C_STAT_RDR |
957 OMAP_I2C_STAT_XRDY |
958 OMAP_I2C_STAT_XDR |
959 OMAP_I2C_STAT_ARDY));
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530960 break;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500961 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530962
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530963 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800964 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700965
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530966 if (dev->fifo_size)
967 num_bytes = dev->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700968
Felipe Balbi3312d252012-09-12 16:28:02 +0530969 omap_i2c_receive_data(dev, num_bytes, true);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530970
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800971 if (dev->errata & I2C_OMAP_ERRATA_I207)
972 i2c_omap_errata_i207(dev, stat);
Komal Shah010d442c42006-08-13 23:44:09 +0200973
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530974 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530975 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200976 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530977
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530978 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800979 u8 num_bytes = 1;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500980
Felipe Balbidd745482012-09-12 16:28:10 +0530981 if (dev->threshold)
982 num_bytes = dev->threshold;
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500983
Felipe Balbi3312d252012-09-12 16:28:02 +0530984 omap_i2c_receive_data(dev, num_bytes, false);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530985 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
Komal Shah010d442c42006-08-13 23:44:09 +0200986 continue;
987 }
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530988
989 if (stat & OMAP_I2C_STAT_XDR) {
990 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530991 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530992
993 if (dev->fifo_size)
994 num_bytes = dev->buf_len;
995
Felipe Balbi3312d252012-09-12 16:28:02 +0530996 ret = omap_i2c_transmit_data(dev, num_bytes, true);
Felipe Balbi3312d252012-09-12 16:28:02 +0530997 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +0530998 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530999
1000 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301001 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301002 }
1003
1004 if (stat & OMAP_I2C_STAT_XRDY) {
1005 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +05301006 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301007
Felipe Balbidd745482012-09-12 16:28:10 +05301008 if (dev->threshold)
1009 num_bytes = dev->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301010
Felipe Balbi3312d252012-09-12 16:28:02 +05301011 ret = omap_i2c_transmit_data(dev, num_bytes, false);
Felipe Balbi3312d252012-09-12 16:28:02 +05301012 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301013 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301014
1015 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +02001016 continue;
1017 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301018
Komal Shah010d442c42006-08-13 23:44:09 +02001019 if (stat & OMAP_I2C_STAT_ROVR) {
1020 dev_err(dev->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301021 err |= OMAP_I2C_STAT_ROVR;
1022 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301023 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001024 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301025
Komal Shah010d442c42006-08-13 23:44:09 +02001026 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001027 dev_err(dev->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301028 err |= OMAP_I2C_STAT_XUDF;
1029 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301030 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001031 }
Felipe Balbi66b92982012-09-12 16:28:03 +05301032 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001033
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301034 omap_i2c_complete_cmd(dev, err);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301035
1036out:
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301037 spin_unlock_irqrestore(&dev->lock, flags);
1038
Felipe Balbi6a85ced2012-09-12 16:28:08 +05301039 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +02001040}
1041
Jean Delvare8f9082c2006-09-03 22:39:46 +02001042static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +02001043 .master_xfer = omap_i2c_xfer,
1044 .functionality = omap_i2c_func,
1045};
1046
Benoit Cousson61451972011-12-22 15:56:36 +01001047#ifdef CONFIG_OF
1048static struct omap_i2c_bus_platform_data omap3_pdata = {
1049 .rev = OMAP_I2C_IP_VERSION_1,
Shubhrajyoti D2c88ab82012-11-05 17:53:39 +05301050 .flags = OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
Benoit Cousson61451972011-12-22 15:56:36 +01001051 OMAP_I2C_FLAG_BUS_SHIFT_2,
1052};
1053
1054static struct omap_i2c_bus_platform_data omap4_pdata = {
1055 .rev = OMAP_I2C_IP_VERSION_2,
1056};
1057
1058static const struct of_device_id omap_i2c_of_match[] = {
1059 {
1060 .compatible = "ti,omap4-i2c",
1061 .data = &omap4_pdata,
1062 },
1063 {
1064 .compatible = "ti,omap3-i2c",
1065 .data = &omap3_pdata,
1066 },
1067 { },
1068};
1069MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1070#endif
1071
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301072#define OMAP_I2C_SCHEME(rev) ((rev & 0xc000) >> 14)
1073
1074#define OMAP_I2C_REV_SCHEME_0_MAJOR(rev) (rev >> 4)
1075#define OMAP_I2C_REV_SCHEME_0_MINOR(rev) (rev & 0xf)
1076
1077#define OMAP_I2C_REV_SCHEME_1_MAJOR(rev) ((rev & 0x0700) >> 7)
1078#define OMAP_I2C_REV_SCHEME_1_MINOR(rev) (rev & 0x1f)
1079#define OMAP_I2C_SCHEME_0 0
1080#define OMAP_I2C_SCHEME_1 1
1081
Uwe Kleine-König1139aea2010-02-04 20:56:53 +01001082static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +02001083omap_i2c_probe(struct platform_device *pdev)
1084{
1085 struct omap_i2c_dev *dev;
1086 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301087 struct resource *mem;
Uwe Kleine-Königc4dba012012-05-21 21:57:39 +02001088 const struct omap_i2c_bus_platform_data *pdata =
1089 pdev->dev.platform_data;
Benoit Cousson61451972011-12-22 15:56:36 +01001090 struct device_node *node = pdev->dev.of_node;
1091 const struct of_device_id *match;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301092 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001093 int r;
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301094 u32 rev;
Shubhrajyoti Dcd10c742012-11-05 17:53:38 +05301095 u16 minor, major, scheme;
Komal Shah010d442c42006-08-13 23:44:09 +02001096
1097 /* NOTE: driver uses the static register mapping */
1098 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1099 if (!mem) {
1100 dev_err(&pdev->dev, "no mem resource?\n");
1101 return -ENODEV;
1102 }
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301103
1104 irq = platform_get_irq(pdev, 0);
1105 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001106 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301107 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001108 }
1109
Felipe Balbid9ebd042012-09-12 16:27:55 +05301110 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
Komal Shah010d442c42006-08-13 23:44:09 +02001111 if (!dev) {
Felipe Balbid9ebd042012-09-12 16:27:55 +05301112 dev_err(&pdev->dev, "Menory allocation failed\n");
1113 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001114 }
1115
Felipe Balbid9ebd042012-09-12 16:27:55 +05301116 dev->base = devm_request_and_ioremap(&pdev->dev, mem);
1117 if (!dev->base) {
1118 dev_err(&pdev->dev, "I2C region already claimed\n");
1119 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001120 }
1121
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001122 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001123 if (match) {
1124 u32 freq = 100000; /* default to 100000 Hz */
1125
1126 pdata = match->data;
Benoit Cousson61451972011-12-22 15:56:36 +01001127 dev->flags = pdata->flags;
1128
1129 of_property_read_u32(node, "clock-frequency", &freq);
1130 /* convert DT freq value in Hz into kHz for speed */
1131 dev->speed = freq / 1000;
1132 } else if (pdata != NULL) {
1133 dev->speed = pdata->clkrate;
1134 dev->flags = pdata->flags;
Paul Walmsley49839dc2012-11-06 16:31:32 +00001135 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001136 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001137
Sebastien Guiriec2d4b4522012-10-16 15:23:20 +00001138 dev->pins = devm_pinctrl_get_select_default(&pdev->dev);
1139 if (IS_ERR(dev->pins)) {
1140 if (PTR_ERR(dev->pins) == -EPROBE_DEFER)
1141 return -EPROBE_DEFER;
1142
1143 dev_warn(&pdev->dev, "did not get pins for i2c error: %li\n",
1144 PTR_ERR(dev->pins));
1145 dev->pins = NULL;
1146 }
1147
Komal Shah010d442c42006-08-13 23:44:09 +02001148 dev->dev = &pdev->dev;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301149 dev->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001150
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301151 spin_lock_init(&dev->lock);
Komal Shah010d442c42006-08-13 23:44:09 +02001152
1153 platform_set_drvdata(pdev, dev);
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +05301154 init_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001155
Benoit Cousson61451972011-12-22 15:56:36 +01001156 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001157
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001158 pm_runtime_enable(dev->dev);
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301159 pm_runtime_set_autosuspend_delay(dev->dev, OMAP_I2C_PM_TIMEOUT);
1160 pm_runtime_use_autosuspend(dev->dev);
1161
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301162 r = pm_runtime_get_sync(dev->dev);
1163 if (IS_ERR_VALUE(r))
1164 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001165
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301166 /*
1167 * Read the Rev hi bit-[15:14] ie scheme this is 1 indicates ver2.
1168 * On omap1/3/2 Offset 4 is IE Reg the bit [15:14] is 0 at reset.
1169 * Also since the omap_i2c_read_reg uses reg_map_ip_* a
1170 * raw_readw is done.
1171 */
1172 rev = __raw_readw(dev->base + 0x04);
1173
Shubhrajyoti Dcd10c742012-11-05 17:53:38 +05301174 scheme = OMAP_I2C_SCHEME(rev);
1175 switch (scheme) {
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301176 case OMAP_I2C_SCHEME_0:
1177 dev->regs = (u8 *)reg_map_ip_v1;
1178 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG);
1179 minor = OMAP_I2C_REV_SCHEME_0_MAJOR(dev->rev);
1180 major = OMAP_I2C_REV_SCHEME_0_MAJOR(dev->rev);
1181 break;
1182 case OMAP_I2C_SCHEME_1:
1183 /* FALLTHROUGH */
1184 default:
1185 dev->regs = (u8 *)reg_map_ip_v2;
1186 rev = (rev << 16) |
1187 omap_i2c_read_reg(dev, OMAP_I2C_IP_V2_REVNB_LO);
1188 minor = OMAP_I2C_REV_SCHEME_1_MINOR(rev);
1189 major = OMAP_I2C_REV_SCHEME_1_MAJOR(rev);
1190 dev->rev = rev;
1191 }
Komal Shah010d442c42006-08-13 23:44:09 +02001192
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301193 dev->errata = 0;
1194
Shubhrajyoti Da7480212012-11-05 17:53:37 +05301195 if (dev->rev >= OMAP_I2C_REV_ON_2430 &&
1196 dev->rev < OMAP_I2C_REV_ON_4430_PLUS)
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301197 dev->errata |= I2C_OMAP_ERRATA_I207;
1198
Jon Hunterf518b482012-06-28 20:41:31 +05301199 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +05301200 dev->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001201
Benoit Cousson61451972011-12-22 15:56:36 +01001202 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001203 u16 s;
1204
1205 /* Set up the fifo size - Get total size */
1206 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1207 dev->fifo_size = 0x8 << s;
1208
1209 /*
1210 * Set up notification threshold as half the total available
1211 * size. This is to ensure that we can handle the status on int
1212 * call back latencies.
1213 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001214
1215 dev->fifo_size = (dev->fifo_size / 2);
1216
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301217 if (dev->rev < OMAP_I2C_REV_ON_3630)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001218 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001219
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001220 /* calculate wakeup latency constraint for MPU */
Paul Walmsley49839dc2012-11-06 16:31:32 +00001221 if (dev->set_mpu_wkup_lat != NULL)
1222 dev->latency = (1000000 * dev->fifo_size) /
1223 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001224 }
1225
Komal Shah010d442c42006-08-13 23:44:09 +02001226 /* reset ASAP, clearing any IRQs */
1227 omap_i2c_init(dev);
1228
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301229 if (dev->rev < OMAP_I2C_OMAP1_REV_2)
1230 r = devm_request_irq(&pdev->dev, dev->irq, omap_i2c_omap1_isr,
1231 IRQF_NO_SUSPEND, pdev->name, dev);
1232 else
1233 r = devm_request_threaded_irq(&pdev->dev, dev->irq,
1234 omap_i2c_isr, omap_i2c_isr_thread,
1235 IRQF_NO_SUSPEND | IRQF_ONESHOT,
1236 pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001237
1238 if (r) {
1239 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1240 goto err_unuse_clocks;
1241 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001242
Komal Shah010d442c42006-08-13 23:44:09 +02001243 adap = &dev->adapter;
1244 i2c_set_adapdata(adap, dev);
1245 adap->owner = THIS_MODULE;
1246 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001247 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001248 adap->algo = &omap_i2c_algo;
1249 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001250 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001251
1252 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001253 adap->nr = pdev->id;
1254 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001255 if (r) {
1256 dev_err(dev->dev, "failure adding adapter\n");
Felipe Balbid9ebd042012-09-12 16:27:55 +05301257 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001258 }
1259
Shubhrajyoti Dcd10c742012-11-05 17:53:38 +05301260 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n", adap->nr,
1261 major, minor, dev->speed);
Florian Vaussardc5d3cd62012-08-31 13:02:55 +02001262
Benoit Cousson61451972011-12-22 15:56:36 +01001263 of_i2c_register_devices(adap);
1264
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301265 pm_runtime_mark_last_busy(dev->dev);
1266 pm_runtime_put_autosuspend(dev->dev);
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301267
Komal Shah010d442c42006-08-13 23:44:09 +02001268 return 0;
1269
Komal Shah010d442c42006-08-13 23:44:09 +02001270err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001271 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001272 pm_runtime_put(dev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301273 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001274err_free_mem:
1275 platform_set_drvdata(pdev, NULL);
Komal Shah010d442c42006-08-13 23:44:09 +02001276
1277 return r;
1278}
1279
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301280static int __devexit omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001281{
1282 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301283 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001284
1285 platform_set_drvdata(pdev, NULL);
1286
Komal Shah010d442c42006-08-13 23:44:09 +02001287 i2c_del_adapter(&dev->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301288 ret = pm_runtime_get_sync(&pdev->dev);
1289 if (IS_ERR_VALUE(ret))
1290 return ret;
1291
Komal Shah010d442c42006-08-13 23:44:09 +02001292 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D0861f432012-05-29 16:26:18 +05301293 pm_runtime_put(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301294 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001295 return 0;
1296}
1297
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301298#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001299#ifdef CONFIG_PM_RUNTIME
1300static int omap_i2c_runtime_suspend(struct device *dev)
1301{
1302 struct platform_device *pdev = to_platform_device(dev);
1303 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301304 u16 iv;
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001305
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301306 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301307
1308 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301309
1310 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
1311 iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
1312 } else {
1313 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1314
1315 /* Flush posted write */
1316 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1317 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001318
1319 return 0;
1320}
1321
1322static int omap_i2c_runtime_resume(struct device *dev)
1323{
1324 struct platform_device *pdev = to_platform_device(dev);
1325 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1326
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301327 if (!_dev->regs)
1328 return 0;
1329
Shubhrajyoti D95dd3032012-11-05 17:53:40 +05301330 if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE)
1331 __omap_i2c_init(_dev);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001332
1333 return 0;
1334}
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301335#endif /* CONFIG_PM_RUNTIME */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001336
1337static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301338 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1339 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001340};
1341#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1342#else
1343#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301344#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001345
Komal Shah010d442c42006-08-13 23:44:09 +02001346static struct platform_driver omap_i2c_driver = {
1347 .probe = omap_i2c_probe,
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301348 .remove = __devexit_p(omap_i2c_remove),
Komal Shah010d442c42006-08-13 23:44:09 +02001349 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001350 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001351 .owner = THIS_MODULE,
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001352 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001353 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001354 },
1355};
1356
1357/* I2C may be needed to bring up other drivers */
1358static int __init
1359omap_i2c_init_driver(void)
1360{
1361 return platform_driver_register(&omap_i2c_driver);
1362}
1363subsys_initcall(omap_i2c_init_driver);
1364
1365static void __exit omap_i2c_exit_driver(void)
1366{
1367 platform_driver_unregister(&omap_i2c_driver);
1368}
1369module_exit(omap_i2c_exit_driver);
1370
1371MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1372MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1373MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001374MODULE_ALIAS("platform:omap_i2c");