blob: 5560b708e6286ca3333b6691c6a813246c258668 [file] [log] [blame]
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05306 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/module.h>
28#include <linux/device.h>
29#include <linux/delay.h>
30#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010031#include <linux/dmaengine.h>
32#include <linux/omap-dma.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033#include <linux/platform_device.h>
34#include <linux/err.h>
35#include <linux/clk.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053038#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010039#include <linux/of.h>
40#include <linux/of_device.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070041
42#include <linux/spi/spi.h>
43
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/clock.h>
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +000045#include <plat/mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070046
47#define OMAP2_MCSPI_MAX_FREQ 48000000
Shubhrajyoti D27b52842012-03-26 17:04:22 +053048#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070049
50#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070051#define OMAP2_MCSPI_SYSSTATUS 0x14
52#define OMAP2_MCSPI_IRQSTATUS 0x18
53#define OMAP2_MCSPI_IRQENABLE 0x1c
54#define OMAP2_MCSPI_WAKEUPENABLE 0x20
55#define OMAP2_MCSPI_SYST 0x24
56#define OMAP2_MCSPI_MODULCTRL 0x28
57
58/* per-channel banks, 0x14 bytes each, first is: */
59#define OMAP2_MCSPI_CHCONF0 0x2c
60#define OMAP2_MCSPI_CHSTAT0 0x30
61#define OMAP2_MCSPI_CHCTRL0 0x34
62#define OMAP2_MCSPI_TX0 0x38
63#define OMAP2_MCSPI_RX0 0x3c
64
65/* per-register bitmasks: */
66
Jouni Hogander7a8fa722009-09-22 16:45:58 -070067#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
68#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
69#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
72#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070073#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070074#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070075#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070076#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
77#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070078#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070079#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
80#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
81#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
82#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
83#define OMAP2_MCSPI_CHCONF_IS BIT(18)
84#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
85#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070086
Jouni Hogander7a8fa722009-09-22 16:45:58 -070087#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
88#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
89#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070090
Jouni Hogander7a8fa722009-09-22 16:45:58 -070091#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070092
Jouni Hogander7a8fa722009-09-22 16:45:58 -070093#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070094
95/* We have 2 DMA channels per CS, one for RX and one for TX */
96struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +010097 struct dma_chan *dma_tx;
98 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070099
100 int dma_tx_sync_dev;
101 int dma_rx_sync_dev;
102
103 struct completion dma_tx_completion;
104 struct completion dma_rx_completion;
105};
106
107/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
108 * cache operations; better heuristics consider wordsize and bitrate.
109 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000110#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700111
112
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530113/*
114 * Used for context save and restore, structure members to be updated whenever
115 * corresponding registers are modified.
116 */
117struct omap2_mcspi_regs {
118 u32 modulctrl;
119 u32 wakeupenable;
120 struct list_head cs;
121};
122
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700123struct omap2_mcspi {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700124 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700125 /* Virtual base address of the controller */
126 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100127 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700128 /* SPI1 has 4 channels, while SPI2 has 2 */
129 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530130 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530131 struct omap2_mcspi_regs ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700132};
133
134struct omap2_mcspi_cs {
135 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100136 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700137 int word_len;
Tero Kristo89c05372009-09-22 16:46:17 -0700138 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700139 /* Context save and restore shadow register */
140 u32 chconf0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700141};
142
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700143static inline void mcspi_write_reg(struct spi_master *master,
144 int idx, u32 val)
145{
146 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
147
148 __raw_writel(val, mcspi->base + idx);
149}
150
151static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
152{
153 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
154
155 return __raw_readl(mcspi->base + idx);
156}
157
158static inline void mcspi_write_cs_reg(const struct spi_device *spi,
159 int idx, u32 val)
160{
161 struct omap2_mcspi_cs *cs = spi->controller_state;
162
163 __raw_writel(val, cs->base + idx);
164}
165
166static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
167{
168 struct omap2_mcspi_cs *cs = spi->controller_state;
169
170 return __raw_readl(cs->base + idx);
171}
172
Hemanth Va41ae1a2009-09-22 16:46:16 -0700173static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
174{
175 struct omap2_mcspi_cs *cs = spi->controller_state;
176
177 return cs->chconf0;
178}
179
180static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
181{
182 struct omap2_mcspi_cs *cs = spi->controller_state;
183
184 cs->chconf0 = val;
185 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000186 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700187}
188
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700189static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
190 int is_read, int enable)
191{
192 u32 l, rw;
193
Hemanth Va41ae1a2009-09-22 16:46:16 -0700194 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700195
196 if (is_read) /* 1 is read, 0 write */
197 rw = OMAP2_MCSPI_CHCONF_DMAR;
198 else
199 rw = OMAP2_MCSPI_CHCONF_DMAW;
200
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530201 if (enable)
202 l |= rw;
203 else
204 l &= ~rw;
205
Hemanth Va41ae1a2009-09-22 16:46:16 -0700206 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700207}
208
209static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
210{
211 u32 l;
212
213 l = enable ? OMAP2_MCSPI_CHCTRL_EN : 0;
214 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, l);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000215 /* Flash post-writes */
216 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700217}
218
219static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
220{
221 u32 l;
222
Hemanth Va41ae1a2009-09-22 16:46:16 -0700223 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530224 if (cs_active)
225 l |= OMAP2_MCSPI_CHCONF_FORCE;
226 else
227 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
228
Hemanth Va41ae1a2009-09-22 16:46:16 -0700229 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700230}
231
232static void omap2_mcspi_set_master_mode(struct spi_master *master)
233{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530234 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
235 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700236 u32 l;
237
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530238 /*
239 * Setup when switching from (reset default) slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700240 * to single-channel master mode
241 */
242 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530243 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
244 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700245 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700246
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530247 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700248}
249
250static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
251{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530252 struct spi_master *spi_cntrl = mcspi->master;
253 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
254 struct omap2_mcspi_cs *cs;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700255
256 /* McSPI: context restore */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530257 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
258 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700259
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530260 list_for_each_entry(cs, &ctx->cs, node)
Tero Kristo89c05372009-09-22 16:46:17 -0700261 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700262}
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700263
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530264static int omap2_prepare_transfer(struct spi_master *master)
265{
266 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
267
268 pm_runtime_get_sync(mcspi->dev);
269 return 0;
270}
271
272static int omap2_unprepare_transfer(struct spi_master *master)
273{
274 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
275
276 pm_runtime_mark_last_busy(mcspi->dev);
277 pm_runtime_put_autosuspend(mcspi->dev);
278 return 0;
279}
280
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300281static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
282{
283 unsigned long timeout;
284
285 timeout = jiffies + msecs_to_jiffies(1000);
286 while (!(__raw_readl(reg) & bit)) {
287 if (time_after(jiffies, timeout))
288 return -1;
289 cpu_relax();
290 }
291 return 0;
292}
293
Russell King53741ed2012-04-23 13:51:48 +0100294static void omap2_mcspi_rx_callback(void *data)
295{
296 struct spi_device *spi = data;
297 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
298 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
299
300 complete(&mcspi_dma->dma_rx_completion);
301
302 /* We must disable the DMA RX request */
303 omap2_mcspi_set_dma_req(spi, 1, 0);
304}
305
306static void omap2_mcspi_tx_callback(void *data)
307{
308 struct spi_device *spi = data;
309 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
310 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
311
312 complete(&mcspi_dma->dma_tx_completion);
313
314 /* We must disable the DMA TX request */
315 omap2_mcspi_set_dma_req(spi, 0, 0);
316}
317
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530318static void omap2_mcspi_tx_dma(struct spi_device *spi,
319 struct spi_transfer *xfer,
320 struct dma_slave_config cfg)
321{
322 struct omap2_mcspi *mcspi;
323 struct omap2_mcspi_dma *mcspi_dma;
324 unsigned int count;
325 u8 * rx;
326 const u8 * tx;
327 void __iomem *chstat_reg;
328 struct omap2_mcspi_cs *cs = spi->controller_state;
329
330 mcspi = spi_master_get_devdata(spi->master);
331 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
332 count = xfer->len;
333
334 rx = xfer->rx_buf;
335 tx = xfer->tx_buf;
336 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
337
338 if (mcspi_dma->dma_tx) {
339 struct dma_async_tx_descriptor *tx;
340 struct scatterlist sg;
341
342 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
343
344 sg_init_table(&sg, 1);
345 sg_dma_address(&sg) = xfer->tx_dma;
346 sg_dma_len(&sg) = xfer->len;
347
348 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
350 if (tx) {
351 tx->callback = omap2_mcspi_tx_callback;
352 tx->callback_param = spi;
353 dmaengine_submit(tx);
354 } else {
355 /* FIXME: fall back to PIO? */
356 }
357 }
358 dma_async_issue_pending(mcspi_dma->dma_tx);
359 omap2_mcspi_set_dma_req(spi, 0, 1);
360
361 wait_for_completion(&mcspi_dma->dma_tx_completion);
362 dma_unmap_single(mcspi->dev, xfer->tx_dma, count,
363 DMA_TO_DEVICE);
364
365 /* for TX_ONLY mode, be sure all words have shifted out */
366 if (rx == NULL) {
367 if (mcspi_wait_for_reg_bit(chstat_reg,
368 OMAP2_MCSPI_CHSTAT_TXS) < 0)
369 dev_err(&spi->dev, "TXS timed out\n");
370 else if (mcspi_wait_for_reg_bit(chstat_reg,
371 OMAP2_MCSPI_CHSTAT_EOT) < 0)
372 dev_err(&spi->dev, "EOT timed out\n");
373 }
374}
375
376static unsigned
377omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
378 struct dma_slave_config cfg,
379 unsigned es)
380{
381 struct omap2_mcspi *mcspi;
382 struct omap2_mcspi_dma *mcspi_dma;
383 unsigned int count;
384 u32 l;
385 int elements = 0;
386 int word_len, element_count;
387 struct omap2_mcspi_cs *cs = spi->controller_state;
388 mcspi = spi_master_get_devdata(spi->master);
389 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
390 count = xfer->len;
391 word_len = cs->word_len;
392 l = mcspi_cached_chconf0(spi);
393
394 if (word_len <= 8)
395 element_count = count;
396 else if (word_len <= 16)
397 element_count = count >> 1;
398 else /* word_len <= 32 */
399 element_count = count >> 2;
400
401 if (mcspi_dma->dma_rx) {
402 struct dma_async_tx_descriptor *tx;
403 struct scatterlist sg;
404 size_t len = xfer->len - es;
405
406 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
407
408 if (l & OMAP2_MCSPI_CHCONF_TURBO)
409 len -= es;
410
411 sg_init_table(&sg, 1);
412 sg_dma_address(&sg) = xfer->rx_dma;
413 sg_dma_len(&sg) = len;
414
415 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
416 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
417 DMA_CTRL_ACK);
418 if (tx) {
419 tx->callback = omap2_mcspi_rx_callback;
420 tx->callback_param = spi;
421 dmaengine_submit(tx);
422 } else {
423 /* FIXME: fall back to PIO? */
424 }
425 }
426
427 dma_async_issue_pending(mcspi_dma->dma_rx);
428 omap2_mcspi_set_dma_req(spi, 1, 1);
429
430 wait_for_completion(&mcspi_dma->dma_rx_completion);
431 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
432 DMA_FROM_DEVICE);
433 omap2_mcspi_set_enable(spi, 0);
434
435 elements = element_count - 1;
436
437 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
438 elements--;
439
440 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
441 & OMAP2_MCSPI_CHSTAT_RXS)) {
442 u32 w;
443
444 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
445 if (word_len <= 8)
446 ((u8 *)xfer->rx_buf)[elements++] = w;
447 else if (word_len <= 16)
448 ((u16 *)xfer->rx_buf)[elements++] = w;
449 else /* word_len <= 32 */
450 ((u32 *)xfer->rx_buf)[elements++] = w;
451 } else {
452 dev_err(&spi->dev, "DMA RX penultimate word empty");
453 count -= (word_len <= 8) ? 2 :
454 (word_len <= 16) ? 4 :
455 /* word_len <= 32 */ 8;
456 omap2_mcspi_set_enable(spi, 1);
457 return count;
458 }
459 }
460 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
461 & OMAP2_MCSPI_CHSTAT_RXS)) {
462 u32 w;
463
464 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
465 if (word_len <= 8)
466 ((u8 *)xfer->rx_buf)[elements] = w;
467 else if (word_len <= 16)
468 ((u16 *)xfer->rx_buf)[elements] = w;
469 else /* word_len <= 32 */
470 ((u32 *)xfer->rx_buf)[elements] = w;
471 } else {
472 dev_err(&spi->dev, "DMA RX last word empty");
473 count -= (word_len <= 8) ? 1 :
474 (word_len <= 16) ? 2 :
475 /* word_len <= 32 */ 4;
476 }
477 omap2_mcspi_set_enable(spi, 1);
478 return count;
479}
480
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700481static unsigned
482omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
483{
484 struct omap2_mcspi *mcspi;
485 struct omap2_mcspi_cs *cs = spi->controller_state;
486 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100487 unsigned int count;
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000488 u32 l;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530489 u8 *rx;
490 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100491 struct dma_slave_config cfg;
492 enum dma_slave_buswidth width;
493 unsigned es;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700494
495 mcspi = spi_master_get_devdata(spi->master);
496 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000497 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700498
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300499
Russell King53741ed2012-04-23 13:51:48 +0100500 if (cs->word_len <= 8) {
501 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
502 es = 1;
503 } else if (cs->word_len <= 16) {
504 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
505 es = 2;
506 } else {
507 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
508 es = 4;
509 }
510
511 memset(&cfg, 0, sizeof(cfg));
512 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
513 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
514 cfg.src_addr_width = width;
515 cfg.dst_addr_width = width;
516 cfg.src_maxburst = 1;
517 cfg.dst_maxburst = 1;
518
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700519 rx = xfer->rx_buf;
520 tx = xfer->tx_buf;
521
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530522 count = xfer->len;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700523
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530524 if (tx != NULL)
525 omap2_mcspi_tx_dma(spi, xfer, cfg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700526
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530527 if (rx != NULL)
528 return omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700529
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700530 return count;
531}
532
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700533static unsigned
534omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
535{
536 struct omap2_mcspi *mcspi;
537 struct omap2_mcspi_cs *cs = spi->controller_state;
538 unsigned int count, c;
539 u32 l;
540 void __iomem *base = cs->base;
541 void __iomem *tx_reg;
542 void __iomem *rx_reg;
543 void __iomem *chstat_reg;
544 int word_len;
545
546 mcspi = spi_master_get_devdata(spi->master);
547 count = xfer->len;
548 c = count;
549 word_len = cs->word_len;
550
Hemanth Va41ae1a2009-09-22 16:46:16 -0700551 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700552
553 /* We store the pre-calculated register addresses on stack to speed
554 * up the transfer loop. */
555 tx_reg = base + OMAP2_MCSPI_TX0;
556 rx_reg = base + OMAP2_MCSPI_RX0;
557 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
558
Michael Jonesadef6582011-02-25 16:55:11 +0100559 if (c < (word_len>>3))
560 return 0;
561
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700562 if (word_len <= 8) {
563 u8 *rx;
564 const u8 *tx;
565
566 rx = xfer->rx_buf;
567 tx = xfer->tx_buf;
568
569 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800570 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700571 if (tx != NULL) {
572 if (mcspi_wait_for_reg_bit(chstat_reg,
573 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
574 dev_err(&spi->dev, "TXS timed out\n");
575 goto out;
576 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900577 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700578 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700579 __raw_writel(*tx++, tx_reg);
580 }
581 if (rx != NULL) {
582 if (mcspi_wait_for_reg_bit(chstat_reg,
583 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
584 dev_err(&spi->dev, "RXS timed out\n");
585 goto out;
586 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000587
588 if (c == 1 && tx == NULL &&
589 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
590 omap2_mcspi_set_enable(spi, 0);
591 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900592 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000593 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000594 if (mcspi_wait_for_reg_bit(chstat_reg,
595 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
596 dev_err(&spi->dev,
597 "RXS timed out\n");
598 goto out;
599 }
600 c = 0;
601 } else if (c == 0 && tx == NULL) {
602 omap2_mcspi_set_enable(spi, 0);
603 }
604
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700605 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900606 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700607 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700608 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200609 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700610 } else if (word_len <= 16) {
611 u16 *rx;
612 const u16 *tx;
613
614 rx = xfer->rx_buf;
615 tx = xfer->tx_buf;
616 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800617 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700618 if (tx != NULL) {
619 if (mcspi_wait_for_reg_bit(chstat_reg,
620 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
621 dev_err(&spi->dev, "TXS timed out\n");
622 goto out;
623 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900624 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700625 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700626 __raw_writel(*tx++, tx_reg);
627 }
628 if (rx != NULL) {
629 if (mcspi_wait_for_reg_bit(chstat_reg,
630 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
631 dev_err(&spi->dev, "RXS timed out\n");
632 goto out;
633 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000634
635 if (c == 2 && tx == NULL &&
636 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
637 omap2_mcspi_set_enable(spi, 0);
638 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900639 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000640 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000641 if (mcspi_wait_for_reg_bit(chstat_reg,
642 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
643 dev_err(&spi->dev,
644 "RXS timed out\n");
645 goto out;
646 }
647 c = 0;
648 } else if (c == 0 && tx == NULL) {
649 omap2_mcspi_set_enable(spi, 0);
650 }
651
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700652 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900653 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700654 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700655 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200656 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700657 } else if (word_len <= 32) {
658 u32 *rx;
659 const u32 *tx;
660
661 rx = xfer->rx_buf;
662 tx = xfer->tx_buf;
663 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800664 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700665 if (tx != NULL) {
666 if (mcspi_wait_for_reg_bit(chstat_reg,
667 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
668 dev_err(&spi->dev, "TXS timed out\n");
669 goto out;
670 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900671 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700672 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700673 __raw_writel(*tx++, tx_reg);
674 }
675 if (rx != NULL) {
676 if (mcspi_wait_for_reg_bit(chstat_reg,
677 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
678 dev_err(&spi->dev, "RXS timed out\n");
679 goto out;
680 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000681
682 if (c == 4 && tx == NULL &&
683 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
684 omap2_mcspi_set_enable(spi, 0);
685 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900686 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000687 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000688 if (mcspi_wait_for_reg_bit(chstat_reg,
689 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
690 dev_err(&spi->dev,
691 "RXS timed out\n");
692 goto out;
693 }
694 c = 0;
695 } else if (c == 0 && tx == NULL) {
696 omap2_mcspi_set_enable(spi, 0);
697 }
698
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700699 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900700 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700701 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700702 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200703 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700704 }
705
706 /* for TX_ONLY mode, be sure all words have shifted out */
707 if (xfer->rx_buf == NULL) {
708 if (mcspi_wait_for_reg_bit(chstat_reg,
709 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
710 dev_err(&spi->dev, "TXS timed out\n");
711 } else if (mcspi_wait_for_reg_bit(chstat_reg,
712 OMAP2_MCSPI_CHSTAT_EOT) < 0)
713 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed2010-10-19 18:03:27 +0800714
715 /* disable chan to purge rx datas received in TX_ONLY transfer,
716 * otherwise these rx datas will affect the direct following
717 * RX_ONLY transfer.
718 */
719 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700720 }
721out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000722 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700723 return count - c;
724}
725
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200726static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
727{
728 u32 div;
729
730 for (div = 0; div < 15; div++)
731 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
732 return div;
733
734 return 15;
735}
736
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700737/* called only when no transfer is active to this device */
738static int omap2_mcspi_setup_transfer(struct spi_device *spi,
739 struct spi_transfer *t)
740{
741 struct omap2_mcspi_cs *cs = spi->controller_state;
742 struct omap2_mcspi *mcspi;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700743 struct spi_master *spi_cntrl;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700744 u32 l = 0, div = 0;
745 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700746 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700747
748 mcspi = spi_master_get_devdata(spi->master);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700749 spi_cntrl = mcspi->master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700750
751 if (t != NULL && t->bits_per_word)
752 word_len = t->bits_per_word;
753
754 cs->word_len = word_len;
755
Scott Ellis9bd45172010-03-10 14:23:13 -0700756 if (t && t->speed_hz)
757 speed_hz = t->speed_hz;
758
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200759 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
760 div = omap2_mcspi_calc_divisor(speed_hz);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761
Hemanth Va41ae1a2009-09-22 16:46:16 -0700762 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700763
764 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
765 * REVISIT: this controller could support SPI_3WIRE mode.
766 */
767 l &= ~(OMAP2_MCSPI_CHCONF_IS|OMAP2_MCSPI_CHCONF_DPE1);
768 l |= OMAP2_MCSPI_CHCONF_DPE0;
769
770 /* wordlength */
771 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
772 l |= (word_len - 1) << 7;
773
774 /* set chipselect polarity; manage with FORCE */
775 if (!(spi->mode & SPI_CS_HIGH))
776 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
777 else
778 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
779
780 /* set clock divisor */
781 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
782 l |= div << 2;
783
784 /* set SPI mode 0..3 */
785 if (spi->mode & SPI_CPOL)
786 l |= OMAP2_MCSPI_CHCONF_POL;
787 else
788 l &= ~OMAP2_MCSPI_CHCONF_POL;
789 if (spi->mode & SPI_CPHA)
790 l |= OMAP2_MCSPI_CHCONF_PHA;
791 else
792 l &= ~OMAP2_MCSPI_CHCONF_PHA;
793
Hemanth Va41ae1a2009-09-22 16:46:16 -0700794 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700795
796 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200797 OMAP2_MCSPI_MAX_FREQ >> div,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700798 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
799 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
800
801 return 0;
802}
803
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700804static int omap2_mcspi_request_dma(struct spi_device *spi)
805{
806 struct spi_master *master = spi->master;
807 struct omap2_mcspi *mcspi;
808 struct omap2_mcspi_dma *mcspi_dma;
Russell King53741ed2012-04-23 13:51:48 +0100809 dma_cap_mask_t mask;
810 unsigned sig;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700811
812 mcspi = spi_master_get_devdata(master);
813 mcspi_dma = mcspi->dma_channels + spi->chip_select;
814
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700815 init_completion(&mcspi_dma->dma_rx_completion);
816 init_completion(&mcspi_dma->dma_tx_completion);
817
Russell King53741ed2012-04-23 13:51:48 +0100818 dma_cap_zero(mask);
819 dma_cap_set(DMA_SLAVE, mask);
Russell King53741ed2012-04-23 13:51:48 +0100820 sig = mcspi_dma->dma_rx_sync_dev;
821 mcspi_dma->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
822 if (!mcspi_dma->dma_rx) {
823 dev_err(&spi->dev, "no RX DMA engine channel for McSPI\n");
824 return -EAGAIN;
825 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700826
Russell King53741ed2012-04-23 13:51:48 +0100827 sig = mcspi_dma->dma_tx_sync_dev;
828 mcspi_dma->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
829 if (!mcspi_dma->dma_tx) {
830 dev_err(&spi->dev, "no TX DMA engine channel for McSPI\n");
831 dma_release_channel(mcspi_dma->dma_rx);
832 mcspi_dma->dma_rx = NULL;
833 return -EAGAIN;
834 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700835
836 return 0;
837}
838
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700839static int omap2_mcspi_setup(struct spi_device *spi)
840{
841 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530842 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
843 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700844 struct omap2_mcspi_dma *mcspi_dma;
845 struct omap2_mcspi_cs *cs = spi->controller_state;
846
David Brownell7d077192009-06-17 16:26:03 -0700847 if (spi->bits_per_word < 4 || spi->bits_per_word > 32) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700848 dev_dbg(&spi->dev, "setup: unsupported %d bit words\n",
849 spi->bits_per_word);
850 return -EINVAL;
851 }
852
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700853 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
854
855 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +0100856 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700857 if (!cs)
858 return -ENOMEM;
859 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +0100860 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700861 cs->chconf0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700862 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -0700863 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530864 list_add_tail(&cs->node, &ctx->cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700865 }
866
Russell King8c7494a2012-04-23 13:56:25 +0100867 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700868 ret = omap2_mcspi_request_dma(spi);
869 if (ret < 0)
870 return ret;
871 }
872
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530873 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +0530874 if (ret < 0)
875 return ret;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700876
Kyungmin Park86eeb6f2007-10-16 01:27:45 -0700877 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +0530878 pm_runtime_mark_last_busy(mcspi->dev);
879 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700880
881 return ret;
882}
883
884static void omap2_mcspi_cleanup(struct spi_device *spi)
885{
886 struct omap2_mcspi *mcspi;
887 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -0700888 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700889
890 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700891
Scott Ellis5e774942010-03-10 14:22:45 -0700892 if (spi->controller_state) {
893 /* Unlink controller state from context save list */
894 cs = spi->controller_state;
895 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -0700896
Russell King10aa5a32012-06-18 11:27:04 +0100897 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -0700898 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700899
Scott Ellis99f1a432010-05-24 14:20:27 +0000900 if (spi->chip_select < spi->master->num_chipselect) {
901 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
902
Russell King53741ed2012-04-23 13:51:48 +0100903 if (mcspi_dma->dma_rx) {
904 dma_release_channel(mcspi_dma->dma_rx);
905 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +0000906 }
Russell King53741ed2012-04-23 13:51:48 +0100907 if (mcspi_dma->dma_tx) {
908 dma_release_channel(mcspi_dma->dma_tx);
909 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +0000910 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700911 }
912}
913
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530914static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700915{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700916
917 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530918 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700919 * arbitrate among multiple channels. This corresponds to "single
920 * channel" master mode. As a side effect, we need to manage the
921 * chipselect with the FORCE bit ... CS != channel enable.
922 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700923
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530924 struct spi_device *spi;
925 struct spi_transfer *t = NULL;
926 int cs_active = 0;
927 struct omap2_mcspi_cs *cs;
928 struct omap2_mcspi_device_config *cd;
929 int par_override = 0;
930 int status = 0;
931 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700932
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530933 spi = m->spi;
934 cs = spi->controller_state;
935 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700936
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530937 omap2_mcspi_set_enable(spi, 1);
938 list_for_each_entry(t, &m->transfers, transfer_list) {
939 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
940 status = -EINVAL;
941 break;
942 }
943 if (par_override || t->speed_hz || t->bits_per_word) {
944 par_override = 1;
945 status = omap2_mcspi_setup_transfer(spi, t);
946 if (status < 0)
947 break;
948 if (!t->speed_hz && !t->bits_per_word)
949 par_override = 0;
950 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700951
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530952 if (!cs_active) {
953 omap2_mcspi_force_cs(spi, 1);
954 cs_active = 1;
955 }
956
957 chconf = mcspi_cached_chconf0(spi);
958 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
959 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
960
961 if (t->tx_buf == NULL)
962 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
963 else if (t->rx_buf == NULL)
964 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
965
966 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
967 /* Turbo mode is for more than one word */
968 if (t->len > ((cs->word_len + 7) >> 3))
969 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
970 }
971
972 mcspi_write_chconf0(spi, chconf);
973
974 if (t->len) {
975 unsigned count;
976
977 /* RX_ONLY mode needs dummy data in TX reg */
978 if (t->tx_buf == NULL)
979 __raw_writel(0, cs->base
980 + OMAP2_MCSPI_TX0);
981
982 if (m->is_dma_mapped || t->len >= DMA_MIN_BYTES)
983 count = omap2_mcspi_txrx_dma(spi, t);
984 else
985 count = omap2_mcspi_txrx_pio(spi, t);
986 m->actual_length += count;
987
988 if (count != t->len) {
989 status = -EIO;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700990 break;
991 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700992 }
993
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530994 if (t->delay_usecs)
995 udelay(t->delay_usecs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700996
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530997 /* ignore the "leave it on after last xfer" hint */
998 if (t->cs_change) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700999 omap2_mcspi_force_cs(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301000 cs_active = 0;
1001 }
1002 }
1003 /* Restore defaults if they were overriden */
1004 if (par_override) {
1005 par_override = 0;
1006 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001007 }
1008
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301009 if (cs_active)
1010 omap2_mcspi_force_cs(spi, 0);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301011
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301012 omap2_mcspi_set_enable(spi, 0);
1013
1014 m->status = status;
1015
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001016}
1017
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301018static int omap2_mcspi_transfer_one_message(struct spi_master *master,
1019 struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001020{
1021 struct omap2_mcspi *mcspi;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001022 struct spi_transfer *t;
1023
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301024 mcspi = spi_master_get_devdata(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001025 m->actual_length = 0;
1026 m->status = 0;
1027
1028 /* reject invalid messages and transfers */
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301029 if (list_empty(&m->transfers))
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001030 return -EINVAL;
1031 list_for_each_entry(t, &m->transfers, transfer_list) {
1032 const void *tx_buf = t->tx_buf;
1033 void *rx_buf = t->rx_buf;
1034 unsigned len = t->len;
1035
1036 if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
1037 || (len && !(rx_buf || tx_buf))
1038 || (t->bits_per_word &&
1039 ( t->bits_per_word < 4
1040 || t->bits_per_word > 32))) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301041 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001042 t->speed_hz,
1043 len,
1044 tx_buf ? "tx" : "",
1045 rx_buf ? "rx" : "",
1046 t->bits_per_word);
1047 return -EINVAL;
1048 }
Hannu Heikkinen57d9c102011-02-24 21:31:33 +02001049 if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301050 dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
Hannu Heikkinen57d9c102011-02-24 21:31:33 +02001051 t->speed_hz,
1052 OMAP2_MCSPI_MAX_FREQ >> 15);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001053 return -EINVAL;
1054 }
1055
1056 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1057 continue;
1058
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001059 if (tx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301060 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001061 len, DMA_TO_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301062 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1063 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001064 'T', len);
1065 return -EINVAL;
1066 }
1067 }
1068 if (rx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301069 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001070 DMA_FROM_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301071 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1072 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001073 'R', len);
1074 if (tx_buf != NULL)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301075 dma_unmap_single(mcspi->dev, t->tx_dma,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001076 len, DMA_TO_DEVICE);
1077 return -EINVAL;
1078 }
1079 }
1080 }
1081
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301082 omap2_mcspi_work(mcspi, m);
1083 spi_finalize_current_message(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001084 return 0;
1085}
1086
Arnd Bergmann24ab32752012-07-20 16:01:43 +05301087static int __devinit omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001088{
1089 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301090 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301091 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001092
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301093 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301094 if (ret < 0)
1095 return ret;
Jouni Hoganderddb22192009-07-29 15:02:11 -07001096
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301097 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
1098 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
1099 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001100
1101 omap2_mcspi_set_master_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301102 pm_runtime_mark_last_busy(mcspi->dev);
1103 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001104 return 0;
1105}
1106
Govindraj.R1f1a4382011-02-02 17:52:15 +05301107static int omap_mcspi_runtime_resume(struct device *dev)
1108{
1109 struct omap2_mcspi *mcspi;
1110 struct spi_master *master;
1111
1112 master = dev_get_drvdata(dev);
1113 mcspi = spi_master_get_devdata(master);
1114 omap2_mcspi_restore_ctx(mcspi);
1115
1116 return 0;
1117}
1118
Benoit Coussond5a80032012-02-15 18:37:34 +01001119static struct omap2_mcspi_platform_config omap2_pdata = {
1120 .regs_offset = 0,
1121};
1122
1123static struct omap2_mcspi_platform_config omap4_pdata = {
1124 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1125};
1126
1127static const struct of_device_id omap_mcspi_of_match[] = {
1128 {
1129 .compatible = "ti,omap2-mcspi",
1130 .data = &omap2_pdata,
1131 },
1132 {
1133 .compatible = "ti,omap4-mcspi",
1134 .data = &omap4_pdata,
1135 },
1136 { },
1137};
1138MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001139
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001140static int __devinit omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001141{
1142 struct spi_master *master;
Benoit Coussond5a80032012-02-15 18:37:34 +01001143 struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001144 struct omap2_mcspi *mcspi;
1145 struct resource *r;
1146 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001147 u32 regs_offset = 0;
1148 static int bus_num = 1;
1149 struct device_node *node = pdev->dev.of_node;
1150 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001151
1152 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1153 if (master == NULL) {
1154 dev_dbg(&pdev->dev, "master allocation failed\n");
1155 return -ENOMEM;
1156 }
1157
David Brownelle7db06b2009-06-17 16:26:04 -07001158 /* the spi->mode bits understood by this driver: */
1159 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001161 master->setup = omap2_mcspi_setup;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301162 master->prepare_transfer_hardware = omap2_prepare_transfer;
1163 master->unprepare_transfer_hardware = omap2_unprepare_transfer;
1164 master->transfer_one_message = omap2_mcspi_transfer_one_message;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001165 master->cleanup = omap2_mcspi_cleanup;
Benoit Coussond5a80032012-02-15 18:37:34 +01001166 master->dev.of_node = node;
1167
1168 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1169 if (match) {
1170 u32 num_cs = 1; /* default number of chipselect */
1171 pdata = match->data;
1172
1173 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1174 master->num_chipselect = num_cs;
1175 master->bus_num = bus_num++;
1176 } else {
1177 pdata = pdev->dev.platform_data;
1178 master->num_chipselect = pdata->num_cs;
1179 if (pdev->id != -1)
1180 master->bus_num = pdev->id;
1181 }
1182 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001183
1184 dev_set_drvdata(&pdev->dev, master);
1185
1186 mcspi = spi_master_get_devdata(master);
1187 mcspi->master = master;
1188
1189 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1190 if (r == NULL) {
1191 status = -ENODEV;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301192 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001193 }
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301194
Benoit Coussond5a80032012-02-15 18:37:34 +01001195 r->start += regs_offset;
1196 r->end += regs_offset;
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301197 mcspi->phys = r->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001198
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301199 mcspi->base = devm_request_and_ioremap(&pdev->dev, r);
Russell King55c381e2008-09-04 14:07:22 +01001200 if (!mcspi->base) {
1201 dev_dbg(&pdev->dev, "can't ioremap MCSPI\n");
1202 status = -ENOMEM;
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301203 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001204 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001205
Govindraj.R1f1a4382011-02-02 17:52:15 +05301206 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001207
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301208 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001209
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001210 mcspi->dma_channels = kcalloc(master->num_chipselect,
1211 sizeof(struct omap2_mcspi_dma),
1212 GFP_KERNEL);
1213
1214 if (mcspi->dma_channels == NULL)
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301215 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001216
Charulatha V1a5d8192011-02-02 17:52:14 +05301217 for (i = 0; i < master->num_chipselect; i++) {
1218 char dma_ch_name[14];
1219 struct resource *dma_res;
1220
1221 sprintf(dma_ch_name, "rx%d", i);
1222 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
1223 dma_ch_name);
1224 if (!dma_res) {
1225 dev_dbg(&pdev->dev, "cannot get DMA RX channel\n");
1226 status = -ENODEV;
1227 break;
1228 }
1229
Charulatha V1a5d8192011-02-02 17:52:14 +05301230 mcspi->dma_channels[i].dma_rx_sync_dev = dma_res->start;
1231 sprintf(dma_ch_name, "tx%d", i);
1232 dma_res = platform_get_resource_byname(pdev, IORESOURCE_DMA,
1233 dma_ch_name);
1234 if (!dma_res) {
1235 dev_dbg(&pdev->dev, "cannot get DMA TX channel\n");
1236 status = -ENODEV;
1237 break;
1238 }
1239
Charulatha V1a5d8192011-02-02 17:52:14 +05301240 mcspi->dma_channels[i].dma_tx_sync_dev = dma_res->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001241 }
1242
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301243 if (status < 0)
1244 goto dma_chnl_free;
1245
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301246 pm_runtime_use_autosuspend(&pdev->dev);
1247 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301248 pm_runtime_enable(&pdev->dev);
1249
1250 if (status || omap2_mcspi_master_setup(mcspi) < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301251 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001252
1253 status = spi_register_master(master);
1254 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301255 goto err_spi_register;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001256
1257 return status;
1258
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301259err_spi_register:
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001260 spi_master_put(master);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301261disable_pm:
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301262 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301263dma_chnl_free:
Govindraj.R1f1a4382011-02-02 17:52:15 +05301264 kfree(mcspi->dma_channels);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301265free_master:
1266 kfree(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001267 return status;
1268}
1269
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001270static int __devexit omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001271{
1272 struct spi_master *master;
1273 struct omap2_mcspi *mcspi;
1274 struct omap2_mcspi_dma *dma_channels;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001275
1276 master = dev_get_drvdata(&pdev->dev);
1277 mcspi = spi_master_get_devdata(master);
1278 dma_channels = mcspi->dma_channels;
1279
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301280 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301281 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001282
1283 spi_unregister_master(master);
1284 kfree(dma_channels);
1285
1286 return 0;
1287}
1288
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001289/* work with hotplug and coldplug */
1290MODULE_ALIAS("platform:omap2_mcspi");
1291
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001292#ifdef CONFIG_SUSPEND
1293/*
1294 * When SPI wake up from off-mode, CS is in activate state. If it was in
1295 * unactive state when driver was suspend, then force it to unactive state at
1296 * wake up.
1297 */
1298static int omap2_mcspi_resume(struct device *dev)
1299{
1300 struct spi_master *master = dev_get_drvdata(dev);
1301 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301302 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1303 struct omap2_mcspi_cs *cs;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001304
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301305 pm_runtime_get_sync(mcspi->dev);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301306 list_for_each_entry(cs, &ctx->cs, node) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001307 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001308 /*
1309 * We need to toggle CS state for OMAP take this
1310 * change in account.
1311 */
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301312 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001313 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301314 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001315 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
1316 }
1317 }
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301318 pm_runtime_mark_last_busy(mcspi->dev);
1319 pm_runtime_put_autosuspend(mcspi->dev);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001320 return 0;
1321}
1322#else
1323#define omap2_mcspi_resume NULL
1324#endif
1325
1326static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1327 .resume = omap2_mcspi_resume,
Govindraj.R1f1a4382011-02-02 17:52:15 +05301328 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001329};
1330
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001331static struct platform_driver omap2_mcspi_driver = {
1332 .driver = {
1333 .name = "omap2_mcspi",
1334 .owner = THIS_MODULE,
Benoit Coussond5a80032012-02-15 18:37:34 +01001335 .pm = &omap2_mcspi_pm_ops,
1336 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001337 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001338 .probe = omap2_mcspi_probe,
1339 .remove = __devexit_p(omap2_mcspi_remove),
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001340};
1341
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001342module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001343MODULE_LICENSE("GPL");