blob: 1d14d1cc12964a5f98638f1c720c09105d2d4340 [file] [log] [blame]
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001/*
2 * Copyright (c) 2014 Samsung Electronics Co., Ltd.
3 * Author: Chanwoo Choi <cw00.choi@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * Common Clock Framework support for Exynos5443 SoC.
10 */
11
Chanwoo Choi96bd6222015-02-02 23:23:56 +090012#include <linux/clk-provider.h>
13#include <linux/of.h>
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +020014#include <linux/of_address.h>
Chanwoo Choi96bd6222015-02-02 23:23:56 +090015
16#include <dt-bindings/clock/exynos5433.h>
17
18#include "clk.h"
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +020019#include "clk-cpu.h"
Chanwoo Choi96bd6222015-02-02 23:23:56 +090020#include "clk-pll.h"
21
22/*
23 * Register offset definitions for CMU_TOP
24 */
25#define ISP_PLL_LOCK 0x0000
26#define AUD_PLL_LOCK 0x0004
27#define ISP_PLL_CON0 0x0100
28#define ISP_PLL_CON1 0x0104
29#define ISP_PLL_FREQ_DET 0x0108
30#define AUD_PLL_CON0 0x0110
31#define AUD_PLL_CON1 0x0114
32#define AUD_PLL_CON2 0x0118
33#define AUD_PLL_FREQ_DET 0x011c
34#define MUX_SEL_TOP0 0x0200
35#define MUX_SEL_TOP1 0x0204
36#define MUX_SEL_TOP2 0x0208
37#define MUX_SEL_TOP3 0x020c
38#define MUX_SEL_TOP4 0x0210
39#define MUX_SEL_TOP_MSCL 0x0220
40#define MUX_SEL_TOP_CAM1 0x0224
41#define MUX_SEL_TOP_DISP 0x0228
42#define MUX_SEL_TOP_FSYS0 0x0230
43#define MUX_SEL_TOP_FSYS1 0x0234
44#define MUX_SEL_TOP_PERIC0 0x0238
45#define MUX_SEL_TOP_PERIC1 0x023c
46#define MUX_ENABLE_TOP0 0x0300
47#define MUX_ENABLE_TOP1 0x0304
48#define MUX_ENABLE_TOP2 0x0308
49#define MUX_ENABLE_TOP3 0x030c
50#define MUX_ENABLE_TOP4 0x0310
51#define MUX_ENABLE_TOP_MSCL 0x0320
52#define MUX_ENABLE_TOP_CAM1 0x0324
53#define MUX_ENABLE_TOP_DISP 0x0328
54#define MUX_ENABLE_TOP_FSYS0 0x0330
55#define MUX_ENABLE_TOP_FSYS1 0x0334
56#define MUX_ENABLE_TOP_PERIC0 0x0338
57#define MUX_ENABLE_TOP_PERIC1 0x033c
58#define MUX_STAT_TOP0 0x0400
59#define MUX_STAT_TOP1 0x0404
60#define MUX_STAT_TOP2 0x0408
61#define MUX_STAT_TOP3 0x040c
62#define MUX_STAT_TOP4 0x0410
63#define MUX_STAT_TOP_MSCL 0x0420
64#define MUX_STAT_TOP_CAM1 0x0424
65#define MUX_STAT_TOP_FSYS0 0x0430
66#define MUX_STAT_TOP_FSYS1 0x0434
67#define MUX_STAT_TOP_PERIC0 0x0438
68#define MUX_STAT_TOP_PERIC1 0x043c
69#define DIV_TOP0 0x0600
70#define DIV_TOP1 0x0604
71#define DIV_TOP2 0x0608
72#define DIV_TOP3 0x060c
73#define DIV_TOP4 0x0610
74#define DIV_TOP_MSCL 0x0618
75#define DIV_TOP_CAM10 0x061c
76#define DIV_TOP_CAM11 0x0620
77#define DIV_TOP_FSYS0 0x062c
78#define DIV_TOP_FSYS1 0x0630
79#define DIV_TOP_FSYS2 0x0634
80#define DIV_TOP_PERIC0 0x0638
81#define DIV_TOP_PERIC1 0x063c
82#define DIV_TOP_PERIC2 0x0640
83#define DIV_TOP_PERIC3 0x0644
84#define DIV_TOP_PERIC4 0x0648
85#define DIV_TOP_PLL_FREQ_DET 0x064c
86#define DIV_STAT_TOP0 0x0700
87#define DIV_STAT_TOP1 0x0704
88#define DIV_STAT_TOP2 0x0708
89#define DIV_STAT_TOP3 0x070c
90#define DIV_STAT_TOP4 0x0710
91#define DIV_STAT_TOP_MSCL 0x0718
92#define DIV_STAT_TOP_CAM10 0x071c
93#define DIV_STAT_TOP_CAM11 0x0720
94#define DIV_STAT_TOP_FSYS0 0x072c
95#define DIV_STAT_TOP_FSYS1 0x0730
96#define DIV_STAT_TOP_FSYS2 0x0734
97#define DIV_STAT_TOP_PERIC0 0x0738
98#define DIV_STAT_TOP_PERIC1 0x073c
99#define DIV_STAT_TOP_PERIC2 0x0740
100#define DIV_STAT_TOP_PERIC3 0x0744
101#define DIV_STAT_TOP_PLL_FREQ_DET 0x074c
102#define ENABLE_ACLK_TOP 0x0800
103#define ENABLE_SCLK_TOP 0x0a00
104#define ENABLE_SCLK_TOP_MSCL 0x0a04
105#define ENABLE_SCLK_TOP_CAM1 0x0a08
106#define ENABLE_SCLK_TOP_DISP 0x0a0c
107#define ENABLE_SCLK_TOP_FSYS 0x0a10
108#define ENABLE_SCLK_TOP_PERIC 0x0a14
109#define ENABLE_IP_TOP 0x0b00
110#define ENABLE_CMU_TOP 0x0c00
111#define ENABLE_CMU_TOP_DIV_STAT 0x0c04
112
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200113static const unsigned long top_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900114 ISP_PLL_LOCK,
115 AUD_PLL_LOCK,
116 ISP_PLL_CON0,
117 ISP_PLL_CON1,
118 ISP_PLL_FREQ_DET,
119 AUD_PLL_CON0,
120 AUD_PLL_CON1,
121 AUD_PLL_CON2,
122 AUD_PLL_FREQ_DET,
123 MUX_SEL_TOP0,
124 MUX_SEL_TOP1,
125 MUX_SEL_TOP2,
126 MUX_SEL_TOP3,
127 MUX_SEL_TOP4,
128 MUX_SEL_TOP_MSCL,
129 MUX_SEL_TOP_CAM1,
130 MUX_SEL_TOP_DISP,
131 MUX_SEL_TOP_FSYS0,
132 MUX_SEL_TOP_FSYS1,
133 MUX_SEL_TOP_PERIC0,
134 MUX_SEL_TOP_PERIC1,
135 MUX_ENABLE_TOP0,
136 MUX_ENABLE_TOP1,
137 MUX_ENABLE_TOP2,
138 MUX_ENABLE_TOP3,
139 MUX_ENABLE_TOP4,
140 MUX_ENABLE_TOP_MSCL,
141 MUX_ENABLE_TOP_CAM1,
142 MUX_ENABLE_TOP_DISP,
143 MUX_ENABLE_TOP_FSYS0,
144 MUX_ENABLE_TOP_FSYS1,
145 MUX_ENABLE_TOP_PERIC0,
146 MUX_ENABLE_TOP_PERIC1,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900147 DIV_TOP0,
148 DIV_TOP1,
149 DIV_TOP2,
150 DIV_TOP3,
151 DIV_TOP4,
152 DIV_TOP_MSCL,
153 DIV_TOP_CAM10,
154 DIV_TOP_CAM11,
155 DIV_TOP_FSYS0,
156 DIV_TOP_FSYS1,
157 DIV_TOP_FSYS2,
158 DIV_TOP_PERIC0,
159 DIV_TOP_PERIC1,
160 DIV_TOP_PERIC2,
161 DIV_TOP_PERIC3,
162 DIV_TOP_PERIC4,
163 DIV_TOP_PLL_FREQ_DET,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900164 ENABLE_ACLK_TOP,
165 ENABLE_SCLK_TOP,
166 ENABLE_SCLK_TOP_MSCL,
167 ENABLE_SCLK_TOP_CAM1,
168 ENABLE_SCLK_TOP_DISP,
169 ENABLE_SCLK_TOP_FSYS,
170 ENABLE_SCLK_TOP_PERIC,
171 ENABLE_IP_TOP,
172 ENABLE_CMU_TOP,
173 ENABLE_CMU_TOP_DIV_STAT,
174};
175
176/* list of all parent clock list */
177PNAME(mout_aud_pll_p) = { "oscclk", "fout_aud_pll", };
178PNAME(mout_isp_pll_p) = { "oscclk", "fout_isp_pll", };
179PNAME(mout_aud_pll_user_p) = { "oscclk", "mout_aud_pll", };
180PNAME(mout_mphy_pll_user_p) = { "oscclk", "sclk_mphy_pll", };
181PNAME(mout_mfc_pll_user_p) = { "oscclk", "sclk_mfc_pll", };
182PNAME(mout_bus_pll_user_p) = { "oscclk", "sclk_bus_pll", };
183PNAME(mout_bus_pll_user_t_p) = { "oscclk", "mout_bus_pll_user", };
Chanwoo Choi23236492015-02-02 23:23:57 +0900184PNAME(mout_mphy_pll_user_t_p) = { "oscclk", "mout_mphy_pll_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900185
186PNAME(mout_bus_mfc_pll_user_p) = { "mout_bus_pll_user", "mout_mfc_pll_user",};
187PNAME(mout_mfc_bus_pll_user_p) = { "mout_mfc_pll_user", "mout_bus_pll_user",};
188PNAME(mout_aclk_cam1_552_b_p) = { "mout_aclk_cam1_552_a",
189 "mout_mfc_pll_user", };
190PNAME(mout_aclk_cam1_552_a_p) = { "mout_isp_pll", "mout_bus_pll_user", };
191
Chanwoo Choi23236492015-02-02 23:23:57 +0900192PNAME(mout_aclk_mfc_400_c_p) = { "mout_aclk_mfc_400_b",
193 "mout_mphy_pll_user", };
194PNAME(mout_aclk_mfc_400_b_p) = { "mout_aclk_mfc_400_a",
195 "mout_bus_pll_user", };
196PNAME(mout_aclk_mfc_400_a_p) = { "mout_mfc_pll_user", "mout_isp_pll", };
197
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900198PNAME(mout_bus_mphy_pll_user_p) = { "mout_bus_pll_user",
199 "mout_mphy_pll_user", };
200PNAME(mout_aclk_mscl_b_p) = { "mout_aclk_mscl_400_a",
201 "mout_mphy_pll_user", };
202PNAME(mout_aclk_g2d_400_b_p) = { "mout_aclk_g2d_400_a",
203 "mout_mphy_pll_user", };
204
205PNAME(mout_sclk_jpeg_c_p) = { "mout_sclk_jpeg_b", "mout_mphy_pll_user",};
206PNAME(mout_sclk_jpeg_b_p) = { "mout_sclk_jpeg_a", "mout_mfc_pll_user", };
207
208PNAME(mout_sclk_mmc2_b_p) = { "mout_sclk_mmc2_a", "mout_mfc_pll_user",};
209PNAME(mout_sclk_mmc1_b_p) = { "mout_sclk_mmc1_a", "mout_mfc_pll_user",};
210PNAME(mout_sclk_mmc0_d_p) = { "mout_sclk_mmc0_c", "mout_isp_pll", };
211PNAME(mout_sclk_mmc0_c_p) = { "mout_sclk_mmc0_b", "mout_mphy_pll_user",};
212PNAME(mout_sclk_mmc0_b_p) = { "mout_sclk_mmc0_a", "mout_mfc_pll_user", };
213
Chanwoo Choi23236492015-02-02 23:23:57 +0900214PNAME(mout_sclk_spdif_p) = { "sclk_audio0", "sclk_audio1",
215 "oscclk", "ioclk_spdif_extclk", };
216PNAME(mout_sclk_audio1_p) = { "ioclk_audiocdclk1", "oscclk",
217 "mout_aud_pll_user_t",};
218PNAME(mout_sclk_audio0_p) = { "ioclk_audiocdclk0", "oscclk",
219 "mout_aud_pll_user_t",};
220
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900221PNAME(mout_sclk_hdmi_spdif_p) = { "sclk_audio1", "ioclk_spdif_extclk", };
222
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200223static const struct samsung_fixed_factor_clock top_fixed_factor_clks[] __initconst = {
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900224 FFACTOR(0, "oscclk_efuse_common", "oscclk", 1, 1, 0),
225};
226
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200227static const struct samsung_fixed_rate_clock top_fixed_clks[] __initconst = {
Chanwoo Choi23236492015-02-02 23:23:57 +0900228 /* Xi2s{0|1}CDCLK input clock for I2S/PCM */
Stephen Boyd728f2882016-03-01 10:59:58 -0800229 FRATE(0, "ioclk_audiocdclk1", NULL, 0, 100000000),
230 FRATE(0, "ioclk_audiocdclk0", NULL, 0, 100000000),
Chanwoo Choi23236492015-02-02 23:23:57 +0900231 /* Xi2s1SDI input clock for SPDIF */
Stephen Boyd728f2882016-03-01 10:59:58 -0800232 FRATE(0, "ioclk_spdif_extclk", NULL, 0, 100000000),
Chanwoo Choid0f5de62015-02-02 23:23:58 +0900233 /* XspiCLK[4:0] input clock for SPI */
Stephen Boyd728f2882016-03-01 10:59:58 -0800234 FRATE(0, "ioclk_spi4_clk_in", NULL, 0, 50000000),
235 FRATE(0, "ioclk_spi3_clk_in", NULL, 0, 50000000),
236 FRATE(0, "ioclk_spi2_clk_in", NULL, 0, 50000000),
237 FRATE(0, "ioclk_spi1_clk_in", NULL, 0, 50000000),
238 FRATE(0, "ioclk_spi0_clk_in", NULL, 0, 50000000),
Chanwoo Choid0f5de62015-02-02 23:23:58 +0900239 /* Xi2s1SCLK input clock for I2S1_BCLK */
Stephen Boyd728f2882016-03-01 10:59:58 -0800240 FRATE(0, "ioclk_i2s1_bclk_in", NULL, 0, 12288000),
Chanwoo Choi23236492015-02-02 23:23:57 +0900241};
242
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200243static const struct samsung_mux_clock top_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900244 /* MUX_SEL_TOP0 */
245 MUX(CLK_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p, MUX_SEL_TOP0,
246 4, 1),
247 MUX(CLK_MOUT_ISP_PLL, "mout_isp_pll", mout_isp_pll_p, MUX_SEL_TOP0,
248 0, 1),
249
250 /* MUX_SEL_TOP1 */
251 MUX(CLK_MOUT_AUD_PLL_USER_T, "mout_aud_pll_user_t",
252 mout_aud_pll_user_p, MUX_SEL_TOP1, 12, 1),
253 MUX(CLK_MOUT_MPHY_PLL_USER, "mout_mphy_pll_user", mout_mphy_pll_user_p,
254 MUX_SEL_TOP1, 8, 1),
255 MUX(CLK_MOUT_MFC_PLL_USER, "mout_mfc_pll_user", mout_mfc_pll_user_p,
256 MUX_SEL_TOP1, 4, 1),
257 MUX(CLK_MOUT_BUS_PLL_USER, "mout_bus_pll_user", mout_bus_pll_user_p,
258 MUX_SEL_TOP1, 0, 1),
259
260 /* MUX_SEL_TOP2 */
261 MUX(CLK_MOUT_ACLK_HEVC_400, "mout_aclk_hevc_400",
262 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 28, 1),
263 MUX(CLK_MOUT_ACLK_CAM1_333, "mout_aclk_cam1_333",
264 mout_mfc_bus_pll_user_p, MUX_SEL_TOP2, 16, 1),
265 MUX(CLK_MOUT_ACLK_CAM1_552_B, "mout_aclk_cam1_552_b",
266 mout_aclk_cam1_552_b_p, MUX_SEL_TOP2, 12, 1),
267 MUX(CLK_MOUT_ACLK_CAM1_552_A, "mout_aclk_cam1_552_a",
268 mout_aclk_cam1_552_a_p, MUX_SEL_TOP2, 8, 1),
269 MUX(CLK_MOUT_ACLK_ISP_DIS_400, "mout_aclk_isp_dis_400",
270 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 4, 1),
271 MUX(CLK_MOUT_ACLK_ISP_400, "mout_aclk_isp_400",
272 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 0, 1),
273
274 /* MUX_SEL_TOP3 */
275 MUX(CLK_MOUT_ACLK_BUS0_400, "mout_aclk_bus0_400",
276 mout_bus_mphy_pll_user_p, MUX_SEL_TOP3, 20, 1),
277 MUX(CLK_MOUT_ACLK_MSCL_400_B, "mout_aclk_mscl_400_b",
278 mout_aclk_mscl_b_p, MUX_SEL_TOP3, 16, 1),
279 MUX(CLK_MOUT_ACLK_MSCL_400_A, "mout_aclk_mscl_400_a",
280 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 12, 1),
281 MUX(CLK_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
282 mout_mfc_bus_pll_user_p, MUX_SEL_TOP3, 8, 1),
283 MUX(CLK_MOUT_ACLK_G2D_400_B, "mout_aclk_g2d_400_b",
284 mout_aclk_g2d_400_b_p, MUX_SEL_TOP3, 4, 1),
285 MUX(CLK_MOUT_ACLK_G2D_400_A, "mout_aclk_g2d_400_a",
286 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 0, 1),
287
Chanwoo Choi23236492015-02-02 23:23:57 +0900288 /* MUX_SEL_TOP4 */
289 MUX(CLK_MOUT_ACLK_MFC_400_C, "mout_aclk_mfc_400_c",
290 mout_aclk_mfc_400_c_p, MUX_SEL_TOP4, 8, 1),
291 MUX(CLK_MOUT_ACLK_MFC_400_B, "mout_aclk_mfc_400_b",
292 mout_aclk_mfc_400_b_p, MUX_SEL_TOP4, 4, 1),
293 MUX(CLK_MOUT_ACLK_MFC_400_A, "mout_aclk_mfc_400_a",
294 mout_aclk_mfc_400_a_p, MUX_SEL_TOP4, 0, 1),
295
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900296 /* MUX_SEL_TOP_MSCL */
297 MUX(CLK_MOUT_SCLK_JPEG_C, "mout_sclk_jpeg_c", mout_sclk_jpeg_c_p,
298 MUX_SEL_TOP_MSCL, 8, 1),
299 MUX(CLK_MOUT_SCLK_JPEG_B, "mout_sclk_jpeg_b", mout_sclk_jpeg_b_p,
300 MUX_SEL_TOP_MSCL, 4, 1),
301 MUX(CLK_MOUT_SCLK_JPEG_A, "mout_sclk_jpeg_a", mout_bus_pll_user_t_p,
302 MUX_SEL_TOP_MSCL, 0, 1),
303
Chanwoo Choi23236492015-02-02 23:23:57 +0900304 /* MUX_SEL_TOP_CAM1 */
305 MUX(CLK_MOUT_SCLK_ISP_SENSOR2, "mout_sclk_isp_sensor2",
306 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 24, 1),
307 MUX(CLK_MOUT_SCLK_ISP_SENSOR1, "mout_sclk_isp_sensor1",
308 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 20, 1),
309 MUX(CLK_MOUT_SCLK_ISP_SENSOR0, "mout_sclk_isp_sensor0",
310 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 16, 1),
311 MUX(CLK_MOUT_SCLK_ISP_UART, "mout_sclk_isp_uart",
312 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 8, 1),
313 MUX(CLK_MOUT_SCLK_ISP_SPI1, "mout_sclk_isp_spi1",
314 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 4, 1),
315 MUX(CLK_MOUT_SCLK_ISP_SPI0, "mout_sclk_isp_spi0",
316 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 0, 1),
317
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900318 /* MUX_SEL_TOP_FSYS0 */
319 MUX(CLK_MOUT_SCLK_MMC2_B, "mout_sclk_mmc2_b", mout_sclk_mmc2_b_p,
320 MUX_SEL_TOP_FSYS0, 28, 1),
321 MUX(CLK_MOUT_SCLK_MMC2_A, "mout_sclk_mmc2_a", mout_bus_pll_user_t_p,
322 MUX_SEL_TOP_FSYS0, 24, 1),
323 MUX(CLK_MOUT_SCLK_MMC1_B, "mout_sclk_mmc1_b", mout_sclk_mmc1_b_p,
324 MUX_SEL_TOP_FSYS0, 20, 1),
325 MUX(CLK_MOUT_SCLK_MMC1_A, "mout_sclk_mmc1_a", mout_bus_pll_user_t_p,
326 MUX_SEL_TOP_FSYS0, 16, 1),
327 MUX(CLK_MOUT_SCLK_MMC0_D, "mout_sclk_mmc0_d", mout_sclk_mmc0_d_p,
328 MUX_SEL_TOP_FSYS0, 12, 1),
329 MUX(CLK_MOUT_SCLK_MMC0_C, "mout_sclk_mmc0_c", mout_sclk_mmc0_c_p,
330 MUX_SEL_TOP_FSYS0, 8, 1),
331 MUX(CLK_MOUT_SCLK_MMC0_B, "mout_sclk_mmc0_b", mout_sclk_mmc0_b_p,
332 MUX_SEL_TOP_FSYS0, 4, 1),
333 MUX(CLK_MOUT_SCLK_MMC0_A, "mout_sclk_mmc0_a", mout_bus_pll_user_t_p,
334 MUX_SEL_TOP_FSYS0, 0, 1),
335
Chanwoo Choi23236492015-02-02 23:23:57 +0900336 /* MUX_SEL_TOP_FSYS1 */
337 MUX(CLK_MOUT_SCLK_PCIE_100, "mout_sclk_pcie_100", mout_bus_pll_user_t_p,
338 MUX_SEL_TOP_FSYS1, 12, 1),
339 MUX(CLK_MOUT_SCLK_UFSUNIPRO, "mout_sclk_ufsunipro",
340 mout_mphy_pll_user_t_p, MUX_SEL_TOP_FSYS1, 8, 1),
341 MUX(CLK_MOUT_SCLK_USBHOST30, "mout_sclk_usbhost30",
342 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 4, 1),
343 MUX(CLK_MOUT_SCLK_USBDRD30, "mout_sclk_usbdrd30",
344 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 0, 1),
345
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900346 /* MUX_SEL_TOP_PERIC0 */
347 MUX(CLK_MOUT_SCLK_SPI4, "mout_sclk_spi4", mout_bus_pll_user_t_p,
348 MUX_SEL_TOP_PERIC0, 28, 1),
349 MUX(CLK_MOUT_SCLK_SPI3, "mout_sclk_spi3", mout_bus_pll_user_t_p,
350 MUX_SEL_TOP_PERIC0, 24, 1),
351 MUX(CLK_MOUT_SCLK_UART2, "mout_sclk_uart2", mout_bus_pll_user_t_p,
352 MUX_SEL_TOP_PERIC0, 20, 1),
353 MUX(CLK_MOUT_SCLK_UART1, "mout_sclk_uart1", mout_bus_pll_user_t_p,
354 MUX_SEL_TOP_PERIC0, 16, 1),
355 MUX(CLK_MOUT_SCLK_UART0, "mout_sclk_uart0", mout_bus_pll_user_t_p,
356 MUX_SEL_TOP_PERIC0, 12, 1),
357 MUX(CLK_MOUT_SCLK_SPI2, "mout_sclk_spi2", mout_bus_pll_user_t_p,
358 MUX_SEL_TOP_PERIC0, 8, 1),
359 MUX(CLK_MOUT_SCLK_SPI1, "mout_sclk_spi1", mout_bus_pll_user_t_p,
360 MUX_SEL_TOP_PERIC0, 4, 1),
361 MUX(CLK_MOUT_SCLK_SPI0, "mout_sclk_spi0", mout_bus_pll_user_t_p,
362 MUX_SEL_TOP_PERIC0, 0, 1),
Chanwoo Choi23236492015-02-02 23:23:57 +0900363
364 /* MUX_SEL_TOP_PERIC1 */
365 MUX(CLK_MOUT_SCLK_SLIMBUS, "mout_sclk_slimbus", mout_aud_pll_user_p,
366 MUX_SEL_TOP_PERIC1, 16, 1),
367 MUX(CLK_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
368 MUX_SEL_TOP_PERIC1, 12, 2),
369 MUX(CLK_MOUT_SCLK_AUDIO1, "mout_sclk_audio1", mout_sclk_audio1_p,
370 MUX_SEL_TOP_PERIC1, 4, 2),
371 MUX(CLK_MOUT_SCLK_AUDIO0, "mout_sclk_audio0", mout_sclk_audio0_p,
372 MUX_SEL_TOP_PERIC1, 0, 2),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900373
374 /* MUX_SEL_TOP_DISP */
375 MUX(CLK_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
376 mout_sclk_hdmi_spdif_p, MUX_SEL_TOP_DISP, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900377};
378
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200379static const struct samsung_div_clock top_div_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900380 /* DIV_TOP0 */
Chanwoo Choia5958a92015-02-03 09:13:56 +0900381 DIV(CLK_DIV_ACLK_CAM1_333, "div_aclk_cam1_333", "mout_aclk_cam1_333",
382 DIV_TOP0, 28, 3),
383 DIV(CLK_DIV_ACLK_CAM1_400, "div_aclk_cam1_400", "mout_bus_pll_user",
384 DIV_TOP0, 24, 3),
385 DIV(CLK_DIV_ACLK_CAM1_552, "div_aclk_cam1_552", "mout_aclk_cam1_552_b",
386 DIV_TOP0, 20, 3),
Chanwoo Choi6958f222015-02-03 09:13:55 +0900387 DIV(CLK_DIV_ACLK_CAM0_333, "div_aclk_cam0_333", "mout_mfc_pll_user",
388 DIV_TOP0, 16, 3),
389 DIV(CLK_DIV_ACLK_CAM0_400, "div_aclk_cam0_400", "mout_bus_pll_user",
390 DIV_TOP0, 12, 3),
391 DIV(CLK_DIV_ACLK_CAM0_552, "div_aclk_cam0_552", "mout_isp_pll",
392 DIV_TOP0, 8, 3),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900393 DIV(CLK_DIV_ACLK_ISP_DIS_400, "div_aclk_isp_dis_400",
394 "mout_aclk_isp_dis_400", DIV_TOP0, 4, 4),
395 DIV(CLK_DIV_ACLK_ISP_400, "div_aclk_isp_400",
396 "mout_aclk_isp_400", DIV_TOP0, 0, 4),
397
Chanwoo Choia29308d2015-02-02 23:24:00 +0900398 /* DIV_TOP1 */
399 DIV(CLK_DIV_ACLK_GSCL_111, "div_aclk_gscl_111", "mout_aclk_gscl_333",
400 DIV_TOP1, 28, 3),
401 DIV(CLK_DIV_ACLK_GSCL_333, "div_aclk_gscl_333", "mout_aclk_gscl_333",
402 DIV_TOP1, 24, 3),
403 DIV(CLK_DIV_ACLK_HEVC_400, "div_aclk_hevc_400", "mout_aclk_hevc_400",
404 DIV_TOP1, 20, 3),
405 DIV(CLK_DIV_ACLK_MFC_400, "div_aclk_mfc_400", "mout_aclk_mfc_400_c",
406 DIV_TOP1, 12, 3),
407 DIV(CLK_DIV_ACLK_G2D_266, "div_aclk_g2d_266", "mout_bus_pll_user",
408 DIV_TOP1, 8, 3),
409 DIV(CLK_DIV_ACLK_G2D_400, "div_aclk_g2d_400", "mout_aclk_g2d_400_b",
410 DIV_TOP1, 0, 3),
411
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900412 /* DIV_TOP2 */
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900413 DIV(CLK_DIV_ACLK_MSCL_400, "div_aclk_mscl_400", "mout_aclk_mscl_400_b",
414 DIV_TOP2, 4, 3),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900415 DIV(CLK_DIV_ACLK_FSYS_200, "div_aclk_fsys_200", "mout_bus_pll_user",
416 DIV_TOP2, 0, 3),
417
418 /* DIV_TOP3 */
419 DIV(CLK_DIV_ACLK_IMEM_SSSX_266, "div_aclk_imem_sssx_266",
420 "mout_bus_pll_user", DIV_TOP3, 24, 3),
421 DIV(CLK_DIV_ACLK_IMEM_200, "div_aclk_imem_200",
422 "mout_bus_pll_user", DIV_TOP3, 20, 3),
423 DIV(CLK_DIV_ACLK_IMEM_266, "div_aclk_imem_266",
424 "mout_bus_pll_user", DIV_TOP3, 16, 3),
425 DIV(CLK_DIV_ACLK_PERIC_66_B, "div_aclk_peric_66_b",
426 "div_aclk_peric_66_a", DIV_TOP3, 12, 3),
427 DIV(CLK_DIV_ACLK_PERIC_66_A, "div_aclk_peric_66_a",
428 "mout_bus_pll_user", DIV_TOP3, 8, 3),
429 DIV(CLK_DIV_ACLK_PERIS_66_B, "div_aclk_peris_66_b",
430 "div_aclk_peris_66_a", DIV_TOP3, 4, 3),
431 DIV(CLK_DIV_ACLK_PERIS_66_A, "div_aclk_peris_66_a",
432 "mout_bus_pll_user", DIV_TOP3, 0, 3),
433
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900434 /* DIV_TOP4 */
435 DIV(CLK_DIV_ACLK_G3D_400, "div_aclk_g3d_400", "mout_bus_pll_user",
436 DIV_TOP4, 8, 3),
437 DIV(CLK_DIV_ACLK_BUS0_400, "div_aclk_bus0_400", "mout_aclk_bus0_400",
438 DIV_TOP4, 4, 3),
439 DIV(CLK_DIV_ACLK_BUS1_400, "div_aclk_bus1_400", "mout_bus_pll_user",
440 DIV_TOP4, 0, 3),
441
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900442 /* DIV_TOP_MSCL */
443 DIV(CLK_DIV_SCLK_JPEG, "div_sclk_jpeg", "mout_sclk_jpeg_c",
444 DIV_TOP_MSCL, 0, 4),
445
Chanwoo Choia5958a92015-02-03 09:13:56 +0900446 /* DIV_TOP_CAM10 */
447 DIV(CLK_DIV_SCLK_ISP_UART, "div_sclk_isp_uart", "mout_sclk_isp_uart",
448 DIV_TOP_CAM10, 24, 5),
449 DIV(CLK_DIV_SCLK_ISP_SPI1_B, "div_sclk_isp_spi1_b",
450 "div_sclk_isp_spi1_a", DIV_TOP_CAM10, 16, 8),
451 DIV(CLK_DIV_SCLK_ISP_SPI1_A, "div_sclk_isp_spi1_a",
452 "mout_sclk_isp_spi1", DIV_TOP_CAM10, 12, 4),
453 DIV(CLK_DIV_SCLK_ISP_SPI0_B, "div_sclk_isp_spi0_b",
454 "div_sclk_isp_spi0_a", DIV_TOP_CAM10, 4, 8),
455 DIV(CLK_DIV_SCLK_ISP_SPI0_A, "div_sclk_isp_spi0_a",
456 "mout_sclk_isp_spi0", DIV_TOP_CAM10, 0, 4),
457
458 /* DIV_TOP_CAM11 */
459 DIV(CLK_DIV_SCLK_ISP_SENSOR2_B, "div_sclk_isp_sensor2_b",
460 "div_sclk_isp_sensor2_a", DIV_TOP_CAM11, 20, 4),
461 DIV(CLK_DIV_SCLK_ISP_SENSOR2_A, "div_sclk_isp_sensor2_a",
462 "mout_sclk_isp_sensor2", DIV_TOP_CAM11, 16, 4),
463 DIV(CLK_DIV_SCLK_ISP_SENSOR1_B, "div_sclk_isp_sensor1_b",
464 "div_sclk_isp_sensor1_a", DIV_TOP_CAM11, 12, 4),
465 DIV(CLK_DIV_SCLK_ISP_SENSOR1_A, "div_sclk_isp_sensor1_a",
466 "mout_sclk_isp_sensor1", DIV_TOP_CAM11, 8, 4),
467 DIV(CLK_DIV_SCLK_ISP_SENSOR0_B, "div_sclk_isp_sensor0_b",
Marek Szyprowskif190a872015-07-21 14:37:57 +0200468 "div_sclk_isp_sensor0_a", DIV_TOP_CAM11, 4, 4),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900469 DIV(CLK_DIV_SCLK_ISP_SENSOR0_A, "div_sclk_isp_sensor0_a",
Marek Szyprowskif190a872015-07-21 14:37:57 +0200470 "mout_sclk_isp_sensor0", DIV_TOP_CAM11, 0, 4),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900471
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900472 /* DIV_TOP_FSYS0 */
473 DIV(CLK_DIV_SCLK_MMC1_B, "div_sclk_mmc1_b", "div_sclk_mmc1_a",
474 DIV_TOP_FSYS0, 16, 8),
475 DIV(CLK_DIV_SCLK_MMC1_A, "div_sclk_mmc1_a", "mout_sclk_mmc1_b",
476 DIV_TOP_FSYS0, 12, 4),
477 DIV_F(CLK_DIV_SCLK_MMC0_B, "div_sclk_mmc0_b", "div_sclk_mmc0_a",
478 DIV_TOP_FSYS0, 4, 8, CLK_SET_RATE_PARENT, 0),
479 DIV_F(CLK_DIV_SCLK_MMC0_A, "div_sclk_mmc0_a", "mout_sclk_mmc0_d",
480 DIV_TOP_FSYS0, 0, 4, CLK_SET_RATE_PARENT, 0),
481
482 /* DIV_TOP_FSYS1 */
483 DIV(CLK_DIV_SCLK_MMC2_B, "div_sclk_mmc2_b", "div_sclk_mmc2_a",
484 DIV_TOP_FSYS1, 4, 8),
485 DIV(CLK_DIV_SCLK_MMC2_A, "div_sclk_mmc2_a", "mout_sclk_mmc2_b",
486 DIV_TOP_FSYS1, 0, 4),
487
Chanwoo Choi4b801352015-02-02 23:24:05 +0900488 /* DIV_TOP_FSYS2 */
489 DIV(CLK_DIV_SCLK_PCIE_100, "div_sclk_pcie_100", "mout_sclk_pcie_100",
490 DIV_TOP_FSYS2, 12, 3),
491 DIV(CLK_DIV_SCLK_USBHOST30, "div_sclk_usbhost30",
492 "mout_sclk_usbhost30", DIV_TOP_FSYS2, 8, 4),
493 DIV(CLK_DIV_SCLK_UFSUNIPRO, "div_sclk_ufsunipro",
494 "mout_sclk_ufsunipro", DIV_TOP_FSYS2, 4, 4),
495 DIV(CLK_DIV_SCLK_USBDRD30, "div_sclk_usbdrd30", "mout_sclk_usbdrd30",
496 DIV_TOP_FSYS2, 0, 4),
497
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900498 /* DIV_TOP_PERIC0 */
499 DIV(CLK_DIV_SCLK_SPI1_B, "div_sclk_spi1_b", "div_sclk_spi1_a",
500 DIV_TOP_PERIC0, 16, 8),
501 DIV(CLK_DIV_SCLK_SPI1_A, "div_sclk_spi1_a", "mout_sclk_spi1",
502 DIV_TOP_PERIC0, 12, 4),
503 DIV(CLK_DIV_SCLK_SPI0_B, "div_sclk_spi0_b", "div_sclk_spi0_a",
504 DIV_TOP_PERIC0, 4, 8),
505 DIV(CLK_DIV_SCLK_SPI0_A, "div_sclk_spi0_a", "mout_sclk_spi0",
506 DIV_TOP_PERIC0, 0, 4),
507
508 /* DIV_TOP_PERIC1 */
509 DIV(CLK_DIV_SCLK_SPI2_B, "div_sclk_spi2_b", "div_sclk_spi2_a",
510 DIV_TOP_PERIC1, 4, 8),
511 DIV(CLK_DIV_SCLK_SPI2_A, "div_sclk_spi2_a", "mout_sclk_spi2",
512 DIV_TOP_PERIC1, 0, 4),
513
514 /* DIV_TOP_PERIC2 */
515 DIV(CLK_DIV_SCLK_UART2, "div_sclk_uart2", "mout_sclk_uart2",
516 DIV_TOP_PERIC2, 8, 4),
517 DIV(CLK_DIV_SCLK_UART1, "div_sclk_uart1", "mout_sclk_uart0",
518 DIV_TOP_PERIC2, 4, 4),
519 DIV(CLK_DIV_SCLK_UART0, "div_sclk_uart0", "mout_sclk_uart1",
520 DIV_TOP_PERIC2, 0, 4),
521
Chanwoo Choi23236492015-02-02 23:23:57 +0900522 /* DIV_TOP_PERIC3 */
523 DIV(CLK_DIV_SCLK_I2S1, "div_sclk_i2s1", "sclk_audio1",
524 DIV_TOP_PERIC3, 16, 6),
525 DIV(CLK_DIV_SCLK_PCM1, "div_sclk_pcm1", "sclk_audio1",
526 DIV_TOP_PERIC3, 8, 8),
527 DIV(CLK_DIV_SCLK_AUDIO1, "div_sclk_audio1", "mout_sclk_audio1",
528 DIV_TOP_PERIC3, 4, 4),
529 DIV(CLK_DIV_SCLK_AUDIO0, "div_sclk_audio0", "mout_sclk_audio0",
530 DIV_TOP_PERIC3, 0, 4),
531
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900532 /* DIV_TOP_PERIC4 */
533 DIV(CLK_DIV_SCLK_SPI4_B, "div_sclk_spi4_b", "div_sclk_spi4_a",
534 DIV_TOP_PERIC4, 16, 8),
535 DIV(CLK_DIV_SCLK_SPI4_A, "div_sclk_spi4_a", "mout_sclk_spi4",
536 DIV_TOP_PERIC4, 12, 4),
537 DIV(CLK_DIV_SCLK_SPI3_B, "div_sclk_spi3_b", "div_sclk_spi3_a",
538 DIV_TOP_PERIC4, 4, 8),
539 DIV(CLK_DIV_SCLK_SPI3_A, "div_sclk_spi3_a", "mout_sclk_spi3",
540 DIV_TOP_PERIC4, 0, 4),
541};
542
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200543static const struct samsung_gate_clock top_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900544 /* ENABLE_ACLK_TOP */
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900545 GATE(CLK_ACLK_G3D_400, "aclk_g3d_400", "div_aclk_g3d_400",
546 ENABLE_ACLK_TOP, 30, 0, 0),
547 GATE(CLK_ACLK_IMEM_SSX_266, "aclk_imem_ssx_266",
548 "div_aclk_imem_sssx_266", ENABLE_ACLK_TOP,
549 29, CLK_IGNORE_UNUSED, 0),
550 GATE(CLK_ACLK_BUS0_400, "aclk_bus0_400", "div_aclk_bus0_400",
551 ENABLE_ACLK_TOP, 26,
552 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
553 GATE(CLK_ACLK_BUS1_400, "aclk_bus1_400", "div_aclk_bus1_400",
554 ENABLE_ACLK_TOP, 25,
555 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
556 GATE(CLK_ACLK_IMEM_200, "aclk_imem_200", "div_aclk_imem_266",
557 ENABLE_ACLK_TOP, 24,
558 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
559 GATE(CLK_ACLK_IMEM_266, "aclk_imem_266", "div_aclk_imem_200",
560 ENABLE_ACLK_TOP, 23,
561 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900562 GATE(CLK_ACLK_PERIC_66, "aclk_peric_66", "div_aclk_peric_66_b",
563 ENABLE_ACLK_TOP, 22,
564 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
565 GATE(CLK_ACLK_PERIS_66, "aclk_peris_66", "div_aclk_peris_66_b",
566 ENABLE_ACLK_TOP, 21,
567 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900568 GATE(CLK_ACLK_MSCL_400, "aclk_mscl_400", "div_aclk_mscl_400",
569 ENABLE_ACLK_TOP, 19,
570 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900571 GATE(CLK_ACLK_FSYS_200, "aclk_fsys_200", "div_aclk_fsys_200",
572 ENABLE_ACLK_TOP, 18,
573 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +0900574 GATE(CLK_ACLK_GSCL_111, "aclk_gscl_111", "div_aclk_gscl_111",
575 ENABLE_ACLK_TOP, 15,
576 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
577 GATE(CLK_ACLK_GSCL_333, "aclk_gscl_333", "div_aclk_gscl_333",
578 ENABLE_ACLK_TOP, 14,
579 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900580 GATE(CLK_ACLK_CAM1_333, "aclk_cam1_333", "div_aclk_cam1_333",
581 ENABLE_ACLK_TOP, 13,
582 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
583 GATE(CLK_ACLK_CAM1_400, "aclk_cam1_400", "div_aclk_cam1_400",
584 ENABLE_ACLK_TOP, 12,
585 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
586 GATE(CLK_ACLK_CAM1_552, "aclk_cam1_552", "div_aclk_cam1_552",
587 ENABLE_ACLK_TOP, 11,
588 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi6958f222015-02-03 09:13:55 +0900589 GATE(CLK_ACLK_CAM0_333, "aclk_cam0_333", "div_aclk_cam0_333",
590 ENABLE_ACLK_TOP, 10,
591 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
592 GATE(CLK_ACLK_CAM0_400, "aclk_cam0_400", "div_aclk_cam0_400",
593 ENABLE_ACLK_TOP, 9,
594 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
595 GATE(CLK_ACLK_CAM0_552, "aclk_cam0_552", "div_aclk_cam0_552",
596 ENABLE_ACLK_TOP, 8,
597 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900598 GATE(CLK_ACLK_ISP_DIS_400, "aclk_isp_dis_400", "div_aclk_isp_dis_400",
599 ENABLE_ACLK_TOP, 7,
600 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
601 GATE(CLK_ACLK_ISP_400, "aclk_isp_400", "div_aclk_isp_400",
602 ENABLE_ACLK_TOP, 6,
603 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi45e58aa2015-02-03 09:13:53 +0900604 GATE(CLK_ACLK_HEVC_400, "aclk_hevc_400", "div_aclk_hevc_400",
605 ENABLE_ACLK_TOP, 5,
606 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi9910b6b2015-02-03 09:13:52 +0900607 GATE(CLK_ACLK_MFC_400, "aclk_mfc_400", "div_aclk_mfc_400",
608 ENABLE_ACLK_TOP, 3,
609 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choia29308d2015-02-02 23:24:00 +0900610 GATE(CLK_ACLK_G2D_266, "aclk_g2d_266", "div_aclk_g2d_266",
611 ENABLE_ACLK_TOP, 2,
612 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
613 GATE(CLK_ACLK_G2D_400, "aclk_g2d_400", "div_aclk_g2d_400",
614 ENABLE_ACLK_TOP, 0,
615 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900616
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900617 /* ENABLE_SCLK_TOP_MSCL */
618 GATE(CLK_SCLK_JPEG_MSCL, "sclk_jpeg_mscl", "div_sclk_jpeg",
619 ENABLE_SCLK_TOP_MSCL, 0, 0, 0),
620
Chanwoo Choia5958a92015-02-03 09:13:56 +0900621 /* ENABLE_SCLK_TOP_CAM1 */
622 GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "div_sclk_isp_sensor2_b",
623 ENABLE_SCLK_TOP_CAM1, 7, 0, 0),
624 GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "div_sclk_isp_sensor1_b",
625 ENABLE_SCLK_TOP_CAM1, 6, 0, 0),
626 GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "div_sclk_isp_sensor0_b",
627 ENABLE_SCLK_TOP_CAM1, 5, 0, 0),
628 GATE(CLK_SCLK_ISP_MCTADC_CAM1, "sclk_isp_mctadc_cam1", "oscclk",
629 ENABLE_SCLK_TOP_CAM1, 4, 0, 0),
630 GATE(CLK_SCLK_ISP_UART_CAM1, "sclk_isp_uart_cam1", "div_sclk_isp_uart",
631 ENABLE_SCLK_TOP_CAM1, 2, 0, 0),
632 GATE(CLK_SCLK_ISP_SPI1_CAM1, "sclk_isp_spi1_cam1", "div_sclk_isp_spi1_b",
633 ENABLE_SCLK_TOP_CAM1, 1, 0, 0),
634 GATE(CLK_SCLK_ISP_SPI0_CAM1, "sclk_isp_spi0_cam1", "div_sclk_isp_spi0_b",
635 ENABLE_SCLK_TOP_CAM1, 0, 0, 0),
636
Chanwoo Choib2f0e5f2015-02-04 10:12:59 +0900637 /* ENABLE_SCLK_TOP_DISP */
638 GATE(CLK_SCLK_HDMI_SPDIF_DISP, "sclk_hdmi_spdif_disp",
639 "mout_sclk_hdmi_spdif", ENABLE_SCLK_TOP_DISP, 0,
640 CLK_IGNORE_UNUSED, 0),
641
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900642 /* ENABLE_SCLK_TOP_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +0900643 GATE(CLK_SCLK_PCIE_100_FSYS, "sclk_pcie_100_fsys", "div_sclk_pcie_100",
644 ENABLE_SCLK_TOP_FSYS, 7, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900645 GATE(CLK_SCLK_MMC2_FSYS, "sclk_mmc2_fsys", "div_sclk_mmc2_b",
646 ENABLE_SCLK_TOP_FSYS, 6, CLK_SET_RATE_PARENT, 0),
647 GATE(CLK_SCLK_MMC1_FSYS, "sclk_mmc1_fsys", "div_sclk_mmc1_b",
648 ENABLE_SCLK_TOP_FSYS, 5, CLK_SET_RATE_PARENT, 0),
649 GATE(CLK_SCLK_MMC0_FSYS, "sclk_mmc0_fsys", "div_sclk_mmc0_b",
650 ENABLE_SCLK_TOP_FSYS, 4, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +0900651 GATE(CLK_SCLK_UFSUNIPRO_FSYS, "sclk_ufsunipro_fsys",
652 "div_sclk_ufsunipro", ENABLE_SCLK_TOP_FSYS,
653 3, CLK_SET_RATE_PARENT, 0),
654 GATE(CLK_SCLK_USBHOST30_FSYS, "sclk_usbhost30_fsys",
655 "div_sclk_usbhost30", ENABLE_SCLK_TOP_FSYS,
656 1, CLK_SET_RATE_PARENT, 0),
657 GATE(CLK_SCLK_USBDRD30_FSYS, "sclk_usbdrd30_fsys",
658 "div_sclk_usbdrd30", ENABLE_SCLK_TOP_FSYS,
659 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900660
661 /* ENABLE_SCLK_TOP_PERIC */
662 GATE(CLK_SCLK_SPI4_PERIC, "sclk_spi4_peric", "div_sclk_spi4_b",
663 ENABLE_SCLK_TOP_PERIC, 12, CLK_SET_RATE_PARENT, 0),
664 GATE(CLK_SCLK_SPI3_PERIC, "sclk_spi3_peric", "div_sclk_spi3_b",
665 ENABLE_SCLK_TOP_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900666 GATE(CLK_SCLK_SPDIF_PERIC, "sclk_spdif_peric", "mout_sclk_spdif",
667 ENABLE_SCLK_TOP_PERIC, 9, CLK_SET_RATE_PARENT, 0),
668 GATE(CLK_SCLK_I2S1_PERIC, "sclk_i2s1_peric", "div_sclk_i2s1",
669 ENABLE_SCLK_TOP_PERIC, 8, CLK_SET_RATE_PARENT, 0),
670 GATE(CLK_SCLK_PCM1_PERIC, "sclk_pcm1_peric", "div_sclk_pcm1",
671 ENABLE_SCLK_TOP_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900672 GATE(CLK_SCLK_UART2_PERIC, "sclk_uart2_peric", "div_sclk_uart2",
673 ENABLE_SCLK_TOP_PERIC, 5, CLK_SET_RATE_PARENT, 0),
674 GATE(CLK_SCLK_UART1_PERIC, "sclk_uart1_peric", "div_sclk_uart1",
675 ENABLE_SCLK_TOP_PERIC, 4, CLK_SET_RATE_PARENT, 0),
676 GATE(CLK_SCLK_UART0_PERIC, "sclk_uart0_peric", "div_sclk_uart0",
677 ENABLE_SCLK_TOP_PERIC, 3, CLK_SET_RATE_PARENT, 0),
678 GATE(CLK_SCLK_SPI2_PERIC, "sclk_spi2_peric", "div_sclk_spi2_b",
679 ENABLE_SCLK_TOP_PERIC, 2, CLK_SET_RATE_PARENT, 0),
680 GATE(CLK_SCLK_SPI1_PERIC, "sclk_spi1_peric", "div_sclk_spi1_b",
681 ENABLE_SCLK_TOP_PERIC, 1, CLK_SET_RATE_PARENT, 0),
682 GATE(CLK_SCLK_SPI0_PERIC, "sclk_spi0_peric", "div_sclk_spi0_b",
683 ENABLE_SCLK_TOP_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900684
685 /* MUX_ENABLE_TOP_PERIC1 */
686 GATE(CLK_SCLK_SLIMBUS, "sclk_slimbus", "mout_sclk_slimbus",
687 MUX_ENABLE_TOP_PERIC1, 16, 0, 0),
688 GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_sclk_audio1",
689 MUX_ENABLE_TOP_PERIC1, 4, 0, 0),
690 GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_sclk_audio0",
691 MUX_ENABLE_TOP_PERIC1, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900692};
693
694/*
695 * ATLAS_PLL & APOLLO_PLL & MEM0_PLL & MEM1_PLL & BUS_PLL & MFC_PLL
696 * & MPHY_PLL & G3D_PLL & DISP_PLL & ISP_PLL
697 */
Krzysztof Kozlowski402b7ce2016-05-11 14:02:11 +0200698static const struct samsung_pll_rate_table exynos5443_pll_rates[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900699 PLL_35XX_RATE(2500000000U, 625, 6, 0),
700 PLL_35XX_RATE(2400000000U, 500, 5, 0),
701 PLL_35XX_RATE(2300000000U, 575, 6, 0),
702 PLL_35XX_RATE(2200000000U, 550, 6, 0),
703 PLL_35XX_RATE(2100000000U, 350, 4, 0),
704 PLL_35XX_RATE(2000000000U, 500, 6, 0),
705 PLL_35XX_RATE(1900000000U, 475, 6, 0),
706 PLL_35XX_RATE(1800000000U, 375, 5, 0),
707 PLL_35XX_RATE(1700000000U, 425, 6, 0),
708 PLL_35XX_RATE(1600000000U, 400, 6, 0),
709 PLL_35XX_RATE(1500000000U, 250, 4, 0),
710 PLL_35XX_RATE(1400000000U, 350, 6, 0),
711 PLL_35XX_RATE(1332000000U, 222, 4, 0),
712 PLL_35XX_RATE(1300000000U, 325, 6, 0),
713 PLL_35XX_RATE(1200000000U, 500, 5, 1),
714 PLL_35XX_RATE(1100000000U, 550, 6, 1),
715 PLL_35XX_RATE(1086000000U, 362, 4, 1),
716 PLL_35XX_RATE(1066000000U, 533, 6, 1),
717 PLL_35XX_RATE(1000000000U, 500, 6, 1),
718 PLL_35XX_RATE(933000000U, 311, 4, 1),
719 PLL_35XX_RATE(921000000U, 307, 4, 1),
720 PLL_35XX_RATE(900000000U, 375, 5, 1),
721 PLL_35XX_RATE(825000000U, 275, 4, 1),
722 PLL_35XX_RATE(800000000U, 400, 6, 1),
723 PLL_35XX_RATE(733000000U, 733, 12, 1),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900724 PLL_35XX_RATE(700000000U, 175, 3, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900725 PLL_35XX_RATE(667000000U, 222, 4, 1),
726 PLL_35XX_RATE(633000000U, 211, 4, 1),
727 PLL_35XX_RATE(600000000U, 500, 5, 2),
728 PLL_35XX_RATE(552000000U, 460, 5, 2),
729 PLL_35XX_RATE(550000000U, 550, 6, 2),
730 PLL_35XX_RATE(543000000U, 362, 4, 2),
731 PLL_35XX_RATE(533000000U, 533, 6, 2),
732 PLL_35XX_RATE(500000000U, 500, 6, 2),
733 PLL_35XX_RATE(444000000U, 370, 5, 2),
734 PLL_35XX_RATE(420000000U, 350, 5, 2),
735 PLL_35XX_RATE(400000000U, 400, 6, 2),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900736 PLL_35XX_RATE(350000000U, 350, 6, 2),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900737 PLL_35XX_RATE(333000000U, 222, 4, 2),
738 PLL_35XX_RATE(300000000U, 500, 5, 3),
739 PLL_35XX_RATE(266000000U, 532, 6, 3),
740 PLL_35XX_RATE(200000000U, 400, 6, 3),
741 PLL_35XX_RATE(166000000U, 332, 6, 3),
742 PLL_35XX_RATE(160000000U, 320, 6, 3),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900743 PLL_35XX_RATE(133000000U, 532, 6, 4),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900744 PLL_35XX_RATE(100000000U, 400, 6, 4),
745 { /* sentinel */ }
746};
747
748/* AUD_PLL */
Krzysztof Kozlowski402b7ce2016-05-11 14:02:11 +0200749static const struct samsung_pll_rate_table exynos5443_aud_pll_rates[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900750 PLL_36XX_RATE(400000000U, 200, 3, 2, 0),
751 PLL_36XX_RATE(393216000U, 197, 3, 2, -25690),
752 PLL_36XX_RATE(384000000U, 128, 2, 2, 0),
753 PLL_36XX_RATE(368640000U, 246, 4, 2, -15729),
754 PLL_36XX_RATE(361507200U, 181, 3, 2, -16148),
755 PLL_36XX_RATE(338688000U, 113, 2, 2, -6816),
756 PLL_36XX_RATE(294912000U, 98, 1, 3, 19923),
757 PLL_36XX_RATE(288000000U, 96, 1, 3, 0),
758 PLL_36XX_RATE(252000000U, 84, 1, 3, 0),
759 { /* sentinel */ }
760};
761
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200762static const struct samsung_pll_clock top_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900763 PLL(pll_35xx, CLK_FOUT_ISP_PLL, "fout_isp_pll", "oscclk",
764 ISP_PLL_LOCK, ISP_PLL_CON0, exynos5443_pll_rates),
765 PLL(pll_36xx, CLK_FOUT_AUD_PLL, "fout_aud_pll", "oscclk",
766 AUD_PLL_LOCK, AUD_PLL_CON0, exynos5443_aud_pll_rates),
767};
768
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200769static const struct samsung_cmu_info top_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900770 .pll_clks = top_pll_clks,
771 .nr_pll_clks = ARRAY_SIZE(top_pll_clks),
772 .mux_clks = top_mux_clks,
773 .nr_mux_clks = ARRAY_SIZE(top_mux_clks),
774 .div_clks = top_div_clks,
775 .nr_div_clks = ARRAY_SIZE(top_div_clks),
776 .gate_clks = top_gate_clks,
777 .nr_gate_clks = ARRAY_SIZE(top_gate_clks),
Chanwoo Choi23236492015-02-02 23:23:57 +0900778 .fixed_clks = top_fixed_clks,
779 .nr_fixed_clks = ARRAY_SIZE(top_fixed_clks),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900780 .fixed_factor_clks = top_fixed_factor_clks,
781 .nr_fixed_factor_clks = ARRAY_SIZE(top_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900782 .nr_clk_ids = TOP_NR_CLK,
783 .clk_regs = top_clk_regs,
784 .nr_clk_regs = ARRAY_SIZE(top_clk_regs),
785};
786
787static void __init exynos5433_cmu_top_init(struct device_node *np)
788{
789 samsung_cmu_register_one(np, &top_cmu_info);
790}
791CLK_OF_DECLARE(exynos5433_cmu_top, "samsung,exynos5433-cmu-top",
792 exynos5433_cmu_top_init);
793
794/*
795 * Register offset definitions for CMU_CPIF
796 */
797#define MPHY_PLL_LOCK 0x0000
798#define MPHY_PLL_CON0 0x0100
799#define MPHY_PLL_CON1 0x0104
800#define MPHY_PLL_FREQ_DET 0x010c
801#define MUX_SEL_CPIF0 0x0200
802#define DIV_CPIF 0x0600
803#define ENABLE_SCLK_CPIF 0x0a00
804
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200805static const unsigned long cpif_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900806 MPHY_PLL_LOCK,
807 MPHY_PLL_CON0,
808 MPHY_PLL_CON1,
809 MPHY_PLL_FREQ_DET,
810 MUX_SEL_CPIF0,
Hyungwon Hwang2a9c67b2015-04-27 20:36:34 +0900811 DIV_CPIF,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900812 ENABLE_SCLK_CPIF,
813};
814
815/* list of all parent clock list */
816PNAME(mout_mphy_pll_p) = { "oscclk", "fout_mphy_pll", };
817
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200818static const struct samsung_pll_clock cpif_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900819 PLL(pll_35xx, CLK_FOUT_MPHY_PLL, "fout_mphy_pll", "oscclk",
820 MPHY_PLL_LOCK, MPHY_PLL_CON0, exynos5443_pll_rates),
821};
822
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200823static const struct samsung_mux_clock cpif_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900824 /* MUX_SEL_CPIF0 */
825 MUX(CLK_MOUT_MPHY_PLL, "mout_mphy_pll", mout_mphy_pll_p, MUX_SEL_CPIF0,
826 0, 1),
827};
828
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200829static const struct samsung_div_clock cpif_div_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900830 /* DIV_CPIF */
831 DIV(CLK_DIV_SCLK_MPHY, "div_sclk_mphy", "mout_mphy_pll", DIV_CPIF,
832 0, 6),
833};
834
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200835static const struct samsung_gate_clock cpif_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900836 /* ENABLE_SCLK_CPIF */
837 GATE(CLK_SCLK_MPHY_PLL, "sclk_mphy_pll", "mout_mphy_pll",
838 ENABLE_SCLK_CPIF, 9, 0, 0),
839 GATE(CLK_SCLK_UFS_MPHY, "sclk_ufs_mphy", "div_sclk_mphy",
840 ENABLE_SCLK_CPIF, 4, 0, 0),
841};
842
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200843static const struct samsung_cmu_info cpif_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900844 .pll_clks = cpif_pll_clks,
845 .nr_pll_clks = ARRAY_SIZE(cpif_pll_clks),
846 .mux_clks = cpif_mux_clks,
847 .nr_mux_clks = ARRAY_SIZE(cpif_mux_clks),
848 .div_clks = cpif_div_clks,
849 .nr_div_clks = ARRAY_SIZE(cpif_div_clks),
850 .gate_clks = cpif_gate_clks,
851 .nr_gate_clks = ARRAY_SIZE(cpif_gate_clks),
852 .nr_clk_ids = CPIF_NR_CLK,
853 .clk_regs = cpif_clk_regs,
854 .nr_clk_regs = ARRAY_SIZE(cpif_clk_regs),
855};
856
857static void __init exynos5433_cmu_cpif_init(struct device_node *np)
858{
859 samsung_cmu_register_one(np, &cpif_cmu_info);
860}
861CLK_OF_DECLARE(exynos5433_cmu_cpif, "samsung,exynos5433-cmu-cpif",
862 exynos5433_cmu_cpif_init);
863
864/*
865 * Register offset definitions for CMU_MIF
866 */
867#define MEM0_PLL_LOCK 0x0000
868#define MEM1_PLL_LOCK 0x0004
869#define BUS_PLL_LOCK 0x0008
870#define MFC_PLL_LOCK 0x000c
871#define MEM0_PLL_CON0 0x0100
872#define MEM0_PLL_CON1 0x0104
873#define MEM0_PLL_FREQ_DET 0x010c
874#define MEM1_PLL_CON0 0x0110
875#define MEM1_PLL_CON1 0x0114
876#define MEM1_PLL_FREQ_DET 0x011c
877#define BUS_PLL_CON0 0x0120
878#define BUS_PLL_CON1 0x0124
879#define BUS_PLL_FREQ_DET 0x012c
880#define MFC_PLL_CON0 0x0130
881#define MFC_PLL_CON1 0x0134
882#define MFC_PLL_FREQ_DET 0x013c
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900883#define MUX_SEL_MIF0 0x0200
884#define MUX_SEL_MIF1 0x0204
885#define MUX_SEL_MIF2 0x0208
886#define MUX_SEL_MIF3 0x020c
887#define MUX_SEL_MIF4 0x0210
888#define MUX_SEL_MIF5 0x0214
889#define MUX_SEL_MIF6 0x0218
890#define MUX_SEL_MIF7 0x021c
891#define MUX_ENABLE_MIF0 0x0300
892#define MUX_ENABLE_MIF1 0x0304
893#define MUX_ENABLE_MIF2 0x0308
894#define MUX_ENABLE_MIF3 0x030c
895#define MUX_ENABLE_MIF4 0x0310
896#define MUX_ENABLE_MIF5 0x0314
897#define MUX_ENABLE_MIF6 0x0318
898#define MUX_ENABLE_MIF7 0x031c
899#define MUX_STAT_MIF0 0x0400
900#define MUX_STAT_MIF1 0x0404
901#define MUX_STAT_MIF2 0x0408
902#define MUX_STAT_MIF3 0x040c
903#define MUX_STAT_MIF4 0x0410
904#define MUX_STAT_MIF5 0x0414
905#define MUX_STAT_MIF6 0x0418
906#define MUX_STAT_MIF7 0x041c
907#define DIV_MIF1 0x0604
908#define DIV_MIF2 0x0608
909#define DIV_MIF3 0x060c
910#define DIV_MIF4 0x0610
911#define DIV_MIF5 0x0614
912#define DIV_MIF_PLL_FREQ_DET 0x0618
913#define DIV_STAT_MIF1 0x0704
914#define DIV_STAT_MIF2 0x0708
915#define DIV_STAT_MIF3 0x070c
916#define DIV_STAT_MIF4 0x0710
917#define DIV_STAT_MIF5 0x0714
918#define DIV_STAT_MIF_PLL_FREQ_DET 0x0718
919#define ENABLE_ACLK_MIF0 0x0800
920#define ENABLE_ACLK_MIF1 0x0804
921#define ENABLE_ACLK_MIF2 0x0808
922#define ENABLE_ACLK_MIF3 0x080c
923#define ENABLE_PCLK_MIF 0x0900
924#define ENABLE_PCLK_MIF_SECURE_DREX0_TZ 0x0904
925#define ENABLE_PCLK_MIF_SECURE_DREX1_TZ 0x0908
926#define ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT 0x090c
927#define ENABLE_PCLK_MIF_SECURE_RTC 0x0910
928#define ENABLE_SCLK_MIF 0x0a00
929#define ENABLE_IP_MIF0 0x0b00
930#define ENABLE_IP_MIF1 0x0b04
931#define ENABLE_IP_MIF2 0x0b08
932#define ENABLE_IP_MIF3 0x0b0c
933#define ENABLE_IP_MIF_SECURE_DREX0_TZ 0x0b10
934#define ENABLE_IP_MIF_SECURE_DREX1_TZ 0x0b14
935#define ENABLE_IP_MIF_SECURE_MONOTONIC_CNT 0x0b18
936#define ENABLE_IP_MIF_SECURE_RTC 0x0b1c
937#define CLKOUT_CMU_MIF 0x0c00
938#define CLKOUT_CMU_MIF_DIV_STAT 0x0c04
939#define DREX_FREQ_CTRL0 0x1000
940#define DREX_FREQ_CTRL1 0x1004
941#define PAUSE 0x1008
942#define DDRPHY_LOCK_CTRL 0x100c
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900943
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200944static const unsigned long mif_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900945 MEM0_PLL_LOCK,
946 MEM1_PLL_LOCK,
947 BUS_PLL_LOCK,
948 MFC_PLL_LOCK,
949 MEM0_PLL_CON0,
950 MEM0_PLL_CON1,
951 MEM0_PLL_FREQ_DET,
952 MEM1_PLL_CON0,
953 MEM1_PLL_CON1,
954 MEM1_PLL_FREQ_DET,
955 BUS_PLL_CON0,
956 BUS_PLL_CON1,
957 BUS_PLL_FREQ_DET,
958 MFC_PLL_CON0,
959 MFC_PLL_CON1,
960 MFC_PLL_FREQ_DET,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900961 MUX_SEL_MIF0,
962 MUX_SEL_MIF1,
963 MUX_SEL_MIF2,
964 MUX_SEL_MIF3,
965 MUX_SEL_MIF4,
966 MUX_SEL_MIF5,
967 MUX_SEL_MIF6,
968 MUX_SEL_MIF7,
969 MUX_ENABLE_MIF0,
970 MUX_ENABLE_MIF1,
971 MUX_ENABLE_MIF2,
972 MUX_ENABLE_MIF3,
973 MUX_ENABLE_MIF4,
974 MUX_ENABLE_MIF5,
975 MUX_ENABLE_MIF6,
976 MUX_ENABLE_MIF7,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900977 DIV_MIF1,
978 DIV_MIF2,
979 DIV_MIF3,
980 DIV_MIF4,
981 DIV_MIF5,
982 DIV_MIF_PLL_FREQ_DET,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900983 ENABLE_ACLK_MIF0,
984 ENABLE_ACLK_MIF1,
985 ENABLE_ACLK_MIF2,
986 ENABLE_ACLK_MIF3,
987 ENABLE_PCLK_MIF,
988 ENABLE_PCLK_MIF_SECURE_DREX0_TZ,
989 ENABLE_PCLK_MIF_SECURE_DREX1_TZ,
990 ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT,
991 ENABLE_PCLK_MIF_SECURE_RTC,
992 ENABLE_SCLK_MIF,
993 ENABLE_IP_MIF0,
994 ENABLE_IP_MIF1,
995 ENABLE_IP_MIF2,
996 ENABLE_IP_MIF3,
997 ENABLE_IP_MIF_SECURE_DREX0_TZ,
998 ENABLE_IP_MIF_SECURE_DREX1_TZ,
999 ENABLE_IP_MIF_SECURE_MONOTONIC_CNT,
1000 ENABLE_IP_MIF_SECURE_RTC,
1001 CLKOUT_CMU_MIF,
1002 CLKOUT_CMU_MIF_DIV_STAT,
1003 DREX_FREQ_CTRL0,
1004 DREX_FREQ_CTRL1,
1005 PAUSE,
1006 DDRPHY_LOCK_CTRL,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001007};
1008
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001009static const struct samsung_pll_clock mif_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001010 PLL(pll_35xx, CLK_FOUT_MEM0_PLL, "fout_mem0_pll", "oscclk",
1011 MEM0_PLL_LOCK, MEM0_PLL_CON0, exynos5443_pll_rates),
1012 PLL(pll_35xx, CLK_FOUT_MEM1_PLL, "fout_mem1_pll", "oscclk",
1013 MEM1_PLL_LOCK, MEM1_PLL_CON0, exynos5443_pll_rates),
1014 PLL(pll_35xx, CLK_FOUT_BUS_PLL, "fout_bus_pll", "oscclk",
1015 BUS_PLL_LOCK, BUS_PLL_CON0, exynos5443_pll_rates),
1016 PLL(pll_35xx, CLK_FOUT_MFC_PLL, "fout_mfc_pll", "oscclk",
1017 MFC_PLL_LOCK, MFC_PLL_CON0, exynos5443_pll_rates),
1018};
1019
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001020/* list of all parent clock list */
1021PNAME(mout_mfc_pll_div2_p) = { "mout_mfc_pll", "dout_mfc_pll", };
1022PNAME(mout_bus_pll_div2_p) = { "mout_bus_pll", "dout_bus_pll", };
1023PNAME(mout_mem1_pll_div2_p) = { "mout_mem1_pll", "dout_mem1_pll", };
1024PNAME(mout_mem0_pll_div2_p) = { "mout_mem0_pll", "dout_mem0_pll", };
1025PNAME(mout_mfc_pll_p) = { "oscclk", "fout_mfc_pll", };
1026PNAME(mout_bus_pll_p) = { "oscclk", "fout_bus_pll", };
1027PNAME(mout_mem1_pll_p) = { "oscclk", "fout_mem1_pll", };
1028PNAME(mout_mem0_pll_p) = { "oscclk", "fout_mem0_pll", };
1029
1030PNAME(mout_clk2x_phy_c_p) = { "mout_mem0_pll_div2", "mout_clkm_phy_b", };
1031PNAME(mout_clk2x_phy_b_p) = { "mout_bus_pll_div2", "mout_clkm_phy_a", };
1032PNAME(mout_clk2x_phy_a_p) = { "mout_bus_pll_div2", "mout_mfc_pll_div2", };
1033PNAME(mout_clkm_phy_b_p) = { "mout_mem1_pll_div2", "mout_clkm_phy_a", };
1034
1035PNAME(mout_aclk_mifnm_200_p) = { "mout_mem0_pll_div2", "div_mif_pre", };
1036PNAME(mout_aclk_mifnm_400_p) = { "mout_mem1_pll_div2", "mout_bus_pll_div2",};
1037
1038PNAME(mout_aclk_disp_333_b_p) = { "mout_aclk_disp_333_a",
1039 "mout_bus_pll_div2", };
1040PNAME(mout_aclk_disp_333_a_p) = { "mout_mfc_pll_div2", "sclk_mphy_pll", };
1041
1042PNAME(mout_sclk_decon_vclk_c_p) = { "mout_sclk_decon_vclk_b",
1043 "sclk_mphy_pll", };
1044PNAME(mout_sclk_decon_vclk_b_p) = { "mout_sclk_decon_vclk_a",
1045 "mout_mfc_pll_div2", };
1046PNAME(mout_sclk_decon_p) = { "oscclk", "mout_bus_pll_div2", };
1047PNAME(mout_sclk_decon_eclk_c_p) = { "mout_sclk_decon_eclk_b",
1048 "sclk_mphy_pll", };
1049PNAME(mout_sclk_decon_eclk_b_p) = { "mout_sclk_decon_eclk_a",
1050 "mout_mfc_pll_div2", };
1051
1052PNAME(mout_sclk_decon_tv_eclk_c_p) = { "mout_sclk_decon_tv_eclk_b",
1053 "sclk_mphy_pll", };
1054PNAME(mout_sclk_decon_tv_eclk_b_p) = { "mout_sclk_decon_tv_eclk_a",
1055 "mout_mfc_pll_div2", };
1056PNAME(mout_sclk_dsd_c_p) = { "mout_sclk_dsd_b", "mout_bus_pll_div2", };
1057PNAME(mout_sclk_dsd_b_p) = { "mout_sclk_dsd_a", "sclk_mphy_pll", };
1058PNAME(mout_sclk_dsd_a_p) = { "oscclk", "mout_mfc_pll_div2", };
1059
1060PNAME(mout_sclk_dsim0_c_p) = { "mout_sclk_dsim0_b", "sclk_mphy_pll", };
1061PNAME(mout_sclk_dsim0_b_p) = { "mout_sclk_dsim0_a", "mout_mfc_pll_div2" };
1062
1063PNAME(mout_sclk_decon_tv_vclk_c_p) = { "mout_sclk_decon_tv_vclk_b",
1064 "sclk_mphy_pll", };
1065PNAME(mout_sclk_decon_tv_vclk_b_p) = { "mout_sclk_decon_tv_vclk_a",
1066 "mout_mfc_pll_div2", };
1067PNAME(mout_sclk_dsim1_c_p) = { "mout_sclk_dsim1_b", "sclk_mphy_pll", };
1068PNAME(mout_sclk_dsim1_b_p) = { "mout_sclk_dsim1_a", "mout_mfc_pll_div2",};
1069
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001070static const struct samsung_fixed_factor_clock mif_fixed_factor_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001071 /* dout_{mfc|bus|mem1|mem0}_pll is half fixed rate from parent mux */
1072 FFACTOR(CLK_DOUT_MFC_PLL, "dout_mfc_pll", "mout_mfc_pll", 1, 1, 0),
1073 FFACTOR(CLK_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll", 1, 1, 0),
1074 FFACTOR(CLK_DOUT_MEM1_PLL, "dout_mem1_pll", "mout_mem1_pll", 1, 1, 0),
1075 FFACTOR(CLK_DOUT_MEM0_PLL, "dout_mem0_pll", "mout_mem0_pll", 1, 1, 0),
1076};
1077
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001078static const struct samsung_mux_clock mif_mux_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001079 /* MUX_SEL_MIF0 */
1080 MUX(CLK_MOUT_MFC_PLL_DIV2, "mout_mfc_pll_div2", mout_mfc_pll_div2_p,
1081 MUX_SEL_MIF0, 28, 1),
1082 MUX(CLK_MOUT_BUS_PLL_DIV2, "mout_bus_pll_div2", mout_bus_pll_div2_p,
1083 MUX_SEL_MIF0, 24, 1),
1084 MUX(CLK_MOUT_MEM1_PLL_DIV2, "mout_mem1_pll_div2", mout_mem1_pll_div2_p,
1085 MUX_SEL_MIF0, 20, 1),
1086 MUX(CLK_MOUT_MEM0_PLL_DIV2, "mout_mem0_pll_div2", mout_mem0_pll_div2_p,
1087 MUX_SEL_MIF0, 16, 1),
1088 MUX(CLK_MOUT_MFC_PLL, "mout_mfc_pll", mout_mfc_pll_p, MUX_SEL_MIF0,
1089 12, 1),
1090 MUX(CLK_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p, MUX_SEL_MIF0,
1091 8, 1),
1092 MUX(CLK_MOUT_MEM1_PLL, "mout_mem1_pll", mout_mem1_pll_p, MUX_SEL_MIF0,
1093 4, 1),
1094 MUX(CLK_MOUT_MEM0_PLL, "mout_mem0_pll", mout_mem0_pll_p, MUX_SEL_MIF0,
1095 0, 1),
1096
1097 /* MUX_SEL_MIF1 */
1098 MUX(CLK_MOUT_CLK2X_PHY_C, "mout_clk2x_phy_c", mout_clk2x_phy_c_p,
1099 MUX_SEL_MIF1, 24, 1),
1100 MUX(CLK_MOUT_CLK2X_PHY_B, "mout_clk2x_phy_b", mout_clk2x_phy_b_p,
1101 MUX_SEL_MIF1, 20, 1),
1102 MUX(CLK_MOUT_CLK2X_PHY_A, "mout_clk2x_phy_a", mout_clk2x_phy_a_p,
1103 MUX_SEL_MIF1, 16, 1),
1104 MUX(CLK_MOUT_CLKM_PHY_C, "mout_clkm_phy_c", mout_clk2x_phy_c_p,
1105 MUX_SEL_MIF1, 12, 1),
1106 MUX(CLK_MOUT_CLKM_PHY_B, "mout_clkm_phy_b", mout_clkm_phy_b_p,
1107 MUX_SEL_MIF1, 8, 1),
1108 MUX(CLK_MOUT_CLKM_PHY_A, "mout_clkm_phy_a", mout_clk2x_phy_a_p,
1109 MUX_SEL_MIF1, 4, 1),
1110
1111 /* MUX_SEL_MIF2 */
1112 MUX(CLK_MOUT_ACLK_MIFNM_200, "mout_aclk_mifnm_200",
1113 mout_aclk_mifnm_200_p, MUX_SEL_MIF2, 8, 1),
1114 MUX(CLK_MOUT_ACLK_MIFNM_400, "mout_aclk_mifnm_400",
1115 mout_aclk_mifnm_400_p, MUX_SEL_MIF2, 0, 1),
1116
1117 /* MUX_SEL_MIF3 */
1118 MUX(CLK_MOUT_ACLK_DISP_333_B, "mout_aclk_disp_333_b",
1119 mout_aclk_disp_333_b_p, MUX_SEL_MIF3, 4, 1),
1120 MUX(CLK_MOUT_ACLK_DISP_333_A, "mout_aclk_disp_333_a",
1121 mout_aclk_disp_333_a_p, MUX_SEL_MIF3, 0, 1),
1122
1123 /* MUX_SEL_MIF4 */
1124 MUX(CLK_MOUT_SCLK_DECON_VCLK_C, "mout_sclk_decon_vclk_c",
1125 mout_sclk_decon_vclk_c_p, MUX_SEL_MIF4, 24, 1),
1126 MUX(CLK_MOUT_SCLK_DECON_VCLK_B, "mout_sclk_decon_vclk_b",
1127 mout_sclk_decon_vclk_b_p, MUX_SEL_MIF4, 20, 1),
1128 MUX(CLK_MOUT_SCLK_DECON_VCLK_A, "mout_sclk_decon_vclk_a",
1129 mout_sclk_decon_p, MUX_SEL_MIF4, 16, 1),
1130 MUX(CLK_MOUT_SCLK_DECON_ECLK_C, "mout_sclk_decon_eclk_c",
1131 mout_sclk_decon_eclk_c_p, MUX_SEL_MIF4, 8, 1),
1132 MUX(CLK_MOUT_SCLK_DECON_ECLK_B, "mout_sclk_decon_eclk_b",
1133 mout_sclk_decon_eclk_b_p, MUX_SEL_MIF4, 4, 1),
1134 MUX(CLK_MOUT_SCLK_DECON_ECLK_A, "mout_sclk_decon_eclk_a",
1135 mout_sclk_decon_p, MUX_SEL_MIF4, 0, 1),
1136
1137 /* MUX_SEL_MIF5 */
1138 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_C, "mout_sclk_decon_tv_eclk_c",
1139 mout_sclk_decon_tv_eclk_c_p, MUX_SEL_MIF5, 24, 1),
1140 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_B, "mout_sclk_decon_tv_eclk_b",
1141 mout_sclk_decon_tv_eclk_b_p, MUX_SEL_MIF5, 20, 1),
1142 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_A, "mout_sclk_decon_tv_eclk_a",
1143 mout_sclk_decon_p, MUX_SEL_MIF5, 16, 1),
1144 MUX(CLK_MOUT_SCLK_DSD_C, "mout_sclk_dsd_c", mout_sclk_dsd_c_p,
1145 MUX_SEL_MIF5, 8, 1),
1146 MUX(CLK_MOUT_SCLK_DSD_B, "mout_sclk_dsd_b", mout_sclk_dsd_b_p,
1147 MUX_SEL_MIF5, 4, 1),
1148 MUX(CLK_MOUT_SCLK_DSD_A, "mout_sclk_dsd_a", mout_sclk_dsd_a_p,
1149 MUX_SEL_MIF5, 0, 1),
1150
1151 /* MUX_SEL_MIF6 */
1152 MUX(CLK_MOUT_SCLK_DSIM0_C, "mout_sclk_dsim0_c", mout_sclk_dsim0_c_p,
1153 MUX_SEL_MIF6, 8, 1),
1154 MUX(CLK_MOUT_SCLK_DSIM0_B, "mout_sclk_dsim0_b", mout_sclk_dsim0_b_p,
1155 MUX_SEL_MIF6, 4, 1),
1156 MUX(CLK_MOUT_SCLK_DSIM0_A, "mout_sclk_dsim0_a", mout_sclk_decon_p,
1157 MUX_SEL_MIF6, 0, 1),
1158
1159 /* MUX_SEL_MIF7 */
1160 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C, "mout_sclk_decon_tv_vclk_c",
1161 mout_sclk_decon_tv_vclk_c_p, MUX_SEL_MIF7, 24, 1),
1162 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B, "mout_sclk_decon_tv_vclk_b",
1163 mout_sclk_decon_tv_vclk_b_p, MUX_SEL_MIF7, 20, 1),
1164 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A, "mout_sclk_decon_tv_vclk_a",
1165 mout_sclk_decon_p, MUX_SEL_MIF7, 16, 1),
1166 MUX(CLK_MOUT_SCLK_DSIM1_C, "mout_sclk_dsim1_c", mout_sclk_dsim1_c_p,
1167 MUX_SEL_MIF7, 8, 1),
1168 MUX(CLK_MOUT_SCLK_DSIM1_B, "mout_sclk_dsim1_b", mout_sclk_dsim1_b_p,
1169 MUX_SEL_MIF7, 4, 1),
1170 MUX(CLK_MOUT_SCLK_DSIM1_A, "mout_sclk_dsim1_a", mout_sclk_decon_p,
1171 MUX_SEL_MIF7, 0, 1),
1172};
1173
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001174static const struct samsung_div_clock mif_div_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001175 /* DIV_MIF1 */
1176 DIV(CLK_DIV_SCLK_HPM_MIF, "div_sclk_hpm_mif", "div_clk2x_phy",
1177 DIV_MIF1, 16, 2),
1178 DIV(CLK_DIV_ACLK_DREX1, "div_aclk_drex1", "div_clk2x_phy", DIV_MIF1,
1179 12, 2),
1180 DIV(CLK_DIV_ACLK_DREX0, "div_aclk_drex0", "div_clk2x_phy", DIV_MIF1,
1181 8, 2),
1182 DIV(CLK_DIV_CLK2XPHY, "div_clk2x_phy", "mout_clk2x_phy_c", DIV_MIF1,
1183 4, 4),
1184
1185 /* DIV_MIF2 */
1186 DIV(CLK_DIV_ACLK_MIF_266, "div_aclk_mif_266", "mout_bus_pll_div2",
1187 DIV_MIF2, 20, 3),
1188 DIV(CLK_DIV_ACLK_MIFND_133, "div_aclk_mifnd_133", "div_mif_pre",
1189 DIV_MIF2, 16, 4),
1190 DIV(CLK_DIV_ACLK_MIF_133, "div_aclk_mif_133", "div_mif_pre",
1191 DIV_MIF2, 12, 4),
1192 DIV(CLK_DIV_ACLK_MIFNM_200, "div_aclk_mifnm_200",
1193 "mout_aclk_mifnm_200", DIV_MIF2, 8, 3),
1194 DIV(CLK_DIV_ACLK_MIF_200, "div_aclk_mif_200", "div_aclk_mif_400",
1195 DIV_MIF2, 4, 2),
1196 DIV(CLK_DIV_ACLK_MIF_400, "div_aclk_mif_400", "mout_aclk_mifnm_400",
1197 DIV_MIF2, 0, 3),
1198
1199 /* DIV_MIF3 */
1200 DIV(CLK_DIV_ACLK_BUS2_400, "div_aclk_bus2_400", "div_mif_pre",
1201 DIV_MIF3, 16, 4),
1202 DIV(CLK_DIV_ACLK_DISP_333, "div_aclk_disp_333", "mout_aclk_disp_333_b",
1203 DIV_MIF3, 4, 3),
1204 DIV(CLK_DIV_ACLK_CPIF_200, "div_aclk_cpif_200", "mout_aclk_mifnm_200",
1205 DIV_MIF3, 0, 3),
1206
1207 /* DIV_MIF4 */
1208 DIV(CLK_DIV_SCLK_DSIM1, "div_sclk_dsim1", "mout_sclk_dsim1_c",
1209 DIV_MIF4, 24, 4),
1210 DIV(CLK_DIV_SCLK_DECON_TV_VCLK, "div_sclk_decon_tv_vclk",
1211 "mout_sclk_decon_tv_vclk_c", DIV_MIF4, 20, 4),
1212 DIV(CLK_DIV_SCLK_DSIM0, "div_sclk_dsim0", "mout_sclk_dsim0_c",
1213 DIV_MIF4, 16, 4),
1214 DIV(CLK_DIV_SCLK_DSD, "div_sclk_dsd", "mout_sclk_dsd_c",
1215 DIV_MIF4, 12, 4),
1216 DIV(CLK_DIV_SCLK_DECON_TV_ECLK, "div_sclk_decon_tv_eclk",
1217 "mout_sclk_decon_tv_eclk_c", DIV_MIF4, 8, 4),
1218 DIV(CLK_DIV_SCLK_DECON_VCLK, "div_sclk_decon_vclk",
1219 "mout_sclk_decon_vclk_c", DIV_MIF4, 4, 4),
1220 DIV(CLK_DIV_SCLK_DECON_ECLK, "div_sclk_decon_eclk",
1221 "mout_sclk_decon_eclk_c", DIV_MIF4, 0, 4),
1222
1223 /* DIV_MIF5 */
1224 DIV(CLK_DIV_MIF_PRE, "div_mif_pre", "mout_bus_pll_div2", DIV_MIF5,
1225 0, 3),
1226};
1227
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001228static const struct samsung_gate_clock mif_gate_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001229 /* ENABLE_ACLK_MIF0 */
1230 GATE(CLK_CLK2X_PHY1, "clk2k_phy1", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1231 19, CLK_IGNORE_UNUSED, 0),
1232 GATE(CLK_CLK2X_PHY0, "clk2x_phy0", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1233 18, CLK_IGNORE_UNUSED, 0),
1234 GATE(CLK_CLKM_PHY1, "clkm_phy1", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1235 17, CLK_IGNORE_UNUSED, 0),
1236 GATE(CLK_CLKM_PHY0, "clkm_phy0", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1237 16, CLK_IGNORE_UNUSED, 0),
1238 GATE(CLK_RCLK_DREX1, "rclk_drex1", "oscclk", ENABLE_ACLK_MIF0,
1239 15, CLK_IGNORE_UNUSED, 0),
1240 GATE(CLK_RCLK_DREX0, "rclk_drex0", "oscclk", ENABLE_ACLK_MIF0,
1241 14, CLK_IGNORE_UNUSED, 0),
1242 GATE(CLK_ACLK_DREX1_TZ, "aclk_drex1_tz", "div_aclk_drex1",
1243 ENABLE_ACLK_MIF0, 13, CLK_IGNORE_UNUSED, 0),
1244 GATE(CLK_ACLK_DREX0_TZ, "aclk_drex0_tz", "div_aclk_drex0",
1245 ENABLE_ACLK_MIF0, 12, CLK_IGNORE_UNUSED, 0),
1246 GATE(CLK_ACLK_DREX1_PEREV, "aclk_drex1_perev", "div_aclk_drex1",
1247 ENABLE_ACLK_MIF0, 11, CLK_IGNORE_UNUSED, 0),
1248 GATE(CLK_ACLK_DREX0_PEREV, "aclk_drex0_perev", "div_aclk_drex0",
1249 ENABLE_ACLK_MIF0, 10, CLK_IGNORE_UNUSED, 0),
1250 GATE(CLK_ACLK_DREX1_MEMIF, "aclk_drex1_memif", "div_aclk_drex1",
1251 ENABLE_ACLK_MIF0, 9, CLK_IGNORE_UNUSED, 0),
1252 GATE(CLK_ACLK_DREX0_MEMIF, "aclk_drex0_memif", "div_aclk_drex0",
1253 ENABLE_ACLK_MIF0, 8, CLK_IGNORE_UNUSED, 0),
1254 GATE(CLK_ACLK_DREX1_SCH, "aclk_drex1_sch", "div_aclk_drex1",
1255 ENABLE_ACLK_MIF0, 7, CLK_IGNORE_UNUSED, 0),
1256 GATE(CLK_ACLK_DREX0_SCH, "aclk_drex0_sch", "div_aclk_drex0",
1257 ENABLE_ACLK_MIF0, 6, CLK_IGNORE_UNUSED, 0),
1258 GATE(CLK_ACLK_DREX1_BUSIF, "aclk_drex1_busif", "div_aclk_drex1",
1259 ENABLE_ACLK_MIF0, 5, CLK_IGNORE_UNUSED, 0),
1260 GATE(CLK_ACLK_DREX0_BUSIF, "aclk_drex0_busif", "div_aclk_drex0",
1261 ENABLE_ACLK_MIF0, 4, CLK_IGNORE_UNUSED, 0),
1262 GATE(CLK_ACLK_DREX1_BUSIF_RD, "aclk_drex1_busif_rd", "div_aclk_drex1",
1263 ENABLE_ACLK_MIF0, 3, CLK_IGNORE_UNUSED, 0),
1264 GATE(CLK_ACLK_DREX0_BUSIF_RD, "aclk_drex0_busif_rd", "div_aclk_drex0",
1265 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1266 GATE(CLK_ACLK_DREX1, "aclk_drex1", "div_aclk_drex1",
1267 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1268 GATE(CLK_ACLK_DREX0, "aclk_drex0", "div_aclk_drex0",
1269 ENABLE_ACLK_MIF0, 1, CLK_IGNORE_UNUSED, 0),
1270
1271 /* ENABLE_ACLK_MIF1 */
1272 GATE(CLK_ACLK_ASYNCAXIS_MIF_IMEM, "aclk_asyncaxis_mif_imem",
1273 "div_aclk_mif_200", ENABLE_ACLK_MIF1, 28,
1274 CLK_IGNORE_UNUSED, 0),
1275 GATE(CLK_ACLK_ASYNCAXIS_NOC_P_CCI, "aclk_asyncaxis_noc_p_cci",
1276 "div_aclk_mif_200", ENABLE_ACLK_MIF1,
1277 27, CLK_IGNORE_UNUSED, 0),
1278 GATE(CLK_ACLK_ASYNCAXIM_NOC_P_CCI, "aclk_asyncaxim_noc_p_cci",
1279 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1280 26, CLK_IGNORE_UNUSED, 0),
1281 GATE(CLK_ACLK_ASYNCAXIS_CP1, "aclk_asyncaxis_cp1",
1282 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1283 25, CLK_IGNORE_UNUSED, 0),
1284 GATE(CLK_ACLK_ASYNCAXIM_CP1, "aclk_asyncaxim_cp1",
1285 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1286 24, CLK_IGNORE_UNUSED, 0),
1287 GATE(CLK_ACLK_ASYNCAXIS_CP0, "aclk_asyncaxis_cp0",
1288 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1289 23, CLK_IGNORE_UNUSED, 0),
1290 GATE(CLK_ACLK_ASYNCAXIM_CP0, "aclk_asyncaxim_cp0",
1291 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1292 22, CLK_IGNORE_UNUSED, 0),
1293 GATE(CLK_ACLK_ASYNCAXIS_DREX1_3, "aclk_asyncaxis_drex1_3",
1294 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1295 21, CLK_IGNORE_UNUSED, 0),
1296 GATE(CLK_ACLK_ASYNCAXIM_DREX1_3, "aclk_asyncaxim_drex1_3",
1297 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1298 20, CLK_IGNORE_UNUSED, 0),
1299 GATE(CLK_ACLK_ASYNCAXIS_DREX1_1, "aclk_asyncaxis_drex1_1",
1300 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1301 19, CLK_IGNORE_UNUSED, 0),
1302 GATE(CLK_ACLK_ASYNCAXIM_DREX1_1, "aclk_asyncaxim_drex1_1",
1303 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1304 18, CLK_IGNORE_UNUSED, 0),
1305 GATE(CLK_ACLK_ASYNCAXIS_DREX1_0, "aclk_asyncaxis_drex1_0",
1306 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1307 17, CLK_IGNORE_UNUSED, 0),
1308 GATE(CLK_ACLK_ASYNCAXIM_DREX1_0, "aclk_asyncaxim_drex1_0",
1309 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1310 16, CLK_IGNORE_UNUSED, 0),
1311 GATE(CLK_ACLK_ASYNCAXIS_DREX0_3, "aclk_asyncaxis_drex0_3",
1312 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1313 15, CLK_IGNORE_UNUSED, 0),
1314 GATE(CLK_ACLK_ASYNCAXIM_DREX0_3, "aclk_asyncaxim_drex0_3",
1315 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1316 14, CLK_IGNORE_UNUSED, 0),
1317 GATE(CLK_ACLK_ASYNCAXIS_DREX0_1, "aclk_asyncaxis_drex0_1",
1318 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1319 13, CLK_IGNORE_UNUSED, 0),
1320 GATE(CLK_ACLK_ASYNCAXIM_DREX0_1, "aclk_asyncaxim_drex0_1",
1321 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1322 12, CLK_IGNORE_UNUSED, 0),
1323 GATE(CLK_ACLK_ASYNCAXIS_DREX0_0, "aclk_asyncaxis_drex0_0",
1324 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1325 11, CLK_IGNORE_UNUSED, 0),
1326 GATE(CLK_ACLK_ASYNCAXIM_DREX0_0, "aclk_asyncaxim_drex0_0",
1327 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1328 10, CLK_IGNORE_UNUSED, 0),
1329 GATE(CLK_ACLK_AHB2APB_MIF2P, "aclk_ahb2apb_mif2p", "div_aclk_mif_133",
1330 ENABLE_ACLK_MIF1, 9, CLK_IGNORE_UNUSED, 0),
1331 GATE(CLK_ACLK_AHB2APB_MIF1P, "aclk_ahb2apb_mif1p", "div_aclk_mif_133",
1332 ENABLE_ACLK_MIF1, 8, CLK_IGNORE_UNUSED, 0),
1333 GATE(CLK_ACLK_AHB2APB_MIF0P, "aclk_ahb2apb_mif0p", "div_aclk_mif_133",
1334 ENABLE_ACLK_MIF1, 7, CLK_IGNORE_UNUSED, 0),
1335 GATE(CLK_ACLK_IXIU_CCI, "aclk_ixiu_cci", "div_aclk_mif_400",
1336 ENABLE_ACLK_MIF1, 6, CLK_IGNORE_UNUSED, 0),
1337 GATE(CLK_ACLK_XIU_MIFSFRX, "aclk_xiu_mifsfrx", "div_aclk_mif_200",
1338 ENABLE_ACLK_MIF1, 5, CLK_IGNORE_UNUSED, 0),
1339 GATE(CLK_ACLK_MIFNP_133, "aclk_mifnp_133", "div_aclk_mif_133",
1340 ENABLE_ACLK_MIF1, 4, CLK_IGNORE_UNUSED, 0),
1341 GATE(CLK_ACLK_MIFNM_200, "aclk_mifnm_200", "div_aclk_mifnm_200",
1342 ENABLE_ACLK_MIF1, 3, CLK_IGNORE_UNUSED, 0),
1343 GATE(CLK_ACLK_MIFND_133, "aclk_mifnd_133", "div_aclk_mifnd_133",
1344 ENABLE_ACLK_MIF1, 2, CLK_IGNORE_UNUSED, 0),
1345 GATE(CLK_ACLK_MIFND_400, "aclk_mifnd_400", "div_aclk_mif_400",
1346 ENABLE_ACLK_MIF1, 1, CLK_IGNORE_UNUSED, 0),
1347 GATE(CLK_ACLK_CCI, "aclk_cci", "div_aclk_mif_400", ENABLE_ACLK_MIF1,
1348 0, CLK_IGNORE_UNUSED, 0),
1349
1350 /* ENABLE_ACLK_MIF2 */
1351 GATE(CLK_ACLK_MIFND_266, "aclk_mifnd_266", "div_aclk_mif_266",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001352 ENABLE_ACLK_MIF2, 20, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001353 GATE(CLK_ACLK_PPMU_DREX1S3, "aclk_ppmu_drex1s3", "div_aclk_drex1",
1354 ENABLE_ACLK_MIF2, 17, CLK_IGNORE_UNUSED, 0),
1355 GATE(CLK_ACLK_PPMU_DREX1S1, "aclk_ppmu_drex1s1", "div_aclk_drex1",
1356 ENABLE_ACLK_MIF2, 16, CLK_IGNORE_UNUSED, 0),
1357 GATE(CLK_ACLK_PPMU_DREX1S0, "aclk_ppmu_drex1s0", "div_aclk_drex1",
1358 ENABLE_ACLK_MIF2, 15, CLK_IGNORE_UNUSED, 0),
1359 GATE(CLK_ACLK_PPMU_DREX0S3, "aclk_ppmu_drex0s3", "div_aclk_drex0",
1360 ENABLE_ACLK_MIF2, 14, CLK_IGNORE_UNUSED, 0),
1361 GATE(CLK_ACLK_PPMU_DREX0S1, "aclk_ppmu_drex0s1", "div_aclk_drex0",
1362 ENABLE_ACLK_MIF2, 13, CLK_IGNORE_UNUSED, 0),
1363 GATE(CLK_ACLK_PPMU_DREX0S0, "aclk_ppmu_drex0s0", "div_aclk_drex0",
1364 ENABLE_ACLK_MIF2, 12, CLK_IGNORE_UNUSED, 0),
1365 GATE(CLK_ACLK_AXIDS_CCI_MIFSFRX, "aclk_axids_cci_mifsfrx",
1366 "div_aclk_mif_200", ENABLE_ACLK_MIF2, 7,
1367 CLK_IGNORE_UNUSED, 0),
1368 GATE(CLK_ACLK_AXISYNCDNS_CCI, "aclk_axisyncdns_cci",
1369 "div_aclk_mif_400", ENABLE_ACLK_MIF2,
1370 5, CLK_IGNORE_UNUSED, 0),
1371 GATE(CLK_ACLK_AXISYNCDN_CCI, "aclk_axisyncdn_cci", "div_aclk_mif_400",
1372 ENABLE_ACLK_MIF2, 4, CLK_IGNORE_UNUSED, 0),
1373 GATE(CLK_ACLK_AXISYNCDN_NOC_D, "aclk_axisyncdn_noc_d",
1374 "div_aclk_mif_200", ENABLE_ACLK_MIF2,
1375 3, CLK_IGNORE_UNUSED, 0),
1376 GATE(CLK_ACLK_ASYNCAPBS_MIF_CSSYS, "aclk_asyncapbs_mif_cssys",
1377 "div_aclk_mifnd_133", ENABLE_ACLK_MIF2, 0, 0, 0),
1378
1379 /* ENABLE_ACLK_MIF3 */
1380 GATE(CLK_ACLK_BUS2_400, "aclk_bus2_400", "div_aclk_bus2_400",
1381 ENABLE_ACLK_MIF3, 4,
1382 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1383 GATE(CLK_ACLK_DISP_333, "aclk_disp_333", "div_aclk_disp_333",
1384 ENABLE_ACLK_MIF3, 1,
1385 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1386 GATE(CLK_ACLK_CPIF_200, "aclk_cpif_200", "div_aclk_cpif_200",
1387 ENABLE_ACLK_MIF3, 0,
1388 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1389
1390 /* ENABLE_PCLK_MIF */
1391 GATE(CLK_PCLK_PPMU_DREX1S3, "pclk_ppmu_drex1s3", "div_aclk_drex1",
1392 ENABLE_PCLK_MIF, 29, CLK_IGNORE_UNUSED, 0),
1393 GATE(CLK_PCLK_PPMU_DREX1S1, "pclk_ppmu_drex1s1", "div_aclk_drex1",
1394 ENABLE_PCLK_MIF, 28, CLK_IGNORE_UNUSED, 0),
1395 GATE(CLK_PCLK_PPMU_DREX1S0, "pclk_ppmu_drex1s0", "div_aclk_drex1",
1396 ENABLE_PCLK_MIF, 27, CLK_IGNORE_UNUSED, 0),
1397 GATE(CLK_PCLK_PPMU_DREX0S3, "pclk_ppmu_drex0s3", "div_aclk_drex0",
1398 ENABLE_PCLK_MIF, 26, CLK_IGNORE_UNUSED, 0),
1399 GATE(CLK_PCLK_PPMU_DREX0S1, "pclk_ppmu_drex0s1", "div_aclk_drex0",
1400 ENABLE_PCLK_MIF, 25, CLK_IGNORE_UNUSED, 0),
1401 GATE(CLK_PCLK_PPMU_DREX0S0, "pclk_ppmu_drex0s0", "div_aclk_drex0",
1402 ENABLE_PCLK_MIF, 24, CLK_IGNORE_UNUSED, 0),
1403 GATE(CLK_PCLK_ASYNCAXI_NOC_P_CCI, "pclk_asyncaxi_noc_p_cci",
1404 "div_aclk_mif_133", ENABLE_PCLK_MIF, 21,
1405 CLK_IGNORE_UNUSED, 0),
1406 GATE(CLK_PCLK_ASYNCAXI_CP1, "pclk_asyncaxi_cp1", "div_aclk_mif_133",
1407 ENABLE_PCLK_MIF, 19, 0, 0),
1408 GATE(CLK_PCLK_ASYNCAXI_CP0, "pclk_asyncaxi_cp0", "div_aclk_mif_133",
1409 ENABLE_PCLK_MIF, 18, 0, 0),
1410 GATE(CLK_PCLK_ASYNCAXI_DREX1_3, "pclk_asyncaxi_drex1_3",
1411 "div_aclk_mif_133", ENABLE_PCLK_MIF, 17, 0, 0),
1412 GATE(CLK_PCLK_ASYNCAXI_DREX1_1, "pclk_asyncaxi_drex1_1",
1413 "div_aclk_mif_133", ENABLE_PCLK_MIF, 16, 0, 0),
1414 GATE(CLK_PCLK_ASYNCAXI_DREX1_0, "pclk_asyncaxi_drex1_0",
1415 "div_aclk_mif_133", ENABLE_PCLK_MIF, 15, 0, 0),
1416 GATE(CLK_PCLK_ASYNCAXI_DREX0_3, "pclk_asyncaxi_drex0_3",
1417 "div_aclk_mif_133", ENABLE_PCLK_MIF, 14, 0, 0),
1418 GATE(CLK_PCLK_ASYNCAXI_DREX0_1, "pclk_asyncaxi_drex0_1",
1419 "div_aclk_mif_133", ENABLE_PCLK_MIF, 13, 0, 0),
1420 GATE(CLK_PCLK_ASYNCAXI_DREX0_0, "pclk_asyncaxi_drex0_0",
1421 "div_aclk_mif_133", ENABLE_PCLK_MIF, 12, 0, 0),
1422 GATE(CLK_PCLK_MIFSRVND_133, "pclk_mifsrvnd_133", "div_aclk_mif_133",
1423 ENABLE_PCLK_MIF, 11, 0, 0),
1424 GATE(CLK_PCLK_PMU_MIF, "pclk_pmu_mif", "div_aclk_mif_133",
1425 ENABLE_PCLK_MIF, 10, CLK_IGNORE_UNUSED, 0),
1426 GATE(CLK_PCLK_SYSREG_MIF, "pclk_sysreg_mif", "div_aclk_mif_133",
1427 ENABLE_PCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1428 GATE(CLK_PCLK_GPIO_ALIVE, "pclk_gpio_alive", "div_aclk_mif_133",
1429 ENABLE_PCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1430 GATE(CLK_PCLK_ABB, "pclk_abb", "div_aclk_mif_133",
1431 ENABLE_PCLK_MIF, 7, 0, 0),
1432 GATE(CLK_PCLK_PMU_APBIF, "pclk_pmu_apbif", "div_aclk_mif_133",
1433 ENABLE_PCLK_MIF, 6, CLK_IGNORE_UNUSED, 0),
1434 GATE(CLK_PCLK_DDR_PHY1, "pclk_ddr_phy1", "div_aclk_mif_133",
1435 ENABLE_PCLK_MIF, 5, 0, 0),
1436 GATE(CLK_PCLK_DREX1, "pclk_drex1", "div_aclk_mif_133",
1437 ENABLE_PCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1438 GATE(CLK_PCLK_DDR_PHY0, "pclk_ddr_phy0", "div_aclk_mif_133",
1439 ENABLE_PCLK_MIF, 2, 0, 0),
1440 GATE(CLK_PCLK_DREX0, "pclk_drex0", "div_aclk_mif_133",
1441 ENABLE_PCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1442
1443 /* ENABLE_PCLK_MIF_SECURE_DREX0_TZ */
1444 GATE(CLK_PCLK_DREX0_TZ, "pclk_drex0_tz", "div_aclk_mif_133",
1445 ENABLE_PCLK_MIF_SECURE_DREX0_TZ, 0, 0, 0),
1446
1447 /* ENABLE_PCLK_MIF_SECURE_DREX1_TZ */
1448 GATE(CLK_PCLK_DREX1_TZ, "pclk_drex1_tz", "div_aclk_mif_133",
1449 ENABLE_PCLK_MIF_SECURE_DREX1_TZ, 0, 0, 0),
1450
1451 /* ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT */
1452 GATE(CLK_PCLK_MONOTONIC_CNT, "pclk_monotonic_cnt", "div_aclk_mif_133",
Jonghwa Lee1a9f6c82015-04-27 20:36:30 +09001453 ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT, 0, 0, 0),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001454
1455 /* ENABLE_PCLK_MIF_SECURE_RTC */
1456 GATE(CLK_PCLK_RTC, "pclk_rtc", "div_aclk_mif_133",
1457 ENABLE_PCLK_MIF_SECURE_RTC, 0, 0, 0),
1458
1459 /* ENABLE_SCLK_MIF */
1460 GATE(CLK_SCLK_DSIM1_DISP, "sclk_dsim1_disp", "div_sclk_dsim1",
1461 ENABLE_SCLK_MIF, 15, CLK_IGNORE_UNUSED, 0),
1462 GATE(CLK_SCLK_DECON_TV_VCLK_DISP, "sclk_decon_tv_vclk_disp",
1463 "div_sclk_decon_tv_vclk", ENABLE_SCLK_MIF,
1464 14, CLK_IGNORE_UNUSED, 0),
1465 GATE(CLK_SCLK_DSIM0_DISP, "sclk_dsim0_disp", "div_sclk_dsim0",
1466 ENABLE_SCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1467 GATE(CLK_SCLK_DSD_DISP, "sclk_dsd_disp", "div_sclk_dsd",
1468 ENABLE_SCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1469 GATE(CLK_SCLK_DECON_TV_ECLK_DISP, "sclk_decon_tv_eclk_disp",
1470 "div_sclk_decon_tv_eclk", ENABLE_SCLK_MIF,
1471 7, CLK_IGNORE_UNUSED, 0),
1472 GATE(CLK_SCLK_DECON_VCLK_DISP, "sclk_decon_vclk_disp",
1473 "div_sclk_decon_vclk", ENABLE_SCLK_MIF,
1474 6, CLK_IGNORE_UNUSED, 0),
1475 GATE(CLK_SCLK_DECON_ECLK_DISP, "sclk_decon_eclk_disp",
1476 "div_sclk_decon_eclk", ENABLE_SCLK_MIF,
1477 5, CLK_IGNORE_UNUSED, 0),
1478 GATE(CLK_SCLK_HPM_MIF, "sclk_hpm_mif", "div_sclk_hpm_mif",
1479 ENABLE_SCLK_MIF, 4,
1480 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1481 GATE(CLK_SCLK_MFC_PLL, "sclk_mfc_pll", "mout_mfc_pll_div2",
1482 ENABLE_SCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1483 GATE(CLK_SCLK_BUS_PLL, "sclk_bus_pll", "mout_bus_pll_div2",
1484 ENABLE_SCLK_MIF, 2, CLK_IGNORE_UNUSED, 0),
1485 GATE(CLK_SCLK_BUS_PLL_APOLLO, "sclk_bus_pll_apollo", "sclk_bus_pll",
1486 ENABLE_SCLK_MIF, 1, CLK_IGNORE_UNUSED, 0),
1487 GATE(CLK_SCLK_BUS_PLL_ATLAS, "sclk_bus_pll_atlas", "sclk_bus_pll",
1488 ENABLE_SCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1489};
1490
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001491static const struct samsung_cmu_info mif_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001492 .pll_clks = mif_pll_clks,
1493 .nr_pll_clks = ARRAY_SIZE(mif_pll_clks),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001494 .mux_clks = mif_mux_clks,
1495 .nr_mux_clks = ARRAY_SIZE(mif_mux_clks),
1496 .div_clks = mif_div_clks,
1497 .nr_div_clks = ARRAY_SIZE(mif_div_clks),
1498 .gate_clks = mif_gate_clks,
1499 .nr_gate_clks = ARRAY_SIZE(mif_gate_clks),
1500 .fixed_factor_clks = mif_fixed_factor_clks,
1501 .nr_fixed_factor_clks = ARRAY_SIZE(mif_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001502 .nr_clk_ids = MIF_NR_CLK,
1503 .clk_regs = mif_clk_regs,
1504 .nr_clk_regs = ARRAY_SIZE(mif_clk_regs),
1505};
1506
1507static void __init exynos5433_cmu_mif_init(struct device_node *np)
1508{
1509 samsung_cmu_register_one(np, &mif_cmu_info);
1510}
1511CLK_OF_DECLARE(exynos5433_cmu_mif, "samsung,exynos5433-cmu-mif",
1512 exynos5433_cmu_mif_init);
1513
1514/*
1515 * Register offset definitions for CMU_PERIC
1516 */
1517#define DIV_PERIC 0x0600
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001518#define DIV_STAT_PERIC 0x0700
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001519#define ENABLE_ACLK_PERIC 0x0800
1520#define ENABLE_PCLK_PERIC0 0x0900
1521#define ENABLE_PCLK_PERIC1 0x0904
1522#define ENABLE_SCLK_PERIC 0x0A00
1523#define ENABLE_IP_PERIC0 0x0B00
1524#define ENABLE_IP_PERIC1 0x0B04
1525#define ENABLE_IP_PERIC2 0x0B08
1526
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001527static const unsigned long peric_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001528 DIV_PERIC,
1529 ENABLE_ACLK_PERIC,
1530 ENABLE_PCLK_PERIC0,
1531 ENABLE_PCLK_PERIC1,
1532 ENABLE_SCLK_PERIC,
1533 ENABLE_IP_PERIC0,
1534 ENABLE_IP_PERIC1,
1535 ENABLE_IP_PERIC2,
1536};
1537
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001538static const struct samsung_div_clock peric_div_clks[] __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001539 /* DIV_PERIC */
1540 DIV(CLK_DIV_SCLK_SCI, "div_sclk_sci", "oscclk", DIV_PERIC, 4, 4),
1541 DIV(CLK_DIV_SCLK_SC_IN, "div_sclk_sc_in", "oscclk", DIV_PERIC, 0, 4),
1542};
1543
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001544static const struct samsung_gate_clock peric_gate_clks[] __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001545 /* ENABLE_ACLK_PERIC */
1546 GATE(CLK_ACLK_AHB2APB_PERIC2P, "aclk_ahb2apb_peric2p", "aclk_peric_66",
1547 ENABLE_ACLK_PERIC, 3, CLK_IGNORE_UNUSED, 0),
1548 GATE(CLK_ACLK_AHB2APB_PERIC1P, "aclk_ahb2apb_peric1p", "aclk_peric_66",
1549 ENABLE_ACLK_PERIC, 2, CLK_IGNORE_UNUSED, 0),
1550 GATE(CLK_ACLK_AHB2APB_PERIC0P, "aclk_ahb2apb_peric0p", "aclk_peric_66",
1551 ENABLE_ACLK_PERIC, 1, CLK_IGNORE_UNUSED, 0),
1552 GATE(CLK_ACLK_PERICNP_66, "aclk_pericnp_66", "aclk_peric_66",
1553 ENABLE_ACLK_PERIC, 0, CLK_IGNORE_UNUSED, 0),
1554
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001555 /* ENABLE_PCLK_PERIC0 */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001556 GATE(CLK_PCLK_SCI, "pclk_sci", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1557 31, CLK_SET_RATE_PARENT, 0),
1558 GATE(CLK_PCLK_GPIO_FINGER, "pclk_gpio_finger", "aclk_peric_66",
1559 ENABLE_PCLK_PERIC0, 30, CLK_IGNORE_UNUSED, 0),
1560 GATE(CLK_PCLK_GPIO_ESE, "pclk_gpio_ese", "aclk_peric_66",
1561 ENABLE_PCLK_PERIC0, 29, CLK_IGNORE_UNUSED, 0),
1562 GATE(CLK_PCLK_PWM, "pclk_pwm", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1563 28, CLK_SET_RATE_PARENT, 0),
1564 GATE(CLK_PCLK_SPDIF, "pclk_spdif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1565 26, CLK_SET_RATE_PARENT, 0),
1566 GATE(CLK_PCLK_PCM1, "pclk_pcm1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1567 25, CLK_SET_RATE_PARENT, 0),
1568 GATE(CLK_PCLK_I2S1, "pclk_i2s", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1569 24, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001570 GATE(CLK_PCLK_SPI2, "pclk_spi2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1571 23, CLK_SET_RATE_PARENT, 0),
1572 GATE(CLK_PCLK_SPI1, "pclk_spi1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1573 22, CLK_SET_RATE_PARENT, 0),
1574 GATE(CLK_PCLK_SPI0, "pclk_spi0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1575 21, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001576 GATE(CLK_PCLK_ADCIF, "pclk_adcif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1577 20, CLK_SET_RATE_PARENT, 0),
1578 GATE(CLK_PCLK_GPIO_TOUCH, "pclk_gpio_touch", "aclk_peric_66",
1579 ENABLE_PCLK_PERIC0, 19, CLK_IGNORE_UNUSED, 0),
1580 GATE(CLK_PCLK_GPIO_NFC, "pclk_gpio_nfc", "aclk_peric_66",
1581 ENABLE_PCLK_PERIC0, 18, CLK_IGNORE_UNUSED, 0),
1582 GATE(CLK_PCLK_GPIO_PERIC, "pclk_gpio_peric", "aclk_peric_66",
1583 ENABLE_PCLK_PERIC0, 17, CLK_IGNORE_UNUSED, 0),
1584 GATE(CLK_PCLK_PMU_PERIC, "pclk_pmu_peric", "aclk_peric_66",
1585 ENABLE_PCLK_PERIC0, 16, CLK_SET_RATE_PARENT, 0),
1586 GATE(CLK_PCLK_SYSREG_PERIC, "pclk_sysreg_peric", "aclk_peric_66",
1587 ENABLE_PCLK_PERIC0, 15,
1588 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001589 GATE(CLK_PCLK_UART2, "pclk_uart2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1590 14, CLK_SET_RATE_PARENT, 0),
1591 GATE(CLK_PCLK_UART1, "pclk_uart1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1592 13, CLK_SET_RATE_PARENT, 0),
1593 GATE(CLK_PCLK_UART0, "pclk_uart0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1594 12, CLK_SET_RATE_PARENT, 0),
1595 GATE(CLK_PCLK_HSI2C3, "pclk_hsi2c3", "aclk_peric_66",
1596 ENABLE_PCLK_PERIC0, 11, CLK_SET_RATE_PARENT, 0),
1597 GATE(CLK_PCLK_HSI2C2, "pclk_hsi2c2", "aclk_peric_66",
1598 ENABLE_PCLK_PERIC0, 10, CLK_SET_RATE_PARENT, 0),
1599 GATE(CLK_PCLK_HSI2C1, "pclk_hsi2c1", "aclk_peric_66",
1600 ENABLE_PCLK_PERIC0, 9, CLK_SET_RATE_PARENT, 0),
1601 GATE(CLK_PCLK_HSI2C0, "pclk_hsi2c0", "aclk_peric_66",
1602 ENABLE_PCLK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
1603 GATE(CLK_PCLK_I2C7, "pclk_i2c7", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1604 7, CLK_SET_RATE_PARENT, 0),
1605 GATE(CLK_PCLK_I2C6, "pclk_i2c6", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1606 6, CLK_SET_RATE_PARENT, 0),
1607 GATE(CLK_PCLK_I2C5, "pclk_i2c5", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1608 5, CLK_SET_RATE_PARENT, 0),
1609 GATE(CLK_PCLK_I2C4, "pclk_i2c4", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1610 4, CLK_SET_RATE_PARENT, 0),
1611 GATE(CLK_PCLK_I2C3, "pclk_i2c3", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1612 3, CLK_SET_RATE_PARENT, 0),
1613 GATE(CLK_PCLK_I2C2, "pclk_i2c2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1614 2, CLK_SET_RATE_PARENT, 0),
1615 GATE(CLK_PCLK_I2C1, "pclk_i2c1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1616 1, CLK_SET_RATE_PARENT, 0),
1617 GATE(CLK_PCLK_I2C0, "pclk_i2c0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1618 0, CLK_SET_RATE_PARENT, 0),
1619
1620 /* ENABLE_PCLK_PERIC1 */
1621 GATE(CLK_PCLK_SPI4, "pclk_spi4", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1622 9, CLK_SET_RATE_PARENT, 0),
1623 GATE(CLK_PCLK_SPI3, "pclk_spi3", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1624 8, CLK_SET_RATE_PARENT, 0),
1625 GATE(CLK_PCLK_HSI2C11, "pclk_hsi2c11", "aclk_peric_66",
1626 ENABLE_PCLK_PERIC1, 7, CLK_SET_RATE_PARENT, 0),
1627 GATE(CLK_PCLK_HSI2C10, "pclk_hsi2c10", "aclk_peric_66",
1628 ENABLE_PCLK_PERIC1, 6, CLK_SET_RATE_PARENT, 0),
1629 GATE(CLK_PCLK_HSI2C9, "pclk_hsi2c9", "aclk_peric_66",
1630 ENABLE_PCLK_PERIC1, 5, CLK_SET_RATE_PARENT, 0),
1631 GATE(CLK_PCLK_HSI2C8, "pclk_hsi2c8", "aclk_peric_66",
1632 ENABLE_PCLK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
1633 GATE(CLK_PCLK_HSI2C7, "pclk_hsi2c7", "aclk_peric_66",
1634 ENABLE_PCLK_PERIC1, 3, CLK_SET_RATE_PARENT, 0),
1635 GATE(CLK_PCLK_HSI2C6, "pclk_hsi2c6", "aclk_peric_66",
1636 ENABLE_PCLK_PERIC1, 2, CLK_SET_RATE_PARENT, 0),
1637 GATE(CLK_PCLK_HSI2C5, "pclk_hsi2c5", "aclk_peric_66",
1638 ENABLE_PCLK_PERIC1, 1, CLK_SET_RATE_PARENT, 0),
1639 GATE(CLK_PCLK_HSI2C4, "pclk_hsi2c4", "aclk_peric_66",
1640 ENABLE_PCLK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
1641
1642 /* ENABLE_SCLK_PERIC */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001643 GATE(CLK_SCLK_IOCLK_SPI4, "sclk_ioclk_spi4", "ioclk_spi4_clk_in",
1644 ENABLE_SCLK_PERIC, 21, CLK_SET_RATE_PARENT, 0),
1645 GATE(CLK_SCLK_IOCLK_SPI3, "sclk_ioclk_spi3", "ioclk_spi3_clk_in",
1646 ENABLE_SCLK_PERIC, 20, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001647 GATE(CLK_SCLK_SPI4, "sclk_spi4", "sclk_spi4_peric", ENABLE_SCLK_PERIC,
1648 19, CLK_SET_RATE_PARENT, 0),
1649 GATE(CLK_SCLK_SPI3, "sclk_spi3", "sclk_spi3_peric", ENABLE_SCLK_PERIC,
1650 18, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001651 GATE(CLK_SCLK_SCI, "sclk_sci", "div_sclk_sci", ENABLE_SCLK_PERIC,
1652 17, 0, 0),
1653 GATE(CLK_SCLK_SC_IN, "sclk_sc_in", "div_sclk_sc_in", ENABLE_SCLK_PERIC,
1654 16, 0, 0),
1655 GATE(CLK_SCLK_PWM, "sclk_pwm", "oscclk", ENABLE_SCLK_PERIC, 15, 0, 0),
1656 GATE(CLK_SCLK_IOCLK_SPI2, "sclk_ioclk_spi2", "ioclk_spi2_clk_in",
1657 ENABLE_SCLK_PERIC, 13, CLK_SET_RATE_PARENT, 0),
1658 GATE(CLK_SCLK_IOCLK_SPI1, "sclk_ioclk_spi1", "ioclk_spi1_clk_in",
1659 ENABLE_SCLK_PERIC, 12,
1660 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1661 GATE(CLK_SCLK_IOCLK_SPI0, "sclk_ioclk_spi0", "ioclk_spi0_clk_in",
1662 ENABLE_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
1663 GATE(CLK_SCLK_IOCLK_I2S1_BCLK, "sclk_ioclk_i2s1_bclk",
1664 "ioclk_i2s1_bclk_in", ENABLE_SCLK_PERIC, 10,
1665 CLK_SET_RATE_PARENT, 0),
1666 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "sclk_spdif_peric",
1667 ENABLE_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
1668 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_pcm1_peric",
1669 ENABLE_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
1670 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_i2s1_peric",
1671 ENABLE_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001672 GATE(CLK_SCLK_SPI2, "sclk_spi2", "sclk_spi2_peric", ENABLE_SCLK_PERIC,
1673 5, CLK_SET_RATE_PARENT, 0),
1674 GATE(CLK_SCLK_SPI1, "sclk_spi1", "sclk_spi1_peric", ENABLE_SCLK_PERIC,
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001675 4, CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001676 GATE(CLK_SCLK_SPI0, "sclk_spi0", "sclk_spi0_peric", ENABLE_SCLK_PERIC,
1677 3, CLK_SET_RATE_PARENT, 0),
1678 GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
1679 ENABLE_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
1680 GATE(CLK_SCLK_UART1, "sclk_uart1", "sclk_uart1_peric",
1681 ENABLE_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
1682 GATE(CLK_SCLK_UART0, "sclk_uart0", "sclk_uart0_peric",
1683 ENABLE_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
1684};
1685
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001686static const struct samsung_cmu_info peric_cmu_info __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001687 .div_clks = peric_div_clks,
1688 .nr_div_clks = ARRAY_SIZE(peric_div_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001689 .gate_clks = peric_gate_clks,
1690 .nr_gate_clks = ARRAY_SIZE(peric_gate_clks),
1691 .nr_clk_ids = PERIC_NR_CLK,
1692 .clk_regs = peric_clk_regs,
1693 .nr_clk_regs = ARRAY_SIZE(peric_clk_regs),
1694};
1695
1696static void __init exynos5433_cmu_peric_init(struct device_node *np)
1697{
1698 samsung_cmu_register_one(np, &peric_cmu_info);
1699}
1700
1701CLK_OF_DECLARE(exynos5433_cmu_peric, "samsung,exynos5433-cmu-peric",
1702 exynos5433_cmu_peric_init);
1703
1704/*
1705 * Register offset definitions for CMU_PERIS
1706 */
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001707#define ENABLE_ACLK_PERIS 0x0800
1708#define ENABLE_PCLK_PERIS 0x0900
1709#define ENABLE_PCLK_PERIS_SECURE_TZPC 0x0904
1710#define ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF 0x0908
1711#define ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF 0x090c
1712#define ENABLE_PCLK_PERIS_SECURE_TOPRTC 0x0910
1713#define ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF 0x0914
1714#define ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF 0x0918
1715#define ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF 0x091c
1716#define ENABLE_SCLK_PERIS 0x0a00
1717#define ENABLE_SCLK_PERIS_SECURE_SECKEY 0x0a04
1718#define ENABLE_SCLK_PERIS_SECURE_CHIPID 0x0a08
1719#define ENABLE_SCLK_PERIS_SECURE_TOPRTC 0x0a0c
1720#define ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE 0x0a10
1721#define ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT 0x0a14
1722#define ENABLE_SCLK_PERIS_SECURE_OTP_CON 0x0a18
1723#define ENABLE_IP_PERIS0 0x0b00
1724#define ENABLE_IP_PERIS1 0x0b04
1725#define ENABLE_IP_PERIS_SECURE_TZPC 0x0b08
1726#define ENABLE_IP_PERIS_SECURE_SECKEY 0x0b0c
1727#define ENABLE_IP_PERIS_SECURE_CHIPID 0x0b10
1728#define ENABLE_IP_PERIS_SECURE_TOPRTC 0x0b14
1729#define ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE 0x0b18
1730#define ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT 0x0b1c
1731#define ENABLE_IP_PERIS_SECURE_OTP_CON 0x0b20
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001732
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001733static const unsigned long peris_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001734 ENABLE_ACLK_PERIS,
1735 ENABLE_PCLK_PERIS,
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001736 ENABLE_PCLK_PERIS_SECURE_TZPC,
1737 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF,
1738 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF,
1739 ENABLE_PCLK_PERIS_SECURE_TOPRTC,
1740 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF,
1741 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF,
1742 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF,
1743 ENABLE_SCLK_PERIS,
1744 ENABLE_SCLK_PERIS_SECURE_SECKEY,
1745 ENABLE_SCLK_PERIS_SECURE_CHIPID,
1746 ENABLE_SCLK_PERIS_SECURE_TOPRTC,
1747 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE,
1748 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT,
1749 ENABLE_SCLK_PERIS_SECURE_OTP_CON,
1750 ENABLE_IP_PERIS0,
1751 ENABLE_IP_PERIS1,
1752 ENABLE_IP_PERIS_SECURE_TZPC,
1753 ENABLE_IP_PERIS_SECURE_SECKEY,
1754 ENABLE_IP_PERIS_SECURE_CHIPID,
1755 ENABLE_IP_PERIS_SECURE_TOPRTC,
1756 ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE,
1757 ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT,
1758 ENABLE_IP_PERIS_SECURE_OTP_CON,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001759};
1760
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001761static const struct samsung_gate_clock peris_gate_clks[] __initconst = {
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001762 /* ENABLE_ACLK_PERIS */
1763 GATE(CLK_ACLK_AHB2APB_PERIS1P, "aclk_ahb2apb_peris1p", "aclk_peris_66",
1764 ENABLE_ACLK_PERIS, 2, CLK_IGNORE_UNUSED, 0),
1765 GATE(CLK_ACLK_AHB2APB_PERIS0P, "aclk_ahb2apb_peris0p", "aclk_peris_66",
1766 ENABLE_ACLK_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1767 GATE(CLK_ACLK_PERISNP_66, "aclk_perisnp_66", "aclk_peris_66",
1768 ENABLE_ACLK_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1769
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001770 /* ENABLE_PCLK_PERIS */
1771 GATE(CLK_PCLK_HPM_APBIF, "pclk_hpm_apbif", "aclk_peris_66",
1772 ENABLE_PCLK_PERIS, 30, CLK_IGNORE_UNUSED, 0),
1773 GATE(CLK_PCLK_TMU1_APBIF, "pclk_tmu1_apbif", "aclk_peris_66",
1774 ENABLE_PCLK_PERIS, 24, CLK_IGNORE_UNUSED, 0),
1775 GATE(CLK_PCLK_TMU0_APBIF, "pclk_tmu0_apbif", "aclk_peris_66",
1776 ENABLE_PCLK_PERIS, 23, CLK_IGNORE_UNUSED, 0),
1777 GATE(CLK_PCLK_PMU_PERIS, "pclk_pmu_peris", "aclk_peris_66",
1778 ENABLE_PCLK_PERIS, 22, CLK_IGNORE_UNUSED, 0),
1779 GATE(CLK_PCLK_SYSREG_PERIS, "pclk_sysreg_peris", "aclk_peris_66",
1780 ENABLE_PCLK_PERIS, 21, CLK_IGNORE_UNUSED, 0),
1781 GATE(CLK_PCLK_CMU_TOP_APBIF, "pclk_cmu_top_apbif", "aclk_peris_66",
1782 ENABLE_PCLK_PERIS, 20, CLK_IGNORE_UNUSED, 0),
1783 GATE(CLK_PCLK_WDT_APOLLO, "pclk_wdt_apollo", "aclk_peris_66",
1784 ENABLE_PCLK_PERIS, 17, CLK_IGNORE_UNUSED, 0),
1785 GATE(CLK_PCLK_WDT_ATLAS, "pclk_wdt_atlas", "aclk_peris_66",
1786 ENABLE_PCLK_PERIS, 16, CLK_IGNORE_UNUSED, 0),
1787 GATE(CLK_PCLK_MCT, "pclk_mct", "aclk_peris_66",
1788 ENABLE_PCLK_PERIS, 15, CLK_IGNORE_UNUSED, 0),
1789 GATE(CLK_PCLK_HDMI_CEC, "pclk_hdmi_cec", "aclk_peris_66",
1790 ENABLE_PCLK_PERIS, 14, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001791
1792 /* ENABLE_PCLK_PERIS_SECURE_TZPC */
1793 GATE(CLK_PCLK_TZPC12, "pclk_tzpc12", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001794 ENABLE_PCLK_PERIS_SECURE_TZPC, 12, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001795 GATE(CLK_PCLK_TZPC11, "pclk_tzpc11", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001796 ENABLE_PCLK_PERIS_SECURE_TZPC, 11, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001797 GATE(CLK_PCLK_TZPC10, "pclk_tzpc10", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001798 ENABLE_PCLK_PERIS_SECURE_TZPC, 10, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001799 GATE(CLK_PCLK_TZPC9, "pclk_tzpc9", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001800 ENABLE_PCLK_PERIS_SECURE_TZPC, 9, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001801 GATE(CLK_PCLK_TZPC8, "pclk_tzpc8", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001802 ENABLE_PCLK_PERIS_SECURE_TZPC, 8, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001803 GATE(CLK_PCLK_TZPC7, "pclk_tzpc7", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001804 ENABLE_PCLK_PERIS_SECURE_TZPC, 7, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001805 GATE(CLK_PCLK_TZPC6, "pclk_tzpc6", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001806 ENABLE_PCLK_PERIS_SECURE_TZPC, 6, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001807 GATE(CLK_PCLK_TZPC5, "pclk_tzpc5", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001808 ENABLE_PCLK_PERIS_SECURE_TZPC, 5, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001809 GATE(CLK_PCLK_TZPC4, "pclk_tzpc4", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001810 ENABLE_PCLK_PERIS_SECURE_TZPC, 4, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001811 GATE(CLK_PCLK_TZPC3, "pclk_tzpc3", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001812 ENABLE_PCLK_PERIS_SECURE_TZPC, 3, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001813 GATE(CLK_PCLK_TZPC2, "pclk_tzpc2", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001814 ENABLE_PCLK_PERIS_SECURE_TZPC, 2, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001815 GATE(CLK_PCLK_TZPC1, "pclk_tzpc1", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001816 ENABLE_PCLK_PERIS_SECURE_TZPC, 1, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001817 GATE(CLK_PCLK_TZPC0, "pclk_tzpc0", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001818 ENABLE_PCLK_PERIS_SECURE_TZPC, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001819
1820 /* ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF */
1821 GATE(CLK_PCLK_SECKEY_APBIF, "pclk_seckey_apbif", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001822 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001823
1824 /* ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF */
1825 GATE(CLK_PCLK_CHIPID_APBIF, "pclk_chipid_apbif", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001826 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001827
1828 /* ENABLE_PCLK_PERIS_SECURE_TOPRTC */
1829 GATE(CLK_PCLK_TOPRTC, "pclk_toprtc", "aclk_peris_66",
1830 ENABLE_PCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1831
1832 /* ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF */
1833 GATE(CLK_PCLK_CUSTOM_EFUSE_APBIF, "pclk_custom_efuse_apbif",
1834 "aclk_peris_66",
1835 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF, 0, 0, 0),
1836
1837 /* ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF */
1838 GATE(CLK_PCLK_ANTIRBK_CNT_APBIF, "pclk_antirbk_cnt_apbif",
1839 "aclk_peris_66",
1840 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF, 0, 0, 0),
1841
1842 /* ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF */
1843 GATE(CLK_PCLK_OTP_CON_APBIF, "pclk_otp_con_apbif",
1844 "aclk_peris_66",
1845 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF, 0, 0, 0),
1846
1847 /* ENABLE_SCLK_PERIS */
1848 GATE(CLK_SCLK_ASV_TB, "sclk_asv_tb", "oscclk_efuse_common",
1849 ENABLE_SCLK_PERIS, 10, 0, 0),
1850 GATE(CLK_SCLK_TMU1, "sclk_tmu1", "oscclk_efuse_common",
1851 ENABLE_SCLK_PERIS, 4, 0, 0),
1852 GATE(CLK_SCLK_TMU0, "sclk_tmu0", "oscclk_efuse_common",
1853 ENABLE_SCLK_PERIS, 3, 0, 0),
1854
1855 /* ENABLE_SCLK_PERIS_SECURE_SECKEY */
1856 GATE(CLK_SCLK_SECKEY, "sclk_seckey", "oscclk_efuse_common",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001857 ENABLE_SCLK_PERIS_SECURE_SECKEY, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001858
1859 /* ENABLE_SCLK_PERIS_SECURE_CHIPID */
1860 GATE(CLK_SCLK_CHIPID, "sclk_chipid", "oscclk_efuse_common",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001861 ENABLE_SCLK_PERIS_SECURE_CHIPID, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001862
1863 /* ENABLE_SCLK_PERIS_SECURE_TOPRTC */
1864 GATE(CLK_SCLK_TOPRTC, "sclk_toprtc", "oscclk_efuse_common",
1865 ENABLE_SCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1866
1867 /* ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE */
1868 GATE(CLK_SCLK_CUSTOM_EFUSE, "sclk_custom_efuse", "oscclk_efuse_common",
1869 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE, 0, 0, 0),
1870
1871 /* ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT */
1872 GATE(CLK_SCLK_ANTIRBK_CNT, "sclk_antirbk_cnt", "oscclk_efuse_common",
1873 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT, 0, 0, 0),
1874
1875 /* ENABLE_SCLK_PERIS_SECURE_OTP_CON */
1876 GATE(CLK_SCLK_OTP_CON, "sclk_otp_con", "oscclk_efuse_common",
1877 ENABLE_SCLK_PERIS_SECURE_OTP_CON, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001878};
1879
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001880static const struct samsung_cmu_info peris_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001881 .gate_clks = peris_gate_clks,
1882 .nr_gate_clks = ARRAY_SIZE(peris_gate_clks),
1883 .nr_clk_ids = PERIS_NR_CLK,
1884 .clk_regs = peris_clk_regs,
1885 .nr_clk_regs = ARRAY_SIZE(peris_clk_regs),
1886};
1887
1888static void __init exynos5433_cmu_peris_init(struct device_node *np)
1889{
1890 samsung_cmu_register_one(np, &peris_cmu_info);
1891}
1892
1893CLK_OF_DECLARE(exynos5433_cmu_peris, "samsung,exynos5433-cmu-peris",
1894 exynos5433_cmu_peris_init);
1895
1896/*
1897 * Register offset definitions for CMU_FSYS
1898 */
1899#define MUX_SEL_FSYS0 0x0200
1900#define MUX_SEL_FSYS1 0x0204
1901#define MUX_SEL_FSYS2 0x0208
1902#define MUX_SEL_FSYS3 0x020c
1903#define MUX_SEL_FSYS4 0x0210
1904#define MUX_ENABLE_FSYS0 0x0300
1905#define MUX_ENABLE_FSYS1 0x0304
1906#define MUX_ENABLE_FSYS2 0x0308
1907#define MUX_ENABLE_FSYS3 0x030c
1908#define MUX_ENABLE_FSYS4 0x0310
1909#define MUX_STAT_FSYS0 0x0400
1910#define MUX_STAT_FSYS1 0x0404
1911#define MUX_STAT_FSYS2 0x0408
1912#define MUX_STAT_FSYS3 0x040c
1913#define MUX_STAT_FSYS4 0x0410
1914#define MUX_IGNORE_FSYS2 0x0508
1915#define MUX_IGNORE_FSYS3 0x050c
1916#define ENABLE_ACLK_FSYS0 0x0800
1917#define ENABLE_ACLK_FSYS1 0x0804
1918#define ENABLE_PCLK_FSYS 0x0900
1919#define ENABLE_SCLK_FSYS 0x0a00
1920#define ENABLE_IP_FSYS0 0x0b00
1921#define ENABLE_IP_FSYS1 0x0b04
1922
1923/* list of all parent clock list */
Chanwoo Choi4b801352015-02-02 23:24:05 +09001924PNAME(mout_sclk_ufs_mphy_user_p) = { "oscclk", "sclk_ufs_mphy", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001925PNAME(mout_aclk_fsys_200_user_p) = { "oscclk", "div_aclk_fsys_200", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001926PNAME(mout_sclk_pcie_100_user_p) = { "oscclk", "sclk_pcie_100_fsys",};
1927PNAME(mout_sclk_ufsunipro_user_p) = { "oscclk", "sclk_ufsunipro_fsys",};
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001928PNAME(mout_sclk_mmc2_user_p) = { "oscclk", "sclk_mmc2_fsys", };
1929PNAME(mout_sclk_mmc1_user_p) = { "oscclk", "sclk_mmc1_fsys", };
1930PNAME(mout_sclk_mmc0_user_p) = { "oscclk", "sclk_mmc0_fsys", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001931PNAME(mout_sclk_usbhost30_user_p) = { "oscclk", "sclk_usbhost30_fsys",};
1932PNAME(mout_sclk_usbdrd30_user_p) = { "oscclk", "sclk_usbdrd30_fsys", };
1933
1934PNAME(mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p)
1935 = { "oscclk", "phyclk_usbhost30_uhost30_pipe_pclk_phy", };
1936PNAME(mout_phyclk_usbhost30_uhost30_phyclock_user_p)
1937 = { "oscclk", "phyclk_usbhost30_uhost30_phyclock_phy", };
1938PNAME(mout_phyclk_usbhost20_phy_hsic1_p)
1939 = { "oscclk", "phyclk_usbhost20_phy_hsic1_phy", };
1940PNAME(mout_phyclk_usbhost20_phy_clk48mohci_user_p)
1941 = { "oscclk", "phyclk_usbhost20_phy_clk48mohci_phy", };
1942PNAME(mout_phyclk_usbhost20_phy_phyclock_user_p)
1943 = { "oscclk", "phyclk_usbhost20_phy_phyclock_phy", };
1944PNAME(mout_phyclk_usbhost20_phy_freeclk_user_p)
1945 = { "oscclk", "phyclk_usbhost20_phy_freeclk_phy", };
1946PNAME(mout_phyclk_usbdrd30_udrd30_pipe_pclk_p)
1947 = { "oscclk", "phyclk_usbdrd30_udrd30_pipe_pclk_phy", };
1948PNAME(mout_phyclk_usbdrd30_udrd30_phyclock_user_p)
1949 = { "oscclk", "phyclk_usbdrd30_udrd30_phyclock_phy", };
1950PNAME(mout_phyclk_ufs_rx1_symbol_user_p)
1951 = { "oscclk", "phyclk_ufs_rx1_symbol_phy", };
1952PNAME(mout_phyclk_ufs_rx0_symbol_user_p)
1953 = { "oscclk", "phyclk_ufs_rx0_symbol_phy", };
1954PNAME(mout_phyclk_ufs_tx1_symbol_user_p)
1955 = { "oscclk", "phyclk_ufs_tx1_symbol_phy", };
1956PNAME(mout_phyclk_ufs_tx0_symbol_user_p)
1957 = { "oscclk", "phyclk_ufs_tx0_symbol_phy", };
1958PNAME(mout_phyclk_lli_mphy_to_ufs_user_p)
1959 = { "oscclk", "phyclk_lli_mphy_to_ufs_phy", };
1960PNAME(mout_sclk_mphy_p)
1961 = { "mout_sclk_ufs_mphy_user",
1962 "mout_phyclk_lli_mphy_to_ufs_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001963
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001964static const unsigned long fsys_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001965 MUX_SEL_FSYS0,
1966 MUX_SEL_FSYS1,
1967 MUX_SEL_FSYS2,
1968 MUX_SEL_FSYS3,
1969 MUX_SEL_FSYS4,
1970 MUX_ENABLE_FSYS0,
1971 MUX_ENABLE_FSYS1,
1972 MUX_ENABLE_FSYS2,
1973 MUX_ENABLE_FSYS3,
1974 MUX_ENABLE_FSYS4,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001975 MUX_IGNORE_FSYS2,
1976 MUX_IGNORE_FSYS3,
1977 ENABLE_ACLK_FSYS0,
1978 ENABLE_ACLK_FSYS1,
1979 ENABLE_PCLK_FSYS,
1980 ENABLE_SCLK_FSYS,
1981 ENABLE_IP_FSYS0,
1982 ENABLE_IP_FSYS1,
1983};
1984
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001985static const struct samsung_fixed_rate_clock fsys_fixed_clks[] __initconst = {
Chanwoo Choi4b801352015-02-02 23:24:05 +09001986 /* PHY clocks from USBDRD30_PHY */
1987 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_PHY,
1988 "phyclk_usbdrd30_udrd30_phyclock_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001989 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001990 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_PHY,
1991 "phyclk_usbdrd30_udrd30_pipe_pclk_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001992 0, 125000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001993 /* PHY clocks from USBHOST30_PHY */
1994 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_PHY,
1995 "phyclk_usbhost30_uhost30_phyclock_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001996 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001997 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_PHY,
1998 "phyclk_usbhost30_uhost30_pipe_pclk_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001999 0, 125000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002000 /* PHY clocks from USBHOST20_PHY */
2001 FRATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002002 "phyclk_usbhost20_phy_freeclk_phy", NULL, 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002003 FRATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002004 "phyclk_usbhost20_phy_phyclock_phy", NULL, 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002005 FRATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI_PHY,
2006 "phyclk_usbhost20_phy_clk48mohci_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08002007 0, 48000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002008 FRATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002009 "phyclk_usbhost20_phy_hsic1_phy", NULL, 0,
Chanwoo Choi4b801352015-02-02 23:24:05 +09002010 60000000),
2011 /* PHY clocks from UFS_PHY */
2012 FRATE(CLK_PHYCLK_UFS_TX0_SYMBOL_PHY, "phyclk_ufs_tx0_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002013 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002014 FRATE(CLK_PHYCLK_UFS_RX0_SYMBOL_PHY, "phyclk_ufs_rx0_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002015 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002016 FRATE(CLK_PHYCLK_UFS_TX1_SYMBOL_PHY, "phyclk_ufs_tx1_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002017 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002018 FRATE(CLK_PHYCLK_UFS_RX1_SYMBOL_PHY, "phyclk_ufs_rx1_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002019 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002020 /* PHY clocks from LLI_PHY */
2021 FRATE(CLK_PHYCLK_LLI_MPHY_TO_UFS_PHY, "phyclk_lli_mphy_to_ufs_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002022 NULL, 0, 26000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002023};
2024
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002025static const struct samsung_mux_clock fsys_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002026 /* MUX_SEL_FSYS0 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002027 MUX(CLK_MOUT_SCLK_UFS_MPHY_USER, "mout_sclk_ufs_mphy_user",
2028 mout_sclk_ufs_mphy_user_p, MUX_SEL_FSYS0, 4, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002029 MUX(CLK_MOUT_ACLK_FSYS_200_USER, "mout_aclk_fsys_200_user",
2030 mout_aclk_fsys_200_user_p, MUX_SEL_FSYS0, 0, 1),
2031
2032 /* MUX_SEL_FSYS1 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002033 MUX(CLK_MOUT_SCLK_PCIE_100_USER, "mout_sclk_pcie_100_user",
2034 mout_sclk_pcie_100_user_p, MUX_SEL_FSYS1, 28, 1),
2035 MUX(CLK_MOUT_SCLK_UFSUNIPRO_USER, "mout_sclk_ufsunipro_user",
2036 mout_sclk_ufsunipro_user_p, MUX_SEL_FSYS1, 24, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002037 MUX(CLK_MOUT_SCLK_MMC2_USER, "mout_sclk_mmc2_user",
2038 mout_sclk_mmc2_user_p, MUX_SEL_FSYS1, 20, 1),
2039 MUX(CLK_MOUT_SCLK_MMC1_USER, "mout_sclk_mmc1_user",
2040 mout_sclk_mmc1_user_p, MUX_SEL_FSYS1, 16, 1),
2041 MUX(CLK_MOUT_SCLK_MMC0_USER, "mout_sclk_mmc0_user",
2042 mout_sclk_mmc0_user_p, MUX_SEL_FSYS1, 12, 1),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002043 MUX(CLK_MOUT_SCLK_USBHOST30_USER, "mout_sclk_usbhost30_user",
2044 mout_sclk_usbhost30_user_p, MUX_SEL_FSYS1, 4, 1),
2045 MUX(CLK_MOUT_SCLK_USBDRD30_USER, "mout_sclk_usbdrd30_user",
2046 mout_sclk_usbdrd30_user_p, MUX_SEL_FSYS1, 0, 1),
2047
2048 /* MUX_SEL_FSYS2 */
2049 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_USER,
2050 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2051 mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p,
2052 MUX_SEL_FSYS2, 28, 1),
2053 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_USER,
2054 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2055 mout_phyclk_usbhost30_uhost30_phyclock_user_p,
2056 MUX_SEL_FSYS2, 24, 1),
2057 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_HSIC1_USER,
2058 "mout_phyclk_usbhost20_phy_hsic1",
2059 mout_phyclk_usbhost20_phy_hsic1_p,
2060 MUX_SEL_FSYS2, 20, 1),
2061 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_CLK48MOHCI_USER,
2062 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2063 mout_phyclk_usbhost20_phy_clk48mohci_user_p,
2064 MUX_SEL_FSYS2, 16, 1),
2065 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHYCLOCK_USER,
2066 "mout_phyclk_usbhost20_phy_phyclock_user",
2067 mout_phyclk_usbhost20_phy_phyclock_user_p,
2068 MUX_SEL_FSYS2, 12, 1),
2069 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHY_FREECLK_USER,
2070 "mout_phyclk_usbhost20_phy_freeclk_user",
2071 mout_phyclk_usbhost20_phy_freeclk_user_p,
2072 MUX_SEL_FSYS2, 8, 1),
2073 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_USER,
2074 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2075 mout_phyclk_usbdrd30_udrd30_pipe_pclk_p,
2076 MUX_SEL_FSYS2, 4, 1),
2077 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_USER,
2078 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2079 mout_phyclk_usbdrd30_udrd30_phyclock_user_p,
2080 MUX_SEL_FSYS2, 0, 1),
2081
2082 /* MUX_SEL_FSYS3 */
2083 MUX(CLK_MOUT_PHYCLK_UFS_RX1_SYMBOL_USER,
2084 "mout_phyclk_ufs_rx1_symbol_user",
2085 mout_phyclk_ufs_rx1_symbol_user_p,
2086 MUX_SEL_FSYS3, 16, 1),
2087 MUX(CLK_MOUT_PHYCLK_UFS_RX0_SYMBOL_USER,
2088 "mout_phyclk_ufs_rx0_symbol_user",
2089 mout_phyclk_ufs_rx0_symbol_user_p,
2090 MUX_SEL_FSYS3, 12, 1),
2091 MUX(CLK_MOUT_PHYCLK_UFS_TX1_SYMBOL_USER,
2092 "mout_phyclk_ufs_tx1_symbol_user",
2093 mout_phyclk_ufs_tx1_symbol_user_p,
2094 MUX_SEL_FSYS3, 8, 1),
2095 MUX(CLK_MOUT_PHYCLK_UFS_TX0_SYMBOL_USER,
2096 "mout_phyclk_ufs_tx0_symbol_user",
2097 mout_phyclk_ufs_tx0_symbol_user_p,
2098 MUX_SEL_FSYS3, 4, 1),
2099 MUX(CLK_MOUT_PHYCLK_LLI_MPHY_TO_UFS_USER,
2100 "mout_phyclk_lli_mphy_to_ufs_user",
2101 mout_phyclk_lli_mphy_to_ufs_user_p,
2102 MUX_SEL_FSYS3, 0, 1),
2103
2104 /* MUX_SEL_FSYS4 */
2105 MUX(CLK_MOUT_SCLK_MPHY, "mout_sclk_mphy", mout_sclk_mphy_p,
2106 MUX_SEL_FSYS4, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002107};
2108
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002109static const struct samsung_gate_clock fsys_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002110 /* ENABLE_ACLK_FSYS0 */
2111 GATE(CLK_ACLK_PCIE, "aclk_pcie", "mout_aclk_fsys_200_user",
2112 ENABLE_ACLK_FSYS0, 13, CLK_IGNORE_UNUSED, 0),
2113 GATE(CLK_ACLK_PDMA1, "aclk_pdma1", "mout_aclk_fsys_200_user",
2114 ENABLE_ACLK_FSYS0, 11, CLK_IGNORE_UNUSED, 0),
2115 GATE(CLK_ACLK_TSI, "aclk_tsi", "mout_aclk_fsys_200_user",
2116 ENABLE_ACLK_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
2117 GATE(CLK_ACLK_MMC2, "aclk_mmc2", "mout_aclk_fsys_200_user",
2118 ENABLE_ACLK_FSYS0, 8, CLK_IGNORE_UNUSED, 0),
2119 GATE(CLK_ACLK_MMC1, "aclk_mmc1", "mout_aclk_fsys_200_user",
2120 ENABLE_ACLK_FSYS0, 7, CLK_IGNORE_UNUSED, 0),
2121 GATE(CLK_ACLK_MMC0, "aclk_mmc0", "mout_aclk_fsys_200_user",
2122 ENABLE_ACLK_FSYS0, 6, CLK_IGNORE_UNUSED, 0),
2123 GATE(CLK_ACLK_UFS, "aclk_ufs", "mout_aclk_fsys_200_user",
2124 ENABLE_ACLK_FSYS0, 5, CLK_IGNORE_UNUSED, 0),
2125 GATE(CLK_ACLK_USBHOST20, "aclk_usbhost20", "mout_aclk_fsys_200_user",
2126 ENABLE_ACLK_FSYS0, 3, CLK_IGNORE_UNUSED, 0),
2127 GATE(CLK_ACLK_USBHOST30, "aclk_usbhost30", "mout_aclk_fsys_200_user",
2128 ENABLE_ACLK_FSYS0, 2, CLK_IGNORE_UNUSED, 0),
2129 GATE(CLK_ACLK_USBDRD30, "aclk_usbdrd30", "mout_aclk_fsys_200_user",
2130 ENABLE_ACLK_FSYS0, 1, CLK_IGNORE_UNUSED, 0),
2131 GATE(CLK_ACLK_PDMA0, "aclk_pdma0", "mout_aclk_fsys_200_user",
2132 ENABLE_ACLK_FSYS0, 0, CLK_IGNORE_UNUSED, 0),
2133
Chanwoo Choi4b801352015-02-02 23:24:05 +09002134 /* ENABLE_ACLK_FSYS1 */
2135 GATE(CLK_ACLK_XIU_FSYSPX, "aclk_xiu_fsyspx", "mout_aclk_fsys_200_user",
2136 ENABLE_ACLK_FSYS1, 27, CLK_IGNORE_UNUSED, 0),
2137 GATE(CLK_ACLK_AHB_USBLINKH1, "aclk_ahb_usblinkh1",
2138 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2139 26, CLK_IGNORE_UNUSED, 0),
2140 GATE(CLK_ACLK_SMMU_PDMA1, "aclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2141 ENABLE_ACLK_FSYS1, 25, CLK_IGNORE_UNUSED, 0),
2142 GATE(CLK_ACLK_BTS_PCIE, "aclk_bts_pcie", "mout_aclk_fsys_200_user",
2143 ENABLE_ACLK_FSYS1, 24, 0, 0),
2144 GATE(CLK_ACLK_AXIUS_PDMA1, "aclk_axius_pdma1",
2145 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2146 22, CLK_IGNORE_UNUSED, 0),
2147 GATE(CLK_ACLK_SMMU_PDMA0, "aclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2148 ENABLE_ACLK_FSYS1, 17, CLK_IGNORE_UNUSED, 0),
2149 GATE(CLK_ACLK_BTS_UFS, "aclk_bts_ufs", "mout_aclk_fsys_200_user",
2150 ENABLE_ACLK_FSYS1, 14, CLK_IGNORE_UNUSED, 0),
2151 GATE(CLK_ACLK_BTS_USBHOST30, "aclk_bts_usbhost30",
2152 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2153 13, 0, 0),
2154 GATE(CLK_ACLK_BTS_USBDRD30, "aclk_bts_usbdrd30",
2155 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2156 12, 0, 0),
2157 GATE(CLK_ACLK_AXIUS_PDMA0, "aclk_axius_pdma0",
2158 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2159 11, CLK_IGNORE_UNUSED, 0),
2160 GATE(CLK_ACLK_AXIUS_USBHS, "aclk_axius_usbhs",
2161 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2162 10, CLK_IGNORE_UNUSED, 0),
2163 GATE(CLK_ACLK_AXIUS_FSYSSX, "aclk_axius_fsyssx",
2164 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2165 9, CLK_IGNORE_UNUSED, 0),
2166 GATE(CLK_ACLK_AHB2APB_FSYSP, "aclk_ahb2apb_fsysp",
2167 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2168 8, CLK_IGNORE_UNUSED, 0),
2169 GATE(CLK_ACLK_AHB2AXI_USBHS, "aclk_ahb2axi_usbhs",
2170 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2171 7, CLK_IGNORE_UNUSED, 0),
2172 GATE(CLK_ACLK_AHB_USBLINKH0, "aclk_ahb_usblinkh0",
2173 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2174 6, CLK_IGNORE_UNUSED, 0),
2175 GATE(CLK_ACLK_AHB_USBHS, "aclk_ahb_usbhs", "mout_aclk_fsys_200_user",
2176 ENABLE_ACLK_FSYS1, 5, CLK_IGNORE_UNUSED, 0),
2177 GATE(CLK_ACLK_AHB_FSYSH, "aclk_ahb_fsysh", "mout_aclk_fsys_200_user",
2178 ENABLE_ACLK_FSYS1, 4, CLK_IGNORE_UNUSED, 0),
2179 GATE(CLK_ACLK_XIU_FSYSX, "aclk_xiu_fsysx", "mout_aclk_fsys_200_user",
2180 ENABLE_ACLK_FSYS1, 3, CLK_IGNORE_UNUSED, 0),
2181 GATE(CLK_ACLK_XIU_FSYSSX, "aclk_xiu_fsyssx", "mout_aclk_fsys_200_user",
2182 ENABLE_ACLK_FSYS1, 2, CLK_IGNORE_UNUSED, 0),
2183 GATE(CLK_ACLK_FSYSNP_200, "aclk_fsysnp_200", "mout_aclk_fsys_200_user",
2184 ENABLE_ACLK_FSYS1, 1, CLK_IGNORE_UNUSED, 0),
2185 GATE(CLK_ACLK_FSYSND_200, "aclk_fsysnd_200", "mout_aclk_fsys_200_user",
2186 ENABLE_ACLK_FSYS1, 0, CLK_IGNORE_UNUSED, 0),
2187
2188 /* ENABLE_PCLK_FSYS */
2189 GATE(CLK_PCLK_PCIE_CTRL, "pclk_pcie_ctrl", "mout_aclk_fsys_200_user",
2190 ENABLE_PCLK_FSYS, 17, 0, 0),
2191 GATE(CLK_PCLK_SMMU_PDMA1, "pclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2192 ENABLE_PCLK_FSYS, 16, CLK_IGNORE_UNUSED, 0),
2193 GATE(CLK_PCLK_PCIE_PHY, "pclk_pcie_phy", "mout_aclk_fsys_200_user",
2194 ENABLE_PCLK_FSYS, 14, 0, 0),
2195 GATE(CLK_PCLK_BTS_PCIE, "pclk_bts_pcie", "mout_aclk_fsys_200_user",
2196 ENABLE_PCLK_FSYS, 13, 0, 0),
2197 GATE(CLK_PCLK_SMMU_PDMA0, "pclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2198 ENABLE_PCLK_FSYS, 8, CLK_IGNORE_UNUSED, 0),
2199 GATE(CLK_PCLK_BTS_UFS, "pclk_bts_ufs", "mout_aclk_fsys_200_user",
2200 ENABLE_PCLK_FSYS, 5, 0, 0),
2201 GATE(CLK_PCLK_BTS_USBHOST30, "pclk_bts_usbhost30",
2202 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 4, 0, 0),
2203 GATE(CLK_PCLK_BTS_USBDRD30, "pclk_bts_usbdrd30",
2204 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 3, 0, 0),
2205 GATE(CLK_PCLK_GPIO_FSYS, "pclk_gpio_fsys", "mout_aclk_fsys_200_user",
2206 ENABLE_PCLK_FSYS, 2, CLK_IGNORE_UNUSED, 0),
2207 GATE(CLK_PCLK_PMU_FSYS, "pclk_pmu_fsys", "mout_aclk_fsys_200_user",
2208 ENABLE_PCLK_FSYS, 1, CLK_IGNORE_UNUSED, 0),
2209 GATE(CLK_PCLK_SYSREG_FSYS, "pclk_sysreg_fsys",
2210 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS,
2211 0, CLK_IGNORE_UNUSED, 0),
2212
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002213 /* ENABLE_SCLK_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002214 GATE(CLK_SCLK_PCIE_100, "sclk_pcie_100", "mout_sclk_pcie_100_user",
2215 ENABLE_SCLK_FSYS, 21, 0, 0),
2216 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK,
2217 "phyclk_usbhost30_uhost30_pipe_pclk",
2218 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2219 ENABLE_SCLK_FSYS, 18, 0, 0),
2220 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK,
2221 "phyclk_usbhost30_uhost30_phyclock",
2222 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2223 ENABLE_SCLK_FSYS, 17, 0, 0),
2224 GATE(CLK_PHYCLK_UFS_RX1_SYMBOL, "phyclk_ufs_rx1_symbol",
2225 "mout_phyclk_ufs_rx1_symbol_user", ENABLE_SCLK_FSYS,
2226 16, 0, 0),
2227 GATE(CLK_PHYCLK_UFS_RX0_SYMBOL, "phyclk_ufs_rx0_symbol",
2228 "mout_phyclk_ufs_rx0_symbol_user", ENABLE_SCLK_FSYS,
2229 15, 0, 0),
2230 GATE(CLK_PHYCLK_UFS_TX1_SYMBOL, "phyclk_ufs_tx1_symbol",
2231 "mout_phyclk_ufs_tx1_symbol_user", ENABLE_SCLK_FSYS,
2232 14, 0, 0),
2233 GATE(CLK_PHYCLK_UFS_TX0_SYMBOL, "phyclk_ufs_tx0_symbol",
2234 "mout_phyclk_ufs_tx0_symbol_user", ENABLE_SCLK_FSYS,
2235 13, 0, 0),
2236 GATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1, "phyclk_usbhost20_phy_hsic1",
2237 "mout_phyclk_usbhost20_phy_hsic1", ENABLE_SCLK_FSYS,
2238 12, 0, 0),
2239 GATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI,
2240 "phyclk_usbhost20_phy_clk48mohci",
2241 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2242 ENABLE_SCLK_FSYS, 11, 0, 0),
2243 GATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK,
2244 "phyclk_usbhost20_phy_phyclock",
2245 "mout_phyclk_usbhost20_phy_phyclock_user",
2246 ENABLE_SCLK_FSYS, 10, 0, 0),
2247 GATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK,
2248 "phyclk_usbhost20_phy_freeclk",
2249 "mout_phyclk_usbhost20_phy_freeclk_user",
2250 ENABLE_SCLK_FSYS, 9, 0, 0),
2251 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
2252 "phyclk_usbdrd30_udrd30_pipe_pclk",
2253 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2254 ENABLE_SCLK_FSYS, 8, 0, 0),
2255 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
2256 "phyclk_usbdrd30_udrd30_phyclock",
2257 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2258 ENABLE_SCLK_FSYS, 7, 0, 0),
2259 GATE(CLK_SCLK_MPHY, "sclk_mphy", "mout_sclk_mphy",
2260 ENABLE_SCLK_FSYS, 6, 0, 0),
2261 GATE(CLK_SCLK_UFSUNIPRO, "sclk_ufsunipro", "mout_sclk_ufsunipro_user",
2262 ENABLE_SCLK_FSYS, 5, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002263 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "mout_sclk_mmc2_user",
2264 ENABLE_SCLK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
2265 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "mout_sclk_mmc1_user",
2266 ENABLE_SCLK_FSYS, 3, CLK_SET_RATE_PARENT, 0),
2267 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "mout_sclk_mmc0_user",
2268 ENABLE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002269 GATE(CLK_SCLK_USBHOST30, "sclk_usbhost30", "mout_sclk_usbhost30_user",
2270 ENABLE_SCLK_FSYS, 1, 0, 0),
2271 GATE(CLK_SCLK_USBDRD30, "sclk_usbdrd30", "mout_sclk_usbdrd30_user",
2272 ENABLE_SCLK_FSYS, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002273
2274 /* ENABLE_IP_FSYS0 */
2275 GATE(CLK_PDMA1, "pdma1", "aclk_pdma1", ENABLE_IP_FSYS0, 15, 0, 0),
2276 GATE(CLK_PDMA0, "pdma0", "aclk_pdma0", ENABLE_IP_FSYS0, 0, 0, 0),
2277};
2278
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002279static const struct samsung_cmu_info fsys_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002280 .mux_clks = fsys_mux_clks,
2281 .nr_mux_clks = ARRAY_SIZE(fsys_mux_clks),
2282 .gate_clks = fsys_gate_clks,
2283 .nr_gate_clks = ARRAY_SIZE(fsys_gate_clks),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002284 .fixed_clks = fsys_fixed_clks,
2285 .nr_fixed_clks = ARRAY_SIZE(fsys_fixed_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002286 .nr_clk_ids = FSYS_NR_CLK,
2287 .clk_regs = fsys_clk_regs,
2288 .nr_clk_regs = ARRAY_SIZE(fsys_clk_regs),
2289};
2290
2291static void __init exynos5433_cmu_fsys_init(struct device_node *np)
2292{
2293 samsung_cmu_register_one(np, &fsys_cmu_info);
2294}
2295
2296CLK_OF_DECLARE(exynos5433_cmu_fsys, "samsung,exynos5433-cmu-fsys",
2297 exynos5433_cmu_fsys_init);
Chanwoo Choia29308d2015-02-02 23:24:00 +09002298
2299/*
2300 * Register offset definitions for CMU_G2D
2301 */
2302#define MUX_SEL_G2D0 0x0200
2303#define MUX_SEL_ENABLE_G2D0 0x0300
2304#define MUX_SEL_STAT_G2D0 0x0400
2305#define DIV_G2D 0x0600
2306#define DIV_STAT_G2D 0x0700
2307#define DIV_ENABLE_ACLK_G2D 0x0800
2308#define DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D 0x0804
2309#define DIV_ENABLE_PCLK_G2D 0x0900
2310#define DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D 0x0904
2311#define DIV_ENABLE_IP_G2D0 0x0b00
2312#define DIV_ENABLE_IP_G2D1 0x0b04
2313#define DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D 0x0b08
2314
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002315static const unsigned long g2d_clk_regs[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002316 MUX_SEL_G2D0,
2317 MUX_SEL_ENABLE_G2D0,
Chanwoo Choia29308d2015-02-02 23:24:00 +09002318 DIV_G2D,
Chanwoo Choia29308d2015-02-02 23:24:00 +09002319 DIV_ENABLE_ACLK_G2D,
2320 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D,
2321 DIV_ENABLE_PCLK_G2D,
2322 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D,
2323 DIV_ENABLE_IP_G2D0,
2324 DIV_ENABLE_IP_G2D1,
2325 DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D,
2326};
2327
2328/* list of all parent clock list */
2329PNAME(mout_aclk_g2d_266_user_p) = { "oscclk", "aclk_g2d_266", };
2330PNAME(mout_aclk_g2d_400_user_p) = { "oscclk", "aclk_g2d_400", };
2331
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002332static const struct samsung_mux_clock g2d_mux_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002333 /* MUX_SEL_G2D0 */
2334 MUX(CLK_MUX_ACLK_G2D_266_USER, "mout_aclk_g2d_266_user",
2335 mout_aclk_g2d_266_user_p, MUX_SEL_G2D0, 4, 1),
2336 MUX(CLK_MUX_ACLK_G2D_400_USER, "mout_aclk_g2d_400_user",
2337 mout_aclk_g2d_400_user_p, MUX_SEL_G2D0, 0, 1),
2338};
2339
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002340static const struct samsung_div_clock g2d_div_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002341 /* DIV_G2D */
2342 DIV(CLK_DIV_PCLK_G2D, "div_pclk_g2d", "mout_aclk_g2d_266_user",
2343 DIV_G2D, 0, 2),
2344};
2345
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002346static const struct samsung_gate_clock g2d_gate_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002347 /* DIV_ENABLE_ACLK_G2D */
2348 GATE(CLK_ACLK_SMMU_MDMA1, "aclk_smmu_mdma1", "mout_aclk_g2d_266_user",
2349 DIV_ENABLE_ACLK_G2D, 12, 0, 0),
2350 GATE(CLK_ACLK_BTS_MDMA1, "aclk_bts_mdam1", "mout_aclk_g2d_266_user",
2351 DIV_ENABLE_ACLK_G2D, 11, 0, 0),
2352 GATE(CLK_ACLK_BTS_G2D, "aclk_bts_g2d", "mout_aclk_g2d_400_user",
2353 DIV_ENABLE_ACLK_G2D, 10, 0, 0),
2354 GATE(CLK_ACLK_ALB_G2D, "aclk_alb_g2d", "mout_aclk_g2d_400_user",
2355 DIV_ENABLE_ACLK_G2D, 9, 0, 0),
2356 GATE(CLK_ACLK_AXIUS_G2DX, "aclk_axius_g2dx", "mout_aclk_g2d_400_user",
2357 DIV_ENABLE_ACLK_G2D, 8, 0, 0),
2358 GATE(CLK_ACLK_ASYNCAXI_SYSX, "aclk_asyncaxi_sysx",
2359 "mout_aclk_g2d_400_user", DIV_ENABLE_ACLK_G2D,
2360 7, 0, 0),
2361 GATE(CLK_ACLK_AHB2APB_G2D1P, "aclk_ahb2apb_g2d1p", "div_pclk_g2d",
2362 DIV_ENABLE_ACLK_G2D, 6, CLK_IGNORE_UNUSED, 0),
2363 GATE(CLK_ACLK_AHB2APB_G2D0P, "aclk_ahb2apb_g2d0p", "div_pclk_g2d",
2364 DIV_ENABLE_ACLK_G2D, 5, CLK_IGNORE_UNUSED, 0),
2365 GATE(CLK_ACLK_XIU_G2DX, "aclk_xiu_g2dx", "mout_aclk_g2d_400_user",
2366 DIV_ENABLE_ACLK_G2D, 4, CLK_IGNORE_UNUSED, 0),
2367 GATE(CLK_ACLK_G2DNP_133, "aclk_g2dnp_133", "div_pclk_g2d",
2368 DIV_ENABLE_ACLK_G2D, 3, CLK_IGNORE_UNUSED, 0),
2369 GATE(CLK_ACLK_G2DND_400, "aclk_g2dnd_400", "mout_aclk_g2d_400_user",
2370 DIV_ENABLE_ACLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2371 GATE(CLK_ACLK_MDMA1, "aclk_mdma1", "mout_aclk_g2d_266_user",
2372 DIV_ENABLE_ACLK_G2D, 1, 0, 0),
2373 GATE(CLK_ACLK_G2D, "aclk_g2d", "mout_aclk_g2d_400_user",
2374 DIV_ENABLE_ACLK_G2D, 0, 0, 0),
2375
2376 /* DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D */
2377 GATE(CLK_ACLK_SMMU_G2D, "aclk_smmu_g2d", "mout_aclk_g2d_400_user",
2378 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2379
2380 /* DIV_ENABLE_PCLK_G2D */
2381 GATE(CLK_PCLK_SMMU_MDMA1, "pclk_smmu_mdma1", "div_pclk_g2d",
2382 DIV_ENABLE_PCLK_G2D, 7, 0, 0),
2383 GATE(CLK_PCLK_BTS_MDMA1, "pclk_bts_mdam1", "div_pclk_g2d",
2384 DIV_ENABLE_PCLK_G2D, 6, 0, 0),
2385 GATE(CLK_PCLK_BTS_G2D, "pclk_bts_g2d", "div_pclk_g2d",
2386 DIV_ENABLE_PCLK_G2D, 5, 0, 0),
2387 GATE(CLK_PCLK_ALB_G2D, "pclk_alb_g2d", "div_pclk_g2d",
2388 DIV_ENABLE_PCLK_G2D, 4, 0, 0),
2389 GATE(CLK_PCLK_ASYNCAXI_SYSX, "pclk_asyncaxi_sysx", "div_pclk_g2d",
2390 DIV_ENABLE_PCLK_G2D, 3, 0, 0),
2391 GATE(CLK_PCLK_PMU_G2D, "pclk_pmu_g2d", "div_pclk_g2d",
2392 DIV_ENABLE_PCLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2393 GATE(CLK_PCLK_SYSREG_G2D, "pclk_sysreg_g2d", "div_pclk_g2d",
2394 DIV_ENABLE_PCLK_G2D, 1, CLK_IGNORE_UNUSED, 0),
2395 GATE(CLK_PCLK_G2D, "pclk_g2d", "div_pclk_g2d", DIV_ENABLE_PCLK_G2D,
2396 0, 0, 0),
2397
2398 /* DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D */
2399 GATE(CLK_PCLK_SMMU_G2D, "pclk_smmu_g2d", "div_pclk_g2d",
2400 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2401};
2402
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002403static const struct samsung_cmu_info g2d_cmu_info __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002404 .mux_clks = g2d_mux_clks,
2405 .nr_mux_clks = ARRAY_SIZE(g2d_mux_clks),
2406 .div_clks = g2d_div_clks,
2407 .nr_div_clks = ARRAY_SIZE(g2d_div_clks),
2408 .gate_clks = g2d_gate_clks,
2409 .nr_gate_clks = ARRAY_SIZE(g2d_gate_clks),
2410 .nr_clk_ids = G2D_NR_CLK,
2411 .clk_regs = g2d_clk_regs,
2412 .nr_clk_regs = ARRAY_SIZE(g2d_clk_regs),
2413};
2414
2415static void __init exynos5433_cmu_g2d_init(struct device_node *np)
2416{
2417 samsung_cmu_register_one(np, &g2d_cmu_info);
2418}
2419
2420CLK_OF_DECLARE(exynos5433_cmu_g2d, "samsung,exynos5433-cmu-g2d",
2421 exynos5433_cmu_g2d_init);
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002422
2423/*
2424 * Register offset definitions for CMU_DISP
2425 */
2426#define DISP_PLL_LOCK 0x0000
2427#define DISP_PLL_CON0 0x0100
2428#define DISP_PLL_CON1 0x0104
2429#define DISP_PLL_FREQ_DET 0x0108
2430#define MUX_SEL_DISP0 0x0200
2431#define MUX_SEL_DISP1 0x0204
2432#define MUX_SEL_DISP2 0x0208
2433#define MUX_SEL_DISP3 0x020c
2434#define MUX_SEL_DISP4 0x0210
2435#define MUX_ENABLE_DISP0 0x0300
2436#define MUX_ENABLE_DISP1 0x0304
2437#define MUX_ENABLE_DISP2 0x0308
2438#define MUX_ENABLE_DISP3 0x030c
2439#define MUX_ENABLE_DISP4 0x0310
2440#define MUX_STAT_DISP0 0x0400
2441#define MUX_STAT_DISP1 0x0404
2442#define MUX_STAT_DISP2 0x0408
2443#define MUX_STAT_DISP3 0x040c
2444#define MUX_STAT_DISP4 0x0410
2445#define MUX_IGNORE_DISP2 0x0508
2446#define DIV_DISP 0x0600
2447#define DIV_DISP_PLL_FREQ_DET 0x0604
2448#define DIV_STAT_DISP 0x0700
2449#define DIV_STAT_DISP_PLL_FREQ_DET 0x0704
2450#define ENABLE_ACLK_DISP0 0x0800
2451#define ENABLE_ACLK_DISP1 0x0804
2452#define ENABLE_PCLK_DISP 0x0900
2453#define ENABLE_SCLK_DISP 0x0a00
2454#define ENABLE_IP_DISP0 0x0b00
2455#define ENABLE_IP_DISP1 0x0b04
2456#define CLKOUT_CMU_DISP 0x0c00
2457#define CLKOUT_CMU_DISP_DIV_STAT 0x0c04
2458
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002459static const unsigned long disp_clk_regs[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002460 DISP_PLL_LOCK,
2461 DISP_PLL_CON0,
2462 DISP_PLL_CON1,
2463 DISP_PLL_FREQ_DET,
2464 MUX_SEL_DISP0,
2465 MUX_SEL_DISP1,
2466 MUX_SEL_DISP2,
2467 MUX_SEL_DISP3,
2468 MUX_SEL_DISP4,
2469 MUX_ENABLE_DISP0,
2470 MUX_ENABLE_DISP1,
2471 MUX_ENABLE_DISP2,
2472 MUX_ENABLE_DISP3,
2473 MUX_ENABLE_DISP4,
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002474 MUX_IGNORE_DISP2,
2475 DIV_DISP,
2476 DIV_DISP_PLL_FREQ_DET,
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002477 ENABLE_ACLK_DISP0,
2478 ENABLE_ACLK_DISP1,
2479 ENABLE_PCLK_DISP,
2480 ENABLE_SCLK_DISP,
2481 ENABLE_IP_DISP0,
2482 ENABLE_IP_DISP1,
2483 CLKOUT_CMU_DISP,
2484 CLKOUT_CMU_DISP_DIV_STAT,
2485};
2486
2487/* list of all parent clock list */
2488PNAME(mout_disp_pll_p) = { "oscclk", "fout_disp_pll", };
2489PNAME(mout_sclk_dsim1_user_p) = { "oscclk", "sclk_dsim1_disp", };
2490PNAME(mout_sclk_dsim0_user_p) = { "oscclk", "sclk_dsim0_disp", };
2491PNAME(mout_sclk_dsd_user_p) = { "oscclk", "sclk_dsd_disp", };
2492PNAME(mout_sclk_decon_tv_eclk_user_p) = { "oscclk",
2493 "sclk_decon_tv_eclk_disp", };
2494PNAME(mout_sclk_decon_vclk_user_p) = { "oscclk",
2495 "sclk_decon_vclk_disp", };
2496PNAME(mout_sclk_decon_eclk_user_p) = { "oscclk",
2497 "sclk_decon_eclk_disp", };
2498PNAME(mout_sclk_decon_tv_vlkc_user_p) = { "oscclk",
2499 "sclk_decon_tv_vclk_disp", };
2500PNAME(mout_aclk_disp_333_user_p) = { "oscclk", "aclk_disp_333", };
2501
2502PNAME(mout_phyclk_mipidphy1_bitclkdiv8_user_p) = { "oscclk",
2503 "phyclk_mipidphy1_bitclkdiv8_phy", };
2504PNAME(mout_phyclk_mipidphy1_rxclkesc0_user_p) = { "oscclk",
2505 "phyclk_mipidphy1_rxclkesc0_phy", };
2506PNAME(mout_phyclk_mipidphy0_bitclkdiv8_user_p) = { "oscclk",
2507 "phyclk_mipidphy0_bitclkdiv8_phy", };
2508PNAME(mout_phyclk_mipidphy0_rxclkesc0_user_p) = { "oscclk",
2509 "phyclk_mipidphy0_rxclkesc0_phy", };
2510PNAME(mout_phyclk_hdmiphy_tmds_clko_user_p) = { "oscclk",
2511 "phyclk_hdmiphy_tmds_clko_phy", };
2512PNAME(mout_phyclk_hdmiphy_pixel_clko_user_p) = { "oscclk",
2513 "phyclk_hdmiphy_pixel_clko_phy", };
2514
2515PNAME(mout_sclk_dsim0_p) = { "mout_disp_pll",
2516 "mout_sclk_dsim0_user", };
2517PNAME(mout_sclk_decon_tv_eclk_p) = { "mout_disp_pll",
2518 "mout_sclk_decon_tv_eclk_user", };
2519PNAME(mout_sclk_decon_vclk_p) = { "mout_disp_pll",
2520 "mout_sclk_decon_vclk_user", };
2521PNAME(mout_sclk_decon_eclk_p) = { "mout_disp_pll",
2522 "mout_sclk_decon_eclk_user", };
2523
2524PNAME(mout_sclk_dsim1_b_disp_p) = { "mout_sclk_dsim1_a_disp",
2525 "mout_sclk_dsim1_user", };
2526PNAME(mout_sclk_decon_tv_vclk_c_disp_p) = {
2527 "mout_phyclk_hdmiphy_pixel_clko_user",
2528 "mout_sclk_decon_tv_vclk_b_disp", };
2529PNAME(mout_sclk_decon_tv_vclk_b_disp_p) = { "mout_sclk_decon_tv_vclk_a_disp",
2530 "mout_sclk_decon_tv_vclk_user", };
2531
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002532static const struct samsung_pll_clock disp_pll_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002533 PLL(pll_35xx, CLK_FOUT_DISP_PLL, "fout_disp_pll", "oscclk",
2534 DISP_PLL_LOCK, DISP_PLL_CON0, exynos5443_pll_rates),
2535};
2536
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002537static const struct samsung_fixed_factor_clock disp_fixed_factor_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002538 /*
2539 * sclk_rgb_{vclk|tv_vclk} is half clock of sclk_decon_{vclk|tv_vclk}.
2540 * The divider has fixed value (2) between sclk_rgb_{vclk|tv_vclk}
2541 * and sclk_decon_{vclk|tv_vclk}.
2542 */
2543 FFACTOR(CLK_SCLK_RGB_VCLK, "sclk_rgb_vclk", "sclk_decon_vclk",
2544 1, 2, 0),
2545 FFACTOR(CLK_SCLK_RGB_TV_VCLK, "sclk_rgb_tv_vclk", "sclk_decon_tv_vclk",
2546 1, 2, 0),
2547};
2548
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002549static const struct samsung_fixed_rate_clock disp_fixed_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002550 /* PHY clocks from MIPI_DPHY1 */
Stephen Boyd728f2882016-03-01 10:59:58 -08002551 FRATE(0, "phyclk_mipidphy1_bitclkdiv8_phy", NULL, 0, 188000000),
2552 FRATE(0, "phyclk_mipidphy1_rxclkesc0_phy", NULL, 0, 100000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002553 /* PHY clocks from MIPI_DPHY0 */
Stephen Boyd728f2882016-03-01 10:59:58 -08002554 FRATE(0, "phyclk_mipidphy0_bitclkdiv8_phy", NULL, 0, 188000000),
2555 FRATE(0, "phyclk_mipidphy0_rxclkesc0_phy", NULL, 0, 100000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002556 /* PHY clocks from HDMI_PHY */
Andrzej Hajda68b22062015-10-20 11:22:32 +02002557 FRATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY, "phyclk_hdmiphy_tmds_clko_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002558 NULL, 0, 300000000),
Andrzej Hajda68b22062015-10-20 11:22:32 +02002559 FRATE(CLK_PHYCLK_HDMIPHY_PIXEL_CLKO_PHY, "phyclk_hdmiphy_pixel_clko_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002560 NULL, 0, 166000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002561};
2562
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002563static const struct samsung_mux_clock disp_mux_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002564 /* MUX_SEL_DISP0 */
2565 MUX(CLK_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p, MUX_SEL_DISP0,
2566 0, 1),
2567
2568 /* MUX_SEL_DISP1 */
2569 MUX(CLK_MOUT_SCLK_DSIM1_USER, "mout_sclk_dsim1_user",
2570 mout_sclk_dsim1_user_p, MUX_SEL_DISP1, 28, 1),
2571 MUX(CLK_MOUT_SCLK_DSIM0_USER, "mout_sclk_dsim0_user",
2572 mout_sclk_dsim0_user_p, MUX_SEL_DISP1, 24, 1),
2573 MUX(CLK_MOUT_SCLK_DSD_USER, "mout_sclk_dsd_user", mout_sclk_dsd_user_p,
2574 MUX_SEL_DISP1, 20, 1),
2575 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_USER, "mout_sclk_decon_tv_eclk_user",
2576 mout_sclk_decon_tv_eclk_user_p, MUX_SEL_DISP1, 16, 1),
2577 MUX(CLK_MOUT_SCLK_DECON_VCLK_USER, "mout_sclk_decon_vclk_user",
2578 mout_sclk_decon_vclk_user_p, MUX_SEL_DISP1, 12, 1),
2579 MUX(CLK_MOUT_SCLK_DECON_ECLK_USER, "mout_sclk_decon_eclk_user",
2580 mout_sclk_decon_eclk_user_p, MUX_SEL_DISP1, 8, 1),
2581 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_USER, "mout_sclk_decon_tv_vclk_user",
2582 mout_sclk_decon_tv_vlkc_user_p, MUX_SEL_DISP1, 4, 1),
2583 MUX(CLK_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
2584 mout_aclk_disp_333_user_p, MUX_SEL_DISP1, 0, 1),
2585
2586 /* MUX_SEL_DISP2 */
2587 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_BITCLKDIV8_USER,
2588 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2589 mout_phyclk_mipidphy1_bitclkdiv8_user_p, MUX_SEL_DISP2,
2590 20, 1),
2591 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_RXCLKESC0_USER,
2592 "mout_phyclk_mipidphy1_rxclkesc0_user",
2593 mout_phyclk_mipidphy1_rxclkesc0_user_p, MUX_SEL_DISP2,
2594 16, 1),
2595 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_BITCLKDIV8_USER,
2596 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2597 mout_phyclk_mipidphy0_bitclkdiv8_user_p, MUX_SEL_DISP2,
2598 12, 1),
2599 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_RXCLKESC0_USER,
2600 "mout_phyclk_mipidphy0_rxclkesc0_user",
2601 mout_phyclk_mipidphy0_rxclkesc0_user_p, MUX_SEL_DISP2,
2602 8, 1),
2603 MUX(CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER,
2604 "mout_phyclk_hdmiphy_tmds_clko_user",
2605 mout_phyclk_hdmiphy_tmds_clko_user_p, MUX_SEL_DISP2,
2606 4, 1),
2607 MUX(CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER,
2608 "mout_phyclk_hdmiphy_pixel_clko_user",
2609 mout_phyclk_hdmiphy_pixel_clko_user_p, MUX_SEL_DISP2,
2610 0, 1),
2611
2612 /* MUX_SEL_DISP3 */
2613 MUX(CLK_MOUT_SCLK_DSIM0, "mout_sclk_dsim0", mout_sclk_dsim0_p,
2614 MUX_SEL_DISP3, 12, 1),
2615 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK, "mout_sclk_decon_tv_eclk",
2616 mout_sclk_decon_tv_eclk_p, MUX_SEL_DISP3, 8, 1),
2617 MUX(CLK_MOUT_SCLK_DECON_VCLK, "mout_sclk_decon_vclk",
2618 mout_sclk_decon_vclk_p, MUX_SEL_DISP3, 4, 1),
2619 MUX(CLK_MOUT_SCLK_DECON_ECLK, "mout_sclk_decon_eclk",
2620 mout_sclk_decon_eclk_p, MUX_SEL_DISP3, 0, 1),
2621
2622 /* MUX_SEL_DISP4 */
2623 MUX(CLK_MOUT_SCLK_DSIM1_B_DISP, "mout_sclk_dsim1_b_disp",
2624 mout_sclk_dsim1_b_disp_p, MUX_SEL_DISP4, 16, 1),
2625 MUX(CLK_MOUT_SCLK_DSIM1_A_DISP, "mout_sclk_dsim1_a_disp",
2626 mout_sclk_dsim0_p, MUX_SEL_DISP4, 12, 1),
2627 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C_DISP,
2628 "mout_sclk_decon_tv_vclk_c_disp",
2629 mout_sclk_decon_tv_vclk_c_disp_p, MUX_SEL_DISP4, 8, 1),
2630 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B_DISP,
2631 "mout_sclk_decon_tv_vclk_b_disp",
2632 mout_sclk_decon_tv_vclk_b_disp_p, MUX_SEL_DISP4, 4, 1),
2633 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A_DISP,
2634 "mout_sclk_decon_tv_vclk_a_disp",
2635 mout_sclk_decon_vclk_p, MUX_SEL_DISP4, 0, 1),
2636};
2637
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002638static const struct samsung_div_clock disp_div_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002639 /* DIV_DISP */
2640 DIV(CLK_DIV_SCLK_DSIM1_DISP, "div_sclk_dsim1_disp",
2641 "mout_sclk_dsim1_b_disp", DIV_DISP, 24, 3),
2642 DIV(CLK_DIV_SCLK_DECON_TV_VCLK_DISP, "div_sclk_decon_tv_vclk_disp",
2643 "mout_sclk_decon_tv_vclk_c_disp", DIV_DISP, 20, 3),
2644 DIV(CLK_DIV_SCLK_DSIM0_DISP, "div_sclk_dsim0_disp", "mout_sclk_dsim0",
2645 DIV_DISP, 16, 3),
2646 DIV(CLK_DIV_SCLK_DECON_TV_ECLK_DISP, "div_sclk_decon_tv_eclk_disp",
2647 "mout_sclk_decon_tv_eclk", DIV_DISP, 12, 3),
2648 DIV(CLK_DIV_SCLK_DECON_VCLK_DISP, "div_sclk_decon_vclk_disp",
2649 "mout_sclk_decon_vclk", DIV_DISP, 8, 3),
2650 DIV(CLK_DIV_SCLK_DECON_ECLK_DISP, "div_sclk_decon_eclk_disp",
2651 "mout_sclk_decon_eclk", DIV_DISP, 4, 3),
2652 DIV(CLK_DIV_PCLK_DISP, "div_pclk_disp", "mout_aclk_disp_333_user",
2653 DIV_DISP, 0, 2),
2654};
2655
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002656static const struct samsung_gate_clock disp_gate_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002657 /* ENABLE_ACLK_DISP0 */
2658 GATE(CLK_ACLK_DECON_TV, "aclk_decon_tv", "mout_aclk_disp_333_user",
2659 ENABLE_ACLK_DISP0, 2, 0, 0),
2660 GATE(CLK_ACLK_DECON, "aclk_decon", "mout_aclk_disp_333_user",
2661 ENABLE_ACLK_DISP0, 0, 0, 0),
2662
2663 /* ENABLE_ACLK_DISP1 */
2664 GATE(CLK_ACLK_SMMU_TV1X, "aclk_smmu_tv1x", "mout_aclk_disp_333_user",
2665 ENABLE_ACLK_DISP1, 25, 0, 0),
2666 GATE(CLK_ACLK_SMMU_TV0X, "aclk_smmu_tv0x", "mout_aclk_disp_333_user",
2667 ENABLE_ACLK_DISP1, 24, 0, 0),
2668 GATE(CLK_ACLK_SMMU_DECON1X, "aclk_smmu_decon1x",
2669 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 23, 0, 0),
2670 GATE(CLK_ACLK_SMMU_DECON0X, "aclk_smmu_decon0x",
2671 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 22, 0, 0),
2672 GATE(CLK_ACLK_BTS_DECON_TV_M3, "aclk_bts_decon_tv_m3",
2673 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 21, 0, 0),
2674 GATE(CLK_ACLK_BTS_DECON_TV_M2, "aclk_bts_decon_tv_m2",
2675 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 20, 0, 0),
2676 GATE(CLK_ACLK_BTS_DECON_TV_M1, "aclk_bts_decon_tv_m1",
2677 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 19, 0, 0),
2678 GATE(CLK_ACLK_BTS_DECON_TV_M0, "aclk-bts_decon_tv_m0",
2679 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 18, 0, 0),
2680 GATE(CLK_ACLK_BTS_DECON_NM4, "aclk_bts_decon_nm4",
2681 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 17, 0, 0),
2682 GATE(CLK_ACLK_BTS_DECON_NM3, "aclk_bts_decon_nm3",
2683 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 16, 0, 0),
2684 GATE(CLK_ACLK_BTS_DECON_NM2, "aclk_bts_decon_nm2",
2685 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 15, 0, 0),
2686 GATE(CLK_ACLK_BTS_DECON_NM1, "aclk_bts_decon_nm1",
2687 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 14, 0, 0),
2688 GATE(CLK_ACLK_BTS_DECON_NM0, "aclk_bts_decon_nm0",
2689 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 13, 0, 0),
2690 GATE(CLK_ACLK_AHB2APB_DISPSFR2P, "aclk_ahb2apb_dispsfr2p",
2691 "div_pclk_disp", ENABLE_ACLK_DISP1,
2692 12, CLK_IGNORE_UNUSED, 0),
2693 GATE(CLK_ACLK_AHB2APB_DISPSFR1P, "aclk_ahb2apb_dispsfr1p",
2694 "div_pclk_disp", ENABLE_ACLK_DISP1,
2695 11, CLK_IGNORE_UNUSED, 0),
2696 GATE(CLK_ACLK_AHB2APB_DISPSFR0P, "aclk_ahb2apb_dispsfr0p",
2697 "div_pclk_disp", ENABLE_ACLK_DISP1,
2698 10, CLK_IGNORE_UNUSED, 0),
2699 GATE(CLK_ACLK_AHB_DISPH, "aclk_ahb_disph", "div_pclk_disp",
2700 ENABLE_ACLK_DISP1, 8, CLK_IGNORE_UNUSED, 0),
2701 GATE(CLK_ACLK_XIU_TV1X, "aclk_xiu_tv1x", "mout_aclk_disp_333_user",
2702 ENABLE_ACLK_DISP1, 7, 0, 0),
2703 GATE(CLK_ACLK_XIU_TV0X, "aclk_xiu_tv0x", "mout_aclk_disp_333_user",
2704 ENABLE_ACLK_DISP1, 6, 0, 0),
2705 GATE(CLK_ACLK_XIU_DECON1X, "aclk_xiu_decon1x",
2706 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 5, 0, 0),
2707 GATE(CLK_ACLK_XIU_DECON0X, "aclk_xiu_decon0x",
2708 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 4, 0, 0),
2709 GATE(CLK_ACLK_XIU_DISP1X, "aclk_xiu_disp1x", "mout_aclk_disp_333_user",
2710 ENABLE_ACLK_DISP1, 3, CLK_IGNORE_UNUSED, 0),
2711 GATE(CLK_ACLK_XIU_DISPNP_100, "aclk_xiu_dispnp_100", "div_pclk_disp",
2712 ENABLE_ACLK_DISP1, 2, CLK_IGNORE_UNUSED, 0),
2713 GATE(CLK_ACLK_DISP1ND_333, "aclk_disp1nd_333",
2714 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 1,
2715 CLK_IGNORE_UNUSED, 0),
2716 GATE(CLK_ACLK_DISP0ND_333, "aclk_disp0nd_333",
2717 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1,
2718 0, CLK_IGNORE_UNUSED, 0),
2719
2720 /* ENABLE_PCLK_DISP */
2721 GATE(CLK_PCLK_SMMU_TV1X, "pclk_smmu_tv1x", "div_pclk_disp",
2722 ENABLE_PCLK_DISP, 23, 0, 0),
2723 GATE(CLK_PCLK_SMMU_TV0X, "pclk_smmu_tv0x", "div_pclk_disp",
2724 ENABLE_PCLK_DISP, 22, 0, 0),
2725 GATE(CLK_PCLK_SMMU_DECON1X, "pclk_smmu_decon1x", "div_pclk_disp",
2726 ENABLE_PCLK_DISP, 21, 0, 0),
2727 GATE(CLK_PCLK_SMMU_DECON0X, "pclk_smmu_decon0x", "div_pclk_disp",
2728 ENABLE_PCLK_DISP, 20, 0, 0),
2729 GATE(CLK_PCLK_BTS_DECON_TV_M3, "pclk_bts_decon_tv_m3", "div_pclk_disp",
2730 ENABLE_PCLK_DISP, 19, 0, 0),
2731 GATE(CLK_PCLK_BTS_DECON_TV_M2, "pclk_bts_decon_tv_m2", "div_pclk_disp",
2732 ENABLE_PCLK_DISP, 18, 0, 0),
2733 GATE(CLK_PCLK_BTS_DECON_TV_M1, "pclk_bts_decon_tv_m1", "div_pclk_disp",
2734 ENABLE_PCLK_DISP, 17, 0, 0),
2735 GATE(CLK_PCLK_BTS_DECON_TV_M0, "pclk_bts_decon_tv_m0", "div_pclk_disp",
2736 ENABLE_PCLK_DISP, 16, 0, 0),
2737 GATE(CLK_PCLK_BTS_DECONM4, "pclk_bts_deconm4", "div_pclk_disp",
2738 ENABLE_PCLK_DISP, 15, 0, 0),
2739 GATE(CLK_PCLK_BTS_DECONM3, "pclk_bts_deconm3", "div_pclk_disp",
2740 ENABLE_PCLK_DISP, 14, 0, 0),
2741 GATE(CLK_PCLK_BTS_DECONM2, "pclk_bts_deconm2", "div_pclk_disp",
2742 ENABLE_PCLK_DISP, 13, 0, 0),
2743 GATE(CLK_PCLK_BTS_DECONM1, "pclk_bts_deconm1", "div_pclk_disp",
2744 ENABLE_PCLK_DISP, 12, 0, 0),
2745 GATE(CLK_PCLK_BTS_DECONM0, "pclk_bts_deconm0", "div_pclk_disp",
2746 ENABLE_PCLK_DISP, 11, 0, 0),
2747 GATE(CLK_PCLK_MIC1, "pclk_mic1", "div_pclk_disp",
2748 ENABLE_PCLK_DISP, 10, 0, 0),
2749 GATE(CLK_PCLK_PMU_DISP, "pclk_pmu_disp", "div_pclk_disp",
2750 ENABLE_PCLK_DISP, 9, CLK_IGNORE_UNUSED, 0),
2751 GATE(CLK_PCLK_SYSREG_DISP, "pclk_sysreg_disp", "div_pclk_disp",
2752 ENABLE_PCLK_DISP, 8, CLK_IGNORE_UNUSED, 0),
2753 GATE(CLK_PCLK_HDMIPHY, "pclk_hdmiphy", "div_pclk_disp",
2754 ENABLE_PCLK_DISP, 7, 0, 0),
2755 GATE(CLK_PCLK_HDMI, "pclk_hdmi", "div_pclk_disp",
2756 ENABLE_PCLK_DISP, 6, 0, 0),
2757 GATE(CLK_PCLK_MIC0, "pclk_mic0", "div_pclk_disp",
2758 ENABLE_PCLK_DISP, 5, 0, 0),
2759 GATE(CLK_PCLK_DSIM1, "pclk_dsim1", "div_pclk_disp",
2760 ENABLE_PCLK_DISP, 3, 0, 0),
2761 GATE(CLK_PCLK_DSIM0, "pclk_dsim0", "div_pclk_disp",
2762 ENABLE_PCLK_DISP, 2, 0, 0),
2763 GATE(CLK_PCLK_DECON_TV, "pclk_decon_tv", "div_pclk_disp",
2764 ENABLE_PCLK_DISP, 1, 0, 0),
Andrzej Hajda02ed9102015-10-20 11:22:33 +02002765 GATE(CLK_PCLK_DECON, "pclk_decon", "div_pclk_disp",
2766 ENABLE_PCLK_DISP, 0, 0, 0),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002767
2768 /* ENABLE_SCLK_DISP */
2769 GATE(CLK_PHYCLK_MIPIDPHY1_BITCLKDIV8, "phyclk_mipidphy1_bitclkdiv8",
2770 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2771 ENABLE_SCLK_DISP, 26, 0, 0),
2772 GATE(CLK_PHYCLK_MIPIDPHY1_RXCLKESC0, "phyclk_mipidphy1_rxclkesc0",
2773 "mout_phyclk_mipidphy1_rxclkesc0_user",
2774 ENABLE_SCLK_DISP, 25, 0, 0),
2775 GATE(CLK_SCLK_RGB_TV_VCLK_TO_DSIM1, "sclk_rgb_tv_vclk_to_dsim1",
2776 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 24, 0, 0),
2777 GATE(CLK_SCLK_RGB_TV_VCLK_TO_MIC1, "sclk_rgb_tv_vclk_to_mic1",
2778 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 23, 0, 0),
2779 GATE(CLK_SCLK_DSIM1, "sclk_dsim1", "div_sclk_dsim1_disp",
2780 ENABLE_SCLK_DISP, 22, 0, 0),
2781 GATE(CLK_SCLK_DECON_TV_VCLK, "sclk_decon_tv_vclk",
2782 "div_sclk_decon_tv_vclk_disp",
2783 ENABLE_SCLK_DISP, 21, 0, 0),
2784 GATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8, "phyclk_mipidphy0_bitclkdiv8",
2785 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2786 ENABLE_SCLK_DISP, 15, 0, 0),
2787 GATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0, "phyclk_mipidphy0_rxclkesc0",
2788 "mout_phyclk_mipidphy0_rxclkesc0_user",
2789 ENABLE_SCLK_DISP, 14, 0, 0),
2790 GATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO, "phyclk_hdmiphy_tmds_clko",
2791 "mout_phyclk_hdmiphy_tmds_clko_user",
2792 ENABLE_SCLK_DISP, 13, 0, 0),
2793 GATE(CLK_PHYCLK_HDMI_PIXEL, "phyclk_hdmi_pixel",
2794 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 12, 0, 0),
2795 GATE(CLK_SCLK_RGB_VCLK_TO_SMIES, "sclk_rgb_vclk_to_smies",
2796 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 11, 0, 0),
2797 GATE(CLK_SCLK_RGB_VCLK_TO_DSIM0, "sclk_rgb_vclk_to_dsim0",
2798 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 9, 0, 0),
2799 GATE(CLK_SCLK_RGB_VCLK_TO_MIC0, "sclk_rgb_vclk_to_mic0",
2800 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 8, 0, 0),
2801 GATE(CLK_SCLK_DSD, "sclk_dsd", "mout_sclk_dsd_user",
2802 ENABLE_SCLK_DISP, 7, 0, 0),
2803 GATE(CLK_SCLK_HDMI_SPDIF, "sclk_hdmi_spdif", "sclk_hdmi_spdif_disp",
2804 ENABLE_SCLK_DISP, 6, 0, 0),
2805 GATE(CLK_SCLK_DSIM0, "sclk_dsim0", "div_sclk_dsim0_disp",
2806 ENABLE_SCLK_DISP, 5, 0, 0),
2807 GATE(CLK_SCLK_DECON_TV_ECLK, "sclk_decon_tv_eclk",
2808 "div_sclk_decon_tv_eclk_disp",
2809 ENABLE_SCLK_DISP, 4, 0, 0),
2810 GATE(CLK_SCLK_DECON_VCLK, "sclk_decon_vclk",
2811 "div_sclk_decon_vclk_disp", ENABLE_SCLK_DISP, 3, 0, 0),
2812 GATE(CLK_SCLK_DECON_ECLK, "sclk_decon_eclk",
2813 "div_sclk_decon_eclk_disp", ENABLE_SCLK_DISP, 2, 0, 0),
2814};
2815
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002816static const struct samsung_cmu_info disp_cmu_info __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002817 .pll_clks = disp_pll_clks,
2818 .nr_pll_clks = ARRAY_SIZE(disp_pll_clks),
2819 .mux_clks = disp_mux_clks,
2820 .nr_mux_clks = ARRAY_SIZE(disp_mux_clks),
2821 .div_clks = disp_div_clks,
2822 .nr_div_clks = ARRAY_SIZE(disp_div_clks),
2823 .gate_clks = disp_gate_clks,
2824 .nr_gate_clks = ARRAY_SIZE(disp_gate_clks),
2825 .fixed_clks = disp_fixed_clks,
2826 .nr_fixed_clks = ARRAY_SIZE(disp_fixed_clks),
2827 .fixed_factor_clks = disp_fixed_factor_clks,
2828 .nr_fixed_factor_clks = ARRAY_SIZE(disp_fixed_factor_clks),
2829 .nr_clk_ids = DISP_NR_CLK,
2830 .clk_regs = disp_clk_regs,
2831 .nr_clk_regs = ARRAY_SIZE(disp_clk_regs),
2832};
2833
2834static void __init exynos5433_cmu_disp_init(struct device_node *np)
2835{
2836 samsung_cmu_register_one(np, &disp_cmu_info);
2837}
2838
2839CLK_OF_DECLARE(exynos5433_cmu_disp, "samsung,exynos5433-cmu-disp",
2840 exynos5433_cmu_disp_init);
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002841
2842/*
2843 * Register offset definitions for CMU_AUD
2844 */
2845#define MUX_SEL_AUD0 0x0200
2846#define MUX_SEL_AUD1 0x0204
2847#define MUX_ENABLE_AUD0 0x0300
2848#define MUX_ENABLE_AUD1 0x0304
2849#define MUX_STAT_AUD0 0x0400
2850#define DIV_AUD0 0x0600
2851#define DIV_AUD1 0x0604
2852#define DIV_STAT_AUD0 0x0700
2853#define DIV_STAT_AUD1 0x0704
2854#define ENABLE_ACLK_AUD 0x0800
2855#define ENABLE_PCLK_AUD 0x0900
2856#define ENABLE_SCLK_AUD0 0x0a00
2857#define ENABLE_SCLK_AUD1 0x0a04
2858#define ENABLE_IP_AUD0 0x0b00
2859#define ENABLE_IP_AUD1 0x0b04
2860
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002861static const unsigned long aud_clk_regs[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002862 MUX_SEL_AUD0,
2863 MUX_SEL_AUD1,
2864 MUX_ENABLE_AUD0,
2865 MUX_ENABLE_AUD1,
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002866 DIV_AUD0,
2867 DIV_AUD1,
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002868 ENABLE_ACLK_AUD,
2869 ENABLE_PCLK_AUD,
2870 ENABLE_SCLK_AUD0,
2871 ENABLE_SCLK_AUD1,
2872 ENABLE_IP_AUD0,
2873 ENABLE_IP_AUD1,
2874};
2875
2876/* list of all parent clock list */
2877PNAME(mout_aud_pll_user_aud_p) = { "oscclk", "fout_aud_pll", };
2878PNAME(mout_sclk_aud_pcm_p) = { "mout_aud_pll_user", "ioclk_audiocdclk0",};
2879
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002880static const struct samsung_fixed_rate_clock aud_fixed_clks[] __initconst = {
Stephen Boyd728f2882016-03-01 10:59:58 -08002881 FRATE(0, "ioclk_jtag_tclk", NULL, 0, 33000000),
2882 FRATE(0, "ioclk_slimbus_clk", NULL, 0, 25000000),
2883 FRATE(0, "ioclk_i2s_bclk", NULL, 0, 50000000),
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002884};
2885
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002886static const struct samsung_mux_clock aud_mux_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002887 /* MUX_SEL_AUD0 */
2888 MUX(CLK_MOUT_AUD_PLL_USER, "mout_aud_pll_user",
2889 mout_aud_pll_user_aud_p, MUX_SEL_AUD0, 0, 1),
2890
2891 /* MUX_SEL_AUD1 */
2892 MUX(CLK_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
2893 MUX_SEL_AUD1, 8, 1),
2894 MUX(CLK_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_pcm_p,
2895 MUX_SEL_AUD1, 0, 1),
2896};
2897
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002898static const struct samsung_div_clock aud_div_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002899 /* DIV_AUD0 */
2900 DIV(CLK_DIV_ATCLK_AUD, "div_atclk_aud", "div_aud_ca5", DIV_AUD0,
2901 12, 4),
2902 DIV(CLK_DIV_PCLK_DBG_AUD, "div_pclk_dbg_aud", "div_aud_ca5", DIV_AUD0,
2903 8, 4),
2904 DIV(CLK_DIV_ACLK_AUD, "div_aclk_aud", "div_aud_ca5", DIV_AUD0,
2905 4, 4),
2906 DIV(CLK_DIV_AUD_CA5, "div_aud_ca5", "mout_aud_pll_user", DIV_AUD0,
2907 0, 4),
2908
2909 /* DIV_AUD1 */
2910 DIV(CLK_DIV_SCLK_AUD_SLIMBUS, "div_sclk_aud_slimbus",
2911 "mout_aud_pll_user", DIV_AUD1, 16, 5),
2912 DIV(CLK_DIV_SCLK_AUD_UART, "div_sclk_aud_uart", "mout_aud_pll_user",
2913 DIV_AUD1, 12, 4),
2914 DIV(CLK_DIV_SCLK_AUD_PCM, "div_sclk_aud_pcm", "mout_sclk_aud_pcm",
2915 DIV_AUD1, 4, 8),
2916 DIV(CLK_DIV_SCLK_AUD_I2S, "div_sclk_aud_i2s", "mout_sclk_aud_i2s",
2917 DIV_AUD1, 0, 4),
2918};
2919
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002920static const struct samsung_gate_clock aud_gate_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002921 /* ENABLE_ACLK_AUD */
2922 GATE(CLK_ACLK_INTR_CTRL, "aclk_intr_ctrl", "div_aclk_aud",
2923 ENABLE_ACLK_AUD, 12, 0, 0),
2924 GATE(CLK_ACLK_SMMU_LPASSX, "aclk_smmu_lpassx", "div_aclk_aud",
2925 ENABLE_ACLK_AUD, 7, 0, 0),
2926 GATE(CLK_ACLK_XIU_LPASSX, "aclk_xiu_lpassx", "div_aclk_aud",
2927 ENABLE_ACLK_AUD, 0, 4, 0),
2928 GATE(CLK_ACLK_AUDNP_133, "aclk_audnp_133", "div_aclk_aud",
2929 ENABLE_ACLK_AUD, 0, 3, 0),
2930 GATE(CLK_ACLK_AUDND_133, "aclk_audnd_133", "div_aclk_aud",
2931 ENABLE_ACLK_AUD, 0, 2, 0),
2932 GATE(CLK_ACLK_SRAMC, "aclk_sramc", "div_aclk_aud", ENABLE_ACLK_AUD,
2933 0, 1, 0),
2934 GATE(CLK_ACLK_DMAC, "aclk_dmac", "div_aclk_aud", ENABLE_ACLK_AUD,
2935 0, CLK_IGNORE_UNUSED, 0),
2936
2937 /* ENABLE_PCLK_AUD */
2938 GATE(CLK_PCLK_WDT1, "pclk_wdt1", "div_aclk_aud", ENABLE_PCLK_AUD,
2939 13, 0, 0),
2940 GATE(CLK_PCLK_WDT0, "pclk_wdt0", "div_aclk_aud", ENABLE_PCLK_AUD,
2941 12, 0, 0),
2942 GATE(CLK_PCLK_SFR1, "pclk_sfr1", "div_aclk_aud", ENABLE_PCLK_AUD,
2943 11, 0, 0),
2944 GATE(CLK_PCLK_SMMU_LPASSX, "pclk_smmu_lpassx", "div_aclk_aud",
2945 ENABLE_PCLK_AUD, 10, 0, 0),
2946 GATE(CLK_PCLK_GPIO_AUD, "pclk_gpio_aud", "div_aclk_aud",
2947 ENABLE_PCLK_AUD, 9, CLK_IGNORE_UNUSED, 0),
2948 GATE(CLK_PCLK_PMU_AUD, "pclk_pmu_aud", "div_aclk_aud",
2949 ENABLE_PCLK_AUD, 8, CLK_IGNORE_UNUSED, 0),
2950 GATE(CLK_PCLK_SYSREG_AUD, "pclk_sysreg_aud", "div_aclk_aud",
2951 ENABLE_PCLK_AUD, 7, CLK_IGNORE_UNUSED, 0),
2952 GATE(CLK_PCLK_AUD_SLIMBUS, "pclk_aud_slimbus", "div_aclk_aud",
2953 ENABLE_PCLK_AUD, 6, 0, 0),
2954 GATE(CLK_PCLK_AUD_UART, "pclk_aud_uart", "div_aclk_aud",
2955 ENABLE_PCLK_AUD, 5, 0, 0),
2956 GATE(CLK_PCLK_AUD_PCM, "pclk_aud_pcm", "div_aclk_aud",
2957 ENABLE_PCLK_AUD, 4, 0, 0),
2958 GATE(CLK_PCLK_AUD_I2S, "pclk_aud_i2s", "div_aclk_aud",
2959 ENABLE_PCLK_AUD, 3, 0, 0),
2960 GATE(CLK_PCLK_TIMER, "pclk_timer", "div_aclk_aud", ENABLE_PCLK_AUD,
2961 2, 0, 0),
2962 GATE(CLK_PCLK_SFR0_CTRL, "pclk_sfr0_ctrl", "div_aclk_aud",
2963 ENABLE_PCLK_AUD, 0, 0, 0),
2964
2965 /* ENABLE_SCLK_AUD0 */
2966 GATE(CLK_ATCLK_AUD, "atclk_aud", "div_atclk_aud", ENABLE_SCLK_AUD0,
2967 2, 0, 0),
2968 GATE(CLK_PCLK_DBG_AUD, "pclk_dbg_aud", "div_pclk_dbg_aud",
2969 ENABLE_SCLK_AUD0, 1, 0, 0),
2970 GATE(CLK_SCLK_AUD_CA5, "sclk_aud_ca5", "div_aud_ca5", ENABLE_SCLK_AUD0,
2971 0, 0, 0),
2972
2973 /* ENABLE_SCLK_AUD1 */
2974 GATE(CLK_SCLK_JTAG_TCK, "sclk_jtag_tck", "ioclk_jtag_tclk",
2975 ENABLE_SCLK_AUD1, 6, 0, 0),
2976 GATE(CLK_SCLK_SLIMBUS_CLKIN, "sclk_slimbus_clkin", "ioclk_slimbus_clk",
2977 ENABLE_SCLK_AUD1, 5, 0, 0),
2978 GATE(CLK_SCLK_AUD_SLIMBUS, "sclk_aud_slimbus", "div_sclk_aud_slimbus",
2979 ENABLE_SCLK_AUD1, 4, 0, 0),
2980 GATE(CLK_SCLK_AUD_UART, "sclk_aud_uart", "div_sclk_aud_uart",
2981 ENABLE_SCLK_AUD1, 3, 0, 0),
2982 GATE(CLK_SCLK_AUD_PCM, "sclk_aud_pcm", "div_sclk_aud_pcm",
2983 ENABLE_SCLK_AUD1, 2, 0, 0),
2984 GATE(CLK_SCLK_I2S_BCLK, "sclk_i2s_bclk", "ioclk_i2s_bclk",
2985 ENABLE_SCLK_AUD1, 1, CLK_IGNORE_UNUSED, 0),
2986 GATE(CLK_SCLK_AUD_I2S, "sclk_aud_i2s", "div_sclk_aud_i2s",
2987 ENABLE_SCLK_AUD1, 0, CLK_IGNORE_UNUSED, 0),
2988};
2989
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002990static const struct samsung_cmu_info aud_cmu_info __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002991 .mux_clks = aud_mux_clks,
2992 .nr_mux_clks = ARRAY_SIZE(aud_mux_clks),
2993 .div_clks = aud_div_clks,
2994 .nr_div_clks = ARRAY_SIZE(aud_div_clks),
2995 .gate_clks = aud_gate_clks,
2996 .nr_gate_clks = ARRAY_SIZE(aud_gate_clks),
2997 .fixed_clks = aud_fixed_clks,
2998 .nr_fixed_clks = ARRAY_SIZE(aud_fixed_clks),
2999 .nr_clk_ids = AUD_NR_CLK,
3000 .clk_regs = aud_clk_regs,
3001 .nr_clk_regs = ARRAY_SIZE(aud_clk_regs),
3002};
3003
3004static void __init exynos5433_cmu_aud_init(struct device_node *np)
3005{
3006 samsung_cmu_register_one(np, &aud_cmu_info);
3007}
3008CLK_OF_DECLARE(exynos5433_cmu_aud, "samsung,exynos5433-cmu-aud",
3009 exynos5433_cmu_aud_init);
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003010
3011
3012/*
3013 * Register offset definitions for CMU_BUS{0|1|2}
3014 */
3015#define DIV_BUS 0x0600
3016#define DIV_STAT_BUS 0x0700
3017#define ENABLE_ACLK_BUS 0x0800
3018#define ENABLE_PCLK_BUS 0x0900
3019#define ENABLE_IP_BUS0 0x0b00
3020#define ENABLE_IP_BUS1 0x0b04
3021
3022#define MUX_SEL_BUS2 0x0200 /* Only for CMU_BUS2 */
3023#define MUX_ENABLE_BUS2 0x0300 /* Only for CMU_BUS2 */
3024#define MUX_STAT_BUS2 0x0400 /* Only for CMU_BUS2 */
3025
3026/* list of all parent clock list */
3027PNAME(mout_aclk_bus2_400_p) = { "oscclk", "aclk_bus2_400", };
3028
3029#define CMU_BUS_COMMON_CLK_REGS \
3030 DIV_BUS, \
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003031 ENABLE_ACLK_BUS, \
3032 ENABLE_PCLK_BUS, \
3033 ENABLE_IP_BUS0, \
3034 ENABLE_IP_BUS1
3035
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003036static const unsigned long bus01_clk_regs[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003037 CMU_BUS_COMMON_CLK_REGS,
3038};
3039
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003040static const unsigned long bus2_clk_regs[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003041 MUX_SEL_BUS2,
3042 MUX_ENABLE_BUS2,
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003043 CMU_BUS_COMMON_CLK_REGS,
3044};
3045
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003046static const struct samsung_div_clock bus0_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003047 /* DIV_BUS0 */
3048 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus0_133", "aclk_bus0_400",
3049 DIV_BUS, 0, 3),
3050};
3051
3052/* CMU_BUS0 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003053static const struct samsung_gate_clock bus0_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003054 /* ENABLE_ACLK_BUS0 */
3055 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus0p", "div_pclk_bus0_133",
3056 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3057 GATE(CLK_ACLK_BUSNP_133, "aclk_bus0np_133", "div_pclk_bus0_133",
3058 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3059 GATE(CLK_ACLK_BUSND_400, "aclk_bus0nd_400", "aclk_bus0_400",
3060 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3061
3062 /* ENABLE_PCLK_BUS0 */
3063 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus0srvnd_133", "div_pclk_bus0_133",
3064 ENABLE_PCLK_BUS, 2, 0, 0),
3065 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus0", "div_pclk_bus0_133",
3066 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3067 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus0", "div_pclk_bus0_133",
3068 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3069};
3070
3071/* CMU_BUS1 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003072static const struct samsung_div_clock bus1_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003073 /* DIV_BUS1 */
3074 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus1_133", "aclk_bus1_400",
3075 DIV_BUS, 0, 3),
3076};
3077
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003078static const struct samsung_gate_clock bus1_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003079 /* ENABLE_ACLK_BUS1 */
3080 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus1p", "div_pclk_bus1_133",
3081 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3082 GATE(CLK_ACLK_BUSNP_133, "aclk_bus1np_133", "div_pclk_bus1_133",
3083 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3084 GATE(CLK_ACLK_BUSND_400, "aclk_bus1nd_400", "aclk_bus1_400",
3085 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3086
3087 /* ENABLE_PCLK_BUS1 */
3088 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus1srvnd_133", "div_pclk_bus1_133",
3089 ENABLE_PCLK_BUS, 2, 0, 0),
3090 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus1", "div_pclk_bus1_133",
3091 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3092 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus1", "div_pclk_bus1_133",
3093 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3094};
3095
3096/* CMU_BUS2 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003097static const struct samsung_mux_clock bus2_mux_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003098 /* MUX_SEL_BUS2 */
3099 MUX(CLK_MOUT_ACLK_BUS2_400_USER, "mout_aclk_bus2_400_user",
3100 mout_aclk_bus2_400_p, MUX_SEL_BUS2, 0, 1),
3101};
3102
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003103static const struct samsung_div_clock bus2_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003104 /* DIV_BUS2 */
3105 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus2_133",
3106 "mout_aclk_bus2_400_user", DIV_BUS, 0, 3),
3107};
3108
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003109static const struct samsung_gate_clock bus2_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003110 /* ENABLE_ACLK_BUS2 */
3111 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus2p", "div_pclk_bus2_133",
3112 ENABLE_ACLK_BUS, 3, CLK_IGNORE_UNUSED, 0),
3113 GATE(CLK_ACLK_BUSNP_133, "aclk_bus2np_133", "div_pclk_bus2_133",
3114 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3115 GATE(CLK_ACLK_BUS2BEND_400, "aclk_bus2bend_400",
3116 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3117 1, CLK_IGNORE_UNUSED, 0),
3118 GATE(CLK_ACLK_BUS2RTND_400, "aclk_bus2rtnd_400",
3119 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3120 0, CLK_IGNORE_UNUSED, 0),
3121
3122 /* ENABLE_PCLK_BUS2 */
3123 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus2srvnd_133", "div_pclk_bus2_133",
3124 ENABLE_PCLK_BUS, 2, 0, 0),
3125 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus2", "div_pclk_bus2_133",
3126 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3127 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus2", "div_pclk_bus2_133",
3128 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3129};
3130
3131#define CMU_BUS_INFO_CLKS(id) \
3132 .div_clks = bus##id##_div_clks, \
3133 .nr_div_clks = ARRAY_SIZE(bus##id##_div_clks), \
3134 .gate_clks = bus##id##_gate_clks, \
3135 .nr_gate_clks = ARRAY_SIZE(bus##id##_gate_clks), \
3136 .nr_clk_ids = BUSx_NR_CLK
3137
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003138static const struct samsung_cmu_info bus0_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003139 CMU_BUS_INFO_CLKS(0),
3140 .clk_regs = bus01_clk_regs,
3141 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3142};
3143
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003144static const struct samsung_cmu_info bus1_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003145 CMU_BUS_INFO_CLKS(1),
3146 .clk_regs = bus01_clk_regs,
3147 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3148};
3149
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003150static const struct samsung_cmu_info bus2_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003151 CMU_BUS_INFO_CLKS(2),
3152 .mux_clks = bus2_mux_clks,
3153 .nr_mux_clks = ARRAY_SIZE(bus2_mux_clks),
3154 .clk_regs = bus2_clk_regs,
3155 .nr_clk_regs = ARRAY_SIZE(bus2_clk_regs),
3156};
3157
3158#define exynos5433_cmu_bus_init(id) \
3159static void __init exynos5433_cmu_bus##id##_init(struct device_node *np)\
3160{ \
3161 samsung_cmu_register_one(np, &bus##id##_cmu_info); \
3162} \
3163CLK_OF_DECLARE(exynos5433_cmu_bus##id, \
3164 "samsung,exynos5433-cmu-bus"#id, \
3165 exynos5433_cmu_bus##id##_init)
3166
3167exynos5433_cmu_bus_init(0);
3168exynos5433_cmu_bus_init(1);
3169exynos5433_cmu_bus_init(2);
Chanwoo Choi453e5192015-02-02 23:24:06 +09003170
3171/*
3172 * Register offset definitions for CMU_G3D
3173 */
3174#define G3D_PLL_LOCK 0x0000
3175#define G3D_PLL_CON0 0x0100
3176#define G3D_PLL_CON1 0x0104
3177#define G3D_PLL_FREQ_DET 0x010c
3178#define MUX_SEL_G3D 0x0200
3179#define MUX_ENABLE_G3D 0x0300
3180#define MUX_STAT_G3D 0x0400
3181#define DIV_G3D 0x0600
3182#define DIV_G3D_PLL_FREQ_DET 0x0604
3183#define DIV_STAT_G3D 0x0700
3184#define DIV_STAT_G3D_PLL_FREQ_DET 0x0704
3185#define ENABLE_ACLK_G3D 0x0800
3186#define ENABLE_PCLK_G3D 0x0900
3187#define ENABLE_SCLK_G3D 0x0a00
3188#define ENABLE_IP_G3D0 0x0b00
3189#define ENABLE_IP_G3D1 0x0b04
3190#define CLKOUT_CMU_G3D 0x0c00
3191#define CLKOUT_CMU_G3D_DIV_STAT 0x0c04
3192#define CLK_STOPCTRL 0x1000
3193
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003194static const unsigned long g3d_clk_regs[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003195 G3D_PLL_LOCK,
3196 G3D_PLL_CON0,
3197 G3D_PLL_CON1,
3198 G3D_PLL_FREQ_DET,
3199 MUX_SEL_G3D,
3200 MUX_ENABLE_G3D,
Chanwoo Choi453e5192015-02-02 23:24:06 +09003201 DIV_G3D,
3202 DIV_G3D_PLL_FREQ_DET,
Chanwoo Choi453e5192015-02-02 23:24:06 +09003203 ENABLE_ACLK_G3D,
3204 ENABLE_PCLK_G3D,
3205 ENABLE_SCLK_G3D,
3206 ENABLE_IP_G3D0,
3207 ENABLE_IP_G3D1,
3208 CLKOUT_CMU_G3D,
3209 CLKOUT_CMU_G3D_DIV_STAT,
3210 CLK_STOPCTRL,
3211};
3212
3213/* list of all parent clock list */
3214PNAME(mout_aclk_g3d_400_p) = { "mout_g3d_pll", "aclk_g3d_400", };
3215PNAME(mout_g3d_pll_p) = { "oscclk", "fout_g3d_pll", };
3216
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003217static const struct samsung_pll_clock g3d_pll_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003218 PLL(pll_35xx, CLK_FOUT_G3D_PLL, "fout_g3d_pll", "oscclk",
3219 G3D_PLL_LOCK, G3D_PLL_CON0, exynos5443_pll_rates),
3220};
3221
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003222static const struct samsung_mux_clock g3d_mux_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003223 /* MUX_SEL_G3D */
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003224 MUX_F(CLK_MOUT_ACLK_G3D_400, "mout_aclk_g3d_400", mout_aclk_g3d_400_p,
3225 MUX_SEL_G3D, 8, 1, CLK_SET_RATE_PARENT, 0),
3226 MUX_F(CLK_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
3227 MUX_SEL_G3D, 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003228};
3229
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003230static const struct samsung_div_clock g3d_div_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003231 /* DIV_G3D */
3232 DIV(CLK_DIV_SCLK_HPM_G3D, "div_sclk_hpm_g3d", "mout_g3d_pll", DIV_G3D,
3233 8, 2),
3234 DIV(CLK_DIV_PCLK_G3D, "div_pclk_g3d", "div_aclk_g3d", DIV_G3D,
3235 4, 3),
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003236 DIV_F(CLK_DIV_ACLK_G3D, "div_aclk_g3d", "mout_aclk_g3d_400", DIV_G3D,
3237 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003238};
3239
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003240static const struct samsung_gate_clock g3d_gate_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003241 /* ENABLE_ACLK_G3D */
3242 GATE(CLK_ACLK_BTS_G3D1, "aclk_bts_g3d1", "div_aclk_g3d",
3243 ENABLE_ACLK_G3D, 7, 0, 0),
3244 GATE(CLK_ACLK_BTS_G3D0, "aclk_bts_g3d0", "div_aclk_g3d",
3245 ENABLE_ACLK_G3D, 6, 0, 0),
3246 GATE(CLK_ACLK_ASYNCAPBS_G3D, "aclk_asyncapbs_g3d", "div_pclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003247 ENABLE_ACLK_G3D, 5, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003248 GATE(CLK_ACLK_ASYNCAPBM_G3D, "aclk_asyncapbm_g3d", "div_aclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003249 ENABLE_ACLK_G3D, 4, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003250 GATE(CLK_ACLK_AHB2APB_G3DP, "aclk_ahb2apb_g3dp", "div_pclk_g3d",
3251 ENABLE_ACLK_G3D, 3, CLK_IGNORE_UNUSED, 0),
3252 GATE(CLK_ACLK_G3DNP_150, "aclk_g3dnp_150", "div_pclk_g3d",
3253 ENABLE_ACLK_G3D, 2, CLK_IGNORE_UNUSED, 0),
3254 GATE(CLK_ACLK_G3DND_600, "aclk_g3dnd_600", "div_aclk_g3d",
3255 ENABLE_ACLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3256 GATE(CLK_ACLK_G3D, "aclk_g3d", "div_aclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003257 ENABLE_ACLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003258
3259 /* ENABLE_PCLK_G3D */
3260 GATE(CLK_PCLK_BTS_G3D1, "pclk_bts_g3d1", "div_pclk_g3d",
3261 ENABLE_PCLK_G3D, 3, 0, 0),
3262 GATE(CLK_PCLK_BTS_G3D0, "pclk_bts_g3d0", "div_pclk_g3d",
3263 ENABLE_PCLK_G3D, 2, 0, 0),
3264 GATE(CLK_PCLK_PMU_G3D, "pclk_pmu_g3d", "div_pclk_g3d",
3265 ENABLE_PCLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3266 GATE(CLK_PCLK_SYSREG_G3D, "pclk_sysreg_g3d", "div_pclk_g3d",
3267 ENABLE_PCLK_G3D, 0, CLK_IGNORE_UNUSED, 0),
3268
3269 /* ENABLE_SCLK_G3D */
3270 GATE(CLK_SCLK_HPM_G3D, "sclk_hpm_g3d", "div_sclk_hpm_g3d",
3271 ENABLE_SCLK_G3D, 0, 0, 0),
3272};
3273
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003274static const struct samsung_cmu_info g3d_cmu_info __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003275 .pll_clks = g3d_pll_clks,
3276 .nr_pll_clks = ARRAY_SIZE(g3d_pll_clks),
3277 .mux_clks = g3d_mux_clks,
3278 .nr_mux_clks = ARRAY_SIZE(g3d_mux_clks),
3279 .div_clks = g3d_div_clks,
3280 .nr_div_clks = ARRAY_SIZE(g3d_div_clks),
3281 .gate_clks = g3d_gate_clks,
3282 .nr_gate_clks = ARRAY_SIZE(g3d_gate_clks),
3283 .nr_clk_ids = G3D_NR_CLK,
3284 .clk_regs = g3d_clk_regs,
3285 .nr_clk_regs = ARRAY_SIZE(g3d_clk_regs),
3286};
3287
3288static void __init exynos5433_cmu_g3d_init(struct device_node *np)
3289{
3290 samsung_cmu_register_one(np, &g3d_cmu_info);
3291}
3292CLK_OF_DECLARE(exynos5433_cmu_g3d, "samsung,exynos5433-cmu-g3d",
3293 exynos5433_cmu_g3d_init);
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003294
3295/*
3296 * Register offset definitions for CMU_GSCL
3297 */
3298#define MUX_SEL_GSCL 0x0200
3299#define MUX_ENABLE_GSCL 0x0300
3300#define MUX_STAT_GSCL 0x0400
3301#define ENABLE_ACLK_GSCL 0x0800
3302#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 0x0804
3303#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 0x0808
3304#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 0x080c
3305#define ENABLE_PCLK_GSCL 0x0900
3306#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 0x0904
3307#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 0x0908
3308#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 0x090c
3309#define ENABLE_IP_GSCL0 0x0b00
3310#define ENABLE_IP_GSCL1 0x0b04
3311#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL0 0x0b08
3312#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL1 0x0b0c
3313#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL2 0x0b10
3314
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003315static const unsigned long gscl_clk_regs[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003316 MUX_SEL_GSCL,
3317 MUX_ENABLE_GSCL,
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003318 ENABLE_ACLK_GSCL,
3319 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0,
3320 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1,
3321 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2,
3322 ENABLE_PCLK_GSCL,
3323 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0,
3324 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1,
3325 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2,
3326 ENABLE_IP_GSCL0,
3327 ENABLE_IP_GSCL1,
3328 ENABLE_IP_GSCL_SECURE_SMMU_GSCL0,
3329 ENABLE_IP_GSCL_SECURE_SMMU_GSCL1,
3330 ENABLE_IP_GSCL_SECURE_SMMU_GSCL2,
3331};
3332
3333/* list of all parent clock list */
3334PNAME(aclk_gscl_111_user_p) = { "oscclk", "aclk_gscl_111", };
3335PNAME(aclk_gscl_333_user_p) = { "oscclk", "aclk_gscl_333", };
3336
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003337static const struct samsung_mux_clock gscl_mux_clks[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003338 /* MUX_SEL_GSCL */
3339 MUX(CLK_MOUT_ACLK_GSCL_111_USER, "mout_aclk_gscl_111_user",
3340 aclk_gscl_111_user_p, MUX_SEL_GSCL, 4, 1),
3341 MUX(CLK_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
3342 aclk_gscl_333_user_p, MUX_SEL_GSCL, 0, 1),
3343};
3344
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003345static const struct samsung_gate_clock gscl_gate_clks[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003346 /* ENABLE_ACLK_GSCL */
3347 GATE(CLK_ACLK_BTS_GSCL2, "aclk_bts_gscl2", "mout_aclk_gscl_333_user",
3348 ENABLE_ACLK_GSCL, 11, 0, 0),
3349 GATE(CLK_ACLK_BTS_GSCL1, "aclk_bts_gscl1", "mout_aclk_gscl_333_user",
3350 ENABLE_ACLK_GSCL, 10, 0, 0),
3351 GATE(CLK_ACLK_BTS_GSCL0, "aclk_bts_gscl0", "mout_aclk_gscl_333_user",
3352 ENABLE_ACLK_GSCL, 9, 0, 0),
3353 GATE(CLK_ACLK_AHB2APB_GSCLP, "aclk_ahb2apb_gsclp",
3354 "mout_aclk_gscl_111_user", ENABLE_ACLK_GSCL,
3355 8, CLK_IGNORE_UNUSED, 0),
3356 GATE(CLK_ACLK_XIU_GSCLX, "aclk_xiu_gsclx", "mout_aclk_gscl_333_user",
3357 ENABLE_ACLK_GSCL, 7, 0, 0),
3358 GATE(CLK_ACLK_GSCLNP_111, "aclk_gsclnp_111", "mout_aclk_gscl_111_user",
3359 ENABLE_ACLK_GSCL, 6, CLK_IGNORE_UNUSED, 0),
3360 GATE(CLK_ACLK_GSCLRTND_333, "aclk_gsclrtnd_333",
3361 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 5, 0, 0),
3362 GATE(CLK_ACLK_GSCLBEND_333, "aclk_gsclbend_333",
3363 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 4, 0, 0),
3364 GATE(CLK_ACLK_GSD, "aclk_gsd", "mout_aclk_gscl_333_user",
3365 ENABLE_ACLK_GSCL, 3, 0, 0),
3366 GATE(CLK_ACLK_GSCL2, "aclk_gscl2", "mout_aclk_gscl_333_user",
3367 ENABLE_ACLK_GSCL, 2, 0, 0),
3368 GATE(CLK_ACLK_GSCL1, "aclk_gscl1", "mout_aclk_gscl_333_user",
3369 ENABLE_ACLK_GSCL, 1, 0, 0),
3370 GATE(CLK_ACLK_GSCL0, "aclk_gscl0", "mout_aclk_gscl_333_user",
3371 ENABLE_ACLK_GSCL, 0, 0, 0),
3372
3373 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 */
3374 GATE(CLK_ACLK_SMMU_GSCL0, "aclk_smmu_gscl0", "mout_aclk_gscl_333_user",
3375 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3376
3377 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 */
3378 GATE(CLK_ACLK_SMMU_GSCL1, "aclk_smmu_gscl1", "mout_aclk_gscl_333_user",
3379 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
3380
3381 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 */
3382 GATE(CLK_ACLK_SMMU_GSCL2, "aclk_smmu_gscl2", "mout_aclk_gscl_333_user",
3383 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
3384
3385 /* ENABLE_PCLK_GSCL */
3386 GATE(CLK_PCLK_BTS_GSCL2, "pclk_bts_gscl2", "mout_aclk_gscl_111_user",
3387 ENABLE_PCLK_GSCL, 7, 0, 0),
3388 GATE(CLK_PCLK_BTS_GSCL1, "pclk_bts_gscl1", "mout_aclk_gscl_111_user",
3389 ENABLE_PCLK_GSCL, 6, 0, 0),
3390 GATE(CLK_PCLK_BTS_GSCL0, "pclk_bts_gscl0", "mout_aclk_gscl_111_user",
3391 ENABLE_PCLK_GSCL, 5, 0, 0),
3392 GATE(CLK_PCLK_PMU_GSCL, "pclk_pmu_gscl", "mout_aclk_gscl_111_user",
3393 ENABLE_PCLK_GSCL, 4, CLK_IGNORE_UNUSED, 0),
3394 GATE(CLK_PCLK_SYSREG_GSCL, "pclk_sysreg_gscl",
3395 "mout_aclk_gscl_111_user", ENABLE_PCLK_GSCL,
3396 3, CLK_IGNORE_UNUSED, 0),
3397 GATE(CLK_PCLK_GSCL2, "pclk_gscl2", "mout_aclk_gscl_111_user",
3398 ENABLE_PCLK_GSCL, 2, 0, 0),
3399 GATE(CLK_PCLK_GSCL1, "pclk_gscl1", "mout_aclk_gscl_111_user",
3400 ENABLE_PCLK_GSCL, 1, 0, 0),
3401 GATE(CLK_PCLK_GSCL0, "pclk_gscl0", "mout_aclk_gscl_111_user",
3402 ENABLE_PCLK_GSCL, 0, 0, 0),
3403
3404 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 */
3405 GATE(CLK_PCLK_SMMU_GSCL0, "pclk_smmu_gscl0", "mout_aclk_gscl_111_user",
3406 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3407
3408 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 */
3409 GATE(CLK_PCLK_SMMU_GSCL1, "pclk_smmu_gscl1", "mout_aclk_gscl_111_user",
Jonghwa Leea6cb74c2015-05-06 21:24:20 +09003410 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003411
3412 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 */
3413 GATE(CLK_PCLK_SMMU_GSCL2, "pclk_smmu_gscl2", "mout_aclk_gscl_111_user",
Jonghwa Leea6cb74c2015-05-06 21:24:20 +09003414 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003415};
3416
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003417static const struct samsung_cmu_info gscl_cmu_info __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003418 .mux_clks = gscl_mux_clks,
3419 .nr_mux_clks = ARRAY_SIZE(gscl_mux_clks),
3420 .gate_clks = gscl_gate_clks,
3421 .nr_gate_clks = ARRAY_SIZE(gscl_gate_clks),
3422 .nr_clk_ids = GSCL_NR_CLK,
3423 .clk_regs = gscl_clk_regs,
3424 .nr_clk_regs = ARRAY_SIZE(gscl_clk_regs),
3425};
3426
3427static void __init exynos5433_cmu_gscl_init(struct device_node *np)
3428{
3429 samsung_cmu_register_one(np, &gscl_cmu_info);
3430}
3431CLK_OF_DECLARE(exynos5433_cmu_gscl, "samsung,exynos5433-cmu-gscl",
3432 exynos5433_cmu_gscl_init);
Chanwoo Choidf40a132015-02-03 09:13:49 +09003433
3434/*
3435 * Register offset definitions for CMU_APOLLO
3436 */
3437#define APOLLO_PLL_LOCK 0x0000
3438#define APOLLO_PLL_CON0 0x0100
3439#define APOLLO_PLL_CON1 0x0104
3440#define APOLLO_PLL_FREQ_DET 0x010c
3441#define MUX_SEL_APOLLO0 0x0200
3442#define MUX_SEL_APOLLO1 0x0204
3443#define MUX_SEL_APOLLO2 0x0208
3444#define MUX_ENABLE_APOLLO0 0x0300
3445#define MUX_ENABLE_APOLLO1 0x0304
3446#define MUX_ENABLE_APOLLO2 0x0308
3447#define MUX_STAT_APOLLO0 0x0400
3448#define MUX_STAT_APOLLO1 0x0404
3449#define MUX_STAT_APOLLO2 0x0408
3450#define DIV_APOLLO0 0x0600
3451#define DIV_APOLLO1 0x0604
3452#define DIV_APOLLO_PLL_FREQ_DET 0x0608
3453#define DIV_STAT_APOLLO0 0x0700
3454#define DIV_STAT_APOLLO1 0x0704
3455#define DIV_STAT_APOLLO_PLL_FREQ_DET 0x0708
3456#define ENABLE_ACLK_APOLLO 0x0800
3457#define ENABLE_PCLK_APOLLO 0x0900
3458#define ENABLE_SCLK_APOLLO 0x0a00
3459#define ENABLE_IP_APOLLO0 0x0b00
3460#define ENABLE_IP_APOLLO1 0x0b04
3461#define CLKOUT_CMU_APOLLO 0x0c00
3462#define CLKOUT_CMU_APOLLO_DIV_STAT 0x0c04
3463#define ARMCLK_STOPCTRL 0x1000
3464#define APOLLO_PWR_CTRL 0x1020
3465#define APOLLO_PWR_CTRL2 0x1024
3466#define APOLLO_INTR_SPREAD_ENABLE 0x1080
3467#define APOLLO_INTR_SPREAD_USE_STANDBYWFI 0x1084
3468#define APOLLO_INTR_SPREAD_BLOCKING_DURATION 0x1088
3469
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003470static const unsigned long apollo_clk_regs[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003471 APOLLO_PLL_LOCK,
3472 APOLLO_PLL_CON0,
3473 APOLLO_PLL_CON1,
3474 APOLLO_PLL_FREQ_DET,
3475 MUX_SEL_APOLLO0,
3476 MUX_SEL_APOLLO1,
3477 MUX_SEL_APOLLO2,
3478 MUX_ENABLE_APOLLO0,
3479 MUX_ENABLE_APOLLO1,
3480 MUX_ENABLE_APOLLO2,
Chanwoo Choidf40a132015-02-03 09:13:49 +09003481 DIV_APOLLO0,
3482 DIV_APOLLO1,
3483 DIV_APOLLO_PLL_FREQ_DET,
Chanwoo Choidf40a132015-02-03 09:13:49 +09003484 ENABLE_ACLK_APOLLO,
3485 ENABLE_PCLK_APOLLO,
3486 ENABLE_SCLK_APOLLO,
3487 ENABLE_IP_APOLLO0,
3488 ENABLE_IP_APOLLO1,
3489 CLKOUT_CMU_APOLLO,
3490 CLKOUT_CMU_APOLLO_DIV_STAT,
3491 ARMCLK_STOPCTRL,
3492 APOLLO_PWR_CTRL,
3493 APOLLO_PWR_CTRL2,
3494 APOLLO_INTR_SPREAD_ENABLE,
3495 APOLLO_INTR_SPREAD_USE_STANDBYWFI,
3496 APOLLO_INTR_SPREAD_BLOCKING_DURATION,
3497};
3498
3499/* list of all parent clock list */
3500PNAME(mout_apollo_pll_p) = { "oscclk", "fout_apollo_pll", };
3501PNAME(mout_bus_pll_apollo_user_p) = { "oscclk", "sclk_bus_pll_apollo", };
3502PNAME(mout_apollo_p) = { "mout_apollo_pll",
3503 "mout_bus_pll_apollo_user", };
3504
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003505static const struct samsung_pll_clock apollo_pll_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003506 PLL(pll_35xx, CLK_FOUT_APOLLO_PLL, "fout_apollo_pll", "oscclk",
3507 APOLLO_PLL_LOCK, APOLLO_PLL_CON0, exynos5443_pll_rates),
3508};
3509
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003510static const struct samsung_mux_clock apollo_mux_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003511 /* MUX_SEL_APOLLO0 */
3512 MUX_F(CLK_MOUT_APOLLO_PLL, "mout_apollo_pll", mout_apollo_pll_p,
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003513 MUX_SEL_APOLLO0, 0, 1, CLK_SET_RATE_PARENT |
3514 CLK_RECALC_NEW_RATES, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003515
3516 /* MUX_SEL_APOLLO1 */
3517 MUX(CLK_MOUT_BUS_PLL_APOLLO_USER, "mout_bus_pll_apollo_user",
3518 mout_bus_pll_apollo_user_p, MUX_SEL_APOLLO1, 0, 1),
3519
3520 /* MUX_SEL_APOLLO2 */
3521 MUX_F(CLK_MOUT_APOLLO, "mout_apollo", mout_apollo_p, MUX_SEL_APOLLO2,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003522 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003523};
3524
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003525static const struct samsung_div_clock apollo_div_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003526 /* DIV_APOLLO0 */
3527 DIV_F(CLK_DIV_CNTCLK_APOLLO, "div_cntclk_apollo", "div_apollo2",
3528 DIV_APOLLO0, 24, 3, CLK_GET_RATE_NOCACHE,
3529 CLK_DIVIDER_READ_ONLY),
3530 DIV_F(CLK_DIV_PCLK_DBG_APOLLO, "div_pclk_dbg_apollo", "div_apollo2",
3531 DIV_APOLLO0, 20, 3, CLK_GET_RATE_NOCACHE,
3532 CLK_DIVIDER_READ_ONLY),
3533 DIV_F(CLK_DIV_ATCLK_APOLLO, "div_atclk_apollo", "div_apollo2",
3534 DIV_APOLLO0, 16, 3, CLK_GET_RATE_NOCACHE,
3535 CLK_DIVIDER_READ_ONLY),
3536 DIV_F(CLK_DIV_PCLK_APOLLO, "div_pclk_apollo", "div_apollo2",
3537 DIV_APOLLO0, 12, 3, CLK_GET_RATE_NOCACHE,
3538 CLK_DIVIDER_READ_ONLY),
3539 DIV_F(CLK_DIV_ACLK_APOLLO, "div_aclk_apollo", "div_apollo2",
3540 DIV_APOLLO0, 8, 3, CLK_GET_RATE_NOCACHE,
3541 CLK_DIVIDER_READ_ONLY),
3542 DIV_F(CLK_DIV_APOLLO2, "div_apollo2", "div_apollo1",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003543 DIV_APOLLO0, 4, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003544 DIV_F(CLK_DIV_APOLLO1, "div_apollo1", "mout_apollo",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003545 DIV_APOLLO0, 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003546
3547 /* DIV_APOLLO1 */
3548 DIV_F(CLK_DIV_SCLK_HPM_APOLLO, "div_sclk_hpm_apollo", "mout_apollo",
3549 DIV_APOLLO1, 4, 3, CLK_GET_RATE_NOCACHE,
3550 CLK_DIVIDER_READ_ONLY),
3551 DIV_F(CLK_DIV_APOLLO_PLL, "div_apollo_pll", "mout_apollo",
3552 DIV_APOLLO1, 0, 3, CLK_GET_RATE_NOCACHE,
3553 CLK_DIVIDER_READ_ONLY),
3554};
3555
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003556static const struct samsung_gate_clock apollo_gate_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003557 /* ENABLE_ACLK_APOLLO */
3558 GATE(CLK_ACLK_ASATBSLV_APOLLO_3_CSSYS, "aclk_asatbslv_apollo_3_cssys",
3559 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3560 6, CLK_IGNORE_UNUSED, 0),
3561 GATE(CLK_ACLK_ASATBSLV_APOLLO_2_CSSYS, "aclk_asatbslv_apollo_2_cssys",
3562 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3563 5, CLK_IGNORE_UNUSED, 0),
3564 GATE(CLK_ACLK_ASATBSLV_APOLLO_1_CSSYS, "aclk_asatbslv_apollo_1_cssys",
3565 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3566 4, CLK_IGNORE_UNUSED, 0),
3567 GATE(CLK_ACLK_ASATBSLV_APOLLO_0_CSSYS, "aclk_asatbslv_apollo_0_cssys",
3568 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3569 3, CLK_IGNORE_UNUSED, 0),
3570 GATE(CLK_ACLK_ASYNCACES_APOLLO_CCI, "aclk_asyncaces_apollo_cci",
3571 "div_aclk_apollo", ENABLE_ACLK_APOLLO,
3572 2, CLK_IGNORE_UNUSED, 0),
3573 GATE(CLK_ACLK_AHB2APB_APOLLOP, "aclk_ahb2apb_apollop",
3574 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3575 1, CLK_IGNORE_UNUSED, 0),
3576 GATE(CLK_ACLK_APOLLONP_200, "aclk_apollonp_200",
3577 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3578 0, CLK_IGNORE_UNUSED, 0),
3579
3580 /* ENABLE_PCLK_APOLLO */
3581 GATE(CLK_PCLK_ASAPBMST_CSSYS_APOLLO, "pclk_asapbmst_cssys_apollo",
3582 "div_pclk_dbg_apollo", ENABLE_PCLK_APOLLO,
3583 2, CLK_IGNORE_UNUSED, 0),
3584 GATE(CLK_PCLK_PMU_APOLLO, "pclk_pmu_apollo", "div_pclk_apollo",
3585 ENABLE_PCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3586 GATE(CLK_PCLK_SYSREG_APOLLO, "pclk_sysreg_apollo",
3587 "div_pclk_apollo", ENABLE_PCLK_APOLLO,
3588 0, CLK_IGNORE_UNUSED, 0),
3589
3590 /* ENABLE_SCLK_APOLLO */
3591 GATE(CLK_CNTCLK_APOLLO, "cntclk_apollo", "div_cntclk_apollo",
3592 ENABLE_SCLK_APOLLO, 3, CLK_IGNORE_UNUSED, 0),
3593 GATE(CLK_SCLK_HPM_APOLLO, "sclk_hpm_apollo", "div_sclk_hpm_apollo",
3594 ENABLE_SCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003595};
3596
3597#define E5433_APOLLO_DIV0(cntclk, pclk_dbg, atclk, pclk, aclk) \
3598 (((cntclk) << 24) | ((pclk_dbg) << 20) | ((atclk) << 16) | \
3599 ((pclk) << 12) | ((aclk) << 8))
3600
3601#define E5433_APOLLO_DIV1(hpm, copy) \
3602 (((hpm) << 4) | ((copy) << 0))
3603
3604static const struct exynos_cpuclk_cfg_data exynos5433_apolloclk_d[] __initconst = {
3605 { 1300000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3606 { 1200000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3607 { 1100000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3608 { 1000000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3609 { 900000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3610 { 800000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3611 { 700000, E5433_APOLLO_DIV0(3, 7, 7, 7, 2), E5433_APOLLO_DIV1(7, 1), },
3612 { 600000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3613 { 500000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3614 { 400000, E5433_APOLLO_DIV0(3, 7, 7, 7, 1), E5433_APOLLO_DIV1(7, 1), },
3615 { 0 },
Chanwoo Choidf40a132015-02-03 09:13:49 +09003616};
3617
Chanwoo Choidf40a132015-02-03 09:13:49 +09003618static void __init exynos5433_cmu_apollo_init(struct device_node *np)
3619{
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003620 void __iomem *reg_base;
3621 struct samsung_clk_provider *ctx;
3622
3623 reg_base = of_iomap(np, 0);
3624 if (!reg_base) {
3625 panic("%s: failed to map registers\n", __func__);
3626 return;
3627 }
3628
3629 ctx = samsung_clk_init(np, reg_base, APOLLO_NR_CLK);
3630 if (!ctx) {
3631 panic("%s: unable to allocate ctx\n", __func__);
3632 return;
3633 }
3634
3635 samsung_clk_register_pll(ctx, apollo_pll_clks,
3636 ARRAY_SIZE(apollo_pll_clks), reg_base);
3637 samsung_clk_register_mux(ctx, apollo_mux_clks,
3638 ARRAY_SIZE(apollo_mux_clks));
3639 samsung_clk_register_div(ctx, apollo_div_clks,
3640 ARRAY_SIZE(apollo_div_clks));
3641 samsung_clk_register_gate(ctx, apollo_gate_clks,
3642 ARRAY_SIZE(apollo_gate_clks));
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003643
3644 exynos_register_cpu_clock(ctx, CLK_SCLK_APOLLO, "apolloclk",
3645 mout_apollo_p[0], mout_apollo_p[1], 0x200,
3646 exynos5433_apolloclk_d, ARRAY_SIZE(exynos5433_apolloclk_d),
3647 CLK_CPU_HAS_E5433_REGS_LAYOUT);
3648
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003649 samsung_clk_sleep_init(reg_base, apollo_clk_regs,
3650 ARRAY_SIZE(apollo_clk_regs));
3651
3652 samsung_clk_of_add_provider(np, ctx);
Chanwoo Choidf40a132015-02-03 09:13:49 +09003653}
3654CLK_OF_DECLARE(exynos5433_cmu_apollo, "samsung,exynos5433-cmu-apollo",
3655 exynos5433_cmu_apollo_init);
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003656
3657/*
3658 * Register offset definitions for CMU_ATLAS
3659 */
3660#define ATLAS_PLL_LOCK 0x0000
3661#define ATLAS_PLL_CON0 0x0100
3662#define ATLAS_PLL_CON1 0x0104
3663#define ATLAS_PLL_FREQ_DET 0x010c
3664#define MUX_SEL_ATLAS0 0x0200
3665#define MUX_SEL_ATLAS1 0x0204
3666#define MUX_SEL_ATLAS2 0x0208
3667#define MUX_ENABLE_ATLAS0 0x0300
3668#define MUX_ENABLE_ATLAS1 0x0304
3669#define MUX_ENABLE_ATLAS2 0x0308
3670#define MUX_STAT_ATLAS0 0x0400
3671#define MUX_STAT_ATLAS1 0x0404
3672#define MUX_STAT_ATLAS2 0x0408
3673#define DIV_ATLAS0 0x0600
3674#define DIV_ATLAS1 0x0604
3675#define DIV_ATLAS_PLL_FREQ_DET 0x0608
3676#define DIV_STAT_ATLAS0 0x0700
3677#define DIV_STAT_ATLAS1 0x0704
3678#define DIV_STAT_ATLAS_PLL_FREQ_DET 0x0708
3679#define ENABLE_ACLK_ATLAS 0x0800
3680#define ENABLE_PCLK_ATLAS 0x0900
3681#define ENABLE_SCLK_ATLAS 0x0a00
3682#define ENABLE_IP_ATLAS0 0x0b00
3683#define ENABLE_IP_ATLAS1 0x0b04
3684#define CLKOUT_CMU_ATLAS 0x0c00
3685#define CLKOUT_CMU_ATLAS_DIV_STAT 0x0c04
3686#define ARMCLK_STOPCTRL 0x1000
3687#define ATLAS_PWR_CTRL 0x1020
3688#define ATLAS_PWR_CTRL2 0x1024
3689#define ATLAS_INTR_SPREAD_ENABLE 0x1080
3690#define ATLAS_INTR_SPREAD_USE_STANDBYWFI 0x1084
3691#define ATLAS_INTR_SPREAD_BLOCKING_DURATION 0x1088
3692
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003693static const unsigned long atlas_clk_regs[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003694 ATLAS_PLL_LOCK,
3695 ATLAS_PLL_CON0,
3696 ATLAS_PLL_CON1,
3697 ATLAS_PLL_FREQ_DET,
3698 MUX_SEL_ATLAS0,
3699 MUX_SEL_ATLAS1,
3700 MUX_SEL_ATLAS2,
3701 MUX_ENABLE_ATLAS0,
3702 MUX_ENABLE_ATLAS1,
3703 MUX_ENABLE_ATLAS2,
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003704 DIV_ATLAS0,
3705 DIV_ATLAS1,
3706 DIV_ATLAS_PLL_FREQ_DET,
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003707 ENABLE_ACLK_ATLAS,
3708 ENABLE_PCLK_ATLAS,
3709 ENABLE_SCLK_ATLAS,
3710 ENABLE_IP_ATLAS0,
3711 ENABLE_IP_ATLAS1,
3712 CLKOUT_CMU_ATLAS,
3713 CLKOUT_CMU_ATLAS_DIV_STAT,
3714 ARMCLK_STOPCTRL,
3715 ATLAS_PWR_CTRL,
3716 ATLAS_PWR_CTRL2,
3717 ATLAS_INTR_SPREAD_ENABLE,
3718 ATLAS_INTR_SPREAD_USE_STANDBYWFI,
3719 ATLAS_INTR_SPREAD_BLOCKING_DURATION,
3720};
3721
3722/* list of all parent clock list */
3723PNAME(mout_atlas_pll_p) = { "oscclk", "fout_atlas_pll", };
3724PNAME(mout_bus_pll_atlas_user_p) = { "oscclk", "sclk_bus_pll_atlas", };
3725PNAME(mout_atlas_p) = { "mout_atlas_pll",
3726 "mout_bus_pll_atlas_user", };
3727
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003728static const struct samsung_pll_clock atlas_pll_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003729 PLL(pll_35xx, CLK_FOUT_ATLAS_PLL, "fout_atlas_pll", "oscclk",
3730 ATLAS_PLL_LOCK, ATLAS_PLL_CON0, exynos5443_pll_rates),
3731};
3732
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003733static const struct samsung_mux_clock atlas_mux_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003734 /* MUX_SEL_ATLAS0 */
3735 MUX_F(CLK_MOUT_ATLAS_PLL, "mout_atlas_pll", mout_atlas_pll_p,
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003736 MUX_SEL_ATLAS0, 0, 1, CLK_SET_RATE_PARENT |
3737 CLK_RECALC_NEW_RATES, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003738
3739 /* MUX_SEL_ATLAS1 */
3740 MUX(CLK_MOUT_BUS_PLL_ATLAS_USER, "mout_bus_pll_atlas_user",
3741 mout_bus_pll_atlas_user_p, MUX_SEL_ATLAS1, 0, 1),
3742
3743 /* MUX_SEL_ATLAS2 */
3744 MUX_F(CLK_MOUT_ATLAS, "mout_atlas", mout_atlas_p, MUX_SEL_ATLAS2,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003745 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003746};
3747
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003748static const struct samsung_div_clock atlas_div_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003749 /* DIV_ATLAS0 */
3750 DIV_F(CLK_DIV_CNTCLK_ATLAS, "div_cntclk_atlas", "div_atlas2",
3751 DIV_ATLAS0, 24, 3, CLK_GET_RATE_NOCACHE,
3752 CLK_DIVIDER_READ_ONLY),
3753 DIV_F(CLK_DIV_PCLK_DBG_ATLAS, "div_pclk_dbg_atlas", "div_atclk_atlas",
3754 DIV_ATLAS0, 20, 3, CLK_GET_RATE_NOCACHE,
3755 CLK_DIVIDER_READ_ONLY),
3756 DIV_F(CLK_DIV_ATCLK_ATLASO, "div_atclk_atlas", "div_atlas2",
3757 DIV_ATLAS0, 16, 3, CLK_GET_RATE_NOCACHE,
3758 CLK_DIVIDER_READ_ONLY),
3759 DIV_F(CLK_DIV_PCLK_ATLAS, "div_pclk_atlas", "div_atlas2",
3760 DIV_ATLAS0, 12, 3, CLK_GET_RATE_NOCACHE,
3761 CLK_DIVIDER_READ_ONLY),
3762 DIV_F(CLK_DIV_ACLK_ATLAS, "div_aclk_atlas", "div_atlas2",
3763 DIV_ATLAS0, 8, 3, CLK_GET_RATE_NOCACHE,
3764 CLK_DIVIDER_READ_ONLY),
3765 DIV_F(CLK_DIV_ATLAS2, "div_atlas2", "div_atlas1",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003766 DIV_ATLAS0, 4, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003767 DIV_F(CLK_DIV_ATLAS1, "div_atlas1", "mout_atlas",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003768 DIV_ATLAS0, 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003769
3770 /* DIV_ATLAS1 */
3771 DIV_F(CLK_DIV_SCLK_HPM_ATLAS, "div_sclk_hpm_atlas", "mout_atlas",
3772 DIV_ATLAS1, 4, 3, CLK_GET_RATE_NOCACHE,
3773 CLK_DIVIDER_READ_ONLY),
3774 DIV_F(CLK_DIV_ATLAS_PLL, "div_atlas_pll", "mout_atlas",
3775 DIV_ATLAS1, 0, 3, CLK_GET_RATE_NOCACHE,
3776 CLK_DIVIDER_READ_ONLY),
3777};
3778
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003779static const struct samsung_gate_clock atlas_gate_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003780 /* ENABLE_ACLK_ATLAS */
3781 GATE(CLK_ACLK_ATB_AUD_CSSYS, "aclk_atb_aud_cssys",
3782 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3783 9, CLK_IGNORE_UNUSED, 0),
3784 GATE(CLK_ACLK_ATB_APOLLO3_CSSYS, "aclk_atb_apollo3_cssys",
3785 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3786 8, CLK_IGNORE_UNUSED, 0),
3787 GATE(CLK_ACLK_ATB_APOLLO2_CSSYS, "aclk_atb_apollo2_cssys",
3788 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3789 7, CLK_IGNORE_UNUSED, 0),
3790 GATE(CLK_ACLK_ATB_APOLLO1_CSSYS, "aclk_atb_apollo1_cssys",
3791 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3792 6, CLK_IGNORE_UNUSED, 0),
3793 GATE(CLK_ACLK_ATB_APOLLO0_CSSYS, "aclk_atb_apollo0_cssys",
3794 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3795 5, CLK_IGNORE_UNUSED, 0),
3796 GATE(CLK_ACLK_ASYNCAHBS_CSSYS_SSS, "aclk_asyncahbs_cssys_sss",
3797 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3798 4, CLK_IGNORE_UNUSED, 0),
3799 GATE(CLK_ACLK_ASYNCAXIS_CSSYS_CCIX, "aclk_asyncaxis_cssys_ccix",
3800 "div_pclk_dbg_atlas", ENABLE_ACLK_ATLAS,
3801 3, CLK_IGNORE_UNUSED, 0),
3802 GATE(CLK_ACLK_ASYNCACES_ATLAS_CCI, "aclk_asyncaces_atlas_cci",
3803 "div_aclk_atlas", ENABLE_ACLK_ATLAS,
3804 2, CLK_IGNORE_UNUSED, 0),
3805 GATE(CLK_ACLK_AHB2APB_ATLASP, "aclk_ahb2apb_atlasp", "div_pclk_atlas",
3806 ENABLE_ACLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3807 GATE(CLK_ACLK_ATLASNP_200, "aclk_atlasnp_200", "div_pclk_atlas",
3808 ENABLE_ACLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3809
3810 /* ENABLE_PCLK_ATLAS */
3811 GATE(CLK_PCLK_ASYNCAPB_AUD_CSSYS, "pclk_asyncapb_aud_cssys",
3812 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3813 5, CLK_IGNORE_UNUSED, 0),
3814 GATE(CLK_PCLK_ASYNCAPB_ISP_CSSYS, "pclk_asyncapb_isp_cssys",
3815 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3816 4, CLK_IGNORE_UNUSED, 0),
3817 GATE(CLK_PCLK_ASYNCAPB_APOLLO_CSSYS, "pclk_asyncapb_apollo_cssys",
3818 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3819 3, CLK_IGNORE_UNUSED, 0),
3820 GATE(CLK_PCLK_PMU_ATLAS, "pclk_pmu_atlas", "div_pclk_atlas",
3821 ENABLE_PCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3822 GATE(CLK_PCLK_SYSREG_ATLAS, "pclk_sysreg_atlas", "div_pclk_atlas",
3823 ENABLE_PCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3824 GATE(CLK_PCLK_SECJTAG, "pclk_secjtag", "div_pclk_dbg_atlas",
3825 ENABLE_PCLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3826
3827 /* ENABLE_SCLK_ATLAS */
3828 GATE(CLK_CNTCLK_ATLAS, "cntclk_atlas", "div_cntclk_atlas",
3829 ENABLE_SCLK_ATLAS, 10, CLK_IGNORE_UNUSED, 0),
3830 GATE(CLK_SCLK_HPM_ATLAS, "sclk_hpm_atlas", "div_sclk_hpm_atlas",
3831 ENABLE_SCLK_ATLAS, 7, CLK_IGNORE_UNUSED, 0),
3832 GATE(CLK_TRACECLK, "traceclk", "div_atclk_atlas",
3833 ENABLE_SCLK_ATLAS, 6, CLK_IGNORE_UNUSED, 0),
3834 GATE(CLK_CTMCLK, "ctmclk", "div_atclk_atlas",
3835 ENABLE_SCLK_ATLAS, 5, CLK_IGNORE_UNUSED, 0),
3836 GATE(CLK_HCLK_CSSYS, "hclk_cssys", "div_atclk_atlas",
3837 ENABLE_SCLK_ATLAS, 4, CLK_IGNORE_UNUSED, 0),
3838 GATE(CLK_PCLK_DBG_CSSYS, "pclk_dbg_cssys", "div_pclk_dbg_atlas",
3839 ENABLE_SCLK_ATLAS, 3, CLK_IGNORE_UNUSED, 0),
3840 GATE(CLK_PCLK_DBG, "pclk_dbg", "div_pclk_dbg_atlas",
3841 ENABLE_SCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3842 GATE(CLK_ATCLK, "atclk", "div_atclk_atlas",
3843 ENABLE_SCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003844};
3845
3846#define E5433_ATLAS_DIV0(cntclk, pclk_dbg, atclk, pclk, aclk) \
3847 (((cntclk) << 24) | ((pclk_dbg) << 20) | ((atclk) << 16) | \
3848 ((pclk) << 12) | ((aclk) << 8))
3849
3850#define E5433_ATLAS_DIV1(hpm, copy) \
3851 (((hpm) << 4) | ((copy) << 0))
3852
3853static const struct exynos_cpuclk_cfg_data exynos5433_atlasclk_d[] __initconst = {
3854 { 1900000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3855 { 1800000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3856 { 1700000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3857 { 1600000, E5433_ATLAS_DIV0(7, 7, 7, 7, 4), E5433_ATLAS_DIV1(7, 1), },
3858 { 1500000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3859 { 1400000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3860 { 1300000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3861 { 1200000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3862 { 1100000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3863 { 1000000, E5433_ATLAS_DIV0(7, 7, 7, 7, 3), E5433_ATLAS_DIV1(7, 1), },
3864 { 900000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3865 { 800000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3866 { 700000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3867 { 600000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3868 { 500000, E5433_ATLAS_DIV0(7, 7, 7, 7, 2), E5433_ATLAS_DIV1(7, 1), },
3869 { 0 },
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003870};
3871
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003872static void __init exynos5433_cmu_atlas_init(struct device_node *np)
3873{
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003874 void __iomem *reg_base;
3875 struct samsung_clk_provider *ctx;
3876
3877 reg_base = of_iomap(np, 0);
3878 if (!reg_base) {
3879 panic("%s: failed to map registers\n", __func__);
3880 return;
3881 }
3882
3883 ctx = samsung_clk_init(np, reg_base, ATLAS_NR_CLK);
3884 if (!ctx) {
3885 panic("%s: unable to allocate ctx\n", __func__);
3886 return;
3887 }
3888
3889 samsung_clk_register_pll(ctx, atlas_pll_clks,
3890 ARRAY_SIZE(atlas_pll_clks), reg_base);
3891 samsung_clk_register_mux(ctx, atlas_mux_clks,
3892 ARRAY_SIZE(atlas_mux_clks));
3893 samsung_clk_register_div(ctx, atlas_div_clks,
3894 ARRAY_SIZE(atlas_div_clks));
3895 samsung_clk_register_gate(ctx, atlas_gate_clks,
3896 ARRAY_SIZE(atlas_gate_clks));
Bartlomiej Zolnierkiewiczd7d71152016-05-24 15:19:17 +02003897
3898 exynos_register_cpu_clock(ctx, CLK_SCLK_ATLAS, "atlasclk",
3899 mout_atlas_p[0], mout_atlas_p[1], 0x200,
3900 exynos5433_atlasclk_d, ARRAY_SIZE(exynos5433_atlasclk_d),
3901 CLK_CPU_HAS_E5433_REGS_LAYOUT);
3902
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003903 samsung_clk_sleep_init(reg_base, atlas_clk_regs,
3904 ARRAY_SIZE(atlas_clk_regs));
3905
3906 samsung_clk_of_add_provider(np, ctx);
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003907}
3908CLK_OF_DECLARE(exynos5433_cmu_atlas, "samsung,exynos5433-cmu-atlas",
3909 exynos5433_cmu_atlas_init);
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003910
3911/*
3912 * Register offset definitions for CMU_MSCL
3913 */
3914#define MUX_SEL_MSCL0 0x0200
3915#define MUX_SEL_MSCL1 0x0204
3916#define MUX_ENABLE_MSCL0 0x0300
3917#define MUX_ENABLE_MSCL1 0x0304
3918#define MUX_STAT_MSCL0 0x0400
3919#define MUX_STAT_MSCL1 0x0404
3920#define DIV_MSCL 0x0600
3921#define DIV_STAT_MSCL 0x0700
3922#define ENABLE_ACLK_MSCL 0x0800
3923#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0804
3924#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0808
3925#define ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG 0x080c
3926#define ENABLE_PCLK_MSCL 0x0900
3927#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0904
3928#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0908
Jonghwa Leea84d1f52015-04-27 20:36:29 +09003929#define ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG 0x090c
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003930#define ENABLE_SCLK_MSCL 0x0a00
3931#define ENABLE_IP_MSCL0 0x0b00
3932#define ENABLE_IP_MSCL1 0x0b04
3933#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0 0x0b08
3934#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1 0x0b0c
3935#define ENABLE_IP_MSCL_SECURE_SMMU_JPEG 0x0b10
3936
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003937static const unsigned long mscl_clk_regs[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003938 MUX_SEL_MSCL0,
3939 MUX_SEL_MSCL1,
3940 MUX_ENABLE_MSCL0,
3941 MUX_ENABLE_MSCL1,
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003942 DIV_MSCL,
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003943 ENABLE_ACLK_MSCL,
3944 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
3945 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
3946 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
3947 ENABLE_PCLK_MSCL,
3948 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
3949 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
3950 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
3951 ENABLE_SCLK_MSCL,
3952 ENABLE_IP_MSCL0,
3953 ENABLE_IP_MSCL1,
3954 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0,
3955 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1,
3956 ENABLE_IP_MSCL_SECURE_SMMU_JPEG,
3957};
3958
3959/* list of all parent clock list */
3960PNAME(mout_sclk_jpeg_user_p) = { "oscclk", "sclk_jpeg_mscl", };
3961PNAME(mout_aclk_mscl_400_user_p) = { "oscclk", "aclk_mscl_400", };
3962PNAME(mout_sclk_jpeg_p) = { "mout_sclk_jpeg_user",
3963 "mout_aclk_mscl_400_user", };
3964
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003965static const struct samsung_mux_clock mscl_mux_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003966 /* MUX_SEL_MSCL0 */
3967 MUX(CLK_MOUT_SCLK_JPEG_USER, "mout_sclk_jpeg_user",
3968 mout_sclk_jpeg_user_p, MUX_SEL_MSCL0, 4, 1),
3969 MUX(CLK_MOUT_ACLK_MSCL_400_USER, "mout_aclk_mscl_400_user",
3970 mout_aclk_mscl_400_user_p, MUX_SEL_MSCL0, 0, 1),
3971
3972 /* MUX_SEL_MSCL1 */
3973 MUX(CLK_MOUT_SCLK_JPEG, "mout_sclk_jpeg", mout_sclk_jpeg_p,
3974 MUX_SEL_MSCL1, 0, 1),
3975};
3976
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003977static const struct samsung_div_clock mscl_div_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003978 /* DIV_MSCL */
3979 DIV(CLK_DIV_PCLK_MSCL, "div_pclk_mscl", "mout_aclk_mscl_400_user",
3980 DIV_MSCL, 0, 3),
3981};
3982
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003983static const struct samsung_gate_clock mscl_gate_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003984 /* ENABLE_ACLK_MSCL */
3985 GATE(CLK_ACLK_BTS_JPEG, "aclk_bts_jpeg", "mout_aclk_mscl_400_user",
3986 ENABLE_ACLK_MSCL, 9, 0, 0),
3987 GATE(CLK_ACLK_BTS_M2MSCALER1, "aclk_bts_m2mscaler1",
3988 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 8, 0, 0),
3989 GATE(CLK_ACLK_BTS_M2MSCALER0, "aclk_bts_m2mscaler0",
3990 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 7, 0, 0),
3991 GATE(CLK_ACLK_AHB2APB_MSCL0P, "aclk_abh2apb_mscl0p", "div_pclk_mscl",
3992 ENABLE_ACLK_MSCL, 6, CLK_IGNORE_UNUSED, 0),
3993 GATE(CLK_ACLK_XIU_MSCLX, "aclk_xiu_msclx", "mout_aclk_mscl_400_user",
3994 ENABLE_ACLK_MSCL, 5, CLK_IGNORE_UNUSED, 0),
3995 GATE(CLK_ACLK_MSCLNP_100, "aclk_msclnp_100", "div_pclk_mscl",
3996 ENABLE_ACLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
3997 GATE(CLK_ACLK_MSCLND_400, "aclk_msclnd_400", "mout_aclk_mscl_400_user",
3998 ENABLE_ACLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
3999 GATE(CLK_ACLK_JPEG, "aclk_jpeg", "mout_aclk_mscl_400_user",
4000 ENABLE_ACLK_MSCL, 2, 0, 0),
4001 GATE(CLK_ACLK_M2MSCALER1, "aclk_m2mscaler1", "mout_aclk_mscl_400_user",
4002 ENABLE_ACLK_MSCL, 1, 0, 0),
4003 GATE(CLK_ACLK_M2MSCALER0, "aclk_m2mscaler0", "mout_aclk_mscl_400_user",
4004 ENABLE_ACLK_MSCL, 0, 0, 0),
4005
4006 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 */
4007 GATE(CLK_ACLK_SMMU_M2MSCALER0, "aclk_smmu_m2mscaler0",
4008 "mout_aclk_mscl_400_user",
4009 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
4010 0, CLK_IGNORE_UNUSED, 0),
4011
4012 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 */
4013 GATE(CLK_ACLK_SMMU_M2MSCALER1, "aclk_smmu_m2mscaler1",
4014 "mout_aclk_mscl_400_user",
4015 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
4016 0, CLK_IGNORE_UNUSED, 0),
4017
4018 /* ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG */
4019 GATE(CLK_ACLK_SMMU_JPEG, "aclk_smmu_jpeg", "mout_aclk_mscl_400_user",
4020 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
4021 0, CLK_IGNORE_UNUSED, 0),
4022
4023 /* ENABLE_PCLK_MSCL */
4024 GATE(CLK_PCLK_BTS_JPEG, "pclk_bts_jpeg", "div_pclk_mscl",
4025 ENABLE_PCLK_MSCL, 7, 0, 0),
4026 GATE(CLK_PCLK_BTS_M2MSCALER1, "pclk_bts_m2mscaler1", "div_pclk_mscl",
4027 ENABLE_PCLK_MSCL, 6, 0, 0),
4028 GATE(CLK_PCLK_BTS_M2MSCALER0, "pclk_bts_m2mscaler0", "div_pclk_mscl",
4029 ENABLE_PCLK_MSCL, 5, 0, 0),
4030 GATE(CLK_PCLK_PMU_MSCL, "pclk_pmu_mscl", "div_pclk_mscl",
4031 ENABLE_PCLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
4032 GATE(CLK_PCLK_SYSREG_MSCL, "pclk_sysreg_mscl", "div_pclk_mscl",
4033 ENABLE_PCLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
4034 GATE(CLK_PCLK_JPEG, "pclk_jpeg", "div_pclk_mscl",
4035 ENABLE_PCLK_MSCL, 2, 0, 0),
4036 GATE(CLK_PCLK_M2MSCALER1, "pclk_m2mscaler1", "div_pclk_mscl",
4037 ENABLE_PCLK_MSCL, 1, 0, 0),
4038 GATE(CLK_PCLK_M2MSCALER0, "pclk_m2mscaler0", "div_pclk_mscl",
4039 ENABLE_PCLK_MSCL, 0, 0, 0),
4040
4041 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 */
4042 GATE(CLK_PCLK_SMMU_M2MSCALER0, "pclk_smmu_m2mscaler0", "div_pclk_mscl",
4043 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
4044 0, CLK_IGNORE_UNUSED, 0),
4045
4046 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 */
4047 GATE(CLK_PCLK_SMMU_M2MSCALER1, "pclk_smmu_m2mscaler1", "div_pclk_mscl",
4048 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
4049 0, CLK_IGNORE_UNUSED, 0),
4050
4051 /* ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG */
4052 GATE(CLK_PCLK_SMMU_JPEG, "pclk_smmu_jpeg", "div_pclk_mscl",
4053 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
4054 0, CLK_IGNORE_UNUSED, 0),
4055
4056 /* ENABLE_SCLK_MSCL */
4057 GATE(CLK_SCLK_JPEG, "sclk_jpeg", "mout_sclk_jpeg", ENABLE_SCLK_MSCL, 0,
4058 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
4059};
4060
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004061static const struct samsung_cmu_info mscl_cmu_info __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09004062 .mux_clks = mscl_mux_clks,
4063 .nr_mux_clks = ARRAY_SIZE(mscl_mux_clks),
4064 .div_clks = mscl_div_clks,
4065 .nr_div_clks = ARRAY_SIZE(mscl_div_clks),
4066 .gate_clks = mscl_gate_clks,
4067 .nr_gate_clks = ARRAY_SIZE(mscl_gate_clks),
4068 .nr_clk_ids = MSCL_NR_CLK,
4069 .clk_regs = mscl_clk_regs,
4070 .nr_clk_regs = ARRAY_SIZE(mscl_clk_regs),
4071};
4072
4073static void __init exynos5433_cmu_mscl_init(struct device_node *np)
4074{
4075 samsung_cmu_register_one(np, &mscl_cmu_info);
4076}
4077CLK_OF_DECLARE(exynos5433_cmu_mscl, "samsung,exynos5433-cmu-mscl",
4078 exynos5433_cmu_mscl_init);
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004079
4080/*
4081 * Register offset definitions for CMU_MFC
4082 */
4083#define MUX_SEL_MFC 0x0200
4084#define MUX_ENABLE_MFC 0x0300
4085#define MUX_STAT_MFC 0x0400
4086#define DIV_MFC 0x0600
4087#define DIV_STAT_MFC 0x0700
4088#define ENABLE_ACLK_MFC 0x0800
4089#define ENABLE_ACLK_MFC_SECURE_SMMU_MFC 0x0804
4090#define ENABLE_PCLK_MFC 0x0900
4091#define ENABLE_PCLK_MFC_SECURE_SMMU_MFC 0x0904
4092#define ENABLE_IP_MFC0 0x0b00
4093#define ENABLE_IP_MFC1 0x0b04
4094#define ENABLE_IP_MFC_SECURE_SMMU_MFC 0x0b08
4095
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004096static const unsigned long mfc_clk_regs[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004097 MUX_SEL_MFC,
4098 MUX_ENABLE_MFC,
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004099 DIV_MFC,
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004100 ENABLE_ACLK_MFC,
4101 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4102 ENABLE_PCLK_MFC,
4103 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4104 ENABLE_IP_MFC0,
4105 ENABLE_IP_MFC1,
4106 ENABLE_IP_MFC_SECURE_SMMU_MFC,
4107};
4108
4109PNAME(mout_aclk_mfc_400_user_p) = { "oscclk", "aclk_mfc_400", };
4110
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004111static const struct samsung_mux_clock mfc_mux_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004112 /* MUX_SEL_MFC */
4113 MUX(CLK_MOUT_ACLK_MFC_400_USER, "mout_aclk_mfc_400_user",
4114 mout_aclk_mfc_400_user_p, MUX_SEL_MFC, 0, 0),
4115};
4116
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004117static const struct samsung_div_clock mfc_div_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004118 /* DIV_MFC */
4119 DIV(CLK_DIV_PCLK_MFC, "div_pclk_mfc", "mout_aclk_mfc_400_user",
4120 DIV_MFC, 0, 2),
4121};
4122
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004123static const struct samsung_gate_clock mfc_gate_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004124 /* ENABLE_ACLK_MFC */
4125 GATE(CLK_ACLK_BTS_MFC_1, "aclk_bts_mfc_1", "mout_aclk_mfc_400_user",
4126 ENABLE_ACLK_MFC, 6, 0, 0),
4127 GATE(CLK_ACLK_BTS_MFC_0, "aclk_bts_mfc_0", "mout_aclk_mfc_400_user",
4128 ENABLE_ACLK_MFC, 5, 0, 0),
4129 GATE(CLK_ACLK_AHB2APB_MFCP, "aclk_ahb2apb_mfcp", "div_pclk_mfc",
4130 ENABLE_ACLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4131 GATE(CLK_ACLK_XIU_MFCX, "aclk_xiu_mfcx", "mout_aclk_mfc_400_user",
4132 ENABLE_ACLK_MFC, 3, CLK_IGNORE_UNUSED, 0),
4133 GATE(CLK_ACLK_MFCNP_100, "aclk_mfcnp_100", "div_pclk_mfc",
4134 ENABLE_ACLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4135 GATE(CLK_ACLK_MFCND_400, "aclk_mfcnd_400", "mout_aclk_mfc_400_user",
4136 ENABLE_ACLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4137 GATE(CLK_ACLK_MFC, "aclk_mfc", "mout_aclk_mfc_400_user",
4138 ENABLE_ACLK_MFC, 0, 0, 0),
4139
4140 /* ENABLE_ACLK_MFC_SECURE_SMMU_MFC */
4141 GATE(CLK_ACLK_SMMU_MFC_1, "aclk_smmu_mfc_1", "mout_aclk_mfc_400_user",
4142 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4143 1, CLK_IGNORE_UNUSED, 0),
4144 GATE(CLK_ACLK_SMMU_MFC_0, "aclk_smmu_mfc_0", "mout_aclk_mfc_400_user",
4145 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4146 0, CLK_IGNORE_UNUSED, 0),
4147
4148 /* ENABLE_PCLK_MFC */
4149 GATE(CLK_PCLK_BTS_MFC_1, "pclk_bts_mfc_1", "div_pclk_mfc",
4150 ENABLE_PCLK_MFC, 4, 0, 0),
4151 GATE(CLK_PCLK_BTS_MFC_0, "pclk_bts_mfc_0", "div_pclk_mfc",
4152 ENABLE_PCLK_MFC, 3, 0, 0),
4153 GATE(CLK_PCLK_PMU_MFC, "pclk_pmu_mfc", "div_pclk_mfc",
4154 ENABLE_PCLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4155 GATE(CLK_PCLK_SYSREG_MFC, "pclk_sysreg_mfc", "div_pclk_mfc",
4156 ENABLE_PCLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4157 GATE(CLK_PCLK_MFC, "pclk_mfc", "div_pclk_mfc",
4158 ENABLE_PCLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4159
4160 /* ENABLE_PCLK_MFC_SECURE_SMMU_MFC */
4161 GATE(CLK_PCLK_SMMU_MFC_1, "pclk_smmu_mfc_1", "div_pclk_mfc",
4162 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4163 1, CLK_IGNORE_UNUSED, 0),
4164 GATE(CLK_PCLK_SMMU_MFC_0, "pclk_smmu_mfc_0", "div_pclk_mfc",
4165 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4166 0, CLK_IGNORE_UNUSED, 0),
4167};
4168
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004169static const struct samsung_cmu_info mfc_cmu_info __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004170 .mux_clks = mfc_mux_clks,
4171 .nr_mux_clks = ARRAY_SIZE(mfc_mux_clks),
4172 .div_clks = mfc_div_clks,
4173 .nr_div_clks = ARRAY_SIZE(mfc_div_clks),
4174 .gate_clks = mfc_gate_clks,
4175 .nr_gate_clks = ARRAY_SIZE(mfc_gate_clks),
4176 .nr_clk_ids = MFC_NR_CLK,
4177 .clk_regs = mfc_clk_regs,
4178 .nr_clk_regs = ARRAY_SIZE(mfc_clk_regs),
4179};
4180
4181static void __init exynos5433_cmu_mfc_init(struct device_node *np)
4182{
4183 samsung_cmu_register_one(np, &mfc_cmu_info);
4184}
4185CLK_OF_DECLARE(exynos5433_cmu_mfc, "samsung,exynos5433-cmu-mfc",
4186 exynos5433_cmu_mfc_init);
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004187
4188/*
4189 * Register offset definitions for CMU_HEVC
4190 */
4191#define MUX_SEL_HEVC 0x0200
4192#define MUX_ENABLE_HEVC 0x0300
4193#define MUX_STAT_HEVC 0x0400
4194#define DIV_HEVC 0x0600
4195#define DIV_STAT_HEVC 0x0700
4196#define ENABLE_ACLK_HEVC 0x0800
4197#define ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC 0x0804
4198#define ENABLE_PCLK_HEVC 0x0900
4199#define ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC 0x0904
4200#define ENABLE_IP_HEVC0 0x0b00
4201#define ENABLE_IP_HEVC1 0x0b04
4202#define ENABLE_IP_HEVC_SECURE_SMMU_HEVC 0x0b08
4203
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004204static const unsigned long hevc_clk_regs[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004205 MUX_SEL_HEVC,
4206 MUX_ENABLE_HEVC,
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004207 DIV_HEVC,
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004208 ENABLE_ACLK_HEVC,
4209 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4210 ENABLE_PCLK_HEVC,
4211 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4212 ENABLE_IP_HEVC0,
4213 ENABLE_IP_HEVC1,
4214 ENABLE_IP_HEVC_SECURE_SMMU_HEVC,
4215};
4216
4217PNAME(mout_aclk_hevc_400_user_p) = { "oscclk", "aclk_hevc_400", };
4218
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004219static const struct samsung_mux_clock hevc_mux_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004220 /* MUX_SEL_HEVC */
4221 MUX(CLK_MOUT_ACLK_HEVC_400_USER, "mout_aclk_hevc_400_user",
4222 mout_aclk_hevc_400_user_p, MUX_SEL_HEVC, 0, 0),
4223};
4224
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004225static const struct samsung_div_clock hevc_div_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004226 /* DIV_HEVC */
4227 DIV(CLK_DIV_PCLK_HEVC, "div_pclk_hevc", "mout_aclk_hevc_400_user",
4228 DIV_HEVC, 0, 2),
4229};
4230
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004231static const struct samsung_gate_clock hevc_gate_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004232 /* ENABLE_ACLK_HEVC */
4233 GATE(CLK_ACLK_BTS_HEVC_1, "aclk_bts_hevc_1", "mout_aclk_hevc_400_user",
4234 ENABLE_ACLK_HEVC, 6, 0, 0),
4235 GATE(CLK_ACLK_BTS_HEVC_0, "aclk_bts_hevc_0", "mout_aclk_hevc_400_user",
4236 ENABLE_ACLK_HEVC, 5, 0, 0),
4237 GATE(CLK_ACLK_AHB2APB_HEVCP, "aclk_ahb2apb_hevcp", "div_pclk_hevc",
4238 ENABLE_ACLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4239 GATE(CLK_ACLK_XIU_HEVCX, "aclk_xiu_hevcx", "mout_aclk_hevc_400_user",
4240 ENABLE_ACLK_HEVC, 3, CLK_IGNORE_UNUSED, 0),
4241 GATE(CLK_ACLK_HEVCNP_100, "aclk_hevcnp_100", "div_pclk_hevc",
4242 ENABLE_ACLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4243 GATE(CLK_ACLK_HEVCND_400, "aclk_hevcnd_400", "mout_aclk_hevc_400_user",
4244 ENABLE_ACLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4245 GATE(CLK_ACLK_HEVC, "aclk_hevc", "mout_aclk_hevc_400_user",
4246 ENABLE_ACLK_HEVC, 0, 0, 0),
4247
4248 /* ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC */
4249 GATE(CLK_ACLK_SMMU_HEVC_1, "aclk_smmu_hevc_1",
4250 "mout_aclk_hevc_400_user",
4251 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4252 1, CLK_IGNORE_UNUSED, 0),
4253 GATE(CLK_ACLK_SMMU_HEVC_0, "aclk_smmu_hevc_0",
4254 "mout_aclk_hevc_400_user",
4255 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4256 0, CLK_IGNORE_UNUSED, 0),
4257
4258 /* ENABLE_PCLK_HEVC */
4259 GATE(CLK_PCLK_BTS_HEVC_1, "pclk_bts_hevc_1", "div_pclk_hevc",
4260 ENABLE_PCLK_HEVC, 4, 0, 0),
4261 GATE(CLK_PCLK_BTS_HEVC_0, "pclk_bts_hevc_0", "div_pclk_hevc",
4262 ENABLE_PCLK_HEVC, 3, 0, 0),
4263 GATE(CLK_PCLK_PMU_HEVC, "pclk_pmu_hevc", "div_pclk_hevc",
4264 ENABLE_PCLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4265 GATE(CLK_PCLK_SYSREG_HEVC, "pclk_sysreg_hevc", "div_pclk_hevc",
4266 ENABLE_PCLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4267 GATE(CLK_PCLK_HEVC, "pclk_hevc", "div_pclk_hevc",
4268 ENABLE_PCLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4269
4270 /* ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC */
4271 GATE(CLK_PCLK_SMMU_HEVC_1, "pclk_smmu_hevc_1", "div_pclk_hevc",
4272 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4273 1, CLK_IGNORE_UNUSED, 0),
4274 GATE(CLK_PCLK_SMMU_HEVC_0, "pclk_smmu_hevc_0", "div_pclk_hevc",
4275 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4276 0, CLK_IGNORE_UNUSED, 0),
4277};
4278
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004279static const struct samsung_cmu_info hevc_cmu_info __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004280 .mux_clks = hevc_mux_clks,
4281 .nr_mux_clks = ARRAY_SIZE(hevc_mux_clks),
4282 .div_clks = hevc_div_clks,
4283 .nr_div_clks = ARRAY_SIZE(hevc_div_clks),
4284 .gate_clks = hevc_gate_clks,
4285 .nr_gate_clks = ARRAY_SIZE(hevc_gate_clks),
4286 .nr_clk_ids = HEVC_NR_CLK,
4287 .clk_regs = hevc_clk_regs,
4288 .nr_clk_regs = ARRAY_SIZE(hevc_clk_regs),
4289};
4290
4291static void __init exynos5433_cmu_hevc_init(struct device_node *np)
4292{
4293 samsung_cmu_register_one(np, &hevc_cmu_info);
4294}
4295CLK_OF_DECLARE(exynos5433_cmu_hevc, "samsung,exynos5433-cmu-hevc",
4296 exynos5433_cmu_hevc_init);
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004297
4298/*
4299 * Register offset definitions for CMU_ISP
4300 */
4301#define MUX_SEL_ISP 0x0200
4302#define MUX_ENABLE_ISP 0x0300
4303#define MUX_STAT_ISP 0x0400
4304#define DIV_ISP 0x0600
4305#define DIV_STAT_ISP 0x0700
4306#define ENABLE_ACLK_ISP0 0x0800
4307#define ENABLE_ACLK_ISP1 0x0804
4308#define ENABLE_ACLK_ISP2 0x0808
4309#define ENABLE_PCLK_ISP 0x0900
4310#define ENABLE_SCLK_ISP 0x0a00
4311#define ENABLE_IP_ISP0 0x0b00
4312#define ENABLE_IP_ISP1 0x0b04
4313#define ENABLE_IP_ISP2 0x0b08
4314#define ENABLE_IP_ISP3 0x0b0c
4315
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004316static const unsigned long isp_clk_regs[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004317 MUX_SEL_ISP,
4318 MUX_ENABLE_ISP,
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004319 DIV_ISP,
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004320 ENABLE_ACLK_ISP0,
4321 ENABLE_ACLK_ISP1,
4322 ENABLE_ACLK_ISP2,
4323 ENABLE_PCLK_ISP,
4324 ENABLE_SCLK_ISP,
4325 ENABLE_IP_ISP0,
4326 ENABLE_IP_ISP1,
4327 ENABLE_IP_ISP2,
4328 ENABLE_IP_ISP3,
4329};
4330
4331PNAME(mout_aclk_isp_dis_400_user_p) = { "oscclk", "aclk_isp_dis_400", };
4332PNAME(mout_aclk_isp_400_user_p) = { "oscclk", "aclk_isp_400", };
4333
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004334static const struct samsung_mux_clock isp_mux_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004335 /* MUX_SEL_ISP */
4336 MUX(CLK_MOUT_ACLK_ISP_DIS_400_USER, "mout_aclk_isp_dis_400_user",
4337 mout_aclk_isp_dis_400_user_p, MUX_SEL_ISP, 4, 0),
4338 MUX(CLK_MOUT_ACLK_ISP_400_USER, "mout_aclk_isp_400_user",
4339 mout_aclk_isp_400_user_p, MUX_SEL_ISP, 0, 0),
4340};
4341
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004342static const struct samsung_div_clock isp_div_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004343 /* DIV_ISP */
4344 DIV(CLK_DIV_PCLK_ISP_DIS, "div_pclk_isp_dis",
4345 "mout_aclk_isp_dis_400_user", DIV_ISP, 12, 3),
4346 DIV(CLK_DIV_PCLK_ISP, "div_pclk_isp", "mout_aclk_isp_400_user",
4347 DIV_ISP, 8, 3),
4348 DIV(CLK_DIV_ACLK_ISP_D_200, "div_aclk_isp_d_200",
4349 "mout_aclk_isp_400_user", DIV_ISP, 4, 3),
4350 DIV(CLK_DIV_ACLK_ISP_C_200, "div_aclk_isp_c_200",
4351 "mout_aclk_isp_400_user", DIV_ISP, 0, 3),
4352};
4353
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004354static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004355 /* ENABLE_ACLK_ISP0 */
4356 GATE(CLK_ACLK_ISP_D_GLUE, "aclk_isp_d_glue", "mout_aclk_isp_400_user",
4357 ENABLE_ACLK_ISP0, 6, CLK_IGNORE_UNUSED, 0),
4358 GATE(CLK_ACLK_SCALERP, "aclk_scalerp", "mout_aclk_isp_400_user",
4359 ENABLE_ACLK_ISP0, 5, 0, 0),
4360 GATE(CLK_ACLK_3DNR, "aclk_3dnr", "mout_aclk_isp_400_user",
4361 ENABLE_ACLK_ISP0, 4, 0, 0),
4362 GATE(CLK_ACLK_DIS, "aclk_dis", "mout_aclk_isp_dis_400_user",
4363 ENABLE_ACLK_ISP0, 3, 0, 0),
4364 GATE(CLK_ACLK_SCALERC, "aclk_scalerc", "mout_aclk_isp_400_user",
4365 ENABLE_ACLK_ISP0, 2, 0, 0),
4366 GATE(CLK_ACLK_DRC, "aclk_drc", "mout_aclk_isp_400_user",
4367 ENABLE_ACLK_ISP0, 1, 0, 0),
4368 GATE(CLK_ACLK_ISP, "aclk_isp", "mout_aclk_isp_400_user",
4369 ENABLE_ACLK_ISP0, 0, 0, 0),
4370
4371 /* ENABLE_ACLK_ISP1 */
4372 GATE(CLK_ACLK_AXIUS_SCALERP, "aclk_axius_scalerp",
4373 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4374 17, CLK_IGNORE_UNUSED, 0),
4375 GATE(CLK_ACLK_AXIUS_SCALERC, "aclk_axius_scalerc",
4376 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4377 16, CLK_IGNORE_UNUSED, 0),
4378 GATE(CLK_ACLK_AXIUS_DRC, "aclk_axius_drc",
4379 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4380 15, CLK_IGNORE_UNUSED, 0),
4381 GATE(CLK_ACLK_ASYNCAHBM_ISP2P, "aclk_asyncahbm_isp2p",
4382 "div_pclk_isp", ENABLE_ACLK_ISP1,
4383 14, CLK_IGNORE_UNUSED, 0),
4384 GATE(CLK_ACLK_ASYNCAHBM_ISP1P, "aclk_asyncahbm_isp1p",
4385 "div_pclk_isp", ENABLE_ACLK_ISP1,
4386 13, CLK_IGNORE_UNUSED, 0),
4387 GATE(CLK_ACLK_ASYNCAXIS_DIS1, "aclk_asyncaxis_dis1",
4388 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4389 12, CLK_IGNORE_UNUSED, 0),
4390 GATE(CLK_ACLK_ASYNCAXIS_DIS0, "aclk_asyncaxis_dis0",
4391 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4392 11, CLK_IGNORE_UNUSED, 0),
4393 GATE(CLK_ACLK_ASYNCAXIM_DIS1, "aclk_asyncaxim_dis1",
4394 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4395 10, CLK_IGNORE_UNUSED, 0),
4396 GATE(CLK_ACLK_ASYNCAXIM_DIS0, "aclk_asyncaxim_dis0",
4397 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4398 9, CLK_IGNORE_UNUSED, 0),
4399 GATE(CLK_ACLK_ASYNCAXIM_ISP2P, "aclk_asyncaxim_isp2p",
4400 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4401 8, CLK_IGNORE_UNUSED, 0),
4402 GATE(CLK_ACLK_ASYNCAXIM_ISP1P, "aclk_asyncaxim_isp1p",
4403 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4404 7, CLK_IGNORE_UNUSED, 0),
4405 GATE(CLK_ACLK_AHB2APB_ISP2P, "aclk_ahb2apb_isp2p", "div_pclk_isp",
4406 ENABLE_ACLK_ISP1, 6, CLK_IGNORE_UNUSED, 0),
4407 GATE(CLK_ACLK_AHB2APB_ISP1P, "aclk_ahb2apb_isp1p", "div_pclk_isp",
4408 ENABLE_ACLK_ISP1, 5, CLK_IGNORE_UNUSED, 0),
4409 GATE(CLK_ACLK_AXI2APB_ISP2P, "aclk_axi2apb_isp2p",
4410 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4411 4, CLK_IGNORE_UNUSED, 0),
4412 GATE(CLK_ACLK_AXI2APB_ISP1P, "aclk_axi2apb_isp1p",
4413 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4414 3, CLK_IGNORE_UNUSED, 0),
4415 GATE(CLK_ACLK_XIU_ISPEX1, "aclk_xiu_ispex1", "mout_aclk_isp_400_user",
4416 ENABLE_ACLK_ISP1, 2, CLK_IGNORE_UNUSED, 0),
4417 GATE(CLK_ACLK_XIU_ISPEX0, "aclk_xiu_ispex0", "mout_aclk_isp_400_user",
4418 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4419 GATE(CLK_ACLK_ISPND_400, "aclk_ispnd_400", "mout_aclk_isp_400_user",
4420 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4421
4422 /* ENABLE_ACLK_ISP2 */
4423 GATE(CLK_ACLK_SMMU_SCALERP, "aclk_smmu_scalerp",
4424 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4425 13, CLK_IGNORE_UNUSED, 0),
4426 GATE(CLK_ACLK_SMMU_3DNR, "aclk_smmu_3dnr", "mout_aclk_isp_400_user",
4427 ENABLE_ACLK_ISP2, 12, CLK_IGNORE_UNUSED, 0),
4428 GATE(CLK_ACLK_SMMU_DIS1, "aclk_smmu_dis1", "mout_aclk_isp_400_user",
4429 ENABLE_ACLK_ISP2, 11, CLK_IGNORE_UNUSED, 0),
4430 GATE(CLK_ACLK_SMMU_DIS0, "aclk_smmu_dis0", "mout_aclk_isp_400_user",
4431 ENABLE_ACLK_ISP2, 10, CLK_IGNORE_UNUSED, 0),
4432 GATE(CLK_ACLK_SMMU_SCALERC, "aclk_smmu_scalerc",
4433 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4434 9, CLK_IGNORE_UNUSED, 0),
4435 GATE(CLK_ACLK_SMMU_DRC, "aclk_smmu_drc", "mout_aclk_isp_400_user",
4436 ENABLE_ACLK_ISP2, 8, CLK_IGNORE_UNUSED, 0),
4437 GATE(CLK_ACLK_SMMU_ISP, "aclk_smmu_isp", "mout_aclk_isp_400_user",
4438 ENABLE_ACLK_ISP2, 7, CLK_IGNORE_UNUSED, 0),
4439 GATE(CLK_ACLK_BTS_SCALERP, "aclk_bts_scalerp",
4440 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4441 6, CLK_IGNORE_UNUSED, 0),
4442 GATE(CLK_ACLK_BTS_3DR, "aclk_bts_3dnr", "mout_aclk_isp_400_user",
4443 ENABLE_ACLK_ISP2, 5, CLK_IGNORE_UNUSED, 0),
4444 GATE(CLK_ACLK_BTS_DIS1, "aclk_bts_dis1", "mout_aclk_isp_400_user",
4445 ENABLE_ACLK_ISP2, 4, CLK_IGNORE_UNUSED, 0),
4446 GATE(CLK_ACLK_BTS_DIS0, "aclk_bts_dis0", "mout_aclk_isp_400_user",
4447 ENABLE_ACLK_ISP2, 3, CLK_IGNORE_UNUSED, 0),
4448 GATE(CLK_ACLK_BTS_SCALERC, "aclk_bts_scalerc",
4449 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4450 2, CLK_IGNORE_UNUSED, 0),
4451 GATE(CLK_ACLK_BTS_DRC, "aclk_bts_drc", "mout_aclk_isp_400_user",
4452 ENABLE_ACLK_ISP2, 1, CLK_IGNORE_UNUSED, 0),
4453 GATE(CLK_ACLK_BTS_ISP, "aclk_bts_isp", "mout_aclk_isp_400_user",
4454 ENABLE_ACLK_ISP2, 0, CLK_IGNORE_UNUSED, 0),
4455
4456 /* ENABLE_PCLK_ISP */
4457 GATE(CLK_PCLK_SMMU_SCALERP, "pclk_smmu_scalerp", "div_aclk_isp_d_200",
4458 ENABLE_PCLK_ISP, 25, CLK_IGNORE_UNUSED, 0),
4459 GATE(CLK_PCLK_SMMU_3DNR, "pclk_smmu_3dnr", "div_aclk_isp_d_200",
4460 ENABLE_PCLK_ISP, 24, CLK_IGNORE_UNUSED, 0),
4461 GATE(CLK_PCLK_SMMU_DIS1, "pclk_smmu_dis1", "div_aclk_isp_d_200",
4462 ENABLE_PCLK_ISP, 23, CLK_IGNORE_UNUSED, 0),
4463 GATE(CLK_PCLK_SMMU_DIS0, "pclk_smmu_dis0", "div_aclk_isp_d_200",
4464 ENABLE_PCLK_ISP, 22, CLK_IGNORE_UNUSED, 0),
4465 GATE(CLK_PCLK_SMMU_SCALERC, "pclk_smmu_scalerc", "div_aclk_isp_c_200",
4466 ENABLE_PCLK_ISP, 21, CLK_IGNORE_UNUSED, 0),
4467 GATE(CLK_PCLK_SMMU_DRC, "pclk_smmu_drc", "div_aclk_isp_c_200",
4468 ENABLE_PCLK_ISP, 20, CLK_IGNORE_UNUSED, 0),
4469 GATE(CLK_PCLK_SMMU_ISP, "pclk_smmu_isp", "div_aclk_isp_c_200",
4470 ENABLE_PCLK_ISP, 19, CLK_IGNORE_UNUSED, 0),
4471 GATE(CLK_PCLK_BTS_SCALERP, "pclk_bts_scalerp", "div_pclk_isp",
4472 ENABLE_PCLK_ISP, 18, CLK_IGNORE_UNUSED, 0),
4473 GATE(CLK_PCLK_BTS_3DNR, "pclk_bts_3dnr", "div_pclk_isp",
4474 ENABLE_PCLK_ISP, 17, CLK_IGNORE_UNUSED, 0),
4475 GATE(CLK_PCLK_BTS_DIS1, "pclk_bts_dis1", "div_pclk_isp",
4476 ENABLE_PCLK_ISP, 16, CLK_IGNORE_UNUSED, 0),
4477 GATE(CLK_PCLK_BTS_DIS0, "pclk_bts_dis0", "div_pclk_isp",
4478 ENABLE_PCLK_ISP, 15, CLK_IGNORE_UNUSED, 0),
4479 GATE(CLK_PCLK_BTS_SCALERC, "pclk_bts_scalerc", "div_pclk_isp",
4480 ENABLE_PCLK_ISP, 14, CLK_IGNORE_UNUSED, 0),
4481 GATE(CLK_PCLK_BTS_DRC, "pclk_bts_drc", "div_pclk_isp",
4482 ENABLE_PCLK_ISP, 13, CLK_IGNORE_UNUSED, 0),
4483 GATE(CLK_PCLK_BTS_ISP, "pclk_bts_isp", "div_pclk_isp",
4484 ENABLE_PCLK_ISP, 12, CLK_IGNORE_UNUSED, 0),
4485 GATE(CLK_PCLK_ASYNCAXI_DIS1, "pclk_asyncaxi_dis1", "div_pclk_isp",
4486 ENABLE_PCLK_ISP, 11, CLK_IGNORE_UNUSED, 0),
4487 GATE(CLK_PCLK_ASYNCAXI_DIS0, "pclk_asyncaxi_dis0", "div_pclk_isp",
4488 ENABLE_PCLK_ISP, 10, CLK_IGNORE_UNUSED, 0),
4489 GATE(CLK_PCLK_PMU_ISP, "pclk_pmu_isp", "div_pclk_isp",
4490 ENABLE_PCLK_ISP, 9, CLK_IGNORE_UNUSED, 0),
4491 GATE(CLK_PCLK_SYSREG_ISP, "pclk_sysreg_isp", "div_pclk_isp",
4492 ENABLE_PCLK_ISP, 8, CLK_IGNORE_UNUSED, 0),
4493 GATE(CLK_PCLK_CMU_ISP_LOCAL, "pclk_cmu_isp_local",
4494 "div_aclk_isp_c_200", ENABLE_PCLK_ISP,
4495 7, CLK_IGNORE_UNUSED, 0),
4496 GATE(CLK_PCLK_SCALERP, "pclk_scalerp", "div_aclk_isp_d_200",
4497 ENABLE_PCLK_ISP, 6, CLK_IGNORE_UNUSED, 0),
4498 GATE(CLK_PCLK_3DNR, "pclk_3dnr", "div_aclk_isp_d_200",
4499 ENABLE_PCLK_ISP, 5, CLK_IGNORE_UNUSED, 0),
4500 GATE(CLK_PCLK_DIS_CORE, "pclk_dis_core", "div_pclk_isp_dis",
4501 ENABLE_PCLK_ISP, 4, CLK_IGNORE_UNUSED, 0),
4502 GATE(CLK_PCLK_DIS, "pclk_dis", "div_aclk_isp_d_200",
4503 ENABLE_PCLK_ISP, 3, CLK_IGNORE_UNUSED, 0),
4504 GATE(CLK_PCLK_SCALERC, "pclk_scalerc", "div_aclk_isp_c_200",
4505 ENABLE_PCLK_ISP, 2, CLK_IGNORE_UNUSED, 0),
4506 GATE(CLK_PCLK_DRC, "pclk_drc", "div_aclk_isp_c_200",
4507 ENABLE_PCLK_ISP, 1, CLK_IGNORE_UNUSED, 0),
4508 GATE(CLK_PCLK_ISP, "pclk_isp", "div_aclk_isp_c_200",
4509 ENABLE_PCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
4510
4511 /* ENABLE_SCLK_ISP */
4512 GATE(CLK_SCLK_PIXELASYNCS_DIS, "sclk_pixelasyncs_dis",
4513 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4514 5, CLK_IGNORE_UNUSED, 0),
4515 GATE(CLK_SCLK_PIXELASYNCM_DIS, "sclk_pixelasyncm_dis",
4516 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4517 4, CLK_IGNORE_UNUSED, 0),
4518 GATE(CLK_SCLK_PIXELASYNCS_SCALERP, "sclk_pixelasyncs_scalerp",
4519 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4520 3, CLK_IGNORE_UNUSED, 0),
4521 GATE(CLK_SCLK_PIXELASYNCM_ISPD, "sclk_pixelasyncm_ispd",
4522 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4523 2, CLK_IGNORE_UNUSED, 0),
4524 GATE(CLK_SCLK_PIXELASYNCS_ISPC, "sclk_pixelasyncs_ispc",
4525 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4526 1, CLK_IGNORE_UNUSED, 0),
4527 GATE(CLK_SCLK_PIXELASYNCM_ISPC, "sclk_pixelasyncm_ispc",
4528 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4529 0, CLK_IGNORE_UNUSED, 0),
4530};
4531
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004532static const struct samsung_cmu_info isp_cmu_info __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004533 .mux_clks = isp_mux_clks,
4534 .nr_mux_clks = ARRAY_SIZE(isp_mux_clks),
4535 .div_clks = isp_div_clks,
4536 .nr_div_clks = ARRAY_SIZE(isp_div_clks),
4537 .gate_clks = isp_gate_clks,
4538 .nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
4539 .nr_clk_ids = ISP_NR_CLK,
4540 .clk_regs = isp_clk_regs,
4541 .nr_clk_regs = ARRAY_SIZE(isp_clk_regs),
4542};
4543
4544static void __init exynos5433_cmu_isp_init(struct device_node *np)
4545{
4546 samsung_cmu_register_one(np, &isp_cmu_info);
4547}
4548CLK_OF_DECLARE(exynos5433_cmu_isp, "samsung,exynos5433-cmu-isp",
4549 exynos5433_cmu_isp_init);
Chanwoo Choi6958f222015-02-03 09:13:55 +09004550
4551/*
4552 * Register offset definitions for CMU_CAM0
4553 */
4554#define MUX_SEL_CAM00 0x0200
4555#define MUX_SEL_CAM01 0x0204
4556#define MUX_SEL_CAM02 0x0208
4557#define MUX_SEL_CAM03 0x020c
4558#define MUX_SEL_CAM04 0x0210
4559#define MUX_ENABLE_CAM00 0x0300
4560#define MUX_ENABLE_CAM01 0x0304
4561#define MUX_ENABLE_CAM02 0x0308
4562#define MUX_ENABLE_CAM03 0x030c
4563#define MUX_ENABLE_CAM04 0x0310
4564#define MUX_STAT_CAM00 0x0400
4565#define MUX_STAT_CAM01 0x0404
4566#define MUX_STAT_CAM02 0x0408
4567#define MUX_STAT_CAM03 0x040c
4568#define MUX_STAT_CAM04 0x0410
4569#define MUX_IGNORE_CAM01 0x0504
4570#define DIV_CAM00 0x0600
4571#define DIV_CAM01 0x0604
4572#define DIV_CAM02 0x0608
4573#define DIV_CAM03 0x060c
4574#define DIV_STAT_CAM00 0x0700
4575#define DIV_STAT_CAM01 0x0704
4576#define DIV_STAT_CAM02 0x0708
4577#define DIV_STAT_CAM03 0x070c
4578#define ENABLE_ACLK_CAM00 0X0800
4579#define ENABLE_ACLK_CAM01 0X0804
4580#define ENABLE_ACLK_CAM02 0X0808
4581#define ENABLE_PCLK_CAM0 0X0900
4582#define ENABLE_SCLK_CAM0 0X0a00
4583#define ENABLE_IP_CAM00 0X0b00
4584#define ENABLE_IP_CAM01 0X0b04
4585#define ENABLE_IP_CAM02 0X0b08
4586#define ENABLE_IP_CAM03 0X0b0C
4587
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004588static const unsigned long cam0_clk_regs[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004589 MUX_SEL_CAM00,
4590 MUX_SEL_CAM01,
4591 MUX_SEL_CAM02,
4592 MUX_SEL_CAM03,
4593 MUX_SEL_CAM04,
4594 MUX_ENABLE_CAM00,
4595 MUX_ENABLE_CAM01,
4596 MUX_ENABLE_CAM02,
4597 MUX_ENABLE_CAM03,
4598 MUX_ENABLE_CAM04,
Chanwoo Choi6958f222015-02-03 09:13:55 +09004599 MUX_IGNORE_CAM01,
4600 DIV_CAM00,
4601 DIV_CAM01,
4602 DIV_CAM02,
4603 DIV_CAM03,
Chanwoo Choi6958f222015-02-03 09:13:55 +09004604 ENABLE_ACLK_CAM00,
4605 ENABLE_ACLK_CAM01,
4606 ENABLE_ACLK_CAM02,
4607 ENABLE_PCLK_CAM0,
4608 ENABLE_SCLK_CAM0,
4609 ENABLE_IP_CAM00,
4610 ENABLE_IP_CAM01,
4611 ENABLE_IP_CAM02,
4612 ENABLE_IP_CAM03,
4613};
4614PNAME(mout_aclk_cam0_333_user_p) = { "oscclk", "aclk_cam0_333", };
4615PNAME(mout_aclk_cam0_400_user_p) = { "oscclk", "aclk_cam0_400", };
4616PNAME(mout_aclk_cam0_552_user_p) = { "oscclk", "aclk_cam0_552", };
4617
4618PNAME(mout_phyclk_rxbyteclkhs0_s4_user_p) = { "oscclk",
4619 "phyclk_rxbyteclkhs0_s4_phy", };
4620PNAME(mout_phyclk_rxbyteclkhs0_s2a_user_p) = { "oscclk",
4621 "phyclk_rxbyteclkhs0_s2a_phy", };
4622
4623PNAME(mout_aclk_lite_d_b_p) = { "mout_aclk_lite_d_a",
4624 "mout_aclk_cam0_333_user", };
4625PNAME(mout_aclk_lite_d_a_p) = { "mout_aclk_cam0_552_user",
4626 "mout_aclk_cam0_400_user", };
4627PNAME(mout_aclk_lite_b_b_p) = { "mout_aclk_lite_b_a",
4628 "mout_aclk_cam0_333_user", };
4629PNAME(mout_aclk_lite_b_a_p) = { "mout_aclk_cam0_552_user",
4630 "mout_aclk_cam0_400_user", };
4631PNAME(mout_aclk_lite_a_b_p) = { "mout_aclk_lite_a_a",
4632 "mout_aclk_cam0_333_user", };
4633PNAME(mout_aclk_lite_a_a_p) = { "mout_aclk_cam0_552_user",
4634 "mout_aclk_cam0_400_user", };
4635PNAME(mout_aclk_cam0_400_p) = { "mout_aclk_cam0_400_user",
4636 "mout_aclk_cam0_333_user", };
4637
4638PNAME(mout_aclk_csis1_b_p) = { "mout_aclk_csis1_a",
4639 "mout_aclk_cam0_333_user" };
4640PNAME(mout_aclk_csis1_a_p) = { "mout_aclk_cam0_552_user",
4641 "mout_aclk_cam0_400_user", };
4642PNAME(mout_aclk_csis0_b_p) = { "mout_aclk_csis0_a",
4643 "mout_aclk_cam0_333_user", };
4644PNAME(mout_aclk_csis0_a_p) = { "mout_aclk_cam0_552_user",
4645 "mout_aclk-cam0_400_user", };
4646PNAME(mout_aclk_3aa1_b_p) = { "mout_aclk_3aa1_a",
4647 "mout_aclk_cam0_333_user", };
4648PNAME(mout_aclk_3aa1_a_p) = { "mout_aclk_cam0_552_user",
4649 "mout_aclk_cam0_400_user", };
4650PNAME(mout_aclk_3aa0_b_p) = { "mout_aclk_3aa0_a",
4651 "mout_aclk_cam0_333_user", };
4652PNAME(mout_aclk_3aa0_a_p) = { "mout_aclk_cam0_552_user",
4653 "mout_aclk_cam0_400_user", };
4654
4655PNAME(mout_sclk_lite_freecnt_c_p) = { "mout_sclk_lite_freecnt_b",
4656 "div_pclk_lite_d", };
4657PNAME(mout_sclk_lite_freecnt_b_p) = { "mout_sclk_lite_freecnt_a",
4658 "div_pclk_pixelasync_lite_c", };
4659PNAME(mout_sclk_lite_freecnt_a_p) = { "div_pclk_lite_a",
4660 "div_pclk_lite_b", };
4661PNAME(mout_sclk_pixelasync_lite_c_b_p) = { "mout_sclk_pixelasync_lite_c_a",
4662 "mout_aclk_cam0_333_user", };
4663PNAME(mout_sclk_pixelasync_lite_c_a_p) = { "mout_aclk_cam0_552_user",
4664 "mout_aclk_cam0_400_user", };
4665PNAME(mout_sclk_pixelasync_lite_c_init_b_p) = {
4666 "mout_sclk_pixelasync_lite_c_init_a",
4667 "mout_aclk_cam0_400_user", };
4668PNAME(mout_sclk_pixelasync_lite_c_init_a_p) = {
4669 "mout_aclk_cam0_552_user",
4670 "mout_aclk_cam0_400_user", };
4671
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004672static const struct samsung_fixed_rate_clock cam0_fixed_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004673 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S4_PHY, "phyclk_rxbyteclkhs0_s4_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08004674 NULL, 0, 100000000),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004675 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2A_PHY, "phyclk_rxbyteclkhs0_s2a_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08004676 NULL, 0, 100000000),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004677};
4678
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004679static const struct samsung_mux_clock cam0_mux_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004680 /* MUX_SEL_CAM00 */
4681 MUX(CLK_MOUT_ACLK_CAM0_333_USER, "mout_aclk_cam0_333_user",
4682 mout_aclk_cam0_333_user_p, MUX_SEL_CAM00, 8, 1),
4683 MUX(CLK_MOUT_ACLK_CAM0_400_USER, "mout_aclk_cam0_400_user",
4684 mout_aclk_cam0_400_user_p, MUX_SEL_CAM00, 4, 1),
4685 MUX(CLK_MOUT_ACLK_CAM0_552_USER, "mout_aclk_cam0_552_user",
4686 mout_aclk_cam0_552_user_p, MUX_SEL_CAM00, 0, 1),
4687
4688 /* MUX_SEL_CAM01 */
4689 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S4_USER,
4690 "mout_phyclk_rxbyteclkhs0_s4_user",
4691 mout_phyclk_rxbyteclkhs0_s4_user_p,
4692 MUX_SEL_CAM01, 4, 1),
4693 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2A_USER,
4694 "mout_phyclk_rxbyteclkhs0_s2a_user",
4695 mout_phyclk_rxbyteclkhs0_s2a_user_p,
4696 MUX_SEL_CAM01, 0, 1),
4697
4698 /* MUX_SEL_CAM02 */
4699 MUX(CLK_MOUT_ACLK_LITE_D_B, "mout_aclk_lite_d_b", mout_aclk_lite_d_b_p,
4700 MUX_SEL_CAM02, 24, 1),
4701 MUX(CLK_MOUT_ACLK_LITE_D_A, "mout_aclk_lite_d_a", mout_aclk_lite_d_a_p,
4702 MUX_SEL_CAM02, 20, 1),
4703 MUX(CLK_MOUT_ACLK_LITE_B_B, "mout_aclk_lite_b_b", mout_aclk_lite_b_b_p,
4704 MUX_SEL_CAM02, 16, 1),
4705 MUX(CLK_MOUT_ACLK_LITE_B_A, "mout_aclk_lite_b_a", mout_aclk_lite_b_a_p,
4706 MUX_SEL_CAM02, 12, 1),
4707 MUX(CLK_MOUT_ACLK_LITE_A_B, "mout_aclk_lite_a_b", mout_aclk_lite_a_b_p,
4708 MUX_SEL_CAM02, 8, 1),
4709 MUX(CLK_MOUT_ACLK_LITE_A_A, "mout_aclk_lite_a_a", mout_aclk_lite_a_a_p,
4710 MUX_SEL_CAM02, 4, 1),
4711 MUX(CLK_MOUT_ACLK_CAM0_400, "mout_aclk_cam0_400", mout_aclk_cam0_400_p,
4712 MUX_SEL_CAM02, 0, 1),
4713
4714 /* MUX_SEL_CAM03 */
4715 MUX(CLK_MOUT_ACLK_CSIS1_B, "mout_aclk_csis1_b", mout_aclk_csis1_b_p,
4716 MUX_SEL_CAM03, 28, 1),
4717 MUX(CLK_MOUT_ACLK_CSIS1_A, "mout_aclk_csis1_a", mout_aclk_csis1_a_p,
4718 MUX_SEL_CAM03, 24, 1),
4719 MUX(CLK_MOUT_ACLK_CSIS0_B, "mout_aclk_csis0_b", mout_aclk_csis0_b_p,
4720 MUX_SEL_CAM03, 20, 1),
4721 MUX(CLK_MOUT_ACLK_CSIS0_A, "mout_aclk_csis0_a", mout_aclk_csis0_a_p,
4722 MUX_SEL_CAM03, 16, 1),
4723 MUX(CLK_MOUT_ACLK_3AA1_B, "mout_aclk_3aa1_b", mout_aclk_3aa1_b_p,
4724 MUX_SEL_CAM03, 12, 1),
4725 MUX(CLK_MOUT_ACLK_3AA1_A, "mout_aclk_3aa1_a", mout_aclk_3aa1_a_p,
4726 MUX_SEL_CAM03, 8, 1),
4727 MUX(CLK_MOUT_ACLK_3AA0_B, "mout_aclk_3aa0_b", mout_aclk_3aa0_b_p,
4728 MUX_SEL_CAM03, 4, 1),
4729 MUX(CLK_MOUT_ACLK_3AA0_A, "mout_aclk_3aa0_a", mout_aclk_3aa0_a_p,
4730 MUX_SEL_CAM03, 0, 1),
4731
4732 /* MUX_SEL_CAM04 */
4733 MUX(CLK_MOUT_SCLK_LITE_FREECNT_C, "mout_sclk_lite_freecnt_c",
4734 mout_sclk_lite_freecnt_c_p, MUX_SEL_CAM04, 24, 1),
4735 MUX(CLK_MOUT_SCLK_LITE_FREECNT_B, "mout_sclk_lite_freecnt_b",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004736 mout_sclk_lite_freecnt_b_p, MUX_SEL_CAM04, 20, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004737 MUX(CLK_MOUT_SCLK_LITE_FREECNT_A, "mout_sclk_lite_freecnt_a",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004738 mout_sclk_lite_freecnt_a_p, MUX_SEL_CAM04, 16, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004739 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_B, "mout_sclk_pixelasync_lite_c_b",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004740 mout_sclk_pixelasync_lite_c_b_p, MUX_SEL_CAM04, 12, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004741 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_A, "mout_sclk_pixelasync_lite_c_a",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004742 mout_sclk_pixelasync_lite_c_a_p, MUX_SEL_CAM04, 8, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004743 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_B,
4744 "mout_sclk_pixelasync_lite_c_init_b",
4745 mout_sclk_pixelasync_lite_c_init_b_p,
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004746 MUX_SEL_CAM04, 4, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004747 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_A,
4748 "mout_sclk_pixelasync_lite_c_init_a",
4749 mout_sclk_pixelasync_lite_c_init_a_p,
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004750 MUX_SEL_CAM04, 0, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004751};
4752
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004753static const struct samsung_div_clock cam0_div_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004754 /* DIV_CAM00 */
4755 DIV(CLK_DIV_PCLK_CAM0_50, "div_pclk_cam0_50", "div_aclk_cam0_200",
4756 DIV_CAM00, 8, 2),
4757 DIV(CLK_DIV_ACLK_CAM0_200, "div_aclk_cam0_200", "mout_aclk_cam0_400",
4758 DIV_CAM00, 4, 3),
4759 DIV(CLK_DIV_ACLK_CAM0_BUS_400, "div_aclk_cam0_bus_400",
4760 "mout_aclk_cam0_400", DIV_CAM00, 0, 3),
4761
4762 /* DIV_CAM01 */
4763 DIV(CLK_DIV_PCLK_LITE_D, "div_pclk_lite_d", "div_aclk_lite_d",
4764 DIV_CAM01, 20, 2),
4765 DIV(CLK_DIV_ACLK_LITE_D, "div_aclk_lite_d", "mout_aclk_lite_d_b",
4766 DIV_CAM01, 16, 3),
4767 DIV(CLK_DIV_PCLK_LITE_B, "div_pclk_lite_b", "div_aclk_lite_b",
4768 DIV_CAM01, 12, 2),
4769 DIV(CLK_DIV_ACLK_LITE_B, "div_aclk_lite_b", "mout_aclk_lite_b_b",
4770 DIV_CAM01, 8, 3),
4771 DIV(CLK_DIV_PCLK_LITE_A, "div_pclk_lite_a", "div_aclk_lite_a",
4772 DIV_CAM01, 4, 2),
4773 DIV(CLK_DIV_ACLK_LITE_A, "div_aclk_lite_a", "mout_aclk_lite_a_b",
4774 DIV_CAM01, 0, 3),
4775
4776 /* DIV_CAM02 */
4777 DIV(CLK_DIV_ACLK_CSIS1, "div_aclk_csis1", "mout_aclk_csis1_b",
4778 DIV_CAM02, 20, 3),
4779 DIV(CLK_DIV_ACLK_CSIS0, "div_aclk_csis0", "mout_aclk_csis0_b",
4780 DIV_CAM02, 16, 3),
4781 DIV(CLK_DIV_PCLK_3AA1, "div_pclk_3aa1", "div_aclk_3aa1",
4782 DIV_CAM02, 12, 2),
4783 DIV(CLK_DIV_ACLK_3AA1, "div_aclk_3aa1", "mout_aclk_3aa1_b",
4784 DIV_CAM02, 8, 3),
4785 DIV(CLK_DIV_PCLK_3AA0, "div_pclk_3aa0", "div_aclk_3aa0",
4786 DIV_CAM02, 4, 2),
4787 DIV(CLK_DIV_ACLK_3AA0, "div_aclk_3aa0", "mout_aclk_3aa0_b",
4788 DIV_CAM02, 0, 3),
4789
4790 /* DIV_CAM03 */
4791 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C, "div_sclk_pixelasync_lite_c",
4792 "mout_sclk_pixelasync_lite_c_b", DIV_CAM03, 8, 3),
4793 DIV(CLK_DIV_PCLK_PIXELASYNC_LITE_C, "div_pclk_pixelasync_lite_c",
4794 "div_sclk_pixelasync_lite_c_init", DIV_CAM03, 4, 2),
4795 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C_INIT,
4796 "div_sclk_pixelasync_lite_c_init",
4797 "mout_sclk_pixelasync_lite_c_init_b", DIV_CAM03, 0, 3),
4798};
4799
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004800static const struct samsung_gate_clock cam0_gate_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004801 /* ENABLE_ACLK_CAM00 */
4802 GATE(CLK_ACLK_CSIS1, "aclk_csis1", "div_aclk_csis1", ENABLE_ACLK_CAM00,
4803 6, 0, 0),
4804 GATE(CLK_ACLK_CSIS0, "aclk_csis0", "div_aclk_csis0", ENABLE_ACLK_CAM00,
4805 5, 0, 0),
4806 GATE(CLK_ACLK_3AA1, "aclk_3aa1", "div_aclk_3aa1", ENABLE_ACLK_CAM00,
4807 4, 0, 0),
4808 GATE(CLK_ACLK_3AA0, "aclk_3aa0", "div_aclk_3aa0", ENABLE_ACLK_CAM00,
4809 3, 0, 0),
4810 GATE(CLK_ACLK_LITE_D, "aclk_lite_d", "div_aclk_lite_d",
4811 ENABLE_ACLK_CAM00, 2, 0, 0),
4812 GATE(CLK_ACLK_LITE_B, "aclk_lite_b", "div_aclk_lite_b",
4813 ENABLE_ACLK_CAM00, 1, 0, 0),
4814 GATE(CLK_ACLK_LITE_A, "aclk_lite_a", "div_aclk_lite_a",
4815 ENABLE_ACLK_CAM00, 0, 0, 0),
4816
4817 /* ENABLE_ACLK_CAM01 */
4818 GATE(CLK_ACLK_AHBSYNCDN, "aclk_ahbsyncdn", "div_aclk_cam0_200",
4819 ENABLE_ACLK_CAM01, 31, CLK_IGNORE_UNUSED, 0),
4820 GATE(CLK_ACLK_AXIUS_LITE_D, "aclk_axius_lite_d", "div_aclk_cam0_bus_400",
4821 ENABLE_ACLK_CAM01, 30, CLK_IGNORE_UNUSED, 0),
4822 GATE(CLK_ACLK_AXIUS_LITE_B, "aclk_axius_lite_b", "div_aclk_cam0_bus_400",
4823 ENABLE_ACLK_CAM01, 29, CLK_IGNORE_UNUSED, 0),
4824 GATE(CLK_ACLK_AXIUS_LITE_A, "aclk_axius_lite_a", "div_aclk_cam0_bus_400",
4825 ENABLE_ACLK_CAM01, 28, CLK_IGNORE_UNUSED, 0),
4826 GATE(CLK_ACLK_ASYNCAPBM_3AA1, "aclk_asyncapbm_3aa1", "div_pclk_3aa1",
4827 ENABLE_ACLK_CAM01, 27, CLK_IGNORE_UNUSED, 0),
4828 GATE(CLK_ACLK_ASYNCAPBS_3AA1, "aclk_asyncapbs_3aa1", "div_aclk_3aa1",
4829 ENABLE_ACLK_CAM01, 26, CLK_IGNORE_UNUSED, 0),
4830 GATE(CLK_ACLK_ASYNCAPBM_3AA0, "aclk_asyncapbm_3aa0", "div_pclk_3aa0",
4831 ENABLE_ACLK_CAM01, 25, CLK_IGNORE_UNUSED, 0),
4832 GATE(CLK_ACLK_ASYNCAPBS_3AA0, "aclk_asyncapbs_3aa0", "div_aclk_3aa0",
4833 ENABLE_ACLK_CAM01, 24, CLK_IGNORE_UNUSED, 0),
4834 GATE(CLK_ACLK_ASYNCAPBM_LITE_D, "aclk_asyncapbm_lite_d",
4835 "div_pclk_lite_d", ENABLE_ACLK_CAM01,
4836 23, CLK_IGNORE_UNUSED, 0),
4837 GATE(CLK_ACLK_ASYNCAPBS_LITE_D, "aclk_asyncapbs_lite_d",
4838 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4839 22, CLK_IGNORE_UNUSED, 0),
4840 GATE(CLK_ACLK_ASYNCAPBM_LITE_B, "aclk_asyncapbm_lite_b",
4841 "div_pclk_lite_b", ENABLE_ACLK_CAM01,
4842 21, CLK_IGNORE_UNUSED, 0),
4843 GATE(CLK_ACLK_ASYNCAPBS_LITE_B, "aclk_asyncapbs_lite_b",
4844 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4845 20, CLK_IGNORE_UNUSED, 0),
4846 GATE(CLK_ACLK_ASYNCAPBM_LITE_A, "aclk_asyncapbm_lite_a",
4847 "div_pclk_lite_a", ENABLE_ACLK_CAM01,
4848 19, CLK_IGNORE_UNUSED, 0),
4849 GATE(CLK_ACLK_ASYNCAPBS_LITE_A, "aclk_asyncapbs_lite_a",
4850 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4851 18, CLK_IGNORE_UNUSED, 0),
4852 GATE(CLK_ACLK_ASYNCAXIM_ISP0P, "aclk_asyncaxim_isp0p",
4853 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4854 17, CLK_IGNORE_UNUSED, 0),
4855 GATE(CLK_ACLK_ASYNCAXIM_3AA1, "aclk_asyncaxim_3aa1",
4856 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4857 16, CLK_IGNORE_UNUSED, 0),
4858 GATE(CLK_ACLK_ASYNCAXIS_3AA1, "aclk_asyncaxis_3aa1",
4859 "div_aclk_3aa1", ENABLE_ACLK_CAM01,
4860 15, CLK_IGNORE_UNUSED, 0),
4861 GATE(CLK_ACLK_ASYNCAXIM_3AA0, "aclk_asyncaxim_3aa0",
4862 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4863 14, CLK_IGNORE_UNUSED, 0),
4864 GATE(CLK_ACLK_ASYNCAXIS_3AA0, "aclk_asyncaxis_3aa0",
4865 "div_aclk_3aa0", ENABLE_ACLK_CAM01,
4866 13, CLK_IGNORE_UNUSED, 0),
4867 GATE(CLK_ACLK_ASYNCAXIM_LITE_D, "aclk_asyncaxim_lite_d",
4868 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4869 12, CLK_IGNORE_UNUSED, 0),
4870 GATE(CLK_ACLK_ASYNCAXIS_LITE_D, "aclk_asyncaxis_lite_d",
4871 "div_aclk_lite_d", ENABLE_ACLK_CAM01,
4872 11, CLK_IGNORE_UNUSED, 0),
4873 GATE(CLK_ACLK_ASYNCAXIM_LITE_B, "aclk_asyncaxim_lite_b",
4874 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4875 10, CLK_IGNORE_UNUSED, 0),
4876 GATE(CLK_ACLK_ASYNCAXIS_LITE_B, "aclk_asyncaxis_lite_b",
4877 "div_aclk_lite_b", ENABLE_ACLK_CAM01,
4878 9, CLK_IGNORE_UNUSED, 0),
4879 GATE(CLK_ACLK_ASYNCAXIM_LITE_A, "aclk_asyncaxim_lite_a",
4880 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4881 8, CLK_IGNORE_UNUSED, 0),
4882 GATE(CLK_ACLK_ASYNCAXIS_LITE_A, "aclk_asyncaxis_lite_a",
4883 "div_aclk_lite_a", ENABLE_ACLK_CAM01,
4884 7, CLK_IGNORE_UNUSED, 0),
4885 GATE(CLK_ACLK_AHB2APB_ISPSFRP, "aclk_ahb2apb_ispsfrp",
4886 "div_pclk_cam0_50", ENABLE_ACLK_CAM01,
4887 6, CLK_IGNORE_UNUSED, 0),
4888 GATE(CLK_ACLK_AXI2APB_ISP0P, "aclk_axi2apb_isp0p", "div_aclk_cam0_200",
4889 ENABLE_ACLK_CAM01, 5, CLK_IGNORE_UNUSED, 0),
4890 GATE(CLK_ACLK_AXI2AHB_ISP0P, "aclk_axi2ahb_isp0p", "div_aclk_cam0_200",
4891 ENABLE_ACLK_CAM01, 4, CLK_IGNORE_UNUSED, 0),
4892 GATE(CLK_ACLK_XIU_IS0X, "aclk_xiu_is0x", "div_aclk_cam0_200",
4893 ENABLE_ACLK_CAM01, 3, CLK_IGNORE_UNUSED, 0),
4894 GATE(CLK_ACLK_XIU_ISP0EX, "aclk_xiu_isp0ex", "div_aclk_cam0_bus_400",
4895 ENABLE_ACLK_CAM01, 2, CLK_IGNORE_UNUSED, 0),
4896 GATE(CLK_ACLK_CAM0NP_276, "aclk_cam0np_276", "div_aclk_cam0_200",
4897 ENABLE_ACLK_CAM01, 1, CLK_IGNORE_UNUSED, 0),
4898 GATE(CLK_ACLK_CAM0ND_400, "aclk_cam0nd_400", "div_aclk_cam0_bus_400",
4899 ENABLE_ACLK_CAM01, 0, CLK_IGNORE_UNUSED, 0),
4900
4901 /* ENABLE_ACLK_CAM02 */
4902 GATE(CLK_ACLK_SMMU_3AA1, "aclk_smmu_3aa1", "div_aclk_cam0_bus_400",
4903 ENABLE_ACLK_CAM02, 9, CLK_IGNORE_UNUSED, 0),
4904 GATE(CLK_ACLK_SMMU_3AA0, "aclk_smmu_3aa0", "div_aclk_cam0_bus_400",
4905 ENABLE_ACLK_CAM02, 8, CLK_IGNORE_UNUSED, 0),
4906 GATE(CLK_ACLK_SMMU_LITE_D, "aclk_smmu_lite_d", "div_aclk_cam0_bus_400",
4907 ENABLE_ACLK_CAM02, 7, CLK_IGNORE_UNUSED, 0),
4908 GATE(CLK_ACLK_SMMU_LITE_B, "aclk_smmu_lite_b", "div_aclk_cam0_bus_400",
4909 ENABLE_ACLK_CAM02, 6, CLK_IGNORE_UNUSED, 0),
4910 GATE(CLK_ACLK_SMMU_LITE_A, "aclk_smmu_lite_a", "div_aclk_cam0_bus_400",
4911 ENABLE_ACLK_CAM02, 5, CLK_IGNORE_UNUSED, 0),
4912 GATE(CLK_ACLK_BTS_3AA1, "aclk_bts_3aa1", "div_aclk_cam0_bus_400",
4913 ENABLE_ACLK_CAM02, 4, CLK_IGNORE_UNUSED, 0),
4914 GATE(CLK_ACLK_BTS_3AA0, "aclk_bts_3aa0", "div_aclk_cam0_bus_400",
4915 ENABLE_ACLK_CAM02, 3, CLK_IGNORE_UNUSED, 0),
4916 GATE(CLK_ACLK_BTS_LITE_D, "aclk_bts_lite_d", "div_aclk_cam0_bus_400",
4917 ENABLE_ACLK_CAM02, 2, CLK_IGNORE_UNUSED, 0),
4918 GATE(CLK_ACLK_BTS_LITE_B, "aclk_bts_lite_b", "div_aclk_cam0_bus_400",
4919 ENABLE_ACLK_CAM02, 1, CLK_IGNORE_UNUSED, 0),
4920 GATE(CLK_ACLK_BTS_LITE_A, "aclk_bts_lite_a", "div_aclk_cam0_bus_400",
4921 ENABLE_ACLK_CAM02, 0, CLK_IGNORE_UNUSED, 0),
4922
4923 /* ENABLE_PCLK_CAM0 */
4924 GATE(CLK_PCLK_SMMU_3AA1, "pclk_smmu_3aa1", "div_aclk_cam0_200",
4925 ENABLE_PCLK_CAM0, 25, CLK_IGNORE_UNUSED, 0),
4926 GATE(CLK_PCLK_SMMU_3AA0, "pclk_smmu_3aa0", "div_aclk_cam0_200",
4927 ENABLE_PCLK_CAM0, 24, CLK_IGNORE_UNUSED, 0),
4928 GATE(CLK_PCLK_SMMU_LITE_D, "pclk_smmu_lite_d", "div_aclk_cam0_200",
4929 ENABLE_PCLK_CAM0, 23, CLK_IGNORE_UNUSED, 0),
4930 GATE(CLK_PCLK_SMMU_LITE_B, "pclk_smmu_lite_b", "div_aclk_cam0_200",
4931 ENABLE_PCLK_CAM0, 22, CLK_IGNORE_UNUSED, 0),
4932 GATE(CLK_PCLK_SMMU_LITE_A, "pclk_smmu_lite_a", "div_aclk_cam0_200",
4933 ENABLE_PCLK_CAM0, 21, CLK_IGNORE_UNUSED, 0),
4934 GATE(CLK_PCLK_BTS_3AA1, "pclk_bts_3aa1", "div_pclk_cam0_50",
4935 ENABLE_PCLK_CAM0, 20, CLK_IGNORE_UNUSED, 0),
4936 GATE(CLK_PCLK_BTS_3AA0, "pclk_bts_3aa0", "div_pclk_cam0_50",
4937 ENABLE_PCLK_CAM0, 19, CLK_IGNORE_UNUSED, 0),
4938 GATE(CLK_PCLK_BTS_LITE_D, "pclk_bts_lite_d", "div_pclk_cam0_50",
4939 ENABLE_PCLK_CAM0, 18, CLK_IGNORE_UNUSED, 0),
4940 GATE(CLK_PCLK_BTS_LITE_B, "pclk_bts_lite_b", "div_pclk_cam0_50",
4941 ENABLE_PCLK_CAM0, 17, CLK_IGNORE_UNUSED, 0),
4942 GATE(CLK_PCLK_BTS_LITE_A, "pclk_bts_lite_a", "div_pclk_cam0_50",
4943 ENABLE_PCLK_CAM0, 16, CLK_IGNORE_UNUSED, 0),
4944 GATE(CLK_PCLK_ASYNCAXI_CAM1, "pclk_asyncaxi_cam1", "div_pclk_cam0_50",
4945 ENABLE_PCLK_CAM0, 15, CLK_IGNORE_UNUSED, 0),
4946 GATE(CLK_PCLK_ASYNCAXI_3AA1, "pclk_asyncaxi_3aa1", "div_pclk_cam0_50",
4947 ENABLE_PCLK_CAM0, 14, CLK_IGNORE_UNUSED, 0),
4948 GATE(CLK_PCLK_ASYNCAXI_3AA0, "pclk_asyncaxi_3aa0", "div_pclk_cam0_50",
4949 ENABLE_PCLK_CAM0, 13, CLK_IGNORE_UNUSED, 0),
4950 GATE(CLK_PCLK_ASYNCAXI_LITE_D, "pclk_asyncaxi_lite_d",
4951 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4952 12, CLK_IGNORE_UNUSED, 0),
4953 GATE(CLK_PCLK_ASYNCAXI_LITE_B, "pclk_asyncaxi_lite_b",
4954 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4955 11, CLK_IGNORE_UNUSED, 0),
4956 GATE(CLK_PCLK_ASYNCAXI_LITE_A, "pclk_asyncaxi_lite_a",
4957 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4958 10, CLK_IGNORE_UNUSED, 0),
4959 GATE(CLK_PCLK_PMU_CAM0, "pclk_pmu_cam0", "div_pclk_cam0_50",
4960 ENABLE_PCLK_CAM0, 9, CLK_IGNORE_UNUSED, 0),
4961 GATE(CLK_PCLK_SYSREG_CAM0, "pclk_sysreg_cam0", "div_pclk_cam0_50",
4962 ENABLE_PCLK_CAM0, 8, CLK_IGNORE_UNUSED, 0),
4963 GATE(CLK_PCLK_CMU_CAM0_LOCAL, "pclk_cmu_cam0_local",
4964 "div_aclk_cam0_200", ENABLE_PCLK_CAM0,
4965 7, CLK_IGNORE_UNUSED, 0),
4966 GATE(CLK_PCLK_CSIS1, "pclk_csis1", "div_aclk_cam0_200",
4967 ENABLE_PCLK_CAM0, 6, CLK_IGNORE_UNUSED, 0),
4968 GATE(CLK_PCLK_CSIS0, "pclk_csis0", "div_aclk_cam0_200",
4969 ENABLE_PCLK_CAM0, 5, CLK_IGNORE_UNUSED, 0),
4970 GATE(CLK_PCLK_3AA1, "pclk_3aa1", "div_pclk_3aa1",
4971 ENABLE_PCLK_CAM0, 4, CLK_IGNORE_UNUSED, 0),
4972 GATE(CLK_PCLK_3AA0, "pclk_3aa0", "div_pclk_3aa0",
4973 ENABLE_PCLK_CAM0, 3, CLK_IGNORE_UNUSED, 0),
4974 GATE(CLK_PCLK_LITE_D, "pclk_lite_d", "div_pclk_lite_d",
4975 ENABLE_PCLK_CAM0, 2, CLK_IGNORE_UNUSED, 0),
4976 GATE(CLK_PCLK_LITE_B, "pclk_lite_b", "div_pclk_lite_b",
4977 ENABLE_PCLK_CAM0, 1, CLK_IGNORE_UNUSED, 0),
4978 GATE(CLK_PCLK_LITE_A, "pclk_lite_a", "div_pclk_lite_a",
4979 ENABLE_PCLK_CAM0, 0, CLK_IGNORE_UNUSED, 0),
4980
4981 /* ENABLE_SCLK_CAM0 */
4982 GATE(CLK_PHYCLK_RXBYTECLKHS0_S4, "phyclk_rxbyteclkhs0_s4",
4983 "mout_phyclk_rxbyteclkhs0_s4_user",
4984 ENABLE_SCLK_CAM0, 8, 0, 0),
4985 GATE(CLK_PHYCLK_RXBYTECLKHS0_S2A, "phyclk_rxbyteclkhs0_s2a",
4986 "mout_phyclk_rxbyteclkhs0_s2a_user",
4987 ENABLE_SCLK_CAM0, 7, 0, 0),
4988 GATE(CLK_SCLK_LITE_FREECNT, "sclk_lite_freecnt",
4989 "mout_sclk_lite_freecnt_c", ENABLE_SCLK_CAM0, 6, 0, 0),
4990 GATE(CLK_SCLK_PIXELASYNCM_3AA1, "sclk_pixelasycm_3aa1",
4991 "div_aclk_3aa1", ENABLE_SCLK_CAM0, 5, 0, 0),
4992 GATE(CLK_SCLK_PIXELASYNCM_3AA0, "sclk_pixelasycm_3aa0",
4993 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 4, 0, 0),
4994 GATE(CLK_SCLK_PIXELASYNCS_3AA0, "sclk_pixelasycs_3aa0",
4995 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 3, 0, 0),
4996 GATE(CLK_SCLK_PIXELASYNCM_LITE_C, "sclk_pixelasyncm_lite_c",
4997 "div_sclk_pixelasync_lite_c",
4998 ENABLE_SCLK_CAM0, 2, 0, 0),
4999 GATE(CLK_SCLK_PIXELASYNCM_LITE_C_INIT, "sclk_pixelasyncm_lite_c_init",
5000 "div_sclk_pixelasync_lite_c_init",
5001 ENABLE_SCLK_CAM0, 1, 0, 0),
5002 GATE(CLK_SCLK_PIXELASYNCS_LITE_C_INIT, "sclk_pixelasyncs_lite_c_init",
5003 "div_sclk_pixelasync_lite_c",
5004 ENABLE_SCLK_CAM0, 0, 0, 0),
5005};
5006
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005007static const struct samsung_cmu_info cam0_cmu_info __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09005008 .mux_clks = cam0_mux_clks,
5009 .nr_mux_clks = ARRAY_SIZE(cam0_mux_clks),
5010 .div_clks = cam0_div_clks,
5011 .nr_div_clks = ARRAY_SIZE(cam0_div_clks),
5012 .gate_clks = cam0_gate_clks,
5013 .nr_gate_clks = ARRAY_SIZE(cam0_gate_clks),
5014 .fixed_clks = cam0_fixed_clks,
5015 .nr_fixed_clks = ARRAY_SIZE(cam0_fixed_clks),
5016 .nr_clk_ids = CAM0_NR_CLK,
5017 .clk_regs = cam0_clk_regs,
5018 .nr_clk_regs = ARRAY_SIZE(cam0_clk_regs),
5019};
5020
5021static void __init exynos5433_cmu_cam0_init(struct device_node *np)
5022{
5023 samsung_cmu_register_one(np, &cam0_cmu_info);
5024}
5025CLK_OF_DECLARE(exynos5433_cmu_cam0, "samsung,exynos5433-cmu-cam0",
5026 exynos5433_cmu_cam0_init);
Chanwoo Choia5958a92015-02-03 09:13:56 +09005027
5028/*
5029 * Register offset definitions for CMU_CAM1
5030 */
5031#define MUX_SEL_CAM10 0x0200
5032#define MUX_SEL_CAM11 0x0204
5033#define MUX_SEL_CAM12 0x0208
5034#define MUX_ENABLE_CAM10 0x0300
5035#define MUX_ENABLE_CAM11 0x0304
5036#define MUX_ENABLE_CAM12 0x0308
5037#define MUX_STAT_CAM10 0x0400
5038#define MUX_STAT_CAM11 0x0404
5039#define MUX_STAT_CAM12 0x0408
5040#define MUX_IGNORE_CAM11 0x0504
5041#define DIV_CAM10 0x0600
5042#define DIV_CAM11 0x0604
5043#define DIV_STAT_CAM10 0x0700
5044#define DIV_STAT_CAM11 0x0704
5045#define ENABLE_ACLK_CAM10 0X0800
5046#define ENABLE_ACLK_CAM11 0X0804
5047#define ENABLE_ACLK_CAM12 0X0808
5048#define ENABLE_PCLK_CAM1 0X0900
5049#define ENABLE_SCLK_CAM1 0X0a00
5050#define ENABLE_IP_CAM10 0X0b00
5051#define ENABLE_IP_CAM11 0X0b04
5052#define ENABLE_IP_CAM12 0X0b08
5053
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005054static const unsigned long cam1_clk_regs[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005055 MUX_SEL_CAM10,
5056 MUX_SEL_CAM11,
5057 MUX_SEL_CAM12,
5058 MUX_ENABLE_CAM10,
5059 MUX_ENABLE_CAM11,
5060 MUX_ENABLE_CAM12,
Chanwoo Choia5958a92015-02-03 09:13:56 +09005061 MUX_IGNORE_CAM11,
5062 DIV_CAM10,
5063 DIV_CAM11,
Chanwoo Choia5958a92015-02-03 09:13:56 +09005064 ENABLE_ACLK_CAM10,
5065 ENABLE_ACLK_CAM11,
5066 ENABLE_ACLK_CAM12,
5067 ENABLE_PCLK_CAM1,
5068 ENABLE_SCLK_CAM1,
5069 ENABLE_IP_CAM10,
5070 ENABLE_IP_CAM11,
5071 ENABLE_IP_CAM12,
5072};
5073
5074PNAME(mout_sclk_isp_uart_user_p) = { "oscclk", "sclk_isp_uart_cam1", };
5075PNAME(mout_sclk_isp_spi1_user_p) = { "oscclk", "sclk_isp_spi1_cam1", };
5076PNAME(mout_sclk_isp_spi0_user_p) = { "oscclk", "sclk_isp_spi0_cam1", };
5077
5078PNAME(mout_aclk_cam1_333_user_p) = { "oscclk", "aclk_cam1_333", };
5079PNAME(mout_aclk_cam1_400_user_p) = { "oscclk", "aclk_cam1_400", };
5080PNAME(mout_aclk_cam1_552_user_p) = { "oscclk", "aclk_cam1_552", };
5081
5082PNAME(mout_phyclk_rxbyteclkhs0_s2b_user_p) = { "oscclk",
5083 "phyclk_rxbyteclkhs0_s2b_phy", };
5084
5085PNAME(mout_aclk_csis2_b_p) = { "mout_aclk_csis2_a",
5086 "mout_aclk_cam1_333_user", };
5087PNAME(mout_aclk_csis2_a_p) = { "mout_aclk_cam1_552_user",
5088 "mout_aclk_cam1_400_user", };
5089
5090PNAME(mout_aclk_fd_b_p) = { "mout_aclk_fd_a",
5091 "mout_aclk_cam1_333_user", };
5092PNAME(mout_aclk_fd_a_p) = { "mout_aclk_cam1_552_user",
5093 "mout_aclk_cam1_400_user", };
5094
5095PNAME(mout_aclk_lite_c_b_p) = { "mout_aclk_lite_c_a",
5096 "mout_aclk_cam1_333_user", };
5097PNAME(mout_aclk_lite_c_a_p) = { "mout_aclk_cam1_552_user",
5098 "mout_aclk_cam1_400_user", };
5099
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005100static const struct samsung_fixed_rate_clock cam1_fixed_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005101 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08005102 0, 100000000),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005103};
5104
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005105static const struct samsung_mux_clock cam1_mux_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005106 /* MUX_SEL_CAM10 */
5107 MUX(CLK_MOUT_SCLK_ISP_UART_USER, "mout_sclk_isp_uart_user",
5108 mout_sclk_isp_uart_user_p, MUX_SEL_CAM10, 20, 1),
5109 MUX(CLK_MOUT_SCLK_ISP_SPI1_USER, "mout_sclk_isp_spi1_user",
5110 mout_sclk_isp_spi1_user_p, MUX_SEL_CAM10, 16, 1),
5111 MUX(CLK_MOUT_SCLK_ISP_SPI0_USER, "mout_sclk_isp_spi0_user",
5112 mout_sclk_isp_spi0_user_p, MUX_SEL_CAM10, 12, 1),
5113 MUX(CLK_MOUT_ACLK_CAM1_333_USER, "mout_aclk_cam1_333_user",
5114 mout_aclk_cam1_333_user_p, MUX_SEL_CAM10, 8, 1),
5115 MUX(CLK_MOUT_ACLK_CAM1_400_USER, "mout_aclk_cam1_400_user",
Sylwester Nawrocki3795e0f2015-11-06 12:55:30 +01005116 mout_aclk_cam1_400_user_p, MUX_SEL_CAM10, 4, 1),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005117 MUX(CLK_MOUT_ACLK_CAM1_552_USER, "mout_aclk_cam1_552_user",
Sylwester Nawrocki3795e0f2015-11-06 12:55:30 +01005118 mout_aclk_cam1_552_user_p, MUX_SEL_CAM10, 0, 1),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005119
5120 /* MUX_SEL_CAM11 */
5121 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2B_USER,
5122 "mout_phyclk_rxbyteclkhs0_s2b_user",
5123 mout_phyclk_rxbyteclkhs0_s2b_user_p,
5124 MUX_SEL_CAM11, 0, 1),
5125
5126 /* MUX_SEL_CAM12 */
5127 MUX(CLK_MOUT_ACLK_CSIS2_B, "mout_aclk_csis2_b", mout_aclk_csis2_b_p,
5128 MUX_SEL_CAM12, 20, 1),
5129 MUX(CLK_MOUT_ACLK_CSIS2_A, "mout_aclk_csis2_a", mout_aclk_csis2_a_p,
5130 MUX_SEL_CAM12, 16, 1),
5131 MUX(CLK_MOUT_ACLK_FD_B, "mout_aclk_fd_b", mout_aclk_fd_b_p,
5132 MUX_SEL_CAM12, 12, 1),
5133 MUX(CLK_MOUT_ACLK_FD_A, "mout_aclk_fd_a", mout_aclk_fd_a_p,
5134 MUX_SEL_CAM12, 8, 1),
5135 MUX(CLK_MOUT_ACLK_LITE_C_B, "mout_aclk_lite_c_b", mout_aclk_lite_c_b_p,
5136 MUX_SEL_CAM12, 4, 1),
5137 MUX(CLK_MOUT_ACLK_LITE_C_A, "mout_aclk_lite_c_a", mout_aclk_lite_c_a_p,
5138 MUX_SEL_CAM12, 0, 1),
5139};
5140
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005141static const struct samsung_div_clock cam1_div_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005142 /* DIV_CAM10 */
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005143 DIV(CLK_DIV_SCLK_ISP_MPWM, "div_sclk_isp_mpwm",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005144 "div_pclk_cam1_83", DIV_CAM10, 16, 2),
5145 DIV(CLK_DIV_PCLK_CAM1_83, "div_pclk_cam1_83",
5146 "mout_aclk_cam1_333_user", DIV_CAM10, 12, 2),
5147 DIV(CLK_DIV_PCLK_CAM1_166, "div_pclk_cam1_166",
5148 "mout_aclk_cam1_333_user", DIV_CAM10, 8, 2),
5149 DIV(CLK_DIV_PCLK_DBG_CAM1, "div_pclk_dbg_cam1",
5150 "mout_aclk_cam1_552_user", DIV_CAM10, 4, 3),
5151 DIV(CLK_DIV_ATCLK_CAM1, "div_atclk_cam1", "mout_aclk_cam1_552_user",
5152 DIV_CAM10, 0, 3),
5153
5154 /* DIV_CAM11 */
5155 DIV(CLK_DIV_ACLK_CSIS2, "div_aclk_csis2", "mout_aclk_csis2_b",
5156 DIV_CAM11, 16, 3),
5157 DIV(CLK_DIV_PCLK_FD, "div_pclk_fd", "div_aclk_fd", DIV_CAM11, 12, 2),
5158 DIV(CLK_DIV_ACLK_FD, "div_aclk_fd", "mout_aclk_fd_b", DIV_CAM11, 8, 3),
5159 DIV(CLK_DIV_PCLK_LITE_C, "div_pclk_lite_c", "div_aclk_lite_c",
5160 DIV_CAM11, 4, 2),
5161 DIV(CLK_DIV_ACLK_LITE_C, "div_aclk_lite_c", "mout_aclk_lite_c_b",
5162 DIV_CAM11, 0, 3),
5163};
5164
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005165static const struct samsung_gate_clock cam1_gate_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005166 /* ENABLE_ACLK_CAM10 */
5167 GATE(CLK_ACLK_ISP_GIC, "aclk_isp_gic", "mout_aclk_cam1_333_user",
5168 ENABLE_ACLK_CAM10, 4, 0, 0),
5169 GATE(CLK_ACLK_FD, "aclk_fd", "div_aclk_fd",
5170 ENABLE_ACLK_CAM10, 3, 0, 0),
5171 GATE(CLK_ACLK_LITE_C, "aclk_lite_c", "div_aclk_lite_c",
5172 ENABLE_ACLK_CAM10, 1, 0, 0),
5173 GATE(CLK_ACLK_CSIS2, "aclk_csis2", "div_aclk_csis2",
5174 ENABLE_ACLK_CAM10, 0, 0, 0),
5175
5176 /* ENABLE_ACLK_CAM11 */
5177 GATE(CLK_ACLK_ASYNCAPBM_FD, "aclk_asyncapbm_fd", "div_pclk_fd",
5178 ENABLE_ACLK_CAM11, 29, CLK_IGNORE_UNUSED, 0),
5179 GATE(CLK_ACLK_ASYNCAPBS_FD, "aclk_asyncapbs_fd", "div_pclk_cam1_166",
5180 ENABLE_ACLK_CAM11, 28, CLK_IGNORE_UNUSED, 0),
5181 GATE(CLK_ACLK_ASYNCAPBM_LITE_C, "aclk_asyncapbm_lite_c",
5182 "div_pclk_lite_c", ENABLE_ACLK_CAM11,
5183 27, CLK_IGNORE_UNUSED, 0),
5184 GATE(CLK_ACLK_ASYNCAPBS_LITE_C, "aclk_asyncapbs_lite_c",
5185 "div_pclk_cam1_166", ENABLE_ACLK_CAM11,
5186 26, CLK_IGNORE_UNUSED, 0),
5187 GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H2, "aclk_asyncahbs_sfrisp2h2",
5188 "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5189 25, CLK_IGNORE_UNUSED, 0),
5190 GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H1, "aclk_asyncahbs_sfrisp2h1",
5191 "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5192 24, CLK_IGNORE_UNUSED, 0),
5193 GATE(CLK_ACLK_ASYNCAXIM_CA5, "aclk_asyncaxim_ca5",
5194 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5195 23, CLK_IGNORE_UNUSED, 0),
5196 GATE(CLK_ACLK_ASYNCAXIS_CA5, "aclk_asyncaxis_ca5",
5197 "mout_aclk_cam1_552_user", ENABLE_ACLK_CAM11,
5198 22, CLK_IGNORE_UNUSED, 0),
5199 GATE(CLK_ACLK_ASYNCAXIS_ISPX2, "aclk_asyncaxis_ispx2",
5200 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5201 21, CLK_IGNORE_UNUSED, 0),
5202 GATE(CLK_ACLK_ASYNCAXIS_ISPX1, "aclk_asyncaxis_ispx1",
5203 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5204 20, CLK_IGNORE_UNUSED, 0),
5205 GATE(CLK_ACLK_ASYNCAXIS_ISPX0, "aclk_asyncaxis_ispx0",
5206 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5207 19, CLK_IGNORE_UNUSED, 0),
5208 GATE(CLK_ACLK_ASYNCAXIM_ISPEX, "aclk_asyncaxim_ispex",
5209 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5210 18, CLK_IGNORE_UNUSED, 0),
5211 GATE(CLK_ACLK_ASYNCAXIM_ISP3P, "aclk_asyncaxim_isp3p",
5212 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5213 17, CLK_IGNORE_UNUSED, 0),
5214 GATE(CLK_ACLK_ASYNCAXIS_ISP3P, "aclk_asyncaxis_isp3p",
5215 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5216 16, CLK_IGNORE_UNUSED, 0),
5217 GATE(CLK_ACLK_ASYNCAXIM_FD, "aclk_asyncaxim_fd",
5218 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5219 15, CLK_IGNORE_UNUSED, 0),
5220 GATE(CLK_ACLK_ASYNCAXIS_FD, "aclk_asyncaxis_fd", "div_aclk_fd",
5221 ENABLE_ACLK_CAM11, 14, CLK_IGNORE_UNUSED, 0),
5222 GATE(CLK_ACLK_ASYNCAXIM_LITE_C, "aclk_asyncaxim_lite_c",
5223 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5224 13, CLK_IGNORE_UNUSED, 0),
5225 GATE(CLK_ACLK_ASYNCAXIS_LITE_C, "aclk_asyncaxis_lite_c",
5226 "div_aclk_lite_c", ENABLE_ACLK_CAM11,
5227 12, CLK_IGNORE_UNUSED, 0),
5228 GATE(CLK_ACLK_AHB2APB_ISP5P, "aclk_ahb2apb_isp5p", "div_pclk_cam1_83",
5229 ENABLE_ACLK_CAM11, 11, CLK_IGNORE_UNUSED, 0),
5230 GATE(CLK_ACLK_AHB2APB_ISP3P, "aclk_ahb2apb_isp3p", "div_pclk_cam1_83",
5231 ENABLE_ACLK_CAM11, 10, CLK_IGNORE_UNUSED, 0),
5232 GATE(CLK_ACLK_AXI2APB_ISP3P, "aclk_axi2apb_isp3p",
5233 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5234 9, CLK_IGNORE_UNUSED, 0),
5235 GATE(CLK_ACLK_AHB_SFRISP2H, "aclk_ahb_sfrisp2h", "div_pclk_cam1_83",
5236 ENABLE_ACLK_CAM11, 8, CLK_IGNORE_UNUSED, 0),
5237 GATE(CLK_ACLK_AXI_ISP_HX_R, "aclk_axi_isp_hx_r", "div_pclk_cam1_166",
5238 ENABLE_ACLK_CAM11, 7, CLK_IGNORE_UNUSED, 0),
5239 GATE(CLK_ACLK_AXI_ISP_CX_R, "aclk_axi_isp_cx_r", "div_pclk_cam1_166",
5240 ENABLE_ACLK_CAM11, 6, CLK_IGNORE_UNUSED, 0),
5241 GATE(CLK_ACLK_AXI_ISP_HX, "aclk_axi_isp_hx", "mout_aclk_cam1_333_user",
5242 ENABLE_ACLK_CAM11, 5, CLK_IGNORE_UNUSED, 0),
5243 GATE(CLK_ACLK_AXI_ISP_CX, "aclk_axi_isp_cx", "mout_aclk_cam1_333_user",
5244 ENABLE_ACLK_CAM11, 4, CLK_IGNORE_UNUSED, 0),
5245 GATE(CLK_ACLK_XIU_ISPX, "aclk_xiu_ispx", "mout_aclk_cam1_333_user",
5246 ENABLE_ACLK_CAM11, 3, CLK_IGNORE_UNUSED, 0),
5247 GATE(CLK_ACLK_XIU_ISPEX, "aclk_xiu_ispex", "mout_aclk_cam1_400_user",
5248 ENABLE_ACLK_CAM11, 2, CLK_IGNORE_UNUSED, 0),
5249 GATE(CLK_ACLK_CAM1NP_333, "aclk_cam1np_333", "mout_aclk_cam1_333_user",
5250 ENABLE_ACLK_CAM11, 1, CLK_IGNORE_UNUSED, 0),
5251 GATE(CLK_ACLK_CAM1ND_400, "aclk_cam1nd_400", "mout_aclk_cam1_400_user",
5252 ENABLE_ACLK_CAM11, 0, CLK_IGNORE_UNUSED, 0),
5253
5254 /* ENABLE_ACLK_CAM12 */
5255 GATE(CLK_ACLK_SMMU_ISPCPU, "aclk_smmu_ispcpu",
5256 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5257 10, CLK_IGNORE_UNUSED, 0),
5258 GATE(CLK_ACLK_SMMU_FD, "aclk_smmu_fd", "mout_aclk_cam1_400_user",
5259 ENABLE_ACLK_CAM12, 9, CLK_IGNORE_UNUSED, 0),
5260 GATE(CLK_ACLK_SMMU_LITE_C, "aclk_smmu_lite_c",
5261 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5262 8, CLK_IGNORE_UNUSED, 0),
5263 GATE(CLK_ACLK_BTS_ISP3P, "aclk_bts_isp3p", "mout_aclk_cam1_400_user",
5264 ENABLE_ACLK_CAM12, 7, CLK_IGNORE_UNUSED, 0),
5265 GATE(CLK_ACLK_BTS_FD, "aclk_bts_fd", "mout_aclk_cam1_400_user",
5266 ENABLE_ACLK_CAM12, 6, CLK_IGNORE_UNUSED, 0),
5267 GATE(CLK_ACLK_BTS_LITE_C, "aclk_bts_lite_c", "mout_aclk_cam1_400_user",
5268 ENABLE_ACLK_CAM12, 5, CLK_IGNORE_UNUSED, 0),
5269 GATE(CLK_ACLK_AHBDN_SFRISP2H, "aclk_ahbdn_sfrisp2h",
5270 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5271 4, CLK_IGNORE_UNUSED, 0),
5272 GATE(CLK_ACLK_AHBDN_ISP5P, "aclk_aclk-shbdn_isp5p",
5273 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5274 3, CLK_IGNORE_UNUSED, 0),
5275 GATE(CLK_ACLK_AXIUS_ISP3P, "aclk_axius_isp3p",
5276 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5277 2, CLK_IGNORE_UNUSED, 0),
5278 GATE(CLK_ACLK_AXIUS_FD, "aclk_axius_fd", "mout_aclk_cam1_400_user",
5279 ENABLE_ACLK_CAM12, 1, CLK_IGNORE_UNUSED, 0),
5280 GATE(CLK_ACLK_AXIUS_LITE_C, "aclk_axius_lite_c",
5281 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5282 0, CLK_IGNORE_UNUSED, 0),
5283
5284 /* ENABLE_PCLK_CAM1 */
5285 GATE(CLK_PCLK_SMMU_ISPCPU, "pclk_smmu_ispcpu", "div_pclk_cam1_166",
5286 ENABLE_PCLK_CAM1, 27, CLK_IGNORE_UNUSED, 0),
5287 GATE(CLK_PCLK_SMMU_FD, "pclk_smmu_fd", "div_pclk_cam1_166",
5288 ENABLE_PCLK_CAM1, 26, CLK_IGNORE_UNUSED, 0),
5289 GATE(CLK_PCLK_SMMU_LITE_C, "pclk_smmu_lite_c", "div_pclk_cam1_166",
5290 ENABLE_PCLK_CAM1, 25, CLK_IGNORE_UNUSED, 0),
5291 GATE(CLK_PCLK_BTS_ISP3P, "pclk_bts_isp3p", "div_pclk_cam1_83",
5292 ENABLE_PCLK_CAM1, 24, CLK_IGNORE_UNUSED, 0),
5293 GATE(CLK_PCLK_BTS_FD, "pclk_bts_fd", "div_pclk_cam1_83",
5294 ENABLE_PCLK_CAM1, 23, CLK_IGNORE_UNUSED, 0),
5295 GATE(CLK_PCLK_BTS_LITE_C, "pclk_bts_lite_c", "div_pclk_cam1_83",
5296 ENABLE_PCLK_CAM1, 22, CLK_IGNORE_UNUSED, 0),
5297 GATE(CLK_PCLK_ASYNCAXIM_CA5, "pclk_asyncaxim_ca5", "div_pclk_cam1_166",
5298 ENABLE_PCLK_CAM1, 21, CLK_IGNORE_UNUSED, 0),
5299 GATE(CLK_PCLK_ASYNCAXIM_ISPEX, "pclk_asyncaxim_ispex",
5300 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5301 20, CLK_IGNORE_UNUSED, 0),
5302 GATE(CLK_PCLK_ASYNCAXIM_ISP3P, "pclk_asyncaxim_isp3p",
5303 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5304 19, CLK_IGNORE_UNUSED, 0),
5305 GATE(CLK_PCLK_ASYNCAXIM_FD, "pclk_asyncaxim_fd", "div_pclk_cam1_83",
5306 ENABLE_PCLK_CAM1, 18, CLK_IGNORE_UNUSED, 0),
5307 GATE(CLK_PCLK_ASYNCAXIM_LITE_C, "pclk_asyncaxim_lite_c",
5308 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5309 17, CLK_IGNORE_UNUSED, 0),
5310 GATE(CLK_PCLK_PMU_CAM1, "pclk_pmu_cam1", "div_pclk_cam1_83",
5311 ENABLE_PCLK_CAM1, 16, CLK_IGNORE_UNUSED, 0),
5312 GATE(CLK_PCLK_SYSREG_CAM1, "pclk_sysreg_cam1", "div_pclk_cam1_83",
5313 ENABLE_PCLK_CAM1, 15, CLK_IGNORE_UNUSED, 0),
5314 GATE(CLK_PCLK_CMU_CAM1_LOCAL, "pclk_cmu_cam1_local",
5315 "div_pclk_cam1_166", ENABLE_PCLK_CAM1,
5316 14, CLK_IGNORE_UNUSED, 0),
5317 GATE(CLK_PCLK_ISP_MCTADC, "pclk_isp_mctadc", "div_pclk_cam1_83",
5318 ENABLE_PCLK_CAM1, 13, CLK_IGNORE_UNUSED, 0),
5319 GATE(CLK_PCLK_ISP_WDT, "pclk_isp_wdt", "div_pclk_cam1_83",
5320 ENABLE_PCLK_CAM1, 12, CLK_IGNORE_UNUSED, 0),
5321 GATE(CLK_PCLK_ISP_PWM, "pclk_isp_pwm", "div_pclk_cam1_83",
5322 ENABLE_PCLK_CAM1, 11, CLK_IGNORE_UNUSED, 0),
5323 GATE(CLK_PCLK_ISP_UART, "pclk_isp_uart", "div_pclk_cam1_83",
5324 ENABLE_PCLK_CAM1, 10, CLK_IGNORE_UNUSED, 0),
5325 GATE(CLK_PCLK_ISP_MCUCTL, "pclk_isp_mcuctl", "div_pclk_cam1_83",
5326 ENABLE_PCLK_CAM1, 9, CLK_IGNORE_UNUSED, 0),
5327 GATE(CLK_PCLK_ISP_SPI1, "pclk_isp_spi1", "div_pclk_cam1_83",
5328 ENABLE_PCLK_CAM1, 8, CLK_IGNORE_UNUSED, 0),
5329 GATE(CLK_PCLK_ISP_SPI0, "pclk_isp_spi0", "div_pclk_cam1_83",
5330 ENABLE_PCLK_CAM1, 7, CLK_IGNORE_UNUSED, 0),
5331 GATE(CLK_PCLK_ISP_I2C2, "pclk_isp_i2c2", "div_pclk_cam1_83",
5332 ENABLE_PCLK_CAM1, 6, CLK_IGNORE_UNUSED, 0),
5333 GATE(CLK_PCLK_ISP_I2C1, "pclk_isp_i2c1", "div_pclk_cam1_83",
5334 ENABLE_PCLK_CAM1, 5, CLK_IGNORE_UNUSED, 0),
5335 GATE(CLK_PCLK_ISP_I2C0, "pclk_isp_i2c0", "div_pclk_cam1_83",
5336 ENABLE_PCLK_CAM1, 4, CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005337 GATE(CLK_PCLK_ISP_MPWM, "pclk_isp_mpwm", "div_pclk_cam1_83",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005338 ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5339 GATE(CLK_PCLK_FD, "pclk_fd", "div_pclk_fd",
5340 ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5341 GATE(CLK_PCLK_LITE_C, "pclk_lite_c", "div_pclk_lite_c",
5342 ENABLE_PCLK_CAM1, 1, CLK_IGNORE_UNUSED, 0),
5343 GATE(CLK_PCLK_CSIS2, "pclk_csis2", "div_pclk_cam1_166",
5344 ENABLE_PCLK_CAM1, 0, CLK_IGNORE_UNUSED, 0),
5345
5346 /* ENABLE_SCLK_CAM1 */
5347 GATE(CLK_SCLK_ISP_I2C2, "sclk_isp_i2c2", "oscclk", ENABLE_SCLK_CAM1,
5348 15, 0, 0),
5349 GATE(CLK_SCLK_ISP_I2C1, "sclk_isp_i2c1", "oscclk", ENABLE_SCLK_CAM1,
5350 14, 0, 0),
5351 GATE(CLK_SCLK_ISP_I2C0, "sclk_isp_i2c0", "oscclk", ENABLE_SCLK_CAM1,
5352 13, 0, 0),
5353 GATE(CLK_SCLK_ISP_PWM, "sclk_isp_pwm", "oscclk", ENABLE_SCLK_CAM1,
5354 12, 0, 0),
5355 GATE(CLK_PHYCLK_RXBYTECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b",
5356 "mout_phyclk_rxbyteclkhs0_s2b_user",
5357 ENABLE_SCLK_CAM1, 11, 0, 0),
5358 GATE(CLK_SCLK_LITE_C_FREECNT, "sclk_lite_c_freecnt", "div_pclk_lite_c",
5359 ENABLE_SCLK_CAM1, 10, 0, 0),
5360 GATE(CLK_SCLK_PIXELASYNCM_FD, "sclk_pixelasyncm_fd", "div_aclk_fd",
5361 ENABLE_SCLK_CAM1, 9, 0, 0),
5362 GATE(CLK_SCLK_ISP_MCTADC, "sclk_isp_mctadc", "sclk_isp_mctadc_cam1",
5363 ENABLE_SCLK_CAM1, 7, 0, 0),
5364 GATE(CLK_SCLK_ISP_UART, "sclk_isp_uart", "mout_sclk_isp_uart_user",
5365 ENABLE_SCLK_CAM1, 6, 0, 0),
5366 GATE(CLK_SCLK_ISP_SPI1, "sclk_isp_spi1", "mout_sclk_isp_spi1_user",
5367 ENABLE_SCLK_CAM1, 5, 0, 0),
5368 GATE(CLK_SCLK_ISP_SPI0, "sclk_isp_spi0", "mout_sclk_isp_spi0_user",
5369 ENABLE_SCLK_CAM1, 4, 0, 0),
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005370 GATE(CLK_SCLK_ISP_MPWM, "sclk_isp_mpwm", "div_sclk_isp_mpwm",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005371 ENABLE_SCLK_CAM1, 3, 0, 0),
5372 GATE(CLK_PCLK_DBG_ISP, "sclk_dbg_isp", "div_pclk_dbg_cam1",
5373 ENABLE_SCLK_CAM1, 2, 0, 0),
5374 GATE(CLK_ATCLK_ISP, "atclk_isp", "div_atclk_cam1",
5375 ENABLE_SCLK_CAM1, 1, 0, 0),
5376 GATE(CLK_SCLK_ISP_CA5, "sclk_isp_ca5", "mout_aclk_cam1_552_user",
5377 ENABLE_SCLK_CAM1, 0, 0, 0),
5378};
5379
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005380static const struct samsung_cmu_info cam1_cmu_info __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005381 .mux_clks = cam1_mux_clks,
5382 .nr_mux_clks = ARRAY_SIZE(cam1_mux_clks),
5383 .div_clks = cam1_div_clks,
5384 .nr_div_clks = ARRAY_SIZE(cam1_div_clks),
5385 .gate_clks = cam1_gate_clks,
5386 .nr_gate_clks = ARRAY_SIZE(cam1_gate_clks),
5387 .fixed_clks = cam1_fixed_clks,
5388 .nr_fixed_clks = ARRAY_SIZE(cam1_fixed_clks),
5389 .nr_clk_ids = CAM1_NR_CLK,
5390 .clk_regs = cam1_clk_regs,
5391 .nr_clk_regs = ARRAY_SIZE(cam1_clk_regs),
5392};
5393
5394static void __init exynos5433_cmu_cam1_init(struct device_node *np)
5395{
5396 samsung_cmu_register_one(np, &cam1_cmu_info);
5397}
5398CLK_OF_DECLARE(exynos5433_cmu_cam1, "samsung,exynos5433-cmu-cam1",
5399 exynos5433_cmu_cam1_init);