Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 1 | /* |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 2 | * Copyright (C) 2015, 2016 ARM Ltd. |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 14 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 15 | */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 16 | #ifndef __KVM_ARM_VGIC_H |
| 17 | #define __KVM_ARM_VGIC_H |
Christoffer Dall | b18b577 | 2015-11-23 07:20:05 -0800 | [diff] [blame] | 18 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 19 | #include <linux/kernel.h> |
| 20 | #include <linux/kvm.h> |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 21 | #include <linux/irqreturn.h> |
| 22 | #include <linux/spinlock.h> |
| 23 | #include <linux/types.h> |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 24 | #include <kvm/iodev.h> |
Andre Przywara | 424c338 | 2016-07-15 12:43:32 +0100 | [diff] [blame] | 25 | #include <linux/list.h> |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 26 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 27 | #define VGIC_V3_MAX_CPUS 255 |
| 28 | #define VGIC_V2_MAX_CPUS 8 |
| 29 | #define VGIC_NR_IRQS_LEGACY 256 |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 30 | #define VGIC_NR_SGIS 16 |
| 31 | #define VGIC_NR_PPIS 16 |
| 32 | #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS) |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 33 | #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1) |
| 34 | #define VGIC_MAX_SPI 1019 |
| 35 | #define VGIC_MAX_RESERVED 1023 |
| 36 | #define VGIC_MIN_LPI 8192 |
Eric Auger | 180ae7b | 2016-07-22 16:20:41 +0000 | [diff] [blame] | 37 | #define KVM_IRQCHIP_NUM_PINS (1020 - 32) |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 38 | |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 39 | enum vgic_type { |
| 40 | VGIC_V2, /* Good ol' GICv2 */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 41 | VGIC_V3, /* New fancy GICv3 */ |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 42 | }; |
| 43 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 44 | /* same for all guests, as depending only on the _host's_ GIC model */ |
| 45 | struct vgic_global { |
| 46 | /* type of the host GIC */ |
| 47 | enum vgic_type type; |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 48 | |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 49 | /* Physical address of vgic virtual cpu interface */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 50 | phys_addr_t vcpu_base; |
| 51 | |
| 52 | /* virtual control interface mapping */ |
| 53 | void __iomem *vctrl_base; |
| 54 | |
| 55 | /* Number of implemented list registers */ |
| 56 | int nr_lr; |
| 57 | |
| 58 | /* Maintenance IRQ number */ |
| 59 | unsigned int maint_irq; |
| 60 | |
| 61 | /* maximum number of VCPUs allowed (GICv2 limits us to 8) */ |
| 62 | int max_gic_vcpus; |
| 63 | |
Andre Przywara | b5d84ff | 2014-06-03 10:26:03 +0200 | [diff] [blame] | 64 | /* Only needed for the legacy KVM_CREATE_IRQCHIP */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 65 | bool can_emulate_gicv2; |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 66 | }; |
| 67 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 68 | extern struct vgic_global kvm_vgic_global_state; |
| 69 | |
| 70 | #define VGIC_V2_MAX_LRS (1 << 6) |
| 71 | #define VGIC_V3_MAX_LRS 16 |
| 72 | #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr) |
| 73 | |
| 74 | enum vgic_irq_config { |
| 75 | VGIC_CONFIG_EDGE = 0, |
| 76 | VGIC_CONFIG_LEVEL |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 77 | }; |
| 78 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 79 | struct vgic_irq { |
| 80 | spinlock_t irq_lock; /* Protects the content of the struct */ |
Andre Przywara | 3802411 | 2016-07-15 12:43:33 +0100 | [diff] [blame] | 81 | struct list_head lpi_list; /* Used to link all LPIs together */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 82 | struct list_head ap_list; |
| 83 | |
| 84 | struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU |
| 85 | * SPIs and LPIs: The VCPU whose ap_list |
| 86 | * this is queued on. |
| 87 | */ |
| 88 | |
| 89 | struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should |
| 90 | * be sent to, as a result of the |
| 91 | * targets reg (v2) or the |
| 92 | * affinity reg (v3). |
| 93 | */ |
| 94 | |
| 95 | u32 intid; /* Guest visible INTID */ |
| 96 | bool pending; |
| 97 | bool line_level; /* Level only */ |
| 98 | bool soft_pending; /* Level only */ |
| 99 | bool active; /* not used for LPIs */ |
| 100 | bool enabled; |
| 101 | bool hw; /* Tied to HW IRQ */ |
Andre Przywara | 5dd4b92 | 2016-07-15 12:43:27 +0100 | [diff] [blame] | 102 | struct kref refcount; /* Used for LPIs */ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 103 | u32 hwintid; /* HW INTID number */ |
| 104 | union { |
| 105 | u8 targets; /* GICv2 target VCPUs mask */ |
| 106 | u32 mpidr; /* GICv3 target VCPU */ |
| 107 | }; |
| 108 | u8 source; /* GICv2 SGIs only */ |
| 109 | u8 priority; |
| 110 | enum vgic_irq_config config; /* Level or edge */ |
| 111 | }; |
| 112 | |
| 113 | struct vgic_register_region; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 114 | struct vgic_its; |
| 115 | |
| 116 | enum iodev_type { |
| 117 | IODEV_CPUIF, |
| 118 | IODEV_DIST, |
| 119 | IODEV_REDIST, |
| 120 | IODEV_ITS |
| 121 | }; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 122 | |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 123 | struct vgic_io_device { |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 124 | gpa_t base_addr; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 125 | union { |
| 126 | struct kvm_vcpu *redist_vcpu; |
| 127 | struct vgic_its *its; |
| 128 | }; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 129 | const struct vgic_register_region *regions; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 130 | enum iodev_type iodev_type; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 131 | int nr_regions; |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 132 | struct kvm_io_device dev; |
| 133 | }; |
| 134 | |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 135 | struct vgic_its { |
| 136 | /* The base address of the ITS control register frame */ |
| 137 | gpa_t vgic_its_base; |
| 138 | |
| 139 | bool enabled; |
Andre Przywara | 1085fdc | 2016-07-15 12:43:31 +0100 | [diff] [blame] | 140 | bool initialized; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 141 | struct vgic_io_device iodev; |
Marc Zyngier | bb71764 | 2016-07-17 21:35:07 +0100 | [diff] [blame] | 142 | struct kvm_device *dev; |
Andre Przywara | 424c338 | 2016-07-15 12:43:32 +0100 | [diff] [blame] | 143 | |
| 144 | /* These registers correspond to GITS_BASER{0,1} */ |
| 145 | u64 baser_device_table; |
| 146 | u64 baser_coll_table; |
| 147 | |
| 148 | /* Protects the command queue */ |
| 149 | struct mutex cmd_lock; |
| 150 | u64 cbaser; |
| 151 | u32 creadr; |
| 152 | u32 cwriter; |
| 153 | |
| 154 | /* Protects the device and collection lists */ |
| 155 | struct mutex its_lock; |
| 156 | struct list_head device_list; |
| 157 | struct list_head collection_list; |
Andre Przywara | 59c5ab4 | 2016-07-15 12:43:30 +0100 | [diff] [blame] | 158 | }; |
| 159 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 160 | struct vgic_dist { |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 161 | bool in_kernel; |
Marc Zyngier | 01ac5e3 | 2013-01-21 19:36:16 -0500 | [diff] [blame] | 162 | bool ready; |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 163 | bool initialized; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 164 | |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 165 | /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */ |
| 166 | u32 vgic_model; |
| 167 | |
Andre Przywara | 0e4e82f | 2016-07-15 12:43:38 +0100 | [diff] [blame] | 168 | /* Do injected MSIs require an additional device ID? */ |
| 169 | bool msis_require_devid; |
| 170 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 171 | int nr_spis; |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 172 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 173 | /* TODO: Consider moving to global state */ |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 174 | /* Virtual control interface mapping */ |
| 175 | void __iomem *vctrl_base; |
| 176 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 177 | /* base addresses in guest physical address space: */ |
| 178 | gpa_t vgic_dist_base; /* distributor */ |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 179 | union { |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 180 | /* either a GICv2 CPU interface */ |
| 181 | gpa_t vgic_cpu_base; |
| 182 | /* or a number of GICv3 redistributor regions */ |
| 183 | gpa_t vgic_redist_base; |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 184 | }; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 185 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 186 | /* distributor enabled */ |
| 187 | bool enabled; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 188 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 189 | struct vgic_irq *spis; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 190 | |
Andre Przywara | a9cf86f | 2015-03-26 14:39:35 +0000 | [diff] [blame] | 191 | struct vgic_io_device dist_iodev; |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 192 | |
Andre Przywara | 1085fdc | 2016-07-15 12:43:31 +0100 | [diff] [blame] | 193 | bool has_its; |
| 194 | |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 195 | /* |
| 196 | * Contains the attributes and gpa of the LPI configuration table. |
| 197 | * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share |
| 198 | * one address across all redistributors. |
| 199 | * GICv3 spec: 6.1.2 "LPI Configuration tables" |
| 200 | */ |
| 201 | u64 propbaser; |
Andre Przywara | 3802411 | 2016-07-15 12:43:33 +0100 | [diff] [blame] | 202 | |
| 203 | /* Protects the lpi_list and the count value below. */ |
| 204 | spinlock_t lpi_list_lock; |
| 205 | struct list_head lpi_list_head; |
| 206 | int lpi_list_count; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 207 | }; |
| 208 | |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 209 | struct vgic_v2_cpu_if { |
| 210 | u32 vgic_hcr; |
| 211 | u32 vgic_vmcr; |
| 212 | u32 vgic_misr; /* Saved only */ |
Christoffer Dall | 2df36a5 | 2014-09-28 16:04:26 +0200 | [diff] [blame] | 213 | u64 vgic_eisr; /* Saved only */ |
| 214 | u64 vgic_elrsr; /* Saved only */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 215 | u32 vgic_apr; |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 216 | u32 vgic_lr[VGIC_V2_MAX_LRS]; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 217 | }; |
| 218 | |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 219 | struct vgic_v3_cpu_if { |
Jean-Philippe Brucker | 4f64cb6 | 2015-10-01 13:47:19 +0100 | [diff] [blame] | 220 | #ifdef CONFIG_KVM_ARM_VGIC_V3 |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 221 | u32 vgic_hcr; |
| 222 | u32 vgic_vmcr; |
Andre Przywara | 2f5fa41 | 2014-06-03 08:58:15 +0200 | [diff] [blame] | 223 | u32 vgic_sre; /* Restored only, change ignored */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 224 | u32 vgic_misr; /* Saved only */ |
| 225 | u32 vgic_eisr; /* Saved only */ |
| 226 | u32 vgic_elrsr; /* Saved only */ |
| 227 | u32 vgic_ap0r[4]; |
| 228 | u32 vgic_ap1r[4]; |
| 229 | u64 vgic_lr[VGIC_V3_MAX_LRS]; |
| 230 | #endif |
| 231 | }; |
| 232 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 233 | struct vgic_cpu { |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 234 | /* CPU vif control registers for world switch */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 235 | union { |
| 236 | struct vgic_v2_cpu_if vgic_v2; |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 237 | struct vgic_v3_cpu_if vgic_v3; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 238 | }; |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 239 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 240 | unsigned int used_lrs; |
| 241 | struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS]; |
Marc Zyngier | 59f00ff | 2016-02-02 19:35:34 +0000 | [diff] [blame] | 242 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 243 | spinlock_t ap_list_lock; /* Protects the ap_list */ |
| 244 | |
| 245 | /* |
| 246 | * List of IRQs that this VCPU should consider because they are either |
| 247 | * Active or Pending (hence the name; AP list), or because they recently |
| 248 | * were one of the two and need to be migrated off this list to another |
| 249 | * VCPU. |
| 250 | */ |
| 251 | struct list_head ap_list_head; |
| 252 | |
| 253 | u64 live_lrs; |
Andre Przywara | 8f6cdc1 | 2016-07-15 12:43:22 +0100 | [diff] [blame] | 254 | |
| 255 | /* |
| 256 | * Members below are used with GICv3 emulation only and represent |
| 257 | * parts of the redistributor. |
| 258 | */ |
| 259 | struct vgic_io_device rd_iodev; |
| 260 | struct vgic_io_device sgi_iodev; |
Andre Przywara | 0aa1de5 | 2016-07-15 12:43:29 +0100 | [diff] [blame] | 261 | |
| 262 | /* Contains the attributes and gpa of the LPI pending tables. */ |
| 263 | u64 pendbaser; |
| 264 | |
| 265 | bool lpis_enabled; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 266 | }; |
| 267 | |
Christoffer Dall | ce01e4e | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 268 | int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 269 | void kvm_vgic_early_init(struct kvm *kvm); |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 270 | int kvm_vgic_create(struct kvm *kvm, u32 type); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 271 | void kvm_vgic_destroy(struct kvm *kvm); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 272 | void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 273 | void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu); |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 274 | int kvm_vgic_map_resources(struct kvm *kvm); |
| 275 | int kvm_vgic_hyp_init(void); |
| 276 | |
| 277 | int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid, |
Marc Zyngier | 5863c2c | 2013-01-21 19:36:15 -0500 | [diff] [blame] | 278 | bool level); |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 279 | int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid, |
| 280 | bool level); |
| 281 | int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq); |
Andre Przywara | 63306c2 | 2016-04-13 10:04:06 +0100 | [diff] [blame] | 282 | int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq); |
Andre Przywara | e262f41 | 2016-04-13 10:03:49 +0100 | [diff] [blame] | 283 | bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq); |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 284 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 285 | int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu); |
| 286 | |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 287 | #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel)) |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 288 | #define vgic_initialized(k) ((k)->arch.vgic.initialized) |
Christoffer Dall | c52edf5 | 2014-12-09 14:28:09 +0100 | [diff] [blame] | 289 | #define vgic_ready(k) ((k)->arch.vgic.ready) |
Andre Przywara | 2defaff | 2016-03-07 17:32:29 +0700 | [diff] [blame] | 290 | #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \ |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 291 | ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS)) |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 292 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 293 | bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu); |
| 294 | void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu); |
| 295 | void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu); |
| 296 | |
Jean-Philippe Brucker | 4f64cb6 | 2015-10-01 13:47:19 +0100 | [diff] [blame] | 297 | #ifdef CONFIG_KVM_ARM_VGIC_V3 |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 298 | void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg); |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 299 | #else |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 300 | static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg) |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 301 | { |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 302 | } |
| 303 | #endif |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 304 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 305 | /** |
| 306 | * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW |
| 307 | * |
| 308 | * The host's GIC naturally limits the maximum amount of VCPUs a guest |
| 309 | * can use. |
| 310 | */ |
| 311 | static inline int kvm_vgic_get_max_vcpus(void) |
| 312 | { |
| 313 | return kvm_vgic_global_state.max_gic_vcpus; |
| 314 | } |
| 315 | |
Andre Przywara | 0e4e82f | 2016-07-15 12:43:38 +0100 | [diff] [blame] | 316 | int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi); |
| 317 | |
Eric Auger | 180ae7b | 2016-07-22 16:20:41 +0000 | [diff] [blame] | 318 | /** |
| 319 | * kvm_vgic_setup_default_irq_routing: |
| 320 | * Setup a default flat gsi routing table mapping all SPIs |
| 321 | */ |
| 322 | int kvm_vgic_setup_default_irq_routing(struct kvm *kvm); |
| 323 | |
Marc Zyngier | 50926d8 | 2016-05-28 11:27:11 +0100 | [diff] [blame] | 324 | #endif /* __KVM_ARM_VGIC_H */ |