blob: c3fa32a905ec8e2b525af3b94a95e16e4b6c8eaf [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050029#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010030#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
32#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030033#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070034
35#define DRIVER_AUTHOR "Sarah Sharp"
36#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
37
Sarah Sharpb0567b32009-08-07 14:04:36 -070038/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
39static int link_quirk;
40module_param(link_quirk, int, S_IRUGO | S_IWUSR);
41MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
42
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010043static unsigned int quirks;
44module_param(quirks, uint, S_IRUGO);
45MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
46
Sarah Sharp66d4ead2009-04-27 19:52:28 -070047/* TODO: copied from ehci-hcd.c - can this be refactored? */
48/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070049 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070050 * @ptr: address of hc register to be read
51 * @mask: bits to look at in result of read
52 * @done: value of those bits when handshake succeeds
53 * @usec: timeout in microseconds
54 *
55 * Returns negative errno, or zero on success
56 *
57 * Success happens when the "mask" bits have the specified value (hardware
58 * handshake done). There are two failure modes: "usec" have passed (major
59 * hardware flakeout), or the register reads as all-ones (hardware removed).
60 */
Sarah Sharp2611bd182012-10-25 13:27:51 -070061int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070062 u32 mask, u32 done, int usec)
63{
64 u32 result;
65
66 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020067 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070068 if (result == ~(u32)0) /* card removed */
69 return -ENODEV;
70 result &= mask;
71 if (result == done)
72 return 0;
73 udelay(1);
74 usec--;
75 } while (usec > 0);
76 return -ETIMEDOUT;
77}
78
79/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070080 * Disable interrupts and begin the xHCI halting process.
81 */
82void xhci_quiesce(struct xhci_hcd *xhci)
83{
84 u32 halted;
85 u32 cmd;
86 u32 mask;
87
88 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020089 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070090 if (!halted)
91 mask &= ~CMD_RUN;
92
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020093 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070094 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +020095 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070096}
97
98/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 * Force HC into halt state.
100 *
101 * Disable any IRQs and clear the run/stop bit.
102 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800103 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105 */
106int xhci_halt(struct xhci_hcd *xhci)
107{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800108 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300109 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700110 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700111
Sarah Sharp2611bd182012-10-25 13:27:51 -0700112 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700113 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fuc181bc52012-06-27 16:30:57 +0800114 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800115 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fuc181bc52012-06-27 16:30:57 +0800116 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
117 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700118 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
119 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800120 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700121}
122
123/*
Sarah Sharped074532010-05-24 13:25:21 -0700124 * Set the run bit and wait for the host to be running.
125 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800126static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700127{
128 u32 temp;
129 int ret;
130
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200131 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700132 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300133 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700134 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200135 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700136
137 /*
138 * Wait for the HCHalted Status bit to be 0 to indicate the host is
139 * running.
140 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700141 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700142 STS_HALT, 0, XHCI_MAX_HALT_USEC);
143 if (ret == -ETIMEDOUT)
144 xhci_err(xhci, "Host took too long to start, "
145 "waited %u microseconds.\n",
146 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800147 if (!ret)
148 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700149 return ret;
150}
151
152/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800153 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700154 *
155 * This resets pipelines, timers, counters, state machines, etc.
156 * Transactions will be terminated immediately, and operational registers
157 * will be set to their defaults.
158 */
159int xhci_reset(struct xhci_hcd *xhci)
160{
161 u32 command;
162 u32 state;
Andiry Xuf370b992012-04-14 02:54:30 +0800163 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200165 state = readl(&xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700166 if ((state & STS_HALT) == 0) {
167 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
168 return 0;
169 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700170
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300171 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200172 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700173 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200174 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700175
Sarah Sharp2611bd182012-10-25 13:27:51 -0700176 ret = xhci_handshake(xhci, &xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700177 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700178 if (ret)
179 return ret;
180
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300181 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
182 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700183 /*
184 * xHCI cannot write to any doorbells or operational registers other
185 * than status until the "Controller Not Ready" flag is cleared.
186 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700187 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700188 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800189
190 for (i = 0; i < 2; ++i) {
191 xhci->bus_state[i].port_c_suspend = 0;
192 xhci->bus_state[i].suspended_ports = 0;
193 xhci->bus_state[i].resuming_ports = 0;
194 }
195
196 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700197}
198
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700199#ifdef CONFIG_PCI
200static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700201{
202 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700203
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700204 if (!xhci->msix_entries)
205 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700206
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700207 for (i = 0; i < xhci->msix_count; i++)
208 if (xhci->msix_entries[i].vector)
209 free_irq(xhci->msix_entries[i].vector,
210 xhci_to_hcd(xhci));
211 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700212}
213
214/*
215 * Set up MSI
216 */
217static int xhci_setup_msi(struct xhci_hcd *xhci)
218{
219 int ret;
220 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
221
222 ret = pci_enable_msi(pdev);
223 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300224 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
225 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700226 return ret;
227 }
228
Alex Shi851ec162013-05-24 10:54:19 +0800229 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700230 0, "xhci_hcd", xhci_to_hcd(xhci));
231 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300232 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
233 "disable MSI interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700234 pci_disable_msi(pdev);
235 }
236
237 return ret;
238}
239
240/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700241 * Free IRQs
242 * free all IRQs request
243 */
244static void xhci_free_irq(struct xhci_hcd *xhci)
245{
246 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
247 int ret;
248
249 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200250 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700251 return;
252
253 ret = xhci_free_msi(xhci);
254 if (!ret)
255 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200256 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700257 free_irq(pdev->irq, xhci_to_hcd(xhci));
258
259 return;
260}
261
262/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700263 * Set up MSI-X
264 */
265static int xhci_setup_msix(struct xhci_hcd *xhci)
266{
267 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800268 struct usb_hcd *hcd = xhci_to_hcd(xhci);
269 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700270
271 /*
272 * calculate number of msi-x vectors supported.
273 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
274 * with max number of interrupters based on the xhci HCSPARAMS1.
275 * - num_online_cpus: maximum msi-x vectors per CPUs core.
276 * Add additional 1 vector to ensure always available interrupt.
277 */
278 xhci->msix_count = min(num_online_cpus() + 1,
279 HCS_MAX_INTRS(xhci->hcs_params1));
280
281 xhci->msix_entries =
282 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800283 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284 if (!xhci->msix_entries) {
285 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
286 return -ENOMEM;
287 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700288
289 for (i = 0; i < xhci->msix_count; i++) {
290 xhci->msix_entries[i].entry = i;
291 xhci->msix_entries[i].vector = 0;
292 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700293
294 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
295 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300296 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
297 "Failed to enable MSI-X");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700298 goto free_entries;
299 }
300
Dong Nguyen43b86af2010-07-21 16:56:08 -0700301 for (i = 0; i < xhci->msix_count; i++) {
302 ret = request_irq(xhci->msix_entries[i].vector,
Alex Shi851ec162013-05-24 10:54:19 +0800303 xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 0, "xhci_hcd", xhci_to_hcd(xhci));
305 if (ret)
306 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700307 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700308
Andiry Xu00292272010-12-27 17:39:02 +0800309 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700310 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700311
312disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300313 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700314 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700315 pci_disable_msix(pdev);
316free_entries:
317 kfree(xhci->msix_entries);
318 xhci->msix_entries = NULL;
319 return ret;
320}
321
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700322/* Free any IRQs and disable MSI-X */
323static void xhci_cleanup_msix(struct xhci_hcd *xhci)
324{
Andiry Xu00292272010-12-27 17:39:02 +0800325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700327
Jack Pham90053552013-11-15 14:53:14 -0800328 if (xhci->quirks & XHCI_PLAT)
329 return;
330
Dong Nguyen43b86af2010-07-21 16:56:08 -0700331 xhci_free_irq(xhci);
332
333 if (xhci->msix_entries) {
334 pci_disable_msix(pdev);
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 } else {
338 pci_disable_msi(pdev);
339 }
340
Andiry Xu00292272010-12-27 17:39:02 +0800341 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700342 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700343}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700344
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700345static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700346{
347 int i;
348
349 if (xhci->msix_entries) {
350 for (i = 0; i < xhci->msix_count; i++)
351 synchronize_irq(xhci->msix_entries[i].vector);
352 }
353}
354
355static int xhci_try_enable_msi(struct usb_hcd *hcd)
356{
357 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700358 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359 int ret;
360
Sarah Sharp52fb6122013-08-08 10:08:34 -0700361 /* The xhci platform device has set up IRQs through usb_add_hcd. */
362 if (xhci->quirks & XHCI_PLAT)
363 return 0;
364
365 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700366 /*
367 * Some Fresco Logic host controllers advertise MSI, but fail to
368 * generate interrupts. Don't even try to enable MSI.
369 */
370 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100371 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700372
373 /* unregister the legacy interrupt */
374 if (hcd->irq)
375 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200376 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700377
378 ret = xhci_setup_msix(xhci);
379 if (ret)
380 /* fall back to msi*/
381 ret = xhci_setup_msi(xhci);
382
383 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200384 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700385 return 0;
386
Sarah Sharp68d07f62012-02-13 16:25:57 -0800387 if (!pdev->irq) {
388 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
389 return -EINVAL;
390 }
391
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100392 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700393 /* fall back to legacy interrupt*/
394 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
395 hcd->irq_descr, hcd);
396 if (ret) {
397 xhci_err(xhci, "request interrupt %d failed\n",
398 pdev->irq);
399 return ret;
400 }
401 hcd->irq = pdev->irq;
402 return 0;
403}
404
405#else
406
407static int xhci_try_enable_msi(struct usb_hcd *hcd)
408{
409 return 0;
410}
411
412static void xhci_cleanup_msix(struct xhci_hcd *xhci)
413{
414}
415
416static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
417{
418}
419
420#endif
421
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500422static void compliance_mode_recovery(unsigned long arg)
423{
424 struct xhci_hcd *xhci;
425 struct usb_hcd *hcd;
426 u32 temp;
427 int i;
428
429 xhci = (struct xhci_hcd *)arg;
430
431 for (i = 0; i < xhci->num_usb3_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200432 temp = readl(xhci->usb3_ports[i]);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500433 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
434 /*
435 * Compliance Mode Detected. Letting USB Core
436 * handle the Warm Reset
437 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300438 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
439 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500440 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300441 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
442 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500443 hcd = xhci->shared_hcd;
444
445 if (hcd->state == HC_STATE_SUSPENDED)
446 usb_hcd_resume_root_hub(hcd);
447
448 usb_hcd_poll_rh_status(hcd);
449 }
450 }
451
452 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
453 mod_timer(&xhci->comp_mode_recovery_timer,
454 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
455}
456
457/*
458 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
459 * that causes ports behind that hardware to enter compliance mode sometimes.
460 * The quirk creates a timer that polls every 2 seconds the link state of
461 * each host controller's port and recovers it by issuing a Warm reset
462 * if Compliance mode is detected, otherwise the port will become "dead" (no
463 * device connections or disconnections will be detected anymore). Becasue no
464 * status event is generated when entering compliance mode (per xhci spec),
465 * this quirk is needed on systems that have the failing hardware installed.
466 */
467static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
468{
469 xhci->port_status_u0 = 0;
470 init_timer(&xhci->comp_mode_recovery_timer);
471
472 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
473 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
474 xhci->comp_mode_recovery_timer.expires = jiffies +
475 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
476
477 set_timer_slack(&xhci->comp_mode_recovery_timer,
478 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
479 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300480 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
481 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500482}
483
484/*
485 * This function identifies the systems that have installed the SN65LVPE502CP
486 * USB3.0 re-driver and that need the Compliance Mode Quirk.
487 * Systems:
488 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
489 */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700490bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500491{
492 const char *dmi_product_name, *dmi_sys_vendor;
493
494 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
495 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530496 if (!dmi_product_name || !dmi_sys_vendor)
497 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500498
499 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
500 return false;
501
502 if (strstr(dmi_product_name, "Z420") ||
503 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500504 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600505 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500506 return true;
507
508 return false;
509}
510
511static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
512{
513 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
514}
515
516
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700517/*
518 * Initialize memory for HCD and xHC (one-time init).
519 *
520 * Program the PAGESIZE register, initialize the device context array, create
521 * device contexts (?), set up a command ring segment (or two?), create event
522 * ring (one for now).
523 */
524int xhci_init(struct usb_hcd *hcd)
525{
526 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
527 int retval = 0;
528
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300529 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700530 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700531 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300532 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
533 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700534 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
535 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300536 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
537 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700538 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700539 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300540 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700541
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500542 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700543 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500544 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
545 compliance_mode_recovery_timer_init(xhci);
546 }
547
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700548 return retval;
549}
550
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700551/*-------------------------------------------------------------------------*/
552
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700553
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800554static int xhci_run_finished(struct xhci_hcd *xhci)
555{
556 if (xhci_start(xhci)) {
557 xhci_halt(xhci);
558 return -ENODEV;
559 }
560 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800561 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800562
563 if (xhci->quirks & XHCI_NEC_HOST)
564 xhci_ring_cmd_db(xhci);
565
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300566 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
567 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800568 return 0;
569}
570
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700571/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700572 * Start the HC after it was halted.
573 *
574 * This function is called by the USB core when the HC driver is added.
575 * Its opposite is xhci_stop().
576 *
577 * xhci_init() must be called once before this function can be called.
578 * Reset the HC, enable device slot contexts, program DCBAAP, and
579 * set command ring pointer and event ring pointer.
580 *
581 * Setup MSI-X vectors and enable interrupts.
582 */
583int xhci_run(struct usb_hcd *hcd)
584{
585 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700586 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700587 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700588 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700589
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590 /* Start the xHCI host controller running only after the USB 2.0 roothub
591 * is setup.
592 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700593
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700594 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800595 if (!usb_hcd_is_primary_hcd(hcd))
596 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700597
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300598 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700600 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700601 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700602 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700603
Sarah Sharp66e49d82009-07-27 12:03:46 -0700604 xhci_dbg(xhci, "Command ring memory map follows:\n");
605 xhci_debug_ring(xhci, xhci->cmd_ring);
606 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
607 xhci_dbg_cmd_ptrs(xhci);
608
609 xhci_dbg(xhci, "ERST memory map follows:\n");
610 xhci_dbg_erst(xhci, &xhci->erst);
611 xhci_dbg(xhci, "Event ring:\n");
612 xhci_debug_ring(xhci, xhci->event_ring);
613 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800614 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700615 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
617 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700618
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300619 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
620 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200621 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700622 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 temp |= (u32) 160;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200624 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700625
626 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200627 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700628 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300629 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
630 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200631 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700632
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200633 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300634 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
635 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700636 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200637 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800638 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700639
Sarah Sharp02386342010-05-24 13:25:28 -0700640 if (xhci->quirks & XHCI_NEC_HOST)
641 xhci_queue_vendor_command(xhci, 0, 0, 0,
642 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700643
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300644 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
645 "Finished xhci_run for USB2 roothub");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700646 return 0;
647}
648
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800649static void xhci_only_stop_hcd(struct usb_hcd *hcd)
650{
651 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
652
653 spin_lock_irq(&xhci->lock);
654 xhci_halt(xhci);
655
656 /* The shared_hcd is going to be deallocated shortly (the USB core only
657 * calls this function when allocation fails in usb_add_hcd(), or
658 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
659 */
660 xhci->shared_hcd = NULL;
661 spin_unlock_irq(&xhci->lock);
662}
663
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700664/*
665 * Stop xHCI driver.
666 *
667 * This function is called by the USB core when the HC driver is removed.
668 * Its opposite is xhci_run().
669 *
670 * Disable device contexts, disable IRQs, and quiesce the HC.
671 * Reset the HC, finish any completed transactions, and cleanup memory.
672 */
673void xhci_stop(struct usb_hcd *hcd)
674{
675 u32 temp;
676 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
677
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800678 if (!usb_hcd_is_primary_hcd(hcd)) {
679 xhci_only_stop_hcd(xhci->shared_hcd);
680 return;
681 }
682
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700683 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800684 /* Make sure the xHC is halted for a USB3 roothub
685 * (xhci_stop() could be called as part of failed init).
686 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700687 xhci_halt(xhci);
688 xhci_reset(xhci);
689 spin_unlock_irq(&xhci->lock);
690
Zhang Rui40a9fb12010-12-17 13:17:04 -0800691 xhci_cleanup_msix(xhci);
692
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500693 /* Deleting Compliance Mode Recovery Timer */
694 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400695 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500696 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300697 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
698 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400699 __func__);
700 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500701
Andiry Xuc41136b2011-03-22 17:08:14 +0800702 if (xhci->quirks & XHCI_AMD_PLL_FIX)
703 usb_amd_dev_put();
704
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300705 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
706 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200707 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200708 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200709 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200710 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800711 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700712
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300713 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700714 xhci_mem_cleanup(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300715 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
716 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200717 readl(&xhci->op_regs->status));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700718}
719
720/*
721 * Shutdown HC (not bus-specific)
722 *
723 * This is called when the machine is rebooting or halting. We assume that the
724 * machine will be powered off, and the HC's internal state will be reset.
725 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800726 *
727 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700728 */
729void xhci_shutdown(struct usb_hcd *hcd)
730{
731 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
732
Dan Carpenter052c7f92012-08-13 19:57:03 +0300733 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharpe95829f2012-07-23 18:59:30 +0300734 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
735
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700736 spin_lock_irq(&xhci->lock);
737 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200738 /* Workaround for spurious wakeups at shutdown with HSW */
739 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
740 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700741 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700742
Zhang Rui40a9fb12010-12-17 13:17:04 -0800743 xhci_cleanup_msix(xhci);
744
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300745 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
746 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200747 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200748
749 /* Yet another workaround for spurious wakeups at shutdown with HSW */
750 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
751 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700752}
753
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700754#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700755static void xhci_save_registers(struct xhci_hcd *xhci)
756{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200757 xhci->s3.command = readl(&xhci->op_regs->command);
758 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800759 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200760 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
761 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800762 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
763 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200764 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
765 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700766}
767
768static void xhci_restore_registers(struct xhci_hcd *xhci)
769{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200770 writel(xhci->s3.command, &xhci->op_regs->command);
771 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800772 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200773 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
774 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800775 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
776 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200777 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
778 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700779}
780
Sarah Sharp89821322010-11-12 11:59:31 -0800781static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
782{
783 u64 val_64;
784
785 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800786 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800787 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
788 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
789 xhci->cmd_ring->dequeue) &
790 (u64) ~CMD_RING_RSVD_BITS) |
791 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300792 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
793 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800794 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800795 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800796}
797
798/*
799 * The whole command ring must be cleared to zero when we suspend the host.
800 *
801 * The host doesn't save the command ring pointer in the suspend well, so we
802 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
803 * aligned, because of the reserved bits in the command ring dequeue pointer
804 * register. Therefore, we can't just set the dequeue pointer back in the
805 * middle of the ring (TRBs are 16-byte aligned).
806 */
807static void xhci_clear_command_ring(struct xhci_hcd *xhci)
808{
809 struct xhci_ring *ring;
810 struct xhci_segment *seg;
811
812 ring = xhci->cmd_ring;
813 seg = ring->deq_seg;
814 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800815 memset(seg->trbs, 0,
816 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
817 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
818 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800819 seg = seg->next;
820 } while (seg != ring->deq_seg);
821
822 /* Reset the software enqueue and dequeue pointers */
823 ring->deq_seg = ring->first_seg;
824 ring->dequeue = ring->first_seg->trbs;
825 ring->enq_seg = ring->deq_seg;
826 ring->enqueue = ring->dequeue;
827
Andiry Xub008df62012-03-05 17:49:34 +0800828 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800829 /*
830 * Ring is now zeroed, so the HW should look for change of ownership
831 * when the cycle bit is set to 1.
832 */
833 ring->cycle_state = 1;
834
835 /*
836 * Reset the hardware dequeue pointer.
837 * Yes, this will need to be re-written after resume, but we're paranoid
838 * and want to make sure the hardware doesn't access bogus memory
839 * because, say, the BIOS or an SMI started the host without changing
840 * the command ring pointers.
841 */
842 xhci_set_cmd_ring_deq(xhci);
843}
844
Andiry Xu5535b1d2010-10-14 07:23:06 -0700845/*
846 * Stop HC (not bus-specific)
847 *
848 * This is called when the machine transition into S3/S4 mode.
849 *
850 */
851int xhci_suspend(struct xhci_hcd *xhci)
852{
853 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200854 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700855 struct usb_hcd *hcd = xhci_to_hcd(xhci);
856 u32 command;
857
Felipe Balbi77b84762012-10-19 10:55:16 +0300858 if (hcd->state != HC_STATE_SUSPENDED ||
859 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
860 return -EINVAL;
861
Sarah Sharpc52804a2012-11-27 12:30:23 -0800862 /* Don't poll the roothubs on bus suspend. */
863 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
864 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
865 del_timer_sync(&hcd->rh_timer);
866
Andiry Xu5535b1d2010-10-14 07:23:06 -0700867 spin_lock_irq(&xhci->lock);
868 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800869 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700870 /* step 1: stop endpoint */
871 /* skipped assuming that port suspend has done */
872
873 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200874 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700875 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200876 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +0200877
878 /* Some chips from Fresco Logic need an extraordinary delay */
879 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
880
Sarah Sharp2611bd182012-10-25 13:27:51 -0700881 if (xhci_handshake(xhci, &xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +0200882 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700883 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
884 spin_unlock_irq(&xhci->lock);
885 return -ETIMEDOUT;
886 }
Sarah Sharp89821322010-11-12 11:59:31 -0800887 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700888
889 /* step 3: save registers */
890 xhci_save_registers(xhci);
891
892 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200893 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700894 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200895 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -0700896 if (xhci_handshake(xhci, &xhci->op_regs->status,
897 STS_SAVE, 0, 10 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +0800898 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700899 spin_unlock_irq(&xhci->lock);
900 return -ETIMEDOUT;
901 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700902 spin_unlock_irq(&xhci->lock);
903
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500904 /*
905 * Deleting Compliance Mode Recovery Timer because the xHCI Host
906 * is about to be suspended.
907 */
908 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
909 (!(xhci_all_ports_seen_u0(xhci)))) {
910 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300911 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
912 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400913 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500914 }
915
Andiry Xu00292272010-12-27 17:39:02 +0800916 /* step 5: remove core well power */
917 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700918 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800919
Andiry Xu5535b1d2010-10-14 07:23:06 -0700920 return rc;
921}
922
923/*
924 * start xHC (not bus-specific)
925 *
926 * This is called when the machine transition from S3/S4 mode.
927 *
928 */
929int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
930{
931 u32 command, temp = 0;
932 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800933 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -0400934 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -0500935 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700936
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800937 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300938 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800939 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800940 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
941 time_before(jiffies,
942 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700943 msleep(100);
944
Alan Sternf69e31202011-11-03 11:37:10 -0400945 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
946 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
947
Andiry Xu5535b1d2010-10-14 07:23:06 -0700948 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200949 if (xhci->quirks & XHCI_RESET_ON_RESUME)
950 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700951
952 if (!hibernated) {
953 /* step 1: restore register */
954 xhci_restore_registers(xhci);
955 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800956 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700957 /* step 3: restore state and start state*/
958 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200959 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700960 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200961 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -0700962 if (xhci_handshake(xhci, &xhci->op_regs->status,
Andiry Xu622eb782012-06-13 10:51:57 +0800963 STS_RESTORE, 0, 10 * 1000)) {
964 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700965 spin_unlock_irq(&xhci->lock);
966 return -ETIMEDOUT;
967 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200968 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700969 }
970
971 /* If restore operation fails, re-initialize the HC during resume */
972 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -0500973
974 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
975 !(xhci_all_ports_seen_u0(xhci))) {
976 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300977 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
978 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -0500979 }
980
Sarah Sharpfedd3832011-04-12 17:43:19 -0700981 /* Let the USB core know _both_ roothubs lost power. */
982 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
983 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700984
985 xhci_dbg(xhci, "Stop HCD\n");
986 xhci_halt(xhci);
987 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700988 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +0800989 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700990
Andiry Xu5535b1d2010-10-14 07:23:06 -0700991 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200992 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200993 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200994 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200995 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800996 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700997
998 xhci_dbg(xhci, "cleaning up memory\n");
999 xhci_mem_cleanup(xhci);
1000 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001001 readl(&xhci->op_regs->status));
Andiry Xu5535b1d2010-10-14 07:23:06 -07001002
Sarah Sharp65b22f92010-12-17 12:35:05 -08001003 /* USB core calls the PCI reinit and start functions twice:
1004 * first with the primary HCD, and then with the secondary HCD.
1005 * If we don't do the same, the host will never be started.
1006 */
1007 if (!usb_hcd_is_primary_hcd(hcd))
1008 secondary_hcd = hcd;
1009 else
1010 secondary_hcd = xhci->shared_hcd;
1011
1012 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1013 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001014 if (retval)
1015 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001016 comp_timer_running = true;
1017
Sarah Sharp65b22f92010-12-17 12:35:05 -08001018 xhci_dbg(xhci, "Start the primary HCD\n");
1019 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001020 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001021 xhci_dbg(xhci, "Start the secondary HCD\n");
1022 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001023 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001024 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001025 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001026 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001027 }
1028
Andiry Xu5535b1d2010-10-14 07:23:06 -07001029 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001030 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001031 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001032 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -07001033 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d2010-10-14 07:23:06 -07001034 0, 250 * 1000);
1035
1036 /* step 5: walk topology and initialize portsc,
1037 * portpmsc and portli
1038 */
1039 /* this is done in bus_resume */
1040
1041 /* step 6: restart each of the previously
1042 * Running endpoints by ringing their doorbells
1043 */
1044
Andiry Xu5535b1d2010-10-14 07:23:06 -07001045 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001046
1047 done:
1048 if (retval == 0) {
1049 usb_hcd_resume_root_hub(hcd);
1050 usb_hcd_resume_root_hub(xhci->shared_hcd);
1051 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001052
1053 /*
1054 * If system is subject to the Quirk, Compliance Mode Timer needs to
1055 * be re-initialized Always after a system resume. Ports are subject
1056 * to suffer the Compliance Mode issue again. It doesn't matter if
1057 * ports have entered previously to U0 before system's suspension.
1058 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001059 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001060 compliance_mode_recovery_timer_init(xhci);
1061
Sarah Sharpc52804a2012-11-27 12:30:23 -08001062 /* Re-enable port polling. */
1063 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1064 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1065 usb_hcd_poll_rh_status(hcd);
1066
Alan Sternf69e31202011-11-03 11:37:10 -04001067 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001068}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001069#endif /* CONFIG_PM */
1070
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001071/*-------------------------------------------------------------------------*/
1072
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001073/**
1074 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1075 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1076 * value to right shift 1 for the bitmask.
1077 *
1078 * Index = (epnum * 2) + direction - 1,
1079 * where direction = 0 for OUT, 1 for IN.
1080 * For control endpoints, the IN index is used (OUT index is unused), so
1081 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1082 */
1083unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1084{
1085 unsigned int index;
1086 if (usb_endpoint_xfer_control(desc))
1087 index = (unsigned int) (usb_endpoint_num(desc)*2);
1088 else
1089 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1090 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1091 return index;
1092}
1093
Julius Werner01c5f442013-04-15 15:55:04 -07001094/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1095 * address from the XHCI endpoint index.
1096 */
1097unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1098{
1099 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1100 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1101 return direction | number;
1102}
1103
Sarah Sharpf94e01862009-04-27 19:58:38 -07001104/* Find the flag for this endpoint (for use in the control context). Use the
1105 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1106 * bit 1, etc.
1107 */
1108unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1109{
1110 return 1 << (xhci_get_endpoint_index(desc) + 1);
1111}
1112
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001113/* Find the flag for this endpoint (for use in the control context). Use the
1114 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1115 * bit 1, etc.
1116 */
1117unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1118{
1119 return 1 << (ep_index + 1);
1120}
1121
Sarah Sharpf94e01862009-04-27 19:58:38 -07001122/* Compute the last valid endpoint context index. Basically, this is the
1123 * endpoint index plus one. For slot contexts with more than valid endpoint,
1124 * we find the most significant bit set in the added contexts flags.
1125 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1126 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1127 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001128unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001129{
1130 return fls(added_ctxs) - 1;
1131}
1132
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001133/* Returns 1 if the arguments are OK;
1134 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1135 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001136static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001137 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1138 const char *func) {
1139 struct xhci_hcd *xhci;
1140 struct xhci_virt_device *virt_dev;
1141
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001142 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001143 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001144 return -EINVAL;
1145 }
1146 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001147 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001148 return 0;
1149 }
Andiry Xu64927732010-10-14 07:22:45 -07001150
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001151 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001152 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001153 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001154 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1155 func);
Andiry Xu64927732010-10-14 07:22:45 -07001156 return -EINVAL;
1157 }
1158
1159 virt_dev = xhci->devs[udev->slot_id];
1160 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001161 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001162 "virt_dev does not match\n", func);
1163 return -EINVAL;
1164 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001165 }
Andiry Xu64927732010-10-14 07:22:45 -07001166
Sarah Sharp203a8662013-07-24 10:27:13 -07001167 if (xhci->xhc_state & XHCI_STATE_HALTED)
1168 return -ENODEV;
1169
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001170 return 1;
1171}
1172
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001173static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001174 struct usb_device *udev, struct xhci_command *command,
1175 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001176
1177/*
1178 * Full speed devices may have a max packet size greater than 8 bytes, but the
1179 * USB core doesn't know that until it reads the first 8 bytes of the
1180 * descriptor. If the usb_device's max packet size changes after that point,
1181 * we need to issue an evaluate context command and wait on it.
1182 */
1183static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1184 unsigned int ep_index, struct urb *urb)
1185{
1186 struct xhci_container_ctx *in_ctx;
1187 struct xhci_container_ctx *out_ctx;
1188 struct xhci_input_control_ctx *ctrl_ctx;
1189 struct xhci_ep_ctx *ep_ctx;
1190 int max_packet_size;
1191 int hw_max_packet_size;
1192 int ret = 0;
1193
1194 out_ctx = xhci->devs[slot_id]->out_ctx;
1195 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001196 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001197 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001198 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001199 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1200 "Max Packet Size for ep 0 changed.");
1201 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1202 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001203 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001204 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1205 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001206 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001207 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1208 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001209
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001210 /* Set up the input context flags for the command */
1211 /* FIXME: This won't work if a non-default control endpoint
1212 * changes max packet sizes.
1213 */
Sarah Sharp92f8e762013-04-23 17:11:14 -07001214 in_ctx = xhci->devs[slot_id]->in_ctx;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001215 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001216 if (!ctrl_ctx) {
1217 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1218 __func__);
1219 return -ENOMEM;
1220 }
1221 /* Set up the modified control endpoint 0 */
1222 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1223 xhci->devs[slot_id]->out_ctx, ep_index);
1224
1225 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1226 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1227 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1228
Matt Evans28ccd292011-03-29 13:40:46 +11001229 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001230 ctrl_ctx->drop_flags = 0;
1231
1232 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1233 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1234 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1235 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1236
Sarah Sharp913a8a32009-09-04 10:53:13 -07001237 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1238 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001239
1240 /* Clean up the input context for later use by bandwidth
1241 * functions.
1242 */
Matt Evans28ccd292011-03-29 13:40:46 +11001243 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001244 }
1245 return ret;
1246}
1247
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001248/*
1249 * non-error returns are a promise to giveback() the urb later
1250 * we drop ownership so next owner (or urb unlink) can get it
1251 */
1252int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1253{
1254 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001255 struct xhci_td *buffer;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001256 unsigned long flags;
1257 int ret = 0;
1258 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001259 struct urb_priv *urb_priv;
1260 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001261
Andiry Xu64927732010-10-14 07:22:45 -07001262 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1263 true, true, __func__) <= 0)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001264 return -EINVAL;
1265
1266 slot_id = urb->dev->slot_id;
1267 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001268
Alan Stern541c7d42010-06-22 16:39:10 -04001269 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001270 if (!in_interrupt())
1271 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1272 ret = -ESHUTDOWN;
1273 goto exit;
1274 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001275
1276 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1277 size = urb->number_of_packets;
1278 else
1279 size = 1;
1280
1281 urb_priv = kzalloc(sizeof(struct urb_priv) +
1282 size * sizeof(struct xhci_td *), mem_flags);
1283 if (!urb_priv)
1284 return -ENOMEM;
1285
Andiry Xu2ffdea22011-09-02 11:05:57 -07001286 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1287 if (!buffer) {
1288 kfree(urb_priv);
1289 return -ENOMEM;
1290 }
1291
Andiry Xu8e51adc2010-07-22 15:23:31 -07001292 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001293 urb_priv->td[i] = buffer;
1294 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001295 }
1296
1297 urb_priv->length = size;
1298 urb_priv->td_cnt = 0;
1299 urb->hcpriv = urb_priv;
1300
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001301 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1302 /* Check to see if the max packet size for the default control
1303 * endpoint changed during FS device enumeration
1304 */
1305 if (urb->dev->speed == USB_SPEED_FULL) {
1306 ret = xhci_check_maxpacket(xhci, slot_id,
1307 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001308 if (ret < 0) {
1309 xhci_urb_free_priv(xhci, urb_priv);
1310 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001311 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001312 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001313 }
1314
Sarah Sharpb11069f2009-07-27 12:03:23 -07001315 /* We have a spinlock and interrupts disabled, so we must pass
1316 * atomic context to this function, which may allocate memory.
1317 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001318 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001319 if (xhci->xhc_state & XHCI_STATE_DYING)
1320 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001321 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001322 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001323 if (ret)
1324 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001325 spin_unlock_irqrestore(&xhci->lock, flags);
1326 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1327 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001328 if (xhci->xhc_state & XHCI_STATE_DYING)
1329 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001330 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1331 EP_GETTING_STREAMS) {
1332 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1333 "is transitioning to using streams.\n");
1334 ret = -EINVAL;
1335 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1336 EP_GETTING_NO_STREAMS) {
1337 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1338 "is transitioning to "
1339 "not having streams.\n");
1340 ret = -EINVAL;
1341 } else {
1342 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1343 slot_id, ep_index);
1344 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001345 if (ret)
1346 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001347 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001348 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1349 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001350 if (xhci->xhc_state & XHCI_STATE_DYING)
1351 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001352 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1353 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001354 if (ret)
1355 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001356 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001357 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001358 spin_lock_irqsave(&xhci->lock, flags);
1359 if (xhci->xhc_state & XHCI_STATE_DYING)
1360 goto dying;
1361 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1362 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001363 if (ret)
1364 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001365 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001366 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001367exit:
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001368 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001369dying:
1370 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1371 "non-responsive xHCI host.\n",
1372 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001373 ret = -ESHUTDOWN;
1374free_priv:
1375 xhci_urb_free_priv(xhci, urb_priv);
1376 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001377 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001378 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001379}
1380
Sarah Sharp021bff92010-07-29 22:12:20 -07001381/* Get the right ring for the given URB.
1382 * If the endpoint supports streams, boundary check the URB's stream ID.
1383 * If the endpoint doesn't support streams, return the singular endpoint ring.
1384 */
1385static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1386 struct urb *urb)
1387{
1388 unsigned int slot_id;
1389 unsigned int ep_index;
1390 unsigned int stream_id;
1391 struct xhci_virt_ep *ep;
1392
1393 slot_id = urb->dev->slot_id;
1394 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1395 stream_id = urb->stream_id;
1396 ep = &xhci->devs[slot_id]->eps[ep_index];
1397 /* Common case: no streams */
1398 if (!(ep->ep_state & EP_HAS_STREAMS))
1399 return ep->ring;
1400
1401 if (stream_id == 0) {
1402 xhci_warn(xhci,
1403 "WARN: Slot ID %u, ep index %u has streams, "
1404 "but URB has no stream ID.\n",
1405 slot_id, ep_index);
1406 return NULL;
1407 }
1408
1409 if (stream_id < ep->stream_info->num_streams)
1410 return ep->stream_info->stream_rings[stream_id];
1411
1412 xhci_warn(xhci,
1413 "WARN: Slot ID %u, ep index %u has "
1414 "stream IDs 1 to %u allocated, "
1415 "but stream ID %u is requested.\n",
1416 slot_id, ep_index,
1417 ep->stream_info->num_streams - 1,
1418 stream_id);
1419 return NULL;
1420}
1421
Sarah Sharpae636742009-04-29 19:02:31 -07001422/*
1423 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1424 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1425 * should pick up where it left off in the TD, unless a Set Transfer Ring
1426 * Dequeue Pointer is issued.
1427 *
1428 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1429 * the ring. Since the ring is a contiguous structure, they can't be physically
1430 * removed. Instead, there are two options:
1431 *
1432 * 1) If the HC is in the middle of processing the URB to be canceled, we
1433 * simply move the ring's dequeue pointer past those TRBs using the Set
1434 * Transfer Ring Dequeue Pointer command. This will be the common case,
1435 * when drivers timeout on the last submitted URB and attempt to cancel.
1436 *
1437 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1438 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1439 * HC will need to invalidate the any TRBs it has cached after the stop
1440 * endpoint command, as noted in the xHCI 0.95 errata.
1441 *
1442 * 3) The TD may have completed by the time the Stop Endpoint Command
1443 * completes, so software needs to handle that case too.
1444 *
1445 * This function should protect against the TD enqueueing code ringing the
1446 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1447 * It also needs to account for multiple cancellations on happening at the same
1448 * time for the same endpoint.
1449 *
1450 * Note that this function can be called in any context, or so says
1451 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001452 */
1453int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1454{
Sarah Sharpae636742009-04-29 19:02:31 -07001455 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001456 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001457 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001458 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001459 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001460 struct xhci_td *td;
1461 unsigned int ep_index;
1462 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001463 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001464
1465 xhci = hcd_to_xhci(hcd);
1466 spin_lock_irqsave(&xhci->lock, flags);
1467 /* Make sure the URB hasn't completed or been unlinked already */
1468 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1469 if (ret || !urb->hcpriv)
1470 goto done;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001471 temp = readl(&xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001472 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001473 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1474 "HW died, freeing TD.");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001475 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001476 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1477 td = urb_priv->td[i];
1478 if (!list_empty(&td->td_list))
1479 list_del_init(&td->td_list);
1480 if (!list_empty(&td->cancelled_td_list))
1481 list_del_init(&td->cancelled_td_list);
1482 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001483
1484 usb_hcd_unlink_urb_from_ep(hcd, urb);
1485 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001486 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001487 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001488 return ret;
1489 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001490 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1491 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001492 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1493 "Ep 0x%x: URB %p to be canceled on "
1494 "non-responsive xHCI host.",
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001495 urb->ep->desc.bEndpointAddress, urb);
1496 /* Let the stop endpoint command watchdog timer (which set this
1497 * state) finish cleaning up the endpoint TD lists. We must
1498 * have caught it in the middle of dropping a lock and giving
1499 * back an URB.
1500 */
1501 goto done;
1502 }
Sarah Sharpae636742009-04-29 19:02:31 -07001503
Sarah Sharpae636742009-04-29 19:02:31 -07001504 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001505 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001506 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1507 if (!ep_ring) {
1508 ret = -EINVAL;
1509 goto done;
1510 }
1511
Andiry Xu8e51adc2010-07-22 15:23:31 -07001512 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001513 i = urb_priv->td_cnt;
1514 if (i < urb_priv->length)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001515 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1516 "Cancel URB %p, dev %s, ep 0x%x, "
1517 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001518 urb, urb->dev->devpath,
1519 urb->ep->desc.bEndpointAddress,
1520 (unsigned long long) xhci_trb_virt_to_dma(
1521 urb_priv->td[i]->start_seg,
1522 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001523
Sarah Sharp79688ac2011-12-19 16:56:04 -08001524 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001525 td = urb_priv->td[i];
1526 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1527 }
1528
Sarah Sharpae636742009-04-29 19:02:31 -07001529 /* Queue a stop endpoint command, but only if this is
1530 * the first cancellation to be handled.
1531 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001532 if (!(ep->ep_state & EP_HALT_PENDING)) {
1533 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001534 ep->stop_cmds_pending++;
1535 ep->stop_cmd_timer.expires = jiffies +
1536 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1537 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001538 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001539 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001540 }
1541done:
1542 spin_unlock_irqrestore(&xhci->lock, flags);
1543 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001544}
1545
Sarah Sharpf94e01862009-04-27 19:58:38 -07001546/* Drop an endpoint from a new bandwidth configuration for this device.
1547 * Only one call to this function is allowed per endpoint before
1548 * check_bandwidth() or reset_bandwidth() must be called.
1549 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1550 * add the endpoint to the schedule with possibly new parameters denoted by a
1551 * different endpoint descriptor in usb_host_endpoint.
1552 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1553 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001554 *
1555 * The USB core will not allow URBs to be queued to an endpoint that is being
1556 * disabled, so there's no need for mutual exclusion to protect
1557 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001558 */
1559int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1560 struct usb_host_endpoint *ep)
1561{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001562 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001563 struct xhci_container_ctx *in_ctx, *out_ctx;
1564 struct xhci_input_control_ctx *ctrl_ctx;
1565 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001566 unsigned int last_ctx;
1567 unsigned int ep_index;
1568 struct xhci_ep_ctx *ep_ctx;
1569 u32 drop_flag;
1570 u32 new_add_flags, new_drop_flags, new_slot_info;
1571 int ret;
1572
Andiry Xu64927732010-10-14 07:22:45 -07001573 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001574 if (ret <= 0)
1575 return ret;
1576 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001577 if (xhci->xhc_state & XHCI_STATE_DYING)
1578 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001579
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001580 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1582 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1583 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1584 __func__, drop_flag);
1585 return 0;
1586 }
1587
Sarah Sharpf94e01862009-04-27 19:58:38 -07001588 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001589 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1590 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001591 if (!ctrl_ctx) {
1592 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1593 __func__);
1594 return 0;
1595 }
1596
Sarah Sharpf94e01862009-04-27 19:58:38 -07001597 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001598 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599 /* If the HC already knows the endpoint is disabled,
1600 * or the HCD has noted it is disabled, ignore this request
1601 */
Matt Evansf5960b62011-06-01 10:22:55 +10001602 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1603 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001604 le32_to_cpu(ctrl_ctx->drop_flags) &
1605 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001606 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1607 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001608 return 0;
1609 }
1610
Matt Evans28ccd292011-03-29 13:40:46 +11001611 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1612 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001613
Matt Evans28ccd292011-03-29 13:40:46 +11001614 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1615 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001616
Matt Evans28ccd292011-03-29 13:40:46 +11001617 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001618 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001619 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001620 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1621 LAST_CTX(last_ctx)) {
1622 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1623 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001624 }
Matt Evans28ccd292011-03-29 13:40:46 +11001625 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001626
1627 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1628
Sarah Sharpf94e01862009-04-27 19:58:38 -07001629 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1630 (unsigned int) ep->desc.bEndpointAddress,
1631 udev->slot_id,
1632 (unsigned int) new_drop_flags,
1633 (unsigned int) new_add_flags,
1634 (unsigned int) new_slot_info);
1635 return 0;
1636}
1637
1638/* Add an endpoint to a new possible bandwidth configuration for this device.
1639 * Only one call to this function is allowed per endpoint before
1640 * check_bandwidth() or reset_bandwidth() must be called.
1641 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1642 * add the endpoint to the schedule with possibly new parameters denoted by a
1643 * different endpoint descriptor in usb_host_endpoint.
1644 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1645 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001646 *
1647 * The USB core will not allow URBs to be queued to an endpoint until the
1648 * configuration or alt setting is installed in the device, so there's no need
1649 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001650 */
1651int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1652 struct usb_host_endpoint *ep)
1653{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001654 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001655 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001656 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001657 struct xhci_slot_ctx *slot_ctx;
1658 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001659 u32 added_ctxs;
1660 unsigned int last_ctx;
1661 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001662 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001663 int ret = 0;
1664
Andiry Xu64927732010-10-14 07:22:45 -07001665 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001666 if (ret <= 0) {
1667 /* So we won't queue a reset ep command for a root hub */
1668 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001669 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001670 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001671 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001672 if (xhci->xhc_state & XHCI_STATE_DYING)
1673 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001674
1675 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1676 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1677 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1678 /* FIXME when we have to issue an evaluate endpoint command to
1679 * deal with ep0 max packet size changing once we get the
1680 * descriptors
1681 */
1682 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1683 __func__, added_ctxs);
1684 return 0;
1685 }
1686
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001687 virt_dev = xhci->devs[udev->slot_id];
1688 in_ctx = virt_dev->in_ctx;
1689 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001690 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001691 if (!ctrl_ctx) {
1692 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1693 __func__);
1694 return 0;
1695 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001696
Sarah Sharp92f8e762013-04-23 17:11:14 -07001697 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001698 /* If this endpoint is already in use, and the upper layers are trying
1699 * to add it again without dropping it, reject the addition.
1700 */
1701 if (virt_dev->eps[ep_index].ring &&
1702 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1703 xhci_get_endpoint_flag(&ep->desc))) {
1704 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1705 "without dropping it.\n",
1706 (unsigned int) ep->desc.bEndpointAddress);
1707 return -EINVAL;
1708 }
1709
Sarah Sharpf94e01862009-04-27 19:58:38 -07001710 /* If the HCD has already noted the endpoint is enabled,
1711 * ignore this request.
1712 */
Matt Evans28ccd292011-03-29 13:40:46 +11001713 if (le32_to_cpu(ctrl_ctx->add_flags) &
1714 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001715 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1716 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001717 return 0;
1718 }
1719
Sarah Sharpf88ba782009-05-14 11:44:22 -07001720 /*
1721 * Configuration and alternate setting changes must be done in
1722 * process context, not interrupt context (or so documenation
1723 * for usb_set_interface() and usb_set_configuration() claim).
1724 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001725 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001726 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1727 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001728 return -ENOMEM;
1729 }
1730
Matt Evans28ccd292011-03-29 13:40:46 +11001731 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1732 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001733
1734 /* If xhci_endpoint_disable() was called for this endpoint, but the
1735 * xHC hasn't been notified yet through the check_bandwidth() call,
1736 * this re-adds a new state for the endpoint from the new endpoint
1737 * descriptors. We must drop and re-add this endpoint, so we leave the
1738 * drop flags alone.
1739 */
Matt Evans28ccd292011-03-29 13:40:46 +11001740 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001741
John Yound115b042009-07-27 12:05:15 -07001742 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001743 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001744 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1745 LAST_CTX(last_ctx)) {
1746 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1747 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001748 }
Matt Evans28ccd292011-03-29 13:40:46 +11001749 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001750
Sarah Sharpa1587d92009-07-27 12:03:15 -07001751 /* Store the usb_device pointer for later use */
1752 ep->hcpriv = udev;
1753
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1755 (unsigned int) ep->desc.bEndpointAddress,
1756 udev->slot_id,
1757 (unsigned int) new_drop_flags,
1758 (unsigned int) new_add_flags,
1759 (unsigned int) new_slot_info);
1760 return 0;
1761}
1762
John Yound115b042009-07-27 12:05:15 -07001763static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001764{
John Yound115b042009-07-27 12:05:15 -07001765 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001766 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001767 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001768 int i;
1769
Sarah Sharp92f8e762013-04-23 17:11:14 -07001770 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1771 if (!ctrl_ctx) {
1772 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1773 __func__);
1774 return;
1775 }
1776
Sarah Sharpf94e01862009-04-27 19:58:38 -07001777 /* When a device's add flag and drop flag are zero, any subsequent
1778 * configure endpoint command will leave that endpoint's state
1779 * untouched. Make sure we don't leave any old state in the input
1780 * endpoint contexts.
1781 */
John Yound115b042009-07-27 12:05:15 -07001782 ctrl_ctx->drop_flags = 0;
1783 ctrl_ctx->add_flags = 0;
1784 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001785 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001786 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001787 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001788 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001789 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001790 ep_ctx->ep_info = 0;
1791 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001792 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001793 ep_ctx->tx_info = 0;
1794 }
1795}
1796
Sarah Sharpf2217e82009-08-07 14:04:43 -07001797static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001798 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001799{
1800 int ret;
1801
Sarah Sharp913a8a32009-09-04 10:53:13 -07001802 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001803 case COMP_ENOMEM:
1804 dev_warn(&udev->dev, "Not enough host controller resources "
1805 "for new device state.\n");
1806 ret = -ENOMEM;
1807 /* FIXME: can we allocate more resources for the HC? */
1808 break;
1809 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001810 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001811 dev_warn(&udev->dev, "Not enough bandwidth "
1812 "for new device state.\n");
1813 ret = -ENOSPC;
1814 /* FIXME: can we go back to the old state? */
1815 break;
1816 case COMP_TRB_ERR:
1817 /* the HCD set up something wrong */
1818 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1819 "add flag = 1, "
1820 "and endpoint is not disabled.\n");
1821 ret = -EINVAL;
1822 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001823 case COMP_DEV_ERR:
1824 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1825 "configure command.\n");
1826 ret = -ENODEV;
1827 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001828 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001829 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1830 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001831 ret = 0;
1832 break;
1833 default:
1834 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001835 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001836 ret = -EINVAL;
1837 break;
1838 }
1839 return ret;
1840}
1841
1842static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001843 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001844{
1845 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001846 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001847
Sarah Sharp913a8a32009-09-04 10:53:13 -07001848 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001849 case COMP_EINVAL:
1850 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1851 "context command.\n");
1852 ret = -EINVAL;
1853 break;
1854 case COMP_EBADSLT:
1855 dev_warn(&udev->dev, "WARN: slot not enabled for"
1856 "evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07001857 ret = -EINVAL;
1858 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001859 case COMP_CTX_STATE:
1860 dev_warn(&udev->dev, "WARN: invalid context state for "
1861 "evaluate context command.\n");
1862 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1863 ret = -EINVAL;
1864 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001865 case COMP_DEV_ERR:
1866 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1867 "context command.\n");
1868 ret = -ENODEV;
1869 break;
Alex He1bb73a82011-05-05 18:14:12 +08001870 case COMP_MEL_ERR:
1871 /* Max Exit Latency too large error */
1872 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1873 ret = -EINVAL;
1874 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001875 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001876 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1877 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001878 ret = 0;
1879 break;
1880 default:
1881 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001882 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001883 ret = -EINVAL;
1884 break;
1885 }
1886 return ret;
1887}
1888
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001889static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001890 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001891{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001892 u32 valid_add_flags;
1893 u32 valid_drop_flags;
1894
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001895 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1896 * (bit 1). The default control endpoint is added during the Address
1897 * Device command and is never removed until the slot is disabled.
1898 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03001899 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1900 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001901
1902 /* Use hweight32 to count the number of ones in the add flags, or
1903 * number of endpoints added. Don't count endpoints that are changed
1904 * (both added and dropped).
1905 */
1906 return hweight32(valid_add_flags) -
1907 hweight32(valid_add_flags & valid_drop_flags);
1908}
1909
1910static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001911 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001912{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001913 u32 valid_add_flags;
1914 u32 valid_drop_flags;
1915
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03001916 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1917 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001918
1919 return hweight32(valid_drop_flags) -
1920 hweight32(valid_add_flags & valid_drop_flags);
1921}
1922
1923/*
1924 * We need to reserve the new number of endpoints before the configure endpoint
1925 * command completes. We can't subtract the dropped endpoints from the number
1926 * of active endpoints until the command completes because we can oversubscribe
1927 * the host in this case:
1928 *
1929 * - the first configure endpoint command drops more endpoints than it adds
1930 * - a second configure endpoint command that adds more endpoints is queued
1931 * - the first configure endpoint command fails, so the config is unchanged
1932 * - the second command may succeed, even though there isn't enough resources
1933 *
1934 * Must be called with xhci->lock held.
1935 */
1936static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001937 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001938{
1939 u32 added_eps;
1940
Sarah Sharp92f8e762013-04-23 17:11:14 -07001941 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001942 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001943 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1944 "Not enough ep ctxs: "
1945 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001946 xhci->num_active_eps, added_eps,
1947 xhci->limit_active_eps);
1948 return -ENOMEM;
1949 }
1950 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001951 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1952 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001953 xhci->num_active_eps);
1954 return 0;
1955}
1956
1957/*
1958 * The configure endpoint was failed by the xHC for some other reason, so we
1959 * need to revert the resources that failed configuration would have used.
1960 *
1961 * Must be called with xhci->lock held.
1962 */
1963static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001964 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001965{
1966 u32 num_failed_eps;
1967
Sarah Sharp92f8e762013-04-23 17:11:14 -07001968 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001969 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001970 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1971 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001972 num_failed_eps,
1973 xhci->num_active_eps);
1974}
1975
1976/*
1977 * Now that the command has completed, clean up the active endpoint count by
1978 * subtracting out the endpoints that were dropped (but not changed).
1979 *
1980 * Must be called with xhci->lock held.
1981 */
1982static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001983 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001984{
1985 u32 num_dropped_eps;
1986
Sarah Sharp92f8e762013-04-23 17:11:14 -07001987 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001988 xhci->num_active_eps -= num_dropped_eps;
1989 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001990 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1991 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001992 num_dropped_eps,
1993 xhci->num_active_eps);
1994}
1995
Felipe Balbied384bd2012-08-07 14:10:03 +03001996static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001997{
1998 switch (udev->speed) {
1999 case USB_SPEED_LOW:
2000 case USB_SPEED_FULL:
2001 return FS_BLOCK;
2002 case USB_SPEED_HIGH:
2003 return HS_BLOCK;
2004 case USB_SPEED_SUPER:
2005 return SS_BLOCK;
2006 case USB_SPEED_UNKNOWN:
2007 case USB_SPEED_WIRELESS:
2008 default:
2009 /* Should never happen */
2010 return 1;
2011 }
2012}
2013
Felipe Balbied384bd2012-08-07 14:10:03 +03002014static unsigned int
2015xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002016{
2017 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2018 return LS_OVERHEAD;
2019 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2020 return FS_OVERHEAD;
2021 return HS_OVERHEAD;
2022}
2023
2024/* If we are changing a LS/FS device under a HS hub,
2025 * make sure (if we are activating a new TT) that the HS bus has enough
2026 * bandwidth for this new TT.
2027 */
2028static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2029 struct xhci_virt_device *virt_dev,
2030 int old_active_eps)
2031{
2032 struct xhci_interval_bw_table *bw_table;
2033 struct xhci_tt_bw_info *tt_info;
2034
2035 /* Find the bandwidth table for the root port this TT is attached to. */
2036 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2037 tt_info = virt_dev->tt_info;
2038 /* If this TT already had active endpoints, the bandwidth for this TT
2039 * has already been added. Removing all periodic endpoints (and thus
2040 * making the TT enactive) will only decrease the bandwidth used.
2041 */
2042 if (old_active_eps)
2043 return 0;
2044 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2045 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2046 return -ENOMEM;
2047 return 0;
2048 }
2049 /* Not sure why we would have no new active endpoints...
2050 *
2051 * Maybe because of an Evaluate Context change for a hub update or a
2052 * control endpoint 0 max packet size change?
2053 * FIXME: skip the bandwidth calculation in that case.
2054 */
2055 return 0;
2056}
2057
Sarah Sharp2b698992011-09-13 16:41:13 -07002058static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2059 struct xhci_virt_device *virt_dev)
2060{
2061 unsigned int bw_reserved;
2062
2063 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2064 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2065 return -ENOMEM;
2066
2067 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2068 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2069 return -ENOMEM;
2070
2071 return 0;
2072}
2073
Sarah Sharpc29eea62011-09-02 11:05:52 -07002074/*
2075 * This algorithm is a very conservative estimate of the worst-case scheduling
2076 * scenario for any one interval. The hardware dynamically schedules the
2077 * packets, so we can't tell which microframe could be the limiting factor in
2078 * the bandwidth scheduling. This only takes into account periodic endpoints.
2079 *
2080 * Obviously, we can't solve an NP complete problem to find the minimum worst
2081 * case scenario. Instead, we come up with an estimate that is no less than
2082 * the worst case bandwidth used for any one microframe, but may be an
2083 * over-estimate.
2084 *
2085 * We walk the requirements for each endpoint by interval, starting with the
2086 * smallest interval, and place packets in the schedule where there is only one
2087 * possible way to schedule packets for that interval. In order to simplify
2088 * this algorithm, we record the largest max packet size for each interval, and
2089 * assume all packets will be that size.
2090 *
2091 * For interval 0, we obviously must schedule all packets for each interval.
2092 * The bandwidth for interval 0 is just the amount of data to be transmitted
2093 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2094 * the number of packets).
2095 *
2096 * For interval 1, we have two possible microframes to schedule those packets
2097 * in. For this algorithm, if we can schedule the same number of packets for
2098 * each possible scheduling opportunity (each microframe), we will do so. The
2099 * remaining number of packets will be saved to be transmitted in the gaps in
2100 * the next interval's scheduling sequence.
2101 *
2102 * As we move those remaining packets to be scheduled with interval 2 packets,
2103 * we have to double the number of remaining packets to transmit. This is
2104 * because the intervals are actually powers of 2, and we would be transmitting
2105 * the previous interval's packets twice in this interval. We also have to be
2106 * sure that when we look at the largest max packet size for this interval, we
2107 * also look at the largest max packet size for the remaining packets and take
2108 * the greater of the two.
2109 *
2110 * The algorithm continues to evenly distribute packets in each scheduling
2111 * opportunity, and push the remaining packets out, until we get to the last
2112 * interval. Then those packets and their associated overhead are just added
2113 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002114 */
2115static int xhci_check_bw_table(struct xhci_hcd *xhci,
2116 struct xhci_virt_device *virt_dev,
2117 int old_active_eps)
2118{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002119 unsigned int bw_reserved;
2120 unsigned int max_bandwidth;
2121 unsigned int bw_used;
2122 unsigned int block_size;
2123 struct xhci_interval_bw_table *bw_table;
2124 unsigned int packet_size = 0;
2125 unsigned int overhead = 0;
2126 unsigned int packets_transmitted = 0;
2127 unsigned int packets_remaining = 0;
2128 unsigned int i;
2129
Sarah Sharp2b698992011-09-13 16:41:13 -07002130 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2131 return xhci_check_ss_bw(xhci, virt_dev);
2132
Sarah Sharpc29eea62011-09-02 11:05:52 -07002133 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2134 max_bandwidth = HS_BW_LIMIT;
2135 /* Convert percent of bus BW reserved to blocks reserved */
2136 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2137 } else {
2138 max_bandwidth = FS_BW_LIMIT;
2139 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2140 }
2141
2142 bw_table = virt_dev->bw_table;
2143 /* We need to translate the max packet size and max ESIT payloads into
2144 * the units the hardware uses.
2145 */
2146 block_size = xhci_get_block_size(virt_dev->udev);
2147
2148 /* If we are manipulating a LS/FS device under a HS hub, double check
2149 * that the HS bus has enough bandwidth if we are activing a new TT.
2150 */
2151 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002152 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2153 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002154 virt_dev->real_port);
2155 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2156 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2157 "newly activated TT.\n");
2158 return -ENOMEM;
2159 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002160 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2161 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002162 virt_dev->tt_info->slot_id,
2163 virt_dev->tt_info->ttport);
2164 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002165 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2166 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002167 virt_dev->real_port);
2168 }
2169
2170 /* Add in how much bandwidth will be used for interval zero, or the
2171 * rounded max ESIT payload + number of packets * largest overhead.
2172 */
2173 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2174 bw_table->interval_bw[0].num_packets *
2175 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2176
2177 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2178 unsigned int bw_added;
2179 unsigned int largest_mps;
2180 unsigned int interval_overhead;
2181
2182 /*
2183 * How many packets could we transmit in this interval?
2184 * If packets didn't fit in the previous interval, we will need
2185 * to transmit that many packets twice within this interval.
2186 */
2187 packets_remaining = 2 * packets_remaining +
2188 bw_table->interval_bw[i].num_packets;
2189
2190 /* Find the largest max packet size of this or the previous
2191 * interval.
2192 */
2193 if (list_empty(&bw_table->interval_bw[i].endpoints))
2194 largest_mps = 0;
2195 else {
2196 struct xhci_virt_ep *virt_ep;
2197 struct list_head *ep_entry;
2198
2199 ep_entry = bw_table->interval_bw[i].endpoints.next;
2200 virt_ep = list_entry(ep_entry,
2201 struct xhci_virt_ep, bw_endpoint_list);
2202 /* Convert to blocks, rounding up */
2203 largest_mps = DIV_ROUND_UP(
2204 virt_ep->bw_info.max_packet_size,
2205 block_size);
2206 }
2207 if (largest_mps > packet_size)
2208 packet_size = largest_mps;
2209
2210 /* Use the larger overhead of this or the previous interval. */
2211 interval_overhead = xhci_get_largest_overhead(
2212 &bw_table->interval_bw[i]);
2213 if (interval_overhead > overhead)
2214 overhead = interval_overhead;
2215
2216 /* How many packets can we evenly distribute across
2217 * (1 << (i + 1)) possible scheduling opportunities?
2218 */
2219 packets_transmitted = packets_remaining >> (i + 1);
2220
2221 /* Add in the bandwidth used for those scheduled packets */
2222 bw_added = packets_transmitted * (overhead + packet_size);
2223
2224 /* How many packets do we have remaining to transmit? */
2225 packets_remaining = packets_remaining % (1 << (i + 1));
2226
2227 /* What largest max packet size should those packets have? */
2228 /* If we've transmitted all packets, don't carry over the
2229 * largest packet size.
2230 */
2231 if (packets_remaining == 0) {
2232 packet_size = 0;
2233 overhead = 0;
2234 } else if (packets_transmitted > 0) {
2235 /* Otherwise if we do have remaining packets, and we've
2236 * scheduled some packets in this interval, take the
2237 * largest max packet size from endpoints with this
2238 * interval.
2239 */
2240 packet_size = largest_mps;
2241 overhead = interval_overhead;
2242 }
2243 /* Otherwise carry over packet_size and overhead from the last
2244 * time we had a remainder.
2245 */
2246 bw_used += bw_added;
2247 if (bw_used > max_bandwidth) {
2248 xhci_warn(xhci, "Not enough bandwidth. "
2249 "Proposed: %u, Max: %u\n",
2250 bw_used, max_bandwidth);
2251 return -ENOMEM;
2252 }
2253 }
2254 /*
2255 * Ok, we know we have some packets left over after even-handedly
2256 * scheduling interval 15. We don't know which microframes they will
2257 * fit into, so we over-schedule and say they will be scheduled every
2258 * microframe.
2259 */
2260 if (packets_remaining > 0)
2261 bw_used += overhead + packet_size;
2262
2263 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2264 unsigned int port_index = virt_dev->real_port - 1;
2265
2266 /* OK, we're manipulating a HS device attached to a
2267 * root port bandwidth domain. Include the number of active TTs
2268 * in the bandwidth used.
2269 */
2270 bw_used += TT_HS_OVERHEAD *
2271 xhci->rh_bw[port_index].num_active_tts;
2272 }
2273
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002274 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2275 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2276 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002277 bw_used, max_bandwidth, bw_reserved,
2278 (max_bandwidth - bw_used - bw_reserved) * 100 /
2279 max_bandwidth);
2280
2281 bw_used += bw_reserved;
2282 if (bw_used > max_bandwidth) {
2283 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2284 bw_used, max_bandwidth);
2285 return -ENOMEM;
2286 }
2287
2288 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002289 return 0;
2290}
2291
2292static bool xhci_is_async_ep(unsigned int ep_type)
2293{
2294 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2295 ep_type != ISOC_IN_EP &&
2296 ep_type != INT_IN_EP);
2297}
2298
Sarah Sharp2b698992011-09-13 16:41:13 -07002299static bool xhci_is_sync_in_ep(unsigned int ep_type)
2300{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002301 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002302}
2303
2304static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2305{
2306 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2307
2308 if (ep_bw->ep_interval == 0)
2309 return SS_OVERHEAD_BURST +
2310 (ep_bw->mult * ep_bw->num_packets *
2311 (SS_OVERHEAD + mps));
2312 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2313 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2314 1 << ep_bw->ep_interval);
2315
2316}
2317
Sarah Sharp2e279802011-09-02 11:05:50 -07002318void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2319 struct xhci_bw_info *ep_bw,
2320 struct xhci_interval_bw_table *bw_table,
2321 struct usb_device *udev,
2322 struct xhci_virt_ep *virt_ep,
2323 struct xhci_tt_bw_info *tt_info)
2324{
2325 struct xhci_interval_bw *interval_bw;
2326 int normalized_interval;
2327
Sarah Sharp2b698992011-09-13 16:41:13 -07002328 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002329 return;
2330
Sarah Sharp2b698992011-09-13 16:41:13 -07002331 if (udev->speed == USB_SPEED_SUPER) {
2332 if (xhci_is_sync_in_ep(ep_bw->type))
2333 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2334 xhci_get_ss_bw_consumed(ep_bw);
2335 else
2336 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2337 xhci_get_ss_bw_consumed(ep_bw);
2338 return;
2339 }
2340
2341 /* SuperSpeed endpoints never get added to intervals in the table, so
2342 * this check is only valid for HS/FS/LS devices.
2343 */
2344 if (list_empty(&virt_ep->bw_endpoint_list))
2345 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002346 /* For LS/FS devices, we need to translate the interval expressed in
2347 * microframes to frames.
2348 */
2349 if (udev->speed == USB_SPEED_HIGH)
2350 normalized_interval = ep_bw->ep_interval;
2351 else
2352 normalized_interval = ep_bw->ep_interval - 3;
2353
2354 if (normalized_interval == 0)
2355 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2356 interval_bw = &bw_table->interval_bw[normalized_interval];
2357 interval_bw->num_packets -= ep_bw->num_packets;
2358 switch (udev->speed) {
2359 case USB_SPEED_LOW:
2360 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2361 break;
2362 case USB_SPEED_FULL:
2363 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2364 break;
2365 case USB_SPEED_HIGH:
2366 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2367 break;
2368 case USB_SPEED_SUPER:
2369 case USB_SPEED_UNKNOWN:
2370 case USB_SPEED_WIRELESS:
2371 /* Should never happen because only LS/FS/HS endpoints will get
2372 * added to the endpoint list.
2373 */
2374 return;
2375 }
2376 if (tt_info)
2377 tt_info->active_eps -= 1;
2378 list_del_init(&virt_ep->bw_endpoint_list);
2379}
2380
2381static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2382 struct xhci_bw_info *ep_bw,
2383 struct xhci_interval_bw_table *bw_table,
2384 struct usb_device *udev,
2385 struct xhci_virt_ep *virt_ep,
2386 struct xhci_tt_bw_info *tt_info)
2387{
2388 struct xhci_interval_bw *interval_bw;
2389 struct xhci_virt_ep *smaller_ep;
2390 int normalized_interval;
2391
2392 if (xhci_is_async_ep(ep_bw->type))
2393 return;
2394
Sarah Sharp2b698992011-09-13 16:41:13 -07002395 if (udev->speed == USB_SPEED_SUPER) {
2396 if (xhci_is_sync_in_ep(ep_bw->type))
2397 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2398 xhci_get_ss_bw_consumed(ep_bw);
2399 else
2400 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2401 xhci_get_ss_bw_consumed(ep_bw);
2402 return;
2403 }
2404
Sarah Sharp2e279802011-09-02 11:05:50 -07002405 /* For LS/FS devices, we need to translate the interval expressed in
2406 * microframes to frames.
2407 */
2408 if (udev->speed == USB_SPEED_HIGH)
2409 normalized_interval = ep_bw->ep_interval;
2410 else
2411 normalized_interval = ep_bw->ep_interval - 3;
2412
2413 if (normalized_interval == 0)
2414 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2415 interval_bw = &bw_table->interval_bw[normalized_interval];
2416 interval_bw->num_packets += ep_bw->num_packets;
2417 switch (udev->speed) {
2418 case USB_SPEED_LOW:
2419 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2420 break;
2421 case USB_SPEED_FULL:
2422 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2423 break;
2424 case USB_SPEED_HIGH:
2425 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2426 break;
2427 case USB_SPEED_SUPER:
2428 case USB_SPEED_UNKNOWN:
2429 case USB_SPEED_WIRELESS:
2430 /* Should never happen because only LS/FS/HS endpoints will get
2431 * added to the endpoint list.
2432 */
2433 return;
2434 }
2435
2436 if (tt_info)
2437 tt_info->active_eps += 1;
2438 /* Insert the endpoint into the list, largest max packet size first. */
2439 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2440 bw_endpoint_list) {
2441 if (ep_bw->max_packet_size >=
2442 smaller_ep->bw_info.max_packet_size) {
2443 /* Add the new ep before the smaller endpoint */
2444 list_add_tail(&virt_ep->bw_endpoint_list,
2445 &smaller_ep->bw_endpoint_list);
2446 return;
2447 }
2448 }
2449 /* Add the new endpoint at the end of the list. */
2450 list_add_tail(&virt_ep->bw_endpoint_list,
2451 &interval_bw->endpoints);
2452}
2453
2454void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2455 struct xhci_virt_device *virt_dev,
2456 int old_active_eps)
2457{
2458 struct xhci_root_port_bw_info *rh_bw_info;
2459 if (!virt_dev->tt_info)
2460 return;
2461
2462 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2463 if (old_active_eps == 0 &&
2464 virt_dev->tt_info->active_eps != 0) {
2465 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002466 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002467 } else if (old_active_eps != 0 &&
2468 virt_dev->tt_info->active_eps == 0) {
2469 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002470 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002471 }
2472}
2473
2474static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2475 struct xhci_virt_device *virt_dev,
2476 struct xhci_container_ctx *in_ctx)
2477{
2478 struct xhci_bw_info ep_bw_info[31];
2479 int i;
2480 struct xhci_input_control_ctx *ctrl_ctx;
2481 int old_active_eps = 0;
2482
Sarah Sharp2e279802011-09-02 11:05:50 -07002483 if (virt_dev->tt_info)
2484 old_active_eps = virt_dev->tt_info->active_eps;
2485
2486 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002487 if (!ctrl_ctx) {
2488 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2489 __func__);
2490 return -ENOMEM;
2491 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002492
2493 for (i = 0; i < 31; i++) {
2494 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2495 continue;
2496
2497 /* Make a copy of the BW info in case we need to revert this */
2498 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2499 sizeof(ep_bw_info[i]));
2500 /* Drop the endpoint from the interval table if the endpoint is
2501 * being dropped or changed.
2502 */
2503 if (EP_IS_DROPPED(ctrl_ctx, i))
2504 xhci_drop_ep_from_interval_table(xhci,
2505 &virt_dev->eps[i].bw_info,
2506 virt_dev->bw_table,
2507 virt_dev->udev,
2508 &virt_dev->eps[i],
2509 virt_dev->tt_info);
2510 }
2511 /* Overwrite the information stored in the endpoints' bw_info */
2512 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2513 for (i = 0; i < 31; i++) {
2514 /* Add any changed or added endpoints to the interval table */
2515 if (EP_IS_ADDED(ctrl_ctx, i))
2516 xhci_add_ep_to_interval_table(xhci,
2517 &virt_dev->eps[i].bw_info,
2518 virt_dev->bw_table,
2519 virt_dev->udev,
2520 &virt_dev->eps[i],
2521 virt_dev->tt_info);
2522 }
2523
2524 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2525 /* Ok, this fits in the bandwidth we have.
2526 * Update the number of active TTs.
2527 */
2528 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2529 return 0;
2530 }
2531
2532 /* We don't have enough bandwidth for this, revert the stored info. */
2533 for (i = 0; i < 31; i++) {
2534 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2535 continue;
2536
2537 /* Drop the new copies of any added or changed endpoints from
2538 * the interval table.
2539 */
2540 if (EP_IS_ADDED(ctrl_ctx, i)) {
2541 xhci_drop_ep_from_interval_table(xhci,
2542 &virt_dev->eps[i].bw_info,
2543 virt_dev->bw_table,
2544 virt_dev->udev,
2545 &virt_dev->eps[i],
2546 virt_dev->tt_info);
2547 }
2548 /* Revert the endpoint back to its old information */
2549 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2550 sizeof(ep_bw_info[i]));
2551 /* Add any changed or dropped endpoints back into the table */
2552 if (EP_IS_DROPPED(ctrl_ctx, i))
2553 xhci_add_ep_to_interval_table(xhci,
2554 &virt_dev->eps[i].bw_info,
2555 virt_dev->bw_table,
2556 virt_dev->udev,
2557 &virt_dev->eps[i],
2558 virt_dev->tt_info);
2559 }
2560 return -ENOMEM;
2561}
2562
2563
Sarah Sharpf2217e82009-08-07 14:04:43 -07002564/* Issue a configure endpoint command or evaluate context command
2565 * and wait for it to finish.
2566 */
2567static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002568 struct usb_device *udev,
2569 struct xhci_command *command,
2570 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002571{
2572 int ret;
2573 int timeleft;
2574 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002575 struct xhci_container_ctx *in_ctx;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002576 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002577 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002578 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002579 struct xhci_virt_device *virt_dev;
Elric Fu6e4468b2012-06-27 16:31:52 +08002580 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002581
2582 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002583 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002584
Sarah Sharp750645f2011-09-02 11:05:43 -07002585 if (command)
2586 in_ctx = command->in_ctx;
2587 else
2588 in_ctx = virt_dev->in_ctx;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002589 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2590 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002591 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002592 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2593 __func__);
2594 return -ENOMEM;
2595 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002596
2597 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002598 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002599 spin_unlock_irqrestore(&xhci->lock, flags);
2600 xhci_warn(xhci, "Not enough host resources, "
2601 "active endpoint contexts = %u\n",
2602 xhci->num_active_eps);
2603 return -ENOMEM;
2604 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002605 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2606 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2607 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002608 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002609 spin_unlock_irqrestore(&xhci->lock, flags);
2610 xhci_warn(xhci, "Not enough bandwidth\n");
2611 return -ENOMEM;
2612 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002613
2614 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002615 cmd_completion = command->completion;
2616 cmd_status = &command->status;
Mathias Nymanec7e43e2013-08-30 18:25:49 +03002617 command->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002618 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2619 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002620 cmd_completion = &virt_dev->cmd_completion;
2621 cmd_status = &virt_dev->cmd_status;
2622 }
Andiry Xu1d680642010-03-12 17:10:04 +08002623 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002624
Mathias Nymanec7e43e2013-08-30 18:25:49 +03002625 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002626 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002627 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2628 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002629 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002630 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002631 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002632 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002633 if (command)
2634 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002635 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002636 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002637 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002638 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2639 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002640 return -ENOMEM;
2641 }
2642 xhci_ring_cmd_db(xhci);
2643 spin_unlock_irqrestore(&xhci->lock, flags);
2644
2645 /* Wait for the configure endpoint command to complete */
2646 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002647 cmd_completion,
Elric Fu6e4468b2012-06-27 16:31:52 +08002648 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002649 if (timeleft <= 0) {
2650 xhci_warn(xhci, "%s while waiting for %s command\n",
2651 timeleft == 0 ? "Timeout" : "Signal",
2652 ctx_change == 0 ?
2653 "configure endpoint" :
2654 "evaluate context");
Elric Fu6e4468b2012-06-27 16:31:52 +08002655 /* cancel the configure endpoint command */
2656 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2657 if (ret < 0)
2658 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002659 return -ETIME;
2660 }
2661
2662 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002663 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2664 else
2665 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2666
2667 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2668 spin_lock_irqsave(&xhci->lock, flags);
2669 /* If the command failed, remove the reserved resources.
2670 * Otherwise, clean up the estimate to include dropped eps.
2671 */
2672 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002673 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002674 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002675 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002676 spin_unlock_irqrestore(&xhci->lock, flags);
2677 }
2678 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002679}
2680
Hans de Goededf613832013-10-04 00:29:45 +02002681static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2682 struct xhci_virt_device *vdev, int i)
2683{
2684 struct xhci_virt_ep *ep = &vdev->eps[i];
2685
2686 if (ep->ep_state & EP_HAS_STREAMS) {
2687 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2688 xhci_get_endpoint_address(i));
2689 xhci_free_stream_info(xhci, ep->stream_info);
2690 ep->stream_info = NULL;
2691 ep->ep_state &= ~EP_HAS_STREAMS;
2692 }
2693}
2694
Sarah Sharpf88ba782009-05-14 11:44:22 -07002695/* Called after one or more calls to xhci_add_endpoint() or
2696 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2697 * to call xhci_reset_bandwidth().
2698 *
2699 * Since we are in the middle of changing either configuration or
2700 * installing a new alt setting, the USB core won't allow URBs to be
2701 * enqueued for any endpoint on the old config or interface. Nothing
2702 * else should be touching the xhci->devs[slot_id] structure, so we
2703 * don't need to take the xhci->lock for manipulating that.
2704 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002705int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2706{
2707 int i;
2708 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002709 struct xhci_hcd *xhci;
2710 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002711 struct xhci_input_control_ctx *ctrl_ctx;
2712 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002713
Andiry Xu64927732010-10-14 07:22:45 -07002714 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002715 if (ret <= 0)
2716 return ret;
2717 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002718 if (xhci->xhc_state & XHCI_STATE_DYING)
2719 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002720
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002721 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002722 virt_dev = xhci->devs[udev->slot_id];
2723
2724 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002725 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002726 if (!ctrl_ctx) {
2727 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2728 __func__);
2729 return -ENOMEM;
2730 }
Matt Evans28ccd292011-03-29 13:40:46 +11002731 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2732 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2733 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002734
2735 /* Don't issue the command if there's no endpoints to update. */
2736 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2737 ctrl_ctx->drop_flags == 0)
2738 return 0;
2739
Sarah Sharpf94e01862009-04-27 19:58:38 -07002740 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002741 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2742 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002743 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002744
Sarah Sharp913a8a32009-09-04 10:53:13 -07002745 ret = xhci_configure_endpoint(xhci, udev, NULL,
2746 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002747 if (ret) {
2748 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002749 return ret;
2750 }
2751
2752 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002753 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002754 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002755
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002756 /* Free any rings that were dropped, but not changed. */
2757 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002758 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002759 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002760 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002761 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2762 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002763 }
John Yound115b042009-07-27 12:05:15 -07002764 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002765 /*
2766 * Install any rings for completely new endpoints or changed endpoints,
2767 * and free or cache any old rings from changed endpoints.
2768 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002769 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002770 if (!virt_dev->eps[i].new_ring)
2771 continue;
2772 /* Only cache or free the old ring if it exists.
2773 * It may not if this is the first add of an endpoint.
2774 */
2775 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002776 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002777 }
Hans de Goededf613832013-10-04 00:29:45 +02002778 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002779 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2780 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002781 }
2782
Sarah Sharpf94e01862009-04-27 19:58:38 -07002783 return ret;
2784}
2785
2786void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2787{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002788 struct xhci_hcd *xhci;
2789 struct xhci_virt_device *virt_dev;
2790 int i, ret;
2791
Andiry Xu64927732010-10-14 07:22:45 -07002792 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002793 if (ret <= 0)
2794 return;
2795 xhci = hcd_to_xhci(hcd);
2796
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002797 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002798 virt_dev = xhci->devs[udev->slot_id];
2799 /* Free any rings allocated for added endpoints */
2800 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002801 if (virt_dev->eps[i].new_ring) {
2802 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2803 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002804 }
2805 }
John Yound115b042009-07-27 12:05:15 -07002806 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002807}
2808
Sarah Sharp5270b952009-09-04 10:53:11 -07002809static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002810 struct xhci_container_ctx *in_ctx,
2811 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002812 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002813 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002814{
Matt Evans28ccd292011-03-29 13:40:46 +11002815 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2816 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002817 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002818 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002819
Sarah Sharp913a8a32009-09-04 10:53:13 -07002820 xhci_dbg(xhci, "Input Context:\n");
2821 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002822}
2823
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002824static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002825 unsigned int slot_id, unsigned int ep_index,
2826 struct xhci_dequeue_state *deq_state)
2827{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002828 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002829 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 struct xhci_ep_ctx *ep_ctx;
2831 u32 added_ctxs;
2832 dma_addr_t addr;
2833
Sarah Sharp92f8e762013-04-23 17:11:14 -07002834 in_ctx = xhci->devs[slot_id]->in_ctx;
2835 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2836 if (!ctrl_ctx) {
2837 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2838 __func__);
2839 return;
2840 }
2841
Sarah Sharp913a8a32009-09-04 10:53:13 -07002842 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2843 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002844 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2845 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2846 deq_state->new_deq_ptr);
2847 if (addr == 0) {
2848 xhci_warn(xhci, "WARN Cannot submit config ep after "
2849 "reset ep command\n");
2850 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2851 deq_state->new_deq_seg,
2852 deq_state->new_deq_ptr);
2853 return;
2854 }
Matt Evans28ccd292011-03-29 13:40:46 +11002855 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002856
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002857 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002858 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002859 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2860 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002861}
2862
Sarah Sharp82d10092009-08-07 14:04:52 -07002863void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002864 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002865{
2866 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002867 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002868
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002869 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2870 "Cleaning up stalled endpoint ring");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002871 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002872 /* We need to move the HW's dequeue pointer past this TD,
2873 * or it will attempt to resend it on the next doorbell ring.
2874 */
2875 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002876 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002877 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002878
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002879 /* HW with the reset endpoint quirk will use the saved dequeue state to
2880 * issue a configure endpoint command later.
2881 */
2882 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002883 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2884 "Queueing new dequeue state");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002885 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002886 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002887 } else {
2888 /* Better hope no one uses the input context between now and the
2889 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002890 * XXX: No idea how this hardware will react when stream rings
2891 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002892 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002893 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2894 "Setting up input context for "
2895 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002896 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2897 ep_index, &deq_state);
2898 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002899}
2900
Sarah Sharpa1587d92009-07-27 12:03:15 -07002901/* Deal with stalled endpoints. The core should have sent the control message
2902 * to clear the halt condition. However, we need to make the xHCI hardware
2903 * reset its sequence number, since a device will expect a sequence number of
2904 * zero after the halt condition is cleared.
2905 * Context: in_interrupt
2906 */
2907void xhci_endpoint_reset(struct usb_hcd *hcd,
2908 struct usb_host_endpoint *ep)
2909{
2910 struct xhci_hcd *xhci;
2911 struct usb_device *udev;
2912 unsigned int ep_index;
2913 unsigned long flags;
2914 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002915 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002916
2917 xhci = hcd_to_xhci(hcd);
2918 udev = (struct usb_device *) ep->hcpriv;
2919 /* Called with a root hub endpoint (or an endpoint that wasn't added
2920 * with xhci_add_endpoint()
2921 */
2922 if (!ep->hcpriv)
2923 return;
2924 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002925 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2926 if (!virt_ep->stopped_td) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002927 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2928 "Endpoint 0x%x not halted, refusing to reset.",
2929 ep->desc.bEndpointAddress);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002930 return;
2931 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002932 if (usb_endpoint_xfer_control(&ep->desc)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002933 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2934 "Control endpoint stall already handled.");
Sarah Sharp82d10092009-08-07 14:04:52 -07002935 return;
2936 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002937
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002938 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2939 "Queueing reset endpoint command");
Sarah Sharpa1587d92009-07-27 12:03:15 -07002940 spin_lock_irqsave(&xhci->lock, flags);
2941 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002942 /*
2943 * Can't change the ring dequeue pointer until it's transitioned to the
2944 * stopped state, which is only upon a successful reset endpoint
2945 * command. Better hope that last command worked!
2946 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002947 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002948 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2949 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002950 xhci_ring_cmd_db(xhci);
2951 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002952 virt_ep->stopped_td = NULL;
2953 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002954 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002955 spin_unlock_irqrestore(&xhci->lock, flags);
2956
2957 if (ret)
2958 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2959}
2960
Sarah Sharp8df75f42010-04-02 15:34:16 -07002961static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2962 struct usb_device *udev, struct usb_host_endpoint *ep,
2963 unsigned int slot_id)
2964{
2965 int ret;
2966 unsigned int ep_index;
2967 unsigned int ep_state;
2968
2969 if (!ep)
2970 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002971 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002972 if (ret <= 0)
2973 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002974 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002975 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2976 " descriptor for ep 0x%x does not support streams\n",
2977 ep->desc.bEndpointAddress);
2978 return -EINVAL;
2979 }
2980
2981 ep_index = xhci_get_endpoint_index(&ep->desc);
2982 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2983 if (ep_state & EP_HAS_STREAMS ||
2984 ep_state & EP_GETTING_STREAMS) {
2985 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2986 "already has streams set up.\n",
2987 ep->desc.bEndpointAddress);
2988 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2989 "dynamic stream context array reallocation.\n");
2990 return -EINVAL;
2991 }
2992 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2993 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2994 "endpoint 0x%x; URBs are pending.\n",
2995 ep->desc.bEndpointAddress);
2996 return -EINVAL;
2997 }
2998 return 0;
2999}
3000
3001static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3002 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3003{
3004 unsigned int max_streams;
3005
3006 /* The stream context array size must be a power of two */
3007 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3008 /*
3009 * Find out how many primary stream array entries the host controller
3010 * supports. Later we may use secondary stream arrays (similar to 2nd
3011 * level page entries), but that's an optional feature for xHCI host
3012 * controllers. xHCs must support at least 4 stream IDs.
3013 */
3014 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3015 if (*num_stream_ctxs > max_streams) {
3016 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3017 max_streams);
3018 *num_stream_ctxs = max_streams;
3019 *num_streams = max_streams;
3020 }
3021}
3022
3023/* Returns an error code if one of the endpoint already has streams.
3024 * This does not change any data structures, it only checks and gathers
3025 * information.
3026 */
3027static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3028 struct usb_device *udev,
3029 struct usb_host_endpoint **eps, unsigned int num_eps,
3030 unsigned int *num_streams, u32 *changed_ep_bitmask)
3031{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003032 unsigned int max_streams;
3033 unsigned int endpoint_flag;
3034 int i;
3035 int ret;
3036
3037 for (i = 0; i < num_eps; i++) {
3038 ret = xhci_check_streams_endpoint(xhci, udev,
3039 eps[i], udev->slot_id);
3040 if (ret < 0)
3041 return ret;
3042
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003043 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003044 if (max_streams < (*num_streams - 1)) {
3045 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3046 eps[i]->desc.bEndpointAddress,
3047 max_streams);
3048 *num_streams = max_streams+1;
3049 }
3050
3051 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3052 if (*changed_ep_bitmask & endpoint_flag)
3053 return -EINVAL;
3054 *changed_ep_bitmask |= endpoint_flag;
3055 }
3056 return 0;
3057}
3058
3059static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3060 struct usb_device *udev,
3061 struct usb_host_endpoint **eps, unsigned int num_eps)
3062{
3063 u32 changed_ep_bitmask = 0;
3064 unsigned int slot_id;
3065 unsigned int ep_index;
3066 unsigned int ep_state;
3067 int i;
3068
3069 slot_id = udev->slot_id;
3070 if (!xhci->devs[slot_id])
3071 return 0;
3072
3073 for (i = 0; i < num_eps; i++) {
3074 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3075 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3076 /* Are streams already being freed for the endpoint? */
3077 if (ep_state & EP_GETTING_NO_STREAMS) {
3078 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003079 "endpoint 0x%x, "
3080 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003081 eps[i]->desc.bEndpointAddress);
3082 return 0;
3083 }
3084 /* Are there actually any streams to free? */
3085 if (!(ep_state & EP_HAS_STREAMS) &&
3086 !(ep_state & EP_GETTING_STREAMS)) {
3087 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003088 "endpoint 0x%x, "
3089 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003090 eps[i]->desc.bEndpointAddress);
3091 xhci_warn(xhci, "WARN xhci_free_streams() called "
3092 "with non-streams endpoint\n");
3093 return 0;
3094 }
3095 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3096 }
3097 return changed_ep_bitmask;
3098}
3099
3100/*
3101 * The USB device drivers use this function (though the HCD interface in USB
3102 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3103 * coordinate mass storage command queueing across multiple endpoints (basically
3104 * a stream ID == a task ID).
3105 *
3106 * Setting up streams involves allocating the same size stream context array
3107 * for each endpoint and issuing a configure endpoint command for all endpoints.
3108 *
3109 * Don't allow the call to succeed if one endpoint only supports one stream
3110 * (which means it doesn't support streams at all).
3111 *
3112 * Drivers may get less stream IDs than they asked for, if the host controller
3113 * hardware or endpoints claim they can't support the number of requested
3114 * stream IDs.
3115 */
3116int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3117 struct usb_host_endpoint **eps, unsigned int num_eps,
3118 unsigned int num_streams, gfp_t mem_flags)
3119{
3120 int i, ret;
3121 struct xhci_hcd *xhci;
3122 struct xhci_virt_device *vdev;
3123 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003124 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003125 unsigned int ep_index;
3126 unsigned int num_stream_ctxs;
3127 unsigned long flags;
3128 u32 changed_ep_bitmask = 0;
3129
3130 if (!eps)
3131 return -EINVAL;
3132
3133 /* Add one to the number of streams requested to account for
3134 * stream 0 that is reserved for xHCI usage.
3135 */
3136 num_streams += 1;
3137 xhci = hcd_to_xhci(hcd);
3138 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3139 num_streams);
3140
3141 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3142 if (!config_cmd) {
3143 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3144 return -ENOMEM;
3145 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07003146 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3147 if (!ctrl_ctx) {
3148 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3149 __func__);
3150 xhci_free_command(xhci, config_cmd);
3151 return -ENOMEM;
3152 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003153
3154 /* Check to make sure all endpoints are not already configured for
3155 * streams. While we're at it, find the maximum number of streams that
3156 * all the endpoints will support and check for duplicate endpoints.
3157 */
3158 spin_lock_irqsave(&xhci->lock, flags);
3159 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3160 num_eps, &num_streams, &changed_ep_bitmask);
3161 if (ret < 0) {
3162 xhci_free_command(xhci, config_cmd);
3163 spin_unlock_irqrestore(&xhci->lock, flags);
3164 return ret;
3165 }
3166 if (num_streams <= 1) {
3167 xhci_warn(xhci, "WARN: endpoints can't handle "
3168 "more than one stream.\n");
3169 xhci_free_command(xhci, config_cmd);
3170 spin_unlock_irqrestore(&xhci->lock, flags);
3171 return -EINVAL;
3172 }
3173 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003174 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003175 * xhci_urb_enqueue() will reject all URBs.
3176 */
3177 for (i = 0; i < num_eps; i++) {
3178 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3179 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3180 }
3181 spin_unlock_irqrestore(&xhci->lock, flags);
3182
3183 /* Setup internal data structures and allocate HW data structures for
3184 * streams (but don't install the HW structures in the input context
3185 * until we're sure all memory allocation succeeded).
3186 */
3187 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3188 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3189 num_stream_ctxs, num_streams);
3190
3191 for (i = 0; i < num_eps; i++) {
3192 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3193 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3194 num_stream_ctxs,
3195 num_streams, mem_flags);
3196 if (!vdev->eps[ep_index].stream_info)
3197 goto cleanup;
3198 /* Set maxPstreams in endpoint context and update deq ptr to
3199 * point to stream context array. FIXME
3200 */
3201 }
3202
3203 /* Set up the input context for a configure endpoint command. */
3204 for (i = 0; i < num_eps; i++) {
3205 struct xhci_ep_ctx *ep_ctx;
3206
3207 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3208 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3209
3210 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3211 vdev->out_ctx, ep_index);
3212 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3213 vdev->eps[ep_index].stream_info);
3214 }
3215 /* Tell the HW to drop its old copy of the endpoint context info
3216 * and add the updated copy from the input context.
3217 */
3218 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003219 vdev->out_ctx, ctrl_ctx,
3220 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003221
3222 /* Issue and wait for the configure endpoint command */
3223 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3224 false, false);
3225
3226 /* xHC rejected the configure endpoint command for some reason, so we
3227 * leave the old ring intact and free our internal streams data
3228 * structure.
3229 */
3230 if (ret < 0)
3231 goto cleanup;
3232
3233 spin_lock_irqsave(&xhci->lock, flags);
3234 for (i = 0; i < num_eps; i++) {
3235 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3236 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3237 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3238 udev->slot_id, ep_index);
3239 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3240 }
3241 xhci_free_command(xhci, config_cmd);
3242 spin_unlock_irqrestore(&xhci->lock, flags);
3243
3244 /* Subtract 1 for stream 0, which drivers can't use */
3245 return num_streams - 1;
3246
3247cleanup:
3248 /* If it didn't work, free the streams! */
3249 for (i = 0; i < num_eps; i++) {
3250 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3251 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003252 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003253 /* FIXME Unset maxPstreams in endpoint context and
3254 * update deq ptr to point to normal string ring.
3255 */
3256 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3257 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3258 xhci_endpoint_zero(xhci, vdev, eps[i]);
3259 }
3260 xhci_free_command(xhci, config_cmd);
3261 return -ENOMEM;
3262}
3263
3264/* Transition the endpoint from using streams to being a "normal" endpoint
3265 * without streams.
3266 *
3267 * Modify the endpoint context state, submit a configure endpoint command,
3268 * and free all endpoint rings for streams if that completes successfully.
3269 */
3270int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3271 struct usb_host_endpoint **eps, unsigned int num_eps,
3272 gfp_t mem_flags)
3273{
3274 int i, ret;
3275 struct xhci_hcd *xhci;
3276 struct xhci_virt_device *vdev;
3277 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003278 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003279 unsigned int ep_index;
3280 unsigned long flags;
3281 u32 changed_ep_bitmask;
3282
3283 xhci = hcd_to_xhci(hcd);
3284 vdev = xhci->devs[udev->slot_id];
3285
3286 /* Set up a configure endpoint command to remove the streams rings */
3287 spin_lock_irqsave(&xhci->lock, flags);
3288 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3289 udev, eps, num_eps);
3290 if (changed_ep_bitmask == 0) {
3291 spin_unlock_irqrestore(&xhci->lock, flags);
3292 return -EINVAL;
3293 }
3294
3295 /* Use the xhci_command structure from the first endpoint. We may have
3296 * allocated too many, but the driver may call xhci_free_streams() for
3297 * each endpoint it grouped into one call to xhci_alloc_streams().
3298 */
3299 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3300 command = vdev->eps[ep_index].stream_info->free_streams_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003301 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3302 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003303 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003304 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3305 __func__);
3306 return -EINVAL;
3307 }
3308
Sarah Sharp8df75f42010-04-02 15:34:16 -07003309 for (i = 0; i < num_eps; i++) {
3310 struct xhci_ep_ctx *ep_ctx;
3311
3312 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3313 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3314 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3315 EP_GETTING_NO_STREAMS;
3316
3317 xhci_endpoint_copy(xhci, command->in_ctx,
3318 vdev->out_ctx, ep_index);
3319 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3320 &vdev->eps[ep_index]);
3321 }
3322 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003323 vdev->out_ctx, ctrl_ctx,
3324 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003325 spin_unlock_irqrestore(&xhci->lock, flags);
3326
3327 /* Issue and wait for the configure endpoint command,
3328 * which must succeed.
3329 */
3330 ret = xhci_configure_endpoint(xhci, udev, command,
3331 false, true);
3332
3333 /* xHC rejected the configure endpoint command for some reason, so we
3334 * leave the streams rings intact.
3335 */
3336 if (ret < 0)
3337 return ret;
3338
3339 spin_lock_irqsave(&xhci->lock, flags);
3340 for (i = 0; i < num_eps; i++) {
3341 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3342 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003343 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003344 /* FIXME Unset maxPstreams in endpoint context and
3345 * update deq ptr to point to normal string ring.
3346 */
3347 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3348 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3349 }
3350 spin_unlock_irqrestore(&xhci->lock, flags);
3351
3352 return 0;
3353}
3354
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003355/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003356 * Deletes endpoint resources for endpoints that were active before a Reset
3357 * Device command, or a Disable Slot command. The Reset Device command leaves
3358 * the control endpoint intact, whereas the Disable Slot command deletes it.
3359 *
3360 * Must be called with xhci->lock held.
3361 */
3362void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3363 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3364{
3365 int i;
3366 unsigned int num_dropped_eps = 0;
3367 unsigned int drop_flags = 0;
3368
3369 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3370 if (virt_dev->eps[i].ring) {
3371 drop_flags |= 1 << i;
3372 num_dropped_eps++;
3373 }
3374 }
3375 xhci->num_active_eps -= num_dropped_eps;
3376 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003377 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3378 "Dropped %u ep ctxs, flags = 0x%x, "
3379 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003380 num_dropped_eps, drop_flags,
3381 xhci->num_active_eps);
3382}
3383
3384/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003385 * This submits a Reset Device Command, which will set the device state to 0,
3386 * set the device address to 0, and disable all the endpoints except the default
3387 * control endpoint. The USB core should come back and call
3388 * xhci_address_device(), and then re-set up the configuration. If this is
3389 * called because of a usb_reset_and_verify_device(), then the old alternate
3390 * settings will be re-installed through the normal bandwidth allocation
3391 * functions.
3392 *
3393 * Wait for the Reset Device command to finish. Remove all structures
3394 * associated with the endpoints that were disabled. Clear the input device
3395 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003396 *
3397 * If the virt_dev to be reset does not exist or does not match the udev,
3398 * it means the device is lost, possibly due to the xHC restore error and
3399 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3400 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003401 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003402int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003403{
3404 int ret, i;
3405 unsigned long flags;
3406 struct xhci_hcd *xhci;
3407 unsigned int slot_id;
3408 struct xhci_virt_device *virt_dev;
3409 struct xhci_command *reset_device_cmd;
3410 int timeleft;
3411 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003412 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003413 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003414
Andiry Xuf0615c42010-10-14 07:22:48 -07003415 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003416 if (ret <= 0)
3417 return ret;
3418 xhci = hcd_to_xhci(hcd);
3419 slot_id = udev->slot_id;
3420 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003421 if (!virt_dev) {
3422 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3423 "not exist. Re-allocate the device\n", slot_id);
3424 ret = xhci_alloc_dev(hcd, udev);
3425 if (ret == 1)
3426 return 0;
3427 else
3428 return -EINVAL;
3429 }
3430
3431 if (virt_dev->udev != udev) {
3432 /* If the virt_dev and the udev does not match, this virt_dev
3433 * may belong to another udev.
3434 * Re-allocate the device.
3435 */
3436 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3437 "not match the udev. Re-allocate the device\n",
3438 slot_id);
3439 ret = xhci_alloc_dev(hcd, udev);
3440 if (ret == 1)
3441 return 0;
3442 else
3443 return -EINVAL;
3444 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003445
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003446 /* If device is not setup, there is no point in resetting it */
3447 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3448 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3449 SLOT_STATE_DISABLED)
3450 return 0;
3451
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003452 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3453 /* Allocate the command structure that holds the struct completion.
3454 * Assume we're in process context, since the normal device reset
3455 * process has to wait for the device anyway. Storage devices are
3456 * reset as part of error handling, so use GFP_NOIO instead of
3457 * GFP_KERNEL.
3458 */
3459 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3460 if (!reset_device_cmd) {
3461 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3462 return -ENOMEM;
3463 }
3464
3465 /* Attempt to submit the Reset Device command to the command ring */
3466 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanec7e43e2013-08-30 18:25:49 +03003467 reset_device_cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003468
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003469 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3470 ret = xhci_queue_reset_device(xhci, slot_id);
3471 if (ret) {
3472 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3473 list_del(&reset_device_cmd->cmd_list);
3474 spin_unlock_irqrestore(&xhci->lock, flags);
3475 goto command_cleanup;
3476 }
3477 xhci_ring_cmd_db(xhci);
3478 spin_unlock_irqrestore(&xhci->lock, flags);
3479
3480 /* Wait for the Reset Device command to finish */
3481 timeleft = wait_for_completion_interruptible_timeout(
3482 reset_device_cmd->completion,
xiao jind194c032013-10-11 08:57:03 +08003483 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003484 if (timeleft <= 0) {
3485 xhci_warn(xhci, "%s while waiting for reset device command\n",
3486 timeleft == 0 ? "Timeout" : "Signal");
3487 spin_lock_irqsave(&xhci->lock, flags);
3488 /* The timeout might have raced with the event ring handler, so
3489 * only delete from the list if the item isn't poisoned.
3490 */
3491 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3492 list_del(&reset_device_cmd->cmd_list);
3493 spin_unlock_irqrestore(&xhci->lock, flags);
3494 ret = -ETIME;
3495 goto command_cleanup;
3496 }
3497
3498 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3499 * unless we tried to reset a slot ID that wasn't enabled,
3500 * or the device wasn't in the addressed or configured state.
3501 */
3502 ret = reset_device_cmd->status;
3503 switch (ret) {
3504 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3505 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003506 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003507 slot_id,
3508 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003509 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003510 /* Don't treat this as an error. May change my mind later. */
3511 ret = 0;
3512 goto command_cleanup;
3513 case COMP_SUCCESS:
3514 xhci_dbg(xhci, "Successful reset device command.\n");
3515 break;
3516 default:
3517 if (xhci_is_vendor_info_code(xhci, ret))
3518 break;
3519 xhci_warn(xhci, "Unknown completion code %u for "
3520 "reset device command.\n", ret);
3521 ret = -EINVAL;
3522 goto command_cleanup;
3523 }
3524
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003525 /* Free up host controller endpoint resources */
3526 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3527 spin_lock_irqsave(&xhci->lock, flags);
3528 /* Don't delete the default control endpoint resources */
3529 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3530 spin_unlock_irqrestore(&xhci->lock, flags);
3531 }
3532
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003533 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3534 last_freed_endpoint = 1;
3535 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003536 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3537
3538 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003539 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3540 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003541 xhci_free_stream_info(xhci, ep->stream_info);
3542 ep->stream_info = NULL;
3543 ep->ep_state &= ~EP_HAS_STREAMS;
3544 }
3545
3546 if (ep->ring) {
3547 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3548 last_freed_endpoint = i;
3549 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003550 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3551 xhci_drop_ep_from_interval_table(xhci,
3552 &virt_dev->eps[i].bw_info,
3553 virt_dev->bw_table,
3554 udev,
3555 &virt_dev->eps[i],
3556 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003557 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003558 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003559 /* If necessary, update the number of active TTs on this root port */
3560 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3561
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003562 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3563 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3564 ret = 0;
3565
3566command_cleanup:
3567 xhci_free_command(xhci, reset_device_cmd);
3568 return ret;
3569}
3570
3571/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003572 * At this point, the struct usb_device is about to go away, the device has
3573 * disconnected, and all traffic has been stopped and the endpoints have been
3574 * disabled. Free any HC data structures associated with that device.
3575 */
3576void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3577{
3578 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003579 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003580 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003581 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003582 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003583
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003584#ifndef CONFIG_USB_DEFAULT_PERSIST
3585 /*
3586 * We called pm_runtime_get_noresume when the device was attached.
3587 * Decrement the counter here to allow controller to runtime suspend
3588 * if no devices remain.
3589 */
3590 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003591 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003592#endif
3593
Andiry Xu64927732010-10-14 07:22:45 -07003594 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003595 /* If the host is halted due to driver unload, we still need to free the
3596 * device.
3597 */
3598 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003599 return;
Andiry Xu64927732010-10-14 07:22:45 -07003600
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003601 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003602
3603 /* Stop any wayward timer functions (which may grab the lock) */
3604 for (i = 0; i < 31; ++i) {
3605 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3606 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3607 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003608
3609 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003610 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003611 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003612 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3613 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003614 xhci_free_virt_device(xhci, udev->slot_id);
3615 spin_unlock_irqrestore(&xhci->lock, flags);
3616 return;
3617 }
3618
Sarah Sharp23e3be12009-04-29 19:05:20 -07003619 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003620 spin_unlock_irqrestore(&xhci->lock, flags);
3621 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3622 return;
3623 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003624 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003625 spin_unlock_irqrestore(&xhci->lock, flags);
3626 /*
3627 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003628 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003629 */
3630}
3631
3632/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003633 * Checks if we have enough host controller resources for the default control
3634 * endpoint.
3635 *
3636 * Must be called with xhci->lock held.
3637 */
3638static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3639{
3640 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003641 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3642 "Not enough ep ctxs: "
3643 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003644 xhci->num_active_eps, xhci->limit_active_eps);
3645 return -ENOMEM;
3646 }
3647 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003648 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3649 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003650 xhci->num_active_eps);
3651 return 0;
3652}
3653
3654
3655/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003656 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3657 * timed out, or allocating memory failed. Returns 1 on success.
3658 */
3659int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3660{
3661 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3662 unsigned long flags;
3663 int timeleft;
3664 int ret;
Elric Fu6e4468b2012-06-27 16:31:52 +08003665 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003666
3667 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanec7e43e2013-08-30 18:25:49 +03003668 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp23e3be12009-04-29 19:05:20 -07003669 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003670 if (ret) {
3671 spin_unlock_irqrestore(&xhci->lock, flags);
3672 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3673 return 0;
3674 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003675 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003676 spin_unlock_irqrestore(&xhci->lock, flags);
3677
3678 /* XXX: how much time for xHC slot assignment? */
3679 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu6e4468b2012-06-27 16:31:52 +08003680 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003681 if (timeleft <= 0) {
3682 xhci_warn(xhci, "%s while waiting for a slot\n",
3683 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu6e4468b2012-06-27 16:31:52 +08003684 /* cancel the enable slot request */
3685 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003686 }
3687
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003688 if (!xhci->slot_id) {
3689 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003690 return 0;
3691 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003692
3693 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3694 spin_lock_irqsave(&xhci->lock, flags);
3695 ret = xhci_reserve_host_control_ep_resources(xhci);
3696 if (ret) {
3697 spin_unlock_irqrestore(&xhci->lock, flags);
3698 xhci_warn(xhci, "Not enough host resources, "
3699 "active endpoint contexts = %u\n",
3700 xhci->num_active_eps);
3701 goto disable_slot;
3702 }
3703 spin_unlock_irqrestore(&xhci->lock, flags);
3704 }
3705 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003706 * xhci_discover_or_reset_device(), which may be called as part of
3707 * mass storage driver error handling.
3708 */
3709 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003710 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003711 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003712 }
3713 udev->slot_id = xhci->slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003714
3715#ifndef CONFIG_USB_DEFAULT_PERSIST
3716 /*
3717 * If resetting upon resume, we can't put the controller into runtime
3718 * suspend if there is a device attached.
3719 */
3720 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003721 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003722#endif
3723
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003724 /* Is this a LS or FS device under a HS hub? */
3725 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003726 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003727
3728disable_slot:
3729 /* Disable slot, if we can do it without mem alloc */
3730 spin_lock_irqsave(&xhci->lock, flags);
3731 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3732 xhci_ring_cmd_db(xhci);
3733 spin_unlock_irqrestore(&xhci->lock, flags);
3734 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003735}
3736
3737/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003738 * Issue an Address Device command and optionally send a corresponding
3739 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003740 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3741 * we should only issue and wait on one address command at the same time.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003742 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003743static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3744 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003745{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003746 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003747 unsigned long flags;
3748 int timeleft;
3749 struct xhci_virt_device *virt_dev;
3750 int ret = 0;
3751 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003752 struct xhci_slot_ctx *slot_ctx;
3753 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003754 u64 temp_64;
Elric Fu6e4468b2012-06-27 16:31:52 +08003755 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003756
3757 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003758 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3759 "Bad Slot ID %d", udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003760 return -EINVAL;
3761 }
3762
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003763 virt_dev = xhci->devs[udev->slot_id];
3764
Matt Evans7ed603e2011-03-29 13:40:56 +11003765 if (WARN_ON(!virt_dev)) {
3766 /*
3767 * In plug/unplug torture test with an NEC controller,
3768 * a zero-dereference was observed once due to virt_dev = 0.
3769 * Print useful debug rather than crash if it is observed again!
3770 */
3771 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3772 udev->slot_id);
3773 return -EINVAL;
3774 }
3775
Andiry Xuf0615c42010-10-14 07:22:48 -07003776 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003777 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3778 if (!ctrl_ctx) {
3779 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3780 __func__);
3781 return -EINVAL;
3782 }
Andiry Xuf0615c42010-10-14 07:22:48 -07003783 /*
3784 * If this is the first Set Address since device plug-in or
3785 * virt_device realloaction after a resume with an xHCI power loss,
3786 * then set up the slot context.
3787 */
3788 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003789 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003790 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003791 else
3792 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003793 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3794 ctrl_ctx->drop_flags = 0;
3795
Sarah Sharp66e49d82009-07-27 12:03:46 -07003796 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003797 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003798 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003799 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003800
Sarah Sharpf88ba782009-05-14 11:44:22 -07003801 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanec7e43e2013-08-30 18:25:49 +03003802 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
John Yound115b042009-07-27 12:05:15 -07003803 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08003804 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003805 if (ret) {
3806 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003807 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3808 "FIXME: allocate a command ring segment");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003809 return ret;
3810 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003811 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003812 spin_unlock_irqrestore(&xhci->lock, flags);
3813
3814 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3815 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu6e4468b2012-06-27 16:31:52 +08003816 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003817 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3818 * the SetAddress() "recovery interval" required by USB and aborting the
3819 * command on a timeout.
3820 */
3821 if (timeleft <= 0) {
Dan Williams6f8ffc02013-11-22 01:20:01 -08003822 xhci_warn(xhci, "%s while waiting for setup %s command\n",
3823 timeleft == 0 ? "Timeout" : "Signal", act);
Elric Fu6e4468b2012-06-27 16:31:52 +08003824 /* cancel the address device command */
3825 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3826 if (ret < 0)
3827 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003828 return -ETIME;
3829 }
3830
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003831 switch (virt_dev->cmd_status) {
3832 case COMP_CTX_STATE:
3833 case COMP_EBADSLT:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003834 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3835 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003836 ret = -EINVAL;
3837 break;
3838 case COMP_TX_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003839 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003840 ret = -EPROTO;
3841 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003842 case COMP_DEV_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003843 dev_warn(&udev->dev,
3844 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08003845 ret = -ENODEV;
3846 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003847 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003848 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08003849 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003850 break;
3851 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003852 xhci_err(xhci,
3853 "ERROR: unexpected setup %s command completion code 0x%x.\n",
3854 act, virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003855 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003856 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003857 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003858 ret = -EINVAL;
3859 break;
3860 }
3861 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003862 return ret;
3863 }
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003864 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003865 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3866 "Op regs DCBAA ptr = %#016llx", temp_64);
3867 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3868 "Slot ID %d dcbaa entry @%p = %#016llx",
3869 udev->slot_id,
3870 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3871 (unsigned long long)
3872 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3873 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3874 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07003875 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003876 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003877 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003878 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003879 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003880 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003881 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003882 /*
3883 * USB core uses address 1 for the roothubs, so we add one to the
3884 * address given back to us by the HC.
3885 */
John Yound115b042009-07-27 12:05:15 -07003886 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003887 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003888 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003889 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003890 ctrl_ctx->add_flags = 0;
3891 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003892
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003893 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07003894 "Internal device address = %d",
3895 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003896
3897 return 0;
3898}
3899
Dan Williams48fc7db2013-12-05 17:07:27 -08003900int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3901{
3902 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3903}
3904
3905int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3906{
3907 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3908}
3909
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003910/*
3911 * Transfer the port index into real index in the HW port status
3912 * registers. Caculate offset between the port's PORTSC register
3913 * and port status base. Divide the number of per port register
3914 * to get the real index. The raw port number bases 1.
3915 */
3916int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3917{
3918 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3919 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3920 __le32 __iomem *addr;
3921 int raw_port;
3922
3923 if (hcd->speed != HCD_USB3)
3924 addr = xhci->usb2_ports[port1 - 1];
3925 else
3926 addr = xhci->usb3_ports[port1 - 1];
3927
3928 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3929 return raw_port;
3930}
3931
Mathias Nymana558ccd2013-05-23 17:14:30 +03003932/*
3933 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3934 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3935 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07003936static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03003937 struct usb_device *udev, u16 max_exit_latency)
3938{
3939 struct xhci_virt_device *virt_dev;
3940 struct xhci_command *command;
3941 struct xhci_input_control_ctx *ctrl_ctx;
3942 struct xhci_slot_ctx *slot_ctx;
3943 unsigned long flags;
3944 int ret;
3945
3946 spin_lock_irqsave(&xhci->lock, flags);
3947 if (max_exit_latency == xhci->devs[udev->slot_id]->current_mel) {
3948 spin_unlock_irqrestore(&xhci->lock, flags);
3949 return 0;
3950 }
3951
3952 /* Attempt to issue an Evaluate Context command to change the MEL. */
3953 virt_dev = xhci->devs[udev->slot_id];
3954 command = xhci->lpm_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003955 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3956 if (!ctrl_ctx) {
3957 spin_unlock_irqrestore(&xhci->lock, flags);
3958 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3959 __func__);
3960 return -ENOMEM;
3961 }
3962
Mathias Nymana558ccd2013-05-23 17:14:30 +03003963 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
3964 spin_unlock_irqrestore(&xhci->lock, flags);
3965
Mathias Nymana558ccd2013-05-23 17:14:30 +03003966 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3967 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
3968 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
3969 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
3970
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03003971 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
3972 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03003973 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
3974 xhci_dbg_ctx(xhci, command->in_ctx, 0);
3975
3976 /* Issue and wait for the evaluate context command. */
3977 ret = xhci_configure_endpoint(xhci, udev, command,
3978 true, true);
3979 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
3980 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
3981
3982 if (!ret) {
3983 spin_lock_irqsave(&xhci->lock, flags);
3984 virt_dev->current_mel = max_exit_latency;
3985 spin_unlock_irqrestore(&xhci->lock, flags);
3986 }
3987 return ret;
3988}
3989
Alan Stern84ebc102013-03-27 16:14:46 -04003990#ifdef CONFIG_PM_RUNTIME
Andiry Xu95743232011-09-23 14:19:51 -07003991
3992/* BESL to HIRD Encoding array for USB2 LPM */
3993static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3994 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3995
3996/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003997static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3998 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003999{
Andiry Xuf99298b2011-12-12 16:45:28 +08004000 int u2del, besl, besl_host;
4001 int besl_device = 0;
4002 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004003
Andiry Xuf99298b2011-12-12 16:45:28 +08004004 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4005 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4006
4007 if (field & USB_BESL_SUPPORT) {
4008 for (besl_host = 0; besl_host < 16; besl_host++) {
4009 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004010 break;
4011 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004012 /* Use baseline BESL value as default */
4013 if (field & USB_BESL_BASELINE_VALID)
4014 besl_device = USB_GET_BESL_BASELINE(field);
4015 else if (field & USB_BESL_DEEP_VALID)
4016 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004017 } else {
4018 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004019 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004020 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004021 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004022 }
4023
Andiry Xuf99298b2011-12-12 16:45:28 +08004024 besl = besl_host + besl_device;
4025 if (besl > 15)
4026 besl = 15;
4027
4028 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004029}
4030
Mathias Nymana558ccd2013-05-23 17:14:30 +03004031/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4032static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4033{
4034 u32 field;
4035 int l1;
4036 int besld = 0;
4037 int hirdm = 0;
4038
4039 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4040
4041 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004042 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004043
4044 /* device has preferred BESLD */
4045 if (field & USB_BESL_DEEP_VALID) {
4046 besld = USB_GET_BESL_DEEP(field);
4047 hirdm = 1;
4048 }
4049
4050 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4051}
4052
Andiry Xu65580b432011-09-23 14:19:52 -07004053int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4054 struct usb_device *udev, int enable)
4055{
4056 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4057 __le32 __iomem **port_array;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004058 __le32 __iomem *pm_addr, *hlpm_addr;
4059 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004060 unsigned int port_num;
4061 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004062 int hird, exit_latency;
4063 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004064
4065 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4066 !udev->lpm_capable)
4067 return -EPERM;
4068
4069 if (!udev->parent || udev->parent->parent ||
4070 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4071 return -EPERM;
4072
4073 if (udev->usb2_hw_lpm_capable != 1)
4074 return -EPERM;
4075
4076 spin_lock_irqsave(&xhci->lock, flags);
4077
4078 port_array = xhci->usb2_ports;
4079 port_num = udev->portnum - 1;
Mathias Nymanb6e76372013-05-23 17:14:29 +03004080 pm_addr = port_array[port_num] + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004081 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004082 hlpm_addr = port_array[port_num] + PORTHLPMC;
4083 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Andiry Xu65580b432011-09-23 14:19:52 -07004084
4085 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4086 enable ? "enable" : "disable", port_num);
4087
Andiry Xu65580b432011-09-23 14:19:52 -07004088 if (enable) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004089 /* Host supports BESL timeout instead of HIRD */
4090 if (udev->usb2_hw_lpm_besl_capable) {
4091 /* if device doesn't have a preferred BESL value use a
4092 * default one which works with mixed HIRD and BESL
4093 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4094 */
4095 if ((field & USB_BESL_SUPPORT) &&
4096 (field & USB_BESL_BASELINE_VALID))
4097 hird = USB_GET_BESL_BASELINE(field);
4098 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004099 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004100
4101 exit_latency = xhci_besl_encoding[hird];
4102 spin_unlock_irqrestore(&xhci->lock, flags);
4103
4104 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4105 * input context for link powermanagement evaluate
4106 * context commands. It is protected by hcd->bandwidth
4107 * mutex and is shared by all devices. We need to set
4108 * the max ext latency in USB 2 BESL LPM as well, so
4109 * use the same mutex and xhci_change_max_exit_latency()
4110 */
4111 mutex_lock(hcd->bandwidth_mutex);
4112 ret = xhci_change_max_exit_latency(xhci, udev,
4113 exit_latency);
4114 mutex_unlock(hcd->bandwidth_mutex);
4115
4116 if (ret < 0)
4117 return ret;
4118 spin_lock_irqsave(&xhci->lock, flags);
4119
4120 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004121 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004122 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004123 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004124 } else {
4125 hird = xhci_calculate_hird_besl(xhci, udev);
4126 }
4127
4128 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004129 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004130 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004131 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004132 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004133 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004134 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004135 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004136 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004137 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004138 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004139 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004140 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004141 if (udev->usb2_hw_lpm_besl_capable) {
4142 spin_unlock_irqrestore(&xhci->lock, flags);
4143 mutex_lock(hcd->bandwidth_mutex);
4144 xhci_change_max_exit_latency(xhci, udev, 0);
4145 mutex_unlock(hcd->bandwidth_mutex);
4146 return 0;
4147 }
Andiry Xu65580b432011-09-23 14:19:52 -07004148 }
4149
4150 spin_unlock_irqrestore(&xhci->lock, flags);
4151 return 0;
4152}
4153
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004154/* check if a usb2 port supports a given extened capability protocol
4155 * only USB2 ports extended protocol capability values are cached.
4156 * Return 1 if capability is supported
4157 */
4158static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4159 unsigned capability)
4160{
4161 u32 port_offset, port_count;
4162 int i;
4163
4164 for (i = 0; i < xhci->num_ext_caps; i++) {
4165 if (xhci->ext_caps[i] & capability) {
4166 /* port offsets starts at 1 */
4167 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4168 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4169 if (port >= port_offset &&
4170 port < port_offset + port_count)
4171 return 1;
4172 }
4173 }
4174 return 0;
4175}
4176
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004177int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4178{
4179 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004180 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004181
Sarah Sharpde68bab2013-09-30 17:26:28 +03004182 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4183 !udev->lpm_capable)
4184 return 0;
4185
4186 /* we only support lpm for non-hub device connected to root hub yet */
4187 if (!udev->parent || udev->parent->parent ||
4188 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4189 return 0;
4190
4191 if (xhci->hw_lpm_support == 1 &&
4192 xhci_check_usb2_port_capability(
4193 xhci, portnum, XHCI_HLC)) {
4194 udev->usb2_hw_lpm_capable = 1;
4195 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4196 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4197 if (xhci_check_usb2_port_capability(xhci, portnum,
4198 XHCI_BLC))
4199 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004200 }
4201
4202 return 0;
4203}
4204
4205#else
4206
4207int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4208 struct usb_device *udev, int enable)
4209{
4210 return 0;
4211}
4212
4213int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4214{
4215 return 0;
4216}
4217
Alan Stern84ebc102013-03-27 16:14:46 -04004218#endif /* CONFIG_PM_RUNTIME */
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004219
Sarah Sharp3b3db022012-05-09 10:55:03 -07004220/*---------------------- USB 3.0 Link PM functions ------------------------*/
4221
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004222#ifdef CONFIG_PM
Sarah Sharpe3567d22012-05-16 13:36:24 -07004223/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4224static unsigned long long xhci_service_interval_to_ns(
4225 struct usb_endpoint_descriptor *desc)
4226{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004227 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004228}
4229
Sarah Sharp3b3db022012-05-09 10:55:03 -07004230static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4231 enum usb3_link_state state)
4232{
4233 unsigned long long sel;
4234 unsigned long long pel;
4235 unsigned int max_sel_pel;
4236 char *state_name;
4237
4238 switch (state) {
4239 case USB3_LPM_U1:
4240 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4241 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4242 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4243 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4244 state_name = "U1";
4245 break;
4246 case USB3_LPM_U2:
4247 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4248 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4249 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4250 state_name = "U2";
4251 break;
4252 default:
4253 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4254 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004255 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004256 }
4257
4258 if (sel <= max_sel_pel && pel <= max_sel_pel)
4259 return USB3_LPM_DEVICE_INITIATED;
4260
4261 if (sel > max_sel_pel)
4262 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4263 "due to long SEL %llu ms\n",
4264 state_name, sel);
4265 else
4266 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004267 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004268 state_name, pel);
4269 return USB3_LPM_DISABLED;
4270}
4271
Sarah Sharpe3567d22012-05-16 13:36:24 -07004272/* Returns the hub-encoded U1 timeout value.
4273 * The U1 timeout should be the maximum of the following values:
4274 * - For control endpoints, U1 system exit latency (SEL) * 3
4275 * - For bulk endpoints, U1 SEL * 5
4276 * - For interrupt endpoints:
4277 * - Notification EPs, U1 SEL * 3
4278 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4279 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4280 */
4281static u16 xhci_calculate_intel_u1_timeout(struct usb_device *udev,
4282 struct usb_endpoint_descriptor *desc)
4283{
4284 unsigned long long timeout_ns;
4285 int ep_type;
4286 int intr_type;
4287
4288 ep_type = usb_endpoint_type(desc);
4289 switch (ep_type) {
4290 case USB_ENDPOINT_XFER_CONTROL:
4291 timeout_ns = udev->u1_params.sel * 3;
4292 break;
4293 case USB_ENDPOINT_XFER_BULK:
4294 timeout_ns = udev->u1_params.sel * 5;
4295 break;
4296 case USB_ENDPOINT_XFER_INT:
4297 intr_type = usb_endpoint_interrupt_type(desc);
4298 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4299 timeout_ns = udev->u1_params.sel * 3;
4300 break;
4301 }
4302 /* Otherwise the calculation is the same as isoc eps */
4303 case USB_ENDPOINT_XFER_ISOC:
4304 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004305 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004306 if (timeout_ns < udev->u1_params.sel * 2)
4307 timeout_ns = udev->u1_params.sel * 2;
4308 break;
4309 default:
4310 return 0;
4311 }
4312
4313 /* The U1 timeout is encoded in 1us intervals. */
Sarah Sharpc88db162012-05-21 08:44:33 -07004314 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004315 /* Don't return a timeout of zero, because that's USB3_LPM_DISABLED. */
4316 if (timeout_ns == USB3_LPM_DISABLED)
4317 timeout_ns++;
4318
4319 /* If the necessary timeout value is bigger than what we can set in the
4320 * USB 3.0 hub, we have to disable hub-initiated U1.
4321 */
4322 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4323 return timeout_ns;
4324 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4325 "due to long timeout %llu ms\n", timeout_ns);
4326 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4327}
4328
4329/* Returns the hub-encoded U2 timeout value.
4330 * The U2 timeout should be the maximum of:
4331 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4332 * - largest bInterval of any active periodic endpoint (to avoid going
4333 * into lower power link states between intervals).
4334 * - the U2 Exit Latency of the device
4335 */
4336static u16 xhci_calculate_intel_u2_timeout(struct usb_device *udev,
4337 struct usb_endpoint_descriptor *desc)
4338{
4339 unsigned long long timeout_ns;
4340 unsigned long long u2_del_ns;
4341
4342 timeout_ns = 10 * 1000 * 1000;
4343
4344 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4345 (xhci_service_interval_to_ns(desc) > timeout_ns))
4346 timeout_ns = xhci_service_interval_to_ns(desc);
4347
Oliver Neukum966e7a82012-10-17 12:17:50 +02004348 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004349 if (u2_del_ns > timeout_ns)
4350 timeout_ns = u2_del_ns;
4351
4352 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004353 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004354 /* If the necessary timeout value is bigger than what we can set in the
4355 * USB 3.0 hub, we have to disable hub-initiated U2.
4356 */
4357 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4358 return timeout_ns;
4359 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4360 "due to long timeout %llu ms\n", timeout_ns);
4361 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4362}
4363
Sarah Sharp3b3db022012-05-09 10:55:03 -07004364static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4365 struct usb_device *udev,
4366 struct usb_endpoint_descriptor *desc,
4367 enum usb3_link_state state,
4368 u16 *timeout)
4369{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004370 if (state == USB3_LPM_U1) {
4371 if (xhci->quirks & XHCI_INTEL_HOST)
4372 return xhci_calculate_intel_u1_timeout(udev, desc);
4373 } else {
4374 if (xhci->quirks & XHCI_INTEL_HOST)
4375 return xhci_calculate_intel_u2_timeout(udev, desc);
4376 }
4377
Sarah Sharp3b3db022012-05-09 10:55:03 -07004378 return USB3_LPM_DISABLED;
4379}
4380
4381static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4382 struct usb_device *udev,
4383 struct usb_endpoint_descriptor *desc,
4384 enum usb3_link_state state,
4385 u16 *timeout)
4386{
4387 u16 alt_timeout;
4388
4389 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4390 desc, state, timeout);
4391
4392 /* If we found we can't enable hub-initiated LPM, or
4393 * the U1 or U2 exit latency was too high to allow
4394 * device-initiated LPM as well, just stop searching.
4395 */
4396 if (alt_timeout == USB3_LPM_DISABLED ||
4397 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4398 *timeout = alt_timeout;
4399 return -E2BIG;
4400 }
4401 if (alt_timeout > *timeout)
4402 *timeout = alt_timeout;
4403 return 0;
4404}
4405
4406static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4407 struct usb_device *udev,
4408 struct usb_host_interface *alt,
4409 enum usb3_link_state state,
4410 u16 *timeout)
4411{
4412 int j;
4413
4414 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4415 if (xhci_update_timeout_for_endpoint(xhci, udev,
4416 &alt->endpoint[j].desc, state, timeout))
4417 return -E2BIG;
4418 continue;
4419 }
4420 return 0;
4421}
4422
Sarah Sharpe3567d22012-05-16 13:36:24 -07004423static int xhci_check_intel_tier_policy(struct usb_device *udev,
4424 enum usb3_link_state state)
4425{
4426 struct usb_device *parent;
4427 unsigned int num_hubs;
4428
4429 if (state == USB3_LPM_U2)
4430 return 0;
4431
4432 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4433 for (parent = udev->parent, num_hubs = 0; parent->parent;
4434 parent = parent->parent)
4435 num_hubs++;
4436
4437 if (num_hubs < 2)
4438 return 0;
4439
4440 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4441 " below second-tier hub.\n");
4442 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4443 "to decrease power consumption.\n");
4444 return -E2BIG;
4445}
4446
Sarah Sharp3b3db022012-05-09 10:55:03 -07004447static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4448 struct usb_device *udev,
4449 enum usb3_link_state state)
4450{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004451 if (xhci->quirks & XHCI_INTEL_HOST)
4452 return xhci_check_intel_tier_policy(udev, state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004453 return -EINVAL;
4454}
4455
4456/* Returns the U1 or U2 timeout that should be enabled.
4457 * If the tier check or timeout setting functions return with a non-zero exit
4458 * code, that means the timeout value has been finalized and we shouldn't look
4459 * at any more endpoints.
4460 */
4461static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4462 struct usb_device *udev, enum usb3_link_state state)
4463{
4464 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4465 struct usb_host_config *config;
4466 char *state_name;
4467 int i;
4468 u16 timeout = USB3_LPM_DISABLED;
4469
4470 if (state == USB3_LPM_U1)
4471 state_name = "U1";
4472 else if (state == USB3_LPM_U2)
4473 state_name = "U2";
4474 else {
4475 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4476 state);
4477 return timeout;
4478 }
4479
4480 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4481 return timeout;
4482
4483 /* Gather some information about the currently installed configuration
4484 * and alternate interface settings.
4485 */
4486 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4487 state, &timeout))
4488 return timeout;
4489
4490 config = udev->actconfig;
4491 if (!config)
4492 return timeout;
4493
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004494 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004495 struct usb_driver *driver;
4496 struct usb_interface *intf = config->interface[i];
4497
4498 if (!intf)
4499 continue;
4500
4501 /* Check if any currently bound drivers want hub-initiated LPM
4502 * disabled.
4503 */
4504 if (intf->dev.driver) {
4505 driver = to_usb_driver(intf->dev.driver);
4506 if (driver && driver->disable_hub_initiated_lpm) {
4507 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4508 "at request of driver %s\n",
4509 state_name, driver->name);
4510 return xhci_get_timeout_no_hub_lpm(udev, state);
4511 }
4512 }
4513
4514 /* Not sure how this could happen... */
4515 if (!intf->cur_altsetting)
4516 continue;
4517
4518 if (xhci_update_timeout_for_interface(xhci, udev,
4519 intf->cur_altsetting,
4520 state, &timeout))
4521 return timeout;
4522 }
4523 return timeout;
4524}
4525
Sarah Sharp3b3db022012-05-09 10:55:03 -07004526static int calculate_max_exit_latency(struct usb_device *udev,
4527 enum usb3_link_state state_changed,
4528 u16 hub_encoded_timeout)
4529{
4530 unsigned long long u1_mel_us = 0;
4531 unsigned long long u2_mel_us = 0;
4532 unsigned long long mel_us = 0;
4533 bool disabling_u1;
4534 bool disabling_u2;
4535 bool enabling_u1;
4536 bool enabling_u2;
4537
4538 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4539 hub_encoded_timeout == USB3_LPM_DISABLED);
4540 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4541 hub_encoded_timeout == USB3_LPM_DISABLED);
4542
4543 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4544 hub_encoded_timeout != USB3_LPM_DISABLED);
4545 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4546 hub_encoded_timeout != USB3_LPM_DISABLED);
4547
4548 /* If U1 was already enabled and we're not disabling it,
4549 * or we're going to enable U1, account for the U1 max exit latency.
4550 */
4551 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4552 enabling_u1)
4553 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4554 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4555 enabling_u2)
4556 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4557
4558 if (u1_mel_us > u2_mel_us)
4559 mel_us = u1_mel_us;
4560 else
4561 mel_us = u2_mel_us;
4562 /* xHCI host controller max exit latency field is only 16 bits wide. */
4563 if (mel_us > MAX_EXIT) {
4564 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4565 "is too big.\n", mel_us);
4566 return -E2BIG;
4567 }
4568 return mel_us;
4569}
4570
4571/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4572int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4573 struct usb_device *udev, enum usb3_link_state state)
4574{
4575 struct xhci_hcd *xhci;
4576 u16 hub_encoded_timeout;
4577 int mel;
4578 int ret;
4579
4580 xhci = hcd_to_xhci(hcd);
4581 /* The LPM timeout values are pretty host-controller specific, so don't
4582 * enable hub-initiated timeouts unless the vendor has provided
4583 * information about their timeout algorithm.
4584 */
4585 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4586 !xhci->devs[udev->slot_id])
4587 return USB3_LPM_DISABLED;
4588
4589 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4590 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4591 if (mel < 0) {
4592 /* Max Exit Latency is too big, disable LPM. */
4593 hub_encoded_timeout = USB3_LPM_DISABLED;
4594 mel = 0;
4595 }
4596
4597 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4598 if (ret)
4599 return ret;
4600 return hub_encoded_timeout;
4601}
4602
4603int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4604 struct usb_device *udev, enum usb3_link_state state)
4605{
4606 struct xhci_hcd *xhci;
4607 u16 mel;
4608 int ret;
4609
4610 xhci = hcd_to_xhci(hcd);
4611 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4612 !xhci->devs[udev->slot_id])
4613 return 0;
4614
4615 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4616 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4617 if (ret)
4618 return ret;
4619 return 0;
4620}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004621#else /* CONFIG_PM */
4622
4623int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4624 struct usb_device *udev, enum usb3_link_state state)
4625{
4626 return USB3_LPM_DISABLED;
4627}
4628
4629int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4630 struct usb_device *udev, enum usb3_link_state state)
4631{
4632 return 0;
4633}
4634#endif /* CONFIG_PM */
4635
Sarah Sharp3b3db022012-05-09 10:55:03 -07004636/*-------------------------------------------------------------------------*/
4637
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004638/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4639 * internal data structures for the device.
4640 */
4641int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4642 struct usb_tt *tt, gfp_t mem_flags)
4643{
4644 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4645 struct xhci_virt_device *vdev;
4646 struct xhci_command *config_cmd;
4647 struct xhci_input_control_ctx *ctrl_ctx;
4648 struct xhci_slot_ctx *slot_ctx;
4649 unsigned long flags;
4650 unsigned think_time;
4651 int ret;
4652
4653 /* Ignore root hubs */
4654 if (!hdev->parent)
4655 return 0;
4656
4657 vdev = xhci->devs[hdev->slot_id];
4658 if (!vdev) {
4659 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4660 return -EINVAL;
4661 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004662 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004663 if (!config_cmd) {
4664 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4665 return -ENOMEM;
4666 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07004667 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4668 if (!ctrl_ctx) {
4669 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4670 __func__);
4671 xhci_free_command(xhci, config_cmd);
4672 return -ENOMEM;
4673 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004674
4675 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004676 if (hdev->speed == USB_SPEED_HIGH &&
4677 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4678 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4679 xhci_free_command(xhci, config_cmd);
4680 spin_unlock_irqrestore(&xhci->lock, flags);
4681 return -ENOMEM;
4682 }
4683
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004684 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004685 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004686 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004687 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004688 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004689 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004690 if (xhci->hci_version > 0x95) {
4691 xhci_dbg(xhci, "xHCI version %x needs hub "
4692 "TT think time and number of ports\n",
4693 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004694 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004695 /* Set TT think time - convert from ns to FS bit times.
4696 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4697 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004698 *
4699 * xHCI 1.0: this field shall be 0 if the device is not a
4700 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004701 */
4702 think_time = tt->think_time;
4703 if (think_time != 0)
4704 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004705 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4706 slot_ctx->tt_info |=
4707 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004708 } else {
4709 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4710 "TT think time or number of ports\n",
4711 (unsigned int) xhci->hci_version);
4712 }
4713 slot_ctx->dev_state = 0;
4714 spin_unlock_irqrestore(&xhci->lock, flags);
4715
4716 xhci_dbg(xhci, "Set up %s for hub device.\n",
4717 (xhci->hci_version > 0x95) ?
4718 "configure endpoint" : "evaluate context");
4719 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4720 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4721
4722 /* Issue and wait for the configure endpoint or
4723 * evaluate context command.
4724 */
4725 if (xhci->hci_version > 0x95)
4726 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4727 false, false);
4728 else
4729 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4730 true, false);
4731
4732 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4733 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4734
4735 xhci_free_command(xhci, config_cmd);
4736 return ret;
4737}
4738
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004739int xhci_get_frame(struct usb_hcd *hcd)
4740{
4741 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4742 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004743 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004744}
4745
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004746int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4747{
4748 struct xhci_hcd *xhci;
4749 struct device *dev = hcd->self.controller;
4750 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004751
Sarah Sharp1386ff72014-01-31 11:45:02 -08004752 /* Accept arbitrarily long scatter-gather lists */
4753 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08004754
Hans de Goede19181bc2012-07-04 09:18:02 +02004755 /* XHCI controllers don't stop the ep queue on short packets :| */
4756 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004757
4758 if (usb_hcd_is_primary_hcd(hcd)) {
4759 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4760 if (!xhci)
4761 return -ENOMEM;
4762 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4763 xhci->main_hcd = hcd;
4764 /* Mark the first roothub as being USB 2.0.
4765 * The xHCI driver will register the USB 3.0 roothub.
4766 */
4767 hcd->speed = HCD_USB2;
4768 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4769 /*
4770 * USB 2.0 roothub under xHCI has an integrated TT,
4771 * (rate matching hub) as opposed to having an OHCI/UHCI
4772 * companion controller.
4773 */
4774 hcd->has_tt = 1;
4775 } else {
4776 /* xHCI private pointer was set in xhci_pci_probe for the second
4777 * registered roothub.
4778 */
Sarah Sharp247bf552014-01-31 11:26:25 -08004779 xhci = hcd_to_xhci(hcd);
4780 /*
4781 * Support arbitrarily aligned sg-list entries on hosts without
4782 * TD fragment rules (which are currently unsupported).
4783 */
4784 if (xhci->hci_version < 0x100)
4785 hcd->self.no_sg_constraint = 1;
4786
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004787 return 0;
4788 }
4789
4790 xhci->cap_regs = hcd->regs;
4791 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004792 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004793 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004794 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004795 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004796 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4797 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4798 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4799 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004800 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004801 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004802 xhci_print_registers(xhci);
4803
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01004804 xhci->quirks = quirks;
4805
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004806 get_quirks(dev, xhci);
4807
George Cherian07f3cb72013-07-01 10:59:12 +05304808 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4809 * success event after a short transfer. This quirk will ignore such
4810 * spurious event.
4811 */
4812 if (xhci->hci_version > 0x96)
4813 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4814
Sarah Sharp247bf552014-01-31 11:26:25 -08004815 if (xhci->hci_version < 0x100)
4816 hcd->self.no_sg_constraint = 1;
4817
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004818 /* Make sure the HC is halted. */
4819 retval = xhci_halt(xhci);
4820 if (retval)
4821 goto error;
4822
4823 xhci_dbg(xhci, "Resetting HCD\n");
4824 /* Reset the internal HC memory state and registers. */
4825 retval = xhci_reset(xhci);
4826 if (retval)
4827 goto error;
4828 xhci_dbg(xhci, "Reset complete\n");
4829
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004830 /* Set dma_mask and coherent_dma_mask to 64-bits,
4831 * if xHC supports 64-bit addressing */
4832 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4833 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004834 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004835 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004836 }
4837
4838 xhci_dbg(xhci, "Calling HCD init\n");
4839 /* Initialize HCD and host controller data structures. */
4840 retval = xhci_init(hcd);
4841 if (retval)
4842 goto error;
4843 xhci_dbg(xhci, "Called HCD init\n");
4844 return 0;
4845error:
4846 kfree(xhci);
4847 return retval;
4848}
4849
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004850MODULE_DESCRIPTION(DRIVER_DESC);
4851MODULE_AUTHOR(DRIVER_AUTHOR);
4852MODULE_LICENSE("GPL");
4853
4854static int __init xhci_hcd_init(void)
4855{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004856 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004857
4858 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004859 if (retval < 0) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03004860 pr_debug("Problem registering PCI driver.\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004861 return retval;
4862 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004863 retval = xhci_register_plat();
4864 if (retval < 0) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03004865 pr_debug("Problem registering platform driver.\n");
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004866 goto unreg_pci;
4867 }
Sarah Sharp98441972009-05-14 11:44:18 -07004868 /*
4869 * Check the compiler generated sizes of structures that must be laid
4870 * out in specific ways for hardware access.
4871 */
4872 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4873 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4874 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4875 /* xhci_device_control has eight fields, and also
4876 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4877 */
Sarah Sharp98441972009-05-14 11:44:18 -07004878 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4879 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4880 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4881 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4882 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4883 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4884 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004885 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004886unreg_pci:
4887 xhci_unregister_pci();
4888 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004889}
4890module_init(xhci_hcd_init);
4891
4892static void __exit xhci_hcd_cleanup(void)
4893{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004894 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004895 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004896}
4897module_exit(xhci_hcd_cleanup);