blob: bb5caa7e2176d4091e31b23d37d9540d8dd43878 [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs370c00f2012-08-14 14:11:49 +100025#include <core/object.h>
Ben Skeggsbf0eb892014-08-10 04:10:26 +100026#include <core/client.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100027#include <core/parent.h>
28#include <core/handle.h>
Ben Skeggs117e16332014-02-21 11:06:40 +100029#include <core/enum.h>
Ben Skeggsbf0eb892014-08-10 04:10:26 +100030#include <core/class.h>
31#include <nvif/unpack.h>
32#include <nvif/class.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100033
Ben Skeggs186ecad2012-11-09 12:09:48 +100034#include <subdev/bios.h>
35#include <subdev/bios/dcb.h>
36#include <subdev/bios/disp.h>
37#include <subdev/bios/init.h>
38#include <subdev/bios/pll.h>
Ben Skeggs88524bc2013-03-05 10:53:54 +100039#include <subdev/devinit.h>
Ben Skeggs446b05a2012-08-14 12:50:14 +100040#include <subdev/timer.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100041#include <subdev/fb.h>
Ben Skeggs446b05a2012-08-14 12:50:14 +100042
Ben Skeggs70cabe42012-08-14 10:04:04 +100043#include "nv50.h"
44
45/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +100046 * EVO channel base class
Ben Skeggs70cabe42012-08-14 10:04:04 +100047 ******************************************************************************/
48
Ben Skeggs2c04ae02014-08-10 04:10:25 +100049static int
Ben Skeggs370c00f2012-08-14 14:11:49 +100050nv50_disp_chan_create_(struct nouveau_object *parent,
51 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +100052 struct nouveau_oclass *oclass, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +100053 int length, void **pobject)
54{
Ben Skeggs2c04ae02014-08-10 04:10:25 +100055 const struct nv50_disp_chan_impl *impl = (void *)oclass->ofuncs;
Ben Skeggs370c00f2012-08-14 14:11:49 +100056 struct nv50_disp_base *base = (void *)parent;
57 struct nv50_disp_chan *chan;
Ben Skeggs2c04ae02014-08-10 04:10:25 +100058 int chid = impl->chid + head;
Ben Skeggs370c00f2012-08-14 14:11:49 +100059 int ret;
60
61 if (base->chan & (1 << chid))
62 return -EBUSY;
63 base->chan |= (1 << chid);
64
65 ret = nouveau_namedb_create_(parent, engine, oclass, 0, NULL,
66 (1ULL << NVDEV_ENGINE_DMAOBJ),
67 length, pobject);
68 chan = *pobject;
69 if (ret)
70 return ret;
Ben Skeggs370c00f2012-08-14 14:11:49 +100071 chan->chid = chid;
Ben Skeggs2c04ae02014-08-10 04:10:25 +100072
73 nv_parent(chan)->object_attach = impl->attach;
74 nv_parent(chan)->object_detach = impl->detach;
Ben Skeggs370c00f2012-08-14 14:11:49 +100075 return 0;
76}
77
Ben Skeggs2c04ae02014-08-10 04:10:25 +100078static void
Ben Skeggs370c00f2012-08-14 14:11:49 +100079nv50_disp_chan_destroy(struct nv50_disp_chan *chan)
80{
81 struct nv50_disp_base *base = (void *)nv_object(chan)->parent;
82 base->chan &= ~(1 << chan->chid);
83 nouveau_namedb_destroy(&chan->base);
84}
85
86u32
Ben Skeggs70cabe42012-08-14 10:04:04 +100087nv50_disp_chan_rd32(struct nouveau_object *object, u64 addr)
88{
Ben Skeggs370c00f2012-08-14 14:11:49 +100089 struct nv50_disp_priv *priv = (void *)object->engine;
90 struct nv50_disp_chan *chan = (void *)object;
91 return nv_rd32(priv, 0x640000 + (chan->chid * 0x1000) + addr);
92}
93
94void
95nv50_disp_chan_wr32(struct nouveau_object *object, u64 addr, u32 data)
96{
97 struct nv50_disp_priv *priv = (void *)object->engine;
98 struct nv50_disp_chan *chan = (void *)object;
99 nv_wr32(priv, 0x640000 + (chan->chid * 0x1000) + addr, data);
100}
101
102/*******************************************************************************
103 * EVO DMA channel base class
104 ******************************************************************************/
105
106static int
107nv50_disp_dmac_object_attach(struct nouveau_object *parent,
108 struct nouveau_object *object, u32 name)
109{
110 struct nv50_disp_base *base = (void *)parent->parent;
111 struct nv50_disp_chan *chan = (void *)parent;
112 u32 addr = nv_gpuobj(object)->node->offset;
113 u32 chid = chan->chid;
114 u32 data = (chid << 28) | (addr << 10) | chid;
115 return nouveau_ramht_insert(base->ramht, chid, name, data);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000116}
117
118static void
Ben Skeggs370c00f2012-08-14 14:11:49 +1000119nv50_disp_dmac_object_detach(struct nouveau_object *parent, int cookie)
Ben Skeggs70cabe42012-08-14 10:04:04 +1000120{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000121 struct nv50_disp_base *base = (void *)parent->parent;
122 nouveau_ramht_remove(base->ramht, cookie);
123}
124
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000125static int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000126nv50_disp_dmac_create_(struct nouveau_object *parent,
127 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000128 struct nouveau_oclass *oclass, u32 pushbuf, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000129 int length, void **pobject)
130{
131 struct nv50_disp_dmac *dmac;
132 int ret;
133
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000134 ret = nv50_disp_chan_create_(parent, engine, oclass, head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000135 length, pobject);
136 dmac = *pobject;
137 if (ret)
138 return ret;
139
140 dmac->pushdma = (void *)nouveau_handle_ref(parent, pushbuf);
141 if (!dmac->pushdma)
142 return -ENOENT;
143
144 switch (nv_mclass(dmac->pushdma)) {
145 case 0x0002:
146 case 0x003d:
147 if (dmac->pushdma->limit - dmac->pushdma->start != 0xfff)
148 return -EINVAL;
149
150 switch (dmac->pushdma->target) {
151 case NV_MEM_TARGET_VRAM:
152 dmac->push = 0x00000000 | dmac->pushdma->start >> 8;
153 break;
Ben Skeggs944234d2012-10-30 10:03:38 +1000154 case NV_MEM_TARGET_PCI_NOSNOOP:
155 dmac->push = 0x00000003 | dmac->pushdma->start >> 8;
156 break;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000157 default:
158 return -EINVAL;
159 }
160 break;
161 default:
162 return -EINVAL;
163 }
164
165 return 0;
166}
167
168void
169nv50_disp_dmac_dtor(struct nouveau_object *object)
170{
171 struct nv50_disp_dmac *dmac = (void *)object;
172 nouveau_object_ref(NULL, (struct nouveau_object **)&dmac->pushdma);
173 nv50_disp_chan_destroy(&dmac->base);
174}
175
176static int
177nv50_disp_dmac_init(struct nouveau_object *object)
178{
179 struct nv50_disp_priv *priv = (void *)object->engine;
180 struct nv50_disp_dmac *dmac = (void *)object;
181 int chid = dmac->base.chid;
182 int ret;
183
184 ret = nv50_disp_chan_init(&dmac->base);
185 if (ret)
186 return ret;
187
188 /* enable error reporting */
189 nv_mask(priv, 0x610028, 0x00010001 << chid, 0x00010001 << chid);
190
191 /* initialise channel for dma command submission */
192 nv_wr32(priv, 0x610204 + (chid * 0x0010), dmac->push);
193 nv_wr32(priv, 0x610208 + (chid * 0x0010), 0x00010000);
194 nv_wr32(priv, 0x61020c + (chid * 0x0010), chid);
195 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00000010, 0x00000010);
196 nv_wr32(priv, 0x640000 + (chid * 0x1000), 0x00000000);
197 nv_wr32(priv, 0x610200 + (chid * 0x0010), 0x00000013);
198
199 /* wait for it to go inactive */
200 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x80000000, 0x00000000)) {
201 nv_error(dmac, "init timeout, 0x%08x\n",
202 nv_rd32(priv, 0x610200 + (chid * 0x10)));
203 return -EBUSY;
204 }
205
206 return 0;
207}
208
209static int
210nv50_disp_dmac_fini(struct nouveau_object *object, bool suspend)
211{
212 struct nv50_disp_priv *priv = (void *)object->engine;
213 struct nv50_disp_dmac *dmac = (void *)object;
214 int chid = dmac->base.chid;
215
216 /* deactivate channel */
217 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00001010, 0x00001000);
218 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00000003, 0x00000000);
219 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x001e0000, 0x00000000)) {
220 nv_error(dmac, "fini timeout, 0x%08x\n",
221 nv_rd32(priv, 0x610200 + (chid * 0x10)));
222 if (suspend)
223 return -EBUSY;
224 }
225
226 /* disable error reporting */
227 nv_mask(priv, 0x610028, 0x00010001 << chid, 0x00000000 << chid);
228
229 return nv50_disp_chan_fini(&dmac->base, suspend);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000230}
231
232/*******************************************************************************
233 * EVO master channel object
234 ******************************************************************************/
235
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000236static void
237nv50_disp_mthd_list(struct nv50_disp_priv *priv, int debug, u32 base, int c,
238 const struct nv50_disp_mthd_list *list, int inst)
239{
240 struct nouveau_object *disp = nv_object(priv);
241 int i;
242
243 for (i = 0; list->data[i].mthd; i++) {
244 if (list->data[i].addr) {
245 u32 next = nv_rd32(priv, list->data[i].addr + base + 0);
246 u32 prev = nv_rd32(priv, list->data[i].addr + base + c);
247 u32 mthd = list->data[i].mthd + (list->mthd * inst);
248 const char *name = list->data[i].name;
249 char mods[16];
250
251 if (prev != next)
252 snprintf(mods, sizeof(mods), "-> 0x%08x", next);
253 else
254 snprintf(mods, sizeof(mods), "%13c", ' ');
255
256 nv_printk_(disp, debug, "\t0x%04x: 0x%08x %s%s%s\n",
257 mthd, prev, mods, name ? " // " : "",
258 name ? name : "");
259 }
260 }
261}
262
263void
264nv50_disp_mthd_chan(struct nv50_disp_priv *priv, int debug, int head,
265 const struct nv50_disp_mthd_chan *chan)
266{
267 struct nouveau_object *disp = nv_object(priv);
268 const struct nv50_disp_impl *impl = (void *)disp->oclass;
269 const struct nv50_disp_mthd_list *list;
270 int i, j;
271
272 if (debug > nv_subdev(priv)->debug)
273 return;
274
275 for (i = 0; (list = chan->data[i].mthd) != NULL; i++) {
276 u32 base = head * chan->addr;
277 for (j = 0; j < chan->data[i].nr; j++, base += list->addr) {
278 const char *cname = chan->name;
279 const char *sname = "";
280 char cname_[16], sname_[16];
281
282 if (chan->addr) {
283 snprintf(cname_, sizeof(cname_), "%s %d",
284 chan->name, head);
285 cname = cname_;
286 }
287
288 if (chan->data[i].nr > 1) {
289 snprintf(sname_, sizeof(sname_), " - %s %d",
290 chan->data[i].name, j);
291 sname = sname_;
292 }
293
294 nv_printk_(disp, debug, "%s%s:\n", cname, sname);
295 nv50_disp_mthd_list(priv, debug, base, impl->mthd.prev,
296 list, j);
297 }
298 }
299}
300
301const struct nv50_disp_mthd_list
302nv50_disp_mast_mthd_base = {
303 .mthd = 0x0000,
304 .addr = 0x000000,
305 .data = {
306 { 0x0080, 0x000000 },
307 { 0x0084, 0x610bb8 },
308 { 0x0088, 0x610b9c },
309 { 0x008c, 0x000000 },
310 {}
311 }
312};
313
314static const struct nv50_disp_mthd_list
315nv50_disp_mast_mthd_dac = {
316 .mthd = 0x0080,
317 .addr = 0x000008,
318 .data = {
319 { 0x0400, 0x610b58 },
320 { 0x0404, 0x610bdc },
321 { 0x0420, 0x610828 },
322 {}
323 }
324};
325
326const struct nv50_disp_mthd_list
327nv50_disp_mast_mthd_sor = {
328 .mthd = 0x0040,
329 .addr = 0x000008,
330 .data = {
331 { 0x0600, 0x610b70 },
332 {}
333 }
334};
335
336const struct nv50_disp_mthd_list
337nv50_disp_mast_mthd_pior = {
338 .mthd = 0x0040,
339 .addr = 0x000008,
340 .data = {
341 { 0x0700, 0x610b80 },
342 {}
343 }
344};
345
346static const struct nv50_disp_mthd_list
347nv50_disp_mast_mthd_head = {
348 .mthd = 0x0400,
349 .addr = 0x000540,
350 .data = {
351 { 0x0800, 0x610ad8 },
352 { 0x0804, 0x610ad0 },
353 { 0x0808, 0x610a48 },
354 { 0x080c, 0x610a78 },
355 { 0x0810, 0x610ac0 },
356 { 0x0814, 0x610af8 },
357 { 0x0818, 0x610b00 },
358 { 0x081c, 0x610ae8 },
359 { 0x0820, 0x610af0 },
360 { 0x0824, 0x610b08 },
361 { 0x0828, 0x610b10 },
362 { 0x082c, 0x610a68 },
363 { 0x0830, 0x610a60 },
364 { 0x0834, 0x000000 },
365 { 0x0838, 0x610a40 },
366 { 0x0840, 0x610a24 },
367 { 0x0844, 0x610a2c },
368 { 0x0848, 0x610aa8 },
369 { 0x084c, 0x610ab0 },
370 { 0x0860, 0x610a84 },
371 { 0x0864, 0x610a90 },
372 { 0x0868, 0x610b18 },
373 { 0x086c, 0x610b20 },
374 { 0x0870, 0x610ac8 },
375 { 0x0874, 0x610a38 },
376 { 0x0880, 0x610a58 },
377 { 0x0884, 0x610a9c },
378 { 0x08a0, 0x610a70 },
379 { 0x08a4, 0x610a50 },
380 { 0x08a8, 0x610ae0 },
381 { 0x08c0, 0x610b28 },
382 { 0x08c4, 0x610b30 },
383 { 0x08c8, 0x610b40 },
384 { 0x08d4, 0x610b38 },
385 { 0x08d8, 0x610b48 },
386 { 0x08dc, 0x610b50 },
387 { 0x0900, 0x610a18 },
388 { 0x0904, 0x610ab8 },
389 {}
390 }
391};
392
393static const struct nv50_disp_mthd_chan
394nv50_disp_mast_mthd_chan = {
395 .name = "Core",
396 .addr = 0x000000,
397 .data = {
398 { "Global", 1, &nv50_disp_mast_mthd_base },
399 { "DAC", 3, &nv50_disp_mast_mthd_dac },
400 { "SOR", 2, &nv50_disp_mast_mthd_sor },
401 { "PIOR", 3, &nv50_disp_mast_mthd_pior },
402 { "HEAD", 2, &nv50_disp_mast_mthd_head },
403 {}
404 }
405};
406
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000407int
Ben Skeggs70cabe42012-08-14 10:04:04 +1000408nv50_disp_mast_ctor(struct nouveau_object *parent,
409 struct nouveau_object *engine,
410 struct nouveau_oclass *oclass, void *data, u32 size,
411 struct nouveau_object **pobject)
412{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000413 struct nv50_display_mast_class *args = data;
414 struct nv50_disp_dmac *mast;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000415 int ret;
416
Ben Skeggs370c00f2012-08-14 14:11:49 +1000417 if (size < sizeof(*args))
418 return -EINVAL;
419
420 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
421 0, sizeof(*mast), (void **)&mast);
422 *pobject = nv_object(mast);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000423 if (ret)
424 return ret;
425
426 return 0;
427}
428
Ben Skeggs70cabe42012-08-14 10:04:04 +1000429static int
430nv50_disp_mast_init(struct nouveau_object *object)
431{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000432 struct nv50_disp_priv *priv = (void *)object->engine;
433 struct nv50_disp_dmac *mast = (void *)object;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000434 int ret;
435
Ben Skeggs370c00f2012-08-14 14:11:49 +1000436 ret = nv50_disp_chan_init(&mast->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000437 if (ret)
438 return ret;
439
Ben Skeggs370c00f2012-08-14 14:11:49 +1000440 /* enable error reporting */
441 nv_mask(priv, 0x610028, 0x00010001, 0x00010001);
442
443 /* attempt to unstick channel from some unknown state */
444 if ((nv_rd32(priv, 0x610200) & 0x009f0000) == 0x00020000)
445 nv_mask(priv, 0x610200, 0x00800000, 0x00800000);
446 if ((nv_rd32(priv, 0x610200) & 0x003f0000) == 0x00030000)
447 nv_mask(priv, 0x610200, 0x00600000, 0x00600000);
448
449 /* initialise channel for dma command submission */
450 nv_wr32(priv, 0x610204, mast->push);
451 nv_wr32(priv, 0x610208, 0x00010000);
452 nv_wr32(priv, 0x61020c, 0x00000000);
453 nv_mask(priv, 0x610200, 0x00000010, 0x00000010);
454 nv_wr32(priv, 0x640000, 0x00000000);
455 nv_wr32(priv, 0x610200, 0x01000013);
456
457 /* wait for it to go inactive */
458 if (!nv_wait(priv, 0x610200, 0x80000000, 0x00000000)) {
459 nv_error(mast, "init: 0x%08x\n", nv_rd32(priv, 0x610200));
460 return -EBUSY;
461 }
462
Ben Skeggs70cabe42012-08-14 10:04:04 +1000463 return 0;
464}
465
466static int
467nv50_disp_mast_fini(struct nouveau_object *object, bool suspend)
468{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000469 struct nv50_disp_priv *priv = (void *)object->engine;
470 struct nv50_disp_dmac *mast = (void *)object;
471
472 /* deactivate channel */
473 nv_mask(priv, 0x610200, 0x00000010, 0x00000000);
474 nv_mask(priv, 0x610200, 0x00000003, 0x00000000);
475 if (!nv_wait(priv, 0x610200, 0x001e0000, 0x00000000)) {
476 nv_error(mast, "fini: 0x%08x\n", nv_rd32(priv, 0x610200));
477 if (suspend)
478 return -EBUSY;
479 }
480
481 /* disable error reporting */
482 nv_mask(priv, 0x610028, 0x00010001, 0x00000000);
483
484 return nv50_disp_chan_fini(&mast->base, suspend);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000485}
486
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000487struct nv50_disp_chan_impl
Ben Skeggs70cabe42012-08-14 10:04:04 +1000488nv50_disp_mast_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000489 .base.ctor = nv50_disp_mast_ctor,
490 .base.dtor = nv50_disp_dmac_dtor,
491 .base.init = nv50_disp_mast_init,
492 .base.fini = nv50_disp_mast_fini,
493 .base.rd32 = nv50_disp_chan_rd32,
494 .base.wr32 = nv50_disp_chan_wr32,
495 .chid = 0,
496 .attach = nv50_disp_dmac_object_attach,
497 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000498};
499
500/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +1000501 * EVO sync channel objects
Ben Skeggs70cabe42012-08-14 10:04:04 +1000502 ******************************************************************************/
503
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000504static const struct nv50_disp_mthd_list
505nv50_disp_sync_mthd_base = {
506 .mthd = 0x0000,
507 .addr = 0x000000,
508 .data = {
509 { 0x0080, 0x000000 },
510 { 0x0084, 0x0008c4 },
511 { 0x0088, 0x0008d0 },
512 { 0x008c, 0x0008dc },
513 { 0x0090, 0x0008e4 },
514 { 0x0094, 0x610884 },
515 { 0x00a0, 0x6108a0 },
516 { 0x00a4, 0x610878 },
517 { 0x00c0, 0x61086c },
518 { 0x00e0, 0x610858 },
519 { 0x00e4, 0x610860 },
520 { 0x00e8, 0x6108ac },
521 { 0x00ec, 0x6108b4 },
522 { 0x0100, 0x610894 },
523 { 0x0110, 0x6108bc },
524 { 0x0114, 0x61088c },
525 {}
526 }
527};
528
529const struct nv50_disp_mthd_list
530nv50_disp_sync_mthd_image = {
531 .mthd = 0x0400,
532 .addr = 0x000000,
533 .data = {
534 { 0x0800, 0x6108f0 },
535 { 0x0804, 0x6108fc },
536 { 0x0808, 0x61090c },
537 { 0x080c, 0x610914 },
538 { 0x0810, 0x610904 },
539 {}
540 }
541};
542
543static const struct nv50_disp_mthd_chan
544nv50_disp_sync_mthd_chan = {
545 .name = "Base",
546 .addr = 0x000540,
547 .data = {
548 { "Global", 1, &nv50_disp_sync_mthd_base },
549 { "Image", 2, &nv50_disp_sync_mthd_image },
550 {}
551 }
552};
553
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000554int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000555nv50_disp_sync_ctor(struct nouveau_object *parent,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000556 struct nouveau_object *engine,
557 struct nouveau_oclass *oclass, void *data, u32 size,
558 struct nouveau_object **pobject)
559{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000560 struct nv50_display_sync_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000561 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000562 struct nv50_disp_dmac *dmac;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000563 int ret;
564
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000565 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000566 return -EINVAL;
567
568 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000569 args->head, sizeof(*dmac), (void **)&dmac);
Ben Skeggs370c00f2012-08-14 14:11:49 +1000570 *pobject = nv_object(dmac);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000571 if (ret)
572 return ret;
573
574 return 0;
575}
576
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000577struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000578nv50_disp_sync_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000579 .base.ctor = nv50_disp_sync_ctor,
580 .base.dtor = nv50_disp_dmac_dtor,
581 .base.init = nv50_disp_dmac_init,
582 .base.fini = nv50_disp_dmac_fini,
583 .base.rd32 = nv50_disp_chan_rd32,
584 .base.wr32 = nv50_disp_chan_wr32,
585 .chid = 1,
586 .attach = nv50_disp_dmac_object_attach,
587 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000588};
589
590/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +1000591 * EVO overlay channel objects
Ben Skeggs70cabe42012-08-14 10:04:04 +1000592 ******************************************************************************/
593
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000594const struct nv50_disp_mthd_list
595nv50_disp_ovly_mthd_base = {
596 .mthd = 0x0000,
597 .addr = 0x000000,
598 .data = {
599 { 0x0080, 0x000000 },
600 { 0x0084, 0x0009a0 },
601 { 0x0088, 0x0009c0 },
602 { 0x008c, 0x0009c8 },
603 { 0x0090, 0x6109b4 },
604 { 0x0094, 0x610970 },
605 { 0x00a0, 0x610998 },
606 { 0x00a4, 0x610964 },
607 { 0x00c0, 0x610958 },
608 { 0x00e0, 0x6109a8 },
609 { 0x00e4, 0x6109d0 },
610 { 0x00e8, 0x6109d8 },
611 { 0x0100, 0x61094c },
612 { 0x0104, 0x610984 },
613 { 0x0108, 0x61098c },
614 { 0x0800, 0x6109f8 },
615 { 0x0808, 0x610a08 },
616 { 0x080c, 0x610a10 },
617 { 0x0810, 0x610a00 },
618 {}
619 }
620};
621
622static const struct nv50_disp_mthd_chan
623nv50_disp_ovly_mthd_chan = {
624 .name = "Overlay",
625 .addr = 0x000540,
626 .data = {
627 { "Global", 1, &nv50_disp_ovly_mthd_base },
628 {}
629 }
630};
631
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000632int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000633nv50_disp_ovly_ctor(struct nouveau_object *parent,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000634 struct nouveau_object *engine,
635 struct nouveau_oclass *oclass, void *data, u32 size,
636 struct nouveau_object **pobject)
637{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000638 struct nv50_display_ovly_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000639 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000640 struct nv50_disp_dmac *dmac;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000641 int ret;
642
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000643 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000644 return -EINVAL;
645
646 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000647 args->head, sizeof(*dmac), (void **)&dmac);
Ben Skeggs370c00f2012-08-14 14:11:49 +1000648 *pobject = nv_object(dmac);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000649 if (ret)
650 return ret;
651
652 return 0;
653}
654
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000655struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000656nv50_disp_ovly_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000657 .base.ctor = nv50_disp_ovly_ctor,
658 .base.dtor = nv50_disp_dmac_dtor,
659 .base.init = nv50_disp_dmac_init,
660 .base.fini = nv50_disp_dmac_fini,
661 .base.rd32 = nv50_disp_chan_rd32,
662 .base.wr32 = nv50_disp_chan_wr32,
663 .chid = 3,
664 .attach = nv50_disp_dmac_object_attach,
665 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000666};
667
668/*******************************************************************************
669 * EVO PIO channel base class
670 ******************************************************************************/
671
672static int
673nv50_disp_pioc_create_(struct nouveau_object *parent,
674 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000675 struct nouveau_oclass *oclass, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000676 int length, void **pobject)
677{
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000678 return nv50_disp_chan_create_(parent, engine, oclass, head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000679 length, pobject);
680}
681
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000682void
Ben Skeggs70cabe42012-08-14 10:04:04 +1000683nv50_disp_pioc_dtor(struct nouveau_object *object)
684{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000685 struct nv50_disp_pioc *pioc = (void *)object;
686 nv50_disp_chan_destroy(&pioc->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000687}
688
689static int
690nv50_disp_pioc_init(struct nouveau_object *object)
691{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000692 struct nv50_disp_priv *priv = (void *)object->engine;
693 struct nv50_disp_pioc *pioc = (void *)object;
694 int chid = pioc->base.chid;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000695 int ret;
696
Ben Skeggs370c00f2012-08-14 14:11:49 +1000697 ret = nv50_disp_chan_init(&pioc->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000698 if (ret)
699 return ret;
700
Ben Skeggs370c00f2012-08-14 14:11:49 +1000701 nv_wr32(priv, 0x610200 + (chid * 0x10), 0x00002000);
702 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00000000, 0x00000000)) {
703 nv_error(pioc, "timeout0: 0x%08x\n",
704 nv_rd32(priv, 0x610200 + (chid * 0x10)));
705 return -EBUSY;
706 }
707
708 nv_wr32(priv, 0x610200 + (chid * 0x10), 0x00000001);
709 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00030000, 0x00010000)) {
710 nv_error(pioc, "timeout1: 0x%08x\n",
711 nv_rd32(priv, 0x610200 + (chid * 0x10)));
712 return -EBUSY;
713 }
714
Ben Skeggs70cabe42012-08-14 10:04:04 +1000715 return 0;
716}
717
718static int
719nv50_disp_pioc_fini(struct nouveau_object *object, bool suspend)
720{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000721 struct nv50_disp_priv *priv = (void *)object->engine;
722 struct nv50_disp_pioc *pioc = (void *)object;
723 int chid = pioc->base.chid;
724
725 nv_mask(priv, 0x610200 + (chid * 0x10), 0x00000001, 0x00000000);
726 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00030000, 0x00000000)) {
727 nv_error(pioc, "timeout: 0x%08x\n",
728 nv_rd32(priv, 0x610200 + (chid * 0x10)));
729 if (suspend)
730 return -EBUSY;
731 }
732
733 return nv50_disp_chan_fini(&pioc->base, suspend);
734}
735
736/*******************************************************************************
737 * EVO immediate overlay channel objects
738 ******************************************************************************/
739
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000740int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000741nv50_disp_oimm_ctor(struct nouveau_object *parent,
742 struct nouveau_object *engine,
743 struct nouveau_oclass *oclass, void *data, u32 size,
744 struct nouveau_object **pobject)
745{
746 struct nv50_display_oimm_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000747 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000748 struct nv50_disp_pioc *pioc;
749 int ret;
750
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000751 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000752 return -EINVAL;
753
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000754 ret = nv50_disp_pioc_create_(parent, engine, oclass, args->head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000755 sizeof(*pioc), (void **)&pioc);
756 *pobject = nv_object(pioc);
757 if (ret)
758 return ret;
759
760 return 0;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000761}
762
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000763struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000764nv50_disp_oimm_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000765 .base.ctor = nv50_disp_oimm_ctor,
766 .base.dtor = nv50_disp_pioc_dtor,
767 .base.init = nv50_disp_pioc_init,
768 .base.fini = nv50_disp_pioc_fini,
769 .base.rd32 = nv50_disp_chan_rd32,
770 .base.wr32 = nv50_disp_chan_wr32,
771 .chid = 5,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000772};
773
774/*******************************************************************************
775 * EVO cursor channel objects
776 ******************************************************************************/
777
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000778int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000779nv50_disp_curs_ctor(struct nouveau_object *parent,
780 struct nouveau_object *engine,
781 struct nouveau_oclass *oclass, void *data, u32 size,
782 struct nouveau_object **pobject)
783{
784 struct nv50_display_curs_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000785 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000786 struct nv50_disp_pioc *pioc;
787 int ret;
788
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000789 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000790 return -EINVAL;
791
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000792 ret = nv50_disp_pioc_create_(parent, engine, oclass, args->head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000793 sizeof(*pioc), (void **)&pioc);
794 *pobject = nv_object(pioc);
795 if (ret)
796 return ret;
797
798 return 0;
799}
800
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000801struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000802nv50_disp_curs_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000803 .base.ctor = nv50_disp_curs_ctor,
804 .base.dtor = nv50_disp_pioc_dtor,
805 .base.init = nv50_disp_pioc_init,
806 .base.fini = nv50_disp_pioc_fini,
807 .base.rd32 = nv50_disp_chan_rd32,
808 .base.wr32 = nv50_disp_chan_wr32,
809 .chid = 7,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000810};
811
812/*******************************************************************************
813 * Base display object
814 ******************************************************************************/
815
Ben Skeggsd2fa7d32013-11-14 13:37:48 +1000816int
817nv50_disp_base_scanoutpos(struct nouveau_object *object, u32 mthd,
818 void *data, u32 size)
819{
820 struct nv50_disp_priv *priv = (void *)object->engine;
821 struct nv04_display_scanoutpos *args = data;
822 const int head = (mthd & NV50_DISP_MTHD_HEAD);
823 u32 blanke, blanks, total;
824
825 if (size < sizeof(*args) || head >= priv->head.nr)
826 return -EINVAL;
827 blanke = nv_rd32(priv, 0x610aec + (head * 0x540));
828 blanks = nv_rd32(priv, 0x610af4 + (head * 0x540));
829 total = nv_rd32(priv, 0x610afc + (head * 0x540));
830
831 args->vblanke = (blanke & 0xffff0000) >> 16;
832 args->hblanke = (blanke & 0x0000ffff);
833 args->vblanks = (blanks & 0xffff0000) >> 16;
834 args->hblanks = (blanks & 0x0000ffff);
835 args->vtotal = ( total & 0xffff0000) >> 16;
836 args->htotal = ( total & 0x0000ffff);
837
838 args->time[0] = ktime_to_ns(ktime_get());
839 args->vline = nv_rd32(priv, 0x616340 + (head * 0x800)) & 0xffff;
840 args->time[1] = ktime_to_ns(ktime_get()); /* vline read locks hline */
841 args->hline = nv_rd32(priv, 0x616344 + (head * 0x800)) & 0xffff;
842 return 0;
843}
844
Ben Skeggs79ca2772014-08-10 04:10:20 +1000845int
Ben Skeggsbf0eb892014-08-10 04:10:26 +1000846nv50_disp_base_mthd(struct nouveau_object *object, u32 mthd,
847 void *data, u32 size)
848{
849 union {
850 struct nv50_disp_mthd_v0 v0;
851 struct nv50_disp_mthd_v1 v1;
852 } *args = data;
853 struct nv50_disp_priv *priv = (void *)object->engine;
854 struct nvkm_output *outp = NULL;
855 struct nvkm_output *temp;
856 u16 type, mask = 0;
857 int head, ret;
858
859 if (mthd != NV50_DISP_MTHD)
860 return -EINVAL;
861
862 nv_ioctl(object, "disp mthd size %d\n", size);
863 if (nvif_unpack(args->v0, 0, 0, true)) {
864 nv_ioctl(object, "disp mthd vers %d mthd %02x head %d\n",
865 args->v0.version, args->v0.method, args->v0.head);
866 mthd = args->v0.method;
867 head = args->v0.head;
868 } else
869 if (nvif_unpack(args->v1, 1, 1, true)) {
870 nv_ioctl(object, "disp mthd vers %d mthd %02x "
871 "type %04x mask %04x\n",
872 args->v1.version, args->v1.method,
873 args->v1.hasht, args->v1.hashm);
874 mthd = args->v1.method;
875 type = args->v1.hasht;
876 mask = args->v1.hashm;
877 head = ffs((mask >> 8) & 0x0f) - 1;
878 } else
879 return ret;
880
881 if (head < 0 || head >= priv->head.nr)
882 return -ENXIO;
883
884 if (mask) {
885 list_for_each_entry(temp, &priv->base.outp, head) {
886 if ((temp->info.hasht == type) &&
887 (temp->info.hashm & mask) == mask) {
888 outp = temp;
889 break;
890 }
891 }
892 if (outp == NULL)
893 return -ENXIO;
894 }
895
896 switch (mthd) {
897 default:
898 break;
899 }
900
901 switch (mthd * !!outp) {
902 case NV50_DISP_MTHD_V1_DAC_PWR:
903 return priv->dac.power(object, priv, data, size, head, outp);
Ben Skeggsc4abd312014-08-10 04:10:26 +1000904 case NV50_DISP_MTHD_V1_DAC_LOAD:
905 return priv->dac.sense(object, priv, data, size, head, outp);
Ben Skeggsd55b4af2014-08-10 04:10:26 +1000906 case NV50_DISP_MTHD_V1_SOR_PWR:
907 return priv->sor.power(object, priv, data, size, head, outp);
Ben Skeggs120b0c32014-08-10 04:10:26 +1000908 case NV50_DISP_MTHD_V1_SOR_HDA_ELD:
909 if (!priv->sor.hda_eld)
910 return -ENODEV;
911 return priv->sor.hda_eld(object, priv, data, size, head, outp);
Ben Skeggse00f2232014-08-10 04:10:26 +1000912 case NV50_DISP_MTHD_V1_SOR_HDMI_PWR:
913 if (!priv->sor.hdmi)
914 return -ENODEV;
915 return priv->sor.hdmi(object, priv, data, size, head, outp);
Ben Skeggsbf0eb892014-08-10 04:10:26 +1000916 default:
917 break;
918 }
919
920 return -EINVAL;
921}
922
923int
Ben Skeggs70cabe42012-08-14 10:04:04 +1000924nv50_disp_base_ctor(struct nouveau_object *parent,
925 struct nouveau_object *engine,
926 struct nouveau_oclass *oclass, void *data, u32 size,
927 struct nouveau_object **pobject)
928{
929 struct nv50_disp_priv *priv = (void *)engine;
930 struct nv50_disp_base *base;
931 int ret;
932
933 ret = nouveau_parent_create(parent, engine, oclass, 0,
934 priv->sclass, 0, &base);
935 *pobject = nv_object(base);
936 if (ret)
937 return ret;
938
Ben Skeggs2ecda482013-04-24 18:04:22 +1000939 return nouveau_ramht_new(nv_object(base), nv_object(base), 0x1000, 0,
940 &base->ramht);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000941}
942
Ben Skeggs79ca2772014-08-10 04:10:20 +1000943void
Ben Skeggs70cabe42012-08-14 10:04:04 +1000944nv50_disp_base_dtor(struct nouveau_object *object)
945{
946 struct nv50_disp_base *base = (void *)object;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000947 nouveau_ramht_ref(NULL, &base->ramht);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000948 nouveau_parent_destroy(&base->base);
949}
950
951static int
952nv50_disp_base_init(struct nouveau_object *object)
953{
Ben Skeggsab772142012-08-14 11:29:57 +1000954 struct nv50_disp_priv *priv = (void *)object->engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000955 struct nv50_disp_base *base = (void *)object;
Ben Skeggsab772142012-08-14 11:29:57 +1000956 int ret, i;
957 u32 tmp;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000958
959 ret = nouveau_parent_init(&base->base);
960 if (ret)
961 return ret;
962
Ben Skeggsab772142012-08-14 11:29:57 +1000963 /* The below segments of code copying values from one register to
964 * another appear to inform EVO of the display capabilities or
965 * something similar. NFI what the 0x614004 caps are for..
966 */
967 tmp = nv_rd32(priv, 0x614004);
968 nv_wr32(priv, 0x610184, tmp);
969
970 /* ... CRTC caps */
971 for (i = 0; i < priv->head.nr; i++) {
972 tmp = nv_rd32(priv, 0x616100 + (i * 0x800));
973 nv_wr32(priv, 0x610190 + (i * 0x10), tmp);
974 tmp = nv_rd32(priv, 0x616104 + (i * 0x800));
975 nv_wr32(priv, 0x610194 + (i * 0x10), tmp);
976 tmp = nv_rd32(priv, 0x616108 + (i * 0x800));
977 nv_wr32(priv, 0x610198 + (i * 0x10), tmp);
978 tmp = nv_rd32(priv, 0x61610c + (i * 0x800));
979 nv_wr32(priv, 0x61019c + (i * 0x10), tmp);
980 }
981
982 /* ... DAC caps */
983 for (i = 0; i < priv->dac.nr; i++) {
984 tmp = nv_rd32(priv, 0x61a000 + (i * 0x800));
985 nv_wr32(priv, 0x6101d0 + (i * 0x04), tmp);
986 }
987
988 /* ... SOR caps */
989 for (i = 0; i < priv->sor.nr; i++) {
990 tmp = nv_rd32(priv, 0x61c000 + (i * 0x800));
991 nv_wr32(priv, 0x6101e0 + (i * 0x04), tmp);
992 }
993
Ben Skeggs476e84e2013-02-11 09:24:23 +1000994 /* ... PIOR caps */
Emil Velikovb969fa52013-07-30 01:01:10 +0100995 for (i = 0; i < priv->pior.nr; i++) {
Ben Skeggsab772142012-08-14 11:29:57 +1000996 tmp = nv_rd32(priv, 0x61e000 + (i * 0x800));
997 nv_wr32(priv, 0x6101f0 + (i * 0x04), tmp);
998 }
999
Ben Skeggs446b05a2012-08-14 12:50:14 +10001000 /* steal display away from vbios, or something like that */
1001 if (nv_rd32(priv, 0x610024) & 0x00000100) {
1002 nv_wr32(priv, 0x610024, 0x00000100);
1003 nv_mask(priv, 0x6194e8, 0x00000001, 0x00000000);
1004 if (!nv_wait(priv, 0x6194e8, 0x00000002, 0x00000000)) {
1005 nv_error(priv, "timeout acquiring display\n");
1006 return -EBUSY;
1007 }
1008 }
1009
1010 /* point at display engine memory area (hash table, objects) */
Ben Skeggs370c00f2012-08-14 14:11:49 +10001011 nv_wr32(priv, 0x610010, (nv_gpuobj(base->ramht)->addr >> 8) | 9);
Ben Skeggs446b05a2012-08-14 12:50:14 +10001012
1013 /* enable supervisor interrupts, disable everything else */
Ben Skeggs370c00f2012-08-14 14:11:49 +10001014 nv_wr32(priv, 0x61002c, 0x00000370);
1015 nv_wr32(priv, 0x610028, 0x00000000);
Ben Skeggs70cabe42012-08-14 10:04:04 +10001016 return 0;
1017}
1018
1019static int
1020nv50_disp_base_fini(struct nouveau_object *object, bool suspend)
1021{
Ben Skeggs446b05a2012-08-14 12:50:14 +10001022 struct nv50_disp_priv *priv = (void *)object->engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001023 struct nv50_disp_base *base = (void *)object;
Ben Skeggs446b05a2012-08-14 12:50:14 +10001024
1025 /* disable all interrupts */
1026 nv_wr32(priv, 0x610024, 0x00000000);
1027 nv_wr32(priv, 0x610020, 0x00000000);
1028
Ben Skeggs70cabe42012-08-14 10:04:04 +10001029 return nouveau_parent_fini(&base->base, suspend);
1030}
1031
1032struct nouveau_ofuncs
1033nv50_disp_base_ofuncs = {
1034 .ctor = nv50_disp_base_ctor,
1035 .dtor = nv50_disp_base_dtor,
1036 .init = nv50_disp_base_init,
1037 .fini = nv50_disp_base_fini,
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001038 .mthd = nv50_disp_base_mthd,
Ben Skeggs70cabe42012-08-14 10:04:04 +10001039};
1040
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001041static struct nouveau_omthds
1042nv50_disp_base_omthds[] = {
Ben Skeggsd2fa7d32013-11-14 13:37:48 +10001043 { HEAD_MTHD(NV50_DISP_SCANOUTPOS) , nv50_disp_base_scanoutpos },
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001044 { SOR_MTHD(NV50_DISP_SOR_LVDS_SCRIPT) , nv50_sor_mthd },
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001045 { PIOR_MTHD(NV50_DISP_PIOR_PWR) , nv50_pior_mthd },
1046 { PIOR_MTHD(NV50_DISP_PIOR_TMDS_PWR) , nv50_pior_mthd },
1047 { PIOR_MTHD(NV50_DISP_PIOR_DP_PWR) , nv50_pior_mthd },
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001048 {},
1049};
1050
Ben Skeggs70cabe42012-08-14 10:04:04 +10001051static struct nouveau_oclass
1052nv50_disp_base_oclass[] = {
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001053 { NV50_DISP_CLASS, &nv50_disp_base_ofuncs, nv50_disp_base_omthds },
Ben Skeggs370c00f2012-08-14 14:11:49 +10001054 {}
Ben Skeggsebb945a2012-07-20 08:17:34 +10001055};
1056
1057static struct nouveau_oclass
1058nv50_disp_sclass[] = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +10001059 { NV50_DISP_MAST_CLASS, &nv50_disp_mast_ofuncs.base },
1060 { NV50_DISP_SYNC_CLASS, &nv50_disp_sync_ofuncs.base },
1061 { NV50_DISP_OVLY_CLASS, &nv50_disp_ovly_ofuncs.base },
1062 { NV50_DISP_OIMM_CLASS, &nv50_disp_oimm_ofuncs.base },
1063 { NV50_DISP_CURS_CLASS, &nv50_disp_curs_ofuncs.base },
Ben Skeggs70cabe42012-08-14 10:04:04 +10001064 {}
Ben Skeggsebb945a2012-07-20 08:17:34 +10001065};
1066
Ben Skeggs70cabe42012-08-14 10:04:04 +10001067/*******************************************************************************
1068 * Display context, tracks instmem allocation and prevents more than one
1069 * client using the display hardware at any time.
1070 ******************************************************************************/
1071
1072static int
1073nv50_disp_data_ctor(struct nouveau_object *parent,
1074 struct nouveau_object *engine,
1075 struct nouveau_oclass *oclass, void *data, u32 size,
1076 struct nouveau_object **pobject)
1077{
Ben Skeggs370c00f2012-08-14 14:11:49 +10001078 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001079 struct nouveau_engctx *ectx;
Ben Skeggs370c00f2012-08-14 14:11:49 +10001080 int ret = -EBUSY;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001081
Ben Skeggs370c00f2012-08-14 14:11:49 +10001082 /* no context needed for channel objects... */
Ben Skeggs586491e2014-08-10 04:10:24 +10001083 if (nv_mclass(parent) != NV_DEVICE) {
Ben Skeggs370c00f2012-08-14 14:11:49 +10001084 atomic_inc(&parent->refcount);
1085 *pobject = parent;
Ben Skeggs43e6e512013-04-26 00:12:59 +10001086 return 1;
Ben Skeggs370c00f2012-08-14 14:11:49 +10001087 }
Ben Skeggs70cabe42012-08-14 10:04:04 +10001088
Ben Skeggs370c00f2012-08-14 14:11:49 +10001089 /* allocate display hardware to client */
1090 mutex_lock(&nv_subdev(priv)->mutex);
1091 if (list_empty(&nv_engine(priv)->contexts)) {
1092 ret = nouveau_engctx_create(parent, engine, oclass, NULL,
1093 0x10000, 0x10000,
1094 NVOBJ_FLAG_HEAP, &ectx);
1095 *pobject = nv_object(ectx);
1096 }
1097 mutex_unlock(&nv_subdev(priv)->mutex);
1098 return ret;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001099}
1100
1101struct nouveau_oclass
1102nv50_disp_cclass = {
1103 .handle = NV_ENGCTX(DISP, 0x50),
1104 .ofuncs = &(struct nouveau_ofuncs) {
1105 .ctor = nv50_disp_data_ctor,
1106 .dtor = _nouveau_engctx_dtor,
1107 .init = _nouveau_engctx_init,
1108 .fini = _nouveau_engctx_fini,
1109 .rd32 = _nouveau_engctx_rd32,
1110 .wr32 = _nouveau_engctx_wr32,
1111 },
1112};
1113
1114/*******************************************************************************
1115 * Display engine implementation
1116 ******************************************************************************/
1117
Ben Skeggs79ca2772014-08-10 04:10:20 +10001118static void
1119nv50_disp_vblank_fini(struct nvkm_event *event, int type, int head)
1120{
1121 struct nouveau_disp *disp = container_of(event, typeof(*disp), vblank);
1122 nv_mask(disp, 0x61002c, (4 << head), 0);
1123}
1124
1125static void
1126nv50_disp_vblank_init(struct nvkm_event *event, int type, int head)
1127{
1128 struct nouveau_disp *disp = container_of(event, typeof(*disp), vblank);
1129 nv_mask(disp, 0x61002c, (4 << head), (4 << head));
1130}
1131
1132const struct nvkm_event_func
1133nv50_disp_vblank_func = {
1134 .ctor = nouveau_disp_vblank_ctor,
1135 .init = nv50_disp_vblank_init,
1136 .fini = nv50_disp_vblank_fini,
1137};
1138
Ben Skeggs117e16332014-02-21 11:06:40 +10001139static const struct nouveau_enum
1140nv50_disp_intr_error_type[] = {
1141 { 3, "ILLEGAL_MTHD" },
1142 { 4, "INVALID_VALUE" },
1143 { 5, "INVALID_STATE" },
1144 { 7, "INVALID_HANDLE" },
1145 {}
1146};
1147
1148static const struct nouveau_enum
1149nv50_disp_intr_error_code[] = {
1150 { 0x00, "" },
1151 {}
1152};
1153
Ben Skeggsebb945a2012-07-20 08:17:34 +10001154static void
Ben Skeggs117e16332014-02-21 11:06:40 +10001155nv50_disp_intr_error(struct nv50_disp_priv *priv, int chid)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001156{
Ben Skeggs9cf6ba22014-02-20 23:26:18 +10001157 struct nv50_disp_impl *impl = (void *)nv_object(priv)->oclass;
Ben Skeggs117e16332014-02-21 11:06:40 +10001158 u32 data = nv_rd32(priv, 0x610084 + (chid * 0x08));
1159 u32 addr = nv_rd32(priv, 0x610080 + (chid * 0x08));
1160 u32 code = (addr & 0x00ff0000) >> 16;
1161 u32 type = (addr & 0x00007000) >> 12;
1162 u32 mthd = (addr & 0x00000ffc);
1163 const struct nouveau_enum *ec, *et;
1164 char ecunk[6], etunk[6];
Ben Skeggs186ecad2012-11-09 12:09:48 +10001165
Ben Skeggs117e16332014-02-21 11:06:40 +10001166 et = nouveau_enum_find(nv50_disp_intr_error_type, type);
1167 if (!et)
1168 snprintf(etunk, sizeof(etunk), "UNK%02X", type);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001169
Ben Skeggs117e16332014-02-21 11:06:40 +10001170 ec = nouveau_enum_find(nv50_disp_intr_error_code, code);
1171 if (!ec)
1172 snprintf(ecunk, sizeof(ecunk), "UNK%02X", code);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001173
Ben Skeggs117e16332014-02-21 11:06:40 +10001174 nv_error(priv, "%s [%s] chid %d mthd 0x%04x data 0x%08x\n",
1175 et ? et->name : etunk, ec ? ec->name : ecunk,
1176 chid, mthd, data);
1177
Ben Skeggs9cf6ba22014-02-20 23:26:18 +10001178 if (chid == 0) {
1179 switch (mthd) {
1180 case 0x0080:
1181 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 0,
1182 impl->mthd.core);
1183 break;
1184 default:
1185 break;
1186 }
1187 } else
1188 if (chid <= 2) {
1189 switch (mthd) {
1190 case 0x0080:
1191 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 1,
1192 impl->mthd.base);
1193 break;
1194 default:
1195 break;
1196 }
1197 } else
1198 if (chid <= 4) {
1199 switch (mthd) {
1200 case 0x0080:
1201 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 3,
1202 impl->mthd.ovly);
1203 break;
1204 default:
1205 break;
1206 }
1207 }
1208
Ben Skeggs117e16332014-02-21 11:06:40 +10001209 nv_wr32(priv, 0x610020, 0x00010000 << chid);
1210 nv_wr32(priv, 0x610080 + (chid * 0x08), 0x90000000);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001211}
1212
Ben Skeggs415f12e2014-05-21 11:24:43 +10001213static struct nvkm_output *
1214exec_lookup(struct nv50_disp_priv *priv, int head, int or, u32 ctrl,
1215 u32 *data, u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001216 struct nvbios_outp *info)
1217{
1218 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001219 struct nvkm_output *outp;
1220 u16 mask, type;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001221
Ben Skeggs415f12e2014-05-21 11:24:43 +10001222 if (or < 4) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001223 type = DCB_OUTPUT_ANALOG;
1224 mask = 0;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001225 } else
Ben Skeggs415f12e2014-05-21 11:24:43 +10001226 if (or < 8) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001227 switch (ctrl & 0x00000f00) {
1228 case 0x00000000: type = DCB_OUTPUT_LVDS; mask = 1; break;
1229 case 0x00000100: type = DCB_OUTPUT_TMDS; mask = 1; break;
1230 case 0x00000200: type = DCB_OUTPUT_TMDS; mask = 2; break;
1231 case 0x00000500: type = DCB_OUTPUT_TMDS; mask = 3; break;
1232 case 0x00000800: type = DCB_OUTPUT_DP; mask = 1; break;
1233 case 0x00000900: type = DCB_OUTPUT_DP; mask = 2; break;
1234 default:
1235 nv_error(priv, "unknown SOR mc 0x%08x\n", ctrl);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001236 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001237 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001238 or -= 4;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001239 } else {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001240 or = or - 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001241 type = 0x0010;
1242 mask = 0;
1243 switch (ctrl & 0x00000f00) {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001244 case 0x00000000: type |= priv->pior.type[or]; break;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001245 default:
1246 nv_error(priv, "unknown PIOR mc 0x%08x\n", ctrl);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001247 return NULL;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001248 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001249 }
1250
1251 mask = 0x00c0 & (mask << 6);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001252 mask |= 0x0001 << or;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001253 mask |= 0x0100 << head;
1254
Ben Skeggs415f12e2014-05-21 11:24:43 +10001255 list_for_each_entry(outp, &priv->base.outp, head) {
1256 if ((outp->info.hasht & 0xff) == type &&
1257 (outp->info.hashm & mask) == mask) {
1258 *data = nvbios_outp_match(bios, outp->info.hasht,
1259 outp->info.hashm,
1260 ver, hdr, cnt, len, info);
1261 if (!*data)
1262 return NULL;
1263 return outp;
1264 }
1265 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001266
Ben Skeggs415f12e2014-05-21 11:24:43 +10001267 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001268}
1269
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001270static struct nvkm_output *
Ben Skeggs186ecad2012-11-09 12:09:48 +10001271exec_script(struct nv50_disp_priv *priv, int head, int id)
1272{
1273 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001274 struct nvkm_output *outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001275 struct nvbios_outp info;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001276 u8 ver, hdr, cnt, len;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001277 u32 data, ctrl = 0;
Emil Velikovb969fa52013-07-30 01:01:10 +01001278 u32 reg;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001279 int i;
1280
Ben Skeggs476e84e2013-02-11 09:24:23 +10001281 /* DAC */
Emil Velikovb969fa52013-07-30 01:01:10 +01001282 for (i = 0; !(ctrl & (1 << head)) && i < priv->dac.nr; i++)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001283 ctrl = nv_rd32(priv, 0x610b5c + (i * 8));
1284
Ben Skeggs476e84e2013-02-11 09:24:23 +10001285 /* SOR */
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001286 if (!(ctrl & (1 << head))) {
1287 if (nv_device(priv)->chipset < 0x90 ||
1288 nv_device(priv)->chipset == 0x92 ||
1289 nv_device(priv)->chipset == 0xa0) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001290 reg = 0x610b74;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001291 } else {
Emil Velikovb969fa52013-07-30 01:01:10 +01001292 reg = 0x610798;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001293 }
Emil Velikovb969fa52013-07-30 01:01:10 +01001294 for (i = 0; !(ctrl & (1 << head)) && i < priv->sor.nr; i++)
1295 ctrl = nv_rd32(priv, reg + (i * 8));
1296 i += 4;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001297 }
1298
Ben Skeggs476e84e2013-02-11 09:24:23 +10001299 /* PIOR */
1300 if (!(ctrl & (1 << head))) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001301 for (i = 0; !(ctrl & (1 << head)) && i < priv->pior.nr; i++)
Ben Skeggs476e84e2013-02-11 09:24:23 +10001302 ctrl = nv_rd32(priv, 0x610b84 + (i * 8));
1303 i += 8;
1304 }
1305
Ben Skeggs186ecad2012-11-09 12:09:48 +10001306 if (!(ctrl & (1 << head)))
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001307 return NULL;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001308 i--;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001309
Ben Skeggs415f12e2014-05-21 11:24:43 +10001310 outp = exec_lookup(priv, head, i, ctrl, &data, &ver, &hdr, &cnt, &len, &info);
1311 if (outp) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001312 struct nvbios_init init = {
1313 .subdev = nv_subdev(priv),
1314 .bios = bios,
1315 .offset = info.script[id],
Ben Skeggs415f12e2014-05-21 11:24:43 +10001316 .outp = &outp->info,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001317 .crtc = head,
1318 .execute = 1,
1319 };
1320
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001321 nvbios_exec(&init);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001322 }
1323
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001324 return outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001325}
1326
Ben Skeggs415f12e2014-05-21 11:24:43 +10001327static struct nvkm_output *
1328exec_clkcmp(struct nv50_disp_priv *priv, int head, int id, u32 pclk, u32 *conf)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001329{
1330 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001331 struct nvkm_output *outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001332 struct nvbios_outp info1;
1333 struct nvbios_ocfg info2;
1334 u8 ver, hdr, cnt, len;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001335 u32 data, ctrl = 0;
Emil Velikovb969fa52013-07-30 01:01:10 +01001336 u32 reg;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001337 int i;
1338
Ben Skeggs476e84e2013-02-11 09:24:23 +10001339 /* DAC */
Emil Velikovb969fa52013-07-30 01:01:10 +01001340 for (i = 0; !(ctrl & (1 << head)) && i < priv->dac.nr; i++)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001341 ctrl = nv_rd32(priv, 0x610b58 + (i * 8));
1342
Ben Skeggs476e84e2013-02-11 09:24:23 +10001343 /* SOR */
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001344 if (!(ctrl & (1 << head))) {
1345 if (nv_device(priv)->chipset < 0x90 ||
1346 nv_device(priv)->chipset == 0x92 ||
1347 nv_device(priv)->chipset == 0xa0) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001348 reg = 0x610b70;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001349 } else {
Emil Velikovb969fa52013-07-30 01:01:10 +01001350 reg = 0x610794;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001351 }
Emil Velikovb969fa52013-07-30 01:01:10 +01001352 for (i = 0; !(ctrl & (1 << head)) && i < priv->sor.nr; i++)
1353 ctrl = nv_rd32(priv, reg + (i * 8));
1354 i += 4;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001355 }
1356
Ben Skeggs476e84e2013-02-11 09:24:23 +10001357 /* PIOR */
1358 if (!(ctrl & (1 << head))) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001359 for (i = 0; !(ctrl & (1 << head)) && i < priv->pior.nr; i++)
Ben Skeggs476e84e2013-02-11 09:24:23 +10001360 ctrl = nv_rd32(priv, 0x610b80 + (i * 8));
1361 i += 8;
1362 }
1363
Ben Skeggs186ecad2012-11-09 12:09:48 +10001364 if (!(ctrl & (1 << head)))
Ben Skeggs415f12e2014-05-21 11:24:43 +10001365 return NULL;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001366 i--;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001367
Ben Skeggs415f12e2014-05-21 11:24:43 +10001368 outp = exec_lookup(priv, head, i, ctrl, &data, &ver, &hdr, &cnt, &len, &info1);
Ben Skeggsba5e01b2014-06-17 09:39:18 +10001369 if (!outp)
Ben Skeggs415f12e2014-05-21 11:24:43 +10001370 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001371
Ben Skeggs415f12e2014-05-21 11:24:43 +10001372 if (outp->info.location == 0) {
1373 switch (outp->info.type) {
Ben Skeggs476e84e2013-02-11 09:24:23 +10001374 case DCB_OUTPUT_TMDS:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001375 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001376 if (pclk >= 165000)
Ben Skeggs415f12e2014-05-21 11:24:43 +10001377 *conf |= 0x0100;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001378 break;
1379 case DCB_OUTPUT_LVDS:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001380 *conf = priv->sor.lvdsconf;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001381 break;
1382 case DCB_OUTPUT_DP:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001383 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001384 break;
1385 case DCB_OUTPUT_ANALOG:
1386 default:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001387 *conf = 0x00ff;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001388 break;
1389 }
1390 } else {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001391 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001392 pclk = pclk / 2;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001393 }
1394
Ben Skeggs415f12e2014-05-21 11:24:43 +10001395 data = nvbios_ocfg_match(bios, data, *conf, &ver, &hdr, &cnt, &len, &info2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001396 if (data && id < 0xff) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001397 data = nvbios_oclk_match(bios, info2.clkcmp[id], pclk);
1398 if (data) {
1399 struct nvbios_init init = {
1400 .subdev = nv_subdev(priv),
1401 .bios = bios,
1402 .offset = data,
Ben Skeggs415f12e2014-05-21 11:24:43 +10001403 .outp = &outp->info,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001404 .crtc = head,
1405 .execute = 1,
1406 };
1407
Ben Skeggs46c13c12013-02-16 13:49:21 +10001408 nvbios_exec(&init);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001409 }
1410 }
1411
Ben Skeggs415f12e2014-05-21 11:24:43 +10001412 return outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001413}
1414
1415static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001416nv50_disp_intr_unk10_0(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001417{
Ben Skeggs16d4c032013-02-20 18:56:33 +10001418 exec_script(priv, head, 1);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001419}
1420
1421static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001422nv50_disp_intr_unk20_0(struct nv50_disp_priv *priv, int head)
1423{
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001424 struct nvkm_output *outp = exec_script(priv, head, 2);
1425
1426 /* the binary driver does this outside of the supervisor handling
1427 * (after the third supervisor from a detach). we (currently?)
1428 * allow both detach/attach to happen in the same set of
1429 * supervisor interrupts, so it would make sense to execute this
1430 * (full power down?) script after all the detach phases of the
1431 * supervisor handling. like with training if needed from the
1432 * second supervisor, nvidia doesn't do this, so who knows if it's
1433 * entirely safe, but it does appear to work..
1434 *
1435 * without this script being run, on some configurations i've
1436 * seen, switching from DP to TMDS on a DP connector may result
1437 * in a blank screen (SOR_PWR off/on can restore it)
1438 */
1439 if (outp && outp->info.type == DCB_OUTPUT_DP) {
1440 struct nvkm_output_dp *outpdp = (void *)outp;
1441 struct nvbios_init init = {
1442 .subdev = nv_subdev(priv),
1443 .bios = nouveau_bios(priv),
1444 .outp = &outp->info,
1445 .crtc = head,
1446 .offset = outpdp->info.script[4],
1447 .execute = 1,
1448 };
1449
1450 nvbios_exec(&init);
1451 atomic_set(&outpdp->lt.done, 0);
1452 }
Ben Skeggs16d4c032013-02-20 18:56:33 +10001453}
1454
1455static void
1456nv50_disp_intr_unk20_1(struct nv50_disp_priv *priv, int head)
1457{
Ben Skeggs88524bc2013-03-05 10:53:54 +10001458 struct nouveau_devinit *devinit = nouveau_devinit(priv);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001459 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
1460 if (pclk)
Ben Skeggs88524bc2013-03-05 10:53:54 +10001461 devinit->pll_set(devinit, PLL_VPLL0 + head, pclk);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001462}
1463
1464static void
1465nv50_disp_intr_unk20_2_dp(struct nv50_disp_priv *priv,
1466 struct dcb_output *outp, u32 pclk)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001467{
1468 const int link = !(outp->sorconf.link & 1);
1469 const int or = ffs(outp->or) - 1;
1470 const u32 soff = ( or * 0x800);
1471 const u32 loff = (link * 0x080) + soff;
1472 const u32 ctrl = nv_rd32(priv, 0x610794 + (or * 8));
Ben Skeggs186ecad2012-11-09 12:09:48 +10001473 const u32 symbol = 100000;
1474 u32 dpctrl = nv_rd32(priv, 0x61c10c + loff) & 0x0000f0000;
1475 u32 clksor = nv_rd32(priv, 0x614300 + soff);
1476 int bestTU = 0, bestVTUi = 0, bestVTUf = 0, bestVTUa = 0;
1477 int TU, VTUi, VTUf, VTUa;
1478 u64 link_data_rate, link_ratio, unk;
1479 u32 best_diff = 64 * symbol;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001480 u32 link_nr, link_bw, bits, r;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001481
1482 /* calculate packed data rate for each lane */
1483 if (dpctrl > 0x00030000) link_nr = 4;
1484 else if (dpctrl > 0x00010000) link_nr = 2;
1485 else link_nr = 1;
1486
1487 if (clksor & 0x000c0000)
1488 link_bw = 270000;
1489 else
1490 link_bw = 162000;
1491
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001492 if ((ctrl & 0xf0000) == 0x60000) bits = 30;
1493 else if ((ctrl & 0xf0000) == 0x50000) bits = 24;
1494 else bits = 18;
1495
Ben Skeggs186ecad2012-11-09 12:09:48 +10001496 link_data_rate = (pclk * bits / 8) / link_nr;
1497
1498 /* calculate ratio of packed data rate to link symbol rate */
1499 link_ratio = link_data_rate * symbol;
1500 r = do_div(link_ratio, link_bw);
1501
1502 for (TU = 64; TU >= 32; TU--) {
1503 /* calculate average number of valid symbols in each TU */
1504 u32 tu_valid = link_ratio * TU;
1505 u32 calc, diff;
1506
1507 /* find a hw representation for the fraction.. */
1508 VTUi = tu_valid / symbol;
1509 calc = VTUi * symbol;
1510 diff = tu_valid - calc;
1511 if (diff) {
1512 if (diff >= (symbol / 2)) {
1513 VTUf = symbol / (symbol - diff);
1514 if (symbol - (VTUf * diff))
1515 VTUf++;
1516
1517 if (VTUf <= 15) {
1518 VTUa = 1;
1519 calc += symbol - (symbol / VTUf);
1520 } else {
1521 VTUa = 0;
1522 VTUf = 1;
1523 calc += symbol;
1524 }
1525 } else {
1526 VTUa = 0;
1527 VTUf = min((int)(symbol / diff), 15);
1528 calc += symbol / VTUf;
1529 }
1530
1531 diff = calc - tu_valid;
1532 } else {
1533 /* no remainder, but the hw doesn't like the fractional
1534 * part to be zero. decrement the integer part and
1535 * have the fraction add a whole symbol back
1536 */
1537 VTUa = 0;
1538 VTUf = 1;
1539 VTUi--;
1540 }
1541
1542 if (diff < best_diff) {
1543 best_diff = diff;
1544 bestTU = TU;
1545 bestVTUa = VTUa;
1546 bestVTUf = VTUf;
1547 bestVTUi = VTUi;
1548 if (diff == 0)
1549 break;
1550 }
1551 }
1552
1553 if (!bestTU) {
1554 nv_error(priv, "unable to find suitable dp config\n");
1555 return;
1556 }
1557
1558 /* XXX close to vbios numbers, but not right */
1559 unk = (symbol - link_ratio) * bestTU;
1560 unk *= link_ratio;
1561 r = do_div(unk, symbol);
1562 r = do_div(unk, symbol);
1563 unk += 6;
1564
1565 nv_mask(priv, 0x61c10c + loff, 0x000001fc, bestTU << 2);
1566 nv_mask(priv, 0x61c128 + loff, 0x010f7f3f, bestVTUa << 24 |
1567 bestVTUf << 16 |
1568 bestVTUi << 8 | unk);
1569}
1570
1571static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001572nv50_disp_intr_unk20_2(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001573{
Ben Skeggs415f12e2014-05-21 11:24:43 +10001574 struct nvkm_output *outp;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001575 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
1576 u32 hval, hreg = 0x614200 + (head * 0x800);
1577 u32 oval, oreg;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001578 u32 mask, conf;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001579
Ben Skeggs415f12e2014-05-21 11:24:43 +10001580 outp = exec_clkcmp(priv, head, 0xff, pclk, &conf);
1581 if (!outp)
1582 return;
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001583
Ben Skeggs55f083c2014-05-20 10:18:03 +10001584 /* we allow both encoder attach and detach operations to occur
1585 * within a single supervisor (ie. modeset) sequence. the
1586 * encoder detach scripts quite often switch off power to the
1587 * lanes, which requires the link to be re-trained.
1588 *
1589 * this is not generally an issue as the sink "must" (heh)
1590 * signal an irq when it's lost sync so the driver can
1591 * re-train.
1592 *
1593 * however, on some boards, if one does not configure at least
1594 * the gpu side of the link *before* attaching, then various
1595 * things can go horribly wrong (PDISP disappearing from mmio,
1596 * third supervisor never happens, etc).
1597 *
1598 * the solution is simply to retrain here, if necessary. last
1599 * i checked, the binary driver userspace does not appear to
1600 * trigger this situation (it forces an UPDATE between steps).
1601 */
Ben Skeggsb17932c2014-05-27 15:00:36 +10001602 if (outp->info.type == DCB_OUTPUT_DP) {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001603 u32 soff = (ffs(outp->info.or) - 1) * 0x08;
Ben Skeggsb17932c2014-05-27 15:00:36 +10001604 u32 ctrl, datarate;
1605
1606 if (outp->info.location == 0) {
1607 ctrl = nv_rd32(priv, 0x610794 + soff);
1608 soff = 1;
1609 } else {
1610 ctrl = nv_rd32(priv, 0x610b80 + soff);
1611 soff = 2;
1612 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001613
1614 switch ((ctrl & 0x000f0000) >> 16) {
Ben Skeggs0713b452014-07-01 10:54:52 +10001615 case 6: datarate = pclk * 30; break;
1616 case 5: datarate = pclk * 24; break;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001617 case 2:
1618 default:
Ben Skeggs0713b452014-07-01 10:54:52 +10001619 datarate = pclk * 18;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001620 break;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001621 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001622
Ben Skeggs55f083c2014-05-20 10:18:03 +10001623 if (nvkm_output_dp_train(outp, datarate / soff, true))
1624 ERR("link not trained before attach\n");
Ben Skeggs16d4c032013-02-20 18:56:33 +10001625 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001626
1627 exec_clkcmp(priv, head, 0, pclk, &conf);
1628
1629 if (!outp->info.location && outp->info.type == DCB_OUTPUT_ANALOG) {
1630 oreg = 0x614280 + (ffs(outp->info.or) - 1) * 0x800;
1631 oval = 0x00000000;
1632 hval = 0x00000000;
1633 mask = 0xffffffff;
1634 } else
1635 if (!outp->info.location) {
1636 if (outp->info.type == DCB_OUTPUT_DP)
1637 nv50_disp_intr_unk20_2_dp(priv, &outp->info, pclk);
1638 oreg = 0x614300 + (ffs(outp->info.or) - 1) * 0x800;
1639 oval = (conf & 0x0100) ? 0x00000101 : 0x00000000;
1640 hval = 0x00000000;
1641 mask = 0x00000707;
1642 } else {
1643 oreg = 0x614380 + (ffs(outp->info.or) - 1) * 0x800;
1644 oval = 0x00000001;
1645 hval = 0x00000001;
1646 mask = 0x00000707;
1647 }
1648
1649 nv_mask(priv, hreg, 0x0000000f, hval);
1650 nv_mask(priv, oreg, mask, oval);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001651}
1652
1653/* If programming a TMDS output on a SOR that can also be configured for
1654 * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
1655 *
1656 * It looks like the VBIOS TMDS scripts make an attempt at this, however,
1657 * the VBIOS scripts on at least one board I have only switch it off on
1658 * link 0, causing a blank display if the output has previously been
1659 * programmed for DisplayPort.
1660 */
1661static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001662nv50_disp_intr_unk40_0_tmds(struct nv50_disp_priv *priv, struct dcb_output *outp)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001663{
1664 struct nouveau_bios *bios = nouveau_bios(priv);
1665 const int link = !(outp->sorconf.link & 1);
1666 const int or = ffs(outp->or) - 1;
1667 const u32 loff = (or * 0x800) + (link * 0x80);
1668 const u16 mask = (outp->sorconf.link << 6) | outp->or;
1669 u8 ver, hdr;
1670
1671 if (dcb_outp_match(bios, DCB_OUTPUT_DP, mask, &ver, &hdr, outp))
1672 nv_mask(priv, 0x61c10c + loff, 0x00000001, 0x00000000);
1673}
1674
1675static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001676nv50_disp_intr_unk40_0(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001677{
Ben Skeggs415f12e2014-05-21 11:24:43 +10001678 struct nvkm_output *outp;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001679 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001680 u32 conf;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001681
Ben Skeggs415f12e2014-05-21 11:24:43 +10001682 outp = exec_clkcmp(priv, head, 1, pclk, &conf);
1683 if (!outp)
1684 return;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001685
Ben Skeggs415f12e2014-05-21 11:24:43 +10001686 if (outp->info.location == 0 && outp->info.type == DCB_OUTPUT_TMDS)
1687 nv50_disp_intr_unk40_0_tmds(priv, &outp->info);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001688}
1689
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001690void
1691nv50_disp_intr_supervisor(struct work_struct *work)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001692{
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001693 struct nv50_disp_priv *priv =
1694 container_of(work, struct nv50_disp_priv, supervisor);
Ben Skeggsb62b9ec2014-02-20 23:19:58 +10001695 struct nv50_disp_impl *impl = (void *)nv_object(priv)->oclass;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001696 u32 super = nv_rd32(priv, 0x610030);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001697 int head;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001698
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001699 nv_debug(priv, "supervisor 0x%08x 0x%08x\n", priv->super, super);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001700
Ben Skeggs16d4c032013-02-20 18:56:33 +10001701 if (priv->super & 0x00000010) {
Ben Skeggsb62b9ec2014-02-20 23:19:58 +10001702 nv50_disp_mthd_chan(priv, NV_DBG_DEBUG, 0, impl->mthd.core);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001703 for (head = 0; head < priv->head.nr; head++) {
1704 if (!(super & (0x00000020 << head)))
1705 continue;
1706 if (!(super & (0x00000080 << head)))
1707 continue;
1708 nv50_disp_intr_unk10_0(priv, head);
1709 }
1710 } else
1711 if (priv->super & 0x00000020) {
1712 for (head = 0; head < priv->head.nr; head++) {
1713 if (!(super & (0x00000080 << head)))
1714 continue;
1715 nv50_disp_intr_unk20_0(priv, head);
1716 }
1717 for (head = 0; head < priv->head.nr; head++) {
1718 if (!(super & (0x00000200 << head)))
1719 continue;
1720 nv50_disp_intr_unk20_1(priv, head);
1721 }
1722 for (head = 0; head < priv->head.nr; head++) {
1723 if (!(super & (0x00000080 << head)))
1724 continue;
1725 nv50_disp_intr_unk20_2(priv, head);
1726 }
1727 } else
1728 if (priv->super & 0x00000040) {
1729 for (head = 0; head < priv->head.nr; head++) {
1730 if (!(super & (0x00000080 << head)))
1731 continue;
1732 nv50_disp_intr_unk40_0(priv, head);
1733 }
1734 }
1735
1736 nv_wr32(priv, 0x610030, 0x80000000);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001737}
1738
Ben Skeggs70cabe42012-08-14 10:04:04 +10001739void
Ben Skeggsebb945a2012-07-20 08:17:34 +10001740nv50_disp_intr(struct nouveau_subdev *subdev)
1741{
1742 struct nv50_disp_priv *priv = (void *)subdev;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001743 u32 intr0 = nv_rd32(priv, 0x610020);
1744 u32 intr1 = nv_rd32(priv, 0x610024);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001745
Ben Skeggs117e16332014-02-21 11:06:40 +10001746 while (intr0 & 0x001f0000) {
1747 u32 chid = __ffs(intr0 & 0x001f0000) - 16;
1748 nv50_disp_intr_error(priv, chid);
1749 intr0 &= ~(0x00010000 << chid);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001750 }
1751
1752 if (intr1 & 0x00000004) {
Ben Skeggs79ca2772014-08-10 04:10:20 +10001753 nouveau_disp_vblank(&priv->base, 0);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001754 nv_wr32(priv, 0x610024, 0x00000004);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001755 intr1 &= ~0x00000004;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001756 }
1757
Ben Skeggs186ecad2012-11-09 12:09:48 +10001758 if (intr1 & 0x00000008) {
Ben Skeggs79ca2772014-08-10 04:10:20 +10001759 nouveau_disp_vblank(&priv->base, 1);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001760 nv_wr32(priv, 0x610024, 0x00000008);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001761 intr1 &= ~0x00000008;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001762 }
1763
Ben Skeggs186ecad2012-11-09 12:09:48 +10001764 if (intr1 & 0x00000070) {
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001765 priv->super = (intr1 & 0x00000070);
1766 schedule_work(&priv->supervisor);
1767 nv_wr32(priv, 0x610024, priv->super);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001768 intr1 &= ~0x00000070;
1769 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001770}
1771
1772static int
1773nv50_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
Ben Skeggs370c00f2012-08-14 14:11:49 +10001774 struct nouveau_oclass *oclass, void *data, u32 size,
1775 struct nouveau_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +10001776{
1777 struct nv50_disp_priv *priv;
1778 int ret;
1779
Ben Skeggs1d7c71a2013-01-31 09:23:34 +10001780 ret = nouveau_disp_create(parent, engine, oclass, 2, "PDISP",
Ben Skeggsebb945a2012-07-20 08:17:34 +10001781 "display", &priv);
1782 *pobject = nv_object(priv);
1783 if (ret)
1784 return ret;
1785
Ben Skeggs70cabe42012-08-14 10:04:04 +10001786 nv_engine(priv)->sclass = nv50_disp_base_oclass;
1787 nv_engine(priv)->cclass = &nv50_disp_cclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001788 nv_subdev(priv)->intr = nv50_disp_intr;
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001789 INIT_WORK(&priv->supervisor, nv50_disp_intr_supervisor);
Ben Skeggs70cabe42012-08-14 10:04:04 +10001790 priv->sclass = nv50_disp_sclass;
1791 priv->head.nr = 2;
1792 priv->dac.nr = 3;
1793 priv->sor.nr = 2;
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001794 priv->pior.nr = 3;
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001795 priv->dac.power = nv50_dac_power;
Ben Skeggs7ebb38b2012-11-09 09:38:06 +10001796 priv->dac.sense = nv50_dac_sense;
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001797 priv->sor.power = nv50_sor_power;
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001798 priv->pior.power = nv50_pior_power;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001799 return 0;
1800}
1801
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001802struct nouveau_oclass *
Ben Skeggsb8407c92014-05-17 11:19:54 +10001803nv50_disp_outp_sclass[] = {
1804 &nv50_pior_dp_impl.base.base,
1805 NULL
1806};
1807
1808struct nouveau_oclass *
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001809nv50_disp_oclass = &(struct nv50_disp_impl) {
1810 .base.base.handle = NV_ENGINE(DISP, 0x50),
1811 .base.base.ofuncs = &(struct nouveau_ofuncs) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001812 .ctor = nv50_disp_ctor,
1813 .dtor = _nouveau_disp_dtor,
1814 .init = _nouveau_disp_init,
1815 .fini = _nouveau_disp_fini,
1816 },
Ben Skeggs79ca2772014-08-10 04:10:20 +10001817 .base.vblank = &nv50_disp_vblank_func,
Ben Skeggsb8407c92014-05-17 11:19:54 +10001818 .base.outp = nv50_disp_outp_sclass,
Ben Skeggsd67d92c2014-02-20 15:14:10 +10001819 .mthd.core = &nv50_disp_mast_mthd_chan,
1820 .mthd.base = &nv50_disp_sync_mthd_chan,
1821 .mthd.ovly = &nv50_disp_ovly_mthd_chan,
1822 .mthd.prev = 0x000004,
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001823}.base.base;