blob: 150b64b45cb66bf998fc24082ac58c930676002a [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
Paulo Zanoni9576c272014-06-13 18:45:40 -030079 0x00AAAFFF, 0x000E000A,
Paulo Zanoni300644c2013-11-02 21:07:42 -070080 0x00FFFFFF, 0x00020011,
81 0x00DB6FFF, 0x0005000F,
82 0x00BEEFFF, 0x000A000C,
83 0x00FFFFFF, 0x0005000F,
84 0x00DB6FFF, 0x000A000C,
Paulo Zanoni300644c2013-11-02 21:07:42 -070085 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
Paulo Zanoni9576c272014-06-13 18:45:40 -030092 0x80B2CFFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070093 0x00FFFFFF, 0x000E000A,
94 0x00D75FFF, 0x00180004,
95 0x80CB2FFF, 0x001B0002,
96 0x00F7DFFF, 0x00180004,
97 0x80D75FFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070098 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700173 ddi_translations = ddi_translations_dp;
174 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700175 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200176 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700177 ddi_translations = ddi_translations_edp;
178 else
179 ddi_translations = ddi_translations_dp;
180 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700181 case PORT_E:
182 ddi_translations = ddi_translations_fdi;
183 break;
184 default:
185 BUG();
186 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300187
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300188 for (i = 0, reg = DDI_BUF_TRANS(port);
189 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300190 I915_WRITE(reg, ddi_translations[i]);
191 reg += 4;
192 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300193 /* Entry 9 is for HDMI: */
194 for (i = 0; i < 2; i++) {
195 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
196 reg += 4;
197 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300198}
199
200/* Program DDI buffers translations for DP. By default, program ports A-D in DP
201 * mode and port E for FDI.
202 */
203void intel_prepare_ddi(struct drm_device *dev)
204{
205 int port;
206
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200207 if (!HAS_DDI(dev))
208 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300209
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300210 for (port = PORT_A; port <= PORT_E; port++)
211 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300212}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300213
214static const long hsw_ddi_buf_ctl_values[] = {
215 DDI_BUF_EMP_400MV_0DB_HSW,
216 DDI_BUF_EMP_400MV_3_5DB_HSW,
217 DDI_BUF_EMP_400MV_6DB_HSW,
218 DDI_BUF_EMP_400MV_9_5DB_HSW,
219 DDI_BUF_EMP_600MV_0DB_HSW,
220 DDI_BUF_EMP_600MV_3_5DB_HSW,
221 DDI_BUF_EMP_600MV_6DB_HSW,
222 DDI_BUF_EMP_800MV_0DB_HSW,
223 DDI_BUF_EMP_800MV_3_5DB_HSW
224};
225
Paulo Zanoni248138b2012-11-29 11:29:31 -0200226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
227 enum port port)
228{
229 uint32_t reg = DDI_BUF_CTL(port);
230 int i;
231
232 for (i = 0; i < 8; i++) {
233 udelay(1);
234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
235 return;
236 }
237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
238}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300239
240/* Starting with Haswell, different DDI ports can work in FDI mode for
241 * connection to the PCH-located connectors. For this, it is necessary to train
242 * both the DDI port and PCH receiver for the desired DDI buffer settings.
243 *
244 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
245 * please note that when FDI mode is active on DDI E, it shares 2 lines with
246 * DDI A (which is used for eDP)
247 */
248
249void hsw_fdi_link_train(struct drm_crtc *crtc)
250{
251 struct drm_device *dev = crtc->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200254 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300255
Paulo Zanoni04945642012-11-01 21:00:59 -0200256 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
257 * mode set "sequence for CRT port" document:
258 * - TP1 to TP2 time with the default value
259 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100260 *
261 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200262 */
263 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
264 FDI_RX_PWRDN_LANE0_VAL(2) |
265 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
266
267 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000268 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100269 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200270 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
272 POSTING_READ(_FDI_RXA_CTL);
273 udelay(220);
274
275 /* Switch from Rawclk to PCDclk */
276 rx_ctl_val |= FDI_PCDCLK;
277 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
278
279 /* Configure Port Clock Select */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300280 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
281 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200282
283 /* Start the training iterating through available voltages and emphasis,
284 * testing each value twice. */
285 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300286 /* Configure DP_TP_CTL with auto-training */
287 I915_WRITE(DP_TP_CTL(PORT_E),
288 DP_TP_CTL_FDI_AUTOTRAIN |
289 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
290 DP_TP_CTL_LINK_TRAIN_PAT1 |
291 DP_TP_CTL_ENABLE);
292
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000293 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
294 * DDI E does not support port reversal, the functionality is
295 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
296 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300297 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200298 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100299 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200300 hsw_ddi_buf_ctl_values[i / 2]);
301 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300302
303 udelay(600);
304
Paulo Zanoni04945642012-11-01 21:00:59 -0200305 /* Program PCH FDI Receiver TU */
306 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300307
Paulo Zanoni04945642012-11-01 21:00:59 -0200308 /* Enable PCH FDI Receiver with auto-training */
309 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
310 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
311 POSTING_READ(_FDI_RXA_CTL);
312
313 /* Wait for FDI receiver lane calibration */
314 udelay(30);
315
316 /* Unset FDI_RX_MISC pwrdn lanes */
317 temp = I915_READ(_FDI_RXA_MISC);
318 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
319 I915_WRITE(_FDI_RXA_MISC, temp);
320 POSTING_READ(_FDI_RXA_MISC);
321
322 /* Wait for FDI auto training time */
323 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300324
325 temp = I915_READ(DP_TP_STATUS(PORT_E));
326 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200327 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300328
329 /* Enable normal pixel sending for FDI */
330 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200331 DP_TP_CTL_FDI_AUTOTRAIN |
332 DP_TP_CTL_LINK_TRAIN_NORMAL |
333 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
334 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300335
Paulo Zanoni04945642012-11-01 21:00:59 -0200336 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300337 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200338
Paulo Zanoni248138b2012-11-29 11:29:31 -0200339 temp = I915_READ(DDI_BUF_CTL(PORT_E));
340 temp &= ~DDI_BUF_CTL_ENABLE;
341 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
342 POSTING_READ(DDI_BUF_CTL(PORT_E));
343
Paulo Zanoni04945642012-11-01 21:00:59 -0200344 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200345 temp = I915_READ(DP_TP_CTL(PORT_E));
346 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
347 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
348 I915_WRITE(DP_TP_CTL(PORT_E), temp);
349 POSTING_READ(DP_TP_CTL(PORT_E));
350
351 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200352
353 rx_ctl_val &= ~FDI_RX_ENABLE;
354 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200355 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200356
357 /* Reset FDI_RX_MISC pwrdn lanes */
358 temp = I915_READ(_FDI_RXA_MISC);
359 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
360 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
361 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200362 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300363 }
364
Paulo Zanoni04945642012-11-01 21:00:59 -0200365 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300366}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300367
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300368static struct intel_encoder *
369intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
370{
371 struct drm_device *dev = crtc->dev;
372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
373 struct intel_encoder *intel_encoder, *ret = NULL;
374 int num_encoders = 0;
375
376 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
377 ret = intel_encoder;
378 num_encoders++;
379 }
380
381 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300382 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
383 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300384
385 BUG_ON(ret == NULL);
386 return ret;
387}
388
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300389void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
390{
391 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
392 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter12030432014-06-25 22:02:00 +0300394 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300395
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300396 switch (intel_crtc->config.ddi_pll_sel) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300397 case PORT_CLK_SEL_WRPLL1:
398 plls->wrpll1_refcount--;
399 if (plls->wrpll1_refcount == 0) {
Daniel Vetter12030432014-06-25 22:02:00 +0300400 pll->disable(dev_priv, pll);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300401 }
Daniel Vetter0e503382014-07-04 11:26:04 -0300402 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300403 break;
404 case PORT_CLK_SEL_WRPLL2:
405 plls->wrpll2_refcount--;
406 if (plls->wrpll2_refcount == 0) {
Daniel Vetter12030432014-06-25 22:02:00 +0300407 pll->disable(dev_priv, pll);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300408 }
Daniel Vetter0e503382014-07-04 11:26:04 -0300409 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300410 break;
411 }
412
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300413 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
414 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300415}
416
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100417#define LC_FREQ 2700
418#define LC_FREQ_2K (LC_FREQ * 2000)
419
420#define P_MIN 2
421#define P_MAX 64
422#define P_INC 2
423
424/* Constraints for PLL good behavior */
425#define REF_MIN 48
426#define REF_MAX 400
427#define VCO_MIN 2400
428#define VCO_MAX 4800
429
430#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
431
432struct wrpll_rnp {
433 unsigned p, n2, r2;
434};
435
436static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300437{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100438 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300439
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100440 switch (clock) {
441 case 25175000:
442 case 25200000:
443 case 27000000:
444 case 27027000:
445 case 37762500:
446 case 37800000:
447 case 40500000:
448 case 40541000:
449 case 54000000:
450 case 54054000:
451 case 59341000:
452 case 59400000:
453 case 72000000:
454 case 74176000:
455 case 74250000:
456 case 81000000:
457 case 81081000:
458 case 89012000:
459 case 89100000:
460 case 108000000:
461 case 108108000:
462 case 111264000:
463 case 111375000:
464 case 148352000:
465 case 148500000:
466 case 162000000:
467 case 162162000:
468 case 222525000:
469 case 222750000:
470 case 296703000:
471 case 297000000:
472 budget = 0;
473 break;
474 case 233500000:
475 case 245250000:
476 case 247750000:
477 case 253250000:
478 case 298000000:
479 budget = 1500;
480 break;
481 case 169128000:
482 case 169500000:
483 case 179500000:
484 case 202000000:
485 budget = 2000;
486 break;
487 case 256250000:
488 case 262500000:
489 case 270000000:
490 case 272500000:
491 case 273750000:
492 case 280750000:
493 case 281250000:
494 case 286000000:
495 case 291750000:
496 budget = 4000;
497 break;
498 case 267250000:
499 case 268500000:
500 budget = 5000;
501 break;
502 default:
503 budget = 1000;
504 break;
505 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300506
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100507 return budget;
508}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300509
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100510static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
511 unsigned r2, unsigned n2, unsigned p,
512 struct wrpll_rnp *best)
513{
514 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300515
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100516 /* No best (r,n,p) yet */
517 if (best->p == 0) {
518 best->p = p;
519 best->n2 = n2;
520 best->r2 = r2;
521 return;
522 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300523
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100524 /*
525 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
526 * freq2k.
527 *
528 * delta = 1e6 *
529 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
530 * freq2k;
531 *
532 * and we would like delta <= budget.
533 *
534 * If the discrepancy is above the PPM-based budget, always prefer to
535 * improve upon the previous solution. However, if you're within the
536 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
537 */
538 a = freq2k * budget * p * r2;
539 b = freq2k * budget * best->p * best->r2;
540 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
541 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
542 (LC_FREQ_2K * best->n2));
543 c = 1000000 * diff;
544 d = 1000000 * diff_best;
545
546 if (a < c && b < d) {
547 /* If both are above the budget, pick the closer */
548 if (best->p * best->r2 * diff < p * r2 * diff_best) {
549 best->p = p;
550 best->n2 = n2;
551 best->r2 = r2;
552 }
553 } else if (a >= c && b < d) {
554 /* If A is below the threshold but B is above it? Update. */
555 best->p = p;
556 best->n2 = n2;
557 best->r2 = r2;
558 } else if (a >= c && b >= d) {
559 /* Both are below the limit, so pick the higher n2/(r2*r2) */
560 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
561 best->p = p;
562 best->n2 = n2;
563 best->r2 = r2;
564 }
565 }
566 /* Otherwise a < c && b >= d, do nothing */
567}
568
Jesse Barnes11578552014-01-21 12:42:10 -0800569static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
570 int reg)
571{
572 int refclk = LC_FREQ;
573 int n, p, r;
574 u32 wrpll;
575
576 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300577 switch (wrpll & WRPLL_PLL_REF_MASK) {
578 case WRPLL_PLL_SSC:
579 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800580 /*
581 * We could calculate spread here, but our checking
582 * code only cares about 5% accuracy, and spread is a max of
583 * 0.5% downspread.
584 */
585 refclk = 135;
586 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300587 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800588 refclk = LC_FREQ;
589 break;
590 default:
591 WARN(1, "bad wrpll refclk\n");
592 return 0;
593 }
594
595 r = wrpll & WRPLL_DIVIDER_REF_MASK;
596 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
597 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
598
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800599 /* Convert to KHz, p & r have a fixed point portion */
600 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800601}
602
603static void intel_ddi_clock_get(struct intel_encoder *encoder,
604 struct intel_crtc_config *pipe_config)
605{
606 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800607 int link_clock = 0;
608 u32 val, pll;
609
Daniel Vetter26804af2014-06-25 22:01:55 +0300610 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800611 switch (val & PORT_CLK_SEL_MASK) {
612 case PORT_CLK_SEL_LCPLL_810:
613 link_clock = 81000;
614 break;
615 case PORT_CLK_SEL_LCPLL_1350:
616 link_clock = 135000;
617 break;
618 case PORT_CLK_SEL_LCPLL_2700:
619 link_clock = 270000;
620 break;
621 case PORT_CLK_SEL_WRPLL1:
622 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
623 break;
624 case PORT_CLK_SEL_WRPLL2:
625 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
626 break;
627 case PORT_CLK_SEL_SPLL:
628 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
629 if (pll == SPLL_PLL_FREQ_810MHz)
630 link_clock = 81000;
631 else if (pll == SPLL_PLL_FREQ_1350MHz)
632 link_clock = 135000;
633 else if (pll == SPLL_PLL_FREQ_2700MHz)
634 link_clock = 270000;
635 else {
636 WARN(1, "bad spll freq\n");
637 return;
638 }
639 break;
640 default:
641 WARN(1, "bad port clock sel\n");
642 return;
643 }
644
645 pipe_config->port_clock = link_clock * 2;
646
647 if (pipe_config->has_pch_encoder)
648 pipe_config->adjusted_mode.crtc_clock =
649 intel_dotclock_calculate(pipe_config->port_clock,
650 &pipe_config->fdi_m_n);
651 else if (pipe_config->has_dp_encoder)
652 pipe_config->adjusted_mode.crtc_clock =
653 intel_dotclock_calculate(pipe_config->port_clock,
654 &pipe_config->dp_m_n);
655 else
656 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
657}
658
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100659static void
660intel_ddi_calculate_wrpll(int clock /* in Hz */,
661 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
662{
663 uint64_t freq2k;
664 unsigned p, n2, r2;
665 struct wrpll_rnp best = { 0, 0, 0 };
666 unsigned budget;
667
668 freq2k = clock / 100;
669
670 budget = wrpll_get_budget_for_freq(clock);
671
672 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
673 * and directly pass the LC PLL to it. */
674 if (freq2k == 5400000) {
675 *n2_out = 2;
676 *p_out = 1;
677 *r2_out = 2;
678 return;
679 }
680
681 /*
682 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
683 * the WR PLL.
684 *
685 * We want R so that REF_MIN <= Ref <= REF_MAX.
686 * Injecting R2 = 2 * R gives:
687 * REF_MAX * r2 > LC_FREQ * 2 and
688 * REF_MIN * r2 < LC_FREQ * 2
689 *
690 * Which means the desired boundaries for r2 are:
691 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
692 *
693 */
694 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
695 r2 <= LC_FREQ * 2 / REF_MIN;
696 r2++) {
697
698 /*
699 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
700 *
701 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
702 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
703 * VCO_MAX * r2 > n2 * LC_FREQ and
704 * VCO_MIN * r2 < n2 * LC_FREQ)
705 *
706 * Which means the desired boundaries for n2 are:
707 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
708 */
709 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
710 n2 <= VCO_MAX * r2 / LC_FREQ;
711 n2++) {
712
713 for (p = P_MIN; p <= P_MAX; p += P_INC)
714 wrpll_update_rnp(freq2k, budget,
715 r2, n2, p, &best);
716 }
717 }
718
719 *n2_out = best.n2;
720 *p_out = best.p;
721 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300722}
723
Paulo Zanoni566b7342013-11-25 15:27:08 -0200724/*
725 * Tries to find a PLL for the CRTC. If it finds, it increases the refcount and
726 * stores it in intel_crtc->ddi_pll_sel, so other mode sets won't be able to
727 * steal the selected PLL. You need to call intel_ddi_pll_enable to actually
728 * enable the PLL.
729 */
730bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300731{
Paulo Zanoni566b7342013-11-25 15:27:08 -0200732 struct drm_crtc *crtc = &intel_crtc->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300733 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
734 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
735 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
736 int type = intel_encoder->type;
737 enum pipe pipe = intel_crtc->pipe;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200738 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300739
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300740 intel_ddi_put_crtc_pll(crtc);
741
Daniel Vetter0e503382014-07-04 11:26:04 -0300742 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vettere0b01be2014-06-25 22:02:01 +0300743 struct intel_shared_dpll *pll;
Paulo Zanoni566b7342013-11-25 15:27:08 -0200744 uint32_t reg, val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100745 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300746
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100747 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300748
Daniel Vetter114fe482014-06-25 22:01:48 +0300749 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300750 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
751 WRPLL_DIVIDER_POST(p);
752
Paulo Zanoni06940012013-10-30 18:27:43 -0200753 if (val == I915_READ(WRPLL_CTL1)) {
754 DRM_DEBUG_KMS("Reusing WRPLL 1 on pipe %c\n",
755 pipe_name(pipe));
756 reg = WRPLL_CTL1;
757 } else if (val == I915_READ(WRPLL_CTL2)) {
758 DRM_DEBUG_KMS("Reusing WRPLL 2 on pipe %c\n",
759 pipe_name(pipe));
760 reg = WRPLL_CTL2;
761 } else if (plls->wrpll1_refcount == 0) {
762 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
763 pipe_name(pipe));
764 reg = WRPLL_CTL1;
765 } else if (plls->wrpll2_refcount == 0) {
766 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
767 pipe_name(pipe));
768 reg = WRPLL_CTL2;
769 } else {
770 DRM_ERROR("No WRPLLs available!\n");
771 return false;
772 }
773
Paulo Zanoni566b7342013-11-25 15:27:08 -0200774 DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
775 clock, p, n2, r2);
776
Paulo Zanoni06940012013-10-30 18:27:43 -0200777 if (reg == WRPLL_CTL1) {
778 plls->wrpll1_refcount++;
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300779 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
Daniel Vetter9cd86932014-06-25 22:01:57 +0300780 intel_crtc->config.shared_dpll = DPLL_ID_WRPLL1;
Paulo Zanoni06940012013-10-30 18:27:43 -0200781 } else {
782 plls->wrpll2_refcount++;
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300783 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
Daniel Vetter9cd86932014-06-25 22:01:57 +0300784 intel_crtc->config.shared_dpll = DPLL_ID_WRPLL2;
Paulo Zanoni06940012013-10-30 18:27:43 -0200785 }
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300786
787 intel_crtc->config.dpll_hw_state.wrpll = val;
Daniel Vettere0b01be2014-06-25 22:02:01 +0300788
789 pll = &dev_priv->shared_dplls[intel_crtc->config.shared_dpll];
790 pll->hw_state.wrpll = val;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300791 }
792
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300793 return true;
794}
795
Paulo Zanoni566b7342013-11-25 15:27:08 -0200796/*
797 * To be called after intel_ddi_pll_select(). That one selects the PLL to be
798 * used, this one actually enables the PLL.
799 */
800void intel_ddi_pll_enable(struct intel_crtc *crtc)
801{
802 struct drm_device *dev = crtc->base.dev;
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
Paulo Zanoni566b7342013-11-25 15:27:08 -0200805 int refcount;
Daniel Vettere0b01be2014-06-25 22:02:01 +0300806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200807
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300808 switch (crtc->config.ddi_pll_sel) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200809 case PORT_CLK_SEL_WRPLL1:
810 case PORT_CLK_SEL_WRPLL2:
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300811 if (crtc->config.ddi_pll_sel == PORT_CLK_SEL_WRPLL1) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200812 refcount = plls->wrpll1_refcount;
813 } else {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200814 refcount = plls->wrpll2_refcount;
815 }
Paulo Zanoni566b7342013-11-25 15:27:08 -0200816 break;
Paulo Zanoni566b7342013-11-25 15:27:08 -0200817 default:
Paulo Zanoni566b7342013-11-25 15:27:08 -0200818 return;
819 }
820
Paulo Zanoni566b7342013-11-25 15:27:08 -0200821 if (refcount == 1) {
Daniel Vettere0b01be2014-06-25 22:02:01 +0300822 pll->enable(dev_priv, pll);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200823 }
824}
825
Paulo Zanonidae84792012-10-15 15:51:30 -0300826void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
827{
828 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300832 int type = intel_encoder->type;
833 uint32_t temp;
834
835 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
836
Paulo Zanonic9809792012-10-23 18:30:00 -0200837 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100838 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300839 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200840 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300841 break;
842 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200843 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300844 break;
845 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200846 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300847 break;
848 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200849 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300850 break;
851 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100852 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300853 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200854 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300855 }
856}
857
Damien Lespiau8228c252013-03-07 15:30:27 +0000858void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300859{
860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
861 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300862 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300865 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200866 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200867 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300868 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300869 uint32_t temp;
870
Paulo Zanoniad80a812012-10-24 16:06:19 -0200871 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
872 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200873 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300874
Daniel Vetter965e0c42013-03-27 00:44:57 +0100875 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300876 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200877 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300878 break;
879 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200880 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300881 break;
882 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200883 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300884 break;
885 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200886 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300887 break;
888 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100889 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300890 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300891
Ville Syrjäläa6662832013-09-10 17:03:41 +0300892 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200893 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300894 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200895 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300896
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200897 if (cpu_transcoder == TRANSCODER_EDP) {
898 switch (pipe) {
899 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700900 /* On Haswell, can only use the always-on power well for
901 * eDP when not using the panel fitter, and when not
902 * using motion blur mitigation (which we don't
903 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200904 if (IS_HASWELL(dev) &&
905 (intel_crtc->config.pch_pfit.enabled ||
906 intel_crtc->config.pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200907 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
908 else
909 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200910 break;
911 case PIPE_B:
912 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
913 break;
914 case PIPE_C:
915 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
916 break;
917 default:
918 BUG();
919 break;
920 }
921 }
922
Paulo Zanoni7739c332012-10-15 15:51:29 -0300923 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200924 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200925 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300926 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200927 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300928
Paulo Zanoni7739c332012-10-15 15:51:29 -0300929 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200930 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100931 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300932
933 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
934 type == INTEL_OUTPUT_EDP) {
935 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
936
Paulo Zanoniad80a812012-10-24 16:06:19 -0200937 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300938
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200939 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300940 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300941 WARN(1, "Invalid encoder type %d for pipe %c\n",
942 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300943 }
944
Paulo Zanoniad80a812012-10-24 16:06:19 -0200945 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300946}
947
Paulo Zanoniad80a812012-10-24 16:06:19 -0200948void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
949 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300950{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200951 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300952 uint32_t val = I915_READ(reg);
953
Paulo Zanoniad80a812012-10-24 16:06:19 -0200954 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
955 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300956 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300957}
958
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200959bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
960{
961 struct drm_device *dev = intel_connector->base.dev;
962 struct drm_i915_private *dev_priv = dev->dev_private;
963 struct intel_encoder *intel_encoder = intel_connector->encoder;
964 int type = intel_connector->base.connector_type;
965 enum port port = intel_ddi_get_encoder_port(intel_encoder);
966 enum pipe pipe = 0;
967 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -0300968 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200969 uint32_t tmp;
970
Paulo Zanoni882244a2014-04-01 14:55:12 -0300971 power_domain = intel_display_port_power_domain(intel_encoder);
972 if (!intel_display_power_enabled(dev_priv, power_domain))
973 return false;
974
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200975 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
976 return false;
977
978 if (port == PORT_A)
979 cpu_transcoder = TRANSCODER_EDP;
980 else
Daniel Vetter1a240d42012-11-29 22:18:51 +0100981 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200982
983 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
984
985 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
986 case TRANS_DDI_MODE_SELECT_HDMI:
987 case TRANS_DDI_MODE_SELECT_DVI:
988 return (type == DRM_MODE_CONNECTOR_HDMIA);
989
990 case TRANS_DDI_MODE_SELECT_DP_SST:
991 if (type == DRM_MODE_CONNECTOR_eDP)
992 return true;
993 case TRANS_DDI_MODE_SELECT_DP_MST:
994 return (type == DRM_MODE_CONNECTOR_DisplayPort);
995
996 case TRANS_DDI_MODE_SELECT_FDI:
997 return (type == DRM_MODE_CONNECTOR_VGA);
998
999 default:
1000 return false;
1001 }
1002}
1003
Daniel Vetter85234cd2012-07-02 13:27:29 +02001004bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1005 enum pipe *pipe)
1006{
1007 struct drm_device *dev = encoder->base.dev;
1008 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001009 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001010 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001011 u32 tmp;
1012 int i;
1013
Imre Deak6d129be2014-03-05 16:20:54 +02001014 power_domain = intel_display_port_power_domain(encoder);
1015 if (!intel_display_power_enabled(dev_priv, power_domain))
1016 return false;
1017
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001018 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001019
1020 if (!(tmp & DDI_BUF_CTL_ENABLE))
1021 return false;
1022
Paulo Zanoniad80a812012-10-24 16:06:19 -02001023 if (port == PORT_A) {
1024 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001025
Paulo Zanoniad80a812012-10-24 16:06:19 -02001026 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1027 case TRANS_DDI_EDP_INPUT_A_ON:
1028 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1029 *pipe = PIPE_A;
1030 break;
1031 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1032 *pipe = PIPE_B;
1033 break;
1034 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1035 *pipe = PIPE_C;
1036 break;
1037 }
1038
1039 return true;
1040 } else {
1041 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1042 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1043
1044 if ((tmp & TRANS_DDI_PORT_MASK)
1045 == TRANS_DDI_SELECT_PORT(port)) {
1046 *pipe = i;
1047 return true;
1048 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001049 }
1050 }
1051
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001052 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001053
Jesse Barnes22f9fe52013-04-02 10:03:55 -07001054 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001055}
1056
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001057void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1058{
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060 enum pipe pipe;
1061 struct intel_crtc *intel_crtc;
1062
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001063 dev_priv->ddi_plls.wrpll1_refcount = 0;
1064 dev_priv->ddi_plls.wrpll2_refcount = 0;
1065
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001066 for_each_pipe(pipe) {
1067 intel_crtc =
1068 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1069
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001070 if (!intel_crtc->active) {
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001071 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001072 continue;
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001073 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001074
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001075 switch (intel_crtc->config.ddi_pll_sel) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001076 case PORT_CLK_SEL_WRPLL1:
1077 dev_priv->ddi_plls.wrpll1_refcount++;
1078 break;
1079 case PORT_CLK_SEL_WRPLL2:
1080 dev_priv->ddi_plls.wrpll2_refcount++;
1081 break;
1082 }
1083 }
1084}
1085
Paulo Zanonifc914632012-10-05 12:05:54 -03001086void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1087{
1088 struct drm_crtc *crtc = &intel_crtc->base;
1089 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1090 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1091 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +02001092 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001093
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001094 if (cpu_transcoder != TRANSCODER_EDP)
1095 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1096 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001097}
1098
1099void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1100{
1101 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001102 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001103
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001104 if (cpu_transcoder != TRANSCODER_EDP)
1105 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1106 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001107}
1108
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001109static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001110{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001111 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001112 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001113 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001114 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001115 int type = intel_encoder->type;
1116
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001117 if (crtc->config.has_audio) {
1118 DRM_DEBUG_DRIVER("Audio on pipe %c on DDI\n",
1119 pipe_name(crtc->pipe));
1120
1121 /* write eld */
1122 DRM_DEBUG_DRIVER("DDI audio: write eld information\n");
1123 intel_write_eld(encoder, &crtc->config.adjusted_mode);
1124 }
1125
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001126 if (type == INTEL_OUTPUT_EDP) {
1127 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001128 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001129 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001130
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001131 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1132 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001133
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001134 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001135 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001136 struct intel_digital_port *intel_dig_port =
1137 enc_to_dig_port(encoder);
1138
1139 intel_dp->DP = intel_dig_port->saved_port_bits |
1140 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
1141 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001142
1143 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1144 intel_dp_start_link_train(intel_dp);
1145 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001146 if (port != PORT_A)
1147 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001148 } else if (type == INTEL_OUTPUT_HDMI) {
1149 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1150
1151 intel_hdmi->set_infoframes(encoder,
1152 crtc->config.has_hdmi_sink,
1153 &crtc->config.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001154 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001155}
1156
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001157static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001158{
1159 struct drm_encoder *encoder = &intel_encoder->base;
1160 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1161 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001162 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001163 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001164 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001165
1166 val = I915_READ(DDI_BUF_CTL(port));
1167 if (val & DDI_BUF_CTL_ENABLE) {
1168 val &= ~DDI_BUF_CTL_ENABLE;
1169 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001170 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001171 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001172
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001173 val = I915_READ(DP_TP_CTL(port));
1174 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1175 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1176 I915_WRITE(DP_TP_CTL(port), val);
1177
1178 if (wait)
1179 intel_wait_ddi_buf_idle(dev_priv, port);
1180
Jani Nikula76bb80e2013-11-15 15:29:57 +02001181 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001182 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001183 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001184 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001185 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001186 }
1187
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001188 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1189}
1190
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001191static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001192{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001193 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001194 struct drm_crtc *crtc = encoder->crtc;
1195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1196 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001197 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001198 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001199 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1200 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001201 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001202
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001203 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001204 struct intel_digital_port *intel_dig_port =
1205 enc_to_dig_port(encoder);
1206
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001207 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1208 * are ignored so nothing special needs to be done besides
1209 * enabling the port.
1210 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001211 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001212 intel_dig_port->saved_port_bits |
1213 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001214 } else if (type == INTEL_OUTPUT_EDP) {
1215 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1216
Imre Deak3ab9c632013-05-03 12:57:41 +03001217 if (port == PORT_A)
1218 intel_dp_stop_link_train(intel_dp);
1219
Daniel Vetter4be73782014-01-17 14:39:48 +01001220 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001221 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001222 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001223
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001224 if (intel_crtc->config.has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001225 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001226 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1227 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1228 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1229 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001230}
1231
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001232static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001233{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001234 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001235 struct drm_crtc *crtc = encoder->crtc;
1236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1237 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001238 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001239 struct drm_device *dev = encoder->dev;
1240 struct drm_i915_private *dev_priv = dev->dev_private;
1241 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001242
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001243 /* We can't touch HSW_AUD_PIN_ELD_CP_VLD uncionditionally because this
1244 * register is part of the power well on Haswell. */
1245 if (intel_crtc->config.has_audio) {
1246 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1247 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1248 (pipe * 4));
1249 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1250 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1251 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001252
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001253 if (type == INTEL_OUTPUT_EDP) {
1254 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1255
Rodrigo Vivi49065572013-07-11 18:45:05 -03001256 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001257 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001258 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001259}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001260
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001261int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001262{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001263 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001264 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001265 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001266
Paulo Zanonie39bf982013-11-02 21:07:36 -07001267 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001268 return 800000;
Damien Lespiaue3589902014-02-07 19:12:50 +00001269 } else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001270 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001271 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001272 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001273 } else if (IS_HASWELL(dev)) {
1274 if (IS_ULT(dev))
1275 return 337500;
1276 else
1277 return 540000;
1278 } else {
1279 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1280 return 540000;
1281 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1282 return 337500;
1283 else
1284 return 675000;
1285 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001286}
1287
Daniel Vettere0b01be2014-06-25 22:02:01 +03001288static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
1289 struct intel_shared_dpll *pll)
1290{
1291 uint32_t cur_val;
1292
1293 cur_val = I915_READ(WRPLL_CTL(pll->id));
1294 WARN(cur_val & WRPLL_PLL_ENABLE, "%s already enabled\n", pll->name);
1295 I915_WRITE(WRPLL_CTL(pll->id), pll->hw_state.wrpll);
1296 POSTING_READ(WRPLL_CTL(pll->id));
1297 udelay(20);
1298}
1299
Daniel Vetter12030432014-06-25 22:02:00 +03001300static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
1301 struct intel_shared_dpll *pll)
1302{
1303 uint32_t val;
1304
1305 val = I915_READ(WRPLL_CTL(pll->id));
1306 WARN_ON(!(val & WRPLL_PLL_ENABLE));
1307 I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
1308 POSTING_READ(WRPLL_CTL(pll->id));
1309}
1310
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001311static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1312 struct intel_shared_dpll *pll,
1313 struct intel_dpll_hw_state *hw_state)
1314{
1315 uint32_t val;
1316
1317 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
1318 return false;
1319
1320 val = I915_READ(WRPLL_CTL(pll->id));
1321 hw_state->wrpll = val;
1322
1323 return val & WRPLL_PLL_ENABLE;
1324}
1325
Daniel Vetter9cd86932014-06-25 22:01:57 +03001326static char *hsw_ddi_pll_names[] = {
1327 "WRPLL 1",
1328 "WRPLL 2",
1329};
1330
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001331void intel_ddi_pll_init(struct drm_device *dev)
1332{
1333 struct drm_i915_private *dev_priv = dev->dev_private;
1334 uint32_t val = I915_READ(LCPLL_CTL);
Daniel Vetter9cd86932014-06-25 22:01:57 +03001335 int i;
1336
1337 /* Dummy setup until everything is moved over to avoid upsetting the hw
1338 * state cross checker. */
1339 dev_priv->num_shared_dpll = 0;
1340
1341 for (i = 0; i < 2; i++) {
1342 dev_priv->shared_dplls[i].id = i;
1343 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
Daniel Vetter12030432014-06-25 22:02:00 +03001344 dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
Daniel Vettere0b01be2014-06-25 22:02:01 +03001345 dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001346 dev_priv->shared_dplls[i].get_hw_state =
1347 hsw_ddi_pll_get_hw_state;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001348 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001349
1350 /* The LCPLL register should be turned on by the BIOS. For now let's
1351 * just check its state and print errors in case something is wrong.
1352 * Don't even try to turn it on.
1353 */
1354
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001355 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001356 intel_ddi_get_cdclk_freq(dev_priv));
1357
1358 if (val & LCPLL_CD_SOURCE_FCLK)
1359 DRM_ERROR("CDCLK source is not LCPLL\n");
1360
1361 if (val & LCPLL_PLL_DISABLE)
1362 DRM_ERROR("LCPLL is disabled\n");
1363}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001364
1365void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1366{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001367 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1368 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001369 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001370 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001371 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301372 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001373
1374 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1375 val = I915_READ(DDI_BUF_CTL(port));
1376 if (val & DDI_BUF_CTL_ENABLE) {
1377 val &= ~DDI_BUF_CTL_ENABLE;
1378 I915_WRITE(DDI_BUF_CTL(port), val);
1379 wait = true;
1380 }
1381
1382 val = I915_READ(DP_TP_CTL(port));
1383 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1384 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1385 I915_WRITE(DP_TP_CTL(port), val);
1386 POSTING_READ(DP_TP_CTL(port));
1387
1388 if (wait)
1389 intel_wait_ddi_buf_idle(dev_priv, port);
1390 }
1391
1392 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1393 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001394 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001395 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1396 I915_WRITE(DP_TP_CTL(port), val);
1397 POSTING_READ(DP_TP_CTL(port));
1398
1399 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1400 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1401 POSTING_READ(DDI_BUF_CTL(port));
1402
1403 udelay(600);
1404}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001405
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001406void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1407{
1408 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1409 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1410 uint32_t val;
1411
1412 intel_ddi_post_disable(intel_encoder);
1413
1414 val = I915_READ(_FDI_RXA_CTL);
1415 val &= ~FDI_RX_ENABLE;
1416 I915_WRITE(_FDI_RXA_CTL, val);
1417
1418 val = I915_READ(_FDI_RXA_MISC);
1419 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1420 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1421 I915_WRITE(_FDI_RXA_MISC, val);
1422
1423 val = I915_READ(_FDI_RXA_CTL);
1424 val &= ~FDI_PCDCLK;
1425 I915_WRITE(_FDI_RXA_CTL, val);
1426
1427 val = I915_READ(_FDI_RXA_CTL);
1428 val &= ~FDI_RX_PLL_ENABLE;
1429 I915_WRITE(_FDI_RXA_CTL, val);
1430}
1431
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001432static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1433{
1434 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1435 int type = intel_encoder->type;
1436
1437 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1438 intel_dp_check_link_status(intel_dp);
1439}
1440
Ville Syrjälä6801c182013-09-24 14:24:05 +03001441void intel_ddi_get_config(struct intel_encoder *encoder,
1442 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001443{
1444 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1445 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1446 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1447 u32 temp, flags = 0;
1448
1449 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1450 if (temp & TRANS_DDI_PHSYNC)
1451 flags |= DRM_MODE_FLAG_PHSYNC;
1452 else
1453 flags |= DRM_MODE_FLAG_NHSYNC;
1454 if (temp & TRANS_DDI_PVSYNC)
1455 flags |= DRM_MODE_FLAG_PVSYNC;
1456 else
1457 flags |= DRM_MODE_FLAG_NVSYNC;
1458
1459 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001460
1461 switch (temp & TRANS_DDI_BPC_MASK) {
1462 case TRANS_DDI_BPC_6:
1463 pipe_config->pipe_bpp = 18;
1464 break;
1465 case TRANS_DDI_BPC_8:
1466 pipe_config->pipe_bpp = 24;
1467 break;
1468 case TRANS_DDI_BPC_10:
1469 pipe_config->pipe_bpp = 30;
1470 break;
1471 case TRANS_DDI_BPC_12:
1472 pipe_config->pipe_bpp = 36;
1473 break;
1474 default:
1475 break;
1476 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001477
1478 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1479 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001480 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001481 case TRANS_DDI_MODE_SELECT_DVI:
1482 case TRANS_DDI_MODE_SELECT_FDI:
1483 break;
1484 case TRANS_DDI_MODE_SELECT_DP_SST:
1485 case TRANS_DDI_MODE_SELECT_DP_MST:
1486 pipe_config->has_dp_encoder = true;
1487 intel_dp_get_m_n(intel_crtc, pipe_config);
1488 break;
1489 default:
1490 break;
1491 }
Daniel Vetter10214422013-11-18 07:38:16 +01001492
Paulo Zanonia60551b2014-05-21 16:23:20 -03001493 if (intel_display_power_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1494 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1495 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1496 pipe_config->has_audio = true;
1497 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001498
Daniel Vetter10214422013-11-18 07:38:16 +01001499 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1500 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1501 /*
1502 * This is a big fat ugly hack.
1503 *
1504 * Some machines in UEFI boot mode provide us a VBT that has 18
1505 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1506 * unknown we fail to light up. Yet the same BIOS boots up with
1507 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1508 * max, not what it tells us to use.
1509 *
1510 * Note: This will still be broken if the eDP panel is not lit
1511 * up by the BIOS, and thus we can't get the mode at module
1512 * load.
1513 */
1514 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1515 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1516 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1517 }
Jesse Barnes11578552014-01-21 12:42:10 -08001518
1519 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001520}
1521
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001522static void intel_ddi_destroy(struct drm_encoder *encoder)
1523{
1524 /* HDMI has nothing special to destroy, so we can go with this. */
1525 intel_dp_encoder_destroy(encoder);
1526}
1527
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001528static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1529 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001530{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001531 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001532 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001533
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001534 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001535
Daniel Vettereccb1402013-05-22 00:50:22 +02001536 if (port == PORT_A)
1537 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1538
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001539 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001540 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001541 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001542 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001543}
1544
1545static const struct drm_encoder_funcs intel_ddi_funcs = {
1546 .destroy = intel_ddi_destroy,
1547};
1548
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001549static struct intel_connector *
1550intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1551{
1552 struct intel_connector *connector;
1553 enum port port = intel_dig_port->port;
1554
1555 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1556 if (!connector)
1557 return NULL;
1558
1559 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1560 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1561 kfree(connector);
1562 return NULL;
1563 }
1564
1565 return connector;
1566}
1567
1568static struct intel_connector *
1569intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1570{
1571 struct intel_connector *connector;
1572 enum port port = intel_dig_port->port;
1573
1574 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1575 if (!connector)
1576 return NULL;
1577
1578 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1579 intel_hdmi_init_connector(intel_dig_port, connector);
1580
1581 return connector;
1582}
1583
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001584void intel_ddi_init(struct drm_device *dev, enum port port)
1585{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001586 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001587 struct intel_digital_port *intel_dig_port;
1588 struct intel_encoder *intel_encoder;
1589 struct drm_encoder *encoder;
1590 struct intel_connector *hdmi_connector = NULL;
1591 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001592 bool init_hdmi, init_dp;
1593
1594 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1595 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1596 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1597 if (!init_dp && !init_hdmi) {
1598 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1599 port_name(port));
1600 init_hdmi = true;
1601 init_dp = true;
1602 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001603
Daniel Vetterb14c5672013-09-19 12:18:32 +02001604 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001605 if (!intel_dig_port)
1606 return;
1607
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001608 intel_encoder = &intel_dig_port->base;
1609 encoder = &intel_encoder->base;
1610
1611 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1612 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001613
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001614 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001615 intel_encoder->enable = intel_enable_ddi;
1616 intel_encoder->pre_enable = intel_ddi_pre_enable;
1617 intel_encoder->disable = intel_disable_ddi;
1618 intel_encoder->post_disable = intel_ddi_post_disable;
1619 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001620 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001621
1622 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001623 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1624 (DDI_BUF_PORT_REVERSAL |
1625 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001626
1627 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1628 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001629 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001630 intel_encoder->hot_plug = intel_ddi_hot_plug;
1631
Dave Airlie13cf5502014-06-18 11:29:35 +10001632 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1633 dev_priv->hpd_irq_port[port] = intel_dig_port;
1634
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001635 if (init_dp)
1636 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001637
Paulo Zanoni311a2092013-09-12 17:12:18 -03001638 /* In theory we don't need the encoder->type check, but leave it just in
1639 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001640 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1641 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001642
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001643 if (!dp_connector && !hdmi_connector) {
1644 drm_encoder_cleanup(encoder);
1645 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001646 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001647}