R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/ |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * Based on "omap4.dtsi" |
| 8 | */ |
| 9 | |
Florian Vaussard | 6d624ea | 2013-05-31 14:32:56 +0200 | [diff] [blame] | 10 | #include <dt-bindings/gpio/gpio.h> |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 11 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Florian Vaussard | bcd3cca | 2013-05-31 14:32:59 +0200 | [diff] [blame] | 12 | #include <dt-bindings/pinctrl/omap.h> |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 13 | |
Florian Vaussard | 98ef7957 | 2013-05-31 14:32:55 +0200 | [diff] [blame] | 14 | #include "skeleton.dtsi" |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 15 | |
| 16 | / { |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 17 | #address-cells = <1>; |
| 18 | #size-cells = <1>; |
| 19 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 20 | compatible = "ti,omap5"; |
| 21 | interrupt-parent = <&gic>; |
| 22 | |
| 23 | aliases { |
Nishanth Menon | 20b8094 | 2013-10-16 15:21:03 -0500 | [diff] [blame] | 24 | i2c0 = &i2c1; |
| 25 | i2c1 = &i2c2; |
| 26 | i2c2 = &i2c3; |
| 27 | i2c3 = &i2c4; |
| 28 | i2c4 = &i2c5; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 29 | serial0 = &uart1; |
| 30 | serial1 = &uart2; |
| 31 | serial2 = &uart3; |
| 32 | serial3 = &uart4; |
| 33 | serial4 = &uart5; |
| 34 | serial5 = &uart6; |
| 35 | }; |
| 36 | |
| 37 | cpus { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 38 | #address-cells = <1>; |
| 39 | #size-cells = <0>; |
| 40 | |
Nishanth Menon | b8981d7 | 2013-10-16 10:39:04 -0500 | [diff] [blame] | 41 | cpu0: cpu@0 { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 42 | device_type = "cpu"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 43 | compatible = "arm,cortex-a15"; |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 44 | reg = <0x0>; |
J Keerthy | 6c24894 | 2013-10-16 10:39:06 -0500 | [diff] [blame] | 45 | |
| 46 | operating-points = < |
| 47 | /* kHz uV */ |
| 48 | 500000 880000 |
| 49 | 1000000 1060000 |
| 50 | 1500000 1250000 |
| 51 | >; |
Nishanth Menon | 8d766fa | 2014-01-29 12:19:17 -0600 | [diff] [blame] | 52 | |
| 53 | clocks = <&dpll_mpu_ck>; |
| 54 | clock-names = "cpu"; |
| 55 | |
| 56 | clock-latency = <300000>; /* From omap-cpufreq driver */ |
| 57 | |
Eduardo Valentin | 2cd29f6 | 2013-08-16 11:30:47 -0400 | [diff] [blame] | 58 | /* cooling options */ |
| 59 | cooling-min-level = <0>; |
| 60 | cooling-max-level = <2>; |
| 61 | #cooling-cells = <2>; /* min followed by max */ |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 62 | }; |
| 63 | cpu@1 { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 64 | device_type = "cpu"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 65 | compatible = "arm,cortex-a15"; |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 66 | reg = <0x1>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 67 | }; |
| 68 | }; |
| 69 | |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 70 | thermal-zones { |
| 71 | #include "omap4-cpu-thermal.dtsi" |
| 72 | #include "omap5-gpu-thermal.dtsi" |
| 73 | #include "omap5-core-thermal.dtsi" |
| 74 | }; |
| 75 | |
Santosh Shilimkar | b45ccc4 | 2013-02-10 21:40:19 +0530 | [diff] [blame] | 76 | timer { |
| 77 | compatible = "arm,armv7-timer"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 78 | /* PPI secure/nonsecure IRQ */ |
| 79 | interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 80 | <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 81 | <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 82 | <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>; |
Santosh Shilimkar | b45ccc4 | 2013-02-10 21:40:19 +0530 | [diff] [blame] | 83 | }; |
| 84 | |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 85 | gic: interrupt-controller@48211000 { |
| 86 | compatible = "arm,cortex-a15-gic"; |
| 87 | interrupt-controller; |
| 88 | #interrupt-cells = <3>; |
| 89 | reg = <0x48211000 0x1000>, |
Santosh Shilimkar | 0129c16 | 2013-02-19 17:29:24 +0530 | [diff] [blame] | 90 | <0x48212000 0x1000>, |
| 91 | <0x48214000 0x2000>, |
| 92 | <0x48216000 0x2000>; |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 93 | }; |
| 94 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 95 | /* |
| 96 | * The soc node represents the soc top level view. It is uses for IPs |
| 97 | * that are not memory mapped in the MPU view or for the MPU itself. |
| 98 | */ |
| 99 | soc { |
| 100 | compatible = "ti,omap-infra"; |
| 101 | mpu { |
| 102 | compatible = "ti,omap5-mpu"; |
| 103 | ti,hwmods = "mpu"; |
| 104 | }; |
| 105 | }; |
| 106 | |
| 107 | /* |
| 108 | * XXX: Use a flat representation of the OMAP3 interconnect. |
| 109 | * The real OMAP interconnect network is quite complex. |
| 110 | * Since that will not bring real advantage to represent that in DT for |
| 111 | * the moment, just use a fake OCP bus entry to represent the whole bus |
| 112 | * hierarchy. |
| 113 | */ |
| 114 | ocp { |
| 115 | compatible = "ti,omap4-l3-noc", "simple-bus"; |
| 116 | #address-cells = <1>; |
| 117 | #size-cells = <1>; |
| 118 | ranges; |
| 119 | ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3"; |
Santosh Shilimkar | 20a60ea | 2013-02-26 17:36:14 +0530 | [diff] [blame] | 120 | reg = <0x44000000 0x2000>, |
| 121 | <0x44800000 0x3000>, |
| 122 | <0x45000000 0x4000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 123 | interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, |
| 124 | <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 125 | |
Tero Kristo | 85dc74e | 2013-07-18 17:09:29 +0300 | [diff] [blame] | 126 | prm: prm@4ae06000 { |
| 127 | compatible = "ti,omap5-prm"; |
| 128 | reg = <0x4ae06000 0x3000>; |
| 129 | |
| 130 | prm_clocks: clocks { |
| 131 | #address-cells = <1>; |
| 132 | #size-cells = <0>; |
| 133 | }; |
| 134 | |
| 135 | prm_clockdomains: clockdomains { |
| 136 | }; |
| 137 | }; |
| 138 | |
| 139 | cm_core_aon: cm_core_aon@4a004000 { |
| 140 | compatible = "ti,omap5-cm-core-aon"; |
| 141 | reg = <0x4a004000 0x2000>; |
| 142 | |
| 143 | cm_core_aon_clocks: clocks { |
| 144 | #address-cells = <1>; |
| 145 | #size-cells = <0>; |
| 146 | }; |
| 147 | |
| 148 | cm_core_aon_clockdomains: clockdomains { |
| 149 | }; |
| 150 | }; |
| 151 | |
| 152 | scrm: scrm@4ae0a000 { |
| 153 | compatible = "ti,omap5-scrm"; |
| 154 | reg = <0x4ae0a000 0x2000>; |
| 155 | |
| 156 | scrm_clocks: clocks { |
| 157 | #address-cells = <1>; |
| 158 | #size-cells = <0>; |
| 159 | }; |
| 160 | |
| 161 | scrm_clockdomains: clockdomains { |
| 162 | }; |
| 163 | }; |
| 164 | |
| 165 | cm_core: cm_core@4a008000 { |
| 166 | compatible = "ti,omap5-cm-core"; |
| 167 | reg = <0x4a008000 0x3000>; |
| 168 | |
| 169 | cm_core_clocks: clocks { |
| 170 | #address-cells = <1>; |
| 171 | #size-cells = <0>; |
| 172 | }; |
| 173 | |
| 174 | cm_core_clockdomains: clockdomains { |
| 175 | }; |
| 176 | }; |
| 177 | |
Jon Hunter | 3b3132f | 2012-11-01 09:12:23 -0500 | [diff] [blame] | 178 | counter32k: counter@4ae04000 { |
| 179 | compatible = "ti,omap-counter32k"; |
| 180 | reg = <0x4ae04000 0x40>; |
| 181 | ti,hwmods = "counter_32k"; |
| 182 | }; |
| 183 | |
Peter Ujfalusi | 5da6a2d | 2012-10-04 14:57:27 +0300 | [diff] [blame] | 184 | omap5_pmx_core: pinmux@4a002840 { |
| 185 | compatible = "ti,omap4-padconf", "pinctrl-single"; |
| 186 | reg = <0x4a002840 0x01b6>; |
| 187 | #address-cells = <1>; |
| 188 | #size-cells = <0>; |
| 189 | pinctrl-single,register-width = <16>; |
| 190 | pinctrl-single,function-mask = <0x7fff>; |
| 191 | }; |
| 192 | omap5_pmx_wkup: pinmux@4ae0c840 { |
| 193 | compatible = "ti,omap4-padconf", "pinctrl-single"; |
| 194 | reg = <0x4ae0c840 0x0038>; |
| 195 | #address-cells = <1>; |
| 196 | #size-cells = <0>; |
| 197 | pinctrl-single,register-width = <16>; |
| 198 | pinctrl-single,function-mask = <0x7fff>; |
| 199 | }; |
| 200 | |
Balaji T K | cd042fe | 2014-02-19 20:26:40 +0530 | [diff] [blame] | 201 | omap5_padconf_global: tisyscon@4a002da0 { |
| 202 | compatible = "syscon"; |
| 203 | reg = <0x4A002da0 0xec>; |
| 204 | }; |
| 205 | |
| 206 | pbias_regulator: pbias_regulator { |
| 207 | compatible = "ti,pbias-omap"; |
| 208 | reg = <0x60 0x4>; |
| 209 | syscon = <&omap5_padconf_global>; |
| 210 | pbias_mmc_reg: pbias_mmc_omap5 { |
| 211 | regulator-name = "pbias_mmc_omap5"; |
| 212 | regulator-min-microvolt = <1800000>; |
| 213 | regulator-max-microvolt = <3000000>; |
| 214 | }; |
| 215 | }; |
| 216 | |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 217 | sdma: dma-controller@4a056000 { |
| 218 | compatible = "ti,omap4430-sdma"; |
| 219 | reg = <0x4a056000 0x1000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 220 | interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, |
| 221 | <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, |
| 222 | <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, |
| 223 | <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 224 | #dma-cells = <1>; |
| 225 | #dma-channels = <32>; |
| 226 | #dma-requests = <127>; |
| 227 | }; |
| 228 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 229 | gpio1: gpio@4ae10000 { |
| 230 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 231 | reg = <0x4ae10000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 232 | interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 233 | ti,hwmods = "gpio1"; |
Jon Hunter | e4b9b9f | 2013-04-04 15:16:16 -0500 | [diff] [blame] | 234 | ti,gpio-always-on; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 235 | gpio-controller; |
| 236 | #gpio-cells = <2>; |
| 237 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 238 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 239 | }; |
| 240 | |
| 241 | gpio2: gpio@48055000 { |
| 242 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 243 | reg = <0x48055000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 244 | interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 245 | ti,hwmods = "gpio2"; |
| 246 | gpio-controller; |
| 247 | #gpio-cells = <2>; |
| 248 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 249 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 250 | }; |
| 251 | |
| 252 | gpio3: gpio@48057000 { |
| 253 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 254 | reg = <0x48057000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 255 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 256 | ti,hwmods = "gpio3"; |
| 257 | gpio-controller; |
| 258 | #gpio-cells = <2>; |
| 259 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 260 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 261 | }; |
| 262 | |
| 263 | gpio4: gpio@48059000 { |
| 264 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 265 | reg = <0x48059000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 266 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 267 | ti,hwmods = "gpio4"; |
| 268 | gpio-controller; |
| 269 | #gpio-cells = <2>; |
| 270 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 271 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 272 | }; |
| 273 | |
| 274 | gpio5: gpio@4805b000 { |
| 275 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 276 | reg = <0x4805b000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 277 | interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 278 | ti,hwmods = "gpio5"; |
| 279 | gpio-controller; |
| 280 | #gpio-cells = <2>; |
| 281 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 282 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 283 | }; |
| 284 | |
| 285 | gpio6: gpio@4805d000 { |
| 286 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 287 | reg = <0x4805d000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 288 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 289 | ti,hwmods = "gpio6"; |
| 290 | gpio-controller; |
| 291 | #gpio-cells = <2>; |
| 292 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 293 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 294 | }; |
| 295 | |
| 296 | gpio7: gpio@48051000 { |
| 297 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 298 | reg = <0x48051000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 299 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 300 | ti,hwmods = "gpio7"; |
| 301 | gpio-controller; |
| 302 | #gpio-cells = <2>; |
| 303 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 304 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 305 | }; |
| 306 | |
| 307 | gpio8: gpio@48053000 { |
| 308 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 309 | reg = <0x48053000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 310 | interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 311 | ti,hwmods = "gpio8"; |
| 312 | gpio-controller; |
| 313 | #gpio-cells = <2>; |
| 314 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 315 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 316 | }; |
| 317 | |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 318 | gpmc: gpmc@50000000 { |
| 319 | compatible = "ti,omap4430-gpmc"; |
| 320 | reg = <0x50000000 0x1000>; |
| 321 | #address-cells = <2>; |
| 322 | #size-cells = <1>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 323 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 324 | gpmc,num-cs = <8>; |
| 325 | gpmc,num-waitpins = <4>; |
| 326 | ti,hwmods = "gpmc"; |
Florian Vaussard | 7b8b6af | 2014-02-26 11:38:09 +0100 | [diff] [blame] | 327 | clocks = <&l3_iclk_div>; |
| 328 | clock-names = "fck"; |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 329 | }; |
| 330 | |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 331 | i2c1: i2c@48070000 { |
| 332 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 333 | reg = <0x48070000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 334 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 335 | #address-cells = <1>; |
| 336 | #size-cells = <0>; |
| 337 | ti,hwmods = "i2c1"; |
| 338 | }; |
| 339 | |
| 340 | i2c2: i2c@48072000 { |
| 341 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 342 | reg = <0x48072000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 343 | interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 344 | #address-cells = <1>; |
| 345 | #size-cells = <0>; |
| 346 | ti,hwmods = "i2c2"; |
| 347 | }; |
| 348 | |
| 349 | i2c3: i2c@48060000 { |
| 350 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 351 | reg = <0x48060000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 352 | interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 353 | #address-cells = <1>; |
| 354 | #size-cells = <0>; |
| 355 | ti,hwmods = "i2c3"; |
| 356 | }; |
| 357 | |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 358 | i2c4: i2c@4807a000 { |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 359 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 360 | reg = <0x4807a000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 361 | interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 362 | #address-cells = <1>; |
| 363 | #size-cells = <0>; |
| 364 | ti,hwmods = "i2c4"; |
| 365 | }; |
| 366 | |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 367 | i2c5: i2c@4807c000 { |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 368 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 369 | reg = <0x4807c000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 370 | interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 371 | #address-cells = <1>; |
| 372 | #size-cells = <0>; |
| 373 | ti,hwmods = "i2c5"; |
| 374 | }; |
| 375 | |
Suman Anna | fe0e09e | 2013-10-10 16:15:34 -0500 | [diff] [blame] | 376 | hwspinlock: spinlock@4a0f6000 { |
| 377 | compatible = "ti,omap4-hwspinlock"; |
| 378 | reg = <0x4a0f6000 0x1000>; |
| 379 | ti,hwmods = "spinlock"; |
Suman Anna | 3405421 | 2014-01-13 18:26:45 -0600 | [diff] [blame] | 380 | #hwlock-cells = <1>; |
Suman Anna | fe0e09e | 2013-10-10 16:15:34 -0500 | [diff] [blame] | 381 | }; |
| 382 | |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 383 | mcspi1: spi@48098000 { |
| 384 | compatible = "ti,omap4-mcspi"; |
| 385 | reg = <0x48098000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 386 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 387 | #address-cells = <1>; |
| 388 | #size-cells = <0>; |
| 389 | ti,hwmods = "mcspi1"; |
| 390 | ti,spi-num-cs = <4>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 391 | dmas = <&sdma 35>, |
| 392 | <&sdma 36>, |
| 393 | <&sdma 37>, |
| 394 | <&sdma 38>, |
| 395 | <&sdma 39>, |
| 396 | <&sdma 40>, |
| 397 | <&sdma 41>, |
| 398 | <&sdma 42>; |
| 399 | dma-names = "tx0", "rx0", "tx1", "rx1", |
| 400 | "tx2", "rx2", "tx3", "rx3"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 401 | }; |
| 402 | |
| 403 | mcspi2: spi@4809a000 { |
| 404 | compatible = "ti,omap4-mcspi"; |
| 405 | reg = <0x4809a000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 406 | interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 407 | #address-cells = <1>; |
| 408 | #size-cells = <0>; |
| 409 | ti,hwmods = "mcspi2"; |
| 410 | ti,spi-num-cs = <2>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 411 | dmas = <&sdma 43>, |
| 412 | <&sdma 44>, |
| 413 | <&sdma 45>, |
| 414 | <&sdma 46>; |
| 415 | dma-names = "tx0", "rx0", "tx1", "rx1"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 416 | }; |
| 417 | |
| 418 | mcspi3: spi@480b8000 { |
| 419 | compatible = "ti,omap4-mcspi"; |
| 420 | reg = <0x480b8000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 421 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 422 | #address-cells = <1>; |
| 423 | #size-cells = <0>; |
| 424 | ti,hwmods = "mcspi3"; |
| 425 | ti,spi-num-cs = <2>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 426 | dmas = <&sdma 15>, <&sdma 16>; |
| 427 | dma-names = "tx0", "rx0"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 428 | }; |
| 429 | |
| 430 | mcspi4: spi@480ba000 { |
| 431 | compatible = "ti,omap4-mcspi"; |
| 432 | reg = <0x480ba000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 433 | interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 434 | #address-cells = <1>; |
| 435 | #size-cells = <0>; |
| 436 | ti,hwmods = "mcspi4"; |
| 437 | ti,spi-num-cs = <1>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 438 | dmas = <&sdma 70>, <&sdma 71>; |
| 439 | dma-names = "tx0", "rx0"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 440 | }; |
| 441 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 442 | uart1: serial@4806a000 { |
| 443 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 444 | reg = <0x4806a000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 445 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 446 | ti,hwmods = "uart1"; |
| 447 | clock-frequency = <48000000>; |
| 448 | }; |
| 449 | |
| 450 | uart2: serial@4806c000 { |
| 451 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 452 | reg = <0x4806c000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 453 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 454 | ti,hwmods = "uart2"; |
| 455 | clock-frequency = <48000000>; |
| 456 | }; |
| 457 | |
| 458 | uart3: serial@48020000 { |
| 459 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 460 | reg = <0x48020000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 461 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 462 | ti,hwmods = "uart3"; |
| 463 | clock-frequency = <48000000>; |
| 464 | }; |
| 465 | |
| 466 | uart4: serial@4806e000 { |
| 467 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 468 | reg = <0x4806e000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 469 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 470 | ti,hwmods = "uart4"; |
| 471 | clock-frequency = <48000000>; |
| 472 | }; |
| 473 | |
| 474 | uart5: serial@48066000 { |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 475 | compatible = "ti,omap4-uart"; |
| 476 | reg = <0x48066000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 477 | interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 478 | ti,hwmods = "uart5"; |
| 479 | clock-frequency = <48000000>; |
| 480 | }; |
| 481 | |
| 482 | uart6: serial@48068000 { |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 483 | compatible = "ti,omap4-uart"; |
| 484 | reg = <0x48068000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 485 | interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 486 | ti,hwmods = "uart6"; |
| 487 | clock-frequency = <48000000>; |
| 488 | }; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 489 | |
| 490 | mmc1: mmc@4809c000 { |
| 491 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 492 | reg = <0x4809c000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 493 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 494 | ti,hwmods = "mmc1"; |
| 495 | ti,dual-volt; |
| 496 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 497 | dmas = <&sdma 61>, <&sdma 62>; |
| 498 | dma-names = "tx", "rx"; |
Balaji T K | cd042fe | 2014-02-19 20:26:40 +0530 | [diff] [blame] | 499 | pbias-supply = <&pbias_mmc_reg>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 500 | }; |
| 501 | |
| 502 | mmc2: mmc@480b4000 { |
| 503 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 504 | reg = <0x480b4000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 505 | interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 506 | ti,hwmods = "mmc2"; |
| 507 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 508 | dmas = <&sdma 47>, <&sdma 48>; |
| 509 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 510 | }; |
| 511 | |
| 512 | mmc3: mmc@480ad000 { |
| 513 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 514 | reg = <0x480ad000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 515 | interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 516 | ti,hwmods = "mmc3"; |
| 517 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 518 | dmas = <&sdma 77>, <&sdma 78>; |
| 519 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 520 | }; |
| 521 | |
| 522 | mmc4: mmc@480d1000 { |
| 523 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 524 | reg = <0x480d1000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 525 | interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 526 | ti,hwmods = "mmc4"; |
| 527 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 528 | dmas = <&sdma 57>, <&sdma 58>; |
| 529 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 530 | }; |
| 531 | |
| 532 | mmc5: mmc@480d5000 { |
| 533 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 534 | reg = <0x480d5000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 535 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 536 | ti,hwmods = "mmc5"; |
| 537 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 538 | dmas = <&sdma 59>, <&sdma 60>; |
| 539 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 540 | }; |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 541 | |
Suman Anna | 2dcfa56 | 2014-03-05 18:24:19 -0600 | [diff] [blame] | 542 | mmu_dsp: mmu@4a066000 { |
| 543 | compatible = "ti,omap4-iommu"; |
| 544 | reg = <0x4a066000 0x100>; |
| 545 | interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; |
| 546 | ti,hwmods = "mmu_dsp"; |
| 547 | }; |
| 548 | |
| 549 | mmu_ipu: mmu@55082000 { |
| 550 | compatible = "ti,omap4-iommu"; |
| 551 | reg = <0x55082000 0x100>; |
| 552 | interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; |
| 553 | ti,hwmods = "mmu_ipu"; |
| 554 | ti,iommu-bus-err-back; |
| 555 | }; |
| 556 | |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 557 | keypad: keypad@4ae1c000 { |
| 558 | compatible = "ti,omap4-keypad"; |
Santosh Shilimkar | 8cc8b89 | 2013-01-23 19:53:30 +0530 | [diff] [blame] | 559 | reg = <0x4ae1c000 0x400>; |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 560 | ti,hwmods = "kbd"; |
| 561 | }; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 562 | |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 563 | mcpdm: mcpdm@40132000 { |
| 564 | compatible = "ti,omap4-mcpdm"; |
| 565 | reg = <0x40132000 0x7f>, /* MPU private access */ |
| 566 | <0x49032000 0x7f>; /* L3 Interconnect */ |
| 567 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 568 | interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 569 | ti,hwmods = "mcpdm"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 570 | dmas = <&sdma 65>, |
| 571 | <&sdma 66>; |
| 572 | dma-names = "up_link", "dn_link"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 573 | status = "disabled"; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 574 | }; |
| 575 | |
| 576 | dmic: dmic@4012e000 { |
| 577 | compatible = "ti,omap4-dmic"; |
| 578 | reg = <0x4012e000 0x7f>, /* MPU private access */ |
| 579 | <0x4902e000 0x7f>; /* L3 Interconnect */ |
| 580 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 581 | interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 582 | ti,hwmods = "dmic"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 583 | dmas = <&sdma 67>; |
| 584 | dma-names = "up_link"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 585 | status = "disabled"; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 586 | }; |
| 587 | |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 588 | mcbsp1: mcbsp@40122000 { |
| 589 | compatible = "ti,omap4-mcbsp"; |
| 590 | reg = <0x40122000 0xff>, /* MPU private access */ |
| 591 | <0x49022000 0xff>; /* L3 Interconnect */ |
| 592 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 593 | interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 594 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 595 | ti,buffer-size = <128>; |
| 596 | ti,hwmods = "mcbsp1"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 597 | dmas = <&sdma 33>, |
| 598 | <&sdma 34>; |
| 599 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 600 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 601 | }; |
| 602 | |
| 603 | mcbsp2: mcbsp@40124000 { |
| 604 | compatible = "ti,omap4-mcbsp"; |
| 605 | reg = <0x40124000 0xff>, /* MPU private access */ |
| 606 | <0x49024000 0xff>; /* L3 Interconnect */ |
| 607 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 608 | interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 609 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 610 | ti,buffer-size = <128>; |
| 611 | ti,hwmods = "mcbsp2"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 612 | dmas = <&sdma 17>, |
| 613 | <&sdma 18>; |
| 614 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 615 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 616 | }; |
| 617 | |
| 618 | mcbsp3: mcbsp@40126000 { |
| 619 | compatible = "ti,omap4-mcbsp"; |
| 620 | reg = <0x40126000 0xff>, /* MPU private access */ |
| 621 | <0x49026000 0xff>; /* L3 Interconnect */ |
| 622 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 623 | interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 624 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 625 | ti,buffer-size = <128>; |
| 626 | ti,hwmods = "mcbsp3"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 627 | dmas = <&sdma 19>, |
| 628 | <&sdma 20>; |
| 629 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 630 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 631 | }; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 632 | |
| 633 | timer1: timer@4ae18000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 634 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 635 | reg = <0x4ae18000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 636 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 637 | ti,hwmods = "timer1"; |
| 638 | ti,timer-alwon; |
| 639 | }; |
| 640 | |
| 641 | timer2: timer@48032000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 642 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 643 | reg = <0x48032000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 644 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 645 | ti,hwmods = "timer2"; |
| 646 | }; |
| 647 | |
| 648 | timer3: timer@48034000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 649 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 650 | reg = <0x48034000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 651 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 652 | ti,hwmods = "timer3"; |
| 653 | }; |
| 654 | |
| 655 | timer4: timer@48036000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 656 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 657 | reg = <0x48036000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 658 | interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 659 | ti,hwmods = "timer4"; |
| 660 | }; |
| 661 | |
| 662 | timer5: timer@40138000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 663 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 664 | reg = <0x40138000 0x80>, |
| 665 | <0x49038000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 666 | interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 667 | ti,hwmods = "timer5"; |
| 668 | ti,timer-dsp; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 669 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 670 | }; |
| 671 | |
| 672 | timer6: timer@4013a000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 673 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 674 | reg = <0x4013a000 0x80>, |
| 675 | <0x4903a000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 676 | interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 677 | ti,hwmods = "timer6"; |
| 678 | ti,timer-dsp; |
| 679 | ti,timer-pwm; |
| 680 | }; |
| 681 | |
| 682 | timer7: timer@4013c000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 683 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 684 | reg = <0x4013c000 0x80>, |
| 685 | <0x4903c000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 686 | interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 687 | ti,hwmods = "timer7"; |
| 688 | ti,timer-dsp; |
| 689 | }; |
| 690 | |
| 691 | timer8: timer@4013e000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 692 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 693 | reg = <0x4013e000 0x80>, |
| 694 | <0x4903e000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 695 | interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 696 | ti,hwmods = "timer8"; |
| 697 | ti,timer-dsp; |
| 698 | ti,timer-pwm; |
| 699 | }; |
| 700 | |
| 701 | timer9: timer@4803e000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 702 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 703 | reg = <0x4803e000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 704 | interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 705 | ti,hwmods = "timer9"; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 706 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 707 | }; |
| 708 | |
| 709 | timer10: timer@48086000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 710 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 711 | reg = <0x48086000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 712 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 713 | ti,hwmods = "timer10"; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 714 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 715 | }; |
| 716 | |
| 717 | timer11: timer@48088000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 718 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 719 | reg = <0x48088000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 720 | interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 721 | ti,hwmods = "timer11"; |
| 722 | ti,timer-pwm; |
| 723 | }; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 724 | |
Lokesh Vutla | 5545219 | 2013-02-27 11:54:45 +0530 | [diff] [blame] | 725 | wdt2: wdt@4ae14000 { |
| 726 | compatible = "ti,omap5-wdt", "ti,omap3-wdt"; |
| 727 | reg = <0x4ae14000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 728 | interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | 5545219 | 2013-02-27 11:54:45 +0530 | [diff] [blame] | 729 | ti,hwmods = "wd_timer2"; |
| 730 | }; |
| 731 | |
Archit Taneja | 1a5fe3c | 2013-12-17 15:32:21 +0530 | [diff] [blame] | 732 | dmm@4e000000 { |
| 733 | compatible = "ti,omap5-dmm"; |
| 734 | reg = <0x4e000000 0x800>; |
| 735 | interrupts = <0 113 0x4>; |
| 736 | ti,hwmods = "dmm"; |
| 737 | }; |
| 738 | |
Lee Jones | 8906d65 | 2013-07-22 11:52:37 +0100 | [diff] [blame] | 739 | emif1: emif@4c000000 { |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 740 | compatible = "ti,emif-4d5"; |
| 741 | ti,hwmods = "emif1"; |
Rajendra Nayak | f12ecbe | 2013-10-15 12:37:50 +0530 | [diff] [blame] | 742 | ti,no-idle-on-init; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 743 | phy-type = <2>; /* DDR PHY type: Intelli PHY */ |
| 744 | reg = <0x4c000000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 745 | interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 746 | hw-caps-read-idle-ctrl; |
| 747 | hw-caps-ll-interface; |
| 748 | hw-caps-temp-alert; |
| 749 | }; |
| 750 | |
Lee Jones | 8906d65 | 2013-07-22 11:52:37 +0100 | [diff] [blame] | 751 | emif2: emif@4d000000 { |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 752 | compatible = "ti,emif-4d5"; |
| 753 | ti,hwmods = "emif2"; |
Rajendra Nayak | f12ecbe | 2013-10-15 12:37:50 +0530 | [diff] [blame] | 754 | ti,no-idle-on-init; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 755 | phy-type = <2>; /* DDR PHY type: Intelli PHY */ |
| 756 | reg = <0x4d000000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 757 | interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 758 | hw-caps-read-idle-ctrl; |
| 759 | hw-caps-ll-interface; |
| 760 | hw-caps-temp-alert; |
| 761 | }; |
Kishon Vijay Abraham I | fedc428 | 2013-03-07 19:05:17 +0530 | [diff] [blame] | 762 | |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 763 | omap_control_usb2phy: control-phy@4a002300 { |
| 764 | compatible = "ti,control-phy-usb2"; |
| 765 | reg = <0x4a002300 0x4>; |
| 766 | reg-names = "power"; |
| 767 | }; |
| 768 | |
| 769 | omap_control_usb3phy: control-phy@4a002370 { |
| 770 | compatible = "ti,control-phy-pipe3"; |
| 771 | reg = <0x4a002370 0x4>; |
| 772 | reg-names = "power"; |
Kishon Vijay Abraham I | fedc428 | 2013-03-07 19:05:17 +0530 | [diff] [blame] | 773 | }; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 774 | |
Felipe Balbi | e3a412c | 2013-08-21 20:01:32 +0530 | [diff] [blame] | 775 | usb3: omap_dwc3@4a020000 { |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 776 | compatible = "ti,dwc3"; |
| 777 | ti,hwmods = "usb_otg_ss"; |
Felipe Balbi | 6f61ee2 | 2013-08-21 20:01:30 +0530 | [diff] [blame] | 778 | reg = <0x4a020000 0x10000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 779 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 780 | #address-cells = <1>; |
| 781 | #size-cells = <1>; |
| 782 | utmi-mode = <2>; |
| 783 | ranges; |
| 784 | dwc3@4a030000 { |
Felipe Balbi | 22a5aa1 | 2013-07-02 21:20:24 +0300 | [diff] [blame] | 785 | compatible = "snps,dwc3"; |
Felipe Balbi | 6f61ee2 | 2013-08-21 20:01:30 +0530 | [diff] [blame] | 786 | reg = <0x4a030000 0x10000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 787 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 788 | phys = <&usb2_phy>, <&usb3_phy>; |
| 789 | phy-names = "usb2-phy", "usb3-phy"; |
George Cherian | c47ee6e | 2013-10-10 16:19:54 +0530 | [diff] [blame] | 790 | dr_mode = "peripheral"; |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 791 | tx-fifo-resize; |
| 792 | }; |
| 793 | }; |
| 794 | |
Felipe Balbi | b6731f7 | 2013-08-21 20:01:31 +0530 | [diff] [blame] | 795 | ocp2scp@4a080000 { |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 796 | compatible = "ti,omap-ocp2scp"; |
| 797 | #address-cells = <1>; |
| 798 | #size-cells = <1>; |
Felipe Balbi | b6731f7 | 2013-08-21 20:01:31 +0530 | [diff] [blame] | 799 | reg = <0x4a080000 0x20>; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 800 | ranges; |
| 801 | ti,hwmods = "ocp2scp1"; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 802 | usb2_phy: usb2phy@4a084000 { |
| 803 | compatible = "ti,omap-usb2"; |
| 804 | reg = <0x4a084000 0x7c>; |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 805 | ctrl-module = <&omap_control_usb2phy>; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 806 | #phy-cells = <0>; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 807 | }; |
| 808 | |
| 809 | usb3_phy: usb3phy@4a084400 { |
| 810 | compatible = "ti,omap-usb3"; |
| 811 | reg = <0x4a084400 0x80>, |
| 812 | <0x4a084800 0x64>, |
| 813 | <0x4a084c00 0x40>; |
| 814 | reg-names = "phy_rx", "phy_tx", "pll_ctrl"; |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 815 | ctrl-module = <&omap_control_usb3phy>; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 816 | #phy-cells = <0>; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 817 | }; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 818 | }; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 819 | |
| 820 | usbhstll: usbhstll@4a062000 { |
| 821 | compatible = "ti,usbhs-tll"; |
| 822 | reg = <0x4a062000 0x1000>; |
| 823 | interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; |
| 824 | ti,hwmods = "usb_tll_hs"; |
| 825 | }; |
| 826 | |
| 827 | usbhshost: usbhshost@4a064000 { |
| 828 | compatible = "ti,usbhs-host"; |
| 829 | reg = <0x4a064000 0x800>; |
| 830 | ti,hwmods = "usb_host_hs"; |
| 831 | #address-cells = <1>; |
| 832 | #size-cells = <1>; |
| 833 | ranges; |
Roger Quadros | 051fc06 | 2014-02-27 16:18:26 +0200 | [diff] [blame] | 834 | clocks = <&l3init_60m_fclk>, |
| 835 | <&xclk60mhsp1_ck>, |
| 836 | <&xclk60mhsp2_ck>; |
| 837 | clock-names = "refclk_60m_int", |
| 838 | "refclk_60m_ext_p1", |
| 839 | "refclk_60m_ext_p2"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 840 | |
| 841 | usbhsohci: ohci@4a064800 { |
Roger Quadros | a2525e5 | 2014-02-27 16:18:30 +0200 | [diff] [blame] | 842 | compatible = "ti,ohci-omap3"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 843 | reg = <0x4a064800 0x400>; |
| 844 | interrupt-parent = <&gic>; |
| 845 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
| 846 | }; |
| 847 | |
| 848 | usbhsehci: ehci@4a064c00 { |
Roger Quadros | a2525e5 | 2014-02-27 16:18:30 +0200 | [diff] [blame] | 849 | compatible = "ti,ehci-omap"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 850 | reg = <0x4a064c00 0x400>; |
| 851 | interrupt-parent = <&gic>; |
| 852 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
| 853 | }; |
| 854 | }; |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 855 | |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 856 | bandgap: bandgap@4a0021e0 { |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 857 | reg = <0x4a0021e0 0xc |
| 858 | 0x4a00232c 0xc |
| 859 | 0x4a002380 0x2c |
| 860 | 0x4a0023C0 0x3c>; |
| 861 | interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; |
| 862 | compatible = "ti,omap5430-bandgap"; |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 863 | |
| 864 | #thermal-sensor-cells = <1>; |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 865 | }; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 866 | }; |
| 867 | }; |
Tero Kristo | 85dc74e | 2013-07-18 17:09:29 +0300 | [diff] [blame] | 868 | |
| 869 | /include/ "omap54xx-clocks.dtsi" |