blob: 2ae6e4f0dc25b08b033683e8ba28c14aa1dc6c92 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
96#define CONTEXT_ALIGN (64<<10)
97
98static struct i915_hw_context *
99i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100100static int do_switch(struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawsky254f9652012-06-04 14:42:42 -0700102static int get_context_size(struct drm_device *dev)
103{
104 struct drm_i915_private *dev_priv = dev->dev_private;
105 int ret;
106 u32 reg;
107
108 switch (INTEL_INFO(dev)->gen) {
109 case 6:
110 reg = I915_READ(CXT_SIZE);
111 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
112 break;
113 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700114 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700115 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700116 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700117 else
118 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700119 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700120 case 8:
121 ret = GEN8_CXT_TOTAL_SIZE;
122 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700123 default:
124 BUG();
125 }
126
127 return ret;
128}
129
Mika Kuoppaladce32712013-04-30 13:30:33 +0300130void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700131{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300132 struct i915_hw_context *ctx = container_of(ctx_ref,
133 typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700134
Ben Widawskya33afea2013-09-17 21:12:45 -0700135 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700136 drm_gem_object_unreference(&ctx->obj->base);
137 kfree(ctx);
138}
139
Ben Widawsky146937e2012-06-29 10:30:39 -0700140static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700141create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700142 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700143{
144 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700145 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800146 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700147
Ben Widawskyf94982b2012-11-10 10:56:04 -0800148 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700149 if (ctx == NULL)
150 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700153 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700154 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700155 if (ctx->obj == NULL) {
156 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700157 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700158 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700159 }
160
Chris Wilson4615d4c2013-04-08 14:28:40 +0100161 if (INTEL_INFO(dev)->gen >= 7) {
162 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100163 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700164 /* Failure shouldn't ever happen this early */
165 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100166 goto err_out;
167 }
168
Ben Widawsky40521052012-06-04 14:42:43 -0700169 /* The ring associated with the context object is handled by the normal
170 * object tracking code. We give an initial ring value simple to pass an
171 * assertion in the context switch code.
172 */
Ben Widawsky146937e2012-06-29 10:30:39 -0700173 ctx->ring = &dev_priv->ring[RCS];
Ben Widawskya33afea2013-09-17 21:12:45 -0700174 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700175
176 /* Default context will never have a file_priv */
177 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700178 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700179
Tejun Heoc8c470a2013-02-27 17:04:10 -0800180 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID + 1, 0,
181 GFP_KERNEL);
182 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700183 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300184
185 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800186 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700187 /* NB: Mark all slices as needing a remap so that when the context first
188 * loads it will restore whatever remap state already exists. If there
189 * is no remap info, it will be a NOP. */
190 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700191
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700193
194err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300195 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700196 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700197}
198
Ben Widawskye0556842012-06-04 14:42:46 -0700199static inline bool is_default_context(struct i915_hw_context *ctx)
200{
201 return (ctx == ctx->ring->default_context);
202}
203
Ben Widawsky254f9652012-06-04 14:42:42 -0700204/**
205 * The default context needs to exist per ring that uses contexts. It stores the
206 * context state of the GPU for applications that don't utilize HW contexts, as
207 * well as an idle case.
208 */
209static int create_default_context(struct drm_i915_private *dev_priv)
210{
Ben Widawsky40521052012-06-04 14:42:43 -0700211 struct i915_hw_context *ctx;
212 int ret;
213
214 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
215
Ben Widawsky146937e2012-06-29 10:30:39 -0700216 ctx = create_hw_context(dev_priv->dev, NULL);
217 if (IS_ERR(ctx))
218 return PTR_ERR(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700219
220 /* We may need to do things with the shrinker which require us to
221 * immediately switch back to the default context. This can cause a
222 * problem as pinning the default context also requires GTT space which
223 * may not be available. To avoid this we always pin the
224 * default context.
225 */
Ben Widawskyc37e2202013-07-31 16:59:58 -0700226 ret = i915_gem_obj_ggtt_pin(ctx->obj, CONTEXT_ALIGN, false, false);
Ben Widawskybb036412013-05-25 12:26:38 -0700227 if (ret) {
228 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100229 goto err_destroy;
Ben Widawskybb036412013-05-25 12:26:38 -0700230 }
Ben Widawsky40521052012-06-04 14:42:43 -0700231
Chris Wilson9a3b5302012-07-15 12:34:24 +0100232 ret = do_switch(ctx);
Ben Widawskybb036412013-05-25 12:26:38 -0700233 if (ret) {
234 DRM_DEBUG_DRIVER("Switch failed %d\n", ret);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100235 goto err_unpin;
Ben Widawskybb036412013-05-25 12:26:38 -0700236 }
Ben Widawskydfabbcb2012-06-04 14:42:51 -0700237
Ben Widawsky71b76d02013-10-14 10:01:37 -0700238 dev_priv->ring[RCS].default_context = ctx;
239
Chris Wilson9a3b5302012-07-15 12:34:24 +0100240 DRM_DEBUG_DRIVER("Default HW context loaded\n");
241 return 0;
242
243err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800244 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100245err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300246 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700247 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700248}
249
Ben Widawsky8245be32013-11-06 13:56:29 -0200250int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky8245be32013-11-06 13:56:29 -0200253 int ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700254
Ben Widawsky8245be32013-11-06 13:56:29 -0200255 if (!HAS_HW_CONTEXTS(dev))
256 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700257
258 /* If called from reset, or thaw... we've been here already */
Ben Widawsky8245be32013-11-06 13:56:29 -0200259 if (dev_priv->ring[RCS].default_context)
260 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700261
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800262 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700263
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800264 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700265 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200266 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700267 }
268
Ben Widawsky8245be32013-11-06 13:56:29 -0200269 ret = create_default_context(dev_priv);
270 if (ret) {
271 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %d\n",
272 ret);
273 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700274 }
275
276 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200277 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700278}
279
280void i915_gem_context_fini(struct drm_device *dev)
281{
282 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300283 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky254f9652012-06-04 14:42:42 -0700284
Ben Widawsky8245be32013-11-06 13:56:29 -0200285 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700286 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700287
Daniel Vetter55a66622012-06-19 21:55:32 +0200288 /* The only known way to stop the gpu from accessing the hw context is
289 * to reset it. Do this as the very last operation to avoid confusing
290 * other code, leading to spurious errors. */
291 intel_gpu_reset(dev);
292
Mika Kuoppala168f8362013-05-03 16:29:08 +0300293 /* When default context is created and switched to, base object refcount
294 * will be 2 (+1 from object creation and +1 from do_switch()).
295 * i915_gem_context_fini() will be called after gpu_idle() has switched
296 * to default context. So we need to unreference the base object once
297 * to offset the do_switch part, so that i915_gem_context_unreference()
298 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700299 WARN_ON(!dev_priv->ring[RCS].last_context);
300 if (dev_priv->ring[RCS].last_context == dctx) {
301 /* Fake switch to NULL context */
302 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800303 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700304 i915_gem_context_unreference(dctx);
305 }
306
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800307 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300308 i915_gem_context_unreference(dctx);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700309 dev_priv->ring[RCS].default_context = NULL;
310 dev_priv->ring[RCS].last_context = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700311}
312
Ben Widawsky40521052012-06-04 14:42:43 -0700313static int context_idr_cleanup(int id, void *p, void *data)
314{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200315 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700316
317 BUG_ON(id == DEFAULT_CONTEXT_ID);
Ben Widawsky40521052012-06-04 14:42:43 -0700318
Mika Kuoppaladce32712013-04-30 13:30:33 +0300319 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700320 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700321}
322
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300323struct i915_ctx_hang_stats *
Chris Wilson11fa3382013-07-03 17:22:06 +0300324i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300325 struct drm_file *file,
326 u32 id)
327{
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300328 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson11fa3382013-07-03 17:22:06 +0300329 struct i915_hw_context *ctx;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300330
331 if (id == DEFAULT_CONTEXT_ID)
332 return &file_priv->hang_stats;
333
Ben Widawsky8245be32013-11-06 13:56:29 -0200334 if (!HAS_HW_CONTEXTS(dev))
335 return ERR_PTR(-ENOENT);
336
337 ctx = i915_gem_context_get(file->driver_priv, id);
Chris Wilson11fa3382013-07-03 17:22:06 +0300338 if (ctx == NULL)
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300339 return ERR_PTR(-ENOENT);
340
Chris Wilson11fa3382013-07-03 17:22:06 +0300341 return &ctx->hang_stats;
Mika Kuoppalac0bb6172013-06-12 12:35:29 +0300342}
343
Ben Widawskye422b882013-12-06 14:10:58 -0800344int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
345{
346 struct drm_i915_file_private *file_priv = file->driver_priv;
347
348 if (!HAS_HW_CONTEXTS(dev))
349 return 0;
350
351 idr_init(&file_priv->context_idr);
352
353 return 0;
354}
355
Ben Widawsky254f9652012-06-04 14:42:42 -0700356void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
357{
Ben Widawsky40521052012-06-04 14:42:43 -0700358 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700359
Ben Widawskye422b882013-12-06 14:10:58 -0800360 if (!HAS_HW_CONTEXTS(dev))
361 return;
362
Ben Widawsky40521052012-06-04 14:42:43 -0700363 mutex_lock(&dev->struct_mutex);
Daniel Vetter73c273e2012-06-19 20:27:39 +0200364 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700365 idr_destroy(&file_priv->context_idr);
366 mutex_unlock(&dev->struct_mutex);
367}
368
Ben Widawskye0556842012-06-04 14:42:46 -0700369static struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700370i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
371{
372 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky254f9652012-06-04 14:42:42 -0700373}
Ben Widawskye0556842012-06-04 14:42:46 -0700374
375static inline int
376mi_set_context(struct intel_ring_buffer *ring,
377 struct i915_hw_context *new_context,
378 u32 hw_flags)
379{
380 int ret;
381
Ben Widawsky12b02862012-06-04 14:42:50 -0700382 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
383 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
384 * explicitly, so we rely on the value at ring init, stored in
385 * itlb_before_ctx_switch.
386 */
387 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100388 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700389 if (ret)
390 return ret;
391 }
392
Ben Widawskye37ec392012-06-04 14:42:48 -0700393 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700394 if (ret)
395 return ret;
396
Damien Lespiau8693a822013-05-03 18:48:11 +0100397 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700398 if (IS_GEN7(ring->dev))
399 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
400 else
401 intel_ring_emit(ring, MI_NOOP);
402
Ben Widawskye0556842012-06-04 14:42:46 -0700403 intel_ring_emit(ring, MI_NOOP);
404 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700405 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700406 MI_MM_SPACE_GTT |
407 MI_SAVE_EXT_STATE_EN |
408 MI_RESTORE_EXT_STATE_EN |
409 hw_flags);
410 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
411 intel_ring_emit(ring, MI_NOOP);
412
Ben Widawskye37ec392012-06-04 14:42:48 -0700413 if (IS_GEN7(ring->dev))
414 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
415 else
416 intel_ring_emit(ring, MI_NOOP);
417
Ben Widawskye0556842012-06-04 14:42:46 -0700418 intel_ring_advance(ring);
419
420 return ret;
421}
422
Chris Wilson9a3b5302012-07-15 12:34:24 +0100423static int do_switch(struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700424{
Chris Wilson9a3b5302012-07-15 12:34:24 +0100425 struct intel_ring_buffer *ring = to->ring;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800426 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300427 struct i915_hw_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700428 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700429 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700430
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800431 BUG_ON(from != NULL && from->obj != NULL && !i915_gem_obj_is_pinned(from->obj));
Ben Widawskye0556842012-06-04 14:42:46 -0700432
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700433 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100434 return 0;
435
Ben Widawskyc37e2202013-07-31 16:59:58 -0700436 ret = i915_gem_obj_ggtt_pin(to->obj, CONTEXT_ALIGN, false, false);
Ben Widawskye0556842012-06-04 14:42:46 -0700437 if (ret)
438 return ret;
439
Chris Wilsond3373a22012-07-15 12:34:22 +0100440 /* Clear this page out of any CPU caches for coherent swap-in/out. Note
441 * that thanks to write = false in this call and us not setting any gpu
442 * write domains when putting a context object onto the active list
443 * (when switching away from it), this won't block.
444 * XXX: We need a real interface to do this instead of trickery. */
445 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
446 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800447 i915_gem_object_ggtt_unpin(to->obj);
Chris Wilsond3373a22012-07-15 12:34:22 +0100448 return ret;
449 }
450
Ben Widawsky6f65e292013-12-06 14:10:56 -0800451 if (!to->obj->has_global_gtt_mapping) {
452 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
453 &dev_priv->gtt.base);
454 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
455 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200456
Ben Widawskye0556842012-06-04 14:42:46 -0700457 if (!to->is_initialized || is_default_context(to))
458 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700459
Ben Widawskye0556842012-06-04 14:42:46 -0700460 ret = mi_set_context(ring, to, hw_flags);
461 if (ret) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800462 i915_gem_object_ggtt_unpin(to->obj);
Ben Widawskye0556842012-06-04 14:42:46 -0700463 return ret;
464 }
465
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700466 for (i = 0; i < MAX_L3_SLICES; i++) {
467 if (!(to->remap_slice & (1<<i)))
468 continue;
469
470 ret = i915_gem_l3_remap(ring, i);
471 /* If it failed, try again next round */
472 if (ret)
473 DRM_DEBUG_DRIVER("L3 remapping failed\n");
474 else
475 to->remap_slice &= ~(1<<i);
476 }
477
Ben Widawskye0556842012-06-04 14:42:46 -0700478 /* The backing object for the context is done after switching to the
479 * *next* context. Therefore we cannot retire the previous context until
480 * the next context has already started running. In fact, the below code
481 * is a bit suboptimal because the retiring can occur simply after the
482 * MI_SET_CONTEXT instead of when the next seqno has completed.
483 */
Chris Wilson112522f2013-05-02 16:48:07 +0300484 if (from != NULL) {
485 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700486 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700487 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
488 * whole damn pipeline, we don't need to explicitly mark the
489 * object dirty. The only exception is that the context must be
490 * correct in case the object gets swapped out. Ideally we'd be
491 * able to defer doing this until we know the object would be
492 * swapped, but there is no way to do that yet.
493 */
Chris Wilson112522f2013-05-02 16:48:07 +0300494 from->obj->dirty = 1;
495 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100496
Chris Wilsonc0321e22013-08-26 19:50:53 -0300497 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800498 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300499 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700500 }
501
Chris Wilson112522f2013-05-02 16:48:07 +0300502 i915_gem_context_reference(to);
503 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700504 to->is_initialized = true;
505
506 return 0;
507}
508
509/**
510 * i915_switch_context() - perform a GPU context switch.
511 * @ring: ring for which we'll execute the context switch
512 * @file_priv: file_priv associated with the context, may be NULL
513 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700514 *
515 * The context life cycle is simple. The context refcount is incremented and
516 * decremented by 1 and create and destroy. If the context is in use by the GPU,
517 * it will have a refoucnt > 1. This allows us to destroy the context abstract
518 * object while letting the normal object tracking destroy the backing BO.
519 */
520int i915_switch_context(struct intel_ring_buffer *ring,
521 struct drm_file *file,
522 int to_id)
523{
524 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700525 struct i915_hw_context *to;
Ben Widawskye0556842012-06-04 14:42:46 -0700526
Ben Widawsky8245be32013-11-06 13:56:29 -0200527 if (!HAS_HW_CONTEXTS(ring->dev))
Ben Widawskye0556842012-06-04 14:42:46 -0700528 return 0;
529
Ben Widawsky186507e2013-04-23 23:15:29 -0700530 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
531
Ben Widawskye0556842012-06-04 14:42:46 -0700532 if (ring != &dev_priv->ring[RCS])
533 return 0;
534
Ben Widawskye0556842012-06-04 14:42:46 -0700535 if (to_id == DEFAULT_CONTEXT_ID) {
536 to = ring->default_context;
537 } else {
Chris Wilson9a3b5302012-07-15 12:34:24 +0100538 if (file == NULL)
539 return -EINVAL;
540
541 to = i915_gem_context_get(file->driver_priv, to_id);
Ben Widawskye0556842012-06-04 14:42:46 -0700542 if (to == NULL)
Daniel Vetter0d326012012-06-19 16:52:31 +0200543 return -ENOENT;
Ben Widawskye0556842012-06-04 14:42:46 -0700544 }
545
Chris Wilson9a3b5302012-07-15 12:34:24 +0100546 return do_switch(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700547}
Ben Widawsky84624812012-06-04 14:42:54 -0700548
549int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
550 struct drm_file *file)
551{
Ben Widawsky84624812012-06-04 14:42:54 -0700552 struct drm_i915_gem_context_create *args = data;
553 struct drm_i915_file_private *file_priv = file->driver_priv;
554 struct i915_hw_context *ctx;
555 int ret;
556
557 if (!(dev->driver->driver_features & DRIVER_GEM))
558 return -ENODEV;
559
Ben Widawsky8245be32013-11-06 13:56:29 -0200560 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200561 return -ENODEV;
562
Ben Widawsky84624812012-06-04 14:42:54 -0700563 ret = i915_mutex_lock_interruptible(dev);
564 if (ret)
565 return ret;
566
Ben Widawsky146937e2012-06-29 10:30:39 -0700567 ctx = create_hw_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700568 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300569 if (IS_ERR(ctx))
570 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700571
572 args->ctx_id = ctx->id;
573 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
574
Dan Carpenterbe636382012-07-17 09:44:49 +0300575 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700576}
577
578int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
579 struct drm_file *file)
580{
581 struct drm_i915_gem_context_destroy *args = data;
582 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700583 struct i915_hw_context *ctx;
584 int ret;
585
586 if (!(dev->driver->driver_features & DRIVER_GEM))
587 return -ENODEV;
588
589 ret = i915_mutex_lock_interruptible(dev);
590 if (ret)
591 return ret;
592
593 ctx = i915_gem_context_get(file_priv, args->ctx_id);
594 if (!ctx) {
595 mutex_unlock(&dev->struct_mutex);
Daniel Vetter0d326012012-06-19 16:52:31 +0200596 return -ENOENT;
Ben Widawsky84624812012-06-04 14:42:54 -0700597 }
598
Mika Kuoppaladce32712013-04-30 13:30:33 +0300599 idr_remove(&ctx->file_priv->context_idr, ctx->id);
600 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700601 mutex_unlock(&dev->struct_mutex);
602
603 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
604 return 0;
605}