blob: ae6919c8c5229532803be14337a6e3be2af992f9 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
30#include "i915_trace.h"
31#include "intel_drv.h"
32
Ben Widawskya2319c02014-03-18 16:09:37 -070033static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv);
34
Daniel Vetter93a25a92014-03-06 09:40:43 +010035bool intel_enable_ppgtt(struct drm_device *dev, bool full)
36{
37 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
38 return false;
39
40 if (i915.enable_ppgtt == 1 && full)
41 return false;
42
43#ifdef CONFIG_INTEL_IOMMU
44 /* Disable ppgtt on SNB if VT-d is on. */
45 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
46 DRM_INFO("Disabling PPGTT because VT-d is on\n");
47 return false;
48 }
49#endif
50
51 /* Full ppgtt disabled by default for now due to issues. */
52 if (full)
53 return false; /* HAS_PPGTT(dev) */
54 else
55 return HAS_ALIASING_PPGTT(dev);
56}
57
Ben Widawsky6670a5a2013-06-27 16:30:04 -070058#define GEN6_PPGTT_PD_ENTRIES 512
59#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
Ben Widawskyd31eb102013-11-02 21:07:17 -070060typedef uint64_t gen8_gtt_pte_t;
Ben Widawsky37aca442013-11-04 20:47:32 -080061typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
Ben Widawsky6670a5a2013-06-27 16:30:04 -070062
Ben Widawsky26b1ff32012-11-04 09:21:31 -080063/* PPGTT stuff */
64#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
Ben Widawsky0d8ff152013-07-04 11:02:03 -070065#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
Ben Widawsky26b1ff32012-11-04 09:21:31 -080066
67#define GEN6_PDE_VALID (1 << 0)
68/* gen6+ has bit 11-4 for physical addr bit 39-32 */
69#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
70
71#define GEN6_PTE_VALID (1 << 0)
72#define GEN6_PTE_UNCACHED (1 << 1)
73#define HSW_PTE_UNCACHED (0)
74#define GEN6_PTE_CACHE_LLC (2 << 1)
Chris Wilson350ec882013-08-06 13:17:02 +010075#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080076#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070077#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
78
79/* Cacheability Control is a 4-bit value. The low three bits are stored in *
80 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
81 */
82#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
83 (((bits) & 0x8) << (11 - 3)))
Ben Widawsky87a6b682013-08-04 23:47:29 -070084#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070085#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
Ben Widawsky4d15c142013-07-04 11:02:06 -070086#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
Chris Wilsonc51e9702013-11-22 10:37:53 +000087#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
Chris Wilson651d7942013-08-08 14:41:10 +010088#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
Chris Wilsonc51e9702013-11-22 10:37:53 +000089#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080090
Ben Widawsky459108b2013-11-02 21:07:23 -070091#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
Ben Widawsky37aca442013-11-04 20:47:32 -080092#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -080093
94/* GEN8 legacy style addressis defined as a 3 level page table:
95 * 31:30 | 29:21 | 20:12 | 11:0
96 * PDPE | PDE | PTE | offset
97 * The difference as compared to normal x86 3 level page table is the PDPEs are
98 * programmed via register.
99 */
100#define GEN8_PDPE_SHIFT 30
101#define GEN8_PDPE_MASK 0x3
102#define GEN8_PDE_SHIFT 21
103#define GEN8_PDE_MASK 0x1ff
104#define GEN8_PTE_SHIFT 12
105#define GEN8_PTE_MASK 0x1ff
Ben Widawsky37aca442013-11-04 20:47:32 -0800106
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800107#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
108#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
109#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
110#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
111
Ben Widawsky6f65e292013-12-06 14:10:56 -0800112static void ppgtt_bind_vma(struct i915_vma *vma,
113 enum i915_cache_level cache_level,
114 u32 flags);
115static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800116static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800117
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700118static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
119 enum i915_cache_level level,
120 bool valid)
121{
122 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
123 pte |= addr;
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800124 if (level != I915_CACHE_NONE)
125 pte |= PPAT_CACHED_INDEX;
126 else
127 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700128 return pte;
129}
130
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800131static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
132 dma_addr_t addr,
133 enum i915_cache_level level)
134{
135 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
136 pde |= addr;
137 if (level != I915_CACHE_NONE)
138 pde |= PPAT_CACHED_PDE_INDEX;
139 else
140 pde |= PPAT_UNCACHED_INDEX;
141 return pde;
142}
143
Chris Wilson350ec882013-08-06 13:17:02 +0100144static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700145 enum i915_cache_level level,
146 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700147{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700148 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700149 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700150
151 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100152 case I915_CACHE_L3_LLC:
153 case I915_CACHE_LLC:
154 pte |= GEN6_PTE_CACHE_LLC;
155 break;
156 case I915_CACHE_NONE:
157 pte |= GEN6_PTE_UNCACHED;
158 break;
159 default:
160 WARN_ON(1);
161 }
162
163 return pte;
164}
165
166static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700167 enum i915_cache_level level,
168 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100169{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700170 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100171 pte |= GEN6_PTE_ADDR_ENCODE(addr);
172
173 switch (level) {
174 case I915_CACHE_L3_LLC:
175 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700176 break;
177 case I915_CACHE_LLC:
178 pte |= GEN6_PTE_CACHE_LLC;
179 break;
180 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700181 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700182 break;
183 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100184 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700185 }
186
Ben Widawsky54d12522012-09-24 16:44:32 -0700187 return pte;
188}
189
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700190#define BYT_PTE_WRITEABLE (1 << 1)
191#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
192
Ben Widawsky80a74f72013-06-27 16:30:19 -0700193static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700194 enum i915_cache_level level,
195 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700196{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700197 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700198 pte |= GEN6_PTE_ADDR_ENCODE(addr);
199
200 /* Mark the page as writeable. Other platforms don't have a
201 * setting for read-only/writable, so this matches that behavior.
202 */
203 pte |= BYT_PTE_WRITEABLE;
204
205 if (level != I915_CACHE_NONE)
206 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
207
208 return pte;
209}
210
Ben Widawsky80a74f72013-06-27 16:30:19 -0700211static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700212 enum i915_cache_level level,
213 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700214{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700215 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700216 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700217
218 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700219 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700220
221 return pte;
222}
223
Ben Widawsky4d15c142013-07-04 11:02:06 -0700224static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700225 enum i915_cache_level level,
226 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700227{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700228 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700229 pte |= HSW_PTE_ADDR_ENCODE(addr);
230
Chris Wilson651d7942013-08-08 14:41:10 +0100231 switch (level) {
232 case I915_CACHE_NONE:
233 break;
234 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000235 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100236 break;
237 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000238 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100239 break;
240 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700241
242 return pte;
243}
244
Ben Widawsky94e409c2013-11-04 22:29:36 -0800245/* Broadwell Page Directory Pointer Descriptors */
246static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800247 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248{
Ben Widawskye178f702013-12-06 14:10:47 -0800249 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800250 int ret;
251
252 BUG_ON(entry >= 4);
253
Ben Widawskye178f702013-12-06 14:10:47 -0800254 if (synchronous) {
255 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
256 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
257 return 0;
258 }
259
Ben Widawsky94e409c2013-11-04 22:29:36 -0800260 ret = intel_ring_begin(ring, 6);
261 if (ret)
262 return ret;
263
264 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
265 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
266 intel_ring_emit(ring, (u32)(val >> 32));
267 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
268 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
269 intel_ring_emit(ring, (u32)(val));
270 intel_ring_advance(ring);
271
272 return 0;
273}
274
Ben Widawskyeeb94882013-12-06 14:11:10 -0800275static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
276 struct intel_ring_buffer *ring,
277 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800278{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800279 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800280
281 /* bit of a hack to find the actual last used pd */
282 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
283
Ben Widawsky94e409c2013-11-04 22:29:36 -0800284 for (i = used_pd - 1; i >= 0; i--) {
285 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800286 ret = gen8_write_pdp(ring, i, addr, synchronous);
287 if (ret)
288 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800289 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800290
Ben Widawskyeeb94882013-12-06 14:11:10 -0800291 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800292}
293
Ben Widawsky459108b2013-11-02 21:07:23 -0700294static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800295 uint64_t start,
296 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700297 bool use_scratch)
298{
299 struct i915_hw_ppgtt *ppgtt =
300 container_of(vm, struct i915_hw_ppgtt, base);
301 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800302 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
303 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
304 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800305 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700306 unsigned last_pte, i;
307
308 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
309 I915_CACHE_LLC, use_scratch);
310
311 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800312 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700313
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800314 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700315 if (last_pte > GEN8_PTES_PER_PAGE)
316 last_pte = GEN8_PTES_PER_PAGE;
317
318 pt_vaddr = kmap_atomic(page_table);
319
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800320 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700321 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800322 num_entries--;
323 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700324
325 kunmap_atomic(pt_vaddr);
326
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800327 pte = 0;
328 if (++pde == GEN8_PDES_PER_PAGE) {
329 pdpe++;
330 pde = 0;
331 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700332 }
333}
334
Ben Widawsky9df15b42013-11-02 21:07:24 -0700335static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
336 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800337 uint64_t start,
Ben Widawsky9df15b42013-11-02 21:07:24 -0700338 enum i915_cache_level cache_level)
339{
340 struct i915_hw_ppgtt *ppgtt =
341 container_of(vm, struct i915_hw_ppgtt, base);
342 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800343 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
344 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
345 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700346 struct sg_page_iter sg_iter;
347
Chris Wilson6f1cc992013-12-31 15:50:31 +0000348 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700349
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800350 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
351 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
352 break;
353
354 if (pt_vaddr == NULL)
355 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
356
357 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000358 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
359 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800360 if (++pte == GEN8_PTES_PER_PAGE) {
Ben Widawsky9df15b42013-11-02 21:07:24 -0700361 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000362 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800363 if (++pde == GEN8_PDES_PER_PAGE) {
364 pdpe++;
365 pde = 0;
366 }
367 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700368 }
369 }
Chris Wilson6f1cc992013-12-31 15:50:31 +0000370 if (pt_vaddr)
371 kunmap_atomic(pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700372}
373
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800374static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800375{
376 int i;
377
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800378 if (pt_pages == NULL)
379 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800380
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800381 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
382 if (pt_pages[i])
383 __free_pages(pt_pages[i], 0);
384}
385
386static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
387{
388 int i;
389
390 for (i = 0; i < ppgtt->num_pd_pages; i++) {
391 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
392 kfree(ppgtt->gen8_pt_pages[i]);
393 kfree(ppgtt->gen8_pt_dma_addr[i]);
394 }
395
Ben Widawskyb45a6712014-02-12 14:28:44 -0800396 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
397}
398
399static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
400{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800401 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800402 int i, j;
403
404 for (i = 0; i < ppgtt->num_pd_pages; i++) {
405 /* TODO: In the future we'll support sparse mappings, so this
406 * will have to change. */
407 if (!ppgtt->pd_dma_addr[i])
408 continue;
409
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800410 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
411 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800412
413 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
414 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
415 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800416 pci_unmap_page(hwdev, addr, PAGE_SIZE,
417 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800418 }
419 }
420}
421
Ben Widawsky37aca442013-11-04 20:47:32 -0800422static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
423{
424 struct i915_hw_ppgtt *ppgtt =
425 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800426
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800427 list_del(&vm->global_link);
Ben Widawsky686e1f62013-11-25 09:54:34 -0800428 drm_mm_takedown(&vm->mm);
429
Ben Widawskyb45a6712014-02-12 14:28:44 -0800430 gen8_ppgtt_unmap_pages(ppgtt);
431 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800432}
433
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800434static struct page **__gen8_alloc_page_tables(void)
435{
436 struct page **pt_pages;
437 int i;
438
439 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
440 if (!pt_pages)
441 return ERR_PTR(-ENOMEM);
442
443 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
444 pt_pages[i] = alloc_page(GFP_KERNEL);
445 if (!pt_pages[i])
446 goto bail;
447 }
448
449 return pt_pages;
450
451bail:
452 gen8_free_page_tables(pt_pages);
453 kfree(pt_pages);
454 return ERR_PTR(-ENOMEM);
455}
456
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800457static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
458 const int max_pdp)
459{
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800460 struct page **pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800461 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800462
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800463 for (i = 0; i < max_pdp; i++) {
464 pt_pages[i] = __gen8_alloc_page_tables();
465 if (IS_ERR(pt_pages[i])) {
466 ret = PTR_ERR(pt_pages[i]);
467 goto unwind_out;
468 }
469 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800470
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800471 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
472 * "atomic" - for cleanup purposes.
473 */
474 for (i = 0; i < max_pdp; i++)
475 ppgtt->gen8_pt_pages[i] = pt_pages[i];
476
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800477 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800478
479unwind_out:
480 while (i--) {
481 gen8_free_page_tables(pt_pages[i]);
482 kfree(pt_pages[i]);
483 }
484
485 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800486}
487
488static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
489{
490 int i;
491
492 for (i = 0; i < ppgtt->num_pd_pages; i++) {
493 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
494 sizeof(dma_addr_t),
495 GFP_KERNEL);
496 if (!ppgtt->gen8_pt_dma_addr[i])
497 return -ENOMEM;
498 }
499
500 return 0;
501}
502
503static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
504 const int max_pdp)
505{
506 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
507 if (!ppgtt->pd_pages)
508 return -ENOMEM;
509
510 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
511 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
512
513 return 0;
514}
515
516static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
517 const int max_pdp)
518{
519 int ret;
520
521 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
522 if (ret)
523 return ret;
524
525 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
526 if (ret) {
527 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
528 return ret;
529 }
530
531 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
532
533 ret = gen8_ppgtt_allocate_dma(ppgtt);
534 if (ret)
535 gen8_ppgtt_free(ppgtt);
536
537 return ret;
538}
539
540static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
541 const int pd)
542{
543 dma_addr_t pd_addr;
544 int ret;
545
546 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
547 &ppgtt->pd_pages[pd], 0,
548 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
549
550 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
551 if (ret)
552 return ret;
553
554 ppgtt->pd_dma_addr[pd] = pd_addr;
555
556 return 0;
557}
558
559static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
560 const int pd,
561 const int pt)
562{
563 dma_addr_t pt_addr;
564 struct page *p;
565 int ret;
566
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800567 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800568 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
569 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
570 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
571 if (ret)
572 return ret;
573
574 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
575
576 return 0;
577}
578
Ben Widawsky37aca442013-11-04 20:47:32 -0800579/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800580 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
581 * with a net effect resembling a 2-level page table in normal x86 terms. Each
582 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
583 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800584 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800585 * FIXME: split allocation into smaller pieces. For now we only ever do this
586 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800587 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800588 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800589static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
590{
Ben Widawsky37aca442013-11-04 20:47:32 -0800591 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800592 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800593 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800594
595 if (size % (1<<30))
596 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
597
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800598 /* 1. Do all our allocations for page directories and page tables. */
599 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
600 if (ret)
601 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800602
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800603 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800604 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800605 */
606 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800607 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800608 if (ret)
609 goto bail;
610
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800611 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800612 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800613 if (ret)
614 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800615 }
616 }
617
618 /*
619 * 3. Map all the page directory entires to point to the page tables
620 * we've allocated.
621 *
622 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800623 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800624 * will never need to touch the PDEs again.
625 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800626 for (i = 0; i < max_pdp; i++) {
627 gen8_ppgtt_pde_t *pd_vaddr;
628 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
629 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
630 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
631 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
632 I915_CACHE_LLC);
633 }
634 kunmap_atomic(pd_vaddr);
635 }
636
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800637 ppgtt->enable = gen8_ppgtt_enable;
638 ppgtt->switch_mm = gen8_mm_switch;
639 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
640 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
641 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
642 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800643 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800644
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800645 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700646
Ben Widawsky37aca442013-11-04 20:47:32 -0800647 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
648 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
649 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800650 ppgtt->num_pd_entries,
651 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700652 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800653
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800654bail:
655 gen8_ppgtt_unmap_pages(ppgtt);
656 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800657 return ret;
658}
659
Ben Widawsky87d60b62013-12-06 14:11:29 -0800660static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
661{
662 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
663 struct i915_address_space *vm = &ppgtt->base;
664 gen6_gtt_pte_t __iomem *pd_addr;
665 gen6_gtt_pte_t scratch_pte;
666 uint32_t pd_entry;
667 int pte, pde;
668
669 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
670
671 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
672 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
673
674 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
675 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
676 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
677 u32 expected;
678 gen6_gtt_pte_t *pt_vaddr;
679 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
680 pd_entry = readl(pd_addr + pde);
681 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
682
683 if (pd_entry != expected)
684 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
685 pde,
686 pd_entry,
687 expected);
688 seq_printf(m, "\tPDE: %x\n", pd_entry);
689
690 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
691 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
692 unsigned long va =
693 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
694 (pte * PAGE_SIZE);
695 int i;
696 bool found = false;
697 for (i = 0; i < 4; i++)
698 if (pt_vaddr[pte + i] != scratch_pte)
699 found = true;
700 if (!found)
701 continue;
702
703 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
704 for (i = 0; i < 4; i++) {
705 if (pt_vaddr[pte + i] != scratch_pte)
706 seq_printf(m, " %08x", pt_vaddr[pte + i]);
707 else
708 seq_puts(m, " SCRATCH ");
709 }
710 seq_puts(m, "\n");
711 }
712 kunmap_atomic(pt_vaddr);
713 }
714}
715
Ben Widawsky3e302542013-04-23 23:15:32 -0700716static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700717{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700718 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700719 gen6_gtt_pte_t __iomem *pd_addr;
720 uint32_t pd_entry;
721 int i;
722
Ben Widawsky0a732872013-04-23 23:15:30 -0700723 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700724 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
725 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
726 for (i = 0; i < ppgtt->num_pd_entries; i++) {
727 dma_addr_t pt_addr;
728
729 pt_addr = ppgtt->pt_dma_addr[i];
730 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
731 pd_entry |= GEN6_PDE_VALID;
732
733 writel(pd_entry, pd_addr + i);
734 }
735 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700736}
737
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800738static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700739{
Ben Widawsky3e302542013-04-23 23:15:32 -0700740 BUG_ON(ppgtt->pd_offset & 0x3f);
741
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800742 return (ppgtt->pd_offset / 64) << 16;
743}
Ben Widawsky61973492013-04-08 18:43:54 -0700744
Ben Widawsky90252e52013-12-06 14:11:12 -0800745static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
746 struct intel_ring_buffer *ring,
747 bool synchronous)
748{
749 struct drm_device *dev = ppgtt->base.dev;
750 struct drm_i915_private *dev_priv = dev->dev_private;
751 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700752
Ben Widawsky90252e52013-12-06 14:11:12 -0800753 /* If we're in reset, we can assume the GPU is sufficiently idle to
754 * manually frob these bits. Ideally we could use the ring functions,
755 * except our error handling makes it quite difficult (can't use
756 * intel_ring_begin, ring->flush, or intel_ring_advance)
757 *
758 * FIXME: We should try not to special case reset
759 */
760 if (synchronous ||
761 i915_reset_in_progress(&dev_priv->gpu_error)) {
762 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
763 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
764 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
765 POSTING_READ(RING_PP_DIR_BASE(ring));
766 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700767 }
768
Ben Widawsky90252e52013-12-06 14:11:12 -0800769 /* NB: TLBs must be flushed and invalidated before a switch */
770 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
771 if (ret)
772 return ret;
773
774 ret = intel_ring_begin(ring, 6);
775 if (ret)
776 return ret;
777
778 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
779 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
780 intel_ring_emit(ring, PP_DIR_DCLV_2G);
781 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
782 intel_ring_emit(ring, get_pd_offset(ppgtt));
783 intel_ring_emit(ring, MI_NOOP);
784 intel_ring_advance(ring);
785
786 return 0;
787}
788
Ben Widawsky48a10382013-12-06 14:11:11 -0800789static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
790 struct intel_ring_buffer *ring,
791 bool synchronous)
792{
793 struct drm_device *dev = ppgtt->base.dev;
794 struct drm_i915_private *dev_priv = dev->dev_private;
795 int ret;
796
797 /* If we're in reset, we can assume the GPU is sufficiently idle to
798 * manually frob these bits. Ideally we could use the ring functions,
799 * except our error handling makes it quite difficult (can't use
800 * intel_ring_begin, ring->flush, or intel_ring_advance)
801 *
802 * FIXME: We should try not to special case reset
803 */
804 if (synchronous ||
805 i915_reset_in_progress(&dev_priv->gpu_error)) {
806 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
807 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
808 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
809 POSTING_READ(RING_PP_DIR_BASE(ring));
810 return 0;
811 }
812
813 /* NB: TLBs must be flushed and invalidated before a switch */
814 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
815 if (ret)
816 return ret;
817
818 ret = intel_ring_begin(ring, 6);
819 if (ret)
820 return ret;
821
822 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
823 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
824 intel_ring_emit(ring, PP_DIR_DCLV_2G);
825 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
826 intel_ring_emit(ring, get_pd_offset(ppgtt));
827 intel_ring_emit(ring, MI_NOOP);
828 intel_ring_advance(ring);
829
Ben Widawsky90252e52013-12-06 14:11:12 -0800830 /* XXX: RCS is the only one to auto invalidate the TLBs? */
831 if (ring->id != RCS) {
832 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
833 if (ret)
834 return ret;
835 }
836
Ben Widawsky48a10382013-12-06 14:11:11 -0800837 return 0;
838}
839
Ben Widawskyeeb94882013-12-06 14:11:10 -0800840static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
841 struct intel_ring_buffer *ring,
842 bool synchronous)
843{
844 struct drm_device *dev = ppgtt->base.dev;
845 struct drm_i915_private *dev_priv = dev->dev_private;
846
Ben Widawsky48a10382013-12-06 14:11:11 -0800847 if (!synchronous)
848 return 0;
849
Ben Widawskyeeb94882013-12-06 14:11:10 -0800850 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
851 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
852
853 POSTING_READ(RING_PP_DIR_DCLV(ring));
854
855 return 0;
856}
857
858static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
859{
860 struct drm_device *dev = ppgtt->base.dev;
861 struct drm_i915_private *dev_priv = dev->dev_private;
862 struct intel_ring_buffer *ring;
863 int j, ret;
864
865 for_each_ring(ring, dev_priv, j) {
866 I915_WRITE(RING_MODE_GEN7(ring),
867 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800868
869 /* We promise to do a switch later with FULL PPGTT. If this is
870 * aliasing, this is the one and only switch we'll do */
871 if (USES_FULL_PPGTT(dev))
872 continue;
873
Ben Widawskyeeb94882013-12-06 14:11:10 -0800874 ret = ppgtt->switch_mm(ppgtt, ring, true);
875 if (ret)
876 goto err_out;
877 }
878
879 return 0;
880
881err_out:
882 for_each_ring(ring, dev_priv, j)
883 I915_WRITE(RING_MODE_GEN7(ring),
884 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
885 return ret;
886}
887
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800888static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
889{
890 struct drm_device *dev = ppgtt->base.dev;
891 drm_i915_private_t *dev_priv = dev->dev_private;
892 struct intel_ring_buffer *ring;
893 uint32_t ecochk, ecobits;
894 int i;
895
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800896 ecobits = I915_READ(GAC_ECO_BITS);
897 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
898
899 ecochk = I915_READ(GAM_ECOCHK);
900 if (IS_HASWELL(dev)) {
901 ecochk |= ECOCHK_PPGTT_WB_HSW;
902 } else {
903 ecochk |= ECOCHK_PPGTT_LLC_IVB;
904 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
905 }
906 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800907
Ben Widawsky61973492013-04-08 18:43:54 -0700908 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800909 int ret;
910 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800911 I915_WRITE(RING_MODE_GEN7(ring),
912 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700913
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800914 /* We promise to do a switch later with FULL PPGTT. If this is
915 * aliasing, this is the one and only switch we'll do */
916 if (USES_FULL_PPGTT(dev))
917 continue;
918
Ben Widawskyeeb94882013-12-06 14:11:10 -0800919 ret = ppgtt->switch_mm(ppgtt, ring, true);
920 if (ret)
921 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700922 }
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800923
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800924 return 0;
925}
926
Ben Widawskya3d67d22013-12-06 14:11:06 -0800927static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700928{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800929 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky61973492013-04-08 18:43:54 -0700930 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700931 struct intel_ring_buffer *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800932 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700933 int i;
934
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800935 ecobits = I915_READ(GAC_ECO_BITS);
936 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
937 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700938
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800939 gab_ctl = I915_READ(GAB_CTL);
940 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700941
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800942 ecochk = I915_READ(GAM_ECOCHK);
943 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700944
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800945 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700946
947 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800948 int ret = ppgtt->switch_mm(ppgtt, ring, true);
949 if (ret)
950 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700951 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800952
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700953 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700954}
955
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100956/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700957static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800958 uint64_t start,
959 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700960 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100961{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700962 struct i915_hw_ppgtt *ppgtt =
963 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700964 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800965 unsigned first_entry = start >> PAGE_SHIFT;
966 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100967 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100968 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
969 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100970
Ben Widawskyb35b3802013-10-16 09:18:21 -0700971 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100972
Daniel Vetter7bddb012012-02-09 17:15:47 +0100973 while (num_entries) {
974 last_pte = first_pte + num_entries;
975 if (last_pte > I915_PPGTT_PT_ENTRIES)
976 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100977
Daniel Vettera15326a2013-03-19 23:48:39 +0100978 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100979
980 for (i = first_pte; i < last_pte; i++)
981 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100982
983 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100984
Daniel Vetter7bddb012012-02-09 17:15:47 +0100985 num_entries -= last_pte - first_pte;
986 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100987 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100988 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100989}
990
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700991static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800992 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800993 uint64_t start,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800994 enum i915_cache_level cache_level)
995{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700996 struct i915_hw_ppgtt *ppgtt =
997 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700998 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800999 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +01001000 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +02001001 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
1002 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001003
Chris Wilsoncc797142013-12-31 15:50:30 +00001004 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001005 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001006 if (pt_vaddr == NULL)
1007 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001008
Chris Wilsoncc797142013-12-31 15:50:30 +00001009 pt_vaddr[act_pte] =
1010 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1011 cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +02001012 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
1013 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001014 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001015 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001016 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001017 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001018 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001019 if (pt_vaddr)
1020 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001021}
1022
Ben Widawskya00d8252014-02-19 22:05:48 -08001023static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001024{
Daniel Vetter3440d262013-01-24 13:49:56 -08001025 int i;
1026
1027 if (ppgtt->pt_dma_addr) {
1028 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001029 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -08001030 ppgtt->pt_dma_addr[i],
1031 4096, PCI_DMA_BIDIRECTIONAL);
1032 }
Ben Widawskya00d8252014-02-19 22:05:48 -08001033}
1034
1035static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1036{
1037 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001038
1039 kfree(ppgtt->pt_dma_addr);
1040 for (i = 0; i < ppgtt->num_pd_entries; i++)
1041 __free_page(ppgtt->pt_pages[i]);
1042 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -08001043}
1044
Ben Widawskya00d8252014-02-19 22:05:48 -08001045static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1046{
1047 struct i915_hw_ppgtt *ppgtt =
1048 container_of(vm, struct i915_hw_ppgtt, base);
1049
1050 list_del(&vm->global_link);
1051 drm_mm_takedown(&ppgtt->base.mm);
1052 drm_mm_remove_node(&ppgtt->node);
1053
1054 gen6_ppgtt_unmap_pages(ppgtt);
1055 gen6_ppgtt_free(ppgtt);
1056}
1057
Ben Widawskyb1465202014-02-19 22:05:49 -08001058static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001059{
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001060#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
1061#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001062 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001063 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001064 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001065 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001066
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001067 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1068 * allocator works in address space sizes, so it's multiplied by page
1069 * size. We allocate at the top of the GTT to avoid fragmentation.
1070 */
1071 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001072alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001073 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1074 &ppgtt->node, GEN6_PD_SIZE,
1075 GEN6_PD_ALIGN, 0,
1076 0, dev_priv->gtt.base.total,
1077 DRM_MM_SEARCH_DEFAULT);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001078 if (ret == -ENOSPC && !retried) {
1079 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1080 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Daniel Vetterd47c3ea2014-02-14 14:01:18 +01001081 I915_CACHE_NONE, 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001082 if (ret)
1083 return ret;
1084
1085 retried = true;
1086 goto alloc;
1087 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001088
1089 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1090 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001091
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001092 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb1465202014-02-19 22:05:49 -08001093 return ret;
1094}
1095
1096static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1097{
1098 int i;
1099
1100 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1101 GFP_KERNEL);
1102
1103 if (!ppgtt->pt_pages)
1104 return -ENOMEM;
1105
1106 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1107 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1108 if (!ppgtt->pt_pages[i]) {
1109 gen6_ppgtt_free(ppgtt);
1110 return -ENOMEM;
1111 }
1112 }
1113
1114 return 0;
1115}
1116
1117static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1118{
1119 int ret;
1120
1121 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1122 if (ret)
1123 return ret;
1124
1125 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1126 if (ret) {
1127 drm_mm_remove_node(&ppgtt->node);
1128 return ret;
1129 }
1130
1131 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1132 GFP_KERNEL);
1133 if (!ppgtt->pt_dma_addr) {
1134 drm_mm_remove_node(&ppgtt->node);
1135 gen6_ppgtt_free(ppgtt);
1136 return -ENOMEM;
1137 }
1138
1139 return 0;
1140}
1141
1142static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1143{
1144 struct drm_device *dev = ppgtt->base.dev;
1145 int i;
1146
1147 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1148 dma_addr_t pt_addr;
1149
1150 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1151 PCI_DMA_BIDIRECTIONAL);
1152
1153 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1154 gen6_ppgtt_unmap_pages(ppgtt);
1155 return -EIO;
1156 }
1157
1158 ppgtt->pt_dma_addr[i] = pt_addr;
1159 }
1160
1161 return 0;
1162}
1163
1164static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1165{
1166 struct drm_device *dev = ppgtt->base.dev;
1167 struct drm_i915_private *dev_priv = dev->dev_private;
1168 int ret;
1169
1170 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001171 if (IS_GEN6(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001172 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001173 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001174 } else if (IS_HASWELL(dev)) {
1175 ppgtt->enable = gen7_ppgtt_enable;
1176 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001177 } else if (IS_GEN7(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001178 ppgtt->enable = gen7_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001179 ppgtt->switch_mm = gen7_mm_switch;
1180 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001181 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001182
1183 ret = gen6_ppgtt_alloc(ppgtt);
1184 if (ret)
1185 return ret;
1186
1187 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1188 if (ret) {
1189 gen6_ppgtt_free(ppgtt);
1190 return ret;
1191 }
1192
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001193 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1194 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1195 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001196 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001197 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001198 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001199
Ben Widawskyb1465202014-02-19 22:05:49 -08001200 ppgtt->pd_offset =
1201 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001202
Ben Widawsky782f1492014-02-20 11:50:33 -08001203 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001204
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001205 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1206 ppgtt->node.size >> 20,
1207 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001208
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001209 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001210}
1211
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001212int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001213{
1214 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd6660ad2013-12-06 14:11:13 -08001215 int ret = 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001216
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001217 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001218 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001219
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001220 if (INTEL_INFO(dev)->gen < 8)
1221 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -07001222 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -08001223 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001224 else
1225 BUG();
1226
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001227 if (!ret) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001228 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001229 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001230 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1231 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001232 i915_init_vm(dev_priv, &ppgtt->base);
1233 if (INTEL_INFO(dev)->gen < 8) {
Ben Widawsky9f273d42013-12-06 14:11:16 -08001234 gen6_write_pdes(ppgtt);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001235 DRM_DEBUG("Adding PPGTT at offset %x\n",
1236 ppgtt->pd_offset << 10);
1237 }
Ben Widawsky93bd8642013-07-16 16:50:06 -07001238 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001239
1240 return ret;
1241}
1242
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001243static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001244ppgtt_bind_vma(struct i915_vma *vma,
1245 enum i915_cache_level cache_level,
1246 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001247{
Ben Widawsky782f1492014-02-20 11:50:33 -08001248 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1249 cache_level);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001250}
1251
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001252static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001253{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001254 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001255 vma->node.start,
1256 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001257 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001258}
1259
Ben Widawskya81cc002013-01-18 12:30:31 -08001260extern int intel_iommu_gfx_mapped;
1261/* Certain Gen5 chipsets require require idling the GPU before
1262 * unmapping anything from the GTT when VT-d is enabled.
1263 */
1264static inline bool needs_idle_maps(struct drm_device *dev)
1265{
1266#ifdef CONFIG_INTEL_IOMMU
1267 /* Query intel_iommu to see if we need the workaround. Presumably that
1268 * was loaded first.
1269 */
1270 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1271 return true;
1272#endif
1273 return false;
1274}
1275
Ben Widawsky5c042282011-10-17 15:51:55 -07001276static bool do_idling(struct drm_i915_private *dev_priv)
1277{
1278 bool ret = dev_priv->mm.interruptible;
1279
Ben Widawskya81cc002013-01-18 12:30:31 -08001280 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001281 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001282 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001283 DRM_ERROR("Couldn't idle GPU\n");
1284 /* Wait a bit, in hopes it avoids the hang */
1285 udelay(10);
1286 }
1287 }
1288
1289 return ret;
1290}
1291
1292static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1293{
Ben Widawskya81cc002013-01-18 12:30:31 -08001294 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001295 dev_priv->mm.interruptible = interruptible;
1296}
1297
Ben Widawsky828c7902013-10-16 09:21:30 -07001298void i915_check_and_clear_faults(struct drm_device *dev)
1299{
1300 struct drm_i915_private *dev_priv = dev->dev_private;
1301 struct intel_ring_buffer *ring;
1302 int i;
1303
1304 if (INTEL_INFO(dev)->gen < 6)
1305 return;
1306
1307 for_each_ring(ring, dev_priv, i) {
1308 u32 fault_reg;
1309 fault_reg = I915_READ(RING_FAULT_REG(ring));
1310 if (fault_reg & RING_FAULT_VALID) {
1311 DRM_DEBUG_DRIVER("Unexpected fault\n"
1312 "\tAddr: 0x%08lx\\n"
1313 "\tAddress space: %s\n"
1314 "\tSource ID: %d\n"
1315 "\tType: %d\n",
1316 fault_reg & PAGE_MASK,
1317 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1318 RING_FAULT_SRCID(fault_reg),
1319 RING_FAULT_FAULT_TYPE(fault_reg));
1320 I915_WRITE(RING_FAULT_REG(ring),
1321 fault_reg & ~RING_FAULT_VALID);
1322 }
1323 }
1324 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1325}
1326
1327void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1328{
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330
1331 /* Don't bother messing with faults pre GEN6 as we have little
1332 * documentation supporting that it's a good idea.
1333 */
1334 if (INTEL_INFO(dev)->gen < 6)
1335 return;
1336
1337 i915_check_and_clear_faults(dev);
1338
1339 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001340 dev_priv->gtt.base.start,
1341 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001342 true);
Ben Widawsky828c7902013-10-16 09:21:30 -07001343}
1344
Daniel Vetter76aaf222010-11-05 22:23:30 +01001345void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1346{
1347 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001348 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001349 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001350
Ben Widawsky828c7902013-10-16 09:21:30 -07001351 i915_check_and_clear_faults(dev);
1352
Chris Wilsonbee4a182011-01-21 10:54:32 +00001353 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001354 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001355 dev_priv->gtt.base.start,
1356 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001357 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001358
Ben Widawsky35c20a62013-05-31 11:28:48 -07001359 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001360 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1361 &dev_priv->gtt.base);
1362 if (!vma)
1363 continue;
1364
Chris Wilson2c225692013-08-09 12:26:45 +01001365 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001366 /* The bind_vma code tries to be smart about tracking mappings.
1367 * Unfortunately above, we've just wiped out the mappings
1368 * without telling our object about it. So we need to fake it.
1369 */
1370 obj->has_global_gtt_mapping = 0;
1371 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001372 }
1373
Ben Widawsky80da2162013-12-06 14:11:17 -08001374
Ben Widawskya2319c02014-03-18 16:09:37 -07001375 if (INTEL_INFO(dev)->gen >= 8) {
1376 gen8_setup_private_ppat(dev_priv);
Ben Widawsky80da2162013-12-06 14:11:17 -08001377 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001378 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001379
1380 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1381 /* TODO: Perhaps it shouldn't be gen6 specific */
1382 if (i915_is_ggtt(vm)) {
1383 if (dev_priv->mm.aliasing_ppgtt)
1384 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1385 continue;
1386 }
1387
1388 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001389 }
1390
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001391 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001392}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001393
Daniel Vetter74163902012-02-15 23:50:21 +01001394int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001395{
Chris Wilson9da3da62012-06-01 15:20:22 +01001396 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001397 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001398
1399 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1400 obj->pages->sgl, obj->pages->nents,
1401 PCI_DMA_BIDIRECTIONAL))
1402 return -ENOSPC;
1403
1404 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001405}
1406
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001407static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1408{
1409#ifdef writeq
1410 writeq(pte, addr);
1411#else
1412 iowrite32((u32)pte, addr);
1413 iowrite32(pte >> 32, addr + 4);
1414#endif
1415}
1416
1417static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1418 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001419 uint64_t start,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001420 enum i915_cache_level level)
1421{
1422 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001423 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001424 gen8_gtt_pte_t __iomem *gtt_entries =
1425 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1426 int i = 0;
1427 struct sg_page_iter sg_iter;
1428 dma_addr_t addr;
1429
1430 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1431 addr = sg_dma_address(sg_iter.sg) +
1432 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1433 gen8_set_pte(&gtt_entries[i],
1434 gen8_pte_encode(addr, level, true));
1435 i++;
1436 }
1437
1438 /*
1439 * XXX: This serves as a posting read to make sure that the PTE has
1440 * actually been updated. There is some concern that even though
1441 * registers and PTEs are within the same BAR that they are potentially
1442 * of NUMA access patterns. Therefore, even with the way we assume
1443 * hardware should work, we must keep this posting read for paranoia.
1444 */
1445 if (i != 0)
1446 WARN_ON(readq(&gtt_entries[i-1])
1447 != gen8_pte_encode(addr, level, true));
1448
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001449 /* This next bit makes the above posting read even more important. We
1450 * want to flush the TLBs only after we're certain all the PTE updates
1451 * have finished.
1452 */
1453 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1454 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001455}
1456
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001457/*
1458 * Binds an object into the global gtt with the specified cache level. The object
1459 * will be accessible to the GPU via commands whose operands reference offsets
1460 * within the global GTT as well as accessible by the GPU through the GMADR
1461 * mapped BAR (dev_priv->mm.gtt->gtt).
1462 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001463static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001464 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001465 uint64_t start,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001466 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001467{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001468 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001469 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001470 gen6_gtt_pte_t __iomem *gtt_entries =
1471 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001472 int i = 0;
1473 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001474 dma_addr_t addr;
1475
Imre Deak6e995e22013-02-18 19:28:04 +02001476 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001477 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -07001478 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001479 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001480 }
1481
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001482 /* XXX: This serves as a posting read to make sure that the PTE has
1483 * actually been updated. There is some concern that even though
1484 * registers and PTEs are within the same BAR that they are potentially
1485 * of NUMA access patterns. Therefore, even with the way we assume
1486 * hardware should work, we must keep this posting read for paranoia.
1487 */
1488 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001489 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -07001490 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001491
1492 /* This next bit makes the above posting read even more important. We
1493 * want to flush the TLBs only after we're certain all the PTE updates
1494 * have finished.
1495 */
1496 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1497 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001498}
1499
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001500static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001501 uint64_t start,
1502 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001503 bool use_scratch)
1504{
1505 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001506 unsigned first_entry = start >> PAGE_SHIFT;
1507 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001508 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1509 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1510 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1511 int i;
1512
1513 if (WARN(num_entries > max_entries,
1514 "First entry = %d; Num entries = %d (max=%d)\n",
1515 first_entry, num_entries, max_entries))
1516 num_entries = max_entries;
1517
1518 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1519 I915_CACHE_LLC,
1520 use_scratch);
1521 for (i = 0; i < num_entries; i++)
1522 gen8_set_pte(&gtt_base[i], scratch_pte);
1523 readl(gtt_base);
1524}
1525
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001526static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001527 uint64_t start,
1528 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001529 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001530{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001531 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001532 unsigned first_entry = start >> PAGE_SHIFT;
1533 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001534 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1535 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001536 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001537 int i;
1538
1539 if (WARN(num_entries > max_entries,
1540 "First entry = %d; Num entries = %d (max=%d)\n",
1541 first_entry, num_entries, max_entries))
1542 num_entries = max_entries;
1543
Ben Widawsky828c7902013-10-16 09:21:30 -07001544 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1545
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001546 for (i = 0; i < num_entries; i++)
1547 iowrite32(scratch_pte, &gtt_base[i]);
1548 readl(gtt_base);
1549}
1550
Ben Widawsky6f65e292013-12-06 14:10:56 -08001551
1552static void i915_ggtt_bind_vma(struct i915_vma *vma,
1553 enum i915_cache_level cache_level,
1554 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001555{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001556 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001557 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1558 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1559
Ben Widawsky6f65e292013-12-06 14:10:56 -08001560 BUG_ON(!i915_is_ggtt(vma->vm));
1561 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1562 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001563}
1564
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001565static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001566 uint64_t start,
1567 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001568 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001569{
Ben Widawsky782f1492014-02-20 11:50:33 -08001570 unsigned first_entry = start >> PAGE_SHIFT;
1571 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001572 intel_gtt_clear_range(first_entry, num_entries);
1573}
1574
Ben Widawsky6f65e292013-12-06 14:10:56 -08001575static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001576{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001577 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1578 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001579
Ben Widawsky6f65e292013-12-06 14:10:56 -08001580 BUG_ON(!i915_is_ggtt(vma->vm));
1581 vma->obj->has_global_gtt_mapping = 0;
1582 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001583}
1584
Ben Widawsky6f65e292013-12-06 14:10:56 -08001585static void ggtt_bind_vma(struct i915_vma *vma,
1586 enum i915_cache_level cache_level,
1587 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001588{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001589 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001590 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001591 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001592
Ben Widawsky6f65e292013-12-06 14:10:56 -08001593 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1594 * or we have a global mapping already but the cacheability flags have
1595 * changed, set the global PTEs.
1596 *
1597 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1598 * instead if none of the above hold true.
1599 *
1600 * NB: A global mapping should only be needed for special regions like
1601 * "gtt mappable", SNB errata, or if specified via special execbuf
1602 * flags. At all other times, the GPU will use the aliasing PPGTT.
1603 */
1604 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1605 if (!obj->has_global_gtt_mapping ||
1606 (cache_level != obj->cache_level)) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001607 vma->vm->insert_entries(vma->vm, obj->pages,
1608 vma->node.start,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001609 cache_level);
1610 obj->has_global_gtt_mapping = 1;
1611 }
1612 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001613
Ben Widawsky6f65e292013-12-06 14:10:56 -08001614 if (dev_priv->mm.aliasing_ppgtt &&
1615 (!obj->has_aliasing_ppgtt_mapping ||
1616 (cache_level != obj->cache_level))) {
1617 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1618 appgtt->base.insert_entries(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001619 vma->obj->pages,
1620 vma->node.start,
1621 cache_level);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001622 vma->obj->has_aliasing_ppgtt_mapping = 1;
1623 }
1624}
1625
1626static void ggtt_unbind_vma(struct i915_vma *vma)
1627{
1628 struct drm_device *dev = vma->vm->dev;
1629 struct drm_i915_private *dev_priv = dev->dev_private;
1630 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001631
1632 if (obj->has_global_gtt_mapping) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001633 vma->vm->clear_range(vma->vm,
1634 vma->node.start,
1635 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001636 true);
1637 obj->has_global_gtt_mapping = 0;
1638 }
1639
1640 if (obj->has_aliasing_ppgtt_mapping) {
1641 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1642 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001643 vma->node.start,
1644 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001645 true);
1646 obj->has_aliasing_ppgtt_mapping = 0;
1647 }
Daniel Vetter74163902012-02-15 23:50:21 +01001648}
1649
1650void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1651{
Ben Widawsky5c042282011-10-17 15:51:55 -07001652 struct drm_device *dev = obj->base.dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 bool interruptible;
1655
1656 interruptible = do_idling(dev_priv);
1657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 if (!obj->has_dma_mapping)
1659 dma_unmap_sg(&dev->pdev->dev,
1660 obj->pages->sgl, obj->pages->nents,
1661 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001662
1663 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001664}
Daniel Vetter644ec022012-03-26 09:45:40 +02001665
Chris Wilson42d6ab42012-07-26 11:49:32 +01001666static void i915_gtt_color_adjust(struct drm_mm_node *node,
1667 unsigned long color,
1668 unsigned long *start,
1669 unsigned long *end)
1670{
1671 if (node->color != color)
1672 *start += 4096;
1673
1674 if (!list_empty(&node->node_list)) {
1675 node = list_entry(node->node_list.next,
1676 struct drm_mm_node,
1677 node_list);
1678 if (node->allocated && node->color != color)
1679 *end -= 4096;
1680 }
1681}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001682
Ben Widawskyd7e50082012-12-18 10:31:25 -08001683void i915_gem_setup_global_gtt(struct drm_device *dev,
1684 unsigned long start,
1685 unsigned long mappable_end,
1686 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001687{
Ben Widawskye78891c2013-01-25 16:41:04 -08001688 /* Let GEM Manage all of the aperture.
1689 *
1690 * However, leave one page at the end still bound to the scratch page.
1691 * There are a number of places where the hardware apparently prefetches
1692 * past the end of the object, and we've seen multiple hangs with the
1693 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1694 * aperture. One page should be enough to keep any prefetching inside
1695 * of the aperture.
1696 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001697 struct drm_i915_private *dev_priv = dev->dev_private;
1698 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001699 struct drm_mm_node *entry;
1700 struct drm_i915_gem_object *obj;
1701 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001702
Ben Widawsky35451cb2013-01-17 12:45:13 -08001703 BUG_ON(mappable_end > end);
1704
Chris Wilsoned2f3452012-11-15 11:32:19 +00001705 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001706 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001707 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001708 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001709
Chris Wilsoned2f3452012-11-15 11:32:19 +00001710 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001711 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001712 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001713 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001714 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001715 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001716
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001717 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001718 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001719 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001720 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001721 obj->has_global_gtt_mapping = 1;
1722 }
1723
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001724 dev_priv->gtt.base.start = start;
1725 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001726
Chris Wilsoned2f3452012-11-15 11:32:19 +00001727 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001728 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001729 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1730 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001731 ggtt_vm->clear_range(ggtt_vm, hole_start,
1732 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001733 }
1734
1735 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001736 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001737}
1738
Ben Widawskyd7e50082012-12-18 10:31:25 -08001739void i915_gem_init_global_gtt(struct drm_device *dev)
1740{
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001743
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001744 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001745 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001746
Ben Widawskye78891c2013-01-25 16:41:04 -08001747 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001748}
1749
1750static int setup_scratch_page(struct drm_device *dev)
1751{
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 struct page *page;
1754 dma_addr_t dma_addr;
1755
1756 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1757 if (page == NULL)
1758 return -ENOMEM;
1759 get_page(page);
1760 set_pages_uc(page, 1);
1761
1762#ifdef CONFIG_INTEL_IOMMU
1763 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1764 PCI_DMA_BIDIRECTIONAL);
1765 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1766 return -EINVAL;
1767#else
1768 dma_addr = page_to_phys(page);
1769#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001770 dev_priv->gtt.base.scratch.page = page;
1771 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001772
1773 return 0;
1774}
1775
1776static void teardown_scratch_page(struct drm_device *dev)
1777{
1778 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001779 struct page *page = dev_priv->gtt.base.scratch.page;
1780
1781 set_pages_wb(page, 1);
1782 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001783 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001784 put_page(page);
1785 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001786}
1787
1788static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1789{
1790 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1791 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1792 return snb_gmch_ctl << 20;
1793}
1794
Ben Widawsky9459d252013-11-03 16:53:55 -08001795static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1796{
1797 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1798 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1799 if (bdw_gmch_ctl)
1800 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1801 return bdw_gmch_ctl << 20;
1802}
1803
Ben Widawskybaa09f52013-01-24 13:49:57 -08001804static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001805{
1806 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1807 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1808 return snb_gmch_ctl << 25; /* 32 MB units */
1809}
1810
Ben Widawsky9459d252013-11-03 16:53:55 -08001811static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1812{
1813 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1814 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1815 return bdw_gmch_ctl << 25; /* 32 MB units */
1816}
1817
Ben Widawsky63340132013-11-04 19:32:22 -08001818static int ggtt_probe_common(struct drm_device *dev,
1819 size_t gtt_size)
1820{
1821 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001822 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001823 int ret;
1824
1825 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001826 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001827 (pci_resource_len(dev->pdev, 0) / 2);
1828
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001829 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001830 if (!dev_priv->gtt.gsm) {
1831 DRM_ERROR("Failed to map the gtt page table\n");
1832 return -ENOMEM;
1833 }
1834
1835 ret = setup_scratch_page(dev);
1836 if (ret) {
1837 DRM_ERROR("Scratch setup failed\n");
1838 /* iounmap will also get called at remove, but meh */
1839 iounmap(dev_priv->gtt.gsm);
1840 }
1841
1842 return ret;
1843}
1844
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001845/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1846 * bits. When using advanced contexts each context stores its own PAT, but
1847 * writing this data shouldn't be harmful even in those cases. */
1848static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1849{
1850#define GEN8_PPAT_UC (0<<0)
1851#define GEN8_PPAT_WC (1<<0)
1852#define GEN8_PPAT_WT (2<<0)
1853#define GEN8_PPAT_WB (3<<0)
1854#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1855/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1856#define GEN8_PPAT_LLC (1<<2)
1857#define GEN8_PPAT_LLCELLC (2<<2)
1858#define GEN8_PPAT_LLCeLLC (3<<2)
1859#define GEN8_PPAT_AGE(x) (x<<4)
1860#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1861 uint64_t pat;
1862
1863 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1864 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1865 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1866 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1867 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1868 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1869 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1870 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1871
1872 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1873 * write would work. */
1874 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1875 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1876}
1877
Ben Widawsky63340132013-11-04 19:32:22 -08001878static int gen8_gmch_probe(struct drm_device *dev,
1879 size_t *gtt_total,
1880 size_t *stolen,
1881 phys_addr_t *mappable_base,
1882 unsigned long *mappable_end)
1883{
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 unsigned int gtt_size;
1886 u16 snb_gmch_ctl;
1887 int ret;
1888
1889 /* TODO: We're not aware of mappable constraints on gen8 yet */
1890 *mappable_base = pci_resource_start(dev->pdev, 2);
1891 *mappable_end = pci_resource_len(dev->pdev, 2);
1892
1893 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1894 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1895
1896 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1897
1898 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1899
1900 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001901 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001902
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001903 gen8_setup_private_ppat(dev_priv);
1904
Ben Widawsky63340132013-11-04 19:32:22 -08001905 ret = ggtt_probe_common(dev, gtt_size);
1906
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001907 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1908 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001909
1910 return ret;
1911}
1912
Ben Widawskybaa09f52013-01-24 13:49:57 -08001913static int gen6_gmch_probe(struct drm_device *dev,
1914 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001915 size_t *stolen,
1916 phys_addr_t *mappable_base,
1917 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001918{
1919 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001920 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001921 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001922 int ret;
1923
Ben Widawsky41907dd2013-02-08 11:32:47 -08001924 *mappable_base = pci_resource_start(dev->pdev, 2);
1925 *mappable_end = pci_resource_len(dev->pdev, 2);
1926
Ben Widawskybaa09f52013-01-24 13:49:57 -08001927 /* 64/512MB is the current min/max we actually know of, but this is just
1928 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001929 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001930 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001931 DRM_ERROR("Unknown GMADR size (%lx)\n",
1932 dev_priv->gtt.mappable_end);
1933 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001934 }
1935
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001936 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1937 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001938 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001939
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001940 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001941
Ben Widawsky63340132013-11-04 19:32:22 -08001942 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001943 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1944
Ben Widawsky63340132013-11-04 19:32:22 -08001945 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001946
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001947 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1948 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001949
1950 return ret;
1951}
1952
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001953static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001954{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001955
1956 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001957
1958 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001959 iounmap(gtt->gsm);
1960 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001961}
1962
1963static int i915_gmch_probe(struct drm_device *dev,
1964 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001965 size_t *stolen,
1966 phys_addr_t *mappable_base,
1967 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001968{
1969 struct drm_i915_private *dev_priv = dev->dev_private;
1970 int ret;
1971
Ben Widawskybaa09f52013-01-24 13:49:57 -08001972 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1973 if (!ret) {
1974 DRM_ERROR("failed to set up gmch\n");
1975 return -EIO;
1976 }
1977
Ben Widawsky41907dd2013-02-08 11:32:47 -08001978 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001979
1980 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001981 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001982
Chris Wilsonc0a7f812013-12-30 12:16:15 +00001983 if (unlikely(dev_priv->gtt.do_idle_maps))
1984 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
1985
Ben Widawskybaa09f52013-01-24 13:49:57 -08001986 return 0;
1987}
1988
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001989static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001990{
1991 intel_gmch_remove();
1992}
1993
1994int i915_gem_gtt_init(struct drm_device *dev)
1995{
1996 struct drm_i915_private *dev_priv = dev->dev_private;
1997 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001998 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001999
Ben Widawskybaa09f52013-01-24 13:49:57 -08002000 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002001 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002002 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002003 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002004 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002005 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002006 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002007 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002008 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002009 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002010 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002011 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002012 else if (INTEL_INFO(dev)->gen >= 7)
2013 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002014 else
Chris Wilson350ec882013-08-06 13:17:02 +01002015 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002016 } else {
2017 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2018 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002019 }
2020
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002021 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002022 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002023 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002024 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002025
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002026 gtt->base.dev = dev;
2027
Ben Widawskybaa09f52013-01-24 13:49:57 -08002028 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002029 DRM_INFO("Memory usable by graphics device = %zdM\n",
2030 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002031 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2032 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002033
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002034 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002035}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002036
2037static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2038 struct i915_address_space *vm)
2039{
2040 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2041 if (vma == NULL)
2042 return ERR_PTR(-ENOMEM);
2043
2044 INIT_LIST_HEAD(&vma->vma_link);
2045 INIT_LIST_HEAD(&vma->mm_list);
2046 INIT_LIST_HEAD(&vma->exec_list);
2047 vma->vm = vm;
2048 vma->obj = obj;
2049
2050 switch (INTEL_INFO(vm->dev)->gen) {
2051 case 8:
2052 case 7:
2053 case 6:
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002054 if (i915_is_ggtt(vm)) {
2055 vma->unbind_vma = ggtt_unbind_vma;
2056 vma->bind_vma = ggtt_bind_vma;
2057 } else {
2058 vma->unbind_vma = ppgtt_unbind_vma;
2059 vma->bind_vma = ppgtt_bind_vma;
2060 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002061 break;
2062 case 5:
2063 case 4:
2064 case 3:
2065 case 2:
2066 BUG_ON(!i915_is_ggtt(vm));
2067 vma->unbind_vma = i915_ggtt_unbind_vma;
2068 vma->bind_vma = i915_ggtt_bind_vma;
2069 break;
2070 default:
2071 BUG();
2072 }
2073
2074 /* Keep GGTT vmas first to make debug easier */
2075 if (i915_is_ggtt(vm))
2076 list_add(&vma->vma_link, &obj->vma_list);
2077 else
2078 list_add_tail(&vma->vma_link, &obj->vma_list);
2079
2080 return vma;
2081}
2082
2083struct i915_vma *
2084i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2085 struct i915_address_space *vm)
2086{
2087 struct i915_vma *vma;
2088
2089 vma = i915_gem_obj_to_vma(obj, vm);
2090 if (!vma)
2091 vma = __i915_gem_vma_create(obj, vm);
2092
2093 return vma;
2094}