blob: 23266b454aecb91ae47122f025207f4ae8bfd243 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
27#include <linux/list_sort.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110028#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
Alex Deucherd38ceaf2015-04-20 16:55:21 -040034int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
35 u32 ip_instance, u32 ring,
36 struct amdgpu_ring **out_ring)
37{
38 /* Right now all IPs have only one instance - multiple rings. */
39 if (ip_instance != 0) {
40 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
41 return -EINVAL;
42 }
43
44 switch (ip_type) {
45 default:
46 DRM_ERROR("unknown ip type: %d\n", ip_type);
47 return -EINVAL;
48 case AMDGPU_HW_IP_GFX:
49 if (ring < adev->gfx.num_gfx_rings) {
50 *out_ring = &adev->gfx.gfx_ring[ring];
51 } else {
52 DRM_ERROR("only %d gfx rings are supported now\n",
53 adev->gfx.num_gfx_rings);
54 return -EINVAL;
55 }
56 break;
57 case AMDGPU_HW_IP_COMPUTE:
58 if (ring < adev->gfx.num_compute_rings) {
59 *out_ring = &adev->gfx.compute_ring[ring];
60 } else {
61 DRM_ERROR("only %d compute rings are supported now\n",
62 adev->gfx.num_compute_rings);
63 return -EINVAL;
64 }
65 break;
66 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040067 if (ring < adev->sdma.num_instances) {
68 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040070 DRM_ERROR("only %d SDMA rings are supported\n",
71 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 return -EINVAL;
73 }
74 break;
75 case AMDGPU_HW_IP_UVD:
76 *out_ring = &adev->uvd.ring;
77 break;
78 case AMDGPU_HW_IP_VCE:
79 if (ring < 2){
80 *out_ring = &adev->vce.ring[ring];
81 } else {
82 DRM_ERROR("only two VCE rings are supported\n");
83 return -EINVAL;
84 }
85 break;
86 }
87 return 0;
88}
89
Christian König91acbeb2015-12-14 16:42:31 +010090static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König4c0b2422016-02-01 11:20:37 +010091 struct amdgpu_user_fence *uf,
Christian König91acbeb2015-12-14 16:42:31 +010092 struct drm_amdgpu_cs_chunk_fence *fence_data)
93{
94 struct drm_gem_object *gobj;
95 uint32_t handle;
96
97 handle = fence_data->handle;
98 gobj = drm_gem_object_lookup(p->adev->ddev, p->filp,
99 fence_data->handle);
100 if (gobj == NULL)
101 return -EINVAL;
102
Christian König4c0b2422016-02-01 11:20:37 +0100103 uf->bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
104 uf->offset = fence_data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100105
Christian König4c0b2422016-02-01 11:20:37 +0100106 if (amdgpu_ttm_tt_get_usermm(uf->bo->tbo.ttm)) {
Christian König91acbeb2015-12-14 16:42:31 +0100107 drm_gem_object_unreference_unlocked(gobj);
108 return -EINVAL;
109 }
110
Christian König4c0b2422016-02-01 11:20:37 +0100111 p->uf_entry.robj = amdgpu_bo_ref(uf->bo);
Christian König91acbeb2015-12-14 16:42:31 +0100112 p->uf_entry.priority = 0;
113 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
114 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100115 p->uf_entry.user_pages = NULL;
Christian König91acbeb2015-12-14 16:42:31 +0100116
117 drm_gem_object_unreference_unlocked(gobj);
118 return 0;
119}
120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
122{
Christian König4c0b2422016-02-01 11:20:37 +0100123 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 union drm_amdgpu_cs *cs = data;
125 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300126 uint64_t *chunk_array;
Christian König4c0b2422016-02-01 11:20:37 +0100127 struct amdgpu_user_fence uf = {};
Christian König50838c82016-02-03 13:44:52 +0100128 unsigned size, num_ibs = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300129 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300130 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
Dan Carpenter1d263472015-09-23 13:59:28 +0300132 if (cs->in.num_chunks == 0)
133 return 0;
134
135 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
136 if (!chunk_array)
137 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
Christian König3cb485f2015-05-11 15:34:59 +0200139 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
140 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300141 ret = -EINVAL;
142 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200143 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300144
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200146 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 if (copy_from_user(chunk_array, chunk_array_user,
148 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300149 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100150 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
152
153 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800154 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300156 if (!p->chunks) {
157 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100158 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159 }
160
161 for (i = 0; i < p->nchunks; i++) {
162 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
163 struct drm_amdgpu_cs_chunk user_chunk;
164 uint32_t __user *cdata;
165
Arnd Bergmann028423b2015-10-07 09:41:27 +0200166 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167 if (copy_from_user(&user_chunk, chunk_ptr,
168 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300169 ret = -EFAULT;
170 i--;
171 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 }
173 p->chunks[i].chunk_id = user_chunk.chunk_id;
174 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175
176 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200177 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178
179 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
180 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300181 ret = -ENOMEM;
182 i--;
183 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 }
185 size *= sizeof(uint32_t);
186 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300187 ret = -EFAULT;
188 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400189 }
190
Christian König9a5e8fb2015-06-23 17:07:03 +0200191 switch (p->chunks[i].chunk_id) {
192 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100193 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200194 break;
195
196 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100198 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300199 ret = -EINVAL;
200 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 }
Christian König91acbeb2015-12-14 16:42:31 +0100202
Christian König4c0b2422016-02-01 11:20:37 +0100203 ret = amdgpu_cs_user_fence_chunk(p, &uf, (void *)p->chunks[i].kdata);
Christian König91acbeb2015-12-14 16:42:31 +0100204 if (ret)
205 goto free_partial_kdata;
206
Christian König9a5e8fb2015-06-23 17:07:03 +0200207 break;
208
Christian König2b48d322015-06-19 17:31:29 +0200209 case AMDGPU_CHUNK_ID_DEPENDENCIES:
210 break;
211
Christian König9a5e8fb2015-06-23 17:07:03 +0200212 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300213 ret = -EINVAL;
214 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215 }
216 }
217
Christian König50838c82016-02-03 13:44:52 +0100218 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job);
219 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100220 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221
Christian König4c0b2422016-02-01 11:20:37 +0100222 p->job->uf = uf;
223
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300225 return 0;
226
227free_all_kdata:
228 i = p->nchunks - 1;
229free_partial_kdata:
230 for (; i >= 0; i--)
231 drm_free_large(p->chunks[i].kdata);
232 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100233put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300234 amdgpu_ctx_put(p->ctx);
235free_chunk:
236 kfree(chunk_array);
237
238 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239}
240
241/* Returns how many bytes TTM can move per IB.
242 */
243static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
244{
245 u64 real_vram_size = adev->mc.real_vram_size;
246 u64 vram_usage = atomic64_read(&adev->vram_usage);
247
248 /* This function is based on the current VRAM usage.
249 *
250 * - If all of VRAM is free, allow relocating the number of bytes that
251 * is equal to 1/4 of the size of VRAM for this IB.
252
253 * - If more than one half of VRAM is occupied, only allow relocating
254 * 1 MB of data for this IB.
255 *
256 * - From 0 to one half of used VRAM, the threshold decreases
257 * linearly.
258 * __________________
259 * 1/4 of -|\ |
260 * VRAM | \ |
261 * | \ |
262 * | \ |
263 * | \ |
264 * | \ |
265 * | \ |
266 * | \________|1 MB
267 * |----------------|
268 * VRAM 0 % 100 %
269 * used used
270 *
271 * Note: It's a threshold, not a limit. The threshold must be crossed
272 * for buffer relocations to stop, so any buffer of an arbitrary size
273 * can be moved as long as the threshold isn't crossed before
274 * the relocation takes place. We don't want to disable buffer
275 * relocations completely.
276 *
277 * The idea is that buffers should be placed in VRAM at creation time
278 * and TTM should only do a minimum number of relocations during
279 * command submission. In practice, you need to submit at least
280 * a dozen IBs to move all buffers to VRAM if they are in GTT.
281 *
282 * Also, things can get pretty crazy under memory pressure and actual
283 * VRAM usage can change a lot, so playing safe even at 50% does
284 * consistently increase performance.
285 */
286
287 u64 half_vram = real_vram_size >> 1;
288 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
289 u64 bytes_moved_threshold = half_free_vram >> 1;
290 return max(bytes_moved_threshold, 1024*1024ull);
291}
292
Christian Königf69f90a12015-12-21 19:47:42 +0100293int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200294 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296 struct amdgpu_bo_list_entry *lobj;
Christian Königf69f90a12015-12-21 19:47:42 +0100297 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 int r;
299
Christian Königa5b75052015-09-03 16:40:39 +0200300 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100301 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100302 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100303 struct mm_struct *usermm;
Christian König36409d122015-12-21 20:31:35 +0100304 uint32_t domain;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305
Christian Königcc325d12016-02-08 11:08:35 +0100306 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
307 if (usermm && usermm != current->mm)
308 return -EPERM;
309
Christian König2f568db2016-02-23 12:36:59 +0100310 /* Check if we have user pages and nobody bound the BO already */
311 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
312 size_t size = sizeof(struct page *);
313
314 size *= bo->tbo.ttm->num_pages;
315 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
316 binding_userptr = true;
317 }
318
Christian König36409d122015-12-21 20:31:35 +0100319 if (bo->pin_count)
320 continue;
321
322 /* Avoid moving this one if we have moved too many buffers
323 * for this IB already.
324 *
325 * Note that this allows moving at least one buffer of
326 * any size, because it doesn't take the current "bo"
327 * into account. We don't want to disallow buffer moves
328 * completely.
329 */
330 if (p->bytes_moved <= p->bytes_moved_threshold)
Christian König1ea863f2015-12-18 22:13:12 +0100331 domain = bo->prefered_domains;
Christian König36409d122015-12-21 20:31:35 +0100332 else
Christian König1ea863f2015-12-18 22:13:12 +0100333 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100334
335 retry:
336 amdgpu_ttm_placement_from_domain(bo, domain);
337 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
338 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
339 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
340 initial_bytes_moved;
341
342 if (unlikely(r)) {
Christian König1ea863f2015-12-18 22:13:12 +0100343 if (r != -ERESTARTSYS && domain != bo->allowed_domains) {
344 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100345 goto retry;
346 }
347 return r;
348 }
Christian König2f568db2016-02-23 12:36:59 +0100349
350 if (binding_userptr) {
351 drm_free_large(lobj->user_pages);
352 lobj->user_pages = NULL;
353 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 }
355 return 0;
356}
357
Christian König2a7d9bd2015-12-18 20:33:52 +0100358static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
359 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360{
361 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100362 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200363 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800364 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100365 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100366 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400367
Christian König2a7d9bd2015-12-18 20:33:52 +0100368 INIT_LIST_HEAD(&p->validated);
369
370 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800371 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100372 need_mmap_lock = p->bo_list->first_userptr !=
373 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100374 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800375 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400376
Christian König3c0eea62015-12-11 14:39:05 +0100377 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100378 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379
Christian König4c0b2422016-02-01 11:20:37 +0100380 if (p->job->uf.bo)
Christian König91acbeb2015-12-14 16:42:31 +0100381 list_add(&p->uf_entry.tv.head, &p->validated);
382
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400383 if (need_mmap_lock)
384 down_read(&current->mm->mmap_sem);
385
Christian König2f568db2016-02-23 12:36:59 +0100386 while (1) {
387 struct list_head need_pages;
388 unsigned i;
389
390 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
391 &duplicates);
392 if (unlikely(r != 0))
393 goto error_free_pages;
394
395 /* Without a BO list we don't have userptr BOs */
396 if (!p->bo_list)
397 break;
398
399 INIT_LIST_HEAD(&need_pages);
400 for (i = p->bo_list->first_userptr;
401 i < p->bo_list->num_entries; ++i) {
402
403 e = &p->bo_list->array[i];
404
405 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
406 &e->user_invalidated) && e->user_pages) {
407
408 /* We acquired a page array, but somebody
409 * invalidated it. Free it an try again
410 */
411 release_pages(e->user_pages,
412 e->robj->tbo.ttm->num_pages,
413 false);
414 drm_free_large(e->user_pages);
415 e->user_pages = NULL;
416 }
417
418 if (e->robj->tbo.ttm->state != tt_bound &&
419 !e->user_pages) {
420 list_del(&e->tv.head);
421 list_add(&e->tv.head, &need_pages);
422
423 amdgpu_bo_unreserve(e->robj);
424 }
425 }
426
427 if (list_empty(&need_pages))
428 break;
429
430 /* Unreserve everything again. */
431 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
432
433 /* We tried to often, just abort */
434 if (!--tries) {
435 r = -EDEADLK;
436 goto error_free_pages;
437 }
438
439 /* Fill the page arrays for all useptrs. */
440 list_for_each_entry(e, &need_pages, tv.head) {
441 struct ttm_tt *ttm = e->robj->tbo.ttm;
442
443 e->user_pages = drm_calloc_large(ttm->num_pages,
444 sizeof(struct page*));
445 if (!e->user_pages) {
446 r = -ENOMEM;
447 goto error_free_pages;
448 }
449
450 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
451 if (r) {
452 drm_free_large(e->user_pages);
453 e->user_pages = NULL;
454 goto error_free_pages;
455 }
456 }
457
458 /* And try again. */
459 list_splice(&need_pages, &p->validated);
460 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461
Christian Königee1782c2015-12-11 21:01:23 +0100462 amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100463
Christian Königf69f90a12015-12-21 19:47:42 +0100464 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
465 p->bytes_moved = 0;
466
467 r = amdgpu_cs_list_validate(p, &duplicates);
Christian Königa5b75052015-09-03 16:40:39 +0200468 if (r)
469 goto error_validate;
470
Christian Königf69f90a12015-12-21 19:47:42 +0100471 r = amdgpu_cs_list_validate(p, &p->validated);
Christian Königa8480302016-01-05 16:03:39 +0100472 if (r)
473 goto error_validate;
474
475 if (p->bo_list) {
476 struct amdgpu_vm *vm = &fpriv->vm;
477 unsigned i;
478
479 for (i = 0; i < p->bo_list->num_entries; i++) {
480 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
481
482 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
483 }
484 }
Christian Königa5b75052015-09-03 16:40:39 +0200485
486error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100487 if (r) {
488 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200489 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100490 }
Christian Königa5b75052015-09-03 16:40:39 +0200491
Christian König2f568db2016-02-23 12:36:59 +0100492error_free_pages:
493
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 if (need_mmap_lock)
495 up_read(&current->mm->mmap_sem);
496
Christian König2f568db2016-02-23 12:36:59 +0100497 if (p->bo_list) {
498 for (i = p->bo_list->first_userptr;
499 i < p->bo_list->num_entries; ++i) {
500 e = &p->bo_list->array[i];
501
502 if (!e->user_pages)
503 continue;
504
505 release_pages(e->user_pages,
506 e->robj->tbo.ttm->num_pages,
507 false);
508 drm_free_large(e->user_pages);
509 }
510 }
511
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 return r;
513}
514
515static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
516{
517 struct amdgpu_bo_list_entry *e;
518 int r;
519
520 list_for_each_entry(e, &p->validated, tv.head) {
521 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100522 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523
524 if (r)
525 return r;
526 }
527 return 0;
528}
529
530static int cmp_size_smaller_first(void *priv, struct list_head *a,
531 struct list_head *b)
532{
533 struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
534 struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
535
536 /* Sort A before B if A is smaller. */
537 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
538}
539
Christian König984810f2015-11-14 21:05:35 +0100540/**
541 * cs_parser_fini() - clean parser states
542 * @parser: parser structure holding parsing context.
543 * @error: error number
544 *
545 * If error is set than unvalidate buffer, otherwise just free memory
546 * used by parsing context.
547 **/
548static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800549{
Christian Königeceb8a12016-01-11 15:35:21 +0100550 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100551 unsigned i;
552
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500554 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
555
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556 /* Sort the buffer list from the smallest to largest buffer,
557 * which affects the order of buffers in the LRU list.
558 * This assures that the smallest buffers are added first
559 * to the LRU list, so they are likely to be later evicted
560 * first, instead of large buffers whose eviction is more
561 * expensive.
562 *
563 * This slightly lowers the number of bytes moved by TTM
564 * per frame under memory pressure.
565 */
566 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
567
568 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100569 &parser->validated,
570 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571 } else if (backoff) {
572 ttm_eu_backoff_reservation(&parser->ticket,
573 &parser->validated);
574 }
Christian König984810f2015-11-14 21:05:35 +0100575 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100576
Christian König3cb485f2015-05-11 15:34:59 +0200577 if (parser->ctx)
578 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800579 if (parser->bo_list)
580 amdgpu_bo_list_put(parser->bo_list);
581
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 for (i = 0; i < parser->nchunks; i++)
583 drm_free_large(parser->chunks[i].kdata);
584 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100585 if (parser->job)
586 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100587 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588}
589
590static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
591 struct amdgpu_vm *vm)
592{
593 struct amdgpu_device *adev = p->adev;
594 struct amdgpu_bo_va *bo_va;
595 struct amdgpu_bo *bo;
596 int i, r;
597
598 r = amdgpu_vm_update_page_directory(adev, vm);
599 if (r)
600 return r;
601
Christian Könige86f9ce2016-02-08 12:13:05 +0100602 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200603 if (r)
604 return r;
605
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606 r = amdgpu_vm_clear_freed(adev, vm);
607 if (r)
608 return r;
609
610 if (p->bo_list) {
611 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200612 struct fence *f;
613
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 /* ignore duplicates */
615 bo = p->bo_list->array[i].robj;
616 if (!bo)
617 continue;
618
619 bo_va = p->bo_list->array[i].bo_va;
620 if (bo_va == NULL)
621 continue;
622
623 r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
624 if (r)
625 return r;
626
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800627 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100628 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200629 if (r)
630 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631 }
Christian Königb495bd32015-09-10 14:00:35 +0200632
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633 }
634
Christian Könige86f9ce2016-02-08 12:13:05 +0100635 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200636
637 if (amdgpu_vm_debug && p->bo_list) {
638 /* Invalidate all BOs to test for userspace bugs */
639 for (i = 0; i < p->bo_list->num_entries; i++) {
640 /* ignore duplicates */
641 bo = p->bo_list->array[i].robj;
642 if (!bo)
643 continue;
644
645 amdgpu_vm_bo_invalidate(adev, bo);
646 }
647 }
648
649 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650}
651
652static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100653 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654{
Christian Königb07c60c2016-01-31 12:29:04 +0100655 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100657 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658 int i, r;
659
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100661 if (ring->funcs->parse_cs) {
662 for (i = 0; i < p->job->num_ibs; i++) {
663 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400664 if (r)
665 return r;
666 }
667 }
668
Christian Königb07c60c2016-01-31 12:29:04 +0100669 r = amdgpu_bo_vm_update_pte(p, vm);
Christian König984810f2015-11-14 21:05:35 +0100670 if (!r)
Christian Königb07c60c2016-01-31 12:29:04 +0100671 amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400673 return r;
674}
675
676static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
677{
678 if (r == -EDEADLK) {
679 r = amdgpu_gpu_reset(adev);
680 if (!r)
681 r = -EAGAIN;
682 }
683 return r;
684}
685
686static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
687 struct amdgpu_cs_parser *parser)
688{
689 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
690 struct amdgpu_vm *vm = &fpriv->vm;
691 int i, j;
692 int r;
693
Christian König50838c82016-02-03 13:44:52 +0100694 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 struct amdgpu_cs_chunk *chunk;
696 struct amdgpu_ib *ib;
697 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699
700 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100701 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400702 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
703
704 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
705 continue;
706
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
708 chunk_ib->ip_instance, chunk_ib->ring,
709 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200710 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712
Christian Königb07c60c2016-01-31 12:29:04 +0100713 if (parser->job->ring && parser->job->ring != ring)
714 return -EINVAL;
715
716 parser->job->ring = ring;
717
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400718 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200719 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200720 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200721 uint64_t offset;
722 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200723
Christian König4802ce12015-06-10 17:20:11 +0200724 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
725 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200726 if (!aobj) {
727 DRM_ERROR("IB va_start is invalid\n");
728 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729 }
730
Christian König4802ce12015-06-10 17:20:11 +0200731 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
732 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
733 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
734 return -EINVAL;
735 }
736
Marek Olšák3ccec532015-06-02 17:44:49 +0200737 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200738 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740 return r;
741 }
742
Christian König4802ce12015-06-10 17:20:11 +0200743 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
744 kptr += chunk_ib->va_start - offset;
745
Christian Königb07c60c2016-01-31 12:29:04 +0100746 r = amdgpu_ib_get(adev, NULL, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400747 if (r) {
748 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749 return r;
750 }
751
752 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
753 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400754 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100755 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756 if (r) {
757 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758 return r;
759 }
760
761 ib->gpu_addr = chunk_ib->va_start;
762 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763
Marek Olšák3ccec532015-06-02 17:44:49 +0200764 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800765 ib->flags = chunk_ib->flags;
Christian König3cb485f2015-05-11 15:34:59 +0200766 ib->ctx = parser->ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 j++;
768 }
769
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770 /* add GDS resources to first IB */
771 if (parser->bo_list) {
772 struct amdgpu_bo *gds = parser->bo_list->gds_obj;
773 struct amdgpu_bo *gws = parser->bo_list->gws_obj;
774 struct amdgpu_bo *oa = parser->bo_list->oa_obj;
Christian König50838c82016-02-03 13:44:52 +0100775 struct amdgpu_ib *ib = &parser->job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776
777 if (gds) {
778 ib->gds_base = amdgpu_bo_gpu_offset(gds);
779 ib->gds_size = amdgpu_bo_size(gds);
780 }
781 if (gws) {
782 ib->gws_base = amdgpu_bo_gpu_offset(gws);
783 ib->gws_size = amdgpu_bo_size(gws);
784 }
785 if (oa) {
786 ib->oa_base = amdgpu_bo_gpu_offset(oa);
787 ib->oa_size = amdgpu_bo_size(oa);
788 }
789 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400790 /* wrap the last IB with user fence */
Christian König4c0b2422016-02-01 11:20:37 +0100791 if (parser->job->uf.bo) {
Christian König50838c82016-02-03 13:44:52 +0100792 struct amdgpu_ib *ib = &parser->job->ibs[parser->job->num_ibs - 1];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793
794 /* UVD & VCE fw doesn't support user fences */
Christian Königb07c60c2016-01-31 12:29:04 +0100795 if (parser->job->ring->type == AMDGPU_RING_TYPE_UVD ||
796 parser->job->ring->type == AMDGPU_RING_TYPE_VCE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400797 return -EINVAL;
798
Christian König4c0b2422016-02-01 11:20:37 +0100799 ib->user = &parser->job->uf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 }
801
802 return 0;
803}
804
Christian König2b48d322015-06-19 17:31:29 +0200805static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
806 struct amdgpu_cs_parser *p)
807{
Christian König76a1ea62015-07-06 19:42:10 +0200808 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200809 int i, j, r;
810
Christian König2b48d322015-06-19 17:31:29 +0200811 for (i = 0; i < p->nchunks; ++i) {
812 struct drm_amdgpu_cs_chunk_dep *deps;
813 struct amdgpu_cs_chunk *chunk;
814 unsigned num_deps;
815
816 chunk = &p->chunks[i];
817
818 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
819 continue;
820
821 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
822 num_deps = chunk->length_dw * 4 /
823 sizeof(struct drm_amdgpu_cs_chunk_dep);
824
825 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200826 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200827 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200828 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200829
830 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
831 deps[j].ip_instance,
832 deps[j].ring, &ring);
833 if (r)
834 return r;
835
Christian König76a1ea62015-07-06 19:42:10 +0200836 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
837 if (ctx == NULL)
838 return -EINVAL;
839
Christian König21c16bf2015-07-07 17:24:49 +0200840 fence = amdgpu_ctx_get_fence(ctx, ring,
841 deps[j].handle);
842 if (IS_ERR(fence)) {
843 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200844 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200845 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200846
847 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +0100848 r = amdgpu_sync_fence(adev, &p->job->sync,
849 fence);
Christian König21c16bf2015-07-07 17:24:49 +0200850 fence_put(fence);
851 amdgpu_ctx_put(ctx);
852 if (r)
853 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200854 }
Christian König2b48d322015-06-19 17:31:29 +0200855 }
856 }
857
858 return 0;
859}
860
Christian Königcd75dc62016-01-31 11:30:55 +0100861static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
862 union drm_amdgpu_cs *cs)
863{
Christian Königb07c60c2016-01-31 12:29:04 +0100864 struct amdgpu_ring *ring = p->job->ring;
Monk Liue6869412016-03-07 12:49:55 +0800865 struct fence *fence;
Christian Königcd75dc62016-01-31 11:30:55 +0100866 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +0800867 int r;
Christian Königcd75dc62016-01-31 11:30:55 +0100868
Christian König50838c82016-02-03 13:44:52 +0100869 job = p->job;
870 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +0100871
Monk Liue6869412016-03-07 12:49:55 +0800872 r = amd_sched_job_init(&job->base, &ring->sched,
873 &p->ctx->rings[ring->idx].entity,
874 p->filp, &fence);
875 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +0100876 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +0800877 return r;
Christian Königcd75dc62016-01-31 11:30:55 +0100878 }
879
Monk Liue6869412016-03-07 12:49:55 +0800880 job->owner = p->filp;
881 p->fence = fence_get(fence);
882 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, fence);
Christian Königcd75dc62016-01-31 11:30:55 +0100883 job->ibs[job->num_ibs - 1].sequence = cs->out.handle;
884
885 trace_amdgpu_cs_ioctl(job);
886 amd_sched_entity_push_job(&job->base);
887
888 return 0;
889}
890
Chunming Zhou049fc522015-07-21 14:36:51 +0800891int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
892{
893 struct amdgpu_device *adev = dev->dev_private;
894 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +0100895 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +0200896 bool reserved_buffers = false;
897 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +0800898
Christian König0c418f12015-09-01 15:13:53 +0200899 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +0800900 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +0800901
Christian König7e52a812015-11-04 15:44:39 +0100902 parser.adev = adev;
903 parser.filp = filp;
904
905 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +0800907 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +0100908 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909 r = amdgpu_cs_handle_lockup(adev, r);
910 return r;
911 }
Christian König2a7d9bd2015-12-18 20:33:52 +0100912 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +0200913 if (r == -ENOMEM)
914 DRM_ERROR("Not enough memory for command submission!\n");
915 else if (r && r != -ERESTARTSYS)
916 DRM_ERROR("Failed to process the buffer list %d!\n", r);
917 else if (!r) {
918 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +0100919 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200920 }
921
922 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +0100923 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200924 if (r)
925 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
926 }
927
928 if (r)
929 goto out;
930
Christian König50838c82016-02-03 13:44:52 +0100931 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +0100932 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +0200933
Christian König7e52a812015-11-04 15:44:39 +0100934 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +0800935 if (r)
936 goto out;
937
Christian König4acabfe2016-01-31 11:32:04 +0100938 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940out:
Christian König7e52a812015-11-04 15:44:39 +0100941 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942 r = amdgpu_cs_handle_lockup(adev, r);
943 return r;
944}
945
946/**
947 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
948 *
949 * @dev: drm device
950 * @data: data from userspace
951 * @filp: file private
952 *
953 * Wait for the command submission identified by handle to finish.
954 */
955int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
956 struct drm_file *filp)
957{
958 union drm_amdgpu_wait_cs *wait = data;
959 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +0200961 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800962 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200963 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 long r;
965
Christian König21c16bf2015-07-07 17:24:49 +0200966 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
967 wait->in.ring, &ring);
968 if (r)
969 return r;
970
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800971 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
972 if (ctx == NULL)
973 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +0800974
975 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
976 if (IS_ERR(fence))
977 r = PTR_ERR(fence);
978 else if (fence) {
979 r = fence_wait_timeout(fence, true, timeout);
980 fence_put(fence);
981 } else
Christian König21c16bf2015-07-07 17:24:49 +0200982 r = 1;
983
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800984 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400985 if (r < 0)
986 return r;
987
988 memset(wait, 0, sizeof(*wait));
989 wait->out.status = (r == 0);
990
991 return 0;
992}
993
994/**
995 * amdgpu_cs_find_bo_va - find bo_va for VM address
996 *
997 * @parser: command submission parser context
998 * @addr: VM address
999 * @bo: resulting BO of the mapping found
1000 *
1001 * Search the buffer objects in the command submission context for a certain
1002 * virtual memory address. Returns allocation structure when found, NULL
1003 * otherwise.
1004 */
1005struct amdgpu_bo_va_mapping *
1006amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1007 uint64_t addr, struct amdgpu_bo **bo)
1008{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001010 unsigned i;
1011
1012 if (!parser->bo_list)
1013 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001014
1015 addr /= AMDGPU_GPU_PAGE_SIZE;
1016
Christian König15486fd22015-12-22 16:06:12 +01001017 for (i = 0; i < parser->bo_list->num_entries; i++) {
1018 struct amdgpu_bo_list_entry *lobj;
1019
1020 lobj = &parser->bo_list->array[i];
1021 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001022 continue;
1023
Christian König15486fd22015-12-22 16:06:12 +01001024 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001025 if (mapping->it.start > addr ||
1026 addr > mapping->it.last)
1027 continue;
1028
Christian König15486fd22015-12-22 16:06:12 +01001029 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001030 return mapping;
1031 }
1032
Christian König15486fd22015-12-22 16:06:12 +01001033 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001034 if (mapping->it.start > addr ||
1035 addr > mapping->it.last)
1036 continue;
1037
Christian König15486fd22015-12-22 16:06:12 +01001038 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039 return mapping;
1040 }
1041 }
1042
1043 return NULL;
1044}