blob: 48cceaf5338adaf78c8096e2fa21fd8b13a17ab2 [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Driver for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/ioport.h>
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/sysrq.h>
14#include <linux/console.h>
15#include <linux/tty.h>
16#include <linux/tty_flip.h>
17#include <linux/serial_core.h>
18#include <linux/serial.h>
19#include <linux/clk.h>
20#include <linux/of.h>
21#include <linux/slab.h>
22#include <linux/io.h>
Qipan Li2eb56182013-08-15 06:52:15 +080023#include <linux/of_gpio.h>
Qipan Li8316d042013-08-19 11:47:53 +080024#include <linux/dmaengine.h>
25#include <linux/dma-direction.h>
26#include <linux/dma-mapping.h>
Rong Wang161e7732011-11-17 23:17:04 +080027#include <asm/irq.h>
28#include <asm/mach/irq.h>
Rong Wang161e7732011-11-17 23:17:04 +080029
30#include "sirfsoc_uart.h"
31
32static unsigned int
33sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
34static unsigned int
35sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
36static struct uart_driver sirfsoc_uart_drv;
37
Qipan Li8316d042013-08-19 11:47:53 +080038static void sirfsoc_uart_tx_dma_complete_callback(void *param);
39static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
40static void sirfsoc_uart_rx_dma_complete_callback(void *param);
Rong Wang161e7732011-11-17 23:17:04 +080041static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
42 {4000000, 2359296},
43 {3500000, 1310721},
44 {3000000, 1572865},
45 {2500000, 1245186},
46 {2000000, 1572866},
47 {1500000, 1245188},
48 {1152000, 1638404},
49 {1000000, 1572869},
50 {921600, 1114120},
51 {576000, 1245196},
52 {500000, 1245198},
53 {460800, 1572876},
54 {230400, 1310750},
55 {115200, 1310781},
56 {57600, 1310843},
57 {38400, 1114328},
58 {19200, 1114545},
59 {9600, 1114979},
60};
61
Qipan Lia6ffe892015-04-29 06:45:08 +000062static struct sirfsoc_uart_port *sirf_ports[SIRFSOC_UART_NR];
Rong Wang161e7732011-11-17 23:17:04 +080063
64static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
65{
66 return container_of(port, struct sirfsoc_uart_port, port);
67}
68
69static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
70{
71 unsigned long reg;
Qipan Li5df83112013-08-12 18:15:35 +080072 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
73 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
74 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
75 reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
Qipan Licb4595a2015-04-29 06:45:09 +000076 return (reg & ufifo_st->ff_empty(port)) ? TIOCSER_TEMT : 0;
Rong Wang161e7732011-11-17 23:17:04 +080077}
78
79static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
80{
81 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +080082 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Qipan Li2eb56182013-08-15 06:52:15 +080083 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +080084 goto cts_asserted;
Qipan Li2eb56182013-08-15 06:52:15 +080085 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +080086 if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
87 SIRFUART_AFC_CTS_STATUS))
Rong Wang161e7732011-11-17 23:17:04 +080088 goto cts_asserted;
89 else
90 goto cts_deasserted;
Qipan Li2eb56182013-08-15 06:52:15 +080091 } else {
92 if (!gpio_get_value(sirfport->cts_gpio))
93 goto cts_asserted;
94 else
95 goto cts_deasserted;
Rong Wang161e7732011-11-17 23:17:04 +080096 }
97cts_deasserted:
98 return TIOCM_CAR | TIOCM_DSR;
99cts_asserted:
100 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
101}
102
103static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
104{
105 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800106 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +0800107 unsigned int assert = mctrl & TIOCM_RTS;
108 unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
109 unsigned int current_val;
Qipan Li2eb56182013-08-15 06:52:15 +0800110
111 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
112 return;
113 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800114 current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
Rong Wang161e7732011-11-17 23:17:04 +0800115 val |= current_val;
Qipan Li5df83112013-08-12 18:15:35 +0800116 wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
Qipan Li2eb56182013-08-15 06:52:15 +0800117 } else {
118 if (!val)
119 gpio_set_value(sirfport->rts_gpio, 1);
120 else
121 gpio_set_value(sirfport->rts_gpio, 0);
Rong Wang161e7732011-11-17 23:17:04 +0800122 }
123}
124
125static void sirfsoc_uart_stop_tx(struct uart_port *port)
126{
Barry Song909102d2013-08-07 13:35:38 +0800127 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800128 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
129 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800130
Qipan Li9be16b32014-01-30 13:57:29 +0800131 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800132 if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
133 dmaengine_pause(sirfport->tx_dma_chan);
134 sirfport->tx_dma_state = TX_DMA_PAUSE;
135 } else {
Barry Song057badd2015-01-03 17:02:57 +0800136 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800137 wr_regl(port, ureg->sirfsoc_int_en_reg,
138 rd_regl(port, ureg->sirfsoc_int_en_reg) &
139 ~uint_en->sirfsoc_txfifo_empty_en);
140 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000141 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800142 uint_en->sirfsoc_txfifo_empty_en);
143 }
144 } else {
Qipan Lic1b7ac62015-05-14 06:45:21 +0000145 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
146 wr_regl(port, ureg->sirfsoc_tx_rx_en, rd_regl(port,
147 ureg->sirfsoc_tx_rx_en) & ~SIRFUART_TX_EN);
Barry Song057badd2015-01-03 17:02:57 +0800148 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800149 wr_regl(port, ureg->sirfsoc_int_en_reg,
150 rd_regl(port, ureg->sirfsoc_int_en_reg) &
151 ~uint_en->sirfsoc_txfifo_empty_en);
152 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000153 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800154 uint_en->sirfsoc_txfifo_empty_en);
155 }
156}
157
158static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
159{
160 struct uart_port *port = &sirfport->port;
161 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
162 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
163 struct circ_buf *xmit = &port->state->xmit;
164 unsigned long tran_size;
165 unsigned long tran_start;
166 unsigned long pio_tx_size;
167
168 tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
169 tran_start = (unsigned long)(xmit->buf + xmit->tail);
170 if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
171 !tran_size)
172 return;
173 if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
174 dmaengine_resume(sirfport->tx_dma_chan);
175 return;
176 }
177 if (sirfport->tx_dma_state == TX_DMA_RUNNING)
178 return;
Barry Song057badd2015-01-03 17:02:57 +0800179 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +0800180 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800181 rd_regl(port, ureg->sirfsoc_int_en_reg)&
182 ~(uint_en->sirfsoc_txfifo_empty_en));
183 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000184 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li5df83112013-08-12 18:15:35 +0800185 uint_en->sirfsoc_txfifo_empty_en);
Qipan Li8316d042013-08-19 11:47:53 +0800186 /*
187 * DMA requires buffer address and buffer length are both aligned with
188 * 4 bytes, so we use PIO for
189 * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
190 * bytes, and move to DMA for the left part aligned with 4bytes
191 * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
192 * part first, move to PIO for the left 1~3 bytes
193 */
194 if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
195 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
196 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
197 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
198 SIRFUART_IO_MODE);
199 if (BYTES_TO_ALIGN(tran_start)) {
200 pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
201 BYTES_TO_ALIGN(tran_start));
202 tran_size -= pio_tx_size;
203 }
204 if (tran_size < 4)
205 sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
Barry Song057badd2015-01-03 17:02:57 +0800206 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800207 wr_regl(port, ureg->sirfsoc_int_en_reg,
208 rd_regl(port, ureg->sirfsoc_int_en_reg)|
209 uint_en->sirfsoc_txfifo_empty_en);
210 else
211 wr_regl(port, ureg->sirfsoc_int_en_reg,
212 uint_en->sirfsoc_txfifo_empty_en);
213 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
214 } else {
215 /* tx transfer mode switch into dma mode */
216 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
217 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
218 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
219 ~SIRFUART_IO_MODE);
220 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
221 tran_size &= ~(0x3);
Qipan Li5df83112013-08-12 18:15:35 +0800222
Qipan Li8316d042013-08-19 11:47:53 +0800223 sirfport->tx_dma_addr = dma_map_single(port->dev,
224 xmit->buf + xmit->tail,
225 tran_size, DMA_TO_DEVICE);
226 sirfport->tx_dma_desc = dmaengine_prep_slave_single(
227 sirfport->tx_dma_chan, sirfport->tx_dma_addr,
228 tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
229 if (!sirfport->tx_dma_desc) {
230 dev_err(port->dev, "DMA prep slave single fail\n");
231 return;
232 }
233 sirfport->tx_dma_desc->callback =
234 sirfsoc_uart_tx_dma_complete_callback;
235 sirfport->tx_dma_desc->callback_param = (void *)sirfport;
236 sirfport->transfer_size = tran_size;
237
238 dmaengine_submit(sirfport->tx_dma_desc);
239 dma_async_issue_pending(sirfport->tx_dma_chan);
240 sirfport->tx_dma_state = TX_DMA_RUNNING;
241 }
Rong Wang161e7732011-11-17 23:17:04 +0800242}
243
Jingoo Hanada1f442013-08-08 17:41:43 +0900244static void sirfsoc_uart_start_tx(struct uart_port *port)
Rong Wang161e7732011-11-17 23:17:04 +0800245{
246 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800247 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
248 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li9be16b32014-01-30 13:57:29 +0800249 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800250 sirfsoc_uart_tx_with_dma(sirfport);
251 else {
Qipan Lic1b7ac62015-05-14 06:45:21 +0000252 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
253 wr_regl(port, ureg->sirfsoc_tx_rx_en, rd_regl(port,
254 ureg->sirfsoc_tx_rx_en) | SIRFUART_TX_EN);
Qipan Licb4595a2015-04-29 06:45:09 +0000255 sirfsoc_uart_pio_tx_chars(sirfport, port->fifosize);
Qipan Li8316d042013-08-19 11:47:53 +0800256 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
Barry Song057badd2015-01-03 17:02:57 +0800257 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800258 wr_regl(port, ureg->sirfsoc_int_en_reg,
259 rd_regl(port, ureg->sirfsoc_int_en_reg)|
260 uint_en->sirfsoc_txfifo_empty_en);
261 else
262 wr_regl(port, ureg->sirfsoc_int_en_reg,
263 uint_en->sirfsoc_txfifo_empty_en);
264 }
Rong Wang161e7732011-11-17 23:17:04 +0800265}
266
267static void sirfsoc_uart_stop_rx(struct uart_port *port)
268{
Barry Song909102d2013-08-07 13:35:38 +0800269 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800270 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
271 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800272
Qipan Li5df83112013-08-12 18:15:35 +0800273 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
Qipan Li9be16b32014-01-30 13:57:29 +0800274 if (sirfport->rx_dma_chan) {
Barry Song057badd2015-01-03 17:02:57 +0800275 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800276 wr_regl(port, ureg->sirfsoc_int_en_reg,
277 rd_regl(port, ureg->sirfsoc_int_en_reg) &
Qipan Lic1b7ac62015-05-14 06:45:21 +0000278 ~(SIRFUART_RX_DMA_INT_EN(uint_en,
279 sirfport->uart_reg->uart_type) |
Qipan Li8316d042013-08-19 11:47:53 +0800280 uint_en->sirfsoc_rx_done_en));
281 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000282 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
283 SIRFUART_RX_DMA_INT_EN(uint_en,
284 sirfport->uart_reg->uart_type)|
285 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800286 dmaengine_terminate_all(sirfport->rx_dma_chan);
287 } else {
Barry Song057badd2015-01-03 17:02:57 +0800288 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800289 wr_regl(port, ureg->sirfsoc_int_en_reg,
290 rd_regl(port, ureg->sirfsoc_int_en_reg)&
Qipan Lic1b7ac62015-05-14 06:45:21 +0000291 ~(SIRFUART_RX_IO_INT_EN(uint_en,
292 sirfport->uart_reg->uart_type)));
Qipan Li8316d042013-08-19 11:47:53 +0800293 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000294 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
295 SIRFUART_RX_IO_INT_EN(uint_en,
296 sirfport->uart_reg->uart_type));
Qipan Li8316d042013-08-19 11:47:53 +0800297 }
Rong Wang161e7732011-11-17 23:17:04 +0800298}
299
300static void sirfsoc_uart_disable_ms(struct uart_port *port)
301{
302 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800303 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
304 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800305
Rong Wang161e7732011-11-17 23:17:04 +0800306 if (!sirfport->hw_flow_ctrl)
307 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800308 sirfport->ms_enabled = false;
309 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
310 wr_regl(port, ureg->sirfsoc_afc_ctrl,
311 rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
Barry Song057badd2015-01-03 17:02:57 +0800312 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800313 wr_regl(port, ureg->sirfsoc_int_en_reg,
314 rd_regl(port, ureg->sirfsoc_int_en_reg)&
315 ~uint_en->sirfsoc_cts_en);
316 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000317 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li2eb56182013-08-15 06:52:15 +0800318 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800319 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800320 disable_irq(gpio_to_irq(sirfport->cts_gpio));
321}
322
323static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
324{
325 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
326 struct uart_port *port = &sirfport->port;
Qipan Li07d410e2014-05-26 19:02:07 +0800327 spin_lock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800328 if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
329 uart_handle_cts_change(port,
330 !gpio_get_value(sirfport->cts_gpio));
Qipan Li07d410e2014-05-26 19:02:07 +0800331 spin_unlock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800332 return IRQ_HANDLED;
Rong Wang161e7732011-11-17 23:17:04 +0800333}
334
335static void sirfsoc_uart_enable_ms(struct uart_port *port)
336{
337 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800338 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
339 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800340
Rong Wang161e7732011-11-17 23:17:04 +0800341 if (!sirfport->hw_flow_ctrl)
342 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800343 sirfport->ms_enabled = true;
344 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
345 wr_regl(port, ureg->sirfsoc_afc_ctrl,
346 rd_regl(port, ureg->sirfsoc_afc_ctrl) |
Qipan Lieab192a2015-05-14 06:45:22 +0000347 SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN |
348 SIRFUART_AFC_CTRL_RX_THD);
Barry Song057badd2015-01-03 17:02:57 +0800349 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800350 wr_regl(port, ureg->sirfsoc_int_en_reg,
351 rd_regl(port, ureg->sirfsoc_int_en_reg)
352 | uint_en->sirfsoc_cts_en);
353 else
354 wr_regl(port, ureg->sirfsoc_int_en_reg,
355 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800356 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800357 enable_irq(gpio_to_irq(sirfport->cts_gpio));
Rong Wang161e7732011-11-17 23:17:04 +0800358}
359
360static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
361{
Qipan Li5df83112013-08-12 18:15:35 +0800362 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
363 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
364 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
365 unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
366 if (break_state)
367 ulcon |= SIRFUART_SET_BREAK;
368 else
369 ulcon &= ~SIRFUART_SET_BREAK;
370 wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
371 }
Rong Wang161e7732011-11-17 23:17:04 +0800372}
373
374static unsigned int
375sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
376{
Qipan Li5df83112013-08-12 18:15:35 +0800377 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
378 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
379 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800380 unsigned int ch, rx_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800381 struct tty_struct *tty;
382 tty = tty_port_tty_get(&port->state->port);
383 if (!tty)
384 return -ENODEV;
385 while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
Qipan Licb4595a2015-04-29 06:45:09 +0000386 ufifo_st->ff_empty(port))) {
Qipan Li5df83112013-08-12 18:15:35 +0800387 ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
388 SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800389 if (unlikely(uart_handle_sysrq_char(port, ch)))
390 continue;
391 uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
392 rx_count++;
393 if (rx_count >= max_rx_count)
394 break;
395 }
396
Qipan Li8316d042013-08-19 11:47:53 +0800397 sirfport->rx_io_count += rx_count;
Rong Wang161e7732011-11-17 23:17:04 +0800398 port->icount.rx += rx_count;
Viresh Kumar8b9ade92013-08-19 20:14:28 +0530399
Rong Wang161e7732011-11-17 23:17:04 +0800400 return rx_count;
401}
402
403static unsigned int
404sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
405{
406 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800407 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
408 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800409 struct circ_buf *xmit = &port->state->xmit;
410 unsigned int num_tx = 0;
411 while (!uart_circ_empty(xmit) &&
Qipan Li5df83112013-08-12 18:15:35 +0800412 !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Licb4595a2015-04-29 06:45:09 +0000413 ufifo_st->ff_full(port)) &&
Rong Wang161e7732011-11-17 23:17:04 +0800414 count--) {
Qipan Li5df83112013-08-12 18:15:35 +0800415 wr_regl(port, ureg->sirfsoc_tx_fifo_data,
416 xmit->buf[xmit->tail]);
Rong Wang161e7732011-11-17 23:17:04 +0800417 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
418 port->icount.tx++;
419 num_tx++;
420 }
421 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
422 uart_write_wakeup(port);
423 return num_tx;
424}
425
Qipan Li8316d042013-08-19 11:47:53 +0800426static void sirfsoc_uart_tx_dma_complete_callback(void *param)
427{
428 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
429 struct uart_port *port = &sirfport->port;
430 struct circ_buf *xmit = &port->state->xmit;
431 unsigned long flags;
432
Qipan Li07d410e2014-05-26 19:02:07 +0800433 spin_lock_irqsave(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800434 xmit->tail = (xmit->tail + sirfport->transfer_size) &
435 (UART_XMIT_SIZE - 1);
436 port->icount.tx += sirfport->transfer_size;
437 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
438 uart_write_wakeup(port);
439 if (sirfport->tx_dma_addr)
440 dma_unmap_single(port->dev, sirfport->tx_dma_addr,
441 sirfport->transfer_size, DMA_TO_DEVICE);
Qipan Li8316d042013-08-19 11:47:53 +0800442 sirfport->tx_dma_state = TX_DMA_IDLE;
443 sirfsoc_uart_tx_with_dma(sirfport);
Qipan Li07d410e2014-05-26 19:02:07 +0800444 spin_unlock_irqrestore(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800445}
446
447static void sirfsoc_uart_insert_rx_buf_to_tty(
448 struct sirfsoc_uart_port *sirfport, int count)
449{
450 struct uart_port *port = &sirfport->port;
451 struct tty_port *tport = &port->state->port;
452 int inserted;
453
454 inserted = tty_insert_flip_string(tport,
455 sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
456 port->icount.rx += inserted;
Qipan Li8316d042013-08-19 11:47:53 +0800457}
458
459static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
460{
461 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
462
463 sirfport->rx_dma_items[index].xmit.tail =
464 sirfport->rx_dma_items[index].xmit.head = 0;
465 sirfport->rx_dma_items[index].desc =
466 dmaengine_prep_slave_single(sirfport->rx_dma_chan,
467 sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
468 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
Qipan Lic1b7ac62015-05-14 06:45:21 +0000469 if (IS_ERR_OR_NULL(sirfport->rx_dma_items[index].desc)) {
Qipan Li8316d042013-08-19 11:47:53 +0800470 dev_err(port->dev, "DMA slave single fail\n");
471 return;
472 }
473 sirfport->rx_dma_items[index].desc->callback =
474 sirfsoc_uart_rx_dma_complete_callback;
475 sirfport->rx_dma_items[index].desc->callback_param = sirfport;
476 sirfport->rx_dma_items[index].cookie =
477 dmaengine_submit(sirfport->rx_dma_items[index].desc);
478 dma_async_issue_pending(sirfport->rx_dma_chan);
479}
480
481static void sirfsoc_rx_tmo_process_tl(unsigned long param)
482{
483 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
484 struct uart_port *port = &sirfport->port;
485 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
486 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
487 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
488 unsigned int count;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800489 struct dma_tx_state tx_state;
Qipan Lic1b7ac62015-05-14 06:45:21 +0000490 unsigned long flags;
Qipan Li8316d042013-08-19 11:47:53 +0800491
Qipan Li07d410e2014-05-26 19:02:07 +0800492 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800493 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000494 sirfport->rx_dma_items[sirfport->rx_completed].cookie,
495 &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800496 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
497 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800498 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800499 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
500 }
501 count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
502 sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
503 SIRFSOC_RX_DMA_BUF_SIZE);
504 if (count > 0)
505 sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
506 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
507 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
508 SIRFUART_IO_MODE);
Qipan Lifb78b812014-01-27 14:23:39 +0800509 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
Qipan Li8316d042013-08-19 11:47:53 +0800510 if (sirfport->rx_io_count == 4) {
Qipan Li8316d042013-08-19 11:47:53 +0800511 sirfport->rx_io_count = 0;
512 wr_regl(port, ureg->sirfsoc_int_st_reg,
513 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800514 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800515 wr_regl(port, ureg->sirfsoc_int_en_reg,
516 rd_regl(port, ureg->sirfsoc_int_en_reg) &
517 ~(uint_en->sirfsoc_rx_done_en));
518 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000519 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800520 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800521 sirfsoc_uart_start_next_rx_dma(port);
522 } else {
Qipan Li8316d042013-08-19 11:47:53 +0800523 wr_regl(port, ureg->sirfsoc_int_st_reg,
524 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800525 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800526 wr_regl(port, ureg->sirfsoc_int_en_reg,
527 rd_regl(port, ureg->sirfsoc_int_en_reg) |
528 (uint_en->sirfsoc_rx_done_en));
529 else
530 wr_regl(port, ureg->sirfsoc_int_en_reg,
531 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800532 }
Qipan Li07d410e2014-05-26 19:02:07 +0800533 spin_unlock_irqrestore(&port->lock, flags);
534 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800535}
536
537static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
538{
539 struct uart_port *port = &sirfport->port;
540 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
541 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
542 struct dma_tx_state tx_state;
Qipan Li8316d042013-08-19 11:47:53 +0800543 dmaengine_tx_status(sirfport->rx_dma_chan,
544 sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
545 dmaengine_terminate_all(sirfport->rx_dma_chan);
546 sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
547 SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
Barry Song057badd2015-01-03 17:02:57 +0800548 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800549 wr_regl(port, ureg->sirfsoc_int_en_reg,
550 rd_regl(port, ureg->sirfsoc_int_en_reg) &
551 ~(uint_en->sirfsoc_rx_timeout_en));
552 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000553 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800554 uint_en->sirfsoc_rx_timeout_en);
Qipan Li8316d042013-08-19 11:47:53 +0800555 tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
556}
557
558static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
559{
560 struct uart_port *port = &sirfport->port;
561 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
562 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
563 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
564
565 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
566 if (sirfport->rx_io_count == 4) {
567 sirfport->rx_io_count = 0;
Barry Song057badd2015-01-03 17:02:57 +0800568 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800569 wr_regl(port, ureg->sirfsoc_int_en_reg,
570 rd_regl(port, ureg->sirfsoc_int_en_reg) &
571 ~(uint_en->sirfsoc_rx_done_en));
572 else
Qipan Lic1b7ac62015-05-14 06:45:21 +0000573 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800574 uint_en->sirfsoc_rx_done_en);
575 wr_regl(port, ureg->sirfsoc_int_st_reg,
576 uint_st->sirfsoc_rx_timeout);
577 sirfsoc_uart_start_next_rx_dma(port);
578 }
579}
580
Rong Wang161e7732011-11-17 23:17:04 +0800581static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
582{
583 unsigned long intr_status;
584 unsigned long cts_status;
585 unsigned long flag = TTY_NORMAL;
586 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
587 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800588 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
589 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
590 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
591 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800592 struct uart_state *state = port->state;
593 struct circ_buf *xmit = &port->state->xmit;
Barry Song5425e032012-12-25 17:32:04 +0800594 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800595 intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
596 wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
Qipan Li8316d042013-08-19 11:47:53 +0800597 intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
Qipan Lic1b7ac62015-05-14 06:45:21 +0000598 if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(uint_st,
599 sirfport->uart_reg->uart_type)))) {
Qipan Li5df83112013-08-12 18:15:35 +0800600 if (intr_status & uint_st->sirfsoc_rxd_brk) {
601 port->icount.brk++;
Rong Wang161e7732011-11-17 23:17:04 +0800602 if (uart_handle_break(port))
603 goto recv_char;
Rong Wang161e7732011-11-17 23:17:04 +0800604 }
Qipan Li5df83112013-08-12 18:15:35 +0800605 if (intr_status & uint_st->sirfsoc_rx_oflow)
Rong Wang161e7732011-11-17 23:17:04 +0800606 port->icount.overrun++;
Qipan Li5df83112013-08-12 18:15:35 +0800607 if (intr_status & uint_st->sirfsoc_frm_err) {
Rong Wang161e7732011-11-17 23:17:04 +0800608 port->icount.frame++;
609 flag = TTY_FRAME;
610 }
Qipan Li5df83112013-08-12 18:15:35 +0800611 if (intr_status & uint_st->sirfsoc_parity_err)
Rong Wang161e7732011-11-17 23:17:04 +0800612 flag = TTY_PARITY;
Qipan Li5df83112013-08-12 18:15:35 +0800613 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
614 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
615 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Rong Wang161e7732011-11-17 23:17:04 +0800616 intr_status &= port->read_status_mask;
617 uart_insert_char(port, intr_status,
Qipan Li5df83112013-08-12 18:15:35 +0800618 uint_en->sirfsoc_rx_oflow_en, 0, flag);
Rong Wang161e7732011-11-17 23:17:04 +0800619 }
620recv_char:
Qipan Li5df83112013-08-12 18:15:35 +0800621 if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
Qipan Li8316d042013-08-19 11:47:53 +0800622 (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
623 !sirfport->tx_dma_state) {
Qipan Li5df83112013-08-12 18:15:35 +0800624 cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
625 SIRFUART_AFC_CTS_STATUS;
626 if (cts_status != 0)
627 cts_status = 0;
628 else
629 cts_status = 1;
630 uart_handle_cts_change(port, cts_status);
631 wake_up_interruptible(&state->port.delta_msr_wait);
Rong Wang161e7732011-11-17 23:17:04 +0800632 }
Qipan Li9be16b32014-01-30 13:57:29 +0800633 if (sirfport->rx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800634 if (intr_status & uint_st->sirfsoc_rx_timeout)
635 sirfsoc_uart_handle_rx_tmo(sirfport);
636 if (intr_status & uint_st->sirfsoc_rx_done)
637 sirfsoc_uart_handle_rx_done(sirfport);
Qipan Lic1b7ac62015-05-14 06:45:21 +0000638 } else if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st)) {
639 /*
640 * chip will trigger continuous RX_TIMEOUT interrupt
641 * in RXFIFO empty and not trigger if RXFIFO recevice
642 * data in limit time, original method use RX_TIMEOUT
643 * will trigger lots of useless interrupt in RXFIFO
644 * empty.RXFIFO received one byte will trigger RX_DONE
645 * interrupt.use RX_DONE to wait for data received
646 * into RXFIFO, use RX_THD/RX_FULL for lots data receive
647 * and use RX_TIMEOUT for the last left data.
648 */
649 if (intr_status & uint_st->sirfsoc_rx_done) {
650 if (!sirfport->is_atlas7) {
651 wr_regl(port, ureg->sirfsoc_int_en_reg,
652 rd_regl(port, ureg->sirfsoc_int_en_reg)
653 & ~(uint_en->sirfsoc_rx_done_en));
654 wr_regl(port, ureg->sirfsoc_int_en_reg,
655 rd_regl(port, ureg->sirfsoc_int_en_reg)
656 | (uint_en->sirfsoc_rx_timeout_en));
657 } else {
658 wr_regl(port, ureg->sirfsoc_int_en_clr_reg,
659 uint_en->sirfsoc_rx_done_en);
660 wr_regl(port, ureg->sirfsoc_int_en_reg,
661 uint_en->sirfsoc_rx_timeout_en);
662 }
663 } else {
664 if (intr_status & uint_st->sirfsoc_rx_timeout) {
665 if (!sirfport->is_atlas7) {
666 wr_regl(port, ureg->sirfsoc_int_en_reg,
667 rd_regl(port, ureg->sirfsoc_int_en_reg)
668 & ~(uint_en->sirfsoc_rx_timeout_en));
669 wr_regl(port, ureg->sirfsoc_int_en_reg,
670 rd_regl(port, ureg->sirfsoc_int_en_reg)
671 | (uint_en->sirfsoc_rx_done_en));
672 } else {
673 wr_regl(port,
674 ureg->sirfsoc_int_en_clr_reg,
675 uint_en->sirfsoc_rx_timeout_en);
676 wr_regl(port, ureg->sirfsoc_int_en_reg,
677 uint_en->sirfsoc_rx_done_en);
678 }
679 }
Qipan Licb4595a2015-04-29 06:45:09 +0000680 sirfsoc_uart_pio_rx_chars(port, port->fifosize);
Qipan Lic1b7ac62015-05-14 06:45:21 +0000681 }
Qipan Li8316d042013-08-19 11:47:53 +0800682 }
Qipan Li07d410e2014-05-26 19:02:07 +0800683 spin_unlock(&port->lock);
684 tty_flip_buffer_push(&state->port);
685 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800686 if (intr_status & uint_st->sirfsoc_txfifo_empty) {
Qipan Li9be16b32014-01-30 13:57:29 +0800687 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800688 sirfsoc_uart_tx_with_dma(sirfport);
689 else {
690 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
691 spin_unlock(&port->lock);
692 return IRQ_HANDLED;
693 } else {
694 sirfsoc_uart_pio_tx_chars(sirfport,
Qipan Licb4595a2015-04-29 06:45:09 +0000695 port->fifosize);
Qipan Li8316d042013-08-19 11:47:53 +0800696 if ((uart_circ_empty(xmit)) &&
Qipan Li5df83112013-08-12 18:15:35 +0800697 (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Licb4595a2015-04-29 06:45:09 +0000698 ufifo_st->ff_empty(port)))
Qipan Li8316d042013-08-19 11:47:53 +0800699 sirfsoc_uart_stop_tx(port);
700 }
Rong Wang161e7732011-11-17 23:17:04 +0800701 }
702 }
Barry Song5425e032012-12-25 17:32:04 +0800703 spin_unlock(&port->lock);
Qipan Li07d410e2014-05-26 19:02:07 +0800704
Rong Wang161e7732011-11-17 23:17:04 +0800705 return IRQ_HANDLED;
706}
707
Qipan Li8316d042013-08-19 11:47:53 +0800708static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
709{
710 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
711 struct uart_port *port = &sirfport->port;
Qipan Li59f8a622013-09-21 09:02:10 +0800712 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
713 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800714 struct dma_tx_state tx_state;
Qipan Lic1b7ac62015-05-14 06:45:21 +0000715 unsigned long flags;
Daniel Thompson58eb97c2014-05-29 11:13:43 +0100716 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800717 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000718 sirfport->rx_dma_items[sirfport->rx_completed].cookie,
719 &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800720 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
721 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800722 if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
723 uint_en->sirfsoc_rx_timeout_en)
724 sirfsoc_rx_submit_one_dma_desc(port,
725 sirfport->rx_completed++);
726 else
727 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800728 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
729 }
Qipan Li07d410e2014-05-26 19:02:07 +0800730 spin_unlock_irqrestore(&port->lock, flags);
731 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800732}
733
734static void sirfsoc_uart_rx_dma_complete_callback(void *param)
735{
736 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
Qipan Li07d410e2014-05-26 19:02:07 +0800737 unsigned long flags;
738
739 spin_lock_irqsave(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800740 sirfport->rx_issued++;
741 sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
Qipan Li8316d042013-08-19 11:47:53 +0800742 tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
Qipan Li07d410e2014-05-26 19:02:07 +0800743 spin_unlock_irqrestore(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800744}
745
746/* submit rx dma task into dmaengine */
747static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
748{
749 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
750 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
751 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800752 int i;
Qipan Li8316d042013-08-19 11:47:53 +0800753 sirfport->rx_io_count = 0;
754 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
755 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
756 ~SIRFUART_IO_MODE);
Qipan Li8316d042013-08-19 11:47:53 +0800757 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
758 sirfsoc_rx_submit_one_dma_desc(port, i);
759 sirfport->rx_completed = sirfport->rx_issued = 0;
Barry Song057badd2015-01-03 17:02:57 +0800760 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800761 wr_regl(port, ureg->sirfsoc_int_en_reg,
762 rd_regl(port, ureg->sirfsoc_int_en_reg) |
Qipan Lic1b7ac62015-05-14 06:45:21 +0000763 SIRFUART_RX_DMA_INT_EN(uint_en,
764 sirfport->uart_reg->uart_type));
Qipan Li8316d042013-08-19 11:47:53 +0800765 else
766 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000767 SIRFUART_RX_DMA_INT_EN(uint_en,
768 sirfport->uart_reg->uart_type));
Qipan Li8316d042013-08-19 11:47:53 +0800769}
770
Rong Wang161e7732011-11-17 23:17:04 +0800771static void sirfsoc_uart_start_rx(struct uart_port *port)
772{
Barry Song909102d2013-08-07 13:35:38 +0800773 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800774 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
775 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800776
777 sirfport->rx_io_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800778 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
779 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
780 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Qipan Li9be16b32014-01-30 13:57:29 +0800781 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800782 sirfsoc_uart_start_next_rx_dma(port);
783 else {
Barry Song057badd2015-01-03 17:02:57 +0800784 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800785 wr_regl(port, ureg->sirfsoc_int_en_reg,
786 rd_regl(port, ureg->sirfsoc_int_en_reg) |
Qipan Lic1b7ac62015-05-14 06:45:21 +0000787 SIRFUART_RX_IO_INT_EN(uint_en,
788 sirfport->uart_reg->uart_type));
Qipan Li8316d042013-08-19 11:47:53 +0800789 else
790 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Lic1b7ac62015-05-14 06:45:21 +0000791 SIRFUART_RX_IO_INT_EN(uint_en,
792 sirfport->uart_reg->uart_type));
Qipan Li8316d042013-08-19 11:47:53 +0800793 }
Rong Wang161e7732011-11-17 23:17:04 +0800794}
795
796static unsigned int
Qipan Li5df83112013-08-12 18:15:35 +0800797sirfsoc_usp_calc_sample_div(unsigned long set_rate,
798 unsigned long ioclk_rate, unsigned long *sample_reg)
799{
800 unsigned long min_delta = ~0UL;
801 unsigned short sample_div;
802 unsigned long ioclk_div = 0;
803 unsigned long temp_delta;
804
Qipan Licb4595a2015-04-29 06:45:09 +0000805 for (sample_div = SIRF_USP_MIN_SAMPLE_DIV;
Qipan Li5df83112013-08-12 18:15:35 +0800806 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
807 temp_delta = ioclk_rate -
808 (ioclk_rate + (set_rate * sample_div) / 2)
809 / (set_rate * sample_div) * set_rate * sample_div;
810
811 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
812 if (temp_delta < min_delta) {
813 ioclk_div = (2 * ioclk_rate /
814 (set_rate * sample_div) + 1) / 2 - 1;
815 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
816 continue;
817 min_delta = temp_delta;
818 *sample_reg = sample_div;
819 if (!temp_delta)
820 break;
821 }
822 }
823 return ioclk_div;
824}
825
826static unsigned int
827sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
828 unsigned long ioclk_rate, unsigned long *set_baud)
Rong Wang161e7732011-11-17 23:17:04 +0800829{
830 unsigned long min_delta = ~0UL;
831 unsigned short sample_div;
832 unsigned int regv = 0;
833 unsigned long ioclk_div;
834 unsigned long baud_tmp;
835 int temp_delta;
836
837 for (sample_div = SIRF_MIN_SAMPLE_DIV;
838 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
839 ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
840 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
841 continue;
842 baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
843 temp_delta = baud_tmp - baud_rate;
844 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
845 if (temp_delta < min_delta) {
846 regv = regv & (~SIRF_IOCLK_DIV_MASK);
847 regv = regv | ioclk_div;
848 regv = regv & (~SIRF_SAMPLE_DIV_MASK);
849 regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
850 min_delta = temp_delta;
Qipan Li5df83112013-08-12 18:15:35 +0800851 *set_baud = baud_tmp;
Rong Wang161e7732011-11-17 23:17:04 +0800852 }
853 }
854 return regv;
855}
856
857static void sirfsoc_uart_set_termios(struct uart_port *port,
858 struct ktermios *termios,
859 struct ktermios *old)
860{
861 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800862 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
863 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800864 unsigned long config_reg = 0;
865 unsigned long baud_rate;
Qipan Li5df83112013-08-12 18:15:35 +0800866 unsigned long set_baud;
Rong Wang161e7732011-11-17 23:17:04 +0800867 unsigned long flags;
868 unsigned long ic;
869 unsigned int clk_div_reg = 0;
Qipan Li8316d042013-08-19 11:47:53 +0800870 unsigned long txfifo_op_reg, ioclk_rate;
Rong Wang161e7732011-11-17 23:17:04 +0800871 unsigned long rx_time_out;
872 int threshold_div;
Qipan Li5df83112013-08-12 18:15:35 +0800873 u32 data_bit_len, stop_bit_len, len_val;
874 unsigned long sample_div_reg = 0xf;
875 ioclk_rate = port->uartclk;
Rong Wang161e7732011-11-17 23:17:04 +0800876
Rong Wang161e7732011-11-17 23:17:04 +0800877 switch (termios->c_cflag & CSIZE) {
878 default:
879 case CS8:
Qipan Li5df83112013-08-12 18:15:35 +0800880 data_bit_len = 8;
Rong Wang161e7732011-11-17 23:17:04 +0800881 config_reg |= SIRFUART_DATA_BIT_LEN_8;
882 break;
883 case CS7:
Qipan Li5df83112013-08-12 18:15:35 +0800884 data_bit_len = 7;
Rong Wang161e7732011-11-17 23:17:04 +0800885 config_reg |= SIRFUART_DATA_BIT_LEN_7;
886 break;
887 case CS6:
Qipan Li5df83112013-08-12 18:15:35 +0800888 data_bit_len = 6;
Rong Wang161e7732011-11-17 23:17:04 +0800889 config_reg |= SIRFUART_DATA_BIT_LEN_6;
890 break;
891 case CS5:
Qipan Li5df83112013-08-12 18:15:35 +0800892 data_bit_len = 5;
Rong Wang161e7732011-11-17 23:17:04 +0800893 config_reg |= SIRFUART_DATA_BIT_LEN_5;
894 break;
895 }
Qipan Li5df83112013-08-12 18:15:35 +0800896 if (termios->c_cflag & CSTOPB) {
Rong Wang161e7732011-11-17 23:17:04 +0800897 config_reg |= SIRFUART_STOP_BIT_LEN_2;
Qipan Li5df83112013-08-12 18:15:35 +0800898 stop_bit_len = 2;
899 } else
900 stop_bit_len = 1;
901
Rong Wang161e7732011-11-17 23:17:04 +0800902 spin_lock_irqsave(&port->lock, flags);
Qipan Li5df83112013-08-12 18:15:35 +0800903 port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
Rong Wang161e7732011-11-17 23:17:04 +0800904 port->ignore_status_mask = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800905 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
906 if (termios->c_iflag & INPCK)
907 port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
908 uint_en->sirfsoc_parity_err_en;
Qipan Li2eb56182013-08-15 06:52:15 +0800909 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800910 if (termios->c_iflag & INPCK)
911 port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
912 }
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400913 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Qipan Li5df83112013-08-12 18:15:35 +0800914 port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
915 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
916 if (termios->c_iflag & IGNPAR)
917 port->ignore_status_mask |=
918 uint_en->sirfsoc_frm_err_en |
919 uint_en->sirfsoc_parity_err_en;
920 if (termios->c_cflag & PARENB) {
921 if (termios->c_cflag & CMSPAR) {
922 if (termios->c_cflag & PARODD)
923 config_reg |= SIRFUART_STICK_BIT_MARK;
924 else
925 config_reg |= SIRFUART_STICK_BIT_SPACE;
926 } else if (termios->c_cflag & PARODD) {
927 config_reg |= SIRFUART_STICK_BIT_ODD;
928 } else {
929 config_reg |= SIRFUART_STICK_BIT_EVEN;
930 }
Rong Wang161e7732011-11-17 23:17:04 +0800931 }
Qipan Li2eb56182013-08-15 06:52:15 +0800932 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800933 if (termios->c_iflag & IGNPAR)
934 port->ignore_status_mask |=
935 uint_en->sirfsoc_frm_err_en;
936 if (termios->c_cflag & PARENB)
937 dev_warn(port->dev,
938 "USP-UART not support parity err\n");
939 }
940 if (termios->c_iflag & IGNBRK) {
941 port->ignore_status_mask |=
942 uint_en->sirfsoc_rxd_brk_en;
943 if (termios->c_iflag & IGNPAR)
944 port->ignore_status_mask |=
945 uint_en->sirfsoc_rx_oflow_en;
946 }
947 if ((termios->c_cflag & CREAD) == 0)
948 port->ignore_status_mask |= SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800949 /* Hardware Flow Control Settings */
950 if (UART_ENABLE_MS(port, termios->c_cflag)) {
951 if (!sirfport->ms_enabled)
952 sirfsoc_uart_enable_ms(port);
953 } else {
954 if (sirfport->ms_enabled)
955 sirfsoc_uart_disable_ms(port);
956 }
Qipan Li5df83112013-08-12 18:15:35 +0800957 baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
958 if (ioclk_rate == 150000000) {
Barry Songac4ce712013-01-16 14:49:27 +0800959 for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
960 if (baud_rate == baudrate_to_regv[ic].baud_rate)
961 clk_div_reg = baudrate_to_regv[ic].reg_val;
962 }
Qipan Li5df83112013-08-12 18:15:35 +0800963 set_baud = baud_rate;
964 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
965 if (unlikely(clk_div_reg == 0))
966 clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
967 ioclk_rate, &set_baud);
968 wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800969 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800970 clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
971 ioclk_rate, &sample_div_reg);
972 sample_div_reg--;
973 set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
974 (sample_div_reg + 1));
975 /* setting usp mode 2 */
Qipan Li459f15c2013-08-25 20:18:40 +0800976 len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
977 (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
978 len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
979 << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
980 wr_regl(port, ureg->sirfsoc_mode2, len_val);
Qipan Li5df83112013-08-12 18:15:35 +0800981 }
Rong Wang161e7732011-11-17 23:17:04 +0800982 if (tty_termios_baud_rate(termios))
Qipan Li5df83112013-08-12 18:15:35 +0800983 tty_termios_encode_baud_rate(termios, set_baud, set_baud);
984 /* set receive timeout && data bits len */
985 rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
986 rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
Qipan Li8316d042013-08-19 11:47:53 +0800987 txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
Qipan Li459f15c2013-08-25 20:18:40 +0800988 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
Qipan Li5df83112013-08-12 18:15:35 +0800989 wr_regl(port, ureg->sirfsoc_tx_fifo_op,
Qipan Li8316d042013-08-19 11:47:53 +0800990 (txfifo_op_reg & ~SIRFUART_FIFO_START));
Qipan Li5df83112013-08-12 18:15:35 +0800991 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Lic1b7ac62015-05-14 06:45:21 +0000992 config_reg |= SIRFUART_UART_RECV_TIMEOUT(rx_time_out);
Qipan Li5df83112013-08-12 18:15:35 +0800993 wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800994 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800995 /*tx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +0800996 len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
997 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
998 SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
999 len_val |= ((data_bit_len - 1) <<
1000 SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
1001 len_val |= (((clk_div_reg & 0xc00) >> 10) <<
1002 SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +08001003 wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
1004 /*rx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +08001005 len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
1006 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
1007 SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
1008 len_val |= (data_bit_len - 1) <<
1009 SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
1010 len_val |= (((clk_div_reg & 0xf000) >> 12) <<
1011 SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +08001012 wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
1013 /*async param*/
1014 wr_regl(port, ureg->sirfsoc_async_param_reg,
Qipan Lic1b7ac62015-05-14 06:45:21 +00001015 (SIRFUART_USP_RECV_TIMEOUT(rx_time_out)) |
Qipan Li459f15c2013-08-25 20:18:40 +08001016 (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
1017 SIRFSOC_USP_ASYNC_DIV2_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +08001018 }
Qipan Li9be16b32014-01-30 13:57:29 +08001019 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001020 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
1021 else
1022 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
Qipan Li9be16b32014-01-30 13:57:29 +08001023 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001024 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
1025 else
1026 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
Rong Wang161e7732011-11-17 23:17:04 +08001027 /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
Qipan Li5df83112013-08-12 18:15:35 +08001028 if (set_baud < 1000000)
Rong Wang161e7732011-11-17 23:17:04 +08001029 threshold_div = 1;
1030 else
1031 threshold_div = 2;
Qipan Li8316d042013-08-19 11:47:53 +08001032 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
1033 SIRFUART_FIFO_THD(port) / threshold_div);
1034 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
1035 SIRFUART_FIFO_THD(port) / threshold_div);
1036 txfifo_op_reg |= SIRFUART_FIFO_START;
1037 wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
Qipan Li5df83112013-08-12 18:15:35 +08001038 uart_update_timeout(port, termios->c_cflag, set_baud);
Rong Wang161e7732011-11-17 23:17:04 +08001039 sirfsoc_uart_start_rx(port);
Qipan Li5df83112013-08-12 18:15:35 +08001040 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
Rong Wang161e7732011-11-17 23:17:04 +08001041 spin_unlock_irqrestore(&port->lock, flags);
1042}
1043
Qipan Li388faf92014-01-03 15:44:07 +08001044static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
1045 unsigned int oldstate)
1046{
1047 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li4b8038d2015-04-20 08:10:22 +00001048 if (!state)
Qipan Li388faf92014-01-03 15:44:07 +08001049 clk_prepare_enable(sirfport->clk);
Qipan Li4b8038d2015-04-20 08:10:22 +00001050 else
Qipan Li388faf92014-01-03 15:44:07 +08001051 clk_disable_unprepare(sirfport->clk);
1052}
1053
Rong Wang161e7732011-11-17 23:17:04 +08001054static int sirfsoc_uart_startup(struct uart_port *port)
1055{
1056 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li15cdcb12013-08-19 11:47:52 +08001057 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001058 unsigned int index = port->line;
1059 int ret;
1060 set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
1061 ret = request_irq(port->irq,
1062 sirfsoc_uart_isr,
1063 0,
1064 SIRFUART_PORT_NAME,
1065 sirfport);
1066 if (ret != 0) {
1067 dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
1068 index, port->irq);
1069 goto irq_err;
1070 }
Qipan Li15cdcb12013-08-19 11:47:52 +08001071 /* initial hardware settings */
1072 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
1073 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
1074 SIRFUART_IO_MODE);
1075 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
1076 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
1077 SIRFUART_IO_MODE);
1078 wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
1079 wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
1080 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
1081 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1082 wr_regl(port, ureg->sirfsoc_mode1,
1083 SIRFSOC_USP_ENDIAN_CTRL_LSBF |
1084 SIRFSOC_USP_EN);
1085 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
1086 wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
1087 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
1088 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
1089 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
1090 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
Qipan Li9be16b32014-01-30 13:57:29 +08001091 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001092 wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
Qipan Li9be16b32014-01-30 13:57:29 +08001093 SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
1094 SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
1095 SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
1096 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +08001097 sirfport->tx_dma_state = TX_DMA_IDLE;
1098 wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
1099 SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
1100 SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
1101 SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
1102 }
Qipan Li2eb56182013-08-15 06:52:15 +08001103 sirfport->ms_enabled = false;
1104 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1105 sirfport->hw_flow_ctrl) {
1106 set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
1107 IRQF_VALID | IRQF_NOAUTOEN);
1108 ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
1109 sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
1110 IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
1111 if (ret != 0) {
1112 dev_err(port->dev, "UART-USP:request gpio irq fail\n");
1113 goto init_rx_err;
1114 }
1115 }
1116
Rong Wang161e7732011-11-17 23:17:04 +08001117 enable_irq(port->irq);
Qipan Li2eb56182013-08-15 06:52:15 +08001118
Qipan Li15cdcb12013-08-19 11:47:52 +08001119 return 0;
Qipan Li2eb56182013-08-15 06:52:15 +08001120init_rx_err:
1121 free_irq(port->irq, sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001122irq_err:
1123 return ret;
1124}
1125
1126static void sirfsoc_uart_shutdown(struct uart_port *port)
1127{
1128 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +08001129 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Barry Song057badd2015-01-03 17:02:57 +08001130 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +08001131 wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
Barry Song909102d2013-08-07 13:35:38 +08001132 else
Qipan Lic1b7ac62015-05-14 06:45:21 +00001133 wr_regl(port, ureg->sirfsoc_int_en_clr_reg, ~0UL);
Barry Song909102d2013-08-07 13:35:38 +08001134
Rong Wang161e7732011-11-17 23:17:04 +08001135 free_irq(port->irq, sirfport);
Qipan Li2eb56182013-08-15 06:52:15 +08001136 if (sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +08001137 sirfsoc_uart_disable_ms(port);
Qipan Li2eb56182013-08-15 06:52:15 +08001138 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1139 sirfport->hw_flow_ctrl) {
1140 gpio_set_value(sirfport->rts_gpio, 1);
1141 free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001142 }
Qipan Li9be16b32014-01-30 13:57:29 +08001143 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001144 sirfport->tx_dma_state = TX_DMA_IDLE;
Rong Wang161e7732011-11-17 23:17:04 +08001145}
1146
1147static const char *sirfsoc_uart_type(struct uart_port *port)
1148{
1149 return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
1150}
1151
1152static int sirfsoc_uart_request_port(struct uart_port *port)
1153{
Qipan Li5df83112013-08-12 18:15:35 +08001154 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1155 struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
Rong Wang161e7732011-11-17 23:17:04 +08001156 void *ret;
1157 ret = request_mem_region(port->mapbase,
Qipan Li5df83112013-08-12 18:15:35 +08001158 SIRFUART_MAP_SIZE, uart_param->port_name);
Rong Wang161e7732011-11-17 23:17:04 +08001159 return ret ? 0 : -EBUSY;
1160}
1161
1162static void sirfsoc_uart_release_port(struct uart_port *port)
1163{
1164 release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
1165}
1166
1167static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
1168{
1169 if (flags & UART_CONFIG_TYPE) {
1170 port->type = SIRFSOC_PORT_TYPE;
1171 sirfsoc_uart_request_port(port);
1172 }
1173}
1174
1175static struct uart_ops sirfsoc_uart_ops = {
1176 .tx_empty = sirfsoc_uart_tx_empty,
1177 .get_mctrl = sirfsoc_uart_get_mctrl,
1178 .set_mctrl = sirfsoc_uart_set_mctrl,
1179 .stop_tx = sirfsoc_uart_stop_tx,
1180 .start_tx = sirfsoc_uart_start_tx,
1181 .stop_rx = sirfsoc_uart_stop_rx,
1182 .enable_ms = sirfsoc_uart_enable_ms,
1183 .break_ctl = sirfsoc_uart_break_ctl,
1184 .startup = sirfsoc_uart_startup,
1185 .shutdown = sirfsoc_uart_shutdown,
1186 .set_termios = sirfsoc_uart_set_termios,
Qipan Li388faf92014-01-03 15:44:07 +08001187 .pm = sirfsoc_uart_pm,
Rong Wang161e7732011-11-17 23:17:04 +08001188 .type = sirfsoc_uart_type,
1189 .release_port = sirfsoc_uart_release_port,
1190 .request_port = sirfsoc_uart_request_port,
1191 .config_port = sirfsoc_uart_config_port,
1192};
1193
1194#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
Qipan Li5df83112013-08-12 18:15:35 +08001195static int __init
1196sirfsoc_uart_console_setup(struct console *co, char *options)
Rong Wang161e7732011-11-17 23:17:04 +08001197{
1198 unsigned int baud = 115200;
1199 unsigned int bits = 8;
1200 unsigned int parity = 'n';
1201 unsigned int flow = 'n';
Qipan Lia6ffe892015-04-29 06:45:08 +00001202 struct sirfsoc_uart_port *sirfport;
1203 struct sirfsoc_register *ureg;
Rong Wang161e7732011-11-17 23:17:04 +08001204 if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
1205 return -EINVAL;
Qipan Lia6ffe892015-04-29 06:45:08 +00001206 sirfport = sirf_ports[co->index];
1207 if (!sirfport)
1208 return -ENODEV;
1209 ureg = &sirfport->uart_reg->uart_reg;
1210 if (!sirfport->port.mapbase)
Rong Wang161e7732011-11-17 23:17:04 +08001211 return -ENODEV;
1212
Qipan Li5df83112013-08-12 18:15:35 +08001213 /* enable usp in mode1 register */
1214 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
Qipan Lia6ffe892015-04-29 06:45:08 +00001215 wr_regl(&sirfport->port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
Qipan Li5df83112013-08-12 18:15:35 +08001216 SIRFSOC_USP_ENDIAN_CTRL_LSBF);
Rong Wang161e7732011-11-17 23:17:04 +08001217 if (options)
1218 uart_parse_options(options, &baud, &parity, &bits, &flow);
Qipan Lia6ffe892015-04-29 06:45:08 +00001219 sirfport->port.cons = co;
Qipan Li5df83112013-08-12 18:15:35 +08001220
Qipan Li8316d042013-08-19 11:47:53 +08001221 /* default console tx/rx transfer using io mode */
Qipan Li9be16b32014-01-30 13:57:29 +08001222 sirfport->rx_dma_chan = NULL;
1223 sirfport->tx_dma_chan = NULL;
Qipan Lia6ffe892015-04-29 06:45:08 +00001224 return uart_set_options(&sirfport->port, co, baud, parity, bits, flow);
Rong Wang161e7732011-11-17 23:17:04 +08001225}
1226
1227static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
1228{
Qipan Li5df83112013-08-12 18:15:35 +08001229 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1230 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
1231 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Qipan Licb4595a2015-04-29 06:45:09 +00001232 while (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
1233 ufifo_st->ff_full(port))
Rong Wang161e7732011-11-17 23:17:04 +08001234 cpu_relax();
Barry Song205c3842014-05-05 08:05:51 +08001235 wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch);
Rong Wang161e7732011-11-17 23:17:04 +08001236}
1237
1238static void sirfsoc_uart_console_write(struct console *co, const char *s,
1239 unsigned int count)
1240{
Qipan Lia6ffe892015-04-29 06:45:08 +00001241 struct sirfsoc_uart_port *sirfport = sirf_ports[co->index];
1242
1243 uart_console_write(&sirfport->port, s, count,
1244 sirfsoc_uart_console_putchar);
Rong Wang161e7732011-11-17 23:17:04 +08001245}
1246
1247static struct console sirfsoc_uart_console = {
1248 .name = SIRFSOC_UART_NAME,
1249 .device = uart_console_device,
1250 .flags = CON_PRINTBUFFER,
1251 .index = -1,
1252 .write = sirfsoc_uart_console_write,
1253 .setup = sirfsoc_uart_console_setup,
1254 .data = &sirfsoc_uart_drv,
1255};
1256
1257static int __init sirfsoc_uart_console_init(void)
1258{
1259 register_console(&sirfsoc_uart_console);
1260 return 0;
1261}
1262console_initcall(sirfsoc_uart_console_init);
1263#endif
1264
1265static struct uart_driver sirfsoc_uart_drv = {
1266 .owner = THIS_MODULE,
1267 .driver_name = SIRFUART_PORT_NAME,
1268 .nr = SIRFSOC_UART_NR,
1269 .dev_name = SIRFSOC_UART_NAME,
1270 .major = SIRFSOC_UART_MAJOR,
1271 .minor = SIRFSOC_UART_MINOR,
1272#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
1273 .cons = &sirfsoc_uart_console,
1274#else
1275 .cons = NULL,
1276#endif
1277};
1278
Qipan Lic1b7ac62015-05-14 06:45:21 +00001279static struct of_device_id sirfsoc_uart_ids[] = {
Qipan Li5df83112013-08-12 18:15:35 +08001280 { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
Barry Song057badd2015-01-03 17:02:57 +08001281 { .compatible = "sirf,atlas7-uart", .data = &sirfsoc_uart},
Qipan Li5df83112013-08-12 18:15:35 +08001282 { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
Qipan Lic1b7ac62015-05-14 06:45:21 +00001283 { .compatible = "sirf,atlas7-usp-uart", .data = &sirfsoc_usp},
Qipan Li5df83112013-08-12 18:15:35 +08001284 {}
1285};
1286MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
1287
Jingoo Hanada1f442013-08-08 17:41:43 +09001288static int sirfsoc_uart_probe(struct platform_device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001289{
1290 struct sirfsoc_uart_port *sirfport;
1291 struct uart_port *port;
1292 struct resource *res;
1293 int ret;
Qipan Li9be16b32014-01-30 13:57:29 +08001294 int i, j;
1295 struct dma_slave_config slv_cfg = {
1296 .src_maxburst = 2,
1297 };
1298 struct dma_slave_config tx_slv_cfg = {
1299 .dst_maxburst = 2,
1300 };
Qipan Li5df83112013-08-12 18:15:35 +08001301 const struct of_device_id *match;
Rong Wang161e7732011-11-17 23:17:04 +08001302
Qipan Li5df83112013-08-12 18:15:35 +08001303 match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
Qipan Lia6ffe892015-04-29 06:45:08 +00001304 sirfport = devm_kzalloc(&pdev->dev, sizeof(*sirfport), GFP_KERNEL);
1305 if (!sirfport) {
1306 ret = -ENOMEM;
Rong Wang161e7732011-11-17 23:17:04 +08001307 goto err;
1308 }
Qipan Lia6ffe892015-04-29 06:45:08 +00001309 sirfport->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1310 sirf_ports[sirfport->port.line] = sirfport;
1311 sirfport->port.iotype = UPIO_MEM;
1312 sirfport->port.flags = UPF_BOOT_AUTOCONF;
Rong Wang161e7732011-11-17 23:17:04 +08001313 port = &sirfport->port;
1314 port->dev = &pdev->dev;
1315 port->private_data = sirfport;
Qipan Li5df83112013-08-12 18:15:35 +08001316 sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
Rong Wang161e7732011-11-17 23:17:04 +08001317
Qipan Li2eb56182013-08-15 06:52:15 +08001318 sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
1319 "sirf,uart-has-rtscts");
Qipan Lic1b7ac62015-05-14 06:45:21 +00001320 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart") ||
1321 of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart"))
Qipan Li5df83112013-08-12 18:15:35 +08001322 sirfport->uart_reg->uart_type = SIRF_REAL_UART;
Qipan Lic1b7ac62015-05-14 06:45:21 +00001323 if (of_device_is_compatible(pdev->dev.of_node,
1324 "sirf,prima2-usp-uart") || of_device_is_compatible(
1325 pdev->dev.of_node, "sirf,atlas7-usp-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001326 sirfport->uart_reg->uart_type = SIRF_USP_UART;
Qipan Li2eb56182013-08-15 06:52:15 +08001327 if (!sirfport->hw_flow_ctrl)
1328 goto usp_no_flow_control;
1329 if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
1330 sirfport->cts_gpio = of_get_named_gpio(
1331 pdev->dev.of_node, "cts-gpios", 0);
1332 else
1333 sirfport->cts_gpio = -1;
1334 if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
1335 sirfport->rts_gpio = of_get_named_gpio(
1336 pdev->dev.of_node, "rts-gpios", 0);
1337 else
1338 sirfport->rts_gpio = -1;
1339
1340 if ((!gpio_is_valid(sirfport->cts_gpio) ||
1341 !gpio_is_valid(sirfport->rts_gpio))) {
1342 ret = -EINVAL;
1343 dev_err(&pdev->dev,
Qipan Li67bc3062013-08-19 11:47:51 +08001344 "Usp flow control must have cts and rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001345 goto err;
1346 }
1347 ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001348 "usp-cts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001349 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001350 dev_err(&pdev->dev, "Unable request cts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001351 goto err;
1352 }
1353 gpio_direction_input(sirfport->cts_gpio);
1354 ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001355 "usp-rts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001356 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001357 dev_err(&pdev->dev, "Unable request rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001358 goto err;
1359 }
1360 gpio_direction_output(sirfport->rts_gpio, 1);
1361 }
1362usp_no_flow_control:
Qipan Lic1b7ac62015-05-14 06:45:21 +00001363 if (of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart") ||
1364 of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-usp-uart"))
Barry Song057badd2015-01-03 17:02:57 +08001365 sirfport->is_atlas7 = true;
Barry Song909102d2013-08-07 13:35:38 +08001366
Rong Wang161e7732011-11-17 23:17:04 +08001367 if (of_property_read_u32(pdev->dev.of_node,
1368 "fifosize",
1369 &port->fifosize)) {
1370 dev_err(&pdev->dev,
1371 "Unable to find fifosize in uart node.\n");
1372 ret = -EFAULT;
1373 goto err;
1374 }
1375
1376 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1377 if (res == NULL) {
1378 dev_err(&pdev->dev, "Insufficient resources.\n");
1379 ret = -EFAULT;
1380 goto err;
1381 }
Qipan Li8316d042013-08-19 11:47:53 +08001382 tasklet_init(&sirfport->rx_dma_complete_tasklet,
1383 sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
1384 tasklet_init(&sirfport->rx_tmo_process_tasklet,
1385 sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001386 port->mapbase = res->start;
1387 port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1388 if (!port->membase) {
1389 dev_err(&pdev->dev, "Cannot remap resource.\n");
1390 ret = -ENOMEM;
1391 goto err;
1392 }
1393 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1394 if (res == NULL) {
1395 dev_err(&pdev->dev, "Insufficient resources.\n");
1396 ret = -EFAULT;
Julia Lawall9250dd52012-09-01 18:33:09 +02001397 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001398 }
1399 port->irq = res->start;
1400
Qipan Liadeede72015-04-20 08:10:23 +00001401 sirfport->clk = devm_clk_get(&pdev->dev, NULL);
Barry Songac4ce712013-01-16 14:49:27 +08001402 if (IS_ERR(sirfport->clk)) {
1403 ret = PTR_ERR(sirfport->clk);
Barry Songa3437562013-08-15 06:52:14 +08001404 goto err;
Barry Songac4ce712013-01-16 14:49:27 +08001405 }
Barry Songac4ce712013-01-16 14:49:27 +08001406 port->uartclk = clk_get_rate(sirfport->clk);
1407
Rong Wang161e7732011-11-17 23:17:04 +08001408 port->ops = &sirfsoc_uart_ops;
1409 spin_lock_init(&port->lock);
1410
1411 platform_set_drvdata(pdev, sirfport);
1412 ret = uart_add_one_port(&sirfsoc_uart_drv, port);
1413 if (ret != 0) {
1414 dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
Qipan Liadeede72015-04-20 08:10:23 +00001415 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001416 }
1417
Qipan Li9be16b32014-01-30 13:57:29 +08001418 sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx");
1419 for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
1420 sirfport->rx_dma_items[i].xmit.buf =
1421 dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1422 &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
1423 if (!sirfport->rx_dma_items[i].xmit.buf) {
1424 dev_err(port->dev, "Uart alloc bufa failed\n");
1425 ret = -ENOMEM;
1426 goto alloc_coherent_err;
1427 }
1428 sirfport->rx_dma_items[i].xmit.head =
1429 sirfport->rx_dma_items[i].xmit.tail = 0;
1430 }
1431 if (sirfport->rx_dma_chan)
1432 dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
1433 sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx");
1434 if (sirfport->tx_dma_chan)
1435 dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
Rong Wang161e7732011-11-17 23:17:04 +08001436
Qipan Li9be16b32014-01-30 13:57:29 +08001437 return 0;
1438alloc_coherent_err:
1439 for (j = 0; j < i; j++)
1440 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1441 sirfport->rx_dma_items[j].xmit.buf,
1442 sirfport->rx_dma_items[j].dma_addr);
1443 dma_release_channel(sirfport->rx_dma_chan);
Rong Wang161e7732011-11-17 23:17:04 +08001444err:
1445 return ret;
1446}
1447
1448static int sirfsoc_uart_remove(struct platform_device *pdev)
1449{
1450 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1451 struct uart_port *port = &sirfport->port;
Rong Wang161e7732011-11-17 23:17:04 +08001452 uart_remove_one_port(&sirfsoc_uart_drv, port);
Qipan Li9be16b32014-01-30 13:57:29 +08001453 if (sirfport->rx_dma_chan) {
1454 int i;
1455 dmaengine_terminate_all(sirfport->rx_dma_chan);
1456 dma_release_channel(sirfport->rx_dma_chan);
1457 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
1458 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1459 sirfport->rx_dma_items[i].xmit.buf,
1460 sirfport->rx_dma_items[i].dma_addr);
1461 }
1462 if (sirfport->tx_dma_chan) {
1463 dmaengine_terminate_all(sirfport->tx_dma_chan);
1464 dma_release_channel(sirfport->tx_dma_chan);
1465 }
Rong Wang161e7732011-11-17 23:17:04 +08001466 return 0;
1467}
1468
Qipan Li99e626f2014-01-03 15:44:06 +08001469#ifdef CONFIG_PM_SLEEP
Rong Wang161e7732011-11-17 23:17:04 +08001470static int
Qipan Li99e626f2014-01-03 15:44:06 +08001471sirfsoc_uart_suspend(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001472{
Qipan Li99e626f2014-01-03 15:44:06 +08001473 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001474 struct uart_port *port = &sirfport->port;
1475 uart_suspend_port(&sirfsoc_uart_drv, port);
1476 return 0;
1477}
1478
Qipan Li99e626f2014-01-03 15:44:06 +08001479static int sirfsoc_uart_resume(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001480{
Qipan Li99e626f2014-01-03 15:44:06 +08001481 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001482 struct uart_port *port = &sirfport->port;
1483 uart_resume_port(&sirfsoc_uart_drv, port);
1484 return 0;
1485}
Qipan Li99e626f2014-01-03 15:44:06 +08001486#endif
1487
1488static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
1489 SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
1490};
Rong Wang161e7732011-11-17 23:17:04 +08001491
Rong Wang161e7732011-11-17 23:17:04 +08001492static struct platform_driver sirfsoc_uart_driver = {
1493 .probe = sirfsoc_uart_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001494 .remove = sirfsoc_uart_remove,
Rong Wang161e7732011-11-17 23:17:04 +08001495 .driver = {
1496 .name = SIRFUART_PORT_NAME,
Rong Wang161e7732011-11-17 23:17:04 +08001497 .of_match_table = sirfsoc_uart_ids,
Qipan Li99e626f2014-01-03 15:44:06 +08001498 .pm = &sirfsoc_uart_pm_ops,
Rong Wang161e7732011-11-17 23:17:04 +08001499 },
1500};
1501
1502static int __init sirfsoc_uart_init(void)
1503{
1504 int ret = 0;
1505
1506 ret = uart_register_driver(&sirfsoc_uart_drv);
1507 if (ret)
1508 goto out;
1509
1510 ret = platform_driver_register(&sirfsoc_uart_driver);
1511 if (ret)
1512 uart_unregister_driver(&sirfsoc_uart_drv);
1513out:
1514 return ret;
1515}
1516module_init(sirfsoc_uart_init);
1517
1518static void __exit sirfsoc_uart_exit(void)
1519{
1520 platform_driver_unregister(&sirfsoc_uart_driver);
1521 uart_unregister_driver(&sirfsoc_uart_drv);
1522}
1523module_exit(sirfsoc_uart_exit);
1524
1525MODULE_LICENSE("GPL v2");
1526MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
1527MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");