blob: 74a4b306d021fc05430850be3f41a5ecade651ba [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart3163f722008-02-08 18:50:25 -05004 * Copyright (C) 2004-2008 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
James Smarta4bc3372006-12-02 13:34:16 -050045#define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
dea31012005-04-17 16:05:31 -050046#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
James Smarta4bc3372006-12-02 13:34:16 -050051#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
dea31012005-04-17 16:05:31 -050053#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
James Smarted957682007-06-17 19:56:37 -050062#define SLI2_IOCB_CMD_SIZE 32
63#define SLI2_IOCB_RSP_SIZE 32
64#define SLI3_IOCB_CMD_SIZE 128
65#define SLI3_IOCB_RSP_SIZE 64
66
James Smart92d7f7b2007-06-17 19:56:38 -050067
James Smartddcc50f2008-12-04 22:38:46 -050068/* vendor ID used in SCSI netlink calls */
69#define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
70
dea31012005-04-17 16:05:31 -050071/* Common Transport structures and definitions */
72
73union CtRevisionId {
74 /* Structure is in Big Endian format */
75 struct {
76 uint32_t Revision:8;
77 uint32_t InId:24;
78 } bits;
79 uint32_t word;
80};
81
82union CtCommandResponse {
83 /* Structure is in Big Endian format */
84 struct {
85 uint32_t CmdRsp:16;
86 uint32_t Size:16;
87 } bits;
88 uint32_t word;
89};
90
James Smart92d7f7b2007-06-17 19:56:38 -050091#define FC4_FEATURE_INIT 0x2
92#define FC4_FEATURE_TARGET 0x1
93
dea31012005-04-17 16:05:31 -050094struct lpfc_sli_ct_request {
95 /* Structure is in Big Endian format */
96 union CtRevisionId RevisionId;
97 uint8_t FsType;
98 uint8_t FsSubType;
99 uint8_t Options;
100 uint8_t Rsrvd1;
101 union CtCommandResponse CommandResponse;
102 uint8_t Rsrvd2;
103 uint8_t ReasonCode;
104 uint8_t Explanation;
105 uint8_t VendorUnique;
106
107 union {
108 uint32_t PortID;
109 struct gid {
110 uint8_t PortType; /* for GID_PT requests */
111 uint8_t DomainScope;
112 uint8_t AreaScope;
113 uint8_t Fc4Type; /* for GID_FT requests */
114 } gid;
115 struct rft {
116 uint32_t PortId; /* For RFT_ID requests */
117
118#ifdef __BIG_ENDIAN_BITFIELD
119 uint32_t rsvd0:16;
120 uint32_t rsvd1:7;
121 uint32_t fcpReg:1; /* Type 8 */
122 uint32_t rsvd2:2;
123 uint32_t ipReg:1; /* Type 5 */
124 uint32_t rsvd3:5;
125#else /* __LITTLE_ENDIAN_BITFIELD */
126 uint32_t rsvd0:16;
127 uint32_t fcpReg:1; /* Type 8 */
128 uint32_t rsvd1:7;
129 uint32_t rsvd3:5;
130 uint32_t ipReg:1; /* Type 5 */
131 uint32_t rsvd2:2;
132#endif
133
134 uint32_t rsvd[7];
135 } rft;
136 struct rnn {
137 uint32_t PortId; /* For RNN_ID requests */
138 uint8_t wwnn[8];
139 } rnn;
140 struct rsnn { /* For RSNN_ID requests */
141 uint8_t wwnn[8];
142 uint8_t len;
143 uint8_t symbname[255];
144 } rsnn;
James Smart7ee5d432007-10-27 13:37:17 -0400145 struct da_id { /* For DA_ID requests */
146 uint32_t port_id;
147 } da_id;
James Smart92d7f7b2007-06-17 19:56:38 -0500148 struct rspn { /* For RSPN_ID requests */
149 uint32_t PortId;
150 uint8_t len;
151 uint8_t symbname[255];
152 } rspn;
153 struct gff {
154 uint32_t PortId;
155 } gff;
156 struct gff_acc {
157 uint8_t fbits[128];
158 } gff_acc;
James Smart51ef4c22007-08-02 11:10:31 -0400159#define FCP_TYPE_FEATURE_OFFSET 7
James Smart92d7f7b2007-06-17 19:56:38 -0500160 struct rff {
161 uint32_t PortId;
162 uint8_t reserved[2];
163 uint8_t fbits;
164 uint8_t type_code; /* type=8 for FCP */
165 } rff;
dea31012005-04-17 16:05:31 -0500166 } un;
167};
168
169#define SLI_CT_REVISION 1
James Smart92d7f7b2007-06-17 19:56:38 -0500170#define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
171 sizeof(struct gid))
172#define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
173 sizeof(struct gff))
174#define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
175 sizeof(struct rft))
176#define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
177 sizeof(struct rff))
178#define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
179 sizeof(struct rnn))
180#define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
181 sizeof(struct rsnn))
James Smart7ee5d432007-10-27 13:37:17 -0400182#define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
183 sizeof(struct da_id))
James Smart92d7f7b2007-06-17 19:56:38 -0500184#define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
185 sizeof(struct rspn))
dea31012005-04-17 16:05:31 -0500186
187/*
188 * FsType Definitions
189 */
190
191#define SLI_CT_MANAGEMENT_SERVICE 0xFA
192#define SLI_CT_TIME_SERVICE 0xFB
193#define SLI_CT_DIRECTORY_SERVICE 0xFC
194#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
195
196/*
197 * Directory Service Subtypes
198 */
199
200#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
201
202/*
203 * Response Codes
204 */
205
206#define SLI_CT_RESPONSE_FS_RJT 0x8001
207#define SLI_CT_RESPONSE_FS_ACC 0x8002
208
209/*
210 * Reason Codes
211 */
212
213#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
214#define SLI_CT_INVALID_COMMAND 0x01
215#define SLI_CT_INVALID_VERSION 0x02
216#define SLI_CT_LOGICAL_ERROR 0x03
217#define SLI_CT_INVALID_IU_SIZE 0x04
218#define SLI_CT_LOGICAL_BUSY 0x05
219#define SLI_CT_PROTOCOL_ERROR 0x07
220#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
221#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
222#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
223#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
224#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
225#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
226#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
227#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
228#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
229#define SLI_CT_VENDOR_UNIQUE 0xff
230
231/*
232 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
233 */
234
235#define SLI_CT_NO_PORT_ID 0x01
236#define SLI_CT_NO_PORT_NAME 0x02
237#define SLI_CT_NO_NODE_NAME 0x03
238#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
239#define SLI_CT_NO_IP_ADDRESS 0x05
240#define SLI_CT_NO_IPA 0x06
241#define SLI_CT_NO_FC4_TYPES 0x07
242#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
243#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
244#define SLI_CT_NO_PORT_TYPE 0x0A
245#define SLI_CT_ACCESS_DENIED 0x10
246#define SLI_CT_INVALID_PORT_ID 0x11
247#define SLI_CT_DATABASE_EMPTY 0x12
248
249/*
250 * Name Server Command Codes
251 */
252
253#define SLI_CTNS_GA_NXT 0x0100
254#define SLI_CTNS_GPN_ID 0x0112
255#define SLI_CTNS_GNN_ID 0x0113
256#define SLI_CTNS_GCS_ID 0x0114
257#define SLI_CTNS_GFT_ID 0x0117
258#define SLI_CTNS_GSPN_ID 0x0118
259#define SLI_CTNS_GPT_ID 0x011A
James Smart92d7f7b2007-06-17 19:56:38 -0500260#define SLI_CTNS_GFF_ID 0x011F
dea31012005-04-17 16:05:31 -0500261#define SLI_CTNS_GID_PN 0x0121
262#define SLI_CTNS_GID_NN 0x0131
263#define SLI_CTNS_GIP_NN 0x0135
264#define SLI_CTNS_GIPA_NN 0x0136
265#define SLI_CTNS_GSNN_NN 0x0139
266#define SLI_CTNS_GNN_IP 0x0153
267#define SLI_CTNS_GIPA_IP 0x0156
268#define SLI_CTNS_GID_FT 0x0171
269#define SLI_CTNS_GID_PT 0x01A1
270#define SLI_CTNS_RPN_ID 0x0212
271#define SLI_CTNS_RNN_ID 0x0213
272#define SLI_CTNS_RCS_ID 0x0214
273#define SLI_CTNS_RFT_ID 0x0217
274#define SLI_CTNS_RSPN_ID 0x0218
275#define SLI_CTNS_RPT_ID 0x021A
James Smart92d7f7b2007-06-17 19:56:38 -0500276#define SLI_CTNS_RFF_ID 0x021F
dea31012005-04-17 16:05:31 -0500277#define SLI_CTNS_RIP_NN 0x0235
278#define SLI_CTNS_RIPA_NN 0x0236
279#define SLI_CTNS_RSNN_NN 0x0239
280#define SLI_CTNS_DA_ID 0x0300
281
282/*
283 * Port Types
284 */
285
286#define SLI_CTPT_N_PORT 0x01
287#define SLI_CTPT_NL_PORT 0x02
288#define SLI_CTPT_FNL_PORT 0x03
289#define SLI_CTPT_IP 0x04
290#define SLI_CTPT_FCP 0x08
291#define SLI_CTPT_NX_PORT 0x7F
292#define SLI_CTPT_F_PORT 0x81
293#define SLI_CTPT_FL_PORT 0x82
294#define SLI_CTPT_E_PORT 0x84
295
296#define SLI_CT_LAST_ENTRY 0x80000000
297
298/* Fibre Channel Service Parameter definitions */
299
300#define FC_PH_4_0 6 /* FC-PH version 4.0 */
301#define FC_PH_4_1 7 /* FC-PH version 4.1 */
302#define FC_PH_4_2 8 /* FC-PH version 4.2 */
303#define FC_PH_4_3 9 /* FC-PH version 4.3 */
304
305#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
306#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
307#define FC_PH3 0x20 /* FC-PH-3 version */
308
309#define FF_FRAME_SIZE 2048
310
311struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700312 union {
313 struct {
dea31012005-04-17 16:05:31 -0500314#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700315 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500316 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
317 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500318#else /* __LITTLE_ENDIAN_BITFIELD */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500319 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
320 8:11 of IEEE ext */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700321 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500322#endif
323
324#define NAME_IEEE 0x1 /* IEEE name - nameType */
325#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
326#define NAME_FC_TYPE 0x3 /* FC native name type */
327#define NAME_IP_TYPE 0x4 /* IP address */
328#define NAME_CCITT_TYPE 0xC
329#define NAME_CCITT_GR_TYPE 0xE
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500330 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
331 extended Lsb */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700332 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700333 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700334 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700335 } u;
dea31012005-04-17 16:05:31 -0500336};
337
338struct csp {
339 uint8_t fcphHigh; /* FC Word 0, byte 0 */
340 uint8_t fcphLow;
341 uint8_t bbCreditMsb;
342 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
343
344#ifdef __BIG_ENDIAN_BITFIELD
James Smart92d7f7b2007-06-17 19:56:38 -0500345 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
346 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
347 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500348 uint16_t fPort:1; /* FC Word 1, bit 28 */
349 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
350 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
351 uint16_t multicast:1; /* FC Word 1, bit 25 */
352 uint16_t broadcast:1; /* FC Word 1, bit 24 */
353
354 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
355 uint16_t simplex:1; /* FC Word 1, bit 22 */
356 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
357 uint16_t dhd:1; /* FC Word 1, bit 18 */
358 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
359 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
360#else /* __LITTLE_ENDIAN_BITFIELD */
361 uint16_t broadcast:1; /* FC Word 1, bit 24 */
362 uint16_t multicast:1; /* FC Word 1, bit 25 */
363 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
364 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
365 uint16_t fPort:1; /* FC Word 1, bit 28 */
James Smart92d7f7b2007-06-17 19:56:38 -0500366 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500367 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
James Smart92d7f7b2007-06-17 19:56:38 -0500368 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500369
370 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
371 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
372 uint16_t dhd:1; /* FC Word 1, bit 18 */
373 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
374 uint16_t simplex:1; /* FC Word 1, bit 22 */
375 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
376#endif
377
378 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
379 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
380 union {
381 struct {
382 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
383
384 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
385 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
386
387 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
388 } nPort;
389 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
390 } w2;
391
392 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
393};
394
395struct class_parms {
396#ifdef __BIG_ENDIAN_BITFIELD
397 uint8_t classValid:1; /* FC Word 0, bit 31 */
398 uint8_t intermix:1; /* FC Word 0, bit 30 */
399 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
400 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
401 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
402 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
403#else /* __LITTLE_ENDIAN_BITFIELD */
404 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
405 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
406 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
407 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
408 uint8_t intermix:1; /* FC Word 0, bit 30 */
409 uint8_t classValid:1; /* FC Word 0, bit 31 */
410
411#endif
412
413 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
414
415#ifdef __BIG_ENDIAN_BITFIELD
416 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
417 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
418 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
419 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
420 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
421#else /* __LITTLE_ENDIAN_BITFIELD */
422 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
423 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
424 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
425 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
426 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
427#endif
428
429 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
430
431#ifdef __BIG_ENDIAN_BITFIELD
432 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
433 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
434 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
435 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
436 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
437 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
438#else /* __LITTLE_ENDIAN_BITFIELD */
439 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
440 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
441 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
442 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
443 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
444 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
445#endif
446
447 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
448 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
449 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
450
451 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
452 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
453 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
454 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
455
456 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
457 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
458 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
459 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
460};
461
462struct serv_parm { /* Structure is in Big Endian format */
463 struct csp cmn;
464 struct lpfc_name portName;
465 struct lpfc_name nodeName;
466 struct class_parms cls1;
467 struct class_parms cls2;
468 struct class_parms cls3;
469 struct class_parms cls4;
470 uint8_t vendorVersion[16];
471};
472
473/*
474 * Extended Link Service LS_COMMAND codes (Payload Word 0)
475 */
476#ifdef __BIG_ENDIAN_BITFIELD
477#define ELS_CMD_MASK 0xffff0000
478#define ELS_RSP_MASK 0xff000000
479#define ELS_CMD_LS_RJT 0x01000000
480#define ELS_CMD_ACC 0x02000000
481#define ELS_CMD_PLOGI 0x03000000
482#define ELS_CMD_FLOGI 0x04000000
483#define ELS_CMD_LOGO 0x05000000
484#define ELS_CMD_ABTX 0x06000000
485#define ELS_CMD_RCS 0x07000000
486#define ELS_CMD_RES 0x08000000
487#define ELS_CMD_RSS 0x09000000
488#define ELS_CMD_RSI 0x0A000000
489#define ELS_CMD_ESTS 0x0B000000
490#define ELS_CMD_ESTC 0x0C000000
491#define ELS_CMD_ADVC 0x0D000000
492#define ELS_CMD_RTV 0x0E000000
493#define ELS_CMD_RLS 0x0F000000
494#define ELS_CMD_ECHO 0x10000000
495#define ELS_CMD_TEST 0x11000000
496#define ELS_CMD_RRQ 0x12000000
497#define ELS_CMD_PRLI 0x20100014
498#define ELS_CMD_PRLO 0x21100014
James Smart82d9a2a2006-04-15 11:53:05 -0400499#define ELS_CMD_PRLO_ACC 0x02100014
dea31012005-04-17 16:05:31 -0500500#define ELS_CMD_PDISC 0x50000000
501#define ELS_CMD_FDISC 0x51000000
502#define ELS_CMD_ADISC 0x52000000
503#define ELS_CMD_FARP 0x54000000
504#define ELS_CMD_FARPR 0x55000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500505#define ELS_CMD_RPS 0x56000000
506#define ELS_CMD_RPL 0x57000000
dea31012005-04-17 16:05:31 -0500507#define ELS_CMD_FAN 0x60000000
508#define ELS_CMD_RSCN 0x61040000
509#define ELS_CMD_SCR 0x62000000
510#define ELS_CMD_RNID 0x78000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500511#define ELS_CMD_LIRR 0x7A000000
dea31012005-04-17 16:05:31 -0500512#else /* __LITTLE_ENDIAN_BITFIELD */
513#define ELS_CMD_MASK 0xffff
514#define ELS_RSP_MASK 0xff
515#define ELS_CMD_LS_RJT 0x01
516#define ELS_CMD_ACC 0x02
517#define ELS_CMD_PLOGI 0x03
518#define ELS_CMD_FLOGI 0x04
519#define ELS_CMD_LOGO 0x05
520#define ELS_CMD_ABTX 0x06
521#define ELS_CMD_RCS 0x07
522#define ELS_CMD_RES 0x08
523#define ELS_CMD_RSS 0x09
524#define ELS_CMD_RSI 0x0A
525#define ELS_CMD_ESTS 0x0B
526#define ELS_CMD_ESTC 0x0C
527#define ELS_CMD_ADVC 0x0D
528#define ELS_CMD_RTV 0x0E
529#define ELS_CMD_RLS 0x0F
530#define ELS_CMD_ECHO 0x10
531#define ELS_CMD_TEST 0x11
532#define ELS_CMD_RRQ 0x12
533#define ELS_CMD_PRLI 0x14001020
534#define ELS_CMD_PRLO 0x14001021
James Smart82d9a2a2006-04-15 11:53:05 -0400535#define ELS_CMD_PRLO_ACC 0x14001002
dea31012005-04-17 16:05:31 -0500536#define ELS_CMD_PDISC 0x50
537#define ELS_CMD_FDISC 0x51
538#define ELS_CMD_ADISC 0x52
539#define ELS_CMD_FARP 0x54
540#define ELS_CMD_FARPR 0x55
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500541#define ELS_CMD_RPS 0x56
542#define ELS_CMD_RPL 0x57
dea31012005-04-17 16:05:31 -0500543#define ELS_CMD_FAN 0x60
544#define ELS_CMD_RSCN 0x0461
545#define ELS_CMD_SCR 0x62
546#define ELS_CMD_RNID 0x78
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500547#define ELS_CMD_LIRR 0x7A
dea31012005-04-17 16:05:31 -0500548#endif
549
550/*
551 * LS_RJT Payload Definition
552 */
553
554struct ls_rjt { /* Structure is in Big Endian format */
555 union {
556 uint32_t lsRjtError;
557 struct {
558 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
559
560 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
561 /* LS_RJT reason codes */
562#define LSRJT_INVALID_CMD 0x01
563#define LSRJT_LOGICAL_ERR 0x03
564#define LSRJT_LOGICAL_BSY 0x05
565#define LSRJT_PROTOCOL_ERR 0x07
566#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
567#define LSRJT_CMD_UNSUPPORTED 0x0B
568#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
569
570 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
571 /* LS_RJT reason explanation */
572#define LSEXP_NOTHING_MORE 0x00
573#define LSEXP_SPARM_OPTIONS 0x01
574#define LSEXP_SPARM_ICTL 0x03
575#define LSEXP_SPARM_RCTL 0x05
576#define LSEXP_SPARM_RCV_SIZE 0x07
577#define LSEXP_SPARM_CONCUR_SEQ 0x09
578#define LSEXP_SPARM_CREDIT 0x0B
579#define LSEXP_INVALID_PNAME 0x0D
580#define LSEXP_INVALID_NNAME 0x0E
581#define LSEXP_INVALID_CSP 0x0F
582#define LSEXP_INVALID_ASSOC_HDR 0x11
583#define LSEXP_ASSOC_HDR_REQ 0x13
584#define LSEXP_INVALID_O_SID 0x15
585#define LSEXP_INVALID_OX_RX 0x17
586#define LSEXP_CMD_IN_PROGRESS 0x19
James Smart7f5f3d02008-02-08 18:50:14 -0500587#define LSEXP_PORT_LOGIN_REQ 0x1E
dea31012005-04-17 16:05:31 -0500588#define LSEXP_INVALID_NPORT_ID 0x1F
589#define LSEXP_INVALID_SEQ_ID 0x21
590#define LSEXP_INVALID_XCHG 0x23
591#define LSEXP_INACTIVE_XCHG 0x25
592#define LSEXP_RQ_REQUIRED 0x27
593#define LSEXP_OUT_OF_RESOURCE 0x29
594#define LSEXP_CANT_GIVE_DATA 0x2A
595#define LSEXP_REQ_UNSUPPORTED 0x2C
596 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
597 } b;
598 } un;
599};
600
601/*
602 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
603 */
604
605typedef struct _LOGO { /* Structure is in Big Endian format */
606 union {
607 uint32_t nPortId32; /* Access nPortId as a word */
608 struct {
609 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
610 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
611 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
612 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
613 } b;
614 } un;
615 struct lpfc_name portName; /* N_port name field */
616} LOGO;
617
618/*
619 * FCP Login (PRLI Request / ACC) Payload Definition
620 */
621
622#define PRLX_PAGE_LEN 0x10
623#define TPRLO_PAGE_LEN 0x14
624
625typedef struct _PRLI { /* Structure is in Big Endian format */
626 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
627
628#define PRLI_FCP_TYPE 0x08
629 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
630
631#ifdef __BIG_ENDIAN_BITFIELD
632 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
633 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
634 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
635
636 /* ACC = imagePairEstablished */
637 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
638 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
639#else /* __LITTLE_ENDIAN_BITFIELD */
640 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
641 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
642 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
643 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
644 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
645 /* ACC = imagePairEstablished */
646#endif
647
648#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
649#define PRLI_NO_RESOURCES 0x2
650#define PRLI_INIT_INCOMPLETE 0x3
651#define PRLI_NO_SUCH_PA 0x4
652#define PRLI_PREDEF_CONFIG 0x5
653#define PRLI_PARTIAL_SUCCESS 0x6
654#define PRLI_INVALID_PAGE_CNT 0x7
655 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
656
657 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
658
659 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
660
661 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
662 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
663
664#ifdef __BIG_ENDIAN_BITFIELD
665 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
666 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
667 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
668 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
669 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
670 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
671 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
672 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
673 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
674 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
675 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
676 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
677 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
678 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
679 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
680 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
681#else /* __LITTLE_ENDIAN_BITFIELD */
682 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
683 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
684 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
685 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
686 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
687 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
688 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
689 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
690 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
691 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
692 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
693 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
694 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
695 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
696 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
697 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
698#endif
699} PRLI;
700
701/*
702 * FCP Logout (PRLO Request / ACC) Payload Definition
703 */
704
705typedef struct _PRLO { /* Structure is in Big Endian format */
706 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
707
708#define PRLO_FCP_TYPE 0x08
709 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
710
711#ifdef __BIG_ENDIAN_BITFIELD
712 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
713 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
714 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
715 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
716#else /* __LITTLE_ENDIAN_BITFIELD */
717 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
718 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
719 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
720 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
721#endif
722
723#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
724#define PRLO_NO_SUCH_IMAGE 0x4
725#define PRLO_INVALID_PAGE_CNT 0x7
726
727 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
728
729 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
730
731 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
732
733 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
734} PRLO;
735
736typedef struct _ADISC { /* Structure is in Big Endian format */
737 uint32_t hardAL_PA;
738 struct lpfc_name portName;
739 struct lpfc_name nodeName;
740 uint32_t DID;
741} ADISC;
742
743typedef struct _FARP { /* Structure is in Big Endian format */
744 uint32_t Mflags:8;
745 uint32_t Odid:24;
746#define FARP_NO_ACTION 0 /* FARP information enclosed, no
747 action */
748#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
749#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
750#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
751#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
752 supported */
753#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
754 supported */
755 uint32_t Rflags:8;
756 uint32_t Rdid:24;
757#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
758#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
759 struct lpfc_name OportName;
760 struct lpfc_name OnodeName;
761 struct lpfc_name RportName;
762 struct lpfc_name RnodeName;
763 uint8_t Oipaddr[16];
764 uint8_t Ripaddr[16];
765} FARP;
766
767typedef struct _FAN { /* Structure is in Big Endian format */
768 uint32_t Fdid;
769 struct lpfc_name FportName;
770 struct lpfc_name FnodeName;
771} FAN;
772
773typedef struct _SCR { /* Structure is in Big Endian format */
774 uint8_t resvd1;
775 uint8_t resvd2;
776 uint8_t resvd3;
777 uint8_t Function;
778#define SCR_FUNC_FABRIC 0x01
779#define SCR_FUNC_NPORT 0x02
780#define SCR_FUNC_FULL 0x03
781#define SCR_CLEAR 0xff
782} SCR;
783
784typedef struct _RNID_TOP_DISC {
785 struct lpfc_name portName;
786 uint8_t resvd[8];
787 uint32_t unitType;
788#define RNID_HBA 0x7
789#define RNID_HOST 0xa
790#define RNID_DRIVER 0xd
791 uint32_t physPort;
792 uint32_t attachedNodes;
793 uint16_t ipVersion;
794#define RNID_IPV4 0x1
795#define RNID_IPV6 0x2
796 uint16_t UDPport;
797 uint8_t ipAddr[16];
798 uint16_t resvd1;
799 uint16_t flags;
800#define RNID_TD_SUPPORT 0x1
801#define RNID_LP_VALID 0x2
802} RNID_TOP_DISC;
803
804typedef struct _RNID { /* Structure is in Big Endian format */
805 uint8_t Format;
806#define RNID_TOPOLOGY_DISC 0xdf
807 uint8_t CommonLen;
808 uint8_t resvd1;
809 uint8_t SpecificLen;
810 struct lpfc_name portName;
811 struct lpfc_name nodeName;
812 union {
813 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
814 } un;
815} RNID;
816
James Smart311464e2007-08-02 11:10:37 -0400817typedef struct _RPS { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500818 union {
819 uint32_t portNum;
820 struct lpfc_name portName;
821 } un;
822} RPS;
823
824typedef struct _RPS_RSP { /* Structure is in Big Endian format */
825 uint16_t rsvd1;
826 uint16_t portStatus;
827 uint32_t linkFailureCnt;
828 uint32_t lossSyncCnt;
829 uint32_t lossSignalCnt;
830 uint32_t primSeqErrCnt;
831 uint32_t invalidXmitWord;
832 uint32_t crcCnt;
833} RPS_RSP;
834
James Smart311464e2007-08-02 11:10:37 -0400835typedef struct _RPL { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500836 uint32_t maxsize;
837 uint32_t index;
838} RPL;
839
840typedef struct _PORT_NUM_BLK {
841 uint32_t portNum;
842 uint32_t portID;
843 struct lpfc_name portName;
844} PORT_NUM_BLK;
845
James Smart311464e2007-08-02 11:10:37 -0400846typedef struct _RPL_RSP { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500847 uint32_t listLen;
848 uint32_t index;
849 PORT_NUM_BLK port_num_blk;
850} RPL_RSP;
dea31012005-04-17 16:05:31 -0500851
852/* This is used for RSCN command */
853typedef struct _D_ID { /* Structure is in Big Endian format */
854 union {
855 uint32_t word;
856 struct {
857#ifdef __BIG_ENDIAN_BITFIELD
858 uint8_t resv;
859 uint8_t domain;
860 uint8_t area;
861 uint8_t id;
862#else /* __LITTLE_ENDIAN_BITFIELD */
863 uint8_t id;
864 uint8_t area;
865 uint8_t domain;
866 uint8_t resv;
867#endif
868 } b;
869 } un;
870} D_ID;
871
James Smarteaf15d52008-12-04 22:39:29 -0500872#define RSCN_ADDRESS_FORMAT_PORT 0x0
873#define RSCN_ADDRESS_FORMAT_AREA 0x1
874#define RSCN_ADDRESS_FORMAT_DOMAIN 0x2
875#define RSCN_ADDRESS_FORMAT_FABRIC 0x3
876#define RSCN_ADDRESS_FORMAT_MASK 0x3
877
dea31012005-04-17 16:05:31 -0500878/*
879 * Structure to define all ELS Payload types
880 */
881
882typedef struct _ELS_PKT { /* Structure is in Big Endian format */
883 uint8_t elsCode; /* FC Word 0, bit 24:31 */
884 uint8_t elsByte1;
885 uint8_t elsByte2;
886 uint8_t elsByte3;
887 union {
888 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
889 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
890 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
891 PRLI prli; /* Payload for PRLI/ACC */
892 PRLO prlo; /* Payload for PRLO/ACC */
893 ADISC adisc; /* Payload for ADISC/ACC */
894 FARP farp; /* Payload for FARP/ACC */
895 FAN fan; /* Payload for FAN */
896 SCR scr; /* Payload for SCR/ACC */
dea31012005-04-17 16:05:31 -0500897 RNID rnid; /* Payload for RNID */
898 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
899 } un;
900} ELS_PKT;
901
902/*
903 * FDMI
904 * HBA MAnagement Operations Command Codes
905 */
906#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
907#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
908#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
909#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
910#define SLI_MGMT_RHBA 0x200 /* Register HBA */
911#define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
912#define SLI_MGMT_RPRT 0x210 /* Register Port */
913#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
914#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
915#define SLI_MGMT_DPRT 0x310 /* De-register Port */
916
917/*
918 * Management Service Subtypes
919 */
920#define SLI_CT_FDMI_Subtypes 0x10
921
922/*
923 * HBA Management Service Reject Code
924 */
925#define REJECT_CODE 0x9 /* Unable to perform command request */
926
927/*
928 * HBA Management Service Reject Reason Code
929 * Please refer to the Reason Codes above
930 */
931
932/*
933 * HBA Attribute Types
934 */
935#define NODE_NAME 0x1
936#define MANUFACTURER 0x2
937#define SERIAL_NUMBER 0x3
938#define MODEL 0x4
939#define MODEL_DESCRIPTION 0x5
940#define HARDWARE_VERSION 0x6
941#define DRIVER_VERSION 0x7
942#define OPTION_ROM_VERSION 0x8
943#define FIRMWARE_VERSION 0x9
944#define OS_NAME_VERSION 0xa
945#define MAX_CT_PAYLOAD_LEN 0xb
946
947/*
948 * Port Attrubute Types
949 */
950#define SUPPORTED_FC4_TYPES 0x1
951#define SUPPORTED_SPEED 0x2
952#define PORT_SPEED 0x3
953#define MAX_FRAME_SIZE 0x4
954#define OS_DEVICE_NAME 0x5
955#define HOST_NAME 0x6
956
957union AttributesDef {
958 /* Structure is in Big Endian format */
959 struct {
960 uint32_t AttrType:16;
961 uint32_t AttrLen:16;
962 } bits;
963 uint32_t word;
964};
965
966
967/*
968 * HBA Attribute Entry (8 - 260 bytes)
969 */
970typedef struct {
971 union AttributesDef ad;
972 union {
973 uint32_t VendorSpecific;
974 uint8_t Manufacturer[64];
975 uint8_t SerialNumber[64];
976 uint8_t Model[256];
977 uint8_t ModelDescription[256];
978 uint8_t HardwareVersion[256];
979 uint8_t DriverVersion[256];
980 uint8_t OptionROMVersion[256];
981 uint8_t FirmwareVersion[256];
982 struct lpfc_name NodeName;
983 uint8_t SupportFC4Types[32];
984 uint32_t SupportSpeed;
985 uint32_t PortSpeed;
986 uint32_t MaxFrameSize;
987 uint8_t OsDeviceName[256];
988 uint8_t OsNameVersion[256];
989 uint32_t MaxCTPayloadLen;
990 uint8_t HostName[256];
991 } un;
992} ATTRIBUTE_ENTRY;
993
994/*
995 * HBA Attribute Block
996 */
997typedef struct {
998 uint32_t EntryCnt; /* Number of HBA attribute entries */
999 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
1000} ATTRIBUTE_BLOCK;
1001
1002/*
1003 * Port Entry
1004 */
1005typedef struct {
1006 struct lpfc_name PortName;
1007} PORT_ENTRY;
1008
1009/*
1010 * HBA Identifier
1011 */
1012typedef struct {
1013 struct lpfc_name PortName;
1014} HBA_IDENTIFIER;
1015
1016/*
1017 * Registered Port List Format
1018 */
1019typedef struct {
1020 uint32_t EntryCnt;
1021 PORT_ENTRY pe; /* Variable-length array */
1022} REG_PORT_LIST;
1023
1024/*
1025 * Register HBA(RHBA)
1026 */
1027typedef struct {
1028 HBA_IDENTIFIER hi;
1029 REG_PORT_LIST rpl; /* variable-length array */
1030/* ATTRIBUTE_BLOCK ab; */
1031} REG_HBA;
1032
1033/*
1034 * Register HBA Attributes (RHAT)
1035 */
1036typedef struct {
1037 struct lpfc_name HBA_PortName;
1038 ATTRIBUTE_BLOCK ab;
1039} REG_HBA_ATTRIBUTE;
1040
1041/*
1042 * Register Port Attributes (RPA)
1043 */
1044typedef struct {
1045 struct lpfc_name PortName;
1046 ATTRIBUTE_BLOCK ab;
1047} REG_PORT_ATTRIBUTE;
1048
1049/*
1050 * Get Registered HBA List (GRHL) Accept Payload Format
1051 */
1052typedef struct {
1053 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
1054 struct lpfc_name HBA_PortName; /* Variable-length array */
1055} GRHL_ACC_PAYLOAD;
1056
1057/*
1058 * Get Registered Port List (GRPL) Accept Payload Format
1059 */
1060typedef struct {
1061 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
1062 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
1063} GRPL_ACC_PAYLOAD;
1064
1065/*
1066 * Get Port Attributes (GPAT) Accept Payload Format
1067 */
1068
1069typedef struct {
1070 ATTRIBUTE_BLOCK pab;
1071} GPAT_ACC_PAYLOAD;
1072
1073
1074/*
1075 * Begin HBA configuration parameters.
1076 * The PCI configuration register BAR assignments are:
1077 * BAR0, offset 0x10 - SLIM base memory address
1078 * BAR1, offset 0x14 - SLIM base memory high address
1079 * BAR2, offset 0x18 - REGISTER base memory address
1080 * BAR3, offset 0x1c - REGISTER base memory high address
1081 * BAR4, offset 0x20 - BIU I/O registers
1082 * BAR5, offset 0x24 - REGISTER base io high address
1083 */
1084
1085/* Number of rings currently used and available. */
1086#define MAX_CONFIGURED_RINGS 3
1087#define MAX_RINGS 4
1088
1089/* IOCB / Mailbox is owned by FireFly */
1090#define OWN_CHIP 1
1091
1092/* IOCB / Mailbox is owned by Host */
1093#define OWN_HOST 0
1094
1095/* Number of 4-byte words in an IOCB. */
1096#define IOCB_WORD_SZ 8
1097
1098/* defines for type field in fc header */
1099#define FC_ELS_DATA 0x1
1100#define FC_LLC_SNAP 0x5
1101#define FC_FCP_DATA 0x8
1102#define FC_COMMON_TRANSPORT_ULP 0x20
1103
1104/* defines for rctl field in fc header */
1105#define FC_DEV_DATA 0x0
1106#define FC_UNSOL_CTL 0x2
1107#define FC_SOL_CTL 0x3
1108#define FC_UNSOL_DATA 0x4
1109#define FC_FCP_CMND 0x6
1110#define FC_ELS_REQ 0x22
1111#define FC_ELS_RSP 0x23
1112
1113/* network headers for Dfctl field */
1114#define FC_NET_HDR 0x20
1115
1116/* Start FireFly Register definitions */
1117#define PCI_VENDOR_ID_EMULEX 0x10df
1118#define PCI_DEVICE_ID_FIREFLY 0x1ae5
James Smart84774a42008-08-24 21:50:06 -04001119#define PCI_DEVICE_ID_PROTEUS_VF 0xe100
1120#define PCI_DEVICE_ID_PROTEUS_PF 0xe180
James Smartb87eab32007-04-25 09:53:28 -04001121#define PCI_DEVICE_ID_SAT_SMB 0xf011
1122#define PCI_DEVICE_ID_SAT_MID 0xf015
dea31012005-04-17 16:05:31 -05001123#define PCI_DEVICE_ID_RFLY 0xf095
1124#define PCI_DEVICE_ID_PFLY 0xf098
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001125#define PCI_DEVICE_ID_LP101 0xf0a1
dea31012005-04-17 16:05:31 -05001126#define PCI_DEVICE_ID_TFLY 0xf0a5
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001127#define PCI_DEVICE_ID_BSMB 0xf0d1
1128#define PCI_DEVICE_ID_BMID 0xf0d5
1129#define PCI_DEVICE_ID_ZSMB 0xf0e1
1130#define PCI_DEVICE_ID_ZMID 0xf0e5
1131#define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1132#define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1133#define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
James Smartb87eab32007-04-25 09:53:28 -04001134#define PCI_DEVICE_ID_SAT 0xf100
1135#define PCI_DEVICE_ID_SAT_SCSP 0xf111
1136#define PCI_DEVICE_ID_SAT_DCSP 0xf112
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001137#define PCI_DEVICE_ID_SUPERFLY 0xf700
1138#define PCI_DEVICE_ID_DRAGONFLY 0xf800
dea31012005-04-17 16:05:31 -05001139#define PCI_DEVICE_ID_CENTAUR 0xf900
1140#define PCI_DEVICE_ID_PEGASUS 0xf980
1141#define PCI_DEVICE_ID_THOR 0xfa00
1142#define PCI_DEVICE_ID_VIPER 0xfb00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001143#define PCI_DEVICE_ID_LP10000S 0xfc00
1144#define PCI_DEVICE_ID_LP11000S 0xfc10
1145#define PCI_DEVICE_ID_LPE11000S 0xfc20
James Smartb87eab32007-04-25 09:53:28 -04001146#define PCI_DEVICE_ID_SAT_S 0xfc40
James Smart84774a42008-08-24 21:50:06 -04001147#define PCI_DEVICE_ID_PROTEUS_S 0xfc50
dea31012005-04-17 16:05:31 -05001148#define PCI_DEVICE_ID_HELIOS 0xfd00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001149#define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1150#define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
dea31012005-04-17 16:05:31 -05001151#define PCI_DEVICE_ID_ZEPHYR 0xfe00
James Smart84774a42008-08-24 21:50:06 -04001152#define PCI_DEVICE_ID_HORNET 0xfe05
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001153#define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1154#define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
dea31012005-04-17 16:05:31 -05001155
1156#define JEDEC_ID_ADDRESS 0x0080001c
1157#define FIREFLY_JEDEC_ID 0x1ACC
1158#define SUPERFLY_JEDEC_ID 0x0020
1159#define DRAGONFLY_JEDEC_ID 0x0021
1160#define DRAGONFLY_V2_JEDEC_ID 0x0025
1161#define CENTAUR_2G_JEDEC_ID 0x0026
1162#define CENTAUR_1G_JEDEC_ID 0x0028
1163#define PEGASUS_ORION_JEDEC_ID 0x0036
1164#define PEGASUS_JEDEC_ID 0x0038
1165#define THOR_JEDEC_ID 0x0012
1166#define HELIOS_JEDEC_ID 0x0364
1167#define ZEPHYR_JEDEC_ID 0x0577
1168#define VIPER_JEDEC_ID 0x4838
James Smartb87eab32007-04-25 09:53:28 -04001169#define SATURN_JEDEC_ID 0x1004
James Smart84774a42008-08-24 21:50:06 -04001170#define HORNET_JDEC_ID 0x2057706D
dea31012005-04-17 16:05:31 -05001171
1172#define JEDEC_ID_MASK 0x0FFFF000
1173#define JEDEC_ID_SHIFT 12
1174#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1175
1176typedef struct { /* FireFly BIU registers */
1177 uint32_t hostAtt; /* See definitions for Host Attention
1178 register */
1179 uint32_t chipAtt; /* See definitions for Chip Attention
1180 register */
1181 uint32_t hostStatus; /* See definitions for Host Status register */
1182 uint32_t hostControl; /* See definitions for Host Control register */
1183 uint32_t buiConfig; /* See definitions for BIU configuration
1184 register */
1185} FF_REGS;
1186
1187/* IO Register size in bytes */
1188#define FF_REG_AREA_SIZE 256
1189
1190/* Host Attention Register */
1191
1192#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1193
1194#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1195#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1196#define HA_R0ATT 0x00000008 /* Bit 3 */
1197#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1198#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1199#define HA_R1ATT 0x00000080 /* Bit 7 */
1200#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1201#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1202#define HA_R2ATT 0x00000800 /* Bit 11 */
1203#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1204#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1205#define HA_R3ATT 0x00008000 /* Bit 15 */
1206#define HA_LATT 0x20000000 /* Bit 29 */
1207#define HA_MBATT 0x40000000 /* Bit 30 */
1208#define HA_ERATT 0x80000000 /* Bit 31 */
1209
1210#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1211#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1212#define HA_RXATT 0x00000008 /* Bit 3 */
1213#define HA_RXMASK 0x0000000f
1214
James Smart93996272008-08-24 21:50:30 -04001215#define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
1216#define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
1217#define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
1218#define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
1219
1220#define HA_R0_POS 3
1221#define HA_R1_POS 7
1222#define HA_R2_POS 11
1223#define HA_R3_POS 15
1224#define HA_LE_POS 29
1225#define HA_MB_POS 30
1226#define HA_ER_POS 31
dea31012005-04-17 16:05:31 -05001227/* Chip Attention Register */
1228
1229#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1230
1231#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1232#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1233#define CA_R0ATT 0x00000008 /* Bit 3 */
1234#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1235#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1236#define CA_R1ATT 0x00000080 /* Bit 7 */
1237#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1238#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1239#define CA_R2ATT 0x00000800 /* Bit 11 */
1240#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1241#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1242#define CA_R3ATT 0x00008000 /* Bit 15 */
1243#define CA_MBATT 0x40000000 /* Bit 30 */
1244
1245/* Host Status Register */
1246
1247#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1248
1249#define HS_MBRDY 0x00400000 /* Bit 22 */
1250#define HS_FFRDY 0x00800000 /* Bit 23 */
1251#define HS_FFER8 0x01000000 /* Bit 24 */
1252#define HS_FFER7 0x02000000 /* Bit 25 */
1253#define HS_FFER6 0x04000000 /* Bit 26 */
1254#define HS_FFER5 0x08000000 /* Bit 27 */
1255#define HS_FFER4 0x10000000 /* Bit 28 */
1256#define HS_FFER3 0x20000000 /* Bit 29 */
1257#define HS_FFER2 0x40000000 /* Bit 30 */
1258#define HS_FFER1 0x80000000 /* Bit 31 */
James Smart57127f12007-10-27 13:37:05 -04001259#define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
1260#define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
dea31012005-04-17 16:05:31 -05001261
1262/* Host Control Register */
1263
James Smart93996272008-08-24 21:50:30 -04001264#define HC_REG_OFFSET 12 /* Byte offset from register base address */
dea31012005-04-17 16:05:31 -05001265
1266#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1267#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1268#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1269#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1270#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1271#define HC_INITHBI 0x02000000 /* Bit 25 */
1272#define HC_INITMB 0x04000000 /* Bit 26 */
1273#define HC_INITFF 0x08000000 /* Bit 27 */
1274#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1275#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1276
James Smart93996272008-08-24 21:50:30 -04001277/* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
1278#define MSIX_DFLT_ID 0
1279#define MSIX_RNG0_ID 0
1280#define MSIX_RNG1_ID 1
1281#define MSIX_RNG2_ID 2
1282#define MSIX_RNG3_ID 3
1283
1284#define MSIX_LINK_ID 4
1285#define MSIX_MBOX_ID 5
1286
1287#define MSIX_SPARE0_ID 6
1288#define MSIX_SPARE1_ID 7
1289
dea31012005-04-17 16:05:31 -05001290/* Mailbox Commands */
1291#define MBX_SHUTDOWN 0x00 /* terminate testing */
1292#define MBX_LOAD_SM 0x01
1293#define MBX_READ_NV 0x02
1294#define MBX_WRITE_NV 0x03
1295#define MBX_RUN_BIU_DIAG 0x04
1296#define MBX_INIT_LINK 0x05
1297#define MBX_DOWN_LINK 0x06
1298#define MBX_CONFIG_LINK 0x07
1299#define MBX_CONFIG_RING 0x09
1300#define MBX_RESET_RING 0x0A
1301#define MBX_READ_CONFIG 0x0B
1302#define MBX_READ_RCONFIG 0x0C
1303#define MBX_READ_SPARM 0x0D
1304#define MBX_READ_STATUS 0x0E
1305#define MBX_READ_RPI 0x0F
1306#define MBX_READ_XRI 0x10
1307#define MBX_READ_REV 0x11
1308#define MBX_READ_LNK_STAT 0x12
1309#define MBX_REG_LOGIN 0x13
1310#define MBX_UNREG_LOGIN 0x14
1311#define MBX_READ_LA 0x15
1312#define MBX_CLEAR_LA 0x16
1313#define MBX_DUMP_MEMORY 0x17
1314#define MBX_DUMP_CONTEXT 0x18
1315#define MBX_RUN_DIAGS 0x19
1316#define MBX_RESTART 0x1A
1317#define MBX_UPDATE_CFG 0x1B
1318#define MBX_DOWN_LOAD 0x1C
1319#define MBX_DEL_LD_ENTRY 0x1D
1320#define MBX_RUN_PROGRAM 0x1E
1321#define MBX_SET_MASK 0x20
James Smart09372822008-01-11 01:52:54 -05001322#define MBX_SET_VARIABLE 0x21
dea31012005-04-17 16:05:31 -05001323#define MBX_UNREG_D_ID 0x23
Jamie Wellnitz41415862006-02-28 19:25:27 -05001324#define MBX_KILL_BOARD 0x24
dea31012005-04-17 16:05:31 -05001325#define MBX_CONFIG_FARP 0x25
Jamie Wellnitz41415862006-02-28 19:25:27 -05001326#define MBX_BEACON 0x2A
James Smart93996272008-08-24 21:50:30 -04001327#define MBX_CONFIG_MSI 0x30
James Smart858c9f62007-06-17 19:56:39 -05001328#define MBX_HEARTBEAT 0x31
James Smarta8adb832007-10-27 13:37:53 -04001329#define MBX_WRITE_VPARMS 0x32
1330#define MBX_ASYNCEVT_ENABLE 0x33
dea31012005-04-17 16:05:31 -05001331
James Smart84774a42008-08-24 21:50:06 -04001332#define MBX_PORT_CAPABILITIES 0x3B
1333#define MBX_PORT_IOV_CONTROL 0x3C
1334
James Smarted957682007-06-17 19:56:37 -05001335#define MBX_CONFIG_HBQ 0x7C
dea31012005-04-17 16:05:31 -05001336#define MBX_LOAD_AREA 0x81
1337#define MBX_RUN_BIU_DIAG64 0x84
1338#define MBX_CONFIG_PORT 0x88
1339#define MBX_READ_SPARM64 0x8D
1340#define MBX_READ_RPI64 0x8F
1341#define MBX_REG_LOGIN64 0x93
1342#define MBX_READ_LA64 0x95
James Smart92d7f7b2007-06-17 19:56:38 -05001343#define MBX_REG_VPI 0x96
1344#define MBX_UNREG_VPI 0x97
1345#define MBX_REG_VNPID 0x96
1346#define MBX_UNREG_VNPID 0x97
dea31012005-04-17 16:05:31 -05001347
James Smart09372822008-01-11 01:52:54 -05001348#define MBX_WRITE_WWN 0x98
dea31012005-04-17 16:05:31 -05001349#define MBX_SET_DEBUG 0x99
1350#define MBX_LOAD_EXP_ROM 0x9C
1351
1352#define MBX_MAX_CMDS 0x9D
1353#define MBX_SLI2_CMD_MASK 0x80
1354
1355/* IOCB Commands */
1356
1357#define CMD_RCV_SEQUENCE_CX 0x01
1358#define CMD_XMIT_SEQUENCE_CR 0x02
1359#define CMD_XMIT_SEQUENCE_CX 0x03
1360#define CMD_XMIT_BCAST_CN 0x04
1361#define CMD_XMIT_BCAST_CX 0x05
1362#define CMD_QUE_RING_BUF_CN 0x06
1363#define CMD_QUE_XRI_BUF_CX 0x07
1364#define CMD_IOCB_CONTINUE_CN 0x08
1365#define CMD_RET_XRI_BUF_CX 0x09
1366#define CMD_ELS_REQUEST_CR 0x0A
1367#define CMD_ELS_REQUEST_CX 0x0B
1368#define CMD_RCV_ELS_REQ_CX 0x0D
1369#define CMD_ABORT_XRI_CN 0x0E
1370#define CMD_ABORT_XRI_CX 0x0F
1371#define CMD_CLOSE_XRI_CN 0x10
1372#define CMD_CLOSE_XRI_CX 0x11
1373#define CMD_CREATE_XRI_CR 0x12
1374#define CMD_CREATE_XRI_CX 0x13
1375#define CMD_GET_RPI_CN 0x14
1376#define CMD_XMIT_ELS_RSP_CX 0x15
1377#define CMD_GET_RPI_CR 0x16
1378#define CMD_XRI_ABORTED_CX 0x17
1379#define CMD_FCP_IWRITE_CR 0x18
1380#define CMD_FCP_IWRITE_CX 0x19
1381#define CMD_FCP_IREAD_CR 0x1A
1382#define CMD_FCP_IREAD_CX 0x1B
1383#define CMD_FCP_ICMND_CR 0x1C
1384#define CMD_FCP_ICMND_CX 0x1D
James Smartf5603512006-12-02 13:35:43 -05001385#define CMD_FCP_TSEND_CX 0x1F
1386#define CMD_FCP_TRECEIVE_CX 0x21
1387#define CMD_FCP_TRSP_CX 0x23
1388#define CMD_FCP_AUTO_TRSP_CX 0x29
dea31012005-04-17 16:05:31 -05001389
1390#define CMD_ADAPTER_MSG 0x20
1391#define CMD_ADAPTER_DUMP 0x22
1392
1393/* SLI_2 IOCB Command Set */
1394
James Smart57127f12007-10-27 13:37:05 -04001395#define CMD_ASYNC_STATUS 0x7C
dea31012005-04-17 16:05:31 -05001396#define CMD_RCV_SEQUENCE64_CX 0x81
1397#define CMD_XMIT_SEQUENCE64_CR 0x82
1398#define CMD_XMIT_SEQUENCE64_CX 0x83
1399#define CMD_XMIT_BCAST64_CN 0x84
1400#define CMD_XMIT_BCAST64_CX 0x85
1401#define CMD_QUE_RING_BUF64_CN 0x86
1402#define CMD_QUE_XRI_BUF64_CX 0x87
1403#define CMD_IOCB_CONTINUE64_CN 0x88
1404#define CMD_RET_XRI_BUF64_CX 0x89
1405#define CMD_ELS_REQUEST64_CR 0x8A
1406#define CMD_ELS_REQUEST64_CX 0x8B
1407#define CMD_ABORT_MXRI64_CN 0x8C
1408#define CMD_RCV_ELS_REQ64_CX 0x8D
1409#define CMD_XMIT_ELS_RSP64_CX 0x95
1410#define CMD_FCP_IWRITE64_CR 0x98
1411#define CMD_FCP_IWRITE64_CX 0x99
1412#define CMD_FCP_IREAD64_CR 0x9A
1413#define CMD_FCP_IREAD64_CX 0x9B
1414#define CMD_FCP_ICMND64_CR 0x9C
1415#define CMD_FCP_ICMND64_CX 0x9D
James Smartf5603512006-12-02 13:35:43 -05001416#define CMD_FCP_TSEND64_CX 0x9F
1417#define CMD_FCP_TRECEIVE64_CX 0xA1
1418#define CMD_FCP_TRSP64_CX 0xA3
dea31012005-04-17 16:05:31 -05001419
James Smart76bb24e2007-10-27 13:38:00 -04001420#define CMD_QUE_XRI64_CX 0xB3
James Smarted957682007-06-17 19:56:37 -05001421#define CMD_IOCB_RCV_SEQ64_CX 0xB5
1422#define CMD_IOCB_RCV_ELS64_CX 0xB7
James Smart3163f722008-02-08 18:50:25 -05001423#define CMD_IOCB_RET_XRI64_CX 0xB9
James Smarted957682007-06-17 19:56:37 -05001424#define CMD_IOCB_RCV_CONT64_CX 0xBB
1425
dea31012005-04-17 16:05:31 -05001426#define CMD_GEN_REQUEST64_CR 0xC2
1427#define CMD_GEN_REQUEST64_CX 0xC3
1428
James Smart3163f722008-02-08 18:50:25 -05001429/* Unhandled SLI-3 Commands */
1430#define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
1431#define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
1432#define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
1433#define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
1434#define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
1435#define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
1436#define CMD_IOCB_RET_HBQE64_CN 0xCA
1437#define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
1438#define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
1439#define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
1440#define CMD_IOCB_LOGENTRY_CN 0x94
1441#define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
1442
dea31012005-04-17 16:05:31 -05001443#define CMD_MAX_IOCB_CMD 0xE6
1444#define CMD_IOCB_MASK 0xff
1445
1446#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1447 iocb */
1448#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1449/*
1450 * Define Status
1451 */
1452#define MBX_SUCCESS 0
1453#define MBXERR_NUM_RINGS 1
1454#define MBXERR_NUM_IOCBS 2
1455#define MBXERR_IOCBS_EXCEEDED 3
1456#define MBXERR_BAD_RING_NUMBER 4
1457#define MBXERR_MASK_ENTRIES_RANGE 5
1458#define MBXERR_MASKS_EXCEEDED 6
1459#define MBXERR_BAD_PROFILE 7
1460#define MBXERR_BAD_DEF_CLASS 8
1461#define MBXERR_BAD_MAX_RESPONDER 9
1462#define MBXERR_BAD_MAX_ORIGINATOR 10
1463#define MBXERR_RPI_REGISTERED 11
1464#define MBXERR_RPI_FULL 12
1465#define MBXERR_NO_RESOURCES 13
1466#define MBXERR_BAD_RCV_LENGTH 14
1467#define MBXERR_DMA_ERROR 15
1468#define MBXERR_ERROR 16
1469#define MBX_NOT_FINISHED 255
1470
1471#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1472#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1473
James Smart57127f12007-10-27 13:37:05 -04001474#define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
1475
dea31012005-04-17 16:05:31 -05001476/*
1477 * Begin Structure Definitions for Mailbox Commands
1478 */
1479
1480typedef struct {
1481#ifdef __BIG_ENDIAN_BITFIELD
1482 uint8_t tval;
1483 uint8_t tmask;
1484 uint8_t rval;
1485 uint8_t rmask;
1486#else /* __LITTLE_ENDIAN_BITFIELD */
1487 uint8_t rmask;
1488 uint8_t rval;
1489 uint8_t tmask;
1490 uint8_t tval;
1491#endif
1492} RR_REG;
1493
1494struct ulp_bde {
1495 uint32_t bdeAddress;
1496#ifdef __BIG_ENDIAN_BITFIELD
1497 uint32_t bdeReserved:4;
1498 uint32_t bdeAddrHigh:4;
1499 uint32_t bdeSize:24;
1500#else /* __LITTLE_ENDIAN_BITFIELD */
1501 uint32_t bdeSize:24;
1502 uint32_t bdeAddrHigh:4;
1503 uint32_t bdeReserved:4;
1504#endif
1505};
1506
1507struct ulp_bde64 { /* SLI-2 */
1508 union ULP_BDE_TUS {
1509 uint32_t w;
1510 struct {
1511#ifdef __BIG_ENDIAN_BITFIELD
1512 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1513 VALUE !! */
1514 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1515#else /* __LITTLE_ENDIAN_BITFIELD */
1516 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1517 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1518 VALUE !! */
1519#endif
James Smart34b02dc2008-08-24 21:49:55 -04001520#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
1521#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
1522#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
1523#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
1524#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
1525#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
1526#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
dea31012005-04-17 16:05:31 -05001527 } f;
1528 } tus;
1529 uint32_t addrLow;
1530 uint32_t addrHigh;
1531};
dea31012005-04-17 16:05:31 -05001532
1533typedef struct ULP_BDL { /* SLI-2 */
1534#ifdef __BIG_ENDIAN_BITFIELD
1535 uint32_t bdeFlags:8; /* BDL Flags */
1536 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1537#else /* __LITTLE_ENDIAN_BITFIELD */
1538 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1539 uint32_t bdeFlags:8; /* BDL Flags */
1540#endif
1541
1542 uint32_t addrLow; /* Address 0:31 */
1543 uint32_t addrHigh; /* Address 32:63 */
1544 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1545} ULP_BDL;
1546
1547/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1548
1549typedef struct {
1550#ifdef __BIG_ENDIAN_BITFIELD
1551 uint32_t rsvd2:25;
1552 uint32_t acknowledgment:1;
1553 uint32_t version:1;
1554 uint32_t erase_or_prog:1;
1555 uint32_t update_flash:1;
1556 uint32_t update_ram:1;
1557 uint32_t method:1;
1558 uint32_t load_cmplt:1;
1559#else /* __LITTLE_ENDIAN_BITFIELD */
1560 uint32_t load_cmplt:1;
1561 uint32_t method:1;
1562 uint32_t update_ram:1;
1563 uint32_t update_flash:1;
1564 uint32_t erase_or_prog:1;
1565 uint32_t version:1;
1566 uint32_t acknowledgment:1;
1567 uint32_t rsvd2:25;
1568#endif
1569
1570 uint32_t dl_to_adr_low;
1571 uint32_t dl_to_adr_high;
1572 uint32_t dl_len;
1573 union {
1574 uint32_t dl_from_mbx_offset;
1575 struct ulp_bde dl_from_bde;
1576 struct ulp_bde64 dl_from_bde64;
1577 } un;
1578
1579} LOAD_SM_VAR;
1580
1581/* Structure for MB Command READ_NVPARM (02) */
1582
1583typedef struct {
1584 uint32_t rsvd1[3]; /* Read as all one's */
1585 uint32_t rsvd2; /* Read as all zero's */
1586 uint32_t portname[2]; /* N_PORT name */
1587 uint32_t nodename[2]; /* NODE name */
1588
1589#ifdef __BIG_ENDIAN_BITFIELD
1590 uint32_t pref_DID:24;
1591 uint32_t hardAL_PA:8;
1592#else /* __LITTLE_ENDIAN_BITFIELD */
1593 uint32_t hardAL_PA:8;
1594 uint32_t pref_DID:24;
1595#endif
1596
1597 uint32_t rsvd3[21]; /* Read as all one's */
1598} READ_NV_VAR;
1599
1600/* Structure for MB Command WRITE_NVPARMS (03) */
1601
1602typedef struct {
1603 uint32_t rsvd1[3]; /* Must be all one's */
1604 uint32_t rsvd2; /* Must be all zero's */
1605 uint32_t portname[2]; /* N_PORT name */
1606 uint32_t nodename[2]; /* NODE name */
1607
1608#ifdef __BIG_ENDIAN_BITFIELD
1609 uint32_t pref_DID:24;
1610 uint32_t hardAL_PA:8;
1611#else /* __LITTLE_ENDIAN_BITFIELD */
1612 uint32_t hardAL_PA:8;
1613 uint32_t pref_DID:24;
1614#endif
1615
1616 uint32_t rsvd3[21]; /* Must be all one's */
1617} WRITE_NV_VAR;
1618
1619/* Structure for MB Command RUN_BIU_DIAG (04) */
1620/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1621
1622typedef struct {
1623 uint32_t rsvd1;
1624 union {
1625 struct {
1626 struct ulp_bde xmit_bde;
1627 struct ulp_bde rcv_bde;
1628 } s1;
1629 struct {
1630 struct ulp_bde64 xmit_bde64;
1631 struct ulp_bde64 rcv_bde64;
1632 } s2;
1633 } un;
1634} BIU_DIAG_VAR;
1635
1636/* Structure for MB Command INIT_LINK (05) */
1637
1638typedef struct {
1639#ifdef __BIG_ENDIAN_BITFIELD
1640 uint32_t rsvd1:24;
1641 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1642#else /* __LITTLE_ENDIAN_BITFIELD */
1643 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1644 uint32_t rsvd1:24;
1645#endif
1646
1647#ifdef __BIG_ENDIAN_BITFIELD
1648 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1649 uint8_t rsvd2;
1650 uint16_t link_flags;
1651#else /* __LITTLE_ENDIAN_BITFIELD */
1652 uint16_t link_flags;
1653 uint8_t rsvd2;
1654 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1655#endif
1656
1657#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1658#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1659#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1660#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1661#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
James Smart92d7f7b2007-06-17 19:56:38 -05001662#define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
dea31012005-04-17 16:05:31 -05001663#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1664
1665#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1666#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
James Smart4b0b91d2006-04-15 11:53:00 -04001667#define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
dea31012005-04-17 16:05:31 -05001668
1669 uint32_t link_speed;
1670#define LINK_SPEED_AUTO 0 /* Auto selection */
1671#define LINK_SPEED_1G 1 /* 1 Gigabaud */
1672#define LINK_SPEED_2G 2 /* 2 Gigabaud */
1673#define LINK_SPEED_4G 4 /* 4 Gigabaud */
James Smartb87eab32007-04-25 09:53:28 -04001674#define LINK_SPEED_8G 8 /* 8 Gigabaud */
dea31012005-04-17 16:05:31 -05001675#define LINK_SPEED_10G 16 /* 10 Gigabaud */
1676
1677} INIT_LINK_VAR;
1678
1679/* Structure for MB Command DOWN_LINK (06) */
1680
1681typedef struct {
1682 uint32_t rsvd1;
1683} DOWN_LINK_VAR;
1684
1685/* Structure for MB Command CONFIG_LINK (07) */
1686
1687typedef struct {
1688#ifdef __BIG_ENDIAN_BITFIELD
1689 uint32_t cr:1;
1690 uint32_t ci:1;
1691 uint32_t cr_delay:6;
1692 uint32_t cr_count:8;
1693 uint32_t rsvd1:8;
1694 uint32_t MaxBBC:8;
1695#else /* __LITTLE_ENDIAN_BITFIELD */
1696 uint32_t MaxBBC:8;
1697 uint32_t rsvd1:8;
1698 uint32_t cr_count:8;
1699 uint32_t cr_delay:6;
1700 uint32_t ci:1;
1701 uint32_t cr:1;
1702#endif
1703
1704 uint32_t myId;
1705 uint32_t rsvd2;
1706 uint32_t edtov;
1707 uint32_t arbtov;
1708 uint32_t ratov;
1709 uint32_t rttov;
1710 uint32_t altov;
1711 uint32_t crtov;
1712 uint32_t citov;
1713#ifdef __BIG_ENDIAN_BITFIELD
1714 uint32_t rrq_enable:1;
1715 uint32_t rrq_immed:1;
1716 uint32_t rsvd4:29;
1717 uint32_t ack0_enable:1;
1718#else /* __LITTLE_ENDIAN_BITFIELD */
1719 uint32_t ack0_enable:1;
1720 uint32_t rsvd4:29;
1721 uint32_t rrq_immed:1;
1722 uint32_t rrq_enable:1;
1723#endif
1724} CONFIG_LINK;
1725
1726/* Structure for MB Command PART_SLIM (08)
1727 * will be removed since SLI1 is no longer supported!
1728 */
1729typedef struct {
1730#ifdef __BIG_ENDIAN_BITFIELD
1731 uint16_t offCiocb;
1732 uint16_t numCiocb;
1733 uint16_t offRiocb;
1734 uint16_t numRiocb;
1735#else /* __LITTLE_ENDIAN_BITFIELD */
1736 uint16_t numCiocb;
1737 uint16_t offCiocb;
1738 uint16_t numRiocb;
1739 uint16_t offRiocb;
1740#endif
1741} RING_DEF;
1742
1743typedef struct {
1744#ifdef __BIG_ENDIAN_BITFIELD
1745 uint32_t unused1:24;
1746 uint32_t numRing:8;
1747#else /* __LITTLE_ENDIAN_BITFIELD */
1748 uint32_t numRing:8;
1749 uint32_t unused1:24;
1750#endif
1751
1752 RING_DEF ringdef[4];
1753 uint32_t hbainit;
1754} PART_SLIM_VAR;
1755
1756/* Structure for MB Command CONFIG_RING (09) */
1757
1758typedef struct {
1759#ifdef __BIG_ENDIAN_BITFIELD
1760 uint32_t unused2:6;
1761 uint32_t recvSeq:1;
1762 uint32_t recvNotify:1;
1763 uint32_t numMask:8;
1764 uint32_t profile:8;
1765 uint32_t unused1:4;
1766 uint32_t ring:4;
1767#else /* __LITTLE_ENDIAN_BITFIELD */
1768 uint32_t ring:4;
1769 uint32_t unused1:4;
1770 uint32_t profile:8;
1771 uint32_t numMask:8;
1772 uint32_t recvNotify:1;
1773 uint32_t recvSeq:1;
1774 uint32_t unused2:6;
1775#endif
1776
1777#ifdef __BIG_ENDIAN_BITFIELD
1778 uint16_t maxRespXchg;
1779 uint16_t maxOrigXchg;
1780#else /* __LITTLE_ENDIAN_BITFIELD */
1781 uint16_t maxOrigXchg;
1782 uint16_t maxRespXchg;
1783#endif
1784
1785 RR_REG rrRegs[6];
1786} CONFIG_RING_VAR;
1787
1788/* Structure for MB Command RESET_RING (10) */
1789
1790typedef struct {
1791 uint32_t ring_no;
1792} RESET_RING_VAR;
1793
1794/* Structure for MB Command READ_CONFIG (11) */
1795
1796typedef struct {
1797#ifdef __BIG_ENDIAN_BITFIELD
1798 uint32_t cr:1;
1799 uint32_t ci:1;
1800 uint32_t cr_delay:6;
1801 uint32_t cr_count:8;
1802 uint32_t InitBBC:8;
1803 uint32_t MaxBBC:8;
1804#else /* __LITTLE_ENDIAN_BITFIELD */
1805 uint32_t MaxBBC:8;
1806 uint32_t InitBBC:8;
1807 uint32_t cr_count:8;
1808 uint32_t cr_delay:6;
1809 uint32_t ci:1;
1810 uint32_t cr:1;
1811#endif
1812
1813#ifdef __BIG_ENDIAN_BITFIELD
1814 uint32_t topology:8;
1815 uint32_t myDid:24;
1816#else /* __LITTLE_ENDIAN_BITFIELD */
1817 uint32_t myDid:24;
1818 uint32_t topology:8;
1819#endif
1820
1821 /* Defines for topology (defined previously) */
1822#ifdef __BIG_ENDIAN_BITFIELD
1823 uint32_t AR:1;
1824 uint32_t IR:1;
1825 uint32_t rsvd1:29;
1826 uint32_t ack0:1;
1827#else /* __LITTLE_ENDIAN_BITFIELD */
1828 uint32_t ack0:1;
1829 uint32_t rsvd1:29;
1830 uint32_t IR:1;
1831 uint32_t AR:1;
1832#endif
1833
1834 uint32_t edtov;
1835 uint32_t arbtov;
1836 uint32_t ratov;
1837 uint32_t rttov;
1838 uint32_t altov;
1839 uint32_t lmt;
Jamie Wellnitz74b72a52006-02-28 22:33:04 -05001840#define LMT_RESERVED 0x000 /* Not used */
1841#define LMT_1Gb 0x004
1842#define LMT_2Gb 0x008
1843#define LMT_4Gb 0x040
1844#define LMT_8Gb 0x080
1845#define LMT_10Gb 0x100
dea31012005-04-17 16:05:31 -05001846 uint32_t rsvd2;
1847 uint32_t rsvd3;
1848 uint32_t max_xri;
1849 uint32_t max_iocb;
1850 uint32_t max_rpi;
1851 uint32_t avail_xri;
1852 uint32_t avail_iocb;
1853 uint32_t avail_rpi;
James Smart858c9f62007-06-17 19:56:39 -05001854 uint32_t max_vpi;
1855 uint32_t rsvd4;
1856 uint32_t rsvd5;
1857 uint32_t avail_vpi;
dea31012005-04-17 16:05:31 -05001858} READ_CONFIG_VAR;
1859
1860/* Structure for MB Command READ_RCONFIG (12) */
1861
1862typedef struct {
1863#ifdef __BIG_ENDIAN_BITFIELD
1864 uint32_t rsvd2:7;
1865 uint32_t recvNotify:1;
1866 uint32_t numMask:8;
1867 uint32_t profile:8;
1868 uint32_t rsvd1:4;
1869 uint32_t ring:4;
1870#else /* __LITTLE_ENDIAN_BITFIELD */
1871 uint32_t ring:4;
1872 uint32_t rsvd1:4;
1873 uint32_t profile:8;
1874 uint32_t numMask:8;
1875 uint32_t recvNotify:1;
1876 uint32_t rsvd2:7;
1877#endif
1878
1879#ifdef __BIG_ENDIAN_BITFIELD
1880 uint16_t maxResp;
1881 uint16_t maxOrig;
1882#else /* __LITTLE_ENDIAN_BITFIELD */
1883 uint16_t maxOrig;
1884 uint16_t maxResp;
1885#endif
1886
1887 RR_REG rrRegs[6];
1888
1889#ifdef __BIG_ENDIAN_BITFIELD
1890 uint16_t cmdRingOffset;
1891 uint16_t cmdEntryCnt;
1892 uint16_t rspRingOffset;
1893 uint16_t rspEntryCnt;
1894 uint16_t nextCmdOffset;
1895 uint16_t rsvd3;
1896 uint16_t nextRspOffset;
1897 uint16_t rsvd4;
1898#else /* __LITTLE_ENDIAN_BITFIELD */
1899 uint16_t cmdEntryCnt;
1900 uint16_t cmdRingOffset;
1901 uint16_t rspEntryCnt;
1902 uint16_t rspRingOffset;
1903 uint16_t rsvd3;
1904 uint16_t nextCmdOffset;
1905 uint16_t rsvd4;
1906 uint16_t nextRspOffset;
1907#endif
1908} READ_RCONF_VAR;
1909
1910/* Structure for MB Command READ_SPARM (13) */
1911/* Structure for MB Command READ_SPARM64 (0x8D) */
1912
1913typedef struct {
1914 uint32_t rsvd1;
1915 uint32_t rsvd2;
1916 union {
1917 struct ulp_bde sp; /* This BDE points to struct serv_parm
1918 structure */
1919 struct ulp_bde64 sp64;
1920 } un;
James Smarted957682007-06-17 19:56:37 -05001921#ifdef __BIG_ENDIAN_BITFIELD
1922 uint16_t rsvd3;
1923 uint16_t vpi;
1924#else /* __LITTLE_ENDIAN_BITFIELD */
1925 uint16_t vpi;
1926 uint16_t rsvd3;
1927#endif
dea31012005-04-17 16:05:31 -05001928} READ_SPARM_VAR;
1929
1930/* Structure for MB Command READ_STATUS (14) */
1931
1932typedef struct {
1933#ifdef __BIG_ENDIAN_BITFIELD
1934 uint32_t rsvd1:31;
1935 uint32_t clrCounters:1;
1936 uint16_t activeXriCnt;
1937 uint16_t activeRpiCnt;
1938#else /* __LITTLE_ENDIAN_BITFIELD */
1939 uint32_t clrCounters:1;
1940 uint32_t rsvd1:31;
1941 uint16_t activeRpiCnt;
1942 uint16_t activeXriCnt;
1943#endif
1944
1945 uint32_t xmitByteCnt;
1946 uint32_t rcvByteCnt;
1947 uint32_t xmitFrameCnt;
1948 uint32_t rcvFrameCnt;
1949 uint32_t xmitSeqCnt;
1950 uint32_t rcvSeqCnt;
1951 uint32_t totalOrigExchanges;
1952 uint32_t totalRespExchanges;
1953 uint32_t rcvPbsyCnt;
1954 uint32_t rcvFbsyCnt;
1955} READ_STATUS_VAR;
1956
1957/* Structure for MB Command READ_RPI (15) */
1958/* Structure for MB Command READ_RPI64 (0x8F) */
1959
1960typedef struct {
1961#ifdef __BIG_ENDIAN_BITFIELD
1962 uint16_t nextRpi;
1963 uint16_t reqRpi;
1964 uint32_t rsvd2:8;
1965 uint32_t DID:24;
1966#else /* __LITTLE_ENDIAN_BITFIELD */
1967 uint16_t reqRpi;
1968 uint16_t nextRpi;
1969 uint32_t DID:24;
1970 uint32_t rsvd2:8;
1971#endif
1972
1973 union {
1974 struct ulp_bde sp;
1975 struct ulp_bde64 sp64;
1976 } un;
1977
1978} READ_RPI_VAR;
1979
1980/* Structure for MB Command READ_XRI (16) */
1981
1982typedef struct {
1983#ifdef __BIG_ENDIAN_BITFIELD
1984 uint16_t nextXri;
1985 uint16_t reqXri;
1986 uint16_t rsvd1;
1987 uint16_t rpi;
1988 uint32_t rsvd2:8;
1989 uint32_t DID:24;
1990 uint32_t rsvd3:8;
1991 uint32_t SID:24;
1992 uint32_t rsvd4;
1993 uint8_t seqId;
1994 uint8_t rsvd5;
1995 uint16_t seqCount;
1996 uint16_t oxId;
1997 uint16_t rxId;
1998 uint32_t rsvd6:30;
1999 uint32_t si:1;
2000 uint32_t exchOrig:1;
2001#else /* __LITTLE_ENDIAN_BITFIELD */
2002 uint16_t reqXri;
2003 uint16_t nextXri;
2004 uint16_t rpi;
2005 uint16_t rsvd1;
2006 uint32_t DID:24;
2007 uint32_t rsvd2:8;
2008 uint32_t SID:24;
2009 uint32_t rsvd3:8;
2010 uint32_t rsvd4;
2011 uint16_t seqCount;
2012 uint8_t rsvd5;
2013 uint8_t seqId;
2014 uint16_t rxId;
2015 uint16_t oxId;
2016 uint32_t exchOrig:1;
2017 uint32_t si:1;
2018 uint32_t rsvd6:30;
2019#endif
2020} READ_XRI_VAR;
2021
2022/* Structure for MB Command READ_REV (17) */
2023
2024typedef struct {
2025#ifdef __BIG_ENDIAN_BITFIELD
2026 uint32_t cv:1;
2027 uint32_t rr:1;
James Smarted957682007-06-17 19:56:37 -05002028 uint32_t rsvd2:2;
2029 uint32_t v3req:1;
2030 uint32_t v3rsp:1;
2031 uint32_t rsvd1:25;
dea31012005-04-17 16:05:31 -05002032 uint32_t rv:1;
2033#else /* __LITTLE_ENDIAN_BITFIELD */
2034 uint32_t rv:1;
James Smarted957682007-06-17 19:56:37 -05002035 uint32_t rsvd1:25;
2036 uint32_t v3rsp:1;
2037 uint32_t v3req:1;
2038 uint32_t rsvd2:2;
dea31012005-04-17 16:05:31 -05002039 uint32_t rr:1;
2040 uint32_t cv:1;
2041#endif
2042
2043 uint32_t biuRev;
2044 uint32_t smRev;
2045 union {
2046 uint32_t smFwRev;
2047 struct {
2048#ifdef __BIG_ENDIAN_BITFIELD
2049 uint8_t ProgType;
2050 uint8_t ProgId;
2051 uint16_t ProgVer:4;
2052 uint16_t ProgRev:4;
2053 uint16_t ProgFixLvl:2;
2054 uint16_t ProgDistType:2;
2055 uint16_t DistCnt:4;
2056#else /* __LITTLE_ENDIAN_BITFIELD */
2057 uint16_t DistCnt:4;
2058 uint16_t ProgDistType:2;
2059 uint16_t ProgFixLvl:2;
2060 uint16_t ProgRev:4;
2061 uint16_t ProgVer:4;
2062 uint8_t ProgId;
2063 uint8_t ProgType;
2064#endif
2065
2066 } b;
2067 } un;
2068 uint32_t endecRev;
2069#ifdef __BIG_ENDIAN_BITFIELD
2070 uint8_t feaLevelHigh;
2071 uint8_t feaLevelLow;
2072 uint8_t fcphHigh;
2073 uint8_t fcphLow;
2074#else /* __LITTLE_ENDIAN_BITFIELD */
2075 uint8_t fcphLow;
2076 uint8_t fcphHigh;
2077 uint8_t feaLevelLow;
2078 uint8_t feaLevelHigh;
2079#endif
2080
2081 uint32_t postKernRev;
2082 uint32_t opFwRev;
2083 uint8_t opFwName[16];
2084 uint32_t sli1FwRev;
2085 uint8_t sli1FwName[16];
2086 uint32_t sli2FwRev;
2087 uint8_t sli2FwName[16];
James Smarted957682007-06-17 19:56:37 -05002088 uint32_t sli3Feat;
2089 uint32_t RandomData[6];
dea31012005-04-17 16:05:31 -05002090} READ_REV_VAR;
2091
2092/* Structure for MB Command READ_LINK_STAT (18) */
2093
2094typedef struct {
2095 uint32_t rsvd1;
2096 uint32_t linkFailureCnt;
2097 uint32_t lossSyncCnt;
2098
2099 uint32_t lossSignalCnt;
2100 uint32_t primSeqErrCnt;
2101 uint32_t invalidXmitWord;
2102 uint32_t crcCnt;
2103 uint32_t primSeqTimeout;
2104 uint32_t elasticOverrun;
2105 uint32_t arbTimeout;
2106} READ_LNK_VAR;
2107
2108/* Structure for MB Command REG_LOGIN (19) */
2109/* Structure for MB Command REG_LOGIN64 (0x93) */
2110
2111typedef struct {
2112#ifdef __BIG_ENDIAN_BITFIELD
2113 uint16_t rsvd1;
2114 uint16_t rpi;
2115 uint32_t rsvd2:8;
2116 uint32_t did:24;
2117#else /* __LITTLE_ENDIAN_BITFIELD */
2118 uint16_t rpi;
2119 uint16_t rsvd1;
2120 uint32_t did:24;
2121 uint32_t rsvd2:8;
2122#endif
2123
2124 union {
2125 struct ulp_bde sp;
2126 struct ulp_bde64 sp64;
2127 } un;
2128
James Smarted957682007-06-17 19:56:37 -05002129#ifdef __BIG_ENDIAN_BITFIELD
2130 uint16_t rsvd6;
2131 uint16_t vpi;
2132#else /* __LITTLE_ENDIAN_BITFIELD */
2133 uint16_t vpi;
2134 uint16_t rsvd6;
2135#endif
2136
dea31012005-04-17 16:05:31 -05002137} REG_LOGIN_VAR;
2138
2139/* Word 30 contents for REG_LOGIN */
2140typedef union {
2141 struct {
2142#ifdef __BIG_ENDIAN_BITFIELD
2143 uint16_t rsvd1:12;
2144 uint16_t wd30_class:4;
2145 uint16_t xri;
2146#else /* __LITTLE_ENDIAN_BITFIELD */
2147 uint16_t xri;
2148 uint16_t wd30_class:4;
2149 uint16_t rsvd1:12;
2150#endif
2151 } f;
2152 uint32_t word;
2153} REG_WD30;
2154
2155/* Structure for MB Command UNREG_LOGIN (20) */
2156
2157typedef struct {
2158#ifdef __BIG_ENDIAN_BITFIELD
2159 uint16_t rsvd1;
2160 uint16_t rpi;
James Smarted957682007-06-17 19:56:37 -05002161 uint32_t rsvd2;
2162 uint32_t rsvd3;
2163 uint32_t rsvd4;
2164 uint32_t rsvd5;
2165 uint16_t rsvd6;
2166 uint16_t vpi;
dea31012005-04-17 16:05:31 -05002167#else /* __LITTLE_ENDIAN_BITFIELD */
2168 uint16_t rpi;
2169 uint16_t rsvd1;
James Smarted957682007-06-17 19:56:37 -05002170 uint32_t rsvd2;
2171 uint32_t rsvd3;
2172 uint32_t rsvd4;
2173 uint32_t rsvd5;
2174 uint16_t vpi;
2175 uint16_t rsvd6;
dea31012005-04-17 16:05:31 -05002176#endif
2177} UNREG_LOGIN_VAR;
2178
James Smart92d7f7b2007-06-17 19:56:38 -05002179/* Structure for MB Command REG_VPI (0x96) */
2180typedef struct {
2181#ifdef __BIG_ENDIAN_BITFIELD
2182 uint32_t rsvd1;
2183 uint32_t rsvd2:8;
2184 uint32_t sid:24;
2185 uint32_t rsvd3;
2186 uint32_t rsvd4;
2187 uint32_t rsvd5;
2188 uint16_t rsvd6;
2189 uint16_t vpi;
2190#else /* __LITTLE_ENDIAN */
2191 uint32_t rsvd1;
2192 uint32_t sid:24;
2193 uint32_t rsvd2:8;
2194 uint32_t rsvd3;
2195 uint32_t rsvd4;
2196 uint32_t rsvd5;
2197 uint16_t vpi;
2198 uint16_t rsvd6;
2199#endif
2200} REG_VPI_VAR;
2201
2202/* Structure for MB Command UNREG_VPI (0x97) */
2203typedef struct {
2204 uint32_t rsvd1;
2205 uint32_t rsvd2;
2206 uint32_t rsvd3;
2207 uint32_t rsvd4;
2208 uint32_t rsvd5;
2209#ifdef __BIG_ENDIAN_BITFIELD
2210 uint16_t rsvd6;
2211 uint16_t vpi;
2212#else /* __LITTLE_ENDIAN */
2213 uint16_t vpi;
2214 uint16_t rsvd6;
2215#endif
2216} UNREG_VPI_VAR;
2217
dea31012005-04-17 16:05:31 -05002218/* Structure for MB Command UNREG_D_ID (0x23) */
2219
2220typedef struct {
2221 uint32_t did;
James Smarted957682007-06-17 19:56:37 -05002222 uint32_t rsvd2;
2223 uint32_t rsvd3;
2224 uint32_t rsvd4;
2225 uint32_t rsvd5;
2226#ifdef __BIG_ENDIAN_BITFIELD
2227 uint16_t rsvd6;
2228 uint16_t vpi;
2229#else
2230 uint16_t vpi;
2231 uint16_t rsvd6;
2232#endif
dea31012005-04-17 16:05:31 -05002233} UNREG_D_ID_VAR;
2234
2235/* Structure for MB Command READ_LA (21) */
2236/* Structure for MB Command READ_LA64 (0x95) */
2237
2238typedef struct {
2239 uint32_t eventTag; /* Event tag */
2240#ifdef __BIG_ENDIAN_BITFIELD
James Smart84774a42008-08-24 21:50:06 -04002241 uint32_t rsvd1:19;
2242 uint32_t fa:1;
2243 uint32_t mm:1; /* Menlo Maintenance mode enabled */
2244 uint32_t rx:1;
dea31012005-04-17 16:05:31 -05002245 uint32_t pb:1;
2246 uint32_t il:1;
2247 uint32_t attType:8;
2248#else /* __LITTLE_ENDIAN_BITFIELD */
2249 uint32_t attType:8;
2250 uint32_t il:1;
2251 uint32_t pb:1;
James Smart84774a42008-08-24 21:50:06 -04002252 uint32_t rx:1;
2253 uint32_t mm:1;
2254 uint32_t fa:1;
2255 uint32_t rsvd1:19;
dea31012005-04-17 16:05:31 -05002256#endif
2257
2258#define AT_RESERVED 0x00 /* Reserved - attType */
2259#define AT_LINK_UP 0x01 /* Link is up */
2260#define AT_LINK_DOWN 0x02 /* Link is down */
2261
2262#ifdef __BIG_ENDIAN_BITFIELD
2263 uint8_t granted_AL_PA;
2264 uint8_t lipAlPs;
2265 uint8_t lipType;
2266 uint8_t topology;
2267#else /* __LITTLE_ENDIAN_BITFIELD */
2268 uint8_t topology;
2269 uint8_t lipType;
2270 uint8_t lipAlPs;
2271 uint8_t granted_AL_PA;
2272#endif
2273
2274#define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2275#define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
James Smart84774a42008-08-24 21:50:06 -04002276#define TOPOLOGY_LNK_MENLO_MAINTENANCE 0x05 /* maint mode zephtr to menlo */
dea31012005-04-17 16:05:31 -05002277
2278 union {
2279 struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
2280 to */
2281 /* store the LILP AL_PA position map into */
2282 struct ulp_bde64 lilpBde64;
2283 } un;
2284
2285#ifdef __BIG_ENDIAN_BITFIELD
2286 uint32_t Dlu:1;
2287 uint32_t Dtf:1;
2288 uint32_t Drsvd2:14;
2289 uint32_t DlnkSpeed:8;
2290 uint32_t DnlPort:4;
2291 uint32_t Dtx:2;
2292 uint32_t Drx:2;
2293#else /* __LITTLE_ENDIAN_BITFIELD */
2294 uint32_t Drx:2;
2295 uint32_t Dtx:2;
2296 uint32_t DnlPort:4;
2297 uint32_t DlnkSpeed:8;
2298 uint32_t Drsvd2:14;
2299 uint32_t Dtf:1;
2300 uint32_t Dlu:1;
2301#endif
2302
2303#ifdef __BIG_ENDIAN_BITFIELD
2304 uint32_t Ulu:1;
2305 uint32_t Utf:1;
2306 uint32_t Ursvd2:14;
2307 uint32_t UlnkSpeed:8;
2308 uint32_t UnlPort:4;
2309 uint32_t Utx:2;
2310 uint32_t Urx:2;
2311#else /* __LITTLE_ENDIAN_BITFIELD */
2312 uint32_t Urx:2;
2313 uint32_t Utx:2;
2314 uint32_t UnlPort:4;
2315 uint32_t UlnkSpeed:8;
2316 uint32_t Ursvd2:14;
2317 uint32_t Utf:1;
2318 uint32_t Ulu:1;
2319#endif
2320
2321#define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2322#define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2323#define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2324#define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2325#define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2326#define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2327
2328} READ_LA_VAR;
2329
2330/* Structure for MB Command CLEAR_LA (22) */
2331
2332typedef struct {
2333 uint32_t eventTag; /* Event tag */
2334 uint32_t rsvd1;
2335} CLEAR_LA_VAR;
2336
2337/* Structure for MB Command DUMP */
2338
2339typedef struct {
2340#ifdef __BIG_ENDIAN_BITFIELD
2341 uint32_t rsvd:25;
2342 uint32_t ra:1;
2343 uint32_t co:1;
2344 uint32_t cv:1;
2345 uint32_t type:4;
2346 uint32_t entry_index:16;
2347 uint32_t region_id:16;
2348#else /* __LITTLE_ENDIAN_BITFIELD */
2349 uint32_t type:4;
2350 uint32_t cv:1;
2351 uint32_t co:1;
2352 uint32_t ra:1;
2353 uint32_t rsvd:25;
2354 uint32_t region_id:16;
2355 uint32_t entry_index:16;
2356#endif
2357
2358 uint32_t rsvd1;
2359 uint32_t word_cnt;
2360 uint32_t resp_offset;
2361} DUMP_VAR;
2362
2363#define DMP_MEM_REG 0x1
2364#define DMP_NV_PARAMS 0x2
2365
2366#define DMP_REGION_VPD 0xe
2367#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2368#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2369#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2370
James Smart97207482008-12-04 22:39:19 -05002371#define WAKE_UP_PARMS_REGION_ID 4
2372#define WAKE_UP_PARMS_WORD_SIZE 15
2373
2374/* Option rom version structure */
2375struct prog_id {
2376#ifdef __BIG_ENDIAN_BITFIELD
2377 uint8_t type;
2378 uint8_t id;
2379 uint32_t ver:4; /* Major Version */
2380 uint32_t rev:4; /* Revision */
2381 uint32_t lev:2; /* Level */
2382 uint32_t dist:2; /* Dist Type */
2383 uint32_t num:4; /* number after dist type */
2384#else /* __LITTLE_ENDIAN_BITFIELD */
2385 uint32_t num:4; /* number after dist type */
2386 uint32_t dist:2; /* Dist Type */
2387 uint32_t lev:2; /* Level */
2388 uint32_t rev:4; /* Revision */
2389 uint32_t ver:4; /* Major Version */
2390 uint8_t id;
2391 uint8_t type;
2392#endif
2393};
2394
James Smartd7c255b2008-08-24 21:50:00 -04002395/* Structure for MB Command UPDATE_CFG (0x1B) */
2396
2397struct update_cfg_var {
2398#ifdef __BIG_ENDIAN_BITFIELD
2399 uint32_t rsvd2:16;
2400 uint32_t type:8;
2401 uint32_t rsvd:1;
2402 uint32_t ra:1;
2403 uint32_t co:1;
2404 uint32_t cv:1;
2405 uint32_t req:4;
2406 uint32_t entry_length:16;
2407 uint32_t region_id:16;
2408#else /* __LITTLE_ENDIAN_BITFIELD */
2409 uint32_t req:4;
2410 uint32_t cv:1;
2411 uint32_t co:1;
2412 uint32_t ra:1;
2413 uint32_t rsvd:1;
2414 uint32_t type:8;
2415 uint32_t rsvd2:16;
2416 uint32_t region_id:16;
2417 uint32_t entry_length:16;
2418#endif
2419
2420 uint32_t resp_info;
2421 uint32_t byte_cnt;
2422 uint32_t data_offset;
2423};
2424
James Smarted957682007-06-17 19:56:37 -05002425struct hbq_mask {
2426#ifdef __BIG_ENDIAN_BITFIELD
2427 uint8_t tmatch;
2428 uint8_t tmask;
2429 uint8_t rctlmatch;
2430 uint8_t rctlmask;
2431#else /* __LITTLE_ENDIAN */
2432 uint8_t rctlmask;
2433 uint8_t rctlmatch;
2434 uint8_t tmask;
2435 uint8_t tmatch;
2436#endif
2437};
2438
2439
2440/* Structure for MB Command CONFIG_HBQ (7c) */
2441
2442struct config_hbq_var {
2443#ifdef __BIG_ENDIAN_BITFIELD
2444 uint32_t rsvd1 :7;
2445 uint32_t recvNotify :1; /* Receive Notification */
2446 uint32_t numMask :8; /* # Mask Entries */
2447 uint32_t profile :8; /* Selection Profile */
2448 uint32_t rsvd2 :8;
2449#else /* __LITTLE_ENDIAN */
2450 uint32_t rsvd2 :8;
2451 uint32_t profile :8; /* Selection Profile */
2452 uint32_t numMask :8; /* # Mask Entries */
2453 uint32_t recvNotify :1; /* Receive Notification */
2454 uint32_t rsvd1 :7;
2455#endif
2456
2457#ifdef __BIG_ENDIAN_BITFIELD
2458 uint32_t hbqId :16;
2459 uint32_t rsvd3 :12;
2460 uint32_t ringMask :4;
2461#else /* __LITTLE_ENDIAN */
2462 uint32_t ringMask :4;
2463 uint32_t rsvd3 :12;
2464 uint32_t hbqId :16;
2465#endif
2466
2467#ifdef __BIG_ENDIAN_BITFIELD
2468 uint32_t entry_count :16;
2469 uint32_t rsvd4 :8;
2470 uint32_t headerLen :8;
2471#else /* __LITTLE_ENDIAN */
2472 uint32_t headerLen :8;
2473 uint32_t rsvd4 :8;
2474 uint32_t entry_count :16;
2475#endif
2476
2477 uint32_t hbqaddrLow;
2478 uint32_t hbqaddrHigh;
2479
2480#ifdef __BIG_ENDIAN_BITFIELD
2481 uint32_t rsvd5 :31;
2482 uint32_t logEntry :1;
2483#else /* __LITTLE_ENDIAN */
2484 uint32_t logEntry :1;
2485 uint32_t rsvd5 :31;
2486#endif
2487
2488 uint32_t rsvd6; /* w7 */
2489 uint32_t rsvd7; /* w8 */
2490 uint32_t rsvd8; /* w9 */
2491
2492 struct hbq_mask hbqMasks[6];
2493
2494
2495 union {
2496 uint32_t allprofiles[12];
2497
2498 struct {
2499 #ifdef __BIG_ENDIAN_BITFIELD
2500 uint32_t seqlenoff :16;
2501 uint32_t maxlen :16;
2502 #else /* __LITTLE_ENDIAN */
2503 uint32_t maxlen :16;
2504 uint32_t seqlenoff :16;
2505 #endif
2506 #ifdef __BIG_ENDIAN_BITFIELD
2507 uint32_t rsvd1 :28;
2508 uint32_t seqlenbcnt :4;
2509 #else /* __LITTLE_ENDIAN */
2510 uint32_t seqlenbcnt :4;
2511 uint32_t rsvd1 :28;
2512 #endif
2513 uint32_t rsvd[10];
2514 } profile2;
2515
2516 struct {
2517 #ifdef __BIG_ENDIAN_BITFIELD
2518 uint32_t seqlenoff :16;
2519 uint32_t maxlen :16;
2520 #else /* __LITTLE_ENDIAN */
2521 uint32_t maxlen :16;
2522 uint32_t seqlenoff :16;
2523 #endif
2524 #ifdef __BIG_ENDIAN_BITFIELD
2525 uint32_t cmdcodeoff :28;
2526 uint32_t rsvd1 :12;
2527 uint32_t seqlenbcnt :4;
2528 #else /* __LITTLE_ENDIAN */
2529 uint32_t seqlenbcnt :4;
2530 uint32_t rsvd1 :12;
2531 uint32_t cmdcodeoff :28;
2532 #endif
2533 uint32_t cmdmatch[8];
2534
2535 uint32_t rsvd[2];
2536 } profile3;
2537
2538 struct {
2539 #ifdef __BIG_ENDIAN_BITFIELD
2540 uint32_t seqlenoff :16;
2541 uint32_t maxlen :16;
2542 #else /* __LITTLE_ENDIAN */
2543 uint32_t maxlen :16;
2544 uint32_t seqlenoff :16;
2545 #endif
2546 #ifdef __BIG_ENDIAN_BITFIELD
2547 uint32_t cmdcodeoff :28;
2548 uint32_t rsvd1 :12;
2549 uint32_t seqlenbcnt :4;
2550 #else /* __LITTLE_ENDIAN */
2551 uint32_t seqlenbcnt :4;
2552 uint32_t rsvd1 :12;
2553 uint32_t cmdcodeoff :28;
2554 #endif
2555 uint32_t cmdmatch[8];
2556
2557 uint32_t rsvd[2];
2558 } profile5;
2559
2560 } profiles;
2561
2562};
2563
2564
dea31012005-04-17 16:05:31 -05002565
James Smart2e0fef82007-06-17 19:56:36 -05002566/* Structure for MB Command CONFIG_PORT (0x88) */
dea31012005-04-17 16:05:31 -05002567typedef struct {
James Smarted957682007-06-17 19:56:37 -05002568#ifdef __BIG_ENDIAN_BITFIELD
2569 uint32_t cBE : 1;
2570 uint32_t cET : 1;
2571 uint32_t cHpcb : 1;
2572 uint32_t cMA : 1;
2573 uint32_t sli_mode : 4;
2574 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2575 * config block */
2576#else /* __LITTLE_ENDIAN */
2577 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2578 * config block */
2579 uint32_t sli_mode : 4;
2580 uint32_t cMA : 1;
2581 uint32_t cHpcb : 1;
2582 uint32_t cET : 1;
2583 uint32_t cBE : 1;
2584#endif
2585
dea31012005-04-17 16:05:31 -05002586 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2587 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
James Smart97207482008-12-04 22:39:19 -05002588 uint32_t hbainit[5];
2589#ifdef __BIG_ENDIAN_BITFIELD
2590 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2591 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2592#else /* __LITTLE_ENDIAN */
2593 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2594 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2595#endif
James Smarted957682007-06-17 19:56:37 -05002596
2597#ifdef __BIG_ENDIAN_BITFIELD
James Smart97207482008-12-04 22:39:19 -05002598 uint32_t rsvd1 : 24; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002599 uint32_t cmv : 1; /* Configure Max VPIs */
2600 uint32_t ccrp : 1; /* Config Command Ring Polling */
2601 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2602 uint32_t chbs : 1; /* Cofigure Host Backing store */
2603 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2604 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2605 uint32_t cmx : 1; /* Configure Max XRIs */
2606 uint32_t cmr : 1; /* Configure Max RPIs */
2607#else /* __LITTLE_ENDIAN */
2608 uint32_t cmr : 1; /* Configure Max RPIs */
2609 uint32_t cmx : 1; /* Configure Max XRIs */
2610 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2611 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2612 uint32_t chbs : 1; /* Cofigure Host Backing store */
2613 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2614 uint32_t ccrp : 1; /* Config Command Ring Polling */
2615 uint32_t cmv : 1; /* Configure Max VPIs */
James Smart97207482008-12-04 22:39:19 -05002616 uint32_t rsvd1 : 24; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002617#endif
2618#ifdef __BIG_ENDIAN_BITFIELD
2619 uint32_t rsvd2 : 24; /* Reserved */
2620 uint32_t gmv : 1; /* Grant Max VPIs */
2621 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2622 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2623 uint32_t ghbs : 1; /* Grant Host Backing Store */
2624 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2625 uint32_t gerbm : 1; /* Grant ERBM Request */
2626 uint32_t gmx : 1; /* Grant Max XRIs */
2627 uint32_t gmr : 1; /* Grant Max RPIs */
2628#else /* __LITTLE_ENDIAN */
2629 uint32_t gmr : 1; /* Grant Max RPIs */
2630 uint32_t gmx : 1; /* Grant Max XRIs */
2631 uint32_t gerbm : 1; /* Grant ERBM Request */
2632 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2633 uint32_t ghbs : 1; /* Grant Host Backing Store */
2634 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2635 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2636 uint32_t gmv : 1; /* Grant Max VPIs */
2637 uint32_t rsvd2 : 24; /* Reserved */
2638#endif
2639
2640#ifdef __BIG_ENDIAN_BITFIELD
2641 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2642 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2643#else /* __LITTLE_ENDIAN */
2644 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2645 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2646#endif
2647
2648#ifdef __BIG_ENDIAN_BITFIELD
2649 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2650 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2651#else /* __LITTLE_ENDIAN */
2652 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2653 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2654#endif
2655
2656 uint32_t rsvd4; /* Reserved */
2657
2658#ifdef __BIG_ENDIAN_BITFIELD
2659 uint32_t rsvd5 : 16; /* Reserved */
2660 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2661#else /* __LITTLE_ENDIAN */
2662 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2663 uint32_t rsvd5 : 16; /* Reserved */
2664#endif
2665
dea31012005-04-17 16:05:31 -05002666} CONFIG_PORT_VAR;
2667
James Smart93996272008-08-24 21:50:30 -04002668/* Structure for MB Command CONFIG_MSI (0x30) */
2669struct config_msi_var {
2670#ifdef __BIG_ENDIAN_BITFIELD
2671 uint32_t dfltMsgNum:8; /* Default message number */
2672 uint32_t rsvd1:11; /* Reserved */
2673 uint32_t NID:5; /* Number of secondary attention IDs */
2674 uint32_t rsvd2:5; /* Reserved */
2675 uint32_t dfltPresent:1; /* Default message number present */
2676 uint32_t addFlag:1; /* Add association flag */
2677 uint32_t reportFlag:1; /* Report association flag */
2678#else /* __LITTLE_ENDIAN_BITFIELD */
2679 uint32_t reportFlag:1; /* Report association flag */
2680 uint32_t addFlag:1; /* Add association flag */
2681 uint32_t dfltPresent:1; /* Default message number present */
2682 uint32_t rsvd2:5; /* Reserved */
2683 uint32_t NID:5; /* Number of secondary attention IDs */
2684 uint32_t rsvd1:11; /* Reserved */
2685 uint32_t dfltMsgNum:8; /* Default message number */
2686#endif
2687 uint32_t attentionConditions[2];
2688 uint8_t attentionId[16];
2689 uint8_t messageNumberByHA[64];
2690 uint8_t messageNumberByID[16];
2691 uint32_t autoClearHA[2];
2692#ifdef __BIG_ENDIAN_BITFIELD
2693 uint32_t rsvd3:16;
2694 uint32_t autoClearID:16;
2695#else /* __LITTLE_ENDIAN_BITFIELD */
2696 uint32_t autoClearID:16;
2697 uint32_t rsvd3:16;
2698#endif
2699 uint32_t rsvd4;
2700};
2701
dea31012005-04-17 16:05:31 -05002702/* SLI-2 Port Control Block */
2703
2704/* SLIM POINTER */
2705#define SLIMOFF 0x30 /* WORD */
2706
2707typedef struct _SLI2_RDSC {
2708 uint32_t cmdEntries;
2709 uint32_t cmdAddrLow;
2710 uint32_t cmdAddrHigh;
2711
2712 uint32_t rspEntries;
2713 uint32_t rspAddrLow;
2714 uint32_t rspAddrHigh;
2715} SLI2_RDSC;
2716
2717typedef struct _PCB {
2718#ifdef __BIG_ENDIAN_BITFIELD
2719 uint32_t type:8;
2720#define TYPE_NATIVE_SLI2 0x01;
2721 uint32_t feature:8;
2722#define FEATURE_INITIAL_SLI2 0x01;
2723 uint32_t rsvd:12;
2724 uint32_t maxRing:4;
2725#else /* __LITTLE_ENDIAN_BITFIELD */
2726 uint32_t maxRing:4;
2727 uint32_t rsvd:12;
2728 uint32_t feature:8;
2729#define FEATURE_INITIAL_SLI2 0x01;
2730 uint32_t type:8;
2731#define TYPE_NATIVE_SLI2 0x01;
2732#endif
2733
2734 uint32_t mailBoxSize;
2735 uint32_t mbAddrLow;
2736 uint32_t mbAddrHigh;
2737
2738 uint32_t hgpAddrLow;
2739 uint32_t hgpAddrHigh;
2740
2741 uint32_t pgpAddrLow;
2742 uint32_t pgpAddrHigh;
2743 SLI2_RDSC rdsc[MAX_RINGS];
2744} PCB_t;
2745
2746/* NEW_FEATURE */
2747typedef struct {
2748#ifdef __BIG_ENDIAN_BITFIELD
2749 uint32_t rsvd0:27;
2750 uint32_t discardFarp:1;
2751 uint32_t IPEnable:1;
2752 uint32_t nodeName:1;
2753 uint32_t portName:1;
2754 uint32_t filterEnable:1;
2755#else /* __LITTLE_ENDIAN_BITFIELD */
2756 uint32_t filterEnable:1;
2757 uint32_t portName:1;
2758 uint32_t nodeName:1;
2759 uint32_t IPEnable:1;
2760 uint32_t discardFarp:1;
2761 uint32_t rsvd:27;
2762#endif
2763
2764 uint8_t portname[8]; /* Used to be struct lpfc_name */
2765 uint8_t nodename[8];
2766 uint32_t rsvd1;
2767 uint32_t rsvd2;
2768 uint32_t rsvd3;
2769 uint32_t IPAddress;
2770} CONFIG_FARP_VAR;
2771
James Smart57127f12007-10-27 13:37:05 -04002772/* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
2773
2774typedef struct {
2775#ifdef __BIG_ENDIAN_BITFIELD
2776 uint32_t rsvd:30;
2777 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2778#else /* __LITTLE_ENDIAN */
2779 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2780 uint32_t rsvd:30;
2781#endif
2782} ASYNCEVT_ENABLE_VAR;
2783
dea31012005-04-17 16:05:31 -05002784/* Union of all Mailbox Command types */
2785#define MAILBOX_CMD_WSIZE 32
2786#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2787
2788typedef union {
James Smarted957682007-06-17 19:56:37 -05002789 uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
2790 * feature/max ring number
2791 */
2792 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
2793 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
2794 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
James Smart311464e2007-08-02 11:10:37 -04002795 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
2796 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
dea31012005-04-17 16:05:31 -05002797 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
James Smarted957682007-06-17 19:56:37 -05002798 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
2799 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
dea31012005-04-17 16:05:31 -05002800 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
2801 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
2802 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
2803 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
2804 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
2805 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
James Smarted957682007-06-17 19:56:37 -05002806 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
2807 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
2808 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
2809 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
dea31012005-04-17 16:05:31 -05002810 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
2811 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
James Smarted957682007-06-17 19:56:37 -05002812 READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
dea31012005-04-17 16:05:31 -05002813 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
James Smarted957682007-06-17 19:56:37 -05002814 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
2815 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
2816 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
2817 * NEW_FEATURE
2818 */
2819 struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
James Smartd7c255b2008-08-24 21:50:00 -04002820 struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
James Smarted957682007-06-17 19:56:37 -05002821 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
James Smart92d7f7b2007-06-17 19:56:38 -05002822 REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
2823 UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
James Smart57127f12007-10-27 13:37:05 -04002824 ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
James Smart93996272008-08-24 21:50:30 -04002825 struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
dea31012005-04-17 16:05:31 -05002826} MAILVARIANTS;
2827
2828/*
2829 * SLI-2 specific structures
2830 */
2831
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002832struct lpfc_hgp {
2833 __le32 cmdPutInx;
2834 __le32 rspGetInx;
2835};
dea31012005-04-17 16:05:31 -05002836
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002837struct lpfc_pgp {
2838 __le32 cmdGetInx;
2839 __le32 rspPutInx;
2840};
dea31012005-04-17 16:05:31 -05002841
James Smarted957682007-06-17 19:56:37 -05002842struct sli2_desc {
dea31012005-04-17 16:05:31 -05002843 uint32_t unused1[16];
James Smarted957682007-06-17 19:56:37 -05002844 struct lpfc_hgp host[MAX_RINGS];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002845 struct lpfc_pgp port[MAX_RINGS];
James Smarted957682007-06-17 19:56:37 -05002846};
2847
2848struct sli3_desc {
2849 struct lpfc_hgp host[MAX_RINGS];
2850 uint32_t reserved[8];
2851 uint32_t hbq_put[16];
2852};
2853
2854struct sli3_pgp {
2855 struct lpfc_pgp port[MAX_RINGS];
2856 uint32_t hbq_get[16];
2857};
dea31012005-04-17 16:05:31 -05002858
James Smart34b02dc2008-08-24 21:49:55 -04002859struct sli3_inb_pgp {
2860 uint32_t ha_copy;
2861 uint32_t counter;
2862 struct lpfc_pgp port[MAX_RINGS];
2863 uint32_t hbq_get[16];
2864};
2865
2866union sli_var {
2867 struct sli2_desc s2;
2868 struct sli3_desc s3;
2869 struct sli3_pgp s3_pgp;
2870 struct sli3_inb_pgp s3_inb_pgp;
2871};
dea31012005-04-17 16:05:31 -05002872
2873typedef struct {
2874#ifdef __BIG_ENDIAN_BITFIELD
2875 uint16_t mbxStatus;
2876 uint8_t mbxCommand;
2877 uint8_t mbxReserved:6;
2878 uint8_t mbxHc:1;
2879 uint8_t mbxOwner:1; /* Low order bit first word */
2880#else /* __LITTLE_ENDIAN_BITFIELD */
2881 uint8_t mbxOwner:1; /* Low order bit first word */
2882 uint8_t mbxHc:1;
2883 uint8_t mbxReserved:6;
2884 uint8_t mbxCommand;
2885 uint16_t mbxStatus;
2886#endif
2887
2888 MAILVARIANTS un;
James Smart34b02dc2008-08-24 21:49:55 -04002889 union sli_var us;
dea31012005-04-17 16:05:31 -05002890} MAILBOX_t;
2891
2892/*
2893 * Begin Structure Definitions for IOCB Commands
2894 */
2895
2896typedef struct {
2897#ifdef __BIG_ENDIAN_BITFIELD
2898 uint8_t statAction;
2899 uint8_t statRsn;
2900 uint8_t statBaExp;
2901 uint8_t statLocalError;
2902#else /* __LITTLE_ENDIAN_BITFIELD */
2903 uint8_t statLocalError;
2904 uint8_t statBaExp;
2905 uint8_t statRsn;
2906 uint8_t statAction;
2907#endif
2908 /* statRsn P/F_RJT reason codes */
2909#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
2910#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
2911#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
2912#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
2913#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
2914#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
2915#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
2916#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
2917#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
2918#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
2919#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
2920#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
2921#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
2922#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
2923#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
2924#define RJT_BAD_PARM 0x10 /* Param. field invalid */
2925#define RJT_XCHG_ERR 0x11 /* Exchange error */
2926#define RJT_PROT_ERR 0x12 /* Protocol error */
2927#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
2928#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
2929#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
2930#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
2931#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
2932#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
2933#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
2934#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
2935
2936#define IOERR_SUCCESS 0x00 /* statLocalError */
2937#define IOERR_MISSING_CONTINUE 0x01
2938#define IOERR_SEQUENCE_TIMEOUT 0x02
2939#define IOERR_INTERNAL_ERROR 0x03
2940#define IOERR_INVALID_RPI 0x04
2941#define IOERR_NO_XRI 0x05
2942#define IOERR_ILLEGAL_COMMAND 0x06
2943#define IOERR_XCHG_DROPPED 0x07
2944#define IOERR_ILLEGAL_FIELD 0x08
2945#define IOERR_BAD_CONTINUE 0x09
2946#define IOERR_TOO_MANY_BUFFERS 0x0A
2947#define IOERR_RCV_BUFFER_WAITING 0x0B
2948#define IOERR_NO_CONNECTION 0x0C
2949#define IOERR_TX_DMA_FAILED 0x0D
2950#define IOERR_RX_DMA_FAILED 0x0E
2951#define IOERR_ILLEGAL_FRAME 0x0F
2952#define IOERR_EXTRA_DATA 0x10
2953#define IOERR_NO_RESOURCES 0x11
2954#define IOERR_RESERVED 0x12
2955#define IOERR_ILLEGAL_LENGTH 0x13
2956#define IOERR_UNSUPPORTED_FEATURE 0x14
2957#define IOERR_ABORT_IN_PROGRESS 0x15
2958#define IOERR_ABORT_REQUESTED 0x16
2959#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
2960#define IOERR_LOOP_OPEN_FAILURE 0x18
2961#define IOERR_RING_RESET 0x19
2962#define IOERR_LINK_DOWN 0x1A
2963#define IOERR_CORRUPTED_DATA 0x1B
2964#define IOERR_CORRUPTED_RPI 0x1C
2965#define IOERR_OUT_OF_ORDER_DATA 0x1D
2966#define IOERR_OUT_OF_ORDER_ACK 0x1E
2967#define IOERR_DUP_FRAME 0x1F
2968#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
2969#define IOERR_BAD_HOST_ADDRESS 0x21
2970#define IOERR_RCV_HDRBUF_WAITING 0x22
2971#define IOERR_MISSING_HDR_BUFFER 0x23
2972#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
2973#define IOERR_ABORTMULT_REQUESTED 0x25
2974#define IOERR_BUFFER_SHORTAGE 0x28
2975#define IOERR_DEFAULT 0x29
2976#define IOERR_CNT 0x2A
2977
2978#define IOERR_DRVR_MASK 0x100
2979#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
2980#define IOERR_SLI_BRESET 0x102
2981#define IOERR_SLI_ABORTED 0x103
2982} PARM_ERR;
2983
2984typedef union {
2985 struct {
2986#ifdef __BIG_ENDIAN_BITFIELD
2987 uint8_t Rctl; /* R_CTL field */
2988 uint8_t Type; /* TYPE field */
2989 uint8_t Dfctl; /* DF_CTL field */
2990 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2991#else /* __LITTLE_ENDIAN_BITFIELD */
2992 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2993 uint8_t Dfctl; /* DF_CTL field */
2994 uint8_t Type; /* TYPE field */
2995 uint8_t Rctl; /* R_CTL field */
2996#endif
2997
2998#define BC 0x02 /* Broadcast Received - Fctl */
2999#define SI 0x04 /* Sequence Initiative */
3000#define LA 0x08 /* Ignore Link Attention state */
3001#define LS 0x80 /* Last Sequence */
3002 } hcsw;
3003 uint32_t reserved;
3004} WORD5;
3005
3006/* IOCB Command template for a generic response */
3007typedef struct {
3008 uint32_t reserved[4];
3009 PARM_ERR perr;
3010} GENERIC_RSP;
3011
3012/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3013typedef struct {
3014 struct ulp_bde xrsqbde[2];
3015 uint32_t xrsqRo; /* Starting Relative Offset */
3016 WORD5 w5; /* Header control/status word */
3017} XR_SEQ_FIELDS;
3018
3019/* IOCB Command template for ELS_REQUEST */
3020typedef struct {
3021 struct ulp_bde elsReq;
3022 struct ulp_bde elsRsp;
3023
3024#ifdef __BIG_ENDIAN_BITFIELD
3025 uint32_t word4Rsvd:7;
3026 uint32_t fl:1;
3027 uint32_t myID:24;
3028 uint32_t word5Rsvd:8;
3029 uint32_t remoteID:24;
3030#else /* __LITTLE_ENDIAN_BITFIELD */
3031 uint32_t myID:24;
3032 uint32_t fl:1;
3033 uint32_t word4Rsvd:7;
3034 uint32_t remoteID:24;
3035 uint32_t word5Rsvd:8;
3036#endif
3037} ELS_REQUEST;
3038
3039/* IOCB Command template for RCV_ELS_REQ */
3040typedef struct {
3041 struct ulp_bde elsReq[2];
3042 uint32_t parmRo;
3043
3044#ifdef __BIG_ENDIAN_BITFIELD
3045 uint32_t word5Rsvd:8;
3046 uint32_t remoteID:24;
3047#else /* __LITTLE_ENDIAN_BITFIELD */
3048 uint32_t remoteID:24;
3049 uint32_t word5Rsvd:8;
3050#endif
3051} RCV_ELS_REQ;
3052
3053/* IOCB Command template for ABORT / CLOSE_XRI */
3054typedef struct {
3055 uint32_t rsvd[3];
3056 uint32_t abortType;
3057#define ABORT_TYPE_ABTX 0x00000000
3058#define ABORT_TYPE_ABTS 0x00000001
3059 uint32_t parm;
3060#ifdef __BIG_ENDIAN_BITFIELD
3061 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3062 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3063#else /* __LITTLE_ENDIAN_BITFIELD */
3064 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3065 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3066#endif
3067} AC_XRI;
3068
3069/* IOCB Command template for ABORT_MXRI64 */
3070typedef struct {
3071 uint32_t rsvd[3];
3072 uint32_t abortType;
3073 uint32_t parm;
3074 uint32_t iotag32;
3075} A_MXRI64;
3076
3077/* IOCB Command template for GET_RPI */
3078typedef struct {
3079 uint32_t rsvd[4];
3080 uint32_t parmRo;
3081#ifdef __BIG_ENDIAN_BITFIELD
3082 uint32_t word5Rsvd:8;
3083 uint32_t remoteID:24;
3084#else /* __LITTLE_ENDIAN_BITFIELD */
3085 uint32_t remoteID:24;
3086 uint32_t word5Rsvd:8;
3087#endif
3088} GET_RPI;
3089
3090/* IOCB Command template for all FCP Initiator commands */
3091typedef struct {
3092 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
3093 struct ulp_bde fcpi_rsp; /* Rcv buffer */
3094 uint32_t fcpi_parm;
3095 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3096} FCPI_FIELDS;
3097
3098/* IOCB Command template for all FCP Target commands */
3099typedef struct {
3100 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
3101 uint32_t fcpt_Offset;
3102 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3103} FCPT_FIELDS;
3104
3105/* SLI-2 IOCB structure definitions */
3106
3107/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3108typedef struct {
3109 ULP_BDL bdl;
3110 uint32_t xrsqRo; /* Starting Relative Offset */
3111 WORD5 w5; /* Header control/status word */
3112} XMT_SEQ_FIELDS64;
3113
3114/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3115typedef struct {
3116 struct ulp_bde64 rcvBde;
3117 uint32_t rsvd1;
3118 uint32_t xrsqRo; /* Starting Relative Offset */
3119 WORD5 w5; /* Header control/status word */
3120} RCV_SEQ_FIELDS64;
3121
3122/* IOCB Command template for ELS_REQUEST64 */
3123typedef struct {
3124 ULP_BDL bdl;
3125#ifdef __BIG_ENDIAN_BITFIELD
3126 uint32_t word4Rsvd:7;
3127 uint32_t fl:1;
3128 uint32_t myID:24;
3129 uint32_t word5Rsvd:8;
3130 uint32_t remoteID:24;
3131#else /* __LITTLE_ENDIAN_BITFIELD */
3132 uint32_t myID:24;
3133 uint32_t fl:1;
3134 uint32_t word4Rsvd:7;
3135 uint32_t remoteID:24;
3136 uint32_t word5Rsvd:8;
3137#endif
3138} ELS_REQUEST64;
3139
3140/* IOCB Command template for GEN_REQUEST64 */
3141typedef struct {
3142 ULP_BDL bdl;
3143 uint32_t xrsqRo; /* Starting Relative Offset */
3144 WORD5 w5; /* Header control/status word */
3145} GEN_REQUEST64;
3146
3147/* IOCB Command template for RCV_ELS_REQ64 */
3148typedef struct {
3149 struct ulp_bde64 elsReq;
3150 uint32_t rcvd1;
3151 uint32_t parmRo;
3152
3153#ifdef __BIG_ENDIAN_BITFIELD
3154 uint32_t word5Rsvd:8;
3155 uint32_t remoteID:24;
3156#else /* __LITTLE_ENDIAN_BITFIELD */
3157 uint32_t remoteID:24;
3158 uint32_t word5Rsvd:8;
3159#endif
3160} RCV_ELS_REQ64;
3161
James Smart9c2face2008-01-11 01:53:18 -05003162/* IOCB Command template for RCV_SEQ64 */
3163struct rcv_seq64 {
3164 struct ulp_bde64 elsReq;
3165 uint32_t hbq_1;
3166 uint32_t parmRo;
3167#ifdef __BIG_ENDIAN_BITFIELD
3168 uint32_t rctl:8;
3169 uint32_t type:8;
3170 uint32_t dfctl:8;
3171 uint32_t ls:1;
3172 uint32_t fs:1;
3173 uint32_t rsvd2:3;
3174 uint32_t si:1;
3175 uint32_t bc:1;
3176 uint32_t rsvd3:1;
3177#else /* __LITTLE_ENDIAN_BITFIELD */
3178 uint32_t rsvd3:1;
3179 uint32_t bc:1;
3180 uint32_t si:1;
3181 uint32_t rsvd2:3;
3182 uint32_t fs:1;
3183 uint32_t ls:1;
3184 uint32_t dfctl:8;
3185 uint32_t type:8;
3186 uint32_t rctl:8;
3187#endif
3188};
3189
dea31012005-04-17 16:05:31 -05003190/* IOCB Command template for all 64 bit FCP Initiator commands */
3191typedef struct {
3192 ULP_BDL bdl;
3193 uint32_t fcpi_parm;
3194 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3195} FCPI_FIELDS64;
3196
3197/* IOCB Command template for all 64 bit FCP Target commands */
3198typedef struct {
3199 ULP_BDL bdl;
3200 uint32_t fcpt_Offset;
3201 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3202} FCPT_FIELDS64;
3203
James Smart57127f12007-10-27 13:37:05 -04003204/* IOCB Command template for Async Status iocb commands */
3205typedef struct {
3206 uint32_t rsvd[4];
3207 uint32_t param;
3208#ifdef __BIG_ENDIAN_BITFIELD
3209 uint16_t evt_code; /* High order bits word 5 */
3210 uint16_t sub_ctxt_tag; /* Low order bits word 5 */
3211#else /* __LITTLE_ENDIAN_BITFIELD */
3212 uint16_t sub_ctxt_tag; /* High order bits word 5 */
3213 uint16_t evt_code; /* Low order bits word 5 */
3214#endif
3215} ASYNCSTAT_FIELDS;
3216#define ASYNC_TEMP_WARN 0x100
3217#define ASYNC_TEMP_SAFE 0x101
3218
James Smarted957682007-06-17 19:56:37 -05003219/* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3220 or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3221
3222struct rcv_sli3 {
3223 uint32_t word8Rsvd;
3224#ifdef __BIG_ENDIAN_BITFIELD
3225 uint16_t vpi;
3226 uint16_t word9Rsvd;
3227#else /* __LITTLE_ENDIAN */
3228 uint16_t word9Rsvd;
3229 uint16_t vpi;
3230#endif
3231 uint32_t word10Rsvd;
3232 uint32_t acc_len; /* accumulated length */
3233 struct ulp_bde64 bde2;
3234};
3235
James Smart76bb24e2007-10-27 13:38:00 -04003236/* Structure used for a single HBQ entry */
3237struct lpfc_hbq_entry {
3238 struct ulp_bde64 bde;
3239 uint32_t buffer_tag;
3240};
James Smart92d7f7b2007-06-17 19:56:38 -05003241
James Smart76bb24e2007-10-27 13:38:00 -04003242/* IOCB Command template for QUE_XRI64_CX (0xB3) command */
3243typedef struct {
3244 struct lpfc_hbq_entry buff;
3245 uint32_t rsvd;
3246 uint32_t rsvd1;
3247} QUE_XRI64_CX_FIELDS;
3248
3249struct que_xri64cx_ext_fields {
3250 uint32_t iotag64_low;
3251 uint32_t iotag64_high;
3252 uint32_t ebde_count;
3253 uint32_t rsvd;
3254 struct lpfc_hbq_entry buff[5];
3255};
James Smart92d7f7b2007-06-17 19:56:38 -05003256
James Smart34b02dc2008-08-24 21:49:55 -04003257#define LPFC_EXT_DATA_BDE_COUNT 3
3258struct fcp_irw_ext {
3259 uint32_t io_tag64_low;
3260 uint32_t io_tag64_high;
3261#ifdef __BIG_ENDIAN_BITFIELD
3262 uint8_t reserved1;
3263 uint8_t reserved2;
3264 uint8_t reserved3;
3265 uint8_t ebde_count;
3266#else /* __LITTLE_ENDIAN */
3267 uint8_t ebde_count;
3268 uint8_t reserved3;
3269 uint8_t reserved2;
3270 uint8_t reserved1;
3271#endif
3272 uint32_t reserved4;
3273 struct ulp_bde64 rbde; /* response bde */
3274 struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
3275 uint8_t icd[32]; /* immediate command data (32 bytes) */
3276};
3277
dea31012005-04-17 16:05:31 -05003278typedef struct _IOCB { /* IOCB structure */
3279 union {
3280 GENERIC_RSP grsp; /* Generic response */
3281 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
3282 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
3283 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
3284 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
3285 A_MXRI64 amxri; /* abort multiple xri command overlay */
3286 GET_RPI getrpi; /* GET_RPI template */
3287 FCPI_FIELDS fcpi; /* FCP Initiator template */
3288 FCPT_FIELDS fcpt; /* FCP target template */
3289
3290 /* SLI-2 structures */
3291
James Smarted957682007-06-17 19:56:37 -05003292 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
3293 * bde_64s */
dea31012005-04-17 16:05:31 -05003294 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
3295 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
3296 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
3297 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
3298 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
3299 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
James Smart57127f12007-10-27 13:37:05 -04003300 ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
James Smart76bb24e2007-10-27 13:38:00 -04003301 QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
James Smart9c2face2008-01-11 01:53:18 -05003302 struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
dea31012005-04-17 16:05:31 -05003303
3304 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
3305 } un;
3306 union {
3307 struct {
3308#ifdef __BIG_ENDIAN_BITFIELD
3309 uint16_t ulpContext; /* High order bits word 6 */
3310 uint16_t ulpIoTag; /* Low order bits word 6 */
3311#else /* __LITTLE_ENDIAN_BITFIELD */
3312 uint16_t ulpIoTag; /* Low order bits word 6 */
3313 uint16_t ulpContext; /* High order bits word 6 */
3314#endif
3315 } t1;
3316 struct {
3317#ifdef __BIG_ENDIAN_BITFIELD
3318 uint16_t ulpContext; /* High order bits word 6 */
3319 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3320 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3321#else /* __LITTLE_ENDIAN_BITFIELD */
3322 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3323 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3324 uint16_t ulpContext; /* High order bits word 6 */
3325#endif
3326 } t2;
3327 } un1;
3328#define ulpContext un1.t1.ulpContext
3329#define ulpIoTag un1.t1.ulpIoTag
3330#define ulpIoTag0 un1.t2.ulpIoTag0
3331
3332#ifdef __BIG_ENDIAN_BITFIELD
3333 uint32_t ulpTimeout:8;
3334 uint32_t ulpXS:1;
3335 uint32_t ulpFCP2Rcvy:1;
3336 uint32_t ulpPU:2;
3337 uint32_t ulpIr:1;
3338 uint32_t ulpClass:3;
3339 uint32_t ulpCommand:8;
3340 uint32_t ulpStatus:4;
3341 uint32_t ulpBdeCount:2;
3342 uint32_t ulpLe:1;
3343 uint32_t ulpOwner:1; /* Low order bit word 7 */
3344#else /* __LITTLE_ENDIAN_BITFIELD */
3345 uint32_t ulpOwner:1; /* Low order bit word 7 */
3346 uint32_t ulpLe:1;
3347 uint32_t ulpBdeCount:2;
3348 uint32_t ulpStatus:4;
3349 uint32_t ulpCommand:8;
3350 uint32_t ulpClass:3;
3351 uint32_t ulpIr:1;
3352 uint32_t ulpPU:2;
3353 uint32_t ulpFCP2Rcvy:1;
3354 uint32_t ulpXS:1;
3355 uint32_t ulpTimeout:8;
3356#endif
James Smart92d7f7b2007-06-17 19:56:38 -05003357
James Smarted957682007-06-17 19:56:37 -05003358 union {
3359 struct rcv_sli3 rcvsli3; /* words 8 - 15 */
James Smart76bb24e2007-10-27 13:38:00 -04003360
3361 /* words 8-31 used for que_xri_cx iocb */
3362 struct que_xri64cx_ext_fields que_xri64cx_ext_words;
James Smart34b02dc2008-08-24 21:49:55 -04003363 struct fcp_irw_ext fcp_ext;
James Smarted957682007-06-17 19:56:37 -05003364 uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
3365 } unsli3;
dea31012005-04-17 16:05:31 -05003366
James Smarted957682007-06-17 19:56:37 -05003367#define ulpCt_h ulpXS
3368#define ulpCt_l ulpFCP2Rcvy
3369
3370#define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
3371#define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
dea31012005-04-17 16:05:31 -05003372#define PARM_UNUSED 0 /* PU field (Word 4) not used */
3373#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
3374#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
James Smart92d7f7b2007-06-17 19:56:38 -05003375#define PARM_NPIV_DID 3
dea31012005-04-17 16:05:31 -05003376#define CLASS1 0 /* Class 1 */
3377#define CLASS2 1 /* Class 2 */
3378#define CLASS3 2 /* Class 3 */
3379#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
3380
3381#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
3382#define IOSTAT_FCP_RSP_ERROR 0x1
3383#define IOSTAT_REMOTE_STOP 0x2
3384#define IOSTAT_LOCAL_REJECT 0x3
3385#define IOSTAT_NPORT_RJT 0x4
3386#define IOSTAT_FABRIC_RJT 0x5
3387#define IOSTAT_NPORT_BSY 0x6
3388#define IOSTAT_FABRIC_BSY 0x7
3389#define IOSTAT_INTERMED_RSP 0x8
3390#define IOSTAT_LS_RJT 0x9
3391#define IOSTAT_BA_RJT 0xA
3392#define IOSTAT_RSVD1 0xB
3393#define IOSTAT_RSVD2 0xC
3394#define IOSTAT_RSVD3 0xD
3395#define IOSTAT_RSVD4 0xE
James Smart92d7f7b2007-06-17 19:56:38 -05003396#define IOSTAT_NEED_BUFFER 0xF
dea31012005-04-17 16:05:31 -05003397#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
3398#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
3399#define IOSTAT_CNT 0x11
3400
3401} IOCB_t;
3402
3403
3404#define SLI1_SLIM_SIZE (4 * 1024)
3405
3406/* Up to 498 IOCBs will fit into 16k
3407 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3408 */
James Smarted957682007-06-17 19:56:37 -05003409#define SLI2_SLIM_SIZE (64 * 1024)
dea31012005-04-17 16:05:31 -05003410
3411/* Maximum IOCBs that will fit in SLI2 slim */
3412#define MAX_SLI2_IOCB 498
James Smarted957682007-06-17 19:56:37 -05003413#define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
3414 (sizeof(MAILBOX_t) + sizeof(PCB_t)))
3415
3416/* HBQ entries are 4 words each = 4k */
3417#define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
3418 lpfc_sli_hbq_count())
dea31012005-04-17 16:05:31 -05003419
3420struct lpfc_sli2_slim {
3421 MAILBOX_t mbx;
3422 PCB_t pcb;
James Smarted957682007-06-17 19:56:37 -05003423 IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
dea31012005-04-17 16:05:31 -05003424};
3425
James Smart2e0fef82007-06-17 19:56:36 -05003426/*
3427 * This function checks PCI device to allow special handling for LC HBAs.
3428 *
3429 * Parameters:
3430 * device : struct pci_dev 's device field
3431 *
3432 * return 1 => TRUE
3433 * 0 => FALSE
3434 */
dea31012005-04-17 16:05:31 -05003435static inline int
3436lpfc_is_LC_HBA(unsigned short device)
3437{
3438 if ((device == PCI_DEVICE_ID_TFLY) ||
3439 (device == PCI_DEVICE_ID_PFLY) ||
3440 (device == PCI_DEVICE_ID_LP101) ||
3441 (device == PCI_DEVICE_ID_BMID) ||
3442 (device == PCI_DEVICE_ID_BSMB) ||
3443 (device == PCI_DEVICE_ID_ZMID) ||
3444 (device == PCI_DEVICE_ID_ZSMB) ||
James Smart09372822008-01-11 01:52:54 -05003445 (device == PCI_DEVICE_ID_SAT_MID) ||
3446 (device == PCI_DEVICE_ID_SAT_SMB) ||
dea31012005-04-17 16:05:31 -05003447 (device == PCI_DEVICE_ID_RFLY))
3448 return 1;
3449 else
3450 return 0;
3451}
James Smart858c9f62007-06-17 19:56:39 -05003452
3453/*
3454 * Determine if an IOCB failed because of a link event or firmware reset.
3455 */
3456
3457static inline int
3458lpfc_error_lost_link(IOCB_t *iocbp)
3459{
3460 return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
3461 (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
3462 iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
3463 iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
3464}
James Smart84774a42008-08-24 21:50:06 -04003465
3466#define MENLO_TRANSPORT_TYPE 0xfe
3467#define MENLO_CONTEXT 0
3468#define MENLO_PU 3
3469#define MENLO_TIMEOUT 30
3470#define SETVAR_MLOMNT 0x103107
3471#define SETVAR_MLORST 0x103007