blob: 73ce5e5a989c6ccebb0b2a6b37005f7ad1cf0ea4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1992 Ross Biro
7 * Copyright (C) Linus Torvalds
8 * Copyright (C) 1994, 95, 96, 97, 98, 2000 Ralf Baechle
9 * Copyright (C) 1996 David S. Miller
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 1999 MIPS Technologies, Inc.
12 * Copyright (C) 2000 Ulf Carlsson
13 *
14 * At this time Linux/MIPS64 only supports syscall tracing, even for 32-bit
15 * binaries.
16 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
Ralf Baechle7aeb7532012-08-02 14:44:11 +020019#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/mm.h>
23#include <linux/errno.h>
24#include <linux/ptrace.h>
Ralf Baechle7aeb7532012-08-02 14:44:11 +020025#include <linux/regset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/security.h>
Ralf Baechle40e084a2015-07-29 22:44:53 +020028#include <linux/stddef.h>
Ralf Baechlebc3d22c2012-07-17 19:43:58 +020029#include <linux/tracehook.h>
Ralf Baechle293c5bd2007-07-25 16:19:33 +010030#include <linux/audit.h>
31#include <linux/seccomp.h>
Ralf Baechle1d7bf992013-09-06 20:24:48 +020032#include <linux/ftrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Ralf Baechlef8280c82005-05-19 12:08:04 +000034#include <asm/byteorder.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/cpu.h>
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010036#include <asm/cpu-info.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000037#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/fpu.h>
39#include <asm/mipsregs.h>
Ralf Baechle101b3532005-10-06 17:39:32 +010040#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/pgtable.h>
42#include <asm/page.h>
Ralf Baechlebec9b2b2012-09-26 20:16:47 +020043#include <asm/syscall.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/bootinfo.h>
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -040046#include <asm/reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ralf Baechle1d7bf992013-09-06 20:24:48 +020048#define CREATE_TRACE_POINTS
49#include <trace/events/syscalls.h>
50
Paul Burtonac9ad832015-01-30 12:09:36 +000051static void init_fp_ctx(struct task_struct *target)
52{
53 /* If FP has been used then the target already has context */
54 if (tsk_used_math(target))
55 return;
56
57 /* Begin with data registers set to all 1s... */
58 memset(&target->thread.fpu.fpr, ~0, sizeof(target->thread.fpu.fpr));
59
Maciej W. Rozyckiabf378b2016-05-12 10:19:08 +010060 /* FCSR has been preset by `mips_set_personality_nan'. */
Paul Burtonac9ad832015-01-30 12:09:36 +000061
62 /*
63 * Record that the target has "used" math, such that the context
64 * just initialised, and any modifications made by the caller,
65 * aren't discarded.
66 */
67 set_stopped_child_used_math(target);
68}
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/*
71 * Called by kernel/ptrace.c when detaching..
72 *
73 * Make sure single step bits etc are not set.
74 */
75void ptrace_disable(struct task_struct *child)
76{
David Daney0926bf92008-09-23 00:11:26 -070077 /* Don't load the watchpoint registers for the ex-child. */
78 clear_tsk_thread_flag(child, TIF_LOAD_WATCH);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079}
80
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -040081/*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +010082 * Poke at FCSR according to its mask. Set the Cause bits even
83 * if a corresponding Enable bit is set. This will be noticed at
84 * the time the thread is switched to and SIGFPE thrown accordingly.
Maciej W. Rozyckiabf378b2016-05-12 10:19:08 +010085 */
86static void ptrace_setfcr31(struct task_struct *child, u32 value)
87{
88 u32 fcr31;
89 u32 mask;
90
Maciej W. Rozyckiabf378b2016-05-12 10:19:08 +010091 fcr31 = child->thread.fpu.fcr31;
92 mask = boot_cpu_data.fpu_msk31;
93 child->thread.fpu.fcr31 = (value & ~mask) | (fcr31 & mask);
94}
95
96/*
Ralf Baechle70342282013-01-22 12:59:30 +010097 * Read a general register set. We always use the 64-bit format, even
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -040098 * for 32-bit kernels and for 32-bit processes on a 64-bit kernel.
99 * Registers are sign extended to fill the available space.
100 */
Alex Smitha79ebea2014-07-23 14:40:13 +0100101int ptrace_getregs(struct task_struct *child, struct user_pt_regs __user *data)
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400102{
103 struct pt_regs *regs;
104 int i;
105
106 if (!access_ok(VERIFY_WRITE, data, 38 * 8))
107 return -EIO;
108
Al Viro40bc9c62006-01-12 01:06:07 -0800109 regs = task_pt_regs(child);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400110
111 for (i = 0; i < 32; i++)
Alex Smitha79ebea2014-07-23 14:40:13 +0100112 __put_user((long)regs->regs[i], (__s64 __user *)&data->regs[i]);
113 __put_user((long)regs->lo, (__s64 __user *)&data->lo);
114 __put_user((long)regs->hi, (__s64 __user *)&data->hi);
115 __put_user((long)regs->cp0_epc, (__s64 __user *)&data->cp0_epc);
116 __put_user((long)regs->cp0_badvaddr, (__s64 __user *)&data->cp0_badvaddr);
117 __put_user((long)regs->cp0_status, (__s64 __user *)&data->cp0_status);
118 __put_user((long)regs->cp0_cause, (__s64 __user *)&data->cp0_cause);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400119
120 return 0;
121}
122
123/*
124 * Write a general register set. As for PTRACE_GETREGS, we always use
125 * the 64-bit format. On a 32-bit kernel only the lower order half
126 * (according to endianness) will be used.
127 */
Alex Smitha79ebea2014-07-23 14:40:13 +0100128int ptrace_setregs(struct task_struct *child, struct user_pt_regs __user *data)
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400129{
130 struct pt_regs *regs;
131 int i;
132
133 if (!access_ok(VERIFY_READ, data, 38 * 8))
134 return -EIO;
135
Al Viro40bc9c62006-01-12 01:06:07 -0800136 regs = task_pt_regs(child);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400137
138 for (i = 0; i < 32; i++)
Alex Smitha79ebea2014-07-23 14:40:13 +0100139 __get_user(regs->regs[i], (__s64 __user *)&data->regs[i]);
140 __get_user(regs->lo, (__s64 __user *)&data->lo);
141 __get_user(regs->hi, (__s64 __user *)&data->hi);
142 __get_user(regs->cp0_epc, (__s64 __user *)&data->cp0_epc);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400143
144 /* badvaddr, status, and cause may not be written. */
145
146 return 0;
147}
148
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100149int ptrace_getfpregs(struct task_struct *child, __u32 __user *data)
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400150{
151 int i;
152
153 if (!access_ok(VERIFY_WRITE, data, 33 * 8))
154 return -EIO;
155
156 if (tsk_used_math(child)) {
Paul Burtonbbd426f2014-02-13 11:26:41 +0000157 union fpureg *fregs = get_fpu_regs(child);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400158 for (i = 0; i < 32; i++)
Paul Burtonbbd426f2014-02-13 11:26:41 +0000159 __put_user(get_fpr64(&fregs[i], 0),
160 i + (__u64 __user *)data);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400161 } else {
162 for (i = 0; i < 32; i++)
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100163 __put_user((__u64) -1, i + (__u64 __user *) data);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400164 }
165
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100166 __put_user(child->thread.fpu.fcr31, data + 64);
Alex Smith656ff9b2014-07-23 14:40:06 +0100167 __put_user(boot_cpu_data.fpu_id, data + 65);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400168
169 return 0;
170}
171
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100172int ptrace_setfpregs(struct task_struct *child, __u32 __user *data)
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400173{
Paul Burtonbbd426f2014-02-13 11:26:41 +0000174 union fpureg *fregs;
175 u64 fpr_val;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100176 u32 value;
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400177 int i;
178
179 if (!access_ok(VERIFY_READ, data, 33 * 8))
180 return -EIO;
181
Paul Burtonac9ad832015-01-30 12:09:36 +0000182 init_fp_ctx(child);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400183 fregs = get_fpu_regs(child);
184
Paul Burtonbbd426f2014-02-13 11:26:41 +0000185 for (i = 0; i < 32; i++) {
186 __get_user(fpr_val, i + (__u64 __user *)data);
187 set_fpr64(&fregs[i], 0, fpr_val);
188 }
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400189
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100190 __get_user(value, data + 64);
Maciej W. Rozyckiabf378b2016-05-12 10:19:08 +0100191 ptrace_setfcr31(child, value);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400192
193 /* FIR may not be written. */
194
195 return 0;
196}
197
David Daney0926bf92008-09-23 00:11:26 -0700198int ptrace_get_watch_regs(struct task_struct *child,
199 struct pt_watch_regs __user *addr)
200{
201 enum pt_watch_style style;
202 int i;
203
Alex Smith57c7ea52014-05-01 12:51:19 +0100204 if (!cpu_has_watch || boot_cpu_data.watch_reg_use_cnt == 0)
David Daney0926bf92008-09-23 00:11:26 -0700205 return -EIO;
206 if (!access_ok(VERIFY_WRITE, addr, sizeof(struct pt_watch_regs)))
207 return -EIO;
208
209#ifdef CONFIG_32BIT
210 style = pt_watch_style_mips32;
211#define WATCH_STYLE mips32
212#else
213 style = pt_watch_style_mips64;
214#define WATCH_STYLE mips64
215#endif
216
217 __put_user(style, &addr->style);
Alex Smith57c7ea52014-05-01 12:51:19 +0100218 __put_user(boot_cpu_data.watch_reg_use_cnt,
David Daney0926bf92008-09-23 00:11:26 -0700219 &addr->WATCH_STYLE.num_valid);
Alex Smith57c7ea52014-05-01 12:51:19 +0100220 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
David Daney0926bf92008-09-23 00:11:26 -0700221 __put_user(child->thread.watch.mips3264.watchlo[i],
222 &addr->WATCH_STYLE.watchlo[i]);
James Hogan50af5012016-03-01 22:19:39 +0000223 __put_user(child->thread.watch.mips3264.watchhi[i] &
224 (MIPS_WATCHHI_MASK | MIPS_WATCHHI_IRW),
David Daney0926bf92008-09-23 00:11:26 -0700225 &addr->WATCH_STYLE.watchhi[i]);
Alex Smith57c7ea52014-05-01 12:51:19 +0100226 __put_user(boot_cpu_data.watch_reg_masks[i],
David Daney0926bf92008-09-23 00:11:26 -0700227 &addr->WATCH_STYLE.watch_masks[i]);
228 }
229 for (; i < 8; i++) {
230 __put_user(0, &addr->WATCH_STYLE.watchlo[i]);
231 __put_user(0, &addr->WATCH_STYLE.watchhi[i]);
232 __put_user(0, &addr->WATCH_STYLE.watch_masks[i]);
233 }
234
235 return 0;
236}
237
238int ptrace_set_watch_regs(struct task_struct *child,
239 struct pt_watch_regs __user *addr)
240{
241 int i;
242 int watch_active = 0;
243 unsigned long lt[NUM_WATCH_REGS];
244 u16 ht[NUM_WATCH_REGS];
245
Alex Smith57c7ea52014-05-01 12:51:19 +0100246 if (!cpu_has_watch || boot_cpu_data.watch_reg_use_cnt == 0)
David Daney0926bf92008-09-23 00:11:26 -0700247 return -EIO;
248 if (!access_ok(VERIFY_READ, addr, sizeof(struct pt_watch_regs)))
249 return -EIO;
250 /* Check the values. */
Alex Smith57c7ea52014-05-01 12:51:19 +0100251 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
David Daney0926bf92008-09-23 00:11:26 -0700252 __get_user(lt[i], &addr->WATCH_STYLE.watchlo[i]);
253#ifdef CONFIG_32BIT
254 if (lt[i] & __UA_LIMIT)
255 return -EINVAL;
256#else
257 if (test_tsk_thread_flag(child, TIF_32BIT_ADDR)) {
258 if (lt[i] & 0xffffffff80000000UL)
259 return -EINVAL;
260 } else {
261 if (lt[i] & __UA_LIMIT)
262 return -EINVAL;
263 }
264#endif
265 __get_user(ht[i], &addr->WATCH_STYLE.watchhi[i]);
James Hogan50af5012016-03-01 22:19:39 +0000266 if (ht[i] & ~MIPS_WATCHHI_MASK)
David Daney0926bf92008-09-23 00:11:26 -0700267 return -EINVAL;
268 }
269 /* Install them. */
Alex Smith57c7ea52014-05-01 12:51:19 +0100270 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
James Hogan50af5012016-03-01 22:19:39 +0000271 if (lt[i] & MIPS_WATCHLO_IRW)
David Daney0926bf92008-09-23 00:11:26 -0700272 watch_active = 1;
273 child->thread.watch.mips3264.watchlo[i] = lt[i];
274 /* Set the G bit. */
275 child->thread.watch.mips3264.watchhi[i] = ht[i];
276 }
277
278 if (watch_active)
279 set_tsk_thread_flag(child, TIF_LOAD_WATCH);
280 else
281 clear_tsk_thread_flag(child, TIF_LOAD_WATCH);
282
283 return 0;
284}
285
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200286/* regset get/set implementations */
287
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100288#if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
289
290static int gpr32_get(struct task_struct *target,
291 const struct user_regset *regset,
292 unsigned int pos, unsigned int count,
293 void *kbuf, void __user *ubuf)
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200294{
295 struct pt_regs *regs = task_pt_regs(target);
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100296 u32 uregs[ELF_NGREG] = {};
297 unsigned i;
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200298
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100299 for (i = MIPS32_EF_R1; i <= MIPS32_EF_R31; i++) {
300 /* k0/k1 are copied as zero. */
301 if (i == MIPS32_EF_R26 || i == MIPS32_EF_R27)
302 continue;
303
304 uregs[i] = regs->regs[i - MIPS32_EF_R0];
305 }
306
307 uregs[MIPS32_EF_LO] = regs->lo;
308 uregs[MIPS32_EF_HI] = regs->hi;
309 uregs[MIPS32_EF_CP0_EPC] = regs->cp0_epc;
310 uregs[MIPS32_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
311 uregs[MIPS32_EF_CP0_STATUS] = regs->cp0_status;
312 uregs[MIPS32_EF_CP0_CAUSE] = regs->cp0_cause;
313
314 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, uregs, 0,
315 sizeof(uregs));
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200316}
317
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100318static int gpr32_set(struct task_struct *target,
319 const struct user_regset *regset,
320 unsigned int pos, unsigned int count,
321 const void *kbuf, const void __user *ubuf)
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200322{
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100323 struct pt_regs *regs = task_pt_regs(target);
324 u32 uregs[ELF_NGREG];
325 unsigned start, num_regs, i;
326 int err;
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200327
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100328 start = pos / sizeof(u32);
329 num_regs = count / sizeof(u32);
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200330
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100331 if (start + num_regs > ELF_NGREG)
332 return -EIO;
333
334 err = user_regset_copyin(&pos, &count, &kbuf, &ubuf, uregs, 0,
335 sizeof(uregs));
336 if (err)
337 return err;
338
339 for (i = start; i < num_regs; i++) {
340 /*
341 * Cast all values to signed here so that if this is a 64-bit
342 * kernel, the supplied 32-bit values will be sign extended.
343 */
344 switch (i) {
345 case MIPS32_EF_R1 ... MIPS32_EF_R25:
346 /* k0/k1 are ignored. */
347 case MIPS32_EF_R28 ... MIPS32_EF_R31:
348 regs->regs[i - MIPS32_EF_R0] = (s32)uregs[i];
349 break;
350 case MIPS32_EF_LO:
351 regs->lo = (s32)uregs[i];
352 break;
353 case MIPS32_EF_HI:
354 regs->hi = (s32)uregs[i];
355 break;
356 case MIPS32_EF_CP0_EPC:
357 regs->cp0_epc = (s32)uregs[i];
358 break;
359 }
360 }
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200361
362 return 0;
363}
364
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100365#endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
366
367#ifdef CONFIG_64BIT
368
369static int gpr64_get(struct task_struct *target,
370 const struct user_regset *regset,
371 unsigned int pos, unsigned int count,
372 void *kbuf, void __user *ubuf)
373{
374 struct pt_regs *regs = task_pt_regs(target);
375 u64 uregs[ELF_NGREG] = {};
376 unsigned i;
377
378 for (i = MIPS64_EF_R1; i <= MIPS64_EF_R31; i++) {
379 /* k0/k1 are copied as zero. */
380 if (i == MIPS64_EF_R26 || i == MIPS64_EF_R27)
381 continue;
382
383 uregs[i] = regs->regs[i - MIPS64_EF_R0];
384 }
385
386 uregs[MIPS64_EF_LO] = regs->lo;
387 uregs[MIPS64_EF_HI] = regs->hi;
388 uregs[MIPS64_EF_CP0_EPC] = regs->cp0_epc;
389 uregs[MIPS64_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
390 uregs[MIPS64_EF_CP0_STATUS] = regs->cp0_status;
391 uregs[MIPS64_EF_CP0_CAUSE] = regs->cp0_cause;
392
393 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, uregs, 0,
394 sizeof(uregs));
395}
396
397static int gpr64_set(struct task_struct *target,
398 const struct user_regset *regset,
399 unsigned int pos, unsigned int count,
400 const void *kbuf, const void __user *ubuf)
401{
402 struct pt_regs *regs = task_pt_regs(target);
403 u64 uregs[ELF_NGREG];
404 unsigned start, num_regs, i;
405 int err;
406
407 start = pos / sizeof(u64);
408 num_regs = count / sizeof(u64);
409
410 if (start + num_regs > ELF_NGREG)
411 return -EIO;
412
413 err = user_regset_copyin(&pos, &count, &kbuf, &ubuf, uregs, 0,
414 sizeof(uregs));
415 if (err)
416 return err;
417
418 for (i = start; i < num_regs; i++) {
419 switch (i) {
420 case MIPS64_EF_R1 ... MIPS64_EF_R25:
421 /* k0/k1 are ignored. */
422 case MIPS64_EF_R28 ... MIPS64_EF_R31:
423 regs->regs[i - MIPS64_EF_R0] = uregs[i];
424 break;
425 case MIPS64_EF_LO:
426 regs->lo = uregs[i];
427 break;
428 case MIPS64_EF_HI:
429 regs->hi = uregs[i];
430 break;
431 case MIPS64_EF_CP0_EPC:
432 regs->cp0_epc = uregs[i];
433 break;
434 }
435 }
436
437 return 0;
438}
439
440#endif /* CONFIG_64BIT */
441
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000442/*
443 * Copy the floating-point context to the supplied NT_PRFPREG buffer,
444 * !CONFIG_CPU_HAS_MSA variant. FP context's general register slots
445 * correspond 1:1 to buffer slots.
446 */
447static int fpr_get_fpa(struct task_struct *target,
448 unsigned int *pos, unsigned int *count,
449 void **kbuf, void __user **ubuf)
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200450{
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000451 return user_regset_copyout(pos, count, kbuf, ubuf,
452 &target->thread.fpu,
453 0, sizeof(elf_fpregset_t));
454}
455
456/*
457 * Copy the floating-point context to the supplied NT_PRFPREG buffer,
458 * CONFIG_CPU_HAS_MSA variant. Only lower 64 bits of FP context's
459 * general register slots are copied to buffer slots.
460 */
461static int fpr_get_msa(struct task_struct *target,
462 unsigned int *pos, unsigned int *count,
463 void **kbuf, void __user **ubuf)
464{
465 unsigned int i;
Paul Burton72b22bb2014-01-27 15:23:07 +0000466 u64 fpr_val;
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000467 int err;
Paul Burton72b22bb2014-01-27 15:23:07 +0000468
469 for (i = 0; i < NUM_FPU_REGS; i++) {
470 fpr_val = get_fpr64(&target->thread.fpu.fpr[i], 0);
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000471 err = user_regset_copyout(pos, count, kbuf, ubuf,
Paul Burton72b22bb2014-01-27 15:23:07 +0000472 &fpr_val, i * sizeof(elf_fpreg_t),
473 (i + 1) * sizeof(elf_fpreg_t));
474 if (err)
475 return err;
476 }
477
478 return 0;
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200479}
480
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000481/* Copy the floating-point context to the supplied NT_PRFPREG buffer. */
482static int fpr_get(struct task_struct *target,
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200483 const struct user_regset *regset,
484 unsigned int pos, unsigned int count,
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000485 void *kbuf, void __user *ubuf)
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200486{
Paul Burton72b22bb2014-01-27 15:23:07 +0000487 int err;
Paul Burton72b22bb2014-01-27 15:23:07 +0000488
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200489 /* XXX fcr31 */
Paul Burton72b22bb2014-01-27 15:23:07 +0000490
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000491 if (sizeof(target->thread.fpu.fpr[0]) == sizeof(elf_fpreg_t))
492 err = fpr_get_fpa(target, &pos, &count, &kbuf, &ubuf);
493 else
494 err = fpr_get_msa(target, &pos, &count, &kbuf, &ubuf);
Paul Burtonac9ad832015-01-30 12:09:36 +0000495
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000496 return err;
497}
498
499/*
500 * Copy the supplied NT_PRFPREG buffer to the floating-point context,
501 * !CONFIG_CPU_HAS_MSA variant. Buffer slots correspond 1:1 to FP
502 * context's general register slots.
503 */
504static int fpr_set_fpa(struct task_struct *target,
505 unsigned int *pos, unsigned int *count,
506 const void **kbuf, const void __user **ubuf)
507{
508 return user_regset_copyin(pos, count, kbuf, ubuf,
509 &target->thread.fpu,
510 0, sizeof(elf_fpregset_t));
511}
512
513/*
514 * Copy the supplied NT_PRFPREG buffer to the floating-point context,
515 * CONFIG_CPU_HAS_MSA variant. Buffer slots are copied to lower 64
516 * bits only of FP context's general register slots.
517 */
518static int fpr_set_msa(struct task_struct *target,
519 unsigned int *pos, unsigned int *count,
520 const void **kbuf, const void __user **ubuf)
521{
522 unsigned int i;
523 u64 fpr_val;
524 int err;
Paul Burton72b22bb2014-01-27 15:23:07 +0000525
Dave Martin0ba34c82017-03-27 15:10:58 +0100526 BUILD_BUG_ON(sizeof(fpr_val) != sizeof(elf_fpreg_t));
Maciej W. Rozyckif6161802017-12-11 22:53:14 +0000527 for (i = 0; i < NUM_FPU_REGS && *count > 0; i++) {
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000528 err = user_regset_copyin(pos, count, kbuf, ubuf,
Paul Burton72b22bb2014-01-27 15:23:07 +0000529 &fpr_val, i * sizeof(elf_fpreg_t),
530 (i + 1) * sizeof(elf_fpreg_t));
531 if (err)
532 return err;
533 set_fpr64(&target->thread.fpu.fpr[i], 0, fpr_val);
534 }
535
536 return 0;
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200537}
538
Maciej W. Rozycki5b593a812017-12-11 22:52:15 +0000539/*
540 * Copy the supplied NT_PRFPREG buffer to the floating-point context.
541 *
542 * We optimize for the case where `count % sizeof(elf_fpreg_t) == 0',
543 * which is supposed to have been guaranteed by the kernel before
544 * calling us, e.g. in `ptrace_regset'. We enforce that requirement,
545 * so that we can safely avoid preinitializing temporaries for
546 * partial register writes.
547 */
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000548static int fpr_set(struct task_struct *target,
549 const struct user_regset *regset,
550 unsigned int pos, unsigned int count,
551 const void *kbuf, const void __user *ubuf)
552{
553 int err;
554
Maciej W. Rozycki5b593a812017-12-11 22:52:15 +0000555 BUG_ON(count % sizeof(elf_fpreg_t));
556
Maciej W. Rozycki8eb56552017-12-11 22:51:35 +0000557 /* XXX fcr31 */
558
559 init_fp_ctx(target);
560
561 if (sizeof(target->thread.fpu.fpr[0]) == sizeof(elf_fpreg_t))
562 err = fpr_set_fpa(target, &pos, &count, &kbuf, &ubuf);
563 else
564 err = fpr_set_msa(target, &pos, &count, &kbuf, &ubuf);
565
566 return err;
567}
568
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200569enum mips_regset {
570 REGSET_GPR,
571 REGSET_FPR,
572};
573
Ralf Baechle40e084a2015-07-29 22:44:53 +0200574struct pt_regs_offset {
575 const char *name;
576 int offset;
577};
578
579#define REG_OFFSET_NAME(reg, r) { \
580 .name = #reg, \
581 .offset = offsetof(struct pt_regs, r) \
582}
583
584#define REG_OFFSET_END { \
585 .name = NULL, \
586 .offset = 0 \
587}
588
589static const struct pt_regs_offset regoffset_table[] = {
590 REG_OFFSET_NAME(r0, regs[0]),
591 REG_OFFSET_NAME(r1, regs[1]),
592 REG_OFFSET_NAME(r2, regs[2]),
593 REG_OFFSET_NAME(r3, regs[3]),
594 REG_OFFSET_NAME(r4, regs[4]),
595 REG_OFFSET_NAME(r5, regs[5]),
596 REG_OFFSET_NAME(r6, regs[6]),
597 REG_OFFSET_NAME(r7, regs[7]),
598 REG_OFFSET_NAME(r8, regs[8]),
599 REG_OFFSET_NAME(r9, regs[9]),
600 REG_OFFSET_NAME(r10, regs[10]),
601 REG_OFFSET_NAME(r11, regs[11]),
602 REG_OFFSET_NAME(r12, regs[12]),
603 REG_OFFSET_NAME(r13, regs[13]),
604 REG_OFFSET_NAME(r14, regs[14]),
605 REG_OFFSET_NAME(r15, regs[15]),
606 REG_OFFSET_NAME(r16, regs[16]),
607 REG_OFFSET_NAME(r17, regs[17]),
608 REG_OFFSET_NAME(r18, regs[18]),
609 REG_OFFSET_NAME(r19, regs[19]),
610 REG_OFFSET_NAME(r20, regs[20]),
611 REG_OFFSET_NAME(r21, regs[21]),
612 REG_OFFSET_NAME(r22, regs[22]),
613 REG_OFFSET_NAME(r23, regs[23]),
614 REG_OFFSET_NAME(r24, regs[24]),
615 REG_OFFSET_NAME(r25, regs[25]),
616 REG_OFFSET_NAME(r26, regs[26]),
617 REG_OFFSET_NAME(r27, regs[27]),
618 REG_OFFSET_NAME(r28, regs[28]),
619 REG_OFFSET_NAME(r29, regs[29]),
620 REG_OFFSET_NAME(r30, regs[30]),
621 REG_OFFSET_NAME(r31, regs[31]),
622 REG_OFFSET_NAME(c0_status, cp0_status),
623 REG_OFFSET_NAME(hi, hi),
624 REG_OFFSET_NAME(lo, lo),
625#ifdef CONFIG_CPU_HAS_SMARTMIPS
626 REG_OFFSET_NAME(acx, acx),
627#endif
628 REG_OFFSET_NAME(c0_badvaddr, cp0_badvaddr),
629 REG_OFFSET_NAME(c0_cause, cp0_cause),
630 REG_OFFSET_NAME(c0_epc, cp0_epc),
Ralf Baechle40e084a2015-07-29 22:44:53 +0200631#ifdef CONFIG_CPU_CAVIUM_OCTEON
632 REG_OFFSET_NAME(mpl0, mpl[0]),
633 REG_OFFSET_NAME(mpl1, mpl[1]),
634 REG_OFFSET_NAME(mpl2, mpl[2]),
635 REG_OFFSET_NAME(mtp0, mtp[0]),
636 REG_OFFSET_NAME(mtp1, mtp[1]),
637 REG_OFFSET_NAME(mtp2, mtp[2]),
638#endif
639 REG_OFFSET_END,
640};
641
642/**
643 * regs_query_register_offset() - query register offset from its name
644 * @name: the name of a register
645 *
646 * regs_query_register_offset() returns the offset of a register in struct
647 * pt_regs from its name. If the name is invalid, this returns -EINVAL;
648 */
649int regs_query_register_offset(const char *name)
650{
651 const struct pt_regs_offset *roff;
652 for (roff = regoffset_table; roff->name != NULL; roff++)
653 if (!strcmp(roff->name, name))
654 return roff->offset;
655 return -EINVAL;
656}
657
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100658#if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
659
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200660static const struct user_regset mips_regsets[] = {
661 [REGSET_GPR] = {
662 .core_note_type = NT_PRSTATUS,
663 .n = ELF_NGREG,
664 .size = sizeof(unsigned int),
665 .align = sizeof(unsigned int),
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100666 .get = gpr32_get,
667 .set = gpr32_set,
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200668 },
669 [REGSET_FPR] = {
670 .core_note_type = NT_PRFPREG,
671 .n = ELF_NFPREG,
672 .size = sizeof(elf_fpreg_t),
673 .align = sizeof(elf_fpreg_t),
674 .get = fpr_get,
675 .set = fpr_set,
676 },
677};
678
679static const struct user_regset_view user_mips_view = {
680 .name = "mips",
681 .e_machine = ELF_ARCH,
682 .ei_osabi = ELF_OSABI,
683 .regsets = mips_regsets,
684 .n = ARRAY_SIZE(mips_regsets),
685};
686
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100687#endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
688
689#ifdef CONFIG_64BIT
690
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200691static const struct user_regset mips64_regsets[] = {
692 [REGSET_GPR] = {
693 .core_note_type = NT_PRSTATUS,
694 .n = ELF_NGREG,
695 .size = sizeof(unsigned long),
696 .align = sizeof(unsigned long),
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100697 .get = gpr64_get,
698 .set = gpr64_set,
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200699 },
700 [REGSET_FPR] = {
701 .core_note_type = NT_PRFPREG,
702 .n = ELF_NFPREG,
703 .size = sizeof(elf_fpreg_t),
704 .align = sizeof(elf_fpreg_t),
705 .get = fpr_get,
706 .set = fpr_set,
707 },
708};
709
710static const struct user_regset_view user_mips64_view = {
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100711 .name = "mips64",
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200712 .e_machine = ELF_ARCH,
713 .ei_osabi = ELF_OSABI,
714 .regsets = mips64_regsets,
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100715 .n = ARRAY_SIZE(mips64_regsets),
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200716};
717
Maciej W. Rozycki219f3862017-11-07 19:09:20 +0000718#ifdef CONFIG_MIPS32_N32
719
720static const struct user_regset_view user_mipsn32_view = {
721 .name = "mipsn32",
722 .e_flags = EF_MIPS_ABI2,
723 .e_machine = ELF_ARCH,
724 .ei_osabi = ELF_OSABI,
725 .regsets = mips64_regsets,
726 .n = ARRAY_SIZE(mips64_regsets),
727};
728
729#endif /* CONFIG_MIPS32_N32 */
730
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100731#endif /* CONFIG_64BIT */
732
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200733const struct user_regset_view *task_user_regset_view(struct task_struct *task)
734{
735#ifdef CONFIG_32BIT
736 return &user_mips_view;
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100737#else
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200738#ifdef CONFIG_MIPS32_O32
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100739 if (test_tsk_thread_flag(task, TIF_32BIT_REGS))
740 return &user_mips_view;
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200741#endif
Maciej W. Rozycki219f3862017-11-07 19:09:20 +0000742#ifdef CONFIG_MIPS32_N32
743 if (test_tsk_thread_flag(task, TIF_32BIT_ADDR))
744 return &user_mipsn32_view;
745#endif
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200746 return &user_mips64_view;
Alex Smithc23b3d1a2014-07-23 14:40:09 +0100747#endif
Ralf Baechle7aeb7532012-08-02 14:44:11 +0200748}
749
Namhyung Kim9b05a692010-10-27 15:33:47 -0700750long arch_ptrace(struct task_struct *child, long request,
751 unsigned long addr, unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 int ret;
Namhyung Kimfb671132010-10-27 15:33:58 -0700754 void __user *addrp = (void __user *) addr;
755 void __user *datavp = (void __user *) data;
756 unsigned long __user *datalp = (void __user *) data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 switch (request) {
759 /* when I and D space are separate, these will need to be fixed. */
760 case PTRACE_PEEKTEXT: /* read word at location addr. */
Alexey Dobriyan76647322007-07-17 04:03:43 -0700761 case PTRACE_PEEKDATA:
762 ret = generic_ptrace_peekdata(child, addr, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 /* Read the word at location addr in the USER area. */
766 case PTRACE_PEEKUSR: {
767 struct pt_regs *regs;
Paul Burtonbbd426f2014-02-13 11:26:41 +0000768 union fpureg *fregs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 unsigned long tmp = 0;
770
Al Viro40bc9c62006-01-12 01:06:07 -0800771 regs = task_pt_regs(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 ret = 0; /* Default return value. */
773
774 switch (addr) {
775 case 0 ... 31:
776 tmp = regs->regs[addr];
777 break;
778 case FPR_BASE ... FPR_BASE + 31:
Paul Burton597ce172013-11-22 13:12:07 +0000779 if (!tsk_used_math(child)) {
780 /* FP not yet used */
781 tmp = -1;
782 break;
783 }
784 fregs = get_fpu_regs(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Ralf Baechle875d43e2005-09-03 15:56:16 -0700786#ifdef CONFIG_32BIT
Paul Burton597ce172013-11-22 13:12:07 +0000787 if (test_thread_flag(TIF_32BIT_FPREGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 /*
789 * The odd registers are actually the high
790 * order bits of the values stored in the even
791 * registers - unless we're using r2k_switch.S.
792 */
Paul Burtonbbd426f2014-02-13 11:26:41 +0000793 tmp = get_fpr32(&fregs[(addr & ~1) - FPR_BASE],
794 addr & 1);
Paul Burton597ce172013-11-22 13:12:07 +0000795 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 }
Paul Burton597ce172013-11-22 13:12:07 +0000797#endif
Paul Burtonbbd426f2014-02-13 11:26:41 +0000798 tmp = get_fpr32(&fregs[addr - FPR_BASE], 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 break;
800 case PC:
801 tmp = regs->cp0_epc;
802 break;
803 case CAUSE:
804 tmp = regs->cp0_cause;
805 break;
806 case BADVADDR:
807 tmp = regs->cp0_badvaddr;
808 break;
809 case MMHI:
810 tmp = regs->hi;
811 break;
812 case MMLO:
813 tmp = regs->lo;
814 break;
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100815#ifdef CONFIG_CPU_HAS_SMARTMIPS
816 case ACX:
817 tmp = regs->acx;
818 break;
819#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 case FPC_CSR:
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900821 tmp = child->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 break;
Paul Burton33510472013-11-19 17:30:35 +0000823 case FPC_EIR:
824 /* implementation / version register */
Alex Smith656ff9b2014-07-23 14:40:06 +0100825 tmp = boot_cpu_data.fpu_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 break;
Ralf Baechlec134a5e2005-06-30 09:42:00 +0000827 case DSP_BASE ... DSP_BASE + 5: {
828 dspreg_t *dregs;
829
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000830 if (!cpu_has_dsp) {
831 tmp = 0;
832 ret = -EIO;
Christoph Hellwig481bed42005-11-07 00:59:47 -0800833 goto out;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000834 }
Ralf Baechle6c355852005-12-05 13:47:25 +0000835 dregs = __get_dsp_regs(child);
836 tmp = (unsigned long) (dregs[addr - DSP_BASE]);
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000837 break;
Ralf Baechlec134a5e2005-06-30 09:42:00 +0000838 }
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000839 case DSP_CONTROL:
840 if (!cpu_has_dsp) {
841 tmp = 0;
842 ret = -EIO;
Christoph Hellwig481bed42005-11-07 00:59:47 -0800843 goto out;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000844 }
845 tmp = child->thread.dsp.dspcontrol;
846 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 default:
848 tmp = 0;
849 ret = -EIO;
Christoph Hellwig481bed42005-11-07 00:59:47 -0800850 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 }
Namhyung Kimfb671132010-10-27 15:33:58 -0700852 ret = put_user(tmp, datalp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 break;
854 }
855
856 /* when I and D space are separate, this will have to be fixed. */
857 case PTRACE_POKETEXT: /* write the word at location addr. */
858 case PTRACE_POKEDATA:
Alexey Dobriyanf284ce72007-07-17 04:03:44 -0700859 ret = generic_ptrace_pokedata(child, addr, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 break;
861
862 case PTRACE_POKEUSR: {
863 struct pt_regs *regs;
864 ret = 0;
Al Viro40bc9c62006-01-12 01:06:07 -0800865 regs = task_pt_regs(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
867 switch (addr) {
868 case 0 ... 31:
869 regs->regs[addr] = data;
870 break;
871 case FPR_BASE ... FPR_BASE + 31: {
Paul Burtonbbd426f2014-02-13 11:26:41 +0000872 union fpureg *fregs = get_fpu_regs(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Paul Burtonac9ad832015-01-30 12:09:36 +0000874 init_fp_ctx(child);
Ralf Baechle875d43e2005-09-03 15:56:16 -0700875#ifdef CONFIG_32BIT
Paul Burton597ce172013-11-22 13:12:07 +0000876 if (test_thread_flag(TIF_32BIT_FPREGS)) {
877 /*
878 * The odd registers are actually the high
879 * order bits of the values stored in the even
880 * registers - unless we're using r2k_switch.S.
881 */
Paul Burtonbbd426f2014-02-13 11:26:41 +0000882 set_fpr32(&fregs[(addr & ~1) - FPR_BASE],
883 addr & 1, data);
Paul Burton597ce172013-11-22 13:12:07 +0000884 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
886#endif
Paul Burtonbbd426f2014-02-13 11:26:41 +0000887 set_fpr64(&fregs[addr - FPR_BASE], 0, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 break;
889 }
890 case PC:
891 regs->cp0_epc = data;
892 break;
893 case MMHI:
894 regs->hi = data;
895 break;
896 case MMLO:
897 regs->lo = data;
898 break;
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100899#ifdef CONFIG_CPU_HAS_SMARTMIPS
900 case ACX:
901 regs->acx = data;
902 break;
903#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 case FPC_CSR:
Maciej W. Rozyckic9e56032016-10-28 08:20:09 +0100905 init_fp_ctx(child);
Maciej W. Rozyckiabf378b2016-05-12 10:19:08 +0100906 ptrace_setfcr31(child, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 break;
Ralf Baechlec134a5e2005-06-30 09:42:00 +0000908 case DSP_BASE ... DSP_BASE + 5: {
909 dspreg_t *dregs;
910
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000911 if (!cpu_has_dsp) {
912 ret = -EIO;
913 break;
914 }
915
Ralf Baechlec134a5e2005-06-30 09:42:00 +0000916 dregs = __get_dsp_regs(child);
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000917 dregs[addr - DSP_BASE] = data;
918 break;
Ralf Baechlec134a5e2005-06-30 09:42:00 +0000919 }
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000920 case DSP_CONTROL:
921 if (!cpu_has_dsp) {
922 ret = -EIO;
923 break;
924 }
925 child->thread.dsp.dspcontrol = data;
926 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 default:
928 /* The rest are not allowed. */
929 ret = -EIO;
930 break;
931 }
932 break;
933 }
934
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400935 case PTRACE_GETREGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700936 ret = ptrace_getregs(child, datavp);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400937 break;
938
939 case PTRACE_SETREGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700940 ret = ptrace_setregs(child, datavp);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400941 break;
942
943 case PTRACE_GETFPREGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700944 ret = ptrace_getfpregs(child, datavp);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400945 break;
946
947 case PTRACE_SETFPREGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700948 ret = ptrace_setfpregs(child, datavp);
Daniel Jacobowitzea3d7102005-09-28 18:11:15 -0400949 break;
950
Ralf Baechle3c370262005-04-13 17:43:59 +0000951 case PTRACE_GET_THREAD_AREA:
Namhyung Kimfb671132010-10-27 15:33:58 -0700952 ret = put_user(task_thread_info(child)->tp_value, datalp);
Ralf Baechle3c370262005-04-13 17:43:59 +0000953 break;
954
David Daney0926bf92008-09-23 00:11:26 -0700955 case PTRACE_GET_WATCH_REGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700956 ret = ptrace_get_watch_regs(child, addrp);
David Daney0926bf92008-09-23 00:11:26 -0700957 break;
958
959 case PTRACE_SET_WATCH_REGS:
Namhyung Kimfb671132010-10-27 15:33:58 -0700960 ret = ptrace_set_watch_regs(child, addrp);
David Daney0926bf92008-09-23 00:11:26 -0700961 break;
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 default:
964 ret = ptrace_request(child, request, addr, data);
965 break;
966 }
Christoph Hellwig481bed42005-11-07 00:59:47 -0800967 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 return ret;
969}
970
971/*
972 * Notification of system call entry/exit
973 * - triggered by current->work.syscall_trace
974 */
Markos Chandras4c21b8f2014-01-22 14:40:03 +0000975asmlinkage long syscall_trace_enter(struct pt_regs *regs, long syscall)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200977 user_exit();
978
Lars Perssonc2d9f172015-02-03 17:08:17 +0100979 current_thread_info()->syscall = syscall;
980
Ralf Baechle0dfa95a2012-09-26 21:30:47 +0200981 if (test_thread_flag(TIF_SYSCALL_TRACE) &&
982 tracehook_report_syscall_entry(regs))
Kees Cook2ac3c8d2016-06-02 12:33:44 -0700983 return -1;
984
985 if (secure_computing(NULL) == -1)
986 return -1;
Ralf Baechle293c5bd2007-07-25 16:19:33 +0100987
Ralf Baechle1d7bf992013-09-06 20:24:48 +0200988 if (unlikely(test_thread_flag(TIF_SYSCALL_TRACEPOINT)))
989 trace_sys_enter(regs, regs->regs[2]);
990
Eric Paris91397402014-03-11 13:29:28 -0400991 audit_syscall_entry(syscall, regs->regs[4], regs->regs[5],
Eric Parisb05d8442012-01-03 14:23:06 -0500992 regs->regs[6], regs->regs[7]);
Markos Chandras1225eb82014-01-22 14:40:01 +0000993 return syscall;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
Ralf Baechle8b659a32011-05-19 09:21:29 +0100995
996/*
997 * Notification of system call entry/exit
998 * - triggered by current->work.syscall_trace
999 */
1000asmlinkage void syscall_trace_leave(struct pt_regs *regs)
1001{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001002 /*
1003 * We may come here right after calling schedule_user()
1004 * or do_notify_resume(), in which case we can be in RCU
1005 * user mode.
1006 */
1007 user_exit();
1008
Eric Parisd7e75282012-01-03 14:23:06 -05001009 audit_syscall_exit(regs);
Ralf Baechle8b659a32011-05-19 09:21:29 +01001010
Ralf Baechle1d7bf992013-09-06 20:24:48 +02001011 if (unlikely(test_thread_flag(TIF_SYSCALL_TRACEPOINT)))
James Hogan02131ae2017-06-29 10:12:34 +01001012 trace_sys_exit(regs, regs_return_value(regs));
Ralf Baechle1d7bf992013-09-06 20:24:48 +02001013
Ralf Baechlebc3d22c2012-07-17 19:43:58 +02001014 if (test_thread_flag(TIF_SYSCALL_TRACE))
1015 tracehook_report_syscall_exit(regs, 0);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001016
1017 user_enter();
Ralf Baechle8b659a32011-05-19 09:21:29 +01001018}