blob: 5d0f39b490b624035ba949162ec5007aab16ef15 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP2 Power Management Routines
3 *
4 * Copyright (C) 2005 Texas Instruments, Inc.
5 * Copyright (C) 2006-2008 Nokia Corporation
6 *
7 * Written by:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Tony Lindgren
10 * Juha Yrjola
11 * Amit Kucheria <amit.kucheria@nokia.com>
12 * Igor Stoppa <igor.stoppa@nokia.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/suspend.h>
22#include <linux/sched.h>
23#include <linux/proc_fs.h>
24#include <linux/interrupt.h>
25#include <linux/sysfs.h>
26#include <linux/module.h>
27#include <linux/delay.h>
Rajendra Nayaked1ebc42012-04-27 15:59:32 +053028#include <linux/clk-provider.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070029#include <linux/irq.h>
30#include <linux/time.h>
31#include <linux/gpio.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070032#include <linux/platform_data/gpio-omap.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070033
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070034#include <asm/fncpy.h>
35
Kevin Hilman8bd22942009-05-28 10:56:16 -070036#include <asm/mach/time.h>
37#include <asm/mach/irq.h>
38#include <asm/mach-types.h>
David Howells9f97da72012-03-28 18:30:01 +010039#include <asm/system_misc.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070040
Tony Lindgren45c3eb72012-11-30 08:41:50 -080041#include <linux/omap-dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070042
Tony Lindgrene4c060d2012-10-05 13:25:59 -070043#include "soc.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsleya135eaa2012-09-27 10:33:34 -060045#include "clock.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060046#include "prm2xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070047#include "prm-regbits-24xx.h"
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -060048#include "cm2xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070049#include "cm-regbits-24xx.h"
50#include "sdrc.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070051#include "sram.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070052#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060053#include "control.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070054#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070055#include "clockdomain.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070056
57static void (*omap2_sram_idle)(void);
58static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
59 void __iomem *sdrc_power);
60
Paul Walmsley369d5612010-01-26 20:13:01 -070061static struct powerdomain *mpu_pwrdm, *core_pwrdm;
62static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -070063
64static struct clk *osc_ck, *emul_ck;
65
66static int omap2_fclks_active(void)
67{
68 u32 f1, f2;
69
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070070 f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
71 f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Kevin Hilman4af40162009-02-04 10:51:40 -080072
Paul Walmsley1e056dd2012-02-09 18:24:03 -070073 return (f1 | f2) ? 1 : 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -070074}
75
Paul Walmsley14164082012-02-02 02:30:50 -070076static int omap2_enter_full_retention(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -070077{
78 u32 l;
Kevin Hilman8bd22942009-05-28 10:56:16 -070079
80 /* There is 1 reference hold for all children of the oscillator
81 * clock, the following will remove it. If no one else uses the
82 * oscillator itself it will be disabled if/when we enter retention
83 * mode.
84 */
85 clk_disable(osc_ck);
86
87 /* Clear old wake-up events */
88 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070089 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
90 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
91 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -070092
Paul Walmsleyf653b292013-01-26 00:58:14 -070093 pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
Kevin Hilman8bd22942009-05-28 10:56:16 -070094 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
95
96 /* Workaround to kill USB */
97 l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
98 omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
99
Paul Walmsley72e06d02010-12-21 21:05:16 -0700100 omap2_gpio_prepare_for_idle(0);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700101
Kevin Hilman8bd22942009-05-28 10:56:16 -0700102 /* One last check for pending IRQs to avoid extra latency due
103 * to sleeping unnecessarily. */
Jouni Hogander94434532009-02-03 15:49:04 -0800104 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700105 goto no_sleep;
106
107 /* Jump to SRAM suspend code */
108 omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
109 OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
110 OMAP_SDRC_REGADDR(SDRC_POWER));
Kevin Hilman8bd22942009-05-28 10:56:16 -0700111
Kevin Hilman4af40162009-02-04 10:51:40 -0800112no_sleep:
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800113 omap2_gpio_resume_after_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700114
115 clk_enable(osc_ck);
116
117 /* clear CORE wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700118 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
119 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700120
121 /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700122 omap2_prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700123
124 /* MPU domain wake events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700125 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700126 if (l & 0x01)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700127 omap2_prm_write_mod_reg(0x01, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700128 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
129 if (l & 0x20)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700130 omap2_prm_write_mod_reg(0x20, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700131 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
132
133 /* Mask future PRCM-to-MPU interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700134 omap2_prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Paul Walmsley14164082012-02-02 02:30:50 -0700135
Paul Walmsleyf653b292013-01-26 00:58:14 -0700136 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
137 pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_ON);
138
Paul Walmsley14164082012-02-02 02:30:50 -0700139 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700140}
141
142static int omap2_i2c_active(void)
143{
144 u32 l;
145
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700146 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600147 return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700148}
149
150static int sti_console_enabled;
151
152static int omap2_allow_mpu_retention(void)
153{
154 u32 l;
155
156 /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700157 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600158 if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
159 OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
160 OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700161 return 0;
162 /* Check for UART3. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700163 l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600164 if (l & OMAP24XX_EN_UART3_MASK)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700165 return 0;
166 if (sti_console_enabled)
167 return 0;
168
169 return 1;
170}
171
172static void omap2_enter_mpu_retention(void)
173{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700174 /* Putting MPU into the WFI state while a transfer is active
175 * seems to cause the I2C block to timeout. Why? Good question. */
176 if (omap2_i2c_active())
177 return;
178
179 /* The peripherals seem not to be able to wake up the MPU when
180 * it is in retention mode. */
181 if (omap2_allow_mpu_retention()) {
182 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700183 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
184 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
185 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700186
187 /* Try to enter MPU retention */
Paul Walmsleyf653b292013-01-26 00:58:14 -0700188 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
189
Kevin Hilman8bd22942009-05-28 10:56:16 -0700190 } else {
191 /* Block MPU retention */
Paul Walmsleyf653b292013-01-26 00:58:14 -0700192 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700193 }
194
Kevin Hilman8bd22942009-05-28 10:56:16 -0700195 omap2_sram_idle();
Paul Walmsleyf653b292013-01-26 00:58:14 -0700196
197 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700198}
199
200static int omap2_can_sleep(void)
201{
202 if (omap2_fclks_active())
203 return 0;
Rajendra Nayaked1ebc42012-04-27 15:59:32 +0530204 if (__clk_is_enabled(osc_ck))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700205 return 0;
206 if (omap_dma_running())
207 return 0;
208
209 return 1;
210}
211
212static void omap2_pm_idle(void)
213{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700214 local_fiq_disable();
215
216 if (!omap2_can_sleep()) {
Jouni Hogander94434532009-02-03 15:49:04 -0800217 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700218 goto out;
219 omap2_enter_mpu_retention();
220 goto out;
221 }
222
Jouni Hogander94434532009-02-03 15:49:04 -0800223 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700224 goto out;
225
226 omap2_enter_full_retention();
227
228out:
229 local_fiq_enable();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700230}
231
Kevin Hilman8bd22942009-05-28 10:56:16 -0700232static void __init prcm_setup_regs(void)
233{
234 int i, num_mem_banks;
235 struct powerdomain *pwrdm;
236
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700237 /*
238 * Enable autoidle
239 * XXX This should be handled by hwmod code or PRCM init code
240 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700241 omap2_prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700242 OMAP2_PRCM_SYSCONFIG_OFFSET);
243
Kevin Hilman8bd22942009-05-28 10:56:16 -0700244 /*
245 * Set CORE powerdomain memory banks to retain their contents
246 * during RETENTION
247 */
248 num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
249 for (i = 0; i < num_mem_banks; i++)
250 pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
251
Paul Walmsleyf653b292013-01-26 00:58:14 -0700252 pwrdm_set_logic_retst(core_pwrdm, PWRDM_POWER_RET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700253
Kevin Hilman8bd22942009-05-28 10:56:16 -0700254 pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700255
256 /* Force-power down DSP, GFX powerdomains */
257
258 pwrdm = clkdm_get_pwrdm(dsp_clkdm);
259 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700260
261 pwrdm = clkdm_get_pwrdm(gfx_clkdm);
262 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700263
Paul Walmsley51d070a2011-01-27 02:52:55 -0700264 /* Enable hardware-supervised idle for all clkdms */
Paul Walmsley92206fd2012-02-02 02:38:50 -0700265 clkdm_for_each(omap_pm_clkdms_setup, NULL);
Paul Walmsley369d5612010-01-26 20:13:01 -0700266 clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700267
Paul Walmsley14164082012-02-02 02:30:50 -0700268#ifdef CONFIG_SUSPEND
269 omap_pm_suspend = omap2_enter_full_retention;
270#endif
271
Kevin Hilman8bd22942009-05-28 10:56:16 -0700272 /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
273 * stabilisation */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700274 omap2_prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
275 OMAP2_PRCM_CLKSSETUP_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700276
277 /* Configure automatic voltage transition */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700278 omap2_prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
279 OMAP2_PRCM_VOLTSETUP_OFFSET);
280 omap2_prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
281 (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
282 OMAP24XX_MEMRETCTRL_MASK |
283 (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
284 (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
285 OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700286
287 /* Enable wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700288 omap2_prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
289 WKUP_MOD, PM_WKEN);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700290}
291
Shawn Guobbd707a2012-04-26 16:06:50 +0800292int __init omap2_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700293{
294 u32 l;
295
Kevin Hilman8bd22942009-05-28 10:56:16 -0700296 printk(KERN_INFO "Power Management for OMAP2 initializing\n");
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700297 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700298 printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
299
Paul Walmsley369d5612010-01-26 20:13:01 -0700300 /* Look up important powerdomains */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700301
302 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
303 if (!mpu_pwrdm)
304 pr_err("PM: mpu_pwrdm not found\n");
305
306 core_pwrdm = pwrdm_lookup("core_pwrdm");
307 if (!core_pwrdm)
308 pr_err("PM: core_pwrdm not found\n");
309
Paul Walmsley369d5612010-01-26 20:13:01 -0700310 /* Look up important clockdomains */
311
312 mpu_clkdm = clkdm_lookup("mpu_clkdm");
313 if (!mpu_clkdm)
314 pr_err("PM: mpu_clkdm not found\n");
315
316 wkup_clkdm = clkdm_lookup("wkup_clkdm");
317 if (!wkup_clkdm)
318 pr_err("PM: wkup_clkdm not found\n");
319
Kevin Hilman8bd22942009-05-28 10:56:16 -0700320 dsp_clkdm = clkdm_lookup("dsp_clkdm");
321 if (!dsp_clkdm)
Paul Walmsley369d5612010-01-26 20:13:01 -0700322 pr_err("PM: dsp_clkdm not found\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700323
324 gfx_clkdm = clkdm_lookup("gfx_clkdm");
325 if (!gfx_clkdm)
326 pr_err("PM: gfx_clkdm not found\n");
327
328
329 osc_ck = clk_get(NULL, "osc_ck");
330 if (IS_ERR(osc_ck)) {
331 printk(KERN_ERR "could not get osc_ck\n");
332 return -ENODEV;
333 }
334
335 if (cpu_is_omap242x()) {
336 emul_ck = clk_get(NULL, "emul_ck");
337 if (IS_ERR(emul_ck)) {
338 printk(KERN_ERR "could not get emul_ck\n");
339 clk_put(osc_ck);
340 return -ENODEV;
341 }
342 }
343
344 prcm_setup_regs();
345
Kevin Hilman8bd22942009-05-28 10:56:16 -0700346 /*
347 * We copy the assembler sleep/wakeup routines to SRAM.
348 * These routines need to be in SRAM as that's the only
349 * memory the MPU can see when it wakes up.
350 */
Shawn Guobbd707a2012-04-26 16:06:50 +0800351 omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
352 omap24xx_idle_loop_suspend_sz);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700353
Shawn Guobbd707a2012-04-26 16:06:50 +0800354 omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
355 omap24xx_cpu_suspend_sz);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700356
Nicolas Pitre0bcd24b2012-01-04 16:27:48 -0500357 arm_pm_idle = omap2_pm_idle;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700358
359 return 0;
360}