blob: b3e5e7549008238dc48ad486212373687056d64b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
51 args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
52 args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
53 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
54 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
61 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
62 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
63 } else if (a2 > a1) {
64 args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
65 args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
66 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Alex Deucher5b1714d2010-08-03 19:59:20 -040070 args.usOverscanRight = radeon_crtc->h_border;
71 args.usOverscanLeft = radeon_crtc->h_border;
72 args.usOverscanBottom = radeon_crtc->v_border;
73 args.usOverscanTop = radeon_crtc->v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
234void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
235{
236 struct drm_device *dev = crtc->dev;
237 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500238 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
240 switch (mode) {
241 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400242 radeon_crtc->enabled = true;
243 /* adjust pm to dpms changes BEFORE enabling crtcs */
244 radeon_pm_compute_clocks(rdev);
Alex Deucher37b43902010-02-09 12:04:43 -0500245 atombios_enable_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500247 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400249 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500250 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 break;
252 case DRM_MODE_DPMS_STANDBY:
253 case DRM_MODE_DPMS_SUSPEND:
254 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400255 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500256 if (radeon_crtc->enabled)
257 atombios_blank_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500259 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
260 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400261 radeon_crtc->enabled = false;
Alex Deucherd7311172010-05-03 01:13:14 -0400262 /* adjust pm to dpms changes AFTER disabling crtcs */
263 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 break;
265 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266}
267
268static void
269atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400270 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400272 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 struct drm_device *dev = crtc->dev;
274 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400275 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400277 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400279 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400280 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400281 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400282 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
283 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400284 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400285 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400286 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400287 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400288 args.usH_SyncWidth =
289 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
290 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400291 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400292 args.usV_SyncWidth =
293 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400294 args.ucH_Border = radeon_crtc->h_border;
295 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400296
297 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
298 misc |= ATOM_VSYNC_POLARITY;
299 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
300 misc |= ATOM_HSYNC_POLARITY;
301 if (mode->flags & DRM_MODE_FLAG_CSYNC)
302 misc |= ATOM_COMPOSITESYNC;
303 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
304 misc |= ATOM_INTERLACE;
305 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
306 misc |= ATOM_DOUBLE_CLOCK_MODE;
307
308 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
309 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400311 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312}
313
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400314static void atombios_crtc_set_timing(struct drm_crtc *crtc,
315 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 struct drm_device *dev = crtc->dev;
319 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400320 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400322 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400324 memset(&args, 0, sizeof(args));
325 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
326 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
327 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
328 args.usH_SyncWidth =
329 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
330 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
331 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
332 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
333 args.usV_SyncWidth =
334 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
335
Alex Deucher54bfe492010-09-03 15:52:53 -0400336 args.ucOverscanRight = radeon_crtc->h_border;
337 args.ucOverscanLeft = radeon_crtc->h_border;
338 args.ucOverscanBottom = radeon_crtc->v_border;
339 args.ucOverscanTop = radeon_crtc->v_border;
340
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400341 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
342 misc |= ATOM_VSYNC_POLARITY;
343 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
344 misc |= ATOM_HSYNC_POLARITY;
345 if (mode->flags & DRM_MODE_FLAG_CSYNC)
346 misc |= ATOM_COMPOSITESYNC;
347 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
348 misc |= ATOM_INTERLACE;
349 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
350 misc |= ATOM_DOUBLE_CLOCK_MODE;
351
352 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
353 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356}
357
Alex Deucherb7922102010-03-06 10:57:30 -0500358static void atombios_disable_ss(struct drm_crtc *crtc)
359{
360 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
361 struct drm_device *dev = crtc->dev;
362 struct radeon_device *rdev = dev->dev_private;
363 u32 ss_cntl;
364
365 if (ASIC_IS_DCE4(rdev)) {
366 switch (radeon_crtc->pll_id) {
367 case ATOM_PPLL1:
368 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
369 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
370 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
371 break;
372 case ATOM_PPLL2:
373 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
374 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
375 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
376 break;
377 case ATOM_DCPLL:
378 case ATOM_PPLL_INVALID:
379 return;
380 }
381 } else if (ASIC_IS_AVIVO(rdev)) {
382 switch (radeon_crtc->pll_id) {
383 case ATOM_PPLL1:
384 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
385 ss_cntl &= ~1;
386 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
387 break;
388 case ATOM_PPLL2:
389 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
390 ss_cntl &= ~1;
391 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
392 break;
393 case ATOM_DCPLL:
394 case ATOM_PPLL_INVALID:
395 return;
396 }
397 }
398}
399
400
Alex Deucher26b9fc32010-02-01 16:39:11 -0500401union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400402 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
403 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500404 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400405 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500406};
407
Alex Deucherba032a52010-10-04 17:13:01 -0400408static void atombios_crtc_program_ss(struct drm_crtc *crtc,
409 int enable,
410 int pll_id,
411 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400412{
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400413 struct drm_device *dev = crtc->dev;
414 struct radeon_device *rdev = dev->dev_private;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400415 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500416 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400417
Alex Deucher26b9fc32010-02-01 16:39:11 -0500418 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400419
420 if (ASIC_IS_DCE4(rdev)) {
421 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
422 args.v2.ucSpreadSpectrumType = ss->type;
423 switch (pll_id) {
424 case ATOM_PPLL1:
425 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
426 args.v2.usSpreadSpectrumAmount = ss->amount;
427 args.v2.usSpreadSpectrumStep = ss->step;
428 break;
429 case ATOM_PPLL2:
430 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
431 args.v2.usSpreadSpectrumAmount = ss->amount;
432 args.v2.usSpreadSpectrumStep = ss->step;
433 break;
434 case ATOM_DCPLL:
435 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
436 args.v2.usSpreadSpectrumAmount = 0;
437 args.v2.usSpreadSpectrumStep = 0;
438 break;
439 case ATOM_PPLL_INVALID:
440 return;
441 }
442 args.v2.ucEnable = enable;
443 } else if (ASIC_IS_DCE3(rdev)) {
444 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
445 args.v1.ucSpreadSpectrumType = ss->type;
446 args.v1.ucSpreadSpectrumStep = ss->step;
447 args.v1.ucSpreadSpectrumDelay = ss->delay;
448 args.v1.ucSpreadSpectrumRange = ss->range;
449 args.v1.ucPpll = pll_id;
450 args.v1.ucEnable = enable;
451 } else if (ASIC_IS_AVIVO(rdev)) {
452 if (enable == ATOM_DISABLE) {
453 atombios_disable_ss(crtc);
454 return;
455 }
456 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
457 args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
458 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
459 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
460 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
461 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400462 } else {
Alex Deucherba032a52010-10-04 17:13:01 -0400463 if (enable == ATOM_DISABLE) {
464 atombios_disable_ss(crtc);
465 return;
466 }
467 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
468 args.lvds_ss.ucSpreadSpectrumType = ss->type;
469 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
470 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
471 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400472 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500473 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400474}
475
Alex Deucher4eaeca32010-01-19 17:32:27 -0500476union adjust_pixel_clock {
477 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500478 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500479};
480
481static u32 atombios_adjust_pll(struct drm_crtc *crtc,
482 struct drm_display_mode *mode,
Alex Deucherba032a52010-10-04 17:13:01 -0400483 struct radeon_pll *pll,
484 bool ss_enabled,
485 struct radeon_atom_ss *ss)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 struct drm_device *dev = crtc->dev;
488 struct radeon_device *rdev = dev->dev_private;
489 struct drm_encoder *encoder = NULL;
490 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500491 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500492 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400493 u32 dp_clock = mode->clock;
494 int bpc = 8;
Alex Deucherfc103322010-01-19 17:16:10 -0500495
Alex Deucher4eaeca32010-01-19 17:32:27 -0500496 /* reset the pll flags */
497 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498
499 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400500 if ((rdev->family == CHIP_RS600) ||
501 (rdev->family == CHIP_RS690) ||
502 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400503 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500504 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000505
506 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
507 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
508 else
509 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
510 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500511 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
Dave Airlie5480f722010-10-19 10:36:47 +1000513 if (mode->clock > 200000) /* range limits??? */
514 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
515 else
516 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
517
518 }
519
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
521 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500522 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500523 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400524 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
525 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
526 if (connector) {
527 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
528 struct radeon_connector_atom_dig *dig_connector =
529 radeon_connector->con_priv;
530
531 dp_clock = dig_connector->dp_clock;
532 }
533 }
Alex Deuchere5fd2052010-12-12 23:27:23 -0500534#if 0 /* doesn't work properly on some laptops */
Alex Deucherba032a52010-10-04 17:13:01 -0400535 /* use recommended ref_div for ss */
536 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
537 if (ss_enabled) {
538 if (ss->refdiv) {
539 pll->flags |= RADEON_PLL_USE_REF_DIV;
540 pll->reference_div = ss->refdiv;
541 }
542 }
543 }
Alex Deuchere5fd2052010-12-12 23:27:23 -0500544#endif
Alex Deucher4eaeca32010-01-19 17:32:27 -0500545 if (ASIC_IS_AVIVO(rdev)) {
546 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
547 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
548 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400549 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400550 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500551 } else {
552 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500553 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500554 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500555 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000557 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558 }
559 }
560
Alex Deucher2606c882009-10-08 13:36:21 -0400561 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
562 * accordingly based on the encoder/transmitter to work around
563 * special hw requirements.
564 */
565 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500566 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500567 u8 frev, crev;
568 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400569
Alex Deucher2606c882009-10-08 13:36:21 -0400570 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400571 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
572 &crev))
573 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500574
575 memset(&args, 0, sizeof(args));
576
577 switch (frev) {
578 case 1:
579 switch (crev) {
580 case 1:
581 case 2:
582 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
583 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500584 args.v1.ucEncodeMode = encoder_mode;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400585 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400586 if (ss_enabled)
587 args.v1.ucConfig |=
588 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400589 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
590 args.v1.ucConfig |=
591 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
592 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500593
594 atom_execute_table(rdev->mode_info.atom_context,
595 index, (uint32_t *)&args);
596 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
597 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500598 case 3:
599 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
600 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
601 args.v3.sInput.ucEncodeMode = encoder_mode;
602 args.v3.sInput.ucDispPllConfig = 0;
603 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
604 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400605 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400606 if (ss_enabled)
607 args.v3.sInput.ucDispPllConfig |=
608 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500609 args.v3.sInput.ucDispPllConfig |=
610 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400611 /* 16200 or 27000 */
612 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
613 } else {
614 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
615 /* deep color support */
616 args.v3.sInput.usPixelClock =
617 cpu_to_le16((mode->clock * bpc / 8) / 10);
618 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500619 if (dig->coherent_mode)
620 args.v3.sInput.ucDispPllConfig |=
621 DISPPLL_CONFIG_COHERENT_MODE;
622 if (mode->clock > 165000)
623 args.v3.sInput.ucDispPllConfig |=
624 DISPPLL_CONFIG_DUAL_LINK;
625 }
626 } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400627 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
Alex Deucherba032a52010-10-04 17:13:01 -0400628 if (ss_enabled)
629 args.v3.sInput.ucDispPllConfig |=
630 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500631 args.v3.sInput.ucDispPllConfig |=
Alex Deucher9f998ad2010-03-29 21:37:08 -0400632 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400633 /* 16200 or 27000 */
634 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
635 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
Alex Deucherba032a52010-10-04 17:13:01 -0400636 if (ss_enabled)
637 args.v3.sInput.ucDispPllConfig |=
638 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400639 } else {
Alex Deucher9f998ad2010-03-29 21:37:08 -0400640 if (mode->clock > 165000)
641 args.v3.sInput.ucDispPllConfig |=
642 DISPPLL_CONFIG_DUAL_LINK;
643 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500644 }
645 atom_execute_table(rdev->mode_info.atom_context,
646 index, (uint32_t *)&args);
647 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
648 if (args.v3.sOutput.ucRefDiv) {
649 pll->flags |= RADEON_PLL_USE_REF_DIV;
650 pll->reference_div = args.v3.sOutput.ucRefDiv;
651 }
652 if (args.v3.sOutput.ucPostDiv) {
653 pll->flags |= RADEON_PLL_USE_POST_DIV;
654 pll->post_div = args.v3.sOutput.ucPostDiv;
655 }
656 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500657 default:
658 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
659 return adjusted_clock;
660 }
661 break;
662 default:
663 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
664 return adjusted_clock;
665 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400666 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500667 return adjusted_clock;
668}
669
670union set_pixel_clock {
671 SET_PIXEL_CLOCK_PS_ALLOCATION base;
672 PIXEL_CLOCK_PARAMETERS v1;
673 PIXEL_CLOCK_PARAMETERS_V2 v2;
674 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500675 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500676 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500677};
678
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500679/* on DCE5, make sure the voltage is high enough to support the
680 * required disp clk.
681 */
682static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
683 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500684{
685 struct drm_device *dev = crtc->dev;
686 struct radeon_device *rdev = dev->dev_private;
687 u8 frev, crev;
688 int index;
689 union set_pixel_clock args;
690
691 memset(&args, 0, sizeof(args));
692
693 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400694 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
695 &crev))
696 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500697
698 switch (frev) {
699 case 1:
700 switch (crev) {
701 case 5:
702 /* if the default dcpll clock is specified,
703 * SetPixelClock provides the dividers
704 */
705 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500706 args.v5.usPixelClock = dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500707 args.v5.ucPpll = ATOM_DCPLL;
708 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500709 case 6:
710 /* if the default dcpll clock is specified,
711 * SetPixelClock provides the dividers
712 */
713 args.v6.ulDispEngClkFreq = dispclk;
714 args.v6.ucPpll = ATOM_DCPLL;
715 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500716 default:
717 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
718 return;
719 }
720 break;
721 default:
722 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
723 return;
724 }
725 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
726}
727
Alex Deucher37f90032010-06-11 17:58:38 -0400728static void atombios_crtc_program_pll(struct drm_crtc *crtc,
729 int crtc_id,
730 int pll_id,
731 u32 encoder_mode,
732 u32 encoder_id,
733 u32 clock,
734 u32 ref_div,
735 u32 fb_div,
736 u32 frac_fb_div,
737 u32 post_div)
738{
739 struct drm_device *dev = crtc->dev;
740 struct radeon_device *rdev = dev->dev_private;
741 u8 frev, crev;
742 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
743 union set_pixel_clock args;
744
745 memset(&args, 0, sizeof(args));
746
747 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
748 &crev))
749 return;
750
751 switch (frev) {
752 case 1:
753 switch (crev) {
754 case 1:
755 if (clock == ATOM_DISABLE)
756 return;
757 args.v1.usPixelClock = cpu_to_le16(clock / 10);
758 args.v1.usRefDiv = cpu_to_le16(ref_div);
759 args.v1.usFbDiv = cpu_to_le16(fb_div);
760 args.v1.ucFracFbDiv = frac_fb_div;
761 args.v1.ucPostDiv = post_div;
762 args.v1.ucPpll = pll_id;
763 args.v1.ucCRTC = crtc_id;
764 args.v1.ucRefDivSrc = 1;
765 break;
766 case 2:
767 args.v2.usPixelClock = cpu_to_le16(clock / 10);
768 args.v2.usRefDiv = cpu_to_le16(ref_div);
769 args.v2.usFbDiv = cpu_to_le16(fb_div);
770 args.v2.ucFracFbDiv = frac_fb_div;
771 args.v2.ucPostDiv = post_div;
772 args.v2.ucPpll = pll_id;
773 args.v2.ucCRTC = crtc_id;
774 args.v2.ucRefDivSrc = 1;
775 break;
776 case 3:
777 args.v3.usPixelClock = cpu_to_le16(clock / 10);
778 args.v3.usRefDiv = cpu_to_le16(ref_div);
779 args.v3.usFbDiv = cpu_to_le16(fb_div);
780 args.v3.ucFracFbDiv = frac_fb_div;
781 args.v3.ucPostDiv = post_div;
782 args.v3.ucPpll = pll_id;
783 args.v3.ucMiscInfo = (pll_id << 2);
784 args.v3.ucTransmitterId = encoder_id;
785 args.v3.ucEncoderMode = encoder_mode;
786 break;
787 case 5:
788 args.v5.ucCRTC = crtc_id;
789 args.v5.usPixelClock = cpu_to_le16(clock / 10);
790 args.v5.ucRefDiv = ref_div;
791 args.v5.usFbDiv = cpu_to_le16(fb_div);
792 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
793 args.v5.ucPostDiv = post_div;
794 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
795 args.v5.ucTransmitterID = encoder_id;
796 args.v5.ucEncoderMode = encoder_mode;
797 args.v5.ucPpll = pll_id;
798 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500799 case 6:
800 args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
801 args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
802 args.v6.ucRefDiv = ref_div;
803 args.v6.usFbDiv = cpu_to_le16(fb_div);
804 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
805 args.v6.ucPostDiv = post_div;
806 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
807 args.v6.ucTransmitterID = encoder_id;
808 args.v6.ucEncoderMode = encoder_mode;
809 args.v6.ucPpll = pll_id;
810 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400811 default:
812 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
813 return;
814 }
815 break;
816 default:
817 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
818 return;
819 }
820
821 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
822}
823
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500824static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500825{
826 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
827 struct drm_device *dev = crtc->dev;
828 struct radeon_device *rdev = dev->dev_private;
829 struct drm_encoder *encoder = NULL;
830 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500831 u32 pll_clock = mode->clock;
832 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
833 struct radeon_pll *pll;
834 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500835 int encoder_mode = 0;
Alex Deucherba032a52010-10-04 17:13:01 -0400836 struct radeon_atom_ss ss;
837 bool ss_enabled = false;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500838
Alex Deucher4eaeca32010-01-19 17:32:27 -0500839 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
840 if (encoder->crtc == crtc) {
841 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500842 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500843 break;
844 }
845 }
846
847 if (!radeon_encoder)
848 return;
849
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500850 switch (radeon_crtc->pll_id) {
851 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500852 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500853 break;
854 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500855 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500856 break;
857 case ATOM_DCPLL:
858 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000859 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500860 pll = &rdev->clock.dcpll;
861 break;
862 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500863
Alex Deucherba032a52010-10-04 17:13:01 -0400864 if (radeon_encoder->active_device &
865 (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
866 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
867 struct drm_connector *connector =
868 radeon_get_connector_for_encoder(encoder);
869 struct radeon_connector *radeon_connector =
870 to_radeon_connector(connector);
871 struct radeon_connector_atom_dig *dig_connector =
872 radeon_connector->con_priv;
873 int dp_clock;
874
875 switch (encoder_mode) {
876 case ATOM_ENCODER_MODE_DP:
877 /* DP/eDP */
878 dp_clock = dig_connector->dp_clock / 10;
879 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
880 if (ASIC_IS_DCE4(rdev))
881 ss_enabled =
882 radeon_atombios_get_asic_ss_info(rdev, &ss,
883 dig->lcd_ss_id,
884 dp_clock);
885 else
886 ss_enabled =
887 radeon_atombios_get_ppll_ss_info(rdev, &ss,
888 dig->lcd_ss_id);
889 } else {
890 if (ASIC_IS_DCE4(rdev))
891 ss_enabled =
892 radeon_atombios_get_asic_ss_info(rdev, &ss,
893 ASIC_INTERNAL_SS_ON_DP,
894 dp_clock);
895 else {
896 if (dp_clock == 16200) {
897 ss_enabled =
898 radeon_atombios_get_ppll_ss_info(rdev, &ss,
899 ATOM_DP_SS_ID2);
900 if (!ss_enabled)
901 ss_enabled =
902 radeon_atombios_get_ppll_ss_info(rdev, &ss,
903 ATOM_DP_SS_ID1);
904 } else
905 ss_enabled =
906 radeon_atombios_get_ppll_ss_info(rdev, &ss,
907 ATOM_DP_SS_ID1);
908 }
909 }
910 break;
911 case ATOM_ENCODER_MODE_LVDS:
912 if (ASIC_IS_DCE4(rdev))
913 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
914 dig->lcd_ss_id,
915 mode->clock / 10);
916 else
917 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
918 dig->lcd_ss_id);
919 break;
920 case ATOM_ENCODER_MODE_DVI:
921 if (ASIC_IS_DCE4(rdev))
922 ss_enabled =
923 radeon_atombios_get_asic_ss_info(rdev, &ss,
924 ASIC_INTERNAL_SS_ON_TMDS,
925 mode->clock / 10);
926 break;
927 case ATOM_ENCODER_MODE_HDMI:
928 if (ASIC_IS_DCE4(rdev))
929 ss_enabled =
930 radeon_atombios_get_asic_ss_info(rdev, &ss,
931 ASIC_INTERNAL_SS_ON_HDMI,
932 mode->clock / 10);
933 break;
934 default:
935 break;
936 }
937 }
938
Alex Deucher4eaeca32010-01-19 17:32:27 -0500939 /* adjust pixel clock as needed */
Alex Deucherba032a52010-10-04 17:13:01 -0400940 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
Alex Deucher2606c882009-10-08 13:36:21 -0400941
Alex Deucher7c27f872010-02-02 12:05:01 -0500942 radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
943 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200944
Alex Deucherba032a52010-10-04 17:13:01 -0400945 atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
946
Alex Deucher37f90032010-06-11 17:58:38 -0400947 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
948 encoder_mode, radeon_encoder->encoder_id, mode->clock,
949 ref_div, fb_div, frac_fb_div, post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950
Alex Deucherba032a52010-10-04 17:13:01 -0400951 if (ss_enabled) {
952 /* calculate ss amount and step size */
953 if (ASIC_IS_DCE4(rdev)) {
954 u32 step_size;
955 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
956 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
957 ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
958 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
959 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
960 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
961 (125 * 25 * pll->reference_freq / 100);
962 else
963 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
964 (125 * 25 * pll->reference_freq / 100);
965 ss.step = step_size;
966 }
967
968 atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
969 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200970}
971
Chris Ball4dd19b02010-09-26 06:47:23 -0500972static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
973 struct drm_framebuffer *fb,
974 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500975{
976 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
977 struct drm_device *dev = crtc->dev;
978 struct radeon_device *rdev = dev->dev_private;
979 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -0500980 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500981 struct drm_gem_object *obj;
982 struct radeon_bo *rbo;
983 uint64_t fb_location;
984 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
985 int r;
986
987 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -0500988 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000989 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500990 return 0;
991 }
992
Chris Ball4dd19b02010-09-26 06:47:23 -0500993 if (atomic) {
994 radeon_fb = to_radeon_framebuffer(fb);
995 target_fb = fb;
996 }
997 else {
998 radeon_fb = to_radeon_framebuffer(crtc->fb);
999 target_fb = crtc->fb;
1000 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001001
Chris Ball4dd19b02010-09-26 06:47:23 -05001002 /* If atomic, assume fb object is pinned & idle & fenced and
1003 * just update base pointers
1004 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001005 obj = radeon_fb->obj;
1006 rbo = obj->driver_private;
1007 r = radeon_bo_reserve(rbo, false);
1008 if (unlikely(r != 0))
1009 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001010
1011 if (atomic)
1012 fb_location = radeon_bo_gpu_offset(rbo);
1013 else {
1014 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1015 if (unlikely(r != 0)) {
1016 radeon_bo_unreserve(rbo);
1017 return -EINVAL;
1018 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001019 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001020
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001021 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1022 radeon_bo_unreserve(rbo);
1023
Chris Ball4dd19b02010-09-26 06:47:23 -05001024 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001025 case 8:
1026 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1027 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1028 break;
1029 case 15:
1030 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1031 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1032 break;
1033 case 16:
1034 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1035 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1036 break;
1037 case 24:
1038 case 32:
1039 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1040 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1041 break;
1042 default:
1043 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001044 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001045 return -EINVAL;
1046 }
1047
Alex Deucher97d66322010-05-20 12:12:48 -04001048 if (tiling_flags & RADEON_TILING_MACRO)
1049 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1050 else if (tiling_flags & RADEON_TILING_MICRO)
1051 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1052
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001053 switch (radeon_crtc->crtc_id) {
1054 case 0:
1055 WREG32(AVIVO_D1VGA_CONTROL, 0);
1056 break;
1057 case 1:
1058 WREG32(AVIVO_D2VGA_CONTROL, 0);
1059 break;
1060 case 2:
1061 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1062 break;
1063 case 3:
1064 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1065 break;
1066 case 4:
1067 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1068 break;
1069 case 5:
1070 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1071 break;
1072 default:
1073 break;
1074 }
1075
1076 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1077 upper_32_bits(fb_location));
1078 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1079 upper_32_bits(fb_location));
1080 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1081 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1082 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1083 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1084 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1085
1086 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1087 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1088 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1089 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001090 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1091 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001092
Chris Ball4dd19b02010-09-26 06:47:23 -05001093 fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001094 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1095 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1096
1097 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1098 crtc->mode.vdisplay);
1099 x &= ~3;
1100 y &= ~1;
1101 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1102 (x << 16) | y);
1103 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1104 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1105
1106 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1107 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1108 EVERGREEN_INTERLEAVE_EN);
1109 else
1110 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1111
Chris Ball4dd19b02010-09-26 06:47:23 -05001112 if (!atomic && fb && fb != crtc->fb) {
1113 radeon_fb = to_radeon_framebuffer(fb);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001114 rbo = radeon_fb->obj->driver_private;
1115 r = radeon_bo_reserve(rbo, false);
1116 if (unlikely(r != 0))
1117 return r;
1118 radeon_bo_unpin(rbo);
1119 radeon_bo_unreserve(rbo);
1120 }
1121
1122 /* Bytes per pixel may have changed */
1123 radeon_bandwidth_update(rdev);
1124
1125 return 0;
1126}
1127
Chris Ball4dd19b02010-09-26 06:47:23 -05001128static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1129 struct drm_framebuffer *fb,
1130 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131{
1132 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1133 struct drm_device *dev = crtc->dev;
1134 struct radeon_device *rdev = dev->dev_private;
1135 struct radeon_framebuffer *radeon_fb;
1136 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001137 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001138 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001140 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse4c788672009-11-20 14:29:23 +01001141 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142
Jerome Glisse2de3b482009-11-17 14:08:55 -08001143 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001144 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001145 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001146 return 0;
1147 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148
Chris Ball4dd19b02010-09-26 06:47:23 -05001149 if (atomic) {
1150 radeon_fb = to_radeon_framebuffer(fb);
1151 target_fb = fb;
1152 }
1153 else {
1154 radeon_fb = to_radeon_framebuffer(crtc->fb);
1155 target_fb = crtc->fb;
1156 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001157
1158 obj = radeon_fb->obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001159 rbo = obj->driver_private;
1160 r = radeon_bo_reserve(rbo, false);
1161 if (unlikely(r != 0))
1162 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001163
1164 /* If atomic, assume fb object is pinned & idle & fenced and
1165 * just update base pointers
1166 */
1167 if (atomic)
1168 fb_location = radeon_bo_gpu_offset(rbo);
1169 else {
1170 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1171 if (unlikely(r != 0)) {
1172 radeon_bo_unreserve(rbo);
1173 return -EINVAL;
1174 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001175 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001176 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1177 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001178
Chris Ball4dd19b02010-09-26 06:47:23 -05001179 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001180 case 8:
1181 fb_format =
1182 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1183 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1184 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001185 case 15:
1186 fb_format =
1187 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1188 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1189 break;
1190 case 16:
1191 fb_format =
1192 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1193 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1194 break;
1195 case 24:
1196 case 32:
1197 fb_format =
1198 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1199 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1200 break;
1201 default:
1202 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001203 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204 return -EINVAL;
1205 }
1206
Alex Deucher40c4ac12010-05-20 12:04:59 -04001207 if (rdev->family >= CHIP_R600) {
1208 if (tiling_flags & RADEON_TILING_MACRO)
1209 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1210 else if (tiling_flags & RADEON_TILING_MICRO)
1211 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1212 } else {
1213 if (tiling_flags & RADEON_TILING_MACRO)
1214 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001215
Alex Deucher40c4ac12010-05-20 12:04:59 -04001216 if (tiling_flags & RADEON_TILING_MICRO)
1217 fb_format |= AVIVO_D1GRPH_TILED;
1218 }
Dave Airliee024e112009-06-24 09:48:08 +10001219
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220 if (radeon_crtc->crtc_id == 0)
1221 WREG32(AVIVO_D1VGA_CONTROL, 0);
1222 else
1223 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001224
1225 if (rdev->family >= CHIP_RV770) {
1226 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001227 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1228 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001229 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001230 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1231 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001232 }
1233 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1235 (u32) fb_location);
1236 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1237 radeon_crtc->crtc_offset, (u32) fb_location);
1238 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1239
1240 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1241 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1242 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1243 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001244 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1245 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001246
Chris Ball4dd19b02010-09-26 06:47:23 -05001247 fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1249 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1250
1251 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1252 crtc->mode.vdisplay);
1253 x &= ~3;
1254 y &= ~1;
1255 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1256 (x << 16) | y);
1257 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1258 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1259
1260 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1261 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1262 AVIVO_D1MODE_INTERLEAVE_EN);
1263 else
1264 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1265
Chris Ball4dd19b02010-09-26 06:47:23 -05001266 if (!atomic && fb && fb != crtc->fb) {
1267 radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001268 rbo = radeon_fb->obj->driver_private;
1269 r = radeon_bo_reserve(rbo, false);
1270 if (unlikely(r != 0))
1271 return r;
1272 radeon_bo_unpin(rbo);
1273 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001275
1276 /* Bytes per pixel may have changed */
1277 radeon_bandwidth_update(rdev);
1278
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279 return 0;
1280}
1281
Alex Deucher54f088a2010-01-19 16:34:01 -05001282int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1283 struct drm_framebuffer *old_fb)
1284{
1285 struct drm_device *dev = crtc->dev;
1286 struct radeon_device *rdev = dev->dev_private;
1287
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001288 if (ASIC_IS_DCE4(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001289 return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001290 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001291 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001292 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001293 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1294}
1295
1296int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1297 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001298 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001299{
1300 struct drm_device *dev = crtc->dev;
1301 struct radeon_device *rdev = dev->dev_private;
1302
1303 if (ASIC_IS_DCE4(rdev))
1304 return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
1305 else if (ASIC_IS_AVIVO(rdev))
1306 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1307 else
1308 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001309}
1310
Alex Deucher615e0cb2010-01-20 16:22:53 -05001311/* properly set additional regs when using atombios */
1312static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1313{
1314 struct drm_device *dev = crtc->dev;
1315 struct radeon_device *rdev = dev->dev_private;
1316 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1317 u32 disp_merge_cntl;
1318
1319 switch (radeon_crtc->crtc_id) {
1320 case 0:
1321 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1322 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1323 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1324 break;
1325 case 1:
1326 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1327 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1328 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1329 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1330 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1331 break;
1332 }
1333}
1334
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001335static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1336{
1337 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1338 struct drm_device *dev = crtc->dev;
1339 struct radeon_device *rdev = dev->dev_private;
1340 struct drm_encoder *test_encoder;
1341 struct drm_crtc *test_crtc;
1342 uint32_t pll_in_use = 0;
1343
1344 if (ASIC_IS_DCE4(rdev)) {
1345 /* if crtc is driving DP and we have an ext clock, use that */
1346 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1347 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1348 if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
1349 if (rdev->clock.dp_extclk)
1350 return ATOM_PPLL_INVALID;
1351 }
1352 }
1353 }
1354
1355 /* otherwise, pick one of the plls */
1356 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1357 struct radeon_crtc *radeon_test_crtc;
1358
1359 if (crtc == test_crtc)
1360 continue;
1361
1362 radeon_test_crtc = to_radeon_crtc(test_crtc);
1363 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1364 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1365 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1366 }
1367 if (!(pll_in_use & 1))
1368 return ATOM_PPLL1;
1369 return ATOM_PPLL2;
1370 } else
1371 return radeon_crtc->crtc_id;
1372
1373}
1374
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375int atombios_crtc_mode_set(struct drm_crtc *crtc,
1376 struct drm_display_mode *mode,
1377 struct drm_display_mode *adjusted_mode,
1378 int x, int y, struct drm_framebuffer *old_fb)
1379{
1380 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1381 struct drm_device *dev = crtc->dev;
1382 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001383 struct drm_encoder *encoder;
1384 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001385
Alex Deucher54bfe492010-09-03 15:52:53 -04001386 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1387 /* find tv std */
1388 if (encoder->crtc == crtc) {
1389 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1390 if (radeon_encoder->active_device &
1391 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1392 is_tvcv = true;
1393 }
1394 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001395
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001396 /* always set DCPLL */
Alex Deucherba032a52010-10-04 17:13:01 -04001397 if (ASIC_IS_DCE4(rdev)) {
1398 struct radeon_atom_ss ss;
1399 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1400 ASIC_INTERNAL_SS_ON_DCPLL,
1401 rdev->clock.default_dispclk);
1402 if (ss_enabled)
1403 atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001404 /* XXX: DCE5, make sure voltage, dispclk is high enough */
1405 atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
Alex Deucherba032a52010-10-04 17:13:01 -04001406 if (ss_enabled)
1407 atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
1408 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001409 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410
Alex Deucher54bfe492010-09-03 15:52:53 -04001411 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001412 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001413 else if (ASIC_IS_AVIVO(rdev)) {
1414 if (is_tvcv)
1415 atombios_crtc_set_timing(crtc, adjusted_mode);
1416 else
1417 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1418 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001419 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001420 if (radeon_crtc->crtc_id == 0)
1421 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001422 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001423 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001424 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001425 atombios_overscan_setup(crtc, mode, adjusted_mode);
1426 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 return 0;
1428}
1429
1430static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1431 struct drm_display_mode *mode,
1432 struct drm_display_mode *adjusted_mode)
1433{
Alex Deucher03214bd52010-03-16 17:42:46 -04001434 struct drm_device *dev = crtc->dev;
1435 struct radeon_device *rdev = dev->dev_private;
1436
1437 /* adjust pm to upcoming mode change */
1438 radeon_pm_compute_clocks(rdev);
1439
Jerome Glissec93bb852009-07-13 21:04:08 +02001440 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1441 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442 return true;
1443}
1444
1445static void atombios_crtc_prepare(struct drm_crtc *crtc)
1446{
Alex Deucher267364a2010-03-08 17:10:41 -05001447 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1448
1449 /* pick pll */
1450 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1451
Alex Deucher37b43902010-02-09 12:04:43 -05001452 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001453 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001454}
1455
1456static void atombios_crtc_commit(struct drm_crtc *crtc)
1457{
1458 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001459 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001460}
1461
Alex Deucher37f90032010-06-11 17:58:38 -04001462static void atombios_crtc_disable(struct drm_crtc *crtc)
1463{
1464 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1465 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1466
1467 switch (radeon_crtc->pll_id) {
1468 case ATOM_PPLL1:
1469 case ATOM_PPLL2:
1470 /* disable the ppll */
1471 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1472 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
1473 break;
1474 default:
1475 break;
1476 }
1477 radeon_crtc->pll_id = -1;
1478}
1479
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1481 .dpms = atombios_crtc_dpms,
1482 .mode_fixup = atombios_crtc_mode_fixup,
1483 .mode_set = atombios_crtc_mode_set,
1484 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001485 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001486 .prepare = atombios_crtc_prepare,
1487 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001488 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001489 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001490};
1491
1492void radeon_atombios_init_crtc(struct drm_device *dev,
1493 struct radeon_crtc *radeon_crtc)
1494{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001495 struct radeon_device *rdev = dev->dev_private;
1496
1497 if (ASIC_IS_DCE4(rdev)) {
1498 switch (radeon_crtc->crtc_id) {
1499 case 0:
1500 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001501 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001502 break;
1503 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001504 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001505 break;
1506 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001507 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001508 break;
1509 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001510 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001511 break;
1512 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001513 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001514 break;
1515 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001516 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001517 break;
1518 }
1519 } else {
1520 if (radeon_crtc->crtc_id == 1)
1521 radeon_crtc->crtc_offset =
1522 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1523 else
1524 radeon_crtc->crtc_offset = 0;
1525 }
1526 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1528}