blob: 05fed7dc67dae849f6e9937c1664cc5a5bbf761c [file] [log] [blame]
Jingoo Hane9474be2012-02-03 18:01:55 +09001/*
2 * Samsung SoC DP (Display Port) interface driver.
3 *
4 * Copyright (C) 2012 Samsung Electronics Co., Ltd.
5 * Author: Jingoo Han <jg1.han@samsung.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/slab.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
Ajay Kumarc4e235c2012-10-13 05:48:00 +090021#include <linux/of.h>
Jingoo Hane9474be2012-02-03 18:01:55 +090022
Jingoo Hane9474be2012-02-03 18:01:55 +090023#include "exynos_dp_core.h"
24
25static int exynos_dp_init_dp(struct exynos_dp_device *dp)
26{
27 exynos_dp_reset(dp);
28
Jingoo Han24db03a2012-05-25 16:21:08 +090029 exynos_dp_swreset(dp);
30
Jingoo Han75435c72012-08-23 19:55:13 +090031 exynos_dp_init_analog_param(dp);
32 exynos_dp_init_interrupt(dp);
33
Jingoo Hane9474be2012-02-03 18:01:55 +090034 /* SW defined function Normal operation */
35 exynos_dp_enable_sw_function(dp);
36
37 exynos_dp_config_interrupt(dp);
38 exynos_dp_init_analog_func(dp);
39
40 exynos_dp_init_hpd(dp);
41 exynos_dp_init_aux(dp);
42
43 return 0;
44}
45
46static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
47{
48 int timeout_loop = 0;
49
Jingoo Hane9474be2012-02-03 18:01:55 +090050 while (exynos_dp_get_plug_in_status(dp) != 0) {
51 timeout_loop++;
52 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
53 dev_err(dp->dev, "failed to get hpd plug status\n");
54 return -ETIMEDOUT;
55 }
Jingoo Hana2c81bc2012-07-18 18:50:59 +090056 usleep_range(10, 11);
Jingoo Hane9474be2012-02-03 18:01:55 +090057 }
58
59 return 0;
60}
61
62static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
63{
64 int i;
65 unsigned char sum = 0;
66
67 for (i = 0; i < EDID_BLOCK_LENGTH; i++)
68 sum = sum + edid_data[i];
69
70 return sum;
71}
72
73static int exynos_dp_read_edid(struct exynos_dp_device *dp)
74{
75 unsigned char edid[EDID_BLOCK_LENGTH * 2];
76 unsigned int extend_block = 0;
77 unsigned char sum;
78 unsigned char test_vector;
79 int retval;
80
81 /*
82 * EDID device address is 0x50.
83 * However, if necessary, you must have set upper address
84 * into E-EDID in I2C device, 0x30.
85 */
86
87 /* Read Extension Flag, Number of 128-byte EDID extension blocks */
Sean Paul99f54152012-11-01 02:13:00 +000088 retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
Jingoo Hane9474be2012-02-03 18:01:55 +090089 EDID_EXTENSION_FLAG,
90 &extend_block);
Sean Paul99f54152012-11-01 02:13:00 +000091 if (retval)
92 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +090093
94 if (extend_block > 0) {
95 dev_dbg(dp->dev, "EDID data includes a single extension!\n");
96
97 /* Read EDID data */
98 retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
99 EDID_HEADER_PATTERN,
100 EDID_BLOCK_LENGTH,
101 &edid[EDID_HEADER_PATTERN]);
102 if (retval != 0) {
103 dev_err(dp->dev, "EDID Read failed!\n");
104 return -EIO;
105 }
106 sum = exynos_dp_calc_edid_check_sum(edid);
107 if (sum != 0) {
108 dev_err(dp->dev, "EDID bad checksum!\n");
109 return -EIO;
110 }
111
112 /* Read additional EDID data */
113 retval = exynos_dp_read_bytes_from_i2c(dp,
114 I2C_EDID_DEVICE_ADDR,
115 EDID_BLOCK_LENGTH,
116 EDID_BLOCK_LENGTH,
117 &edid[EDID_BLOCK_LENGTH]);
118 if (retval != 0) {
119 dev_err(dp->dev, "EDID Read failed!\n");
120 return -EIO;
121 }
122 sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
123 if (sum != 0) {
124 dev_err(dp->dev, "EDID bad checksum!\n");
125 return -EIO;
126 }
127
128 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
129 &test_vector);
130 if (test_vector & DPCD_TEST_EDID_READ) {
131 exynos_dp_write_byte_to_dpcd(dp,
132 DPCD_ADDR_TEST_EDID_CHECKSUM,
133 edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
134 exynos_dp_write_byte_to_dpcd(dp,
135 DPCD_ADDR_TEST_RESPONSE,
136 DPCD_TEST_EDID_CHECKSUM_WRITE);
137 }
138 } else {
139 dev_info(dp->dev, "EDID data does not include any extensions.\n");
140
141 /* Read EDID data */
142 retval = exynos_dp_read_bytes_from_i2c(dp,
143 I2C_EDID_DEVICE_ADDR,
144 EDID_HEADER_PATTERN,
145 EDID_BLOCK_LENGTH,
146 &edid[EDID_HEADER_PATTERN]);
147 if (retval != 0) {
148 dev_err(dp->dev, "EDID Read failed!\n");
149 return -EIO;
150 }
151 sum = exynos_dp_calc_edid_check_sum(edid);
152 if (sum != 0) {
153 dev_err(dp->dev, "EDID bad checksum!\n");
154 return -EIO;
155 }
156
157 exynos_dp_read_byte_from_dpcd(dp,
158 DPCD_ADDR_TEST_REQUEST,
159 &test_vector);
160 if (test_vector & DPCD_TEST_EDID_READ) {
161 exynos_dp_write_byte_to_dpcd(dp,
162 DPCD_ADDR_TEST_EDID_CHECKSUM,
163 edid[EDID_CHECKSUM]);
164 exynos_dp_write_byte_to_dpcd(dp,
165 DPCD_ADDR_TEST_RESPONSE,
166 DPCD_TEST_EDID_CHECKSUM_WRITE);
167 }
168 }
169
170 dev_err(dp->dev, "EDID Read success!\n");
171 return 0;
172}
173
174static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
175{
176 u8 buf[12];
177 int i;
178 int retval;
179
180 /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
Sean Paul99f54152012-11-01 02:13:00 +0000181 retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_DPCD_REV,
182 12, buf);
183 if (retval)
184 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900185
186 /* Read EDID */
187 for (i = 0; i < 3; i++) {
188 retval = exynos_dp_read_edid(dp);
Sean Paul99f54152012-11-01 02:13:00 +0000189 if (!retval)
Jingoo Hane9474be2012-02-03 18:01:55 +0900190 break;
191 }
192
193 return retval;
194}
195
196static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
197 bool enable)
198{
199 u8 data;
200
201 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
202
203 if (enable)
204 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
205 DPCD_ENHANCED_FRAME_EN |
206 DPCD_LANE_COUNT_SET(data));
207 else
208 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
209 DPCD_LANE_COUNT_SET(data));
210}
211
212static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
213{
214 u8 data;
215 int retval;
216
217 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
218 retval = DPCD_ENHANCED_FRAME_CAP(data);
219
220 return retval;
221}
222
223static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
224{
225 u8 data;
226
227 data = exynos_dp_is_enhanced_mode_available(dp);
228 exynos_dp_enable_rx_to_enhanced_mode(dp, data);
229 exynos_dp_enable_enhanced_mode(dp, data);
230}
231
232static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
233{
234 exynos_dp_set_training_pattern(dp, DP_NONE);
235
236 exynos_dp_write_byte_to_dpcd(dp,
237 DPCD_ADDR_TRAINING_PATTERN_SET,
238 DPCD_TRAINING_PATTERN_DISABLED);
239}
240
241static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
242 int pre_emphasis, int lane)
243{
244 switch (lane) {
245 case 0:
246 exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
247 break;
248 case 1:
249 exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
250 break;
251
252 case 2:
253 exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
254 break;
255
256 case 3:
257 exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
258 break;
259 }
260}
261
Sean Paulace2d7f2012-10-31 23:21:00 +0000262static int exynos_dp_link_start(struct exynos_dp_device *dp)
Jingoo Hane9474be2012-02-03 18:01:55 +0900263{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900264 u8 buf[4];
Sean Paul49ce41f2012-10-31 23:21:00 +0000265 int lane, lane_count, pll_tries, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900266
267 lane_count = dp->link_train.lane_count;
268
269 dp->link_train.lt_state = CLOCK_RECOVERY;
270 dp->link_train.eq_loop = 0;
271
272 for (lane = 0; lane < lane_count; lane++)
273 dp->link_train.cr_loop[lane] = 0;
274
Jingoo Hane9474be2012-02-03 18:01:55 +0900275 /* Set link rate and count as you want to establish*/
276 exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
277 exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
278
279 /* Setup RX configuration */
280 buf[0] = dp->link_train.link_rate;
281 buf[1] = dp->link_train.lane_count;
Sean Paulace2d7f2012-10-31 23:21:00 +0000282 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
Jingoo Hane9474be2012-02-03 18:01:55 +0900283 2, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000284 if (retval)
285 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900286
287 /* Set TX pre-emphasis to minimum */
288 for (lane = 0; lane < lane_count; lane++)
289 exynos_dp_set_lane_lane_pre_emphasis(dp,
290 PRE_EMPHASIS_LEVEL_0, lane);
291
Sean Paul49ce41f2012-10-31 23:21:00 +0000292 /* Wait for PLL lock */
293 pll_tries = 0;
294 while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
295 if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
296 dev_err(dp->dev, "Wait for PLL lock timed out\n");
297 return -ETIMEDOUT;
298 }
299
300 pll_tries++;
301 usleep_range(90, 120);
302 }
303
Jingoo Hane9474be2012-02-03 18:01:55 +0900304 /* Set training pattern 1 */
305 exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
306
307 /* Set RX training pattern */
Sean Paulfadec4b2012-10-31 23:21:00 +0000308 retval = exynos_dp_write_byte_to_dpcd(dp,
309 DPCD_ADDR_TRAINING_PATTERN_SET,
310 DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
311 if (retval)
312 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900313
314 for (lane = 0; lane < lane_count; lane++)
315 buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
316 DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
Sean Paulfadec4b2012-10-31 23:21:00 +0000317
318 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
319 lane_count, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000320
321 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900322}
323
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900324static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
Jingoo Hane9474be2012-02-03 18:01:55 +0900325{
326 int shift = (lane & 1) * 4;
327 u8 link_value = link_status[lane>>1];
328
329 return (link_value >> shift) & 0xf;
330}
331
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900332static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900333{
334 int lane;
335 u8 lane_status;
336
337 for (lane = 0; lane < lane_count; lane++) {
338 lane_status = exynos_dp_get_lane_status(link_status, lane);
339 if ((lane_status & DPCD_LANE_CR_DONE) == 0)
340 return -EINVAL;
341 }
342 return 0;
343}
344
Sean Paulfadec4b2012-10-31 23:21:00 +0000345static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
346 int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900347{
348 int lane;
Jingoo Hane9474be2012-02-03 18:01:55 +0900349 u8 lane_status;
350
Sean Paulfadec4b2012-10-31 23:21:00 +0000351 if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
Jingoo Hane9474be2012-02-03 18:01:55 +0900352 return -EINVAL;
353
354 for (lane = 0; lane < lane_count; lane++) {
Sean Paulfadec4b2012-10-31 23:21:00 +0000355 lane_status = exynos_dp_get_lane_status(link_status, lane);
Jingoo Hane9474be2012-02-03 18:01:55 +0900356 lane_status &= DPCD_CHANNEL_EQ_BITS;
357 if (lane_status != DPCD_CHANNEL_EQ_BITS)
358 return -EINVAL;
359 }
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900360
Jingoo Hane9474be2012-02-03 18:01:55 +0900361 return 0;
362}
363
364static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
365 int lane)
366{
367 int shift = (lane & 1) * 4;
368 u8 link_value = adjust_request[lane>>1];
369
370 return (link_value >> shift) & 0x3;
371}
372
373static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
374 u8 adjust_request[2],
375 int lane)
376{
377 int shift = (lane & 1) * 4;
378 u8 link_value = adjust_request[lane>>1];
379
380 return ((link_value >> shift) & 0xc) >> 2;
381}
382
383static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
384 u8 training_lane_set, int lane)
385{
386 switch (lane) {
387 case 0:
388 exynos_dp_set_lane0_link_training(dp, training_lane_set);
389 break;
390 case 1:
391 exynos_dp_set_lane1_link_training(dp, training_lane_set);
392 break;
393
394 case 2:
395 exynos_dp_set_lane2_link_training(dp, training_lane_set);
396 break;
397
398 case 3:
399 exynos_dp_set_lane3_link_training(dp, training_lane_set);
400 break;
401 }
402}
403
404static unsigned int exynos_dp_get_lane_link_training(
405 struct exynos_dp_device *dp,
406 int lane)
407{
408 u32 reg;
409
410 switch (lane) {
411 case 0:
412 reg = exynos_dp_get_lane0_link_training(dp);
413 break;
414 case 1:
415 reg = exynos_dp_get_lane1_link_training(dp);
416 break;
417 case 2:
418 reg = exynos_dp_get_lane2_link_training(dp);
419 break;
420 case 3:
421 reg = exynos_dp_get_lane3_link_training(dp);
422 break;
Jingoo Han64c43df2012-06-20 10:25:48 +0900423 default:
424 WARN_ON(1);
425 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900426 }
427
428 return reg;
429}
430
431static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
432{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900433 exynos_dp_training_pattern_dis(dp);
434 exynos_dp_set_enhanced_mode(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +0900435
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900436 dp->link_train.lt_state = FAILED;
Jingoo Hane9474be2012-02-03 18:01:55 +0900437}
438
Sean Paulfadec4b2012-10-31 23:21:00 +0000439static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
440 u8 adjust_request[2])
441{
442 int lane, lane_count;
443 u8 voltage_swing, pre_emphasis, training_lane;
444
445 lane_count = dp->link_train.lane_count;
446 for (lane = 0; lane < lane_count; lane++) {
447 voltage_swing = exynos_dp_get_adjust_request_voltage(
448 adjust_request, lane);
449 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
450 adjust_request, lane);
451 training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
452 DPCD_PRE_EMPHASIS_SET(pre_emphasis);
453
454 if (voltage_swing == VOLTAGE_LEVEL_3)
455 training_lane |= DPCD_MAX_SWING_REACHED;
456 if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
457 training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
458
459 dp->link_train.training_lane[lane] = training_lane;
460 }
461}
462
Jingoo Hane9474be2012-02-03 18:01:55 +0900463static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
464{
Sean Paulace2d7f2012-10-31 23:21:00 +0000465 int lane, lane_count, retval;
Sean Paulfadec4b2012-10-31 23:21:00 +0000466 u8 voltage_swing, pre_emphasis, training_lane;
467 u8 link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900468
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900469 usleep_range(100, 101);
Jingoo Hane9474be2012-02-03 18:01:55 +0900470
Jingoo Hane9474be2012-02-03 18:01:55 +0900471 lane_count = dp->link_train.lane_count;
472
Sean Paulfadec4b2012-10-31 23:21:00 +0000473 retval = exynos_dp_read_bytes_from_dpcd(dp,
474 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
475 if (retval)
476 return retval;
477
478 retval = exynos_dp_read_bytes_from_dpcd(dp,
479 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
Sean Paulace2d7f2012-10-31 23:21:00 +0000480 if (retval)
481 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900482
Jingoo Hane9474be2012-02-03 18:01:55 +0900483 if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
484 /* set training pattern 2 for EQ */
485 exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
486
Sean Paulace2d7f2012-10-31 23:21:00 +0000487 retval = exynos_dp_write_byte_to_dpcd(dp,
Sean Paulfadec4b2012-10-31 23:21:00 +0000488 DPCD_ADDR_TRAINING_PATTERN_SET,
489 DPCD_SCRAMBLING_DISABLED |
490 DPCD_TRAINING_PATTERN_2);
Sean Paulace2d7f2012-10-31 23:21:00 +0000491 if (retval)
492 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900493
494 dev_info(dp->dev, "Link Training Clock Recovery success\n");
495 dp->link_train.lt_state = EQUALIZER_TRAINING;
496 } else {
497 for (lane = 0; lane < lane_count; lane++) {
498 training_lane = exynos_dp_get_lane_link_training(
499 dp, lane);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900500 voltage_swing = exynos_dp_get_adjust_request_voltage(
501 adjust_request, lane);
502 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
503 adjust_request, lane);
504
Sean Paulfadec4b2012-10-31 23:21:00 +0000505 if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
506 voltage_swing &&
507 DPCD_PRE_EMPHASIS_GET(training_lane) ==
508 pre_emphasis)
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900509 dp->link_train.cr_loop[lane]++;
Sean Paulfadec4b2012-10-31 23:21:00 +0000510
511 if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
512 voltage_swing == VOLTAGE_LEVEL_3 ||
513 pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
514 dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
515 dp->link_train.cr_loop[lane],
516 voltage_swing, pre_emphasis);
517 exynos_dp_reduce_link_rate(dp);
518 return -EIO;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900519 }
Jingoo Hane9474be2012-02-03 18:01:55 +0900520 }
521 }
522
Sean Paulfadec4b2012-10-31 23:21:00 +0000523 exynos_dp_get_adjust_training_lane(dp, adjust_request);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900524
Sean Paulfadec4b2012-10-31 23:21:00 +0000525 for (lane = 0; lane < lane_count; lane++)
526 exynos_dp_set_lane_link_training(dp,
527 dp->link_train.training_lane[lane], lane);
528
529 retval = exynos_dp_write_bytes_to_dpcd(dp,
530 DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
531 dp->link_train.training_lane);
532 if (retval)
533 return retval;
534
535 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900536}
537
538static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
539{
Sean Paulace2d7f2012-10-31 23:21:00 +0000540 int lane, lane_count, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900541 u32 reg;
Sean Paulfadec4b2012-10-31 23:21:00 +0000542 u8 link_align, link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900543
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900544 usleep_range(400, 401);
Jingoo Hane9474be2012-02-03 18:01:55 +0900545
Jingoo Hane9474be2012-02-03 18:01:55 +0900546 lane_count = dp->link_train.lane_count;
547
Sean Paulfadec4b2012-10-31 23:21:00 +0000548 retval = exynos_dp_read_bytes_from_dpcd(dp,
549 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
Sean Paulace2d7f2012-10-31 23:21:00 +0000550 if (retval)
551 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900552
Sean Paulfadec4b2012-10-31 23:21:00 +0000553 if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
554 exynos_dp_reduce_link_rate(dp);
555 return -EIO;
Jingoo Hane9474be2012-02-03 18:01:55 +0900556 }
557
Sean Paulfadec4b2012-10-31 23:21:00 +0000558 retval = exynos_dp_read_bytes_from_dpcd(dp,
559 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
560 if (retval)
561 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900562
Sean Paulfadec4b2012-10-31 23:21:00 +0000563 retval = exynos_dp_read_byte_from_dpcd(dp,
564 DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
565 if (retval)
566 return retval;
567
568 exynos_dp_get_adjust_training_lane(dp, adjust_request);
569
570 if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
571 /* traing pattern Set to Normal */
572 exynos_dp_training_pattern_dis(dp);
573
574 dev_info(dp->dev, "Link Training success!\n");
575
576 exynos_dp_get_link_bandwidth(dp, &reg);
577 dp->link_train.link_rate = reg;
578 dev_dbg(dp->dev, "final bandwidth = %.2x\n",
579 dp->link_train.link_rate);
580
581 exynos_dp_get_lane_count(dp, &reg);
582 dp->link_train.lane_count = reg;
583 dev_dbg(dp->dev, "final lane count = %.2x\n",
584 dp->link_train.lane_count);
585
586 /* set enhanced mode if available */
587 exynos_dp_set_enhanced_mode(dp);
588 dp->link_train.lt_state = FINISHED;
589
590 return 0;
591 }
592
593 /* not all locked */
594 dp->link_train.eq_loop++;
595
596 if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
597 dev_err(dp->dev, "EQ Max loop\n");
598 exynos_dp_reduce_link_rate(dp);
599 return -EIO;
600 }
601
602 for (lane = 0; lane < lane_count; lane++)
603 exynos_dp_set_lane_link_training(dp,
604 dp->link_train.training_lane[lane], lane);
605
606 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
607 lane_count, dp->link_train.training_lane);
608
609 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900610}
611
612static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900613 u8 *bandwidth)
Jingoo Hane9474be2012-02-03 18:01:55 +0900614{
615 u8 data;
616
617 /*
618 * For DP rev.1.1, Maximum link rate of Main Link lanes
619 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
620 */
621 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
622 *bandwidth = data;
623}
624
625static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900626 u8 *lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900627{
628 u8 data;
629
630 /*
631 * For DP rev.1.1, Maximum number of Main Link lanes
632 * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
633 */
634 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
635 *lane_count = DPCD_MAX_LANE_COUNT(data);
636}
637
638static void exynos_dp_init_training(struct exynos_dp_device *dp,
639 enum link_lane_count_type max_lane,
640 enum link_rate_type max_rate)
641{
642 /*
643 * MACRO_RST must be applied after the PLL_LOCK to avoid
644 * the DP inter pair skew issue for at least 10 us
645 */
646 exynos_dp_reset_macro(dp);
647
648 /* Initialize by reading RX's DPCD */
649 exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
650 exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
651
652 if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
653 (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
654 dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
655 dp->link_train.link_rate);
656 dp->link_train.link_rate = LINK_RATE_1_62GBPS;
657 }
658
659 if (dp->link_train.lane_count == 0) {
660 dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
661 dp->link_train.lane_count);
662 dp->link_train.lane_count = (u8)LANE_COUNT1;
663 }
664
665 /* Setup TX lane count & rate */
666 if (dp->link_train.lane_count > max_lane)
667 dp->link_train.lane_count = max_lane;
668 if (dp->link_train.link_rate > max_rate)
669 dp->link_train.link_rate = max_rate;
670
671 /* All DP analog module power up */
672 exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
673}
674
675static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
676{
Sean Paulace2d7f2012-10-31 23:21:00 +0000677 int retval = 0, training_finished = 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900678
679 dp->link_train.lt_state = START;
680
681 /* Process here */
Sean Paulace2d7f2012-10-31 23:21:00 +0000682 while (!retval && !training_finished) {
Jingoo Hane9474be2012-02-03 18:01:55 +0900683 switch (dp->link_train.lt_state) {
684 case START:
Sean Paulace2d7f2012-10-31 23:21:00 +0000685 retval = exynos_dp_link_start(dp);
686 if (retval)
687 dev_err(dp->dev, "LT link start failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900688 break;
689 case CLOCK_RECOVERY:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900690 retval = exynos_dp_process_clock_recovery(dp);
691 if (retval)
692 dev_err(dp->dev, "LT CR failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900693 break;
694 case EQUALIZER_TRAINING:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900695 retval = exynos_dp_process_equalizer_training(dp);
696 if (retval)
697 dev_err(dp->dev, "LT EQ failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900698 break;
699 case FINISHED:
700 training_finished = 1;
701 break;
702 case FAILED:
703 return -EREMOTEIO;
704 }
705 }
Sean Paulace2d7f2012-10-31 23:21:00 +0000706 if (retval)
707 dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
Jingoo Hane9474be2012-02-03 18:01:55 +0900708
709 return retval;
710}
711
712static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
713 u32 count,
714 u32 bwtype)
715{
716 int i;
717 int retval;
718
719 for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
720 exynos_dp_init_training(dp, count, bwtype);
721 retval = exynos_dp_sw_link_training(dp);
722 if (retval == 0)
723 break;
724
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900725 usleep_range(100, 110);
Jingoo Hane9474be2012-02-03 18:01:55 +0900726 }
727
728 return retval;
729}
730
Ajay Kumar3fcb6eb2012-11-09 14:05:06 +0900731static int exynos_dp_config_video(struct exynos_dp_device *dp)
Jingoo Hane9474be2012-02-03 18:01:55 +0900732{
733 int retval = 0;
734 int timeout_loop = 0;
735 int done_count = 0;
736
Ajay Kumar3fcb6eb2012-11-09 14:05:06 +0900737 exynos_dp_config_video_slave_mode(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +0900738
Ajay Kumar3fcb6eb2012-11-09 14:05:06 +0900739 exynos_dp_set_video_color_format(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +0900740
741 if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
742 dev_err(dp->dev, "PLL is not locked yet.\n");
743 return -EINVAL;
744 }
745
746 for (;;) {
747 timeout_loop++;
748 if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
749 break;
750 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
751 dev_err(dp->dev, "Timeout of video streamclk ok\n");
752 return -ETIMEDOUT;
753 }
754
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900755 usleep_range(1, 2);
Jingoo Hane9474be2012-02-03 18:01:55 +0900756 }
757
758 /* Set to use the register calculated M/N video */
759 exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
760
761 /* For video bist, Video timing must be generated by register */
762 exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
763
764 /* Disable video mute */
765 exynos_dp_enable_video_mute(dp, 0);
766
767 /* Configure video slave mode */
768 exynos_dp_enable_video_master(dp, 0);
769
770 /* Enable video */
771 exynos_dp_start_video(dp);
772
773 timeout_loop = 0;
774
775 for (;;) {
776 timeout_loop++;
777 if (exynos_dp_is_video_stream_on(dp) == 0) {
778 done_count++;
779 if (done_count > 10)
780 break;
781 } else if (done_count) {
782 done_count = 0;
783 }
784 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
785 dev_err(dp->dev, "Timeout of video streamclk ok\n");
786 return -ETIMEDOUT;
787 }
788
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900789 usleep_range(1000, 1001);
Jingoo Hane9474be2012-02-03 18:01:55 +0900790 }
791
792 if (retval != 0)
793 dev_err(dp->dev, "Video stream is not detected!\n");
794
795 return retval;
796}
797
798static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
799{
800 u8 data;
801
802 if (enable) {
803 exynos_dp_enable_scrambling(dp);
804
805 exynos_dp_read_byte_from_dpcd(dp,
806 DPCD_ADDR_TRAINING_PATTERN_SET,
807 &data);
808 exynos_dp_write_byte_to_dpcd(dp,
809 DPCD_ADDR_TRAINING_PATTERN_SET,
810 (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
811 } else {
812 exynos_dp_disable_scrambling(dp);
813
814 exynos_dp_read_byte_from_dpcd(dp,
815 DPCD_ADDR_TRAINING_PATTERN_SET,
816 &data);
817 exynos_dp_write_byte_to_dpcd(dp,
818 DPCD_ADDR_TRAINING_PATTERN_SET,
819 (u8)(data | DPCD_SCRAMBLING_DISABLED));
820 }
821}
822
823static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
824{
825 struct exynos_dp_device *dp = arg;
826
Sean Paulc30ffb92012-11-01 19:13:46 +0900827 enum dp_irq_type irq_type;
828
829 irq_type = exynos_dp_get_irq_type(dp);
830 switch (irq_type) {
831 case DP_IRQ_TYPE_HP_CABLE_IN:
832 dev_dbg(dp->dev, "Received irq - cable in\n");
833 schedule_work(&dp->hotplug_work);
834 exynos_dp_clear_hotplug_interrupts(dp);
835 break;
836 case DP_IRQ_TYPE_HP_CABLE_OUT:
837 dev_dbg(dp->dev, "Received irq - cable out\n");
838 exynos_dp_clear_hotplug_interrupts(dp);
839 break;
840 case DP_IRQ_TYPE_HP_CHANGE:
841 /*
842 * We get these change notifications once in a while, but there
843 * is nothing we can do with them. Just ignore it for now and
844 * only handle cable changes.
845 */
846 dev_dbg(dp->dev, "Received irq - hotplug change; ignoring.\n");
847 exynos_dp_clear_hotplug_interrupts(dp);
848 break;
849 default:
850 dev_err(dp->dev, "Received irq - unknown type!\n");
851 break;
852 }
Jingoo Hane9474be2012-02-03 18:01:55 +0900853 return IRQ_HANDLED;
854}
855
Sean Paul784fa9a2012-11-09 13:55:08 +0900856static void exynos_dp_hotplug(struct work_struct *work)
857{
858 struct exynos_dp_device *dp;
859 int ret;
860
861 dp = container_of(work, struct exynos_dp_device, hotplug_work);
862
863 ret = exynos_dp_detect_hpd(dp);
864 if (ret) {
Sean Paulc30ffb92012-11-01 19:13:46 +0900865 /* Cable has been disconnected, we're done */
Sean Paul784fa9a2012-11-09 13:55:08 +0900866 return;
867 }
868
869 ret = exynos_dp_handle_edid(dp);
870 if (ret) {
871 dev_err(dp->dev, "unable to handle edid\n");
872 return;
873 }
874
875 ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
876 dp->video_info->link_rate);
877 if (ret) {
878 dev_err(dp->dev, "unable to do link train\n");
879 return;
880 }
881
882 exynos_dp_enable_scramble(dp, 1);
883 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
884 exynos_dp_enable_enhanced_mode(dp, 1);
885
886 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
887 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
888
889 exynos_dp_init_video(dp);
Ajay Kumar3fcb6eb2012-11-09 14:05:06 +0900890 ret = exynos_dp_config_video(dp);
Sean Paul784fa9a2012-11-09 13:55:08 +0900891 if (ret)
892 dev_err(dp->dev, "unable to config video\n");
893}
894
Jingoo Hanf9b1e012013-10-16 21:58:15 +0530895static struct video_info *exynos_dp_dt_parse_pdata(struct device *dev)
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900896{
897 struct device_node *dp_node = dev->of_node;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900898 struct video_info *dp_video_config;
899
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900900 dp_video_config = devm_kzalloc(dev,
901 sizeof(*dp_video_config), GFP_KERNEL);
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900902 if (!dp_video_config) {
903 dev_err(dev, "memory allocation for video config failed\n");
904 return ERR_PTR(-ENOMEM);
905 }
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900906
907 dp_video_config->h_sync_polarity =
908 of_property_read_bool(dp_node, "hsync-active-high");
909
910 dp_video_config->v_sync_polarity =
911 of_property_read_bool(dp_node, "vsync-active-high");
912
913 dp_video_config->interlaced =
914 of_property_read_bool(dp_node, "interlaced");
915
916 if (of_property_read_u32(dp_node, "samsung,color-space",
917 &dp_video_config->color_space)) {
918 dev_err(dev, "failed to get color-space\n");
919 return ERR_PTR(-EINVAL);
920 }
921
922 if (of_property_read_u32(dp_node, "samsung,dynamic-range",
923 &dp_video_config->dynamic_range)) {
924 dev_err(dev, "failed to get dynamic-range\n");
925 return ERR_PTR(-EINVAL);
926 }
927
928 if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
929 &dp_video_config->ycbcr_coeff)) {
930 dev_err(dev, "failed to get ycbcr-coeff\n");
931 return ERR_PTR(-EINVAL);
932 }
933
934 if (of_property_read_u32(dp_node, "samsung,color-depth",
935 &dp_video_config->color_depth)) {
936 dev_err(dev, "failed to get color-depth\n");
937 return ERR_PTR(-EINVAL);
938 }
939
940 if (of_property_read_u32(dp_node, "samsung,link-rate",
941 &dp_video_config->link_rate)) {
942 dev_err(dev, "failed to get link-rate\n");
943 return ERR_PTR(-EINVAL);
944 }
945
946 if (of_property_read_u32(dp_node, "samsung,lane-count",
947 &dp_video_config->lane_count)) {
948 dev_err(dev, "failed to get lane-count\n");
949 return ERR_PTR(-EINVAL);
950 }
951
Jingoo Hanf9b1e012013-10-16 21:58:15 +0530952 return dp_video_config;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900953}
954
955static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
956{
Jingoo Hand3ed9702013-02-21 16:42:37 -0800957 struct device_node *dp_phy_node = of_node_get(dp->dev->of_node);
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900958 u32 phy_base;
Jingoo Hand3ed9702013-02-21 16:42:37 -0800959 int ret = 0;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900960
Jingoo Hand3ed9702013-02-21 16:42:37 -0800961 dp_phy_node = of_find_node_by_name(dp_phy_node, "dptx-phy");
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900962 if (!dp_phy_node) {
963 dev_err(dp->dev, "could not find dptx-phy node\n");
964 return -ENODEV;
965 }
966
967 if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
Masanari Iida1051e9b2013-03-31 01:23:50 +0900968 dev_err(dp->dev, "failed to get reg for dptx-phy\n");
Jingoo Hand3ed9702013-02-21 16:42:37 -0800969 ret = -EINVAL;
970 goto err;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900971 }
972
973 if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
974 &dp->enable_mask)) {
Masanari Iida1051e9b2013-03-31 01:23:50 +0900975 dev_err(dp->dev, "failed to get enable-mask for dptx-phy\n");
Jingoo Hand3ed9702013-02-21 16:42:37 -0800976 ret = -EINVAL;
977 goto err;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900978 }
979
980 dp->phy_addr = ioremap(phy_base, SZ_4);
981 if (!dp->phy_addr) {
982 dev_err(dp->dev, "failed to ioremap dp-phy\n");
Jingoo Hand3ed9702013-02-21 16:42:37 -0800983 ret = -ENOMEM;
984 goto err;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900985 }
986
Jingoo Hand3ed9702013-02-21 16:42:37 -0800987err:
988 of_node_put(dp_phy_node);
989
990 return ret;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900991}
992
993static void exynos_dp_phy_init(struct exynos_dp_device *dp)
994{
Jingoo Hanf9b1e012013-10-16 21:58:15 +0530995 if (dp->phy_addr) {
996 u32 reg;
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900997
Jingoo Hanf9b1e012013-10-16 21:58:15 +0530998 reg = __raw_readl(dp->phy_addr);
999 reg |= dp->enable_mask;
1000 __raw_writel(reg, dp->phy_addr);
1001 }
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001002}
1003
1004static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
1005{
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301006 if (dp->phy_addr) {
1007 u32 reg;
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001008
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301009 reg = __raw_readl(dp->phy_addr);
1010 reg &= ~(dp->enable_mask);
1011 __raw_writel(reg, dp->phy_addr);
1012 }
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001013}
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001014
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001015static int exynos_dp_probe(struct platform_device *pdev)
Jingoo Hane9474be2012-02-03 18:01:55 +09001016{
1017 struct resource *res;
1018 struct exynos_dp_device *dp;
Jingoo Hane9474be2012-02-03 18:01:55 +09001019
1020 int ret = 0;
1021
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001022 dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
1023 GFP_KERNEL);
Jingoo Hane9474be2012-02-03 18:01:55 +09001024 if (!dp) {
1025 dev_err(&pdev->dev, "no memory for device data\n");
1026 return -ENOMEM;
1027 }
1028
1029 dp->dev = &pdev->dev;
1030
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301031 dp->video_info = exynos_dp_dt_parse_pdata(&pdev->dev);
1032 if (IS_ERR(dp->video_info))
1033 return PTR_ERR(dp->video_info);
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001034
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301035 ret = exynos_dp_dt_parse_phydata(dp);
1036 if (ret)
1037 return ret;
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001038
Damien Cassoud913f362012-08-01 18:20:39 +02001039 dp->clock = devm_clk_get(&pdev->dev, "dp");
Jingoo Hane9474be2012-02-03 18:01:55 +09001040 if (IS_ERR(dp->clock)) {
1041 dev_err(&pdev->dev, "failed to get clock\n");
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001042 return PTR_ERR(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001043 }
1044
Jingoo Han37414fb2012-10-04 15:45:14 +09001045 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001046
1047 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hane9474be2012-02-03 18:01:55 +09001048
Thierry Redingbc3bad12013-01-21 11:09:23 +01001049 dp->reg_base = devm_ioremap_resource(&pdev->dev, res);
1050 if (IS_ERR(dp->reg_base))
1051 return PTR_ERR(dp->reg_base);
Jingoo Hane9474be2012-02-03 18:01:55 +09001052
1053 dp->irq = platform_get_irq(pdev, 0);
Sean Paul1cefc1d2012-10-31 23:21:00 +00001054 if (dp->irq == -ENXIO) {
Jingoo Hane9474be2012-02-03 18:01:55 +09001055 dev_err(&pdev->dev, "failed to get irq\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001056 return -ENODEV;
Jingoo Hane9474be2012-02-03 18:01:55 +09001057 }
1058
Sean Paul784fa9a2012-11-09 13:55:08 +09001059 INIT_WORK(&dp->hotplug_work, exynos_dp_hotplug);
1060
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301061 exynos_dp_phy_init(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001062
1063 exynos_dp_init_dp(dp);
1064
Ajay Kumar22ce19c2012-11-09 13:59:09 +09001065 ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
1066 "exynos-dp", dp);
1067 if (ret) {
1068 dev_err(&pdev->dev, "failed to request irq\n");
1069 return ret;
1070 }
1071
Jingoo Hane9474be2012-02-03 18:01:55 +09001072 platform_set_drvdata(pdev, dp);
1073
1074 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +09001075}
1076
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001077static int exynos_dp_remove(struct platform_device *pdev)
Jingoo Hane9474be2012-02-03 18:01:55 +09001078{
Jingoo Hane9474be2012-02-03 18:01:55 +09001079 struct exynos_dp_device *dp = platform_get_drvdata(pdev);
1080
Tejun Heo7d0315a2012-12-21 17:57:13 -08001081 flush_work(&dp->hotplug_work);
Sean Paul784fa9a2012-11-09 13:55:08 +09001082
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301083 exynos_dp_phy_exit(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001084
Jingoo Han37414fb2012-10-04 15:45:14 +09001085 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001086
Sean Paul784fa9a2012-11-09 13:55:08 +09001087
Jingoo Hane9474be2012-02-03 18:01:55 +09001088 return 0;
1089}
1090
1091#ifdef CONFIG_PM_SLEEP
1092static int exynos_dp_suspend(struct device *dev)
1093{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001094 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001095
Ajay Kumar9ea8b9a2013-02-21 16:42:38 -08001096 disable_irq(dp->irq);
1097
Tejun Heo7d0315a2012-12-21 17:57:13 -08001098 flush_work(&dp->hotplug_work);
Sean Paul784fa9a2012-11-09 13:55:08 +09001099
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301100 exynos_dp_phy_exit(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001101
Jingoo Han37414fb2012-10-04 15:45:14 +09001102 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001103
1104 return 0;
1105}
1106
1107static int exynos_dp_resume(struct device *dev)
1108{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001109 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001110
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301111 exynos_dp_phy_init(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001112
Jingoo Han37414fb2012-10-04 15:45:14 +09001113 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001114
1115 exynos_dp_init_dp(dp);
1116
Sean Paulc30ffb92012-11-01 19:13:46 +09001117 enable_irq(dp->irq);
Jingoo Hane9474be2012-02-03 18:01:55 +09001118
1119 return 0;
1120}
1121#endif
1122
1123static const struct dev_pm_ops exynos_dp_pm_ops = {
1124 SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
1125};
1126
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001127static const struct of_device_id exynos_dp_match[] = {
1128 { .compatible = "samsung,exynos5-dp" },
1129 {},
1130};
1131MODULE_DEVICE_TABLE(of, exynos_dp_match);
1132
Jingoo Hane9474be2012-02-03 18:01:55 +09001133static struct platform_driver exynos_dp_driver = {
1134 .probe = exynos_dp_probe,
Greg Kroah-Hartman48c68c42012-12-21 13:07:39 -08001135 .remove = exynos_dp_remove,
Jingoo Hane9474be2012-02-03 18:01:55 +09001136 .driver = {
1137 .name = "exynos-dp",
1138 .owner = THIS_MODULE,
1139 .pm = &exynos_dp_pm_ops,
Jingoo Hanf9b1e012013-10-16 21:58:15 +05301140 .of_match_table = exynos_dp_match,
Jingoo Hane9474be2012-02-03 18:01:55 +09001141 },
1142};
1143
1144module_platform_driver(exynos_dp_driver);
1145
1146MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
1147MODULE_DESCRIPTION("Samsung SoC DP Driver");
1148MODULE_LICENSE("GPL");