blob: 8eb1501fc1d0eac85096591d2088ae2192c8bb0c [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050027
Marc Zyngier50926d82016-05-28 11:27:11 +010028#define VGIC_V3_MAX_CPUS 255
29#define VGIC_V2_MAX_CPUS 8
30#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050031#define VGIC_NR_SGIS 16
32#define VGIC_NR_PPIS 16
33#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010034#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
35#define VGIC_MAX_SPI 1019
36#define VGIC_MAX_RESERVED 1023
37#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000038#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010039
Marc Zyngier1a9b1302013-06-21 11:57:56 +010040enum vgic_type {
41 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010042 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010043};
44
Marc Zyngier50926d82016-05-28 11:27:11 +010045/* same for all guests, as depending only on the _host's_ GIC model */
46struct vgic_global {
47 /* type of the host GIC */
48 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010049
Marc Zyngierca85f622013-06-18 19:17:28 +010050 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010051 phys_addr_t vcpu_base;
52
53 /* virtual control interface mapping */
54 void __iomem *vctrl_base;
55
56 /* Number of implemented list registers */
57 int nr_lr;
58
59 /* Maintenance IRQ number */
60 unsigned int maint_irq;
61
62 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
63 int max_gic_vcpus;
64
Andre Przywarab5d84ff2014-06-03 10:26:03 +020065 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010066 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +010067};
68
Marc Zyngier50926d82016-05-28 11:27:11 +010069extern struct vgic_global kvm_vgic_global_state;
70
71#define VGIC_V2_MAX_LRS (1 << 6)
72#define VGIC_V3_MAX_LRS 16
73#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
74
75enum vgic_irq_config {
76 VGIC_CONFIG_EDGE = 0,
77 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020078};
79
Marc Zyngier50926d82016-05-28 11:27:11 +010080struct vgic_irq {
81 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010082 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010083 struct list_head ap_list;
84
85 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
86 * SPIs and LPIs: The VCPU whose ap_list
87 * this is queued on.
88 */
89
90 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
91 * be sent to, as a result of the
92 * targets reg (v2) or the
93 * affinity reg (v3).
94 */
95
96 u32 intid; /* Guest visible INTID */
97 bool pending;
98 bool line_level; /* Level only */
99 bool soft_pending; /* Level only */
100 bool active; /* not used for LPIs */
101 bool enabled;
102 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100103 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100104 u32 hwintid; /* HW INTID number */
105 union {
106 u8 targets; /* GICv2 target VCPUs mask */
107 u32 mpidr; /* GICv3 target VCPU */
108 };
109 u8 source; /* GICv2 SGIs only */
110 u8 priority;
111 enum vgic_irq_config config; /* Level or edge */
112};
113
114struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100115struct vgic_its;
116
117enum iodev_type {
118 IODEV_CPUIF,
119 IODEV_DIST,
120 IODEV_REDIST,
121 IODEV_ITS
122};
Marc Zyngier50926d82016-05-28 11:27:11 +0100123
Andre Przywara6777f772015-03-26 14:39:34 +0000124struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100125 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100126 union {
127 struct kvm_vcpu *redist_vcpu;
128 struct vgic_its *its;
129 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100130 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100131 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100132 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000133 struct kvm_io_device dev;
134};
135
Andre Przywara59c5ab42016-07-15 12:43:30 +0100136struct vgic_its {
137 /* The base address of the ITS control register frame */
138 gpa_t vgic_its_base;
139
140 bool enabled;
Andre Przywara1085fdc2016-07-15 12:43:31 +0100141 bool initialized;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100142 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100143 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100144
145 /* These registers correspond to GITS_BASER{0,1} */
146 u64 baser_device_table;
147 u64 baser_coll_table;
148
149 /* Protects the command queue */
150 struct mutex cmd_lock;
151 u64 cbaser;
152 u32 creadr;
153 u32 cwriter;
154
155 /* Protects the device and collection lists */
156 struct mutex its_lock;
157 struct list_head device_list;
158 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100159};
160
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500161struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100162 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500163 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100164 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500165
Andre Przywara598921362014-06-03 09:33:10 +0200166 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
167 u32 vgic_model;
168
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100169 /* Do injected MSIs require an additional device ID? */
170 bool msis_require_devid;
171
Marc Zyngier50926d82016-05-28 11:27:11 +0100172 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100173
Marc Zyngier50926d82016-05-28 11:27:11 +0100174 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500175 /* Virtual control interface mapping */
176 void __iomem *vctrl_base;
177
Marc Zyngier50926d82016-05-28 11:27:11 +0100178 /* base addresses in guest physical address space: */
179 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200180 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100181 /* either a GICv2 CPU interface */
182 gpa_t vgic_cpu_base;
183 /* or a number of GICv3 redistributor regions */
184 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200185 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500186
Marc Zyngier50926d82016-05-28 11:27:11 +0100187 /* distributor enabled */
188 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500189
Marc Zyngier50926d82016-05-28 11:27:11 +0100190 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500191
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000192 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100193
Andre Przywara1085fdc2016-07-15 12:43:31 +0100194 bool has_its;
195
Andre Przywara0aa1de52016-07-15 12:43:29 +0100196 /*
197 * Contains the attributes and gpa of the LPI configuration table.
198 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
199 * one address across all redistributors.
200 * GICv3 spec: 6.1.2 "LPI Configuration tables"
201 */
202 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100203
204 /* Protects the lpi_list and the count value below. */
205 spinlock_t lpi_list_lock;
206 struct list_head lpi_list_head;
207 int lpi_list_count;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500208};
209
Marc Zyngiereede8212013-05-30 10:20:36 +0100210struct vgic_v2_cpu_if {
211 u32 vgic_hcr;
212 u32 vgic_vmcr;
213 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200214 u64 vgic_eisr; /* Saved only */
215 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100216 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000217 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100218};
219
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100220struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100221#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100222 u32 vgic_hcr;
223 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200224 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100225 u32 vgic_misr; /* Saved only */
226 u32 vgic_eisr; /* Saved only */
227 u32 vgic_elrsr; /* Saved only */
228 u32 vgic_ap0r[4];
229 u32 vgic_ap1r[4];
230 u64 vgic_lr[VGIC_V3_MAX_LRS];
231#endif
232};
233
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500234struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500235 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100236 union {
237 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100238 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100239 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100240
Marc Zyngier50926d82016-05-28 11:27:11 +0100241 unsigned int used_lrs;
242 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000243
Marc Zyngier50926d82016-05-28 11:27:11 +0100244 spinlock_t ap_list_lock; /* Protects the ap_list */
245
246 /*
247 * List of IRQs that this VCPU should consider because they are either
248 * Active or Pending (hence the name; AP list), or because they recently
249 * were one of the two and need to be migrated off this list to another
250 * VCPU.
251 */
252 struct list_head ap_list_head;
253
254 u64 live_lrs;
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100255
256 /*
257 * Members below are used with GICv3 emulation only and represent
258 * parts of the redistributor.
259 */
260 struct vgic_io_device rd_iodev;
261 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100262
263 /* Contains the attributes and gpa of the LPI pending tables. */
264 u64 pendbaser;
265
266 bool lpis_enabled;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500267};
268
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100269extern struct static_key_false vgic_v2_cpuif_trap;
270
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700271int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100272void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200273int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100274void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100275void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100276void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100277int kvm_vgic_map_resources(struct kvm *kvm);
278int kvm_vgic_hyp_init(void);
279
280int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500281 bool level);
Marc Zyngier50926d82016-05-28 11:27:11 +0100282int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
283 bool level);
284int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100285int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100286bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500287
Marc Zyngier50926d82016-05-28 11:27:11 +0100288int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
289
Marc Zyngierf982cf42014-05-15 10:03:25 +0100290#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100291#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100292#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700293#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100294 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500295
Marc Zyngier50926d82016-05-28 11:27:11 +0100296bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
297void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
298void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
299
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100300#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngier50926d82016-05-28 11:27:11 +0100301void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100302#else
Marc Zyngier50926d82016-05-28 11:27:11 +0100303static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100304{
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100305}
306#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000307
Marc Zyngier50926d82016-05-28 11:27:11 +0100308/**
309 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
310 *
311 * The host's GIC naturally limits the maximum amount of VCPUs a guest
312 * can use.
313 */
314static inline int kvm_vgic_get_max_vcpus(void)
315{
316 return kvm_vgic_global_state.max_gic_vcpus;
317}
318
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100319int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
320
Eric Auger180ae7b2016-07-22 16:20:41 +0000321/**
322 * kvm_vgic_setup_default_irq_routing:
323 * Setup a default flat gsi routing table mapping all SPIs
324 */
325int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
326
Marc Zyngier50926d82016-05-28 11:27:11 +0100327#endif /* __KVM_ARM_VGIC_H */