blob: 8c88c5e5bf0b243444623dcb3a30f80e2aadd4dc [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsfdb751e2014-08-10 04:10:23 +100025#include <nvif/os.h>
26#include <nvif/class.h>
Ben Skeggsf58ddf92015-08-20 14:54:16 +100027#include <nvif/ioctl.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100028
29/*XXX*/
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/client.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100031
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include "nouveau_drm.h"
33#include "nouveau_dma.h"
34#include "nouveau_bo.h"
35#include "nouveau_chan.h"
36#include "nouveau_fence.h"
37#include "nouveau_abi16.h"
38
39MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
Pierre Moreau703fa262014-08-18 22:43:24 +020040int nouveau_vram_pushbuf;
Ben Skeggsebb945a2012-07-20 08:17:34 +100041module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
42
43int
44nouveau_channel_idle(struct nouveau_channel *chan)
45{
Ben Skeggsfbd58eb2015-08-20 14:54:22 +100046 if (likely(chan && chan->fence)) {
47 struct nouveau_cli *cli = (void *)chan->user.client;
48 struct nouveau_fence *fence = NULL;
49 int ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +100050
Ben Skeggsfbd58eb2015-08-20 14:54:22 +100051 ret = nouveau_fence_new(chan, false, &fence);
52 if (!ret) {
53 ret = nouveau_fence_wait(fence, false, false);
54 nouveau_fence_unref(&fence);
55 }
56
57 if (ret) {
58 NV_PRINTK(err, cli, "failed to idle channel "
59 "0x%08x [%s]\n",
60 chan->user.handle,
61 nvxx_client(&cli->base)->name);
62 return ret;
63 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100064 }
Ben Skeggsfbd58eb2015-08-20 14:54:22 +100065 return 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +100066}
67
68void
69nouveau_channel_del(struct nouveau_channel **pchan)
70{
71 struct nouveau_channel *chan = *pchan;
72 if (chan) {
Ben Skeggsfbd58eb2015-08-20 14:54:22 +100073 if (chan->fence)
Ben Skeggsebb945a2012-07-20 08:17:34 +100074 nouveau_fence(chan->drm)->context_del(chan);
Ben Skeggs0ad72862014-08-10 04:10:22 +100075 nvif_object_fini(&chan->nvsw);
76 nvif_object_fini(&chan->gart);
77 nvif_object_fini(&chan->vram);
Ben Skeggsa01ca782015-08-20 14:54:15 +100078 nvif_object_fini(&chan->user);
Ben Skeggs0ad72862014-08-10 04:10:22 +100079 nvif_object_fini(&chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
81 nouveau_bo_unmap(chan->push.buffer);
Marcin Slusarz124ea292012-11-25 23:02:28 +010082 if (chan->push.buffer && chan->push.buffer->pin_refcnt)
83 nouveau_bo_unpin(chan->push.buffer);
Ben Skeggsebb945a2012-07-20 08:17:34 +100084 nouveau_bo_ref(NULL, &chan->push.buffer);
85 kfree(chan);
86 }
87 *pchan = NULL;
88}
89
90static int
Ben Skeggs0ad72862014-08-10 04:10:22 +100091nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
92 u32 handle, u32 size, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +100093{
Ben Skeggsa01ca782015-08-20 14:54:15 +100094 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggsbe83cd42015-01-14 15:36:34 +100095 struct nvkm_mmu *mmu = nvxx_mmu(device);
Ben Skeggs4acfd702014-08-10 04:10:24 +100096 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +100097 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +100098 u32 target;
99 int ret;
100
101 chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
102 if (!chan)
103 return -ENOMEM;
104
Ben Skeggsa01ca782015-08-20 14:54:15 +1000105 chan->device = device;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000106 chan->drm = drm;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107
108 /* allocate memory for dma push buffer */
Alexandre Courbota81349a2014-10-27 18:49:18 +0900109 target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000110 if (nouveau_vram_pushbuf)
111 target = TTM_PL_FLAG_VRAM;
112
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100113 ret = nouveau_bo_new(drm->dev, size, 0, target, 0, 0, NULL, NULL,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000114 &chan->push.buffer);
115 if (ret == 0) {
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000116 ret = nouveau_bo_pin(chan->push.buffer, target, false);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000117 if (ret == 0)
118 ret = nouveau_bo_map(chan->push.buffer);
119 }
120
121 if (ret) {
122 nouveau_channel_del(pchan);
123 return ret;
124 }
125
126 /* create dma object covering the *entire* memory space that the
127 * pushbuf lives in, this is because the GEM code requires that
128 * we be able to call out to other (indirect) push buffers
129 */
130 chan->push.vma.offset = chan->push.buffer->bo.offset;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000132 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000133 ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000134 &chan->push.vma);
135 if (ret) {
136 nouveau_channel_del(pchan);
137 return ret;
138 }
139
Ben Skeggs4acfd702014-08-10 04:10:24 +1000140 args.target = NV_DMA_V0_TARGET_VM;
141 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000142 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000143 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000144 } else
145 if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000146 if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000147 /* nv04 vram pushbuf hack, retarget to its location in
148 * the framebuffer bar rather than direct vram access..
149 * nfi why this exists, it came from the -nv ddx.
150 */
Ben Skeggs4acfd702014-08-10 04:10:24 +1000151 args.target = NV_DMA_V0_TARGET_PCI;
152 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000153 args.start = nv_device_resource_start(nvxx_device(device), 1);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000154 args.limit = args.start + device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000155 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000156 args.target = NV_DMA_V0_TARGET_VRAM;
157 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000159 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000160 }
161 } else {
162 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000163 args.target = NV_DMA_V0_TARGET_AGP;
164 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000165 args.start = chan->drm->agp.base;
166 args.limit = chan->drm->agp.base +
167 chan->drm->agp.size - 1;
168 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000169 args.target = NV_DMA_V0_TARGET_VM;
170 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000171 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000172 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000173 }
174 }
175
Ben Skeggsa01ca782015-08-20 14:54:15 +1000176 ret = nvif_object_init(&device->object, NVDRM_PUSH |
Ben Skeggs4acfd702014-08-10 04:10:24 +1000177 (handle & 0xffff), NV_DMA_FROM_MEMORY,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000178 &args, sizeof(args), &chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000179 if (ret) {
180 nouveau_channel_del(pchan);
181 return ret;
182 }
183
184 return 0;
185}
186
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200187static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000188nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
189 u32 handle, u32 engine, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000190{
Ben Skeggsa1020af2015-04-14 11:47:24 +1000191 static const u16 oclasses[] = { MAXWELL_CHANNEL_GPFIFO_A,
192 KEPLER_CHANNEL_GPFIFO_A,
Ben Skeggsbbf89062014-08-10 04:10:25 +1000193 FERMI_CHANNEL_GPFIFO,
194 G82_CHANNEL_GPFIFO,
195 NV50_CHANNEL_GPFIFO,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000196 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000197 const u16 *oclass = oclasses;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000198 union {
199 struct nv50_channel_gpfifo_v0 nv50;
Ben Skeggs159045c2015-08-20 14:54:16 +1000200 struct fermi_channel_gpfifo_v0 fermi;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000201 struct kepler_channel_gpfifo_a_v0 kepler;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000202 } args;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000203 struct nouveau_channel *chan;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000204 u32 size;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000205 int ret;
206
207 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000208 ret = nouveau_channel_prep(drm, device, handle, 0x12000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000209 *pchan = chan;
210 if (ret)
211 return ret;
212
213 /* create channel object */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000214 do {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000215 if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
216 args.kepler.version = 0;
217 args.kepler.engine = engine;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000218 args.kepler.ilength = 0x02000;
219 args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
Ben Skeggs159045c2015-08-20 14:54:16 +1000220 args.kepler.vm = 0;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000221 size = sizeof(args.kepler);
Ben Skeggs159045c2015-08-20 14:54:16 +1000222 } else
223 if (oclass[0] >= FERMI_CHANNEL_GPFIFO) {
224 args.fermi.version = 0;
225 args.fermi.ilength = 0x02000;
226 args.fermi.ioffset = 0x10000 + chan->push.vma.offset;
227 args.fermi.vm = 0;
228 size = sizeof(args.fermi);
Ben Skeggsbbf89062014-08-10 04:10:25 +1000229 } else {
230 args.nv50.version = 0;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000231 args.nv50.ilength = 0x02000;
232 args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
Ben Skeggs159045c2015-08-20 14:54:16 +1000233 args.nv50.pushbuf = nvif_handle(&chan->push.ctxdma);
234 args.nv50.vm = 0;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000235 size = sizeof(args.nv50);
236 }
237
Ben Skeggsa01ca782015-08-20 14:54:15 +1000238 ret = nvif_object_init(&device->object, handle, *oclass++,
239 &args, size, &chan->user);
Ben Skeggsbbf89062014-08-10 04:10:25 +1000240 if (ret == 0) {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000241 if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A)
242 chan->chid = args.kepler.chid;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000243 else
Ben Skeggs159045c2015-08-20 14:54:16 +1000244 if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO)
245 chan->chid = args.fermi.chid;
246 else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000247 chan->chid = args.nv50.chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000248 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000249 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000250 } while (*oclass);
251
252 nouveau_channel_del(pchan);
253 return ret;
254}
255
256static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000257nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
258 u32 handle, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000260 static const u16 oclasses[] = { NV40_CHANNEL_DMA,
261 NV17_CHANNEL_DMA,
262 NV10_CHANNEL_DMA,
263 NV03_CHANNEL_DMA,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000264 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000265 const u16 *oclass = oclasses;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000266 struct nv03_channel_dma_v0 args;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000267 struct nouveau_channel *chan;
268 int ret;
269
270 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000271 ret = nouveau_channel_prep(drm, device, handle, 0x10000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000272 *pchan = chan;
273 if (ret)
274 return ret;
275
276 /* create channel object */
Ben Skeggsbbf89062014-08-10 04:10:25 +1000277 args.version = 0;
Ben Skeggsbf81df92015-08-20 14:54:16 +1000278 args.pushbuf = nvif_handle(&chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000279 args.offset = chan->push.vma.offset;
280
281 do {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000282 ret = nvif_object_init(&device->object, handle, *oclass++,
283 &args, sizeof(args), &chan->user);
Ben Skeggsbbf89062014-08-10 04:10:25 +1000284 if (ret == 0) {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000285 chan->chid = args.chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000286 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000287 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000288 } while (ret && *oclass);
289
290 nouveau_channel_del(pchan);
291 return ret;
292}
293
294static int
295nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
296{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000297 struct nvif_device *device = chan->device;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000298 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000299 struct nvkm_mmu *mmu = nvxx_mmu(device);
Ben Skeggs4acfd702014-08-10 04:10:24 +1000300 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +1000301 int ret, i;
302
Ben Skeggsa01ca782015-08-20 14:54:15 +1000303 nvif_object_map(&chan->user);
Ben Skeggs6c6ae062014-08-10 04:10:25 +1000304
Ben Skeggsebb945a2012-07-20 08:17:34 +1000305 /* allocate dma objects to cover all allowed vram, and gart */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000306 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
307 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000308 args.target = NV_DMA_V0_TARGET_VM;
309 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000310 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000311 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000312 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000313 args.target = NV_DMA_V0_TARGET_VRAM;
314 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000315 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000316 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000317 }
318
Ben Skeggsa01ca782015-08-20 14:54:15 +1000319 ret = nvif_object_init(&chan->user, vram, NV_DMA_IN_MEMORY,
320 &args, sizeof(args), &chan->vram);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000321 if (ret)
322 return ret;
323
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000324 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000325 args.target = NV_DMA_V0_TARGET_VM;
326 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000327 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000328 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000329 } else
330 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000331 args.target = NV_DMA_V0_TARGET_AGP;
332 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000333 args.start = chan->drm->agp.base;
334 args.limit = chan->drm->agp.base +
335 chan->drm->agp.size - 1;
336 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000337 args.target = NV_DMA_V0_TARGET_VM;
338 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000339 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000340 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000341 }
342
Ben Skeggsa01ca782015-08-20 14:54:15 +1000343 ret = nvif_object_init(&chan->user, gart, NV_DMA_IN_MEMORY,
344 &args, sizeof(args), &chan->gart);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000345 if (ret)
346 return ret;
347 }
348
349 /* initialise dma tracking parameters */
Ben Skeggsa01ca782015-08-20 14:54:15 +1000350 switch (chan->user.oclass & 0x00ff) {
Ben Skeggs503b0f12012-08-14 14:53:51 +1000351 case 0x006b:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000352 case 0x006e:
353 chan->user_put = 0x40;
354 chan->user_get = 0x44;
355 chan->dma.max = (0x10000 / 4) - 2;
356 break;
357 default:
358 chan->user_put = 0x40;
359 chan->user_get = 0x44;
360 chan->user_get_hi = 0x60;
361 chan->dma.ib_base = 0x10000 / 4;
362 chan->dma.ib_max = (0x02000 / 8) - 1;
363 chan->dma.ib_put = 0;
364 chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
365 chan->dma.max = chan->dma.ib_base;
366 break;
367 }
368
369 chan->dma.put = 0;
370 chan->dma.cur = chan->dma.put;
371 chan->dma.free = chan->dma.max - chan->dma.cur;
372
373 ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
374 if (ret)
375 return ret;
376
377 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
378 OUT_RING(chan, 0x00000000);
379
Ben Skeggs69a61462013-11-13 10:58:51 +1000380 /* allocate software object class (used for fences on <= nv05) */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000381 if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsf58ddf92015-08-20 14:54:16 +1000382 ret = nvif_object_init(&chan->user, 0x006e,
383 NVIF_IOCTL_NEW_V0_SW_NV04,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000384 NULL, 0, &chan->nvsw);
Ben Skeggs49981042012-08-06 19:38:25 +1000385 if (ret)
386 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000387
Ben Skeggsebb945a2012-07-20 08:17:34 +1000388 ret = RING_SPACE(chan, 2);
389 if (ret)
390 return ret;
391
392 BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000393 OUT_RING (chan, chan->nvsw.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000394 FIRE_RING (chan);
395 }
396
397 /* initialise synchronisation */
Ben Skeggs4894f662014-10-20 15:49:33 +1000398 return nouveau_fence(chan->drm)->context_new(chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000399}
400
401int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000402nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
403 u32 handle, u32 arg0, u32 arg1,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000404 struct nouveau_channel **pchan)
405{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000406 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs67e26e42014-10-20 15:49:33 +1000407 bool super;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000408 int ret;
409
Ben Skeggs67e26e42014-10-20 15:49:33 +1000410 /* hack until fencenv50 is fixed, and agp access relaxed */
411 super = cli->base.super;
412 cli->base.super = true;
413
Ben Skeggs0ad72862014-08-10 04:10:22 +1000414 ret = nouveau_channel_ind(drm, device, handle, arg0, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000415 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000416 NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000417 ret = nouveau_channel_dma(drm, device, handle, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000418 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000419 NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
Ben Skeggs67e26e42014-10-20 15:49:33 +1000420 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000421 }
422 }
423
Ben Skeggs49981042012-08-06 19:38:25 +1000424 ret = nouveau_channel_init(*pchan, arg0, arg1);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000425 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000426 NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000427 nouveau_channel_del(pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000428 }
429
Ben Skeggs67e26e42014-10-20 15:49:33 +1000430done:
431 cli->base.super = super;
432 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000433}