blob: 836c8b6391c2cea799e85ac45de157ff771915d4 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
30#include "i915_trace.h"
31#include "intel_drv.h"
32
Ville Syrjäläee0ce472014-04-09 13:28:01 +030033static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
34static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070035
Daniel Vetter93a25a92014-03-06 09:40:43 +010036bool intel_enable_ppgtt(struct drm_device *dev, bool full)
37{
38 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
39 return false;
40
41 if (i915.enable_ppgtt == 1 && full)
42 return false;
43
44#ifdef CONFIG_INTEL_IOMMU
45 /* Disable ppgtt on SNB if VT-d is on. */
46 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
47 DRM_INFO("Disabling PPGTT because VT-d is on\n");
48 return false;
49 }
50#endif
51
52 /* Full ppgtt disabled by default for now due to issues. */
53 if (full)
Ben Widawsky8d214b72014-03-24 18:06:00 -070054 return HAS_PPGTT(dev) && (i915.enable_ppgtt == 2);
Daniel Vetter93a25a92014-03-06 09:40:43 +010055 else
56 return HAS_ALIASING_PPGTT(dev);
57}
58
Ben Widawskyfbe5d362013-11-04 19:56:49 -080059
Ben Widawsky6f65e292013-12-06 14:10:56 -080060static void ppgtt_bind_vma(struct i915_vma *vma,
61 enum i915_cache_level cache_level,
62 u32 flags);
63static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -080064static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -080065
Ben Widawsky94ec8f62013-11-02 21:07:18 -070066static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
67 enum i915_cache_level level,
68 bool valid)
69{
70 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
71 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -030072
73 switch (level) {
74 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -080075 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -030076 break;
77 case I915_CACHE_WT:
78 pte |= PPAT_DISPLAY_ELLC_INDEX;
79 break;
80 default:
81 pte |= PPAT_CACHED_INDEX;
82 break;
83 }
84
Ben Widawsky94ec8f62013-11-02 21:07:18 -070085 return pte;
86}
87
Ben Widawskyb1fe6672013-11-04 21:20:14 -080088static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
89 dma_addr_t addr,
90 enum i915_cache_level level)
91{
92 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
93 pde |= addr;
94 if (level != I915_CACHE_NONE)
95 pde |= PPAT_CACHED_PDE_INDEX;
96 else
97 pde |= PPAT_UNCACHED_INDEX;
98 return pde;
99}
100
Chris Wilson350ec882013-08-06 13:17:02 +0100101static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700102 enum i915_cache_level level,
103 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700104{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700105 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700106 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700107
108 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100109 case I915_CACHE_L3_LLC:
110 case I915_CACHE_LLC:
111 pte |= GEN6_PTE_CACHE_LLC;
112 break;
113 case I915_CACHE_NONE:
114 pte |= GEN6_PTE_UNCACHED;
115 break;
116 default:
117 WARN_ON(1);
118 }
119
120 return pte;
121}
122
123static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700124 enum i915_cache_level level,
125 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100126{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700127 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100128 pte |= GEN6_PTE_ADDR_ENCODE(addr);
129
130 switch (level) {
131 case I915_CACHE_L3_LLC:
132 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700133 break;
134 case I915_CACHE_LLC:
135 pte |= GEN6_PTE_CACHE_LLC;
136 break;
137 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700138 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700139 break;
140 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100141 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700142 }
143
Ben Widawsky54d12522012-09-24 16:44:32 -0700144 return pte;
145}
146
Ben Widawsky80a74f72013-06-27 16:30:19 -0700147static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700148 enum i915_cache_level level,
149 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700150{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700151 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700152 pte |= GEN6_PTE_ADDR_ENCODE(addr);
153
154 /* Mark the page as writeable. Other platforms don't have a
155 * setting for read-only/writable, so this matches that behavior.
156 */
157 pte |= BYT_PTE_WRITEABLE;
158
159 if (level != I915_CACHE_NONE)
160 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
161
162 return pte;
163}
164
Ben Widawsky80a74f72013-06-27 16:30:19 -0700165static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700166 enum i915_cache_level level,
167 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700168{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700169 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700170 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700171
172 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700173 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700174
175 return pte;
176}
177
Ben Widawsky4d15c142013-07-04 11:02:06 -0700178static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700179 enum i915_cache_level level,
180 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700181{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700182 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700183 pte |= HSW_PTE_ADDR_ENCODE(addr);
184
Chris Wilson651d7942013-08-08 14:41:10 +0100185 switch (level) {
186 case I915_CACHE_NONE:
187 break;
188 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000189 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100190 break;
191 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000192 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100193 break;
194 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700195
196 return pte;
197}
198
Ben Widawsky94e409c2013-11-04 22:29:36 -0800199/* Broadwell Page Directory Pointer Descriptors */
200static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800201 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800202{
Ben Widawskye178f702013-12-06 14:10:47 -0800203 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800204 int ret;
205
206 BUG_ON(entry >= 4);
207
Ben Widawskye178f702013-12-06 14:10:47 -0800208 if (synchronous) {
209 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
210 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
211 return 0;
212 }
213
Ben Widawsky94e409c2013-11-04 22:29:36 -0800214 ret = intel_ring_begin(ring, 6);
215 if (ret)
216 return ret;
217
218 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
219 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
220 intel_ring_emit(ring, (u32)(val >> 32));
221 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
222 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
223 intel_ring_emit(ring, (u32)(val));
224 intel_ring_advance(ring);
225
226 return 0;
227}
228
Ben Widawskyeeb94882013-12-06 14:11:10 -0800229static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
230 struct intel_ring_buffer *ring,
231 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800232{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800233 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800234
235 /* bit of a hack to find the actual last used pd */
236 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
237
Ben Widawsky94e409c2013-11-04 22:29:36 -0800238 for (i = used_pd - 1; i >= 0; i--) {
239 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800240 ret = gen8_write_pdp(ring, i, addr, synchronous);
241 if (ret)
242 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800243 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800244
Ben Widawskyeeb94882013-12-06 14:11:10 -0800245 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800246}
247
Ben Widawsky459108b2013-11-02 21:07:23 -0700248static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800249 uint64_t start,
250 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700251 bool use_scratch)
252{
253 struct i915_hw_ppgtt *ppgtt =
254 container_of(vm, struct i915_hw_ppgtt, base);
255 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800256 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
257 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
258 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800259 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700260 unsigned last_pte, i;
261
262 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
263 I915_CACHE_LLC, use_scratch);
264
265 while (num_entries) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800266 struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
Ben Widawsky459108b2013-11-02 21:07:23 -0700267
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800268 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700269 if (last_pte > GEN8_PTES_PER_PAGE)
270 last_pte = GEN8_PTES_PER_PAGE;
271
272 pt_vaddr = kmap_atomic(page_table);
273
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800274 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700275 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800276 num_entries--;
277 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700278
279 kunmap_atomic(pt_vaddr);
280
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800281 pte = 0;
282 if (++pde == GEN8_PDES_PER_PAGE) {
283 pdpe++;
284 pde = 0;
285 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700286 }
287}
288
Ben Widawsky9df15b42013-11-02 21:07:24 -0700289static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
290 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800291 uint64_t start,
Ben Widawsky9df15b42013-11-02 21:07:24 -0700292 enum i915_cache_level cache_level)
293{
294 struct i915_hw_ppgtt *ppgtt =
295 container_of(vm, struct i915_hw_ppgtt, base);
296 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800297 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
298 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
299 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700300 struct sg_page_iter sg_iter;
301
Chris Wilson6f1cc992013-12-31 15:50:31 +0000302 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700303
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800304 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
305 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
306 break;
307
308 if (pt_vaddr == NULL)
309 pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
310
311 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000312 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
313 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800314 if (++pte == GEN8_PTES_PER_PAGE) {
Ben Widawsky9df15b42013-11-02 21:07:24 -0700315 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000316 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800317 if (++pde == GEN8_PDES_PER_PAGE) {
318 pdpe++;
319 pde = 0;
320 }
321 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700322 }
323 }
Chris Wilson6f1cc992013-12-31 15:50:31 +0000324 if (pt_vaddr)
325 kunmap_atomic(pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700326}
327
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800328static void gen8_free_page_tables(struct page **pt_pages)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800329{
330 int i;
331
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800332 if (pt_pages == NULL)
333 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800334
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800335 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
336 if (pt_pages[i])
337 __free_pages(pt_pages[i], 0);
338}
339
340static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
341{
342 int i;
343
344 for (i = 0; i < ppgtt->num_pd_pages; i++) {
345 gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
346 kfree(ppgtt->gen8_pt_pages[i]);
347 kfree(ppgtt->gen8_pt_dma_addr[i]);
348 }
349
Ben Widawskyb45a6712014-02-12 14:28:44 -0800350 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
351}
352
353static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
354{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800355 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800356 int i, j;
357
358 for (i = 0; i < ppgtt->num_pd_pages; i++) {
359 /* TODO: In the future we'll support sparse mappings, so this
360 * will have to change. */
361 if (!ppgtt->pd_dma_addr[i])
362 continue;
363
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800364 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
365 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800366
367 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
368 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
369 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800370 pci_unmap_page(hwdev, addr, PAGE_SIZE,
371 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800372 }
373 }
374}
375
Ben Widawsky37aca442013-11-04 20:47:32 -0800376static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
377{
378 struct i915_hw_ppgtt *ppgtt =
379 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800380
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800381 list_del(&vm->global_link);
Ben Widawsky686e1f62013-11-25 09:54:34 -0800382 drm_mm_takedown(&vm->mm);
383
Ben Widawskyb45a6712014-02-12 14:28:44 -0800384 gen8_ppgtt_unmap_pages(ppgtt);
385 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800386}
387
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800388static struct page **__gen8_alloc_page_tables(void)
389{
390 struct page **pt_pages;
391 int i;
392
393 pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
394 if (!pt_pages)
395 return ERR_PTR(-ENOMEM);
396
397 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
398 pt_pages[i] = alloc_page(GFP_KERNEL);
399 if (!pt_pages[i])
400 goto bail;
401 }
402
403 return pt_pages;
404
405bail:
406 gen8_free_page_tables(pt_pages);
407 kfree(pt_pages);
408 return ERR_PTR(-ENOMEM);
409}
410
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800411static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
412 const int max_pdp)
413{
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800414 struct page **pt_pages[GEN8_LEGACY_PDPS];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800415 int i, ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800416
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800417 for (i = 0; i < max_pdp; i++) {
418 pt_pages[i] = __gen8_alloc_page_tables();
419 if (IS_ERR(pt_pages[i])) {
420 ret = PTR_ERR(pt_pages[i]);
421 goto unwind_out;
422 }
423 }
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800424
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800425 /* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
426 * "atomic" - for cleanup purposes.
427 */
428 for (i = 0; i < max_pdp; i++)
429 ppgtt->gen8_pt_pages[i] = pt_pages[i];
430
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800431 return 0;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800432
433unwind_out:
434 while (i--) {
435 gen8_free_page_tables(pt_pages[i]);
436 kfree(pt_pages[i]);
437 }
438
439 return ret;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800440}
441
442static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
443{
444 int i;
445
446 for (i = 0; i < ppgtt->num_pd_pages; i++) {
447 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
448 sizeof(dma_addr_t),
449 GFP_KERNEL);
450 if (!ppgtt->gen8_pt_dma_addr[i])
451 return -ENOMEM;
452 }
453
454 return 0;
455}
456
457static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
458 const int max_pdp)
459{
460 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
461 if (!ppgtt->pd_pages)
462 return -ENOMEM;
463
464 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
465 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
466
467 return 0;
468}
469
470static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
471 const int max_pdp)
472{
473 int ret;
474
475 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
476 if (ret)
477 return ret;
478
479 ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
480 if (ret) {
481 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
482 return ret;
483 }
484
485 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
486
487 ret = gen8_ppgtt_allocate_dma(ppgtt);
488 if (ret)
489 gen8_ppgtt_free(ppgtt);
490
491 return ret;
492}
493
494static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
495 const int pd)
496{
497 dma_addr_t pd_addr;
498 int ret;
499
500 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
501 &ppgtt->pd_pages[pd], 0,
502 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
503
504 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
505 if (ret)
506 return ret;
507
508 ppgtt->pd_dma_addr[pd] = pd_addr;
509
510 return 0;
511}
512
513static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
514 const int pd,
515 const int pt)
516{
517 dma_addr_t pt_addr;
518 struct page *p;
519 int ret;
520
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800521 p = ppgtt->gen8_pt_pages[pd][pt];
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800522 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
523 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
524 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
525 if (ret)
526 return ret;
527
528 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
529
530 return 0;
531}
532
Ben Widawsky37aca442013-11-04 20:47:32 -0800533/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800534 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
535 * with a net effect resembling a 2-level page table in normal x86 terms. Each
536 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
537 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800538 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800539 * FIXME: split allocation into smaller pieces. For now we only ever do this
540 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800541 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800542 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800543static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
544{
Ben Widawsky37aca442013-11-04 20:47:32 -0800545 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800546 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800547 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800548
549 if (size % (1<<30))
550 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
551
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800552 /* 1. Do all our allocations for page directories and page tables. */
553 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
554 if (ret)
555 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800556
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800557 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800558 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800559 */
560 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800561 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800562 if (ret)
563 goto bail;
564
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800565 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800566 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800567 if (ret)
568 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800569 }
570 }
571
572 /*
573 * 3. Map all the page directory entires to point to the page tables
574 * we've allocated.
575 *
576 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800577 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800578 * will never need to touch the PDEs again.
579 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800580 for (i = 0; i < max_pdp; i++) {
581 gen8_ppgtt_pde_t *pd_vaddr;
582 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
583 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
584 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
585 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
586 I915_CACHE_LLC);
587 }
588 kunmap_atomic(pd_vaddr);
589 }
590
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800591 ppgtt->enable = gen8_ppgtt_enable;
592 ppgtt->switch_mm = gen8_mm_switch;
593 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
594 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
595 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
596 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800597 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800598
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800599 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700600
Ben Widawsky37aca442013-11-04 20:47:32 -0800601 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
602 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
603 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800604 ppgtt->num_pd_entries,
605 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700606 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800607
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800608bail:
609 gen8_ppgtt_unmap_pages(ppgtt);
610 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800611 return ret;
612}
613
Ben Widawsky87d60b62013-12-06 14:11:29 -0800614static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
615{
616 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
617 struct i915_address_space *vm = &ppgtt->base;
618 gen6_gtt_pte_t __iomem *pd_addr;
619 gen6_gtt_pte_t scratch_pte;
620 uint32_t pd_entry;
621 int pte, pde;
622
623 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
624
625 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
626 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
627
628 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
629 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
630 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
631 u32 expected;
632 gen6_gtt_pte_t *pt_vaddr;
633 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
634 pd_entry = readl(pd_addr + pde);
635 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
636
637 if (pd_entry != expected)
638 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
639 pde,
640 pd_entry,
641 expected);
642 seq_printf(m, "\tPDE: %x\n", pd_entry);
643
644 pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
645 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
646 unsigned long va =
647 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
648 (pte * PAGE_SIZE);
649 int i;
650 bool found = false;
651 for (i = 0; i < 4; i++)
652 if (pt_vaddr[pte + i] != scratch_pte)
653 found = true;
654 if (!found)
655 continue;
656
657 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
658 for (i = 0; i < 4; i++) {
659 if (pt_vaddr[pte + i] != scratch_pte)
660 seq_printf(m, " %08x", pt_vaddr[pte + i]);
661 else
662 seq_puts(m, " SCRATCH ");
663 }
664 seq_puts(m, "\n");
665 }
666 kunmap_atomic(pt_vaddr);
667 }
668}
669
Ben Widawsky3e302542013-04-23 23:15:32 -0700670static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700671{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700672 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700673 gen6_gtt_pte_t __iomem *pd_addr;
674 uint32_t pd_entry;
675 int i;
676
Ben Widawsky0a732872013-04-23 23:15:30 -0700677 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700678 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
679 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
680 for (i = 0; i < ppgtt->num_pd_entries; i++) {
681 dma_addr_t pt_addr;
682
683 pt_addr = ppgtt->pt_dma_addr[i];
684 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
685 pd_entry |= GEN6_PDE_VALID;
686
687 writel(pd_entry, pd_addr + i);
688 }
689 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700690}
691
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800692static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700693{
Ben Widawsky3e302542013-04-23 23:15:32 -0700694 BUG_ON(ppgtt->pd_offset & 0x3f);
695
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800696 return (ppgtt->pd_offset / 64) << 16;
697}
Ben Widawsky61973492013-04-08 18:43:54 -0700698
Ben Widawsky90252e52013-12-06 14:11:12 -0800699static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
700 struct intel_ring_buffer *ring,
701 bool synchronous)
702{
703 struct drm_device *dev = ppgtt->base.dev;
704 struct drm_i915_private *dev_priv = dev->dev_private;
705 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700706
Ben Widawsky90252e52013-12-06 14:11:12 -0800707 /* If we're in reset, we can assume the GPU is sufficiently idle to
708 * manually frob these bits. Ideally we could use the ring functions,
709 * except our error handling makes it quite difficult (can't use
710 * intel_ring_begin, ring->flush, or intel_ring_advance)
711 *
712 * FIXME: We should try not to special case reset
713 */
714 if (synchronous ||
715 i915_reset_in_progress(&dev_priv->gpu_error)) {
716 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
717 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
718 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
719 POSTING_READ(RING_PP_DIR_BASE(ring));
720 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700721 }
722
Ben Widawsky90252e52013-12-06 14:11:12 -0800723 /* NB: TLBs must be flushed and invalidated before a switch */
724 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
725 if (ret)
726 return ret;
727
728 ret = intel_ring_begin(ring, 6);
729 if (ret)
730 return ret;
731
732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
733 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
734 intel_ring_emit(ring, PP_DIR_DCLV_2G);
735 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
736 intel_ring_emit(ring, get_pd_offset(ppgtt));
737 intel_ring_emit(ring, MI_NOOP);
738 intel_ring_advance(ring);
739
740 return 0;
741}
742
Ben Widawsky48a10382013-12-06 14:11:11 -0800743static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
744 struct intel_ring_buffer *ring,
745 bool synchronous)
746{
747 struct drm_device *dev = ppgtt->base.dev;
748 struct drm_i915_private *dev_priv = dev->dev_private;
749 int ret;
750
751 /* If we're in reset, we can assume the GPU is sufficiently idle to
752 * manually frob these bits. Ideally we could use the ring functions,
753 * except our error handling makes it quite difficult (can't use
754 * intel_ring_begin, ring->flush, or intel_ring_advance)
755 *
756 * FIXME: We should try not to special case reset
757 */
758 if (synchronous ||
759 i915_reset_in_progress(&dev_priv->gpu_error)) {
760 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
761 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
762 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
763 POSTING_READ(RING_PP_DIR_BASE(ring));
764 return 0;
765 }
766
767 /* NB: TLBs must be flushed and invalidated before a switch */
768 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
769 if (ret)
770 return ret;
771
772 ret = intel_ring_begin(ring, 6);
773 if (ret)
774 return ret;
775
776 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
777 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
778 intel_ring_emit(ring, PP_DIR_DCLV_2G);
779 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
780 intel_ring_emit(ring, get_pd_offset(ppgtt));
781 intel_ring_emit(ring, MI_NOOP);
782 intel_ring_advance(ring);
783
Ben Widawsky90252e52013-12-06 14:11:12 -0800784 /* XXX: RCS is the only one to auto invalidate the TLBs? */
785 if (ring->id != RCS) {
786 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
787 if (ret)
788 return ret;
789 }
790
Ben Widawsky48a10382013-12-06 14:11:11 -0800791 return 0;
792}
793
Ben Widawskyeeb94882013-12-06 14:11:10 -0800794static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
795 struct intel_ring_buffer *ring,
796 bool synchronous)
797{
798 struct drm_device *dev = ppgtt->base.dev;
799 struct drm_i915_private *dev_priv = dev->dev_private;
800
Ben Widawsky48a10382013-12-06 14:11:11 -0800801 if (!synchronous)
802 return 0;
803
Ben Widawskyeeb94882013-12-06 14:11:10 -0800804 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
805 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
806
807 POSTING_READ(RING_PP_DIR_DCLV(ring));
808
809 return 0;
810}
811
812static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
813{
814 struct drm_device *dev = ppgtt->base.dev;
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 struct intel_ring_buffer *ring;
817 int j, ret;
818
819 for_each_ring(ring, dev_priv, j) {
820 I915_WRITE(RING_MODE_GEN7(ring),
821 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800822
823 /* We promise to do a switch later with FULL PPGTT. If this is
824 * aliasing, this is the one and only switch we'll do */
825 if (USES_FULL_PPGTT(dev))
826 continue;
827
Ben Widawskyeeb94882013-12-06 14:11:10 -0800828 ret = ppgtt->switch_mm(ppgtt, ring, true);
829 if (ret)
830 goto err_out;
831 }
832
833 return 0;
834
835err_out:
836 for_each_ring(ring, dev_priv, j)
837 I915_WRITE(RING_MODE_GEN7(ring),
838 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
839 return ret;
840}
841
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800842static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
843{
844 struct drm_device *dev = ppgtt->base.dev;
Jani Nikula50227e12014-03-31 14:27:21 +0300845 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800846 struct intel_ring_buffer *ring;
847 uint32_t ecochk, ecobits;
848 int i;
849
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800850 ecobits = I915_READ(GAC_ECO_BITS);
851 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
852
853 ecochk = I915_READ(GAM_ECOCHK);
854 if (IS_HASWELL(dev)) {
855 ecochk |= ECOCHK_PPGTT_WB_HSW;
856 } else {
857 ecochk |= ECOCHK_PPGTT_LLC_IVB;
858 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
859 }
860 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800861
Ben Widawsky61973492013-04-08 18:43:54 -0700862 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800863 int ret;
864 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800865 I915_WRITE(RING_MODE_GEN7(ring),
866 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700867
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800868 /* We promise to do a switch later with FULL PPGTT. If this is
869 * aliasing, this is the one and only switch we'll do */
870 if (USES_FULL_PPGTT(dev))
871 continue;
872
Ben Widawskyeeb94882013-12-06 14:11:10 -0800873 ret = ppgtt->switch_mm(ppgtt, ring, true);
874 if (ret)
875 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700876 }
Ben Widawskyd2ff7192013-12-06 14:11:27 -0800877
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800878 return 0;
879}
880
Ben Widawskya3d67d22013-12-06 14:11:06 -0800881static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700882{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800883 struct drm_device *dev = ppgtt->base.dev;
Jani Nikula50227e12014-03-31 14:27:21 +0300884 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700885 struct intel_ring_buffer *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800886 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700887 int i;
888
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800889 ecobits = I915_READ(GAC_ECO_BITS);
890 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
891 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700892
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800893 gab_ctl = I915_READ(GAB_CTL);
894 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700895
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800896 ecochk = I915_READ(GAM_ECOCHK);
897 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700898
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800899 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700900
901 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800902 int ret = ppgtt->switch_mm(ppgtt, ring, true);
903 if (ret)
904 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700905 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800906
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700907 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700908}
909
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100910/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700911static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800912 uint64_t start,
913 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700914 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100915{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700916 struct i915_hw_ppgtt *ppgtt =
917 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700918 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800919 unsigned first_entry = start >> PAGE_SHIFT;
920 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100921 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100922 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
923 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100924
Ben Widawskyb35b3802013-10-16 09:18:21 -0700925 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100926
Daniel Vetter7bddb012012-02-09 17:15:47 +0100927 while (num_entries) {
928 last_pte = first_pte + num_entries;
929 if (last_pte > I915_PPGTT_PT_ENTRIES)
930 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100931
Daniel Vettera15326a2013-03-19 23:48:39 +0100932 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100933
934 for (i = first_pte; i < last_pte; i++)
935 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100936
937 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100938
Daniel Vetter7bddb012012-02-09 17:15:47 +0100939 num_entries -= last_pte - first_pte;
940 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100941 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100942 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100943}
944
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700945static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800946 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800947 uint64_t start,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800948 enum i915_cache_level cache_level)
949{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700950 struct i915_hw_ppgtt *ppgtt =
951 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700952 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800953 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100954 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200955 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
956 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800957
Chris Wilsoncc797142013-12-31 15:50:30 +0000958 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200959 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000960 if (pt_vaddr == NULL)
961 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800962
Chris Wilsoncc797142013-12-31 15:50:30 +0000963 pt_vaddr[act_pte] =
964 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
965 cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +0200966 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
967 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000968 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100969 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200970 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800971 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800972 }
Chris Wilsoncc797142013-12-31 15:50:30 +0000973 if (pt_vaddr)
974 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800975}
976
Ben Widawskya00d8252014-02-19 22:05:48 -0800977static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100978{
Daniel Vetter3440d262013-01-24 13:49:56 -0800979 int i;
980
981 if (ppgtt->pt_dma_addr) {
982 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700983 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800984 ppgtt->pt_dma_addr[i],
985 4096, PCI_DMA_BIDIRECTIONAL);
986 }
Ben Widawskya00d8252014-02-19 22:05:48 -0800987}
988
989static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
990{
991 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -0800992
993 kfree(ppgtt->pt_dma_addr);
994 for (i = 0; i < ppgtt->num_pd_entries; i++)
995 __free_page(ppgtt->pt_pages[i]);
996 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800997}
998
Ben Widawskya00d8252014-02-19 22:05:48 -0800999static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1000{
1001 struct i915_hw_ppgtt *ppgtt =
1002 container_of(vm, struct i915_hw_ppgtt, base);
1003
1004 list_del(&vm->global_link);
1005 drm_mm_takedown(&ppgtt->base.mm);
1006 drm_mm_remove_node(&ppgtt->node);
1007
1008 gen6_ppgtt_unmap_pages(ppgtt);
1009 gen6_ppgtt_free(ppgtt);
1010}
1011
Ben Widawskyb1465202014-02-19 22:05:49 -08001012static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001013{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001014 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001015 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001016 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001017 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001018
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001019 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1020 * allocator works in address space sizes, so it's multiplied by page
1021 * size. We allocate at the top of the GTT to avoid fragmentation.
1022 */
1023 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001024alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001025 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1026 &ppgtt->node, GEN6_PD_SIZE,
1027 GEN6_PD_ALIGN, 0,
1028 0, dev_priv->gtt.base.total,
Lauri Kasanen62347f92014-04-02 20:03:57 +03001029 DRM_MM_SEARCH_DEFAULT,
1030 DRM_MM_CREATE_DEFAULT);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001031 if (ret == -ENOSPC && !retried) {
1032 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1033 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Daniel Vetterd47c3ea2014-02-14 14:01:18 +01001034 I915_CACHE_NONE, 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001035 if (ret)
1036 return ret;
1037
1038 retried = true;
1039 goto alloc;
1040 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001041
1042 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1043 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001044
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001045 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb1465202014-02-19 22:05:49 -08001046 return ret;
1047}
1048
1049static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1050{
1051 int i;
1052
1053 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1054 GFP_KERNEL);
1055
1056 if (!ppgtt->pt_pages)
1057 return -ENOMEM;
1058
1059 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1060 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1061 if (!ppgtt->pt_pages[i]) {
1062 gen6_ppgtt_free(ppgtt);
1063 return -ENOMEM;
1064 }
1065 }
1066
1067 return 0;
1068}
1069
1070static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1071{
1072 int ret;
1073
1074 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1075 if (ret)
1076 return ret;
1077
1078 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1079 if (ret) {
1080 drm_mm_remove_node(&ppgtt->node);
1081 return ret;
1082 }
1083
1084 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1085 GFP_KERNEL);
1086 if (!ppgtt->pt_dma_addr) {
1087 drm_mm_remove_node(&ppgtt->node);
1088 gen6_ppgtt_free(ppgtt);
1089 return -ENOMEM;
1090 }
1091
1092 return 0;
1093}
1094
1095static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1096{
1097 struct drm_device *dev = ppgtt->base.dev;
1098 int i;
1099
1100 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1101 dma_addr_t pt_addr;
1102
1103 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
1104 PCI_DMA_BIDIRECTIONAL);
1105
1106 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1107 gen6_ppgtt_unmap_pages(ppgtt);
1108 return -EIO;
1109 }
1110
1111 ppgtt->pt_dma_addr[i] = pt_addr;
1112 }
1113
1114 return 0;
1115}
1116
1117static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1118{
1119 struct drm_device *dev = ppgtt->base.dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 int ret;
1122
1123 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001124 if (IS_GEN6(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001125 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001126 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001127 } else if (IS_HASWELL(dev)) {
1128 ppgtt->enable = gen7_ppgtt_enable;
1129 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001130 } else if (IS_GEN7(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001131 ppgtt->enable = gen7_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -08001132 ppgtt->switch_mm = gen7_mm_switch;
1133 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001134 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001135
1136 ret = gen6_ppgtt_alloc(ppgtt);
1137 if (ret)
1138 return ret;
1139
1140 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1141 if (ret) {
1142 gen6_ppgtt_free(ppgtt);
1143 return ret;
1144 }
1145
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001146 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1147 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1148 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001149 ppgtt->base.start = 0;
Ben Widawsky5a6c93f2014-03-08 11:58:17 -08001150 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001151 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001152
Ben Widawskyb1465202014-02-19 22:05:49 -08001153 ppgtt->pd_offset =
1154 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001155
Ben Widawsky782f1492014-02-20 11:50:33 -08001156 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001157
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001158 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1159 ppgtt->node.size >> 20,
1160 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001161
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001162 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001163}
1164
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001165int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001166{
1167 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd6660ad2013-12-06 14:11:13 -08001168 int ret = 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001169
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001170 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001171 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001172
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001173 if (INTEL_INFO(dev)->gen < 8)
1174 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -07001175 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -08001176 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001177 else
1178 BUG();
1179
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001180 if (!ret) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001181 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001182 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001183 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1184 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001185 i915_init_vm(dev_priv, &ppgtt->base);
1186 if (INTEL_INFO(dev)->gen < 8) {
Ben Widawsky9f273d42013-12-06 14:11:16 -08001187 gen6_write_pdes(ppgtt);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001188 DRM_DEBUG("Adding PPGTT at offset %x\n",
1189 ppgtt->pd_offset << 10);
1190 }
Ben Widawsky93bd8642013-07-16 16:50:06 -07001191 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001192
1193 return ret;
1194}
1195
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001196static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001197ppgtt_bind_vma(struct i915_vma *vma,
1198 enum i915_cache_level cache_level,
1199 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001200{
Ben Widawsky782f1492014-02-20 11:50:33 -08001201 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1202 cache_level);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001203}
1204
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001205static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001206{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001207 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001208 vma->node.start,
1209 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001210 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001211}
1212
Ben Widawskya81cc002013-01-18 12:30:31 -08001213extern int intel_iommu_gfx_mapped;
1214/* Certain Gen5 chipsets require require idling the GPU before
1215 * unmapping anything from the GTT when VT-d is enabled.
1216 */
1217static inline bool needs_idle_maps(struct drm_device *dev)
1218{
1219#ifdef CONFIG_INTEL_IOMMU
1220 /* Query intel_iommu to see if we need the workaround. Presumably that
1221 * was loaded first.
1222 */
1223 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1224 return true;
1225#endif
1226 return false;
1227}
1228
Ben Widawsky5c042282011-10-17 15:51:55 -07001229static bool do_idling(struct drm_i915_private *dev_priv)
1230{
1231 bool ret = dev_priv->mm.interruptible;
1232
Ben Widawskya81cc002013-01-18 12:30:31 -08001233 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001234 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001235 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001236 DRM_ERROR("Couldn't idle GPU\n");
1237 /* Wait a bit, in hopes it avoids the hang */
1238 udelay(10);
1239 }
1240 }
1241
1242 return ret;
1243}
1244
1245static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1246{
Ben Widawskya81cc002013-01-18 12:30:31 -08001247 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001248 dev_priv->mm.interruptible = interruptible;
1249}
1250
Ben Widawsky828c7902013-10-16 09:21:30 -07001251void i915_check_and_clear_faults(struct drm_device *dev)
1252{
1253 struct drm_i915_private *dev_priv = dev->dev_private;
1254 struct intel_ring_buffer *ring;
1255 int i;
1256
1257 if (INTEL_INFO(dev)->gen < 6)
1258 return;
1259
1260 for_each_ring(ring, dev_priv, i) {
1261 u32 fault_reg;
1262 fault_reg = I915_READ(RING_FAULT_REG(ring));
1263 if (fault_reg & RING_FAULT_VALID) {
1264 DRM_DEBUG_DRIVER("Unexpected fault\n"
1265 "\tAddr: 0x%08lx\\n"
1266 "\tAddress space: %s\n"
1267 "\tSource ID: %d\n"
1268 "\tType: %d\n",
1269 fault_reg & PAGE_MASK,
1270 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1271 RING_FAULT_SRCID(fault_reg),
1272 RING_FAULT_FAULT_TYPE(fault_reg));
1273 I915_WRITE(RING_FAULT_REG(ring),
1274 fault_reg & ~RING_FAULT_VALID);
1275 }
1276 }
1277 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1278}
1279
1280void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1281{
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283
1284 /* Don't bother messing with faults pre GEN6 as we have little
1285 * documentation supporting that it's a good idea.
1286 */
1287 if (INTEL_INFO(dev)->gen < 6)
1288 return;
1289
1290 i915_check_and_clear_faults(dev);
1291
1292 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001293 dev_priv->gtt.base.start,
1294 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001295 true);
Ben Widawsky828c7902013-10-16 09:21:30 -07001296}
1297
Daniel Vetter76aaf222010-11-05 22:23:30 +01001298void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1299{
1300 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001301 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001302 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001303
Ben Widawsky828c7902013-10-16 09:21:30 -07001304 i915_check_and_clear_faults(dev);
1305
Chris Wilsonbee4a182011-01-21 10:54:32 +00001306 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001307 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001308 dev_priv->gtt.base.start,
1309 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001310 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001311
Ben Widawsky35c20a62013-05-31 11:28:48 -07001312 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001313 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1314 &dev_priv->gtt.base);
1315 if (!vma)
1316 continue;
1317
Chris Wilson2c225692013-08-09 12:26:45 +01001318 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001319 /* The bind_vma code tries to be smart about tracking mappings.
1320 * Unfortunately above, we've just wiped out the mappings
1321 * without telling our object about it. So we need to fake it.
1322 */
1323 obj->has_global_gtt_mapping = 0;
1324 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001325 }
1326
Ben Widawsky80da2162013-12-06 14:11:17 -08001327
Ben Widawskya2319c02014-03-18 16:09:37 -07001328 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001329 if (IS_CHERRYVIEW(dev))
1330 chv_setup_private_ppat(dev_priv);
1331 else
1332 bdw_setup_private_ppat(dev_priv);
1333
Ben Widawsky80da2162013-12-06 14:11:17 -08001334 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001335 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001336
1337 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1338 /* TODO: Perhaps it shouldn't be gen6 specific */
1339 if (i915_is_ggtt(vm)) {
1340 if (dev_priv->mm.aliasing_ppgtt)
1341 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1342 continue;
1343 }
1344
1345 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001346 }
1347
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001348 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001349}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001350
Daniel Vetter74163902012-02-15 23:50:21 +01001351int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001352{
Chris Wilson9da3da62012-06-01 15:20:22 +01001353 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001354 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001355
1356 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1357 obj->pages->sgl, obj->pages->nents,
1358 PCI_DMA_BIDIRECTIONAL))
1359 return -ENOSPC;
1360
1361 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001362}
1363
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001364static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1365{
1366#ifdef writeq
1367 writeq(pte, addr);
1368#else
1369 iowrite32((u32)pte, addr);
1370 iowrite32(pte >> 32, addr + 4);
1371#endif
1372}
1373
1374static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1375 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001376 uint64_t start,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001377 enum i915_cache_level level)
1378{
1379 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001380 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001381 gen8_gtt_pte_t __iomem *gtt_entries =
1382 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1383 int i = 0;
1384 struct sg_page_iter sg_iter;
Ben Widawsky63c42e52014-04-18 18:04:27 -03001385 dma_addr_t addr = 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001386
1387 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1388 addr = sg_dma_address(sg_iter.sg) +
1389 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1390 gen8_set_pte(&gtt_entries[i],
1391 gen8_pte_encode(addr, level, true));
1392 i++;
1393 }
1394
1395 /*
1396 * XXX: This serves as a posting read to make sure that the PTE has
1397 * actually been updated. There is some concern that even though
1398 * registers and PTEs are within the same BAR that they are potentially
1399 * of NUMA access patterns. Therefore, even with the way we assume
1400 * hardware should work, we must keep this posting read for paranoia.
1401 */
1402 if (i != 0)
1403 WARN_ON(readq(&gtt_entries[i-1])
1404 != gen8_pte_encode(addr, level, true));
1405
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001406 /* This next bit makes the above posting read even more important. We
1407 * want to flush the TLBs only after we're certain all the PTE updates
1408 * have finished.
1409 */
1410 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1411 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001412}
1413
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001414/*
1415 * Binds an object into the global gtt with the specified cache level. The object
1416 * will be accessible to the GPU via commands whose operands reference offsets
1417 * within the global GTT as well as accessible by the GPU through the GMADR
1418 * mapped BAR (dev_priv->mm.gtt->gtt).
1419 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001420static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001421 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001422 uint64_t start,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001423 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001424{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001425 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001426 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001427 gen6_gtt_pte_t __iomem *gtt_entries =
1428 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001429 int i = 0;
1430 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001431 dma_addr_t addr;
1432
Imre Deak6e995e22013-02-18 19:28:04 +02001433 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001434 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -07001435 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001436 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001437 }
1438
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001439 /* XXX: This serves as a posting read to make sure that the PTE has
1440 * actually been updated. There is some concern that even though
1441 * registers and PTEs are within the same BAR that they are potentially
1442 * of NUMA access patterns. Therefore, even with the way we assume
1443 * hardware should work, we must keep this posting read for paranoia.
1444 */
1445 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001446 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -07001447 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001448
1449 /* This next bit makes the above posting read even more important. We
1450 * want to flush the TLBs only after we're certain all the PTE updates
1451 * have finished.
1452 */
1453 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1454 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001455}
1456
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001457static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001458 uint64_t start,
1459 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001460 bool use_scratch)
1461{
1462 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001463 unsigned first_entry = start >> PAGE_SHIFT;
1464 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001465 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1466 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1467 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1468 int i;
1469
1470 if (WARN(num_entries > max_entries,
1471 "First entry = %d; Num entries = %d (max=%d)\n",
1472 first_entry, num_entries, max_entries))
1473 num_entries = max_entries;
1474
1475 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1476 I915_CACHE_LLC,
1477 use_scratch);
1478 for (i = 0; i < num_entries; i++)
1479 gen8_set_pte(&gtt_base[i], scratch_pte);
1480 readl(gtt_base);
1481}
1482
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001483static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001484 uint64_t start,
1485 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001486 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001487{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001488 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001489 unsigned first_entry = start >> PAGE_SHIFT;
1490 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001491 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1492 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001493 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001494 int i;
1495
1496 if (WARN(num_entries > max_entries,
1497 "First entry = %d; Num entries = %d (max=%d)\n",
1498 first_entry, num_entries, max_entries))
1499 num_entries = max_entries;
1500
Ben Widawsky828c7902013-10-16 09:21:30 -07001501 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1502
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001503 for (i = 0; i < num_entries; i++)
1504 iowrite32(scratch_pte, &gtt_base[i]);
1505 readl(gtt_base);
1506}
1507
Ben Widawsky6f65e292013-12-06 14:10:56 -08001508
1509static void i915_ggtt_bind_vma(struct i915_vma *vma,
1510 enum i915_cache_level cache_level,
1511 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001512{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001513 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001514 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1515 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1516
Ben Widawsky6f65e292013-12-06 14:10:56 -08001517 BUG_ON(!i915_is_ggtt(vma->vm));
1518 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1519 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001520}
1521
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001522static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001523 uint64_t start,
1524 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001525 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001526{
Ben Widawsky782f1492014-02-20 11:50:33 -08001527 unsigned first_entry = start >> PAGE_SHIFT;
1528 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001529 intel_gtt_clear_range(first_entry, num_entries);
1530}
1531
Ben Widawsky6f65e292013-12-06 14:10:56 -08001532static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001533{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001534 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1535 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001536
Ben Widawsky6f65e292013-12-06 14:10:56 -08001537 BUG_ON(!i915_is_ggtt(vma->vm));
1538 vma->obj->has_global_gtt_mapping = 0;
1539 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001540}
1541
Ben Widawsky6f65e292013-12-06 14:10:56 -08001542static void ggtt_bind_vma(struct i915_vma *vma,
1543 enum i915_cache_level cache_level,
1544 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001545{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001546 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001547 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001548 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001549
Ben Widawsky6f65e292013-12-06 14:10:56 -08001550 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1551 * or we have a global mapping already but the cacheability flags have
1552 * changed, set the global PTEs.
1553 *
1554 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1555 * instead if none of the above hold true.
1556 *
1557 * NB: A global mapping should only be needed for special regions like
1558 * "gtt mappable", SNB errata, or if specified via special execbuf
1559 * flags. At all other times, the GPU will use the aliasing PPGTT.
1560 */
1561 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1562 if (!obj->has_global_gtt_mapping ||
1563 (cache_level != obj->cache_level)) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001564 vma->vm->insert_entries(vma->vm, obj->pages,
1565 vma->node.start,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001566 cache_level);
1567 obj->has_global_gtt_mapping = 1;
1568 }
1569 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001570
Ben Widawsky6f65e292013-12-06 14:10:56 -08001571 if (dev_priv->mm.aliasing_ppgtt &&
1572 (!obj->has_aliasing_ppgtt_mapping ||
1573 (cache_level != obj->cache_level))) {
1574 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1575 appgtt->base.insert_entries(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001576 vma->obj->pages,
1577 vma->node.start,
1578 cache_level);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001579 vma->obj->has_aliasing_ppgtt_mapping = 1;
1580 }
1581}
1582
1583static void ggtt_unbind_vma(struct i915_vma *vma)
1584{
1585 struct drm_device *dev = vma->vm->dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
1587 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001588
1589 if (obj->has_global_gtt_mapping) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001590 vma->vm->clear_range(vma->vm,
1591 vma->node.start,
1592 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001593 true);
1594 obj->has_global_gtt_mapping = 0;
1595 }
1596
1597 if (obj->has_aliasing_ppgtt_mapping) {
1598 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1599 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001600 vma->node.start,
1601 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001602 true);
1603 obj->has_aliasing_ppgtt_mapping = 0;
1604 }
Daniel Vetter74163902012-02-15 23:50:21 +01001605}
1606
1607void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1608{
Ben Widawsky5c042282011-10-17 15:51:55 -07001609 struct drm_device *dev = obj->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 bool interruptible;
1612
1613 interruptible = do_idling(dev_priv);
1614
Chris Wilson9da3da62012-06-01 15:20:22 +01001615 if (!obj->has_dma_mapping)
1616 dma_unmap_sg(&dev->pdev->dev,
1617 obj->pages->sgl, obj->pages->nents,
1618 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001619
1620 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001621}
Daniel Vetter644ec022012-03-26 09:45:40 +02001622
Chris Wilson42d6ab42012-07-26 11:49:32 +01001623static void i915_gtt_color_adjust(struct drm_mm_node *node,
1624 unsigned long color,
1625 unsigned long *start,
1626 unsigned long *end)
1627{
1628 if (node->color != color)
1629 *start += 4096;
1630
1631 if (!list_empty(&node->node_list)) {
1632 node = list_entry(node->node_list.next,
1633 struct drm_mm_node,
1634 node_list);
1635 if (node->allocated && node->color != color)
1636 *end -= 4096;
1637 }
1638}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001639
Ben Widawskyd7e50082012-12-18 10:31:25 -08001640void i915_gem_setup_global_gtt(struct drm_device *dev,
1641 unsigned long start,
1642 unsigned long mappable_end,
1643 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001644{
Ben Widawskye78891c2013-01-25 16:41:04 -08001645 /* Let GEM Manage all of the aperture.
1646 *
1647 * However, leave one page at the end still bound to the scratch page.
1648 * There are a number of places where the hardware apparently prefetches
1649 * past the end of the object, and we've seen multiple hangs with the
1650 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1651 * aperture. One page should be enough to keep any prefetching inside
1652 * of the aperture.
1653 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001656 struct drm_mm_node *entry;
1657 struct drm_i915_gem_object *obj;
1658 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001659
Ben Widawsky35451cb2013-01-17 12:45:13 -08001660 BUG_ON(mappable_end > end);
1661
Chris Wilsoned2f3452012-11-15 11:32:19 +00001662 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001663 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001664 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001665 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001666
Chris Wilsoned2f3452012-11-15 11:32:19 +00001667 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001668 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001669 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001670 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001671 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001672 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001673
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001674 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001675 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001676 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001677 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001678 obj->has_global_gtt_mapping = 1;
1679 }
1680
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001681 dev_priv->gtt.base.start = start;
1682 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001683
Chris Wilsoned2f3452012-11-15 11:32:19 +00001684 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001685 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001686 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1687 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001688 ggtt_vm->clear_range(ggtt_vm, hole_start,
1689 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001690 }
1691
1692 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001693 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001694}
1695
Ben Widawskyd7e50082012-12-18 10:31:25 -08001696void i915_gem_init_global_gtt(struct drm_device *dev)
1697{
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001700
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001701 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001702 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001703
Ben Widawskye78891c2013-01-25 16:41:04 -08001704 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001705}
1706
1707static int setup_scratch_page(struct drm_device *dev)
1708{
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 struct page *page;
1711 dma_addr_t dma_addr;
1712
1713 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1714 if (page == NULL)
1715 return -ENOMEM;
1716 get_page(page);
1717 set_pages_uc(page, 1);
1718
1719#ifdef CONFIG_INTEL_IOMMU
1720 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1721 PCI_DMA_BIDIRECTIONAL);
1722 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1723 return -EINVAL;
1724#else
1725 dma_addr = page_to_phys(page);
1726#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001727 dev_priv->gtt.base.scratch.page = page;
1728 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001729
1730 return 0;
1731}
1732
1733static void teardown_scratch_page(struct drm_device *dev)
1734{
1735 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001736 struct page *page = dev_priv->gtt.base.scratch.page;
1737
1738 set_pages_wb(page, 1);
1739 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001740 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001741 put_page(page);
1742 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001743}
1744
1745static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1746{
1747 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1748 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1749 return snb_gmch_ctl << 20;
1750}
1751
Ben Widawsky9459d252013-11-03 16:53:55 -08001752static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1753{
1754 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1755 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1756 if (bdw_gmch_ctl)
1757 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1758 return bdw_gmch_ctl << 20;
1759}
1760
Ben Widawskybaa09f52013-01-24 13:49:57 -08001761static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001762{
1763 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1764 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1765 return snb_gmch_ctl << 25; /* 32 MB units */
1766}
1767
Ben Widawsky9459d252013-11-03 16:53:55 -08001768static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1769{
1770 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1771 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1772 return bdw_gmch_ctl << 25; /* 32 MB units */
1773}
1774
Ben Widawsky63340132013-11-04 19:32:22 -08001775static int ggtt_probe_common(struct drm_device *dev,
1776 size_t gtt_size)
1777{
1778 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001779 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001780 int ret;
1781
1782 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001783 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001784 (pci_resource_len(dev->pdev, 0) / 2);
1785
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001786 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001787 if (!dev_priv->gtt.gsm) {
1788 DRM_ERROR("Failed to map the gtt page table\n");
1789 return -ENOMEM;
1790 }
1791
1792 ret = setup_scratch_page(dev);
1793 if (ret) {
1794 DRM_ERROR("Scratch setup failed\n");
1795 /* iounmap will also get called at remove, but meh */
1796 iounmap(dev_priv->gtt.gsm);
1797 }
1798
1799 return ret;
1800}
1801
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001802/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1803 * bits. When using advanced contexts each context stores its own PAT, but
1804 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001805static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001806{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001807 uint64_t pat;
1808
1809 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1810 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1811 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1812 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1813 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1814 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1815 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1816 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1817
1818 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1819 * write would work. */
1820 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1821 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1822}
1823
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001824static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
1825{
1826 uint64_t pat;
1827
1828 /*
1829 * Map WB on BDW to snooped on CHV.
1830 *
1831 * Only the snoop bit has meaning for CHV, the rest is
1832 * ignored.
1833 *
1834 * Note that the harware enforces snooping for all page
1835 * table accesses. The snoop bit is actually ignored for
1836 * PDEs.
1837 */
1838 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
1839 GEN8_PPAT(1, 0) |
1840 GEN8_PPAT(2, 0) |
1841 GEN8_PPAT(3, 0) |
1842 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
1843 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
1844 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
1845 GEN8_PPAT(7, CHV_PPAT_SNOOP);
1846
1847 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1848 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1849}
1850
Ben Widawsky63340132013-11-04 19:32:22 -08001851static int gen8_gmch_probe(struct drm_device *dev,
1852 size_t *gtt_total,
1853 size_t *stolen,
1854 phys_addr_t *mappable_base,
1855 unsigned long *mappable_end)
1856{
1857 struct drm_i915_private *dev_priv = dev->dev_private;
1858 unsigned int gtt_size;
1859 u16 snb_gmch_ctl;
1860 int ret;
1861
1862 /* TODO: We're not aware of mappable constraints on gen8 yet */
1863 *mappable_base = pci_resource_start(dev->pdev, 2);
1864 *mappable_end = pci_resource_len(dev->pdev, 2);
1865
1866 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1867 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1868
1869 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1870
1871 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1872
1873 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001874 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001875
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001876 if (IS_CHERRYVIEW(dev))
1877 chv_setup_private_ppat(dev_priv);
1878 else
1879 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001880
Ben Widawsky63340132013-11-04 19:32:22 -08001881 ret = ggtt_probe_common(dev, gtt_size);
1882
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001883 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1884 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001885
1886 return ret;
1887}
1888
Ben Widawskybaa09f52013-01-24 13:49:57 -08001889static int gen6_gmch_probe(struct drm_device *dev,
1890 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001891 size_t *stolen,
1892 phys_addr_t *mappable_base,
1893 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001894{
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001896 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001897 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001898 int ret;
1899
Ben Widawsky41907dd2013-02-08 11:32:47 -08001900 *mappable_base = pci_resource_start(dev->pdev, 2);
1901 *mappable_end = pci_resource_len(dev->pdev, 2);
1902
Ben Widawskybaa09f52013-01-24 13:49:57 -08001903 /* 64/512MB is the current min/max we actually know of, but this is just
1904 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001905 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001906 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001907 DRM_ERROR("Unknown GMADR size (%lx)\n",
1908 dev_priv->gtt.mappable_end);
1909 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001910 }
1911
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001912 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1913 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001914 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001915
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001916 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001917
Ben Widawsky63340132013-11-04 19:32:22 -08001918 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001919 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1920
Ben Widawsky63340132013-11-04 19:32:22 -08001921 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001922
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001923 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1924 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001925
1926 return ret;
1927}
1928
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001929static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001930{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001931
1932 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001933
1934 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001935 iounmap(gtt->gsm);
1936 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001937}
1938
1939static int i915_gmch_probe(struct drm_device *dev,
1940 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001941 size_t *stolen,
1942 phys_addr_t *mappable_base,
1943 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001944{
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 int ret;
1947
Ben Widawskybaa09f52013-01-24 13:49:57 -08001948 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1949 if (!ret) {
1950 DRM_ERROR("failed to set up gmch\n");
1951 return -EIO;
1952 }
1953
Ben Widawsky41907dd2013-02-08 11:32:47 -08001954 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001955
1956 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001957 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001958
Chris Wilsonc0a7f812013-12-30 12:16:15 +00001959 if (unlikely(dev_priv->gtt.do_idle_maps))
1960 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
1961
Ben Widawskybaa09f52013-01-24 13:49:57 -08001962 return 0;
1963}
1964
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001965static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001966{
1967 intel_gmch_remove();
1968}
1969
1970int i915_gem_gtt_init(struct drm_device *dev)
1971{
1972 struct drm_i915_private *dev_priv = dev->dev_private;
1973 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001974 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001975
Ben Widawskybaa09f52013-01-24 13:49:57 -08001976 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001977 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001978 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08001979 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001980 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001981 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001982 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001983 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001984 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001985 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001986 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001987 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01001988 else if (INTEL_INFO(dev)->gen >= 7)
1989 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001990 else
Chris Wilson350ec882013-08-06 13:17:02 +01001991 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08001992 } else {
1993 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1994 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001995 }
1996
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001997 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001998 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08001999 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002000 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002001
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002002 gtt->base.dev = dev;
2003
Ben Widawskybaa09f52013-01-24 13:49:57 -08002004 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002005 DRM_INFO("Memory usable by graphics device = %zdM\n",
2006 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002007 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2008 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002009#ifdef CONFIG_INTEL_IOMMU
2010 if (intel_iommu_gfx_mapped)
2011 DRM_INFO("VT-d active for gfx access\n");
2012#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002013
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002014 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002015}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002016
2017static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2018 struct i915_address_space *vm)
2019{
2020 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2021 if (vma == NULL)
2022 return ERR_PTR(-ENOMEM);
2023
2024 INIT_LIST_HEAD(&vma->vma_link);
2025 INIT_LIST_HEAD(&vma->mm_list);
2026 INIT_LIST_HEAD(&vma->exec_list);
2027 vma->vm = vm;
2028 vma->obj = obj;
2029
2030 switch (INTEL_INFO(vm->dev)->gen) {
2031 case 8:
2032 case 7:
2033 case 6:
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002034 if (i915_is_ggtt(vm)) {
2035 vma->unbind_vma = ggtt_unbind_vma;
2036 vma->bind_vma = ggtt_bind_vma;
2037 } else {
2038 vma->unbind_vma = ppgtt_unbind_vma;
2039 vma->bind_vma = ppgtt_bind_vma;
2040 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002041 break;
2042 case 5:
2043 case 4:
2044 case 3:
2045 case 2:
2046 BUG_ON(!i915_is_ggtt(vm));
2047 vma->unbind_vma = i915_ggtt_unbind_vma;
2048 vma->bind_vma = i915_ggtt_bind_vma;
2049 break;
2050 default:
2051 BUG();
2052 }
2053
2054 /* Keep GGTT vmas first to make debug easier */
2055 if (i915_is_ggtt(vm))
2056 list_add(&vma->vma_link, &obj->vma_list);
2057 else
2058 list_add_tail(&vma->vma_link, &obj->vma_list);
2059
2060 return vma;
2061}
2062
2063struct i915_vma *
2064i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2065 struct i915_address_space *vm)
2066{
2067 struct i915_vma *vma;
2068
2069 vma = i915_gem_obj_to_vma(obj, vm);
2070 if (!vma)
2071 vma = __i915_gem_vma_create(obj, vm);
2072
2073 return vma;
2074}