blob: bb883e463078b264869594d150dc5a2bb49d0caf [file] [log] [blame]
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03001/*
Paul Walmsley98fa3d82010-01-26 20:13:13 -07002 * OMAP3 powerdomain definitions
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03003 *
Paul Walmsley81794882011-09-14 11:34:21 -06004 * Copyright (C) 2007-2008, 2011 Texas Instruments, Inc.
Paul Walmsley4cb49fe2011-03-07 19:28:15 -07005 * Copyright (C) 2007-2011 Nokia Corporation
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03006 *
Paul Walmsley6e014782010-12-21 20:01:20 -07007 * Paul Walmsley, Jouni Högander
Paul Walmsleyecb24aa2008-08-19 11:08:43 +03008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Paul Walmsley6e014782010-12-21 20:01:20 -070014#include <linux/kernel.h>
15#include <linux/init.h>
Tony Lindgrend9a5f4d2012-03-07 17:28:01 -080016#include <linux/bug.h>
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030017
Paul Walmsley81794882011-09-14 11:34:21 -060018#include <plat/cpu.h>
19
Paul Walmsley72e06d02010-12-21 21:05:16 -070020#include "powerdomain.h"
Paul Walmsley6e014782010-12-21 20:01:20 -070021#include "powerdomains2xxx_3xxx_data.h"
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030022
23#include "prcm-common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070024#include "prm2xxx_3xxx.h"
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030025#include "prm-regbits-34xx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070026#include "cm2xxx_3xxx.h"
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030027#include "cm-regbits-34xx.h"
28
29/*
30 * 34XX-specific powerdomains, dependencies
31 */
32
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030033/*
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030034 * Powerdomains
35 */
36
37static struct powerdomain iva2_pwrdm = {
38 .name = "iva2_pwrdm",
39 .prcm_offs = OMAP3430_IVA2_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030040 .pwrsts = PWRSTS_OFF_RET_ON,
41 .pwrsts_logic_ret = PWRSTS_OFF_RET,
42 .banks = 4,
43 .pwrsts_mem_ret = {
44 [0] = PWRSTS_OFF_RET,
45 [1] = PWRSTS_OFF_RET,
46 [2] = PWRSTS_OFF_RET,
47 [3] = PWRSTS_OFF_RET,
48 },
49 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070050 [0] = PWRSTS_ON,
51 [1] = PWRSTS_ON,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030052 [2] = PWRSTS_OFF_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -070053 [3] = PWRSTS_ON,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030054 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -070055 .voltdm = { .name = "mpu_iva" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030056};
57
Paul Walmsley98fa3d82010-01-26 20:13:13 -070058static struct powerdomain mpu_3xxx_pwrdm = {
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030059 .name = "mpu_pwrdm",
60 .prcm_offs = MPU_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030061 .pwrsts = PWRSTS_OFF_RET_ON,
62 .pwrsts_logic_ret = PWRSTS_OFF_RET,
Thara Gopinath3863c742009-12-08 16:33:15 -070063 .flags = PWRDM_HAS_MPU_QUIRK,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030064 .banks = 1,
65 .pwrsts_mem_ret = {
66 [0] = PWRSTS_OFF_RET,
67 },
68 .pwrsts_mem_on = {
69 [0] = PWRSTS_OFF_ON,
70 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -070071 .voltdm = { .name = "mpu_iva" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +030072};
73
Mark A. Greerff7ad7e2012-06-27 18:43:59 -060074static struct powerdomain mpu_am35x_pwrdm = {
75 .name = "mpu_pwrdm",
76 .prcm_offs = MPU_MOD,
77 .pwrsts = PWRSTS_ON,
78 .pwrsts_logic_ret = PWRSTS_ON,
79 .flags = PWRDM_HAS_MPU_QUIRK,
80 .banks = 1,
81 .pwrsts_mem_ret = {
82 [0] = PWRSTS_ON,
83 },
84 .pwrsts_mem_on = {
85 [0] = PWRSTS_ON,
86 },
87 .voltdm = { .name = "mpu_iva" },
88};
89
Anand Gadiyar58dcfb32010-07-14 13:38:49 +000090/*
91 * The USBTLL Save-and-Restore mechanism is broken on
Lucas De Marchi25985ed2011-03-30 22:57:33 -030092 * 3430s up to ES3.0 and 3630ES1.0. Hence this feature
Anand Gadiyar58dcfb32010-07-14 13:38:49 +000093 * needs to be disabled on these chips.
94 * Refer: 3430 errata ID i459 and 3630 errata ID i579
Jean Pihet447b8da2010-11-17 17:52:11 +000095 *
96 * Note: setting the SAR flag could help for errata ID i478
97 * which applies to 3430 <= ES3.1, but since the SAR feature
98 * is broken, do not use it.
Anand Gadiyar58dcfb32010-07-14 13:38:49 +000099 */
Paul Walmsley98fa3d82010-01-26 20:13:13 -0700100static struct powerdomain core_3xxx_pre_es3_1_pwrdm = {
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300101 .name = "core_pwrdm",
102 .prcm_offs = CORE_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300103 .pwrsts = PWRSTS_OFF_RET_ON,
Thara Gopinath4133a442010-02-24 12:05:50 -0700104 .pwrsts_logic_ret = PWRSTS_OFF_RET,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300105 .banks = 2,
106 .pwrsts_mem_ret = {
107 [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
108 [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
109 },
110 .pwrsts_mem_on = {
111 [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
112 [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
113 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700114 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300115};
116
Paul Walmsley98fa3d82010-01-26 20:13:13 -0700117static struct powerdomain core_3xxx_es3_1_pwrdm = {
Paul Walmsley7eb1afc2009-02-05 20:45:28 -0700118 .name = "core_pwrdm",
119 .prcm_offs = CORE_MOD,
Paul Walmsley7eb1afc2009-02-05 20:45:28 -0700120 .pwrsts = PWRSTS_OFF_RET_ON,
Thara Gopinath4133a442010-02-24 12:05:50 -0700121 .pwrsts_logic_ret = PWRSTS_OFF_RET,
Jean Pihet447b8da2010-11-17 17:52:11 +0000122 /*
123 * Setting the SAR flag for errata ID i478 which applies
124 * to 3430 <= ES3.1
125 */
Paul Walmsley7eb1afc2009-02-05 20:45:28 -0700126 .flags = PWRDM_HAS_HDWR_SAR, /* for USBTLL only */
127 .banks = 2,
128 .pwrsts_mem_ret = {
129 [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
130 [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
131 },
132 .pwrsts_mem_on = {
133 [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
134 [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
135 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700136 .voltdm = { .name = "core" },
Paul Walmsley7eb1afc2009-02-05 20:45:28 -0700137};
138
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600139static struct powerdomain core_am35x_pwrdm = {
140 .name = "core_pwrdm",
141 .prcm_offs = CORE_MOD,
142 .pwrsts = PWRSTS_ON,
143 .pwrsts_logic_ret = PWRSTS_ON,
144 .banks = 2,
145 .pwrsts_mem_ret = {
146 [0] = PWRSTS_ON, /* MEM1RETSTATE */
147 [1] = PWRSTS_ON, /* MEM2RETSTATE */
148 },
149 .pwrsts_mem_on = {
150 [0] = PWRSTS_ON, /* MEM1ONSTATE */
151 [1] = PWRSTS_ON, /* MEM2ONSTATE */
152 },
153 .voltdm = { .name = "core" },
154};
155
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300156static struct powerdomain dss_pwrdm = {
157 .name = "dss_pwrdm",
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300158 .prcm_offs = OMAP3430_DSS_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300159 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700160 .pwrsts_logic_ret = PWRSTS_RET,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300161 .banks = 1,
162 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700163 [0] = PWRSTS_RET, /* MEMRETSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300164 },
165 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700166 [0] = PWRSTS_ON, /* MEMONSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300167 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700168 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300169};
170
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600171static struct powerdomain dss_am35x_pwrdm = {
172 .name = "dss_pwrdm",
173 .prcm_offs = OMAP3430_DSS_MOD,
174 .pwrsts = PWRSTS_ON,
175 .pwrsts_logic_ret = PWRSTS_ON,
176 .banks = 1,
177 .pwrsts_mem_ret = {
178 [0] = PWRSTS_ON, /* MEMRETSTATE */
179 },
180 .pwrsts_mem_on = {
181 [0] = PWRSTS_ON, /* MEMONSTATE */
182 },
183 .voltdm = { .name = "core" },
184};
185
Paul Walmsleybe48ea72009-01-27 19:44:28 -0700186/*
187 * Although the 34XX TRM Rev K Table 4-371 notes that retention is a
188 * possible SGX powerstate, the SGX device itself does not support
189 * retention.
190 */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300191static struct powerdomain sgx_pwrdm = {
192 .name = "sgx_pwrdm",
193 .prcm_offs = OMAP3430ES2_SGX_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300194 /* XXX This is accurate for 3430 SGX, but what about GFX? */
Paul Walmsleybe48ea72009-01-27 19:44:28 -0700195 .pwrsts = PWRSTS_OFF_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700196 .pwrsts_logic_ret = PWRSTS_RET,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300197 .banks = 1,
198 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700199 [0] = PWRSTS_RET, /* MEMRETSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300200 },
201 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700202 [0] = PWRSTS_ON, /* MEMONSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300203 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700204 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300205};
206
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600207static struct powerdomain sgx_am35x_pwrdm = {
208 .name = "sgx_pwrdm",
209 .prcm_offs = OMAP3430ES2_SGX_MOD,
210 .pwrsts = PWRSTS_ON,
211 .pwrsts_logic_ret = PWRSTS_ON,
212 .banks = 1,
213 .pwrsts_mem_ret = {
214 [0] = PWRSTS_ON, /* MEMRETSTATE */
215 },
216 .pwrsts_mem_on = {
217 [0] = PWRSTS_ON, /* MEMONSTATE */
218 },
219 .voltdm = { .name = "core" },
220};
221
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300222static struct powerdomain cam_pwrdm = {
223 .name = "cam_pwrdm",
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300224 .prcm_offs = OMAP3430_CAM_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300225 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700226 .pwrsts_logic_ret = PWRSTS_RET,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300227 .banks = 1,
228 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700229 [0] = PWRSTS_RET, /* MEMRETSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300230 },
231 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700232 [0] = PWRSTS_ON, /* MEMONSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300233 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700234 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300235};
236
237static struct powerdomain per_pwrdm = {
238 .name = "per_pwrdm",
239 .prcm_offs = OMAP3430_PER_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300240 .pwrsts = PWRSTS_OFF_RET_ON,
241 .pwrsts_logic_ret = PWRSTS_OFF_RET,
242 .banks = 1,
243 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700244 [0] = PWRSTS_RET, /* MEMRETSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300245 },
246 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700247 [0] = PWRSTS_ON, /* MEMONSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300248 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700249 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300250};
251
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600252static struct powerdomain per_am35x_pwrdm = {
253 .name = "per_pwrdm",
254 .prcm_offs = OMAP3430_PER_MOD,
255 .pwrsts = PWRSTS_ON,
256 .pwrsts_logic_ret = PWRSTS_ON,
257 .banks = 1,
258 .pwrsts_mem_ret = {
259 [0] = PWRSTS_ON, /* MEMRETSTATE */
260 },
261 .pwrsts_mem_on = {
262 [0] = PWRSTS_ON, /* MEMONSTATE */
263 },
264 .voltdm = { .name = "core" },
265};
266
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300267static struct powerdomain emu_pwrdm = {
268 .name = "emu_pwrdm",
269 .prcm_offs = OMAP3430_EMU_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700270 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300271};
272
273static struct powerdomain neon_pwrdm = {
274 .name = "neon_pwrdm",
275 .prcm_offs = OMAP3430_NEON_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300276 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700277 .pwrsts_logic_ret = PWRSTS_RET,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700278 .voltdm = { .name = "mpu_iva" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300279};
280
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600281static struct powerdomain neon_am35x_pwrdm = {
282 .name = "neon_pwrdm",
283 .prcm_offs = OMAP3430_NEON_MOD,
284 .pwrsts = PWRSTS_ON,
285 .pwrsts_logic_ret = PWRSTS_ON,
286 .voltdm = { .name = "mpu_iva" },
287};
288
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300289static struct powerdomain usbhost_pwrdm = {
290 .name = "usbhost_pwrdm",
291 .prcm_offs = OMAP3430ES2_USBHOST_MOD,
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300292 .pwrsts = PWRSTS_OFF_RET_ON,
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700293 .pwrsts_logic_ret = PWRSTS_RET,
Kalle Jokiniemi867d3202009-04-23 13:58:51 +0300294 /*
295 * REVISIT: Enabling usb host save and restore mechanism seems to
296 * leave the usb host domain permanently in ACTIVE mode after
297 * changing the usb host power domain state from OFF to active once.
298 * Disabling for now.
299 */
300 /*.flags = PWRDM_HAS_HDWR_SAR,*/ /* for USBHOST ctrlr only */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300301 .banks = 1,
302 .pwrsts_mem_ret = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700303 [0] = PWRSTS_RET, /* MEMRETSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300304 },
305 .pwrsts_mem_on = {
Paul Walmsley4cb49fe2011-03-07 19:28:15 -0700306 [0] = PWRSTS_ON, /* MEMONSTATE */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300307 },
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700308 .voltdm = { .name = "core" },
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300309};
310
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700311static struct powerdomain dpll1_pwrdm = {
312 .name = "dpll1_pwrdm",
313 .prcm_offs = MPU_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700314 .voltdm = { .name = "mpu_iva" },
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700315};
316
317static struct powerdomain dpll2_pwrdm = {
318 .name = "dpll2_pwrdm",
319 .prcm_offs = OMAP3430_IVA2_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700320 .voltdm = { .name = "mpu_iva" },
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700321};
322
323static struct powerdomain dpll3_pwrdm = {
324 .name = "dpll3_pwrdm",
325 .prcm_offs = PLL_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700326 .voltdm = { .name = "core" },
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700327};
328
329static struct powerdomain dpll4_pwrdm = {
330 .name = "dpll4_pwrdm",
331 .prcm_offs = PLL_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700332 .voltdm = { .name = "core" },
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700333};
334
335static struct powerdomain dpll5_pwrdm = {
336 .name = "dpll5_pwrdm",
337 .prcm_offs = PLL_MOD,
Kevin Hilmanda03ce62011-03-18 14:12:18 -0700338 .voltdm = { .name = "core" },
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700339};
340
Paul Walmsley6e014782010-12-21 20:01:20 -0700341/* As powerdomains are added or removed above, this list must also be changed */
Paul Walmsley81794882011-09-14 11:34:21 -0600342static struct powerdomain *powerdomains_omap3430_common[] __initdata = {
Paul Walmsley6e014782010-12-21 20:01:20 -0700343 &wkup_omap2_pwrdm,
Paul Walmsley6e014782010-12-21 20:01:20 -0700344 &iva2_pwrdm,
345 &mpu_3xxx_pwrdm,
346 &neon_pwrdm,
Paul Walmsley6e014782010-12-21 20:01:20 -0700347 &cam_pwrdm,
348 &dss_pwrdm,
349 &per_pwrdm,
350 &emu_pwrdm,
Paul Walmsley6e014782010-12-21 20:01:20 -0700351 &dpll1_pwrdm,
352 &dpll2_pwrdm,
353 &dpll3_pwrdm,
354 &dpll4_pwrdm,
Paul Walmsley6e014782010-12-21 20:01:20 -0700355 NULL
356};
357
Paul Walmsley81794882011-09-14 11:34:21 -0600358static struct powerdomain *powerdomains_omap3430es1[] __initdata = {
359 &gfx_omap2_pwrdm,
360 &core_3xxx_pre_es3_1_pwrdm,
361 NULL
362};
363
364/* also includes 3630ES1.0 */
365static struct powerdomain *powerdomains_omap3430es2_es3_0[] __initdata = {
366 &core_3xxx_pre_es3_1_pwrdm,
367 &sgx_pwrdm,
368 &usbhost_pwrdm,
369 &dpll5_pwrdm,
370 NULL
371};
372
373/* also includes 3630ES1.1+ */
374static struct powerdomain *powerdomains_omap3430es3_1plus[] __initdata = {
375 &core_3xxx_es3_1_pwrdm,
376 &sgx_pwrdm,
377 &usbhost_pwrdm,
378 &dpll5_pwrdm,
379 NULL
380};
Paul Walmsley6e014782010-12-21 20:01:20 -0700381
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600382static struct powerdomain *powerdomains_am35x[] __initdata = {
383 &wkup_omap2_pwrdm,
384 &mpu_am35x_pwrdm,
385 &neon_am35x_pwrdm,
386 &core_am35x_pwrdm,
387 &sgx_am35x_pwrdm,
388 &dss_am35x_pwrdm,
389 &per_am35x_pwrdm,
390 &emu_pwrdm,
391 &dpll1_pwrdm,
392 &dpll3_pwrdm,
393 &dpll4_pwrdm,
394 &dpll5_pwrdm,
395 NULL
396};
397
Paul Walmsley6e014782010-12-21 20:01:20 -0700398void __init omap3xxx_powerdomains_init(void)
399{
Paul Walmsley81794882011-09-14 11:34:21 -0600400 unsigned int rev;
401
402 if (!cpu_is_omap34xx())
403 return;
404
Paul Walmsley129c65e2011-09-14 16:01:21 -0600405 pwrdm_register_platform_funcs(&omap3_pwrdm_operations);
Paul Walmsley81794882011-09-14 11:34:21 -0600406
407 rev = omap_rev();
408
Mark A. Greerff7ad7e2012-06-27 18:43:59 -0600409 if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
410 pwrdm_register_pwrdms(powerdomains_am35x);
411 } else {
412 pwrdm_register_pwrdms(powerdomains_omap3430_common);
413
414 switch (rev) {
415 case OMAP3430_REV_ES1_0:
416 pwrdm_register_pwrdms(powerdomains_omap3430es1);
417 break;
418 case OMAP3430_REV_ES2_0:
419 case OMAP3430_REV_ES2_1:
420 case OMAP3430_REV_ES3_0:
421 case OMAP3630_REV_ES1_0:
422 pwrdm_register_pwrdms(powerdomains_omap3430es2_es3_0);
423 break;
424 case OMAP3430_REV_ES3_1:
425 case OMAP3430_REV_ES3_1_2:
426 case OMAP3630_REV_ES1_1:
427 case OMAP3630_REV_ES1_2:
428 pwrdm_register_pwrdms(powerdomains_omap3430es3_1plus);
429 break;
430 default:
431 WARN(1, "OMAP3 powerdomain init: unknown chip type\n");
432 }
433 }
Paul Walmsley81794882011-09-14 11:34:21 -0600434
Paul Walmsley129c65e2011-09-14 16:01:21 -0600435 pwrdm_complete_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700436}