blob: dcb5f9481735afbd1b8074ff110e2496bd454658 [file] [log] [blame]
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02001/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
Aravind Gopalakrishnan1a8bc772015-09-28 06:43:13 -05005 * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02006 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02009 */
10
11#include <linux/module.h>
12#include <linux/ctype.h>
13#include <linux/init.h>
14#include <linux/pci.h>
15#include <linux/pci_ids.h>
16#include <linux/slab.h>
17#include <linux/mmzone.h>
18#include <linux/edac.h>
Yazen Ghannam7422c582017-01-27 11:24:23 -060019#include <asm/cpu_device_id.h>
Doug Thompsonf9431992009-04-27 19:46:08 +020020#include <asm/msr.h>
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020021#include "edac_core.h"
Borislav Petkov47ca08a2010-09-27 15:30:39 +020022#include "mce_amd.h"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020023
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020024#define amd64_debug(fmt, arg...) \
25 edac_printk(KERN_DEBUG, "amd64", fmt, ##arg)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020026
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020027#define amd64_info(fmt, arg...) \
28 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
29
30#define amd64_notice(fmt, arg...) \
31 edac_printk(KERN_NOTICE, "amd64", fmt, ##arg)
32
33#define amd64_warn(fmt, arg...) \
34 edac_printk(KERN_WARNING, "amd64", fmt, ##arg)
35
36#define amd64_err(fmt, arg...) \
37 edac_printk(KERN_ERR, "amd64", fmt, ##arg)
38
39#define amd64_mc_warn(mci, fmt, arg...) \
40 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
41
42#define amd64_mc_err(mci, fmt, arg...) \
43 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020044
45/*
46 * Throughout the comments in this code, the following terms are used:
47 *
48 * SysAddr, DramAddr, and InputAddr
49 *
50 * These terms come directly from the amd64 documentation
51 * (AMD publication #26094). They are defined as follows:
52 *
53 * SysAddr:
54 * This is a physical address generated by a CPU core or a device
55 * doing DMA. If generated by a CPU core, a SysAddr is the result of
56 * a virtual to physical address translation by the CPU core's address
57 * translation mechanism (MMU).
58 *
59 * DramAddr:
60 * A DramAddr is derived from a SysAddr by subtracting an offset that
61 * depends on which node the SysAddr maps to and whether the SysAddr
62 * is within a range affected by memory hoisting. The DRAM Base
63 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
64 * determine which node a SysAddr maps to.
65 *
66 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
67 * is within the range of addresses specified by this register, then
68 * a value x from the DHAR is subtracted from the SysAddr to produce a
69 * DramAddr. Here, x represents the base address for the node that
70 * the SysAddr maps to plus an offset due to memory hoisting. See
71 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
72 * sys_addr_to_dram_addr() below for more information.
73 *
74 * If the SysAddr is not affected by the DHAR then a value y is
75 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
76 * base address for the node that the SysAddr maps to. See section
77 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
78 * information.
79 *
80 * InputAddr:
81 * A DramAddr is translated to an InputAddr before being passed to the
82 * memory controller for the node that the DramAddr is associated
83 * with. The memory controller then maps the InputAddr to a csrow.
84 * If node interleaving is not in use, then the InputAddr has the same
85 * value as the DramAddr. Otherwise, the InputAddr is produced by
86 * discarding the bits used for node interleaving from the DramAddr.
87 * See section 3.4.4 for more information.
88 *
89 * The memory controller for a given node uses its DRAM CS Base and
90 * DRAM CS Mask registers to map an InputAddr to a csrow. See
91 * sections 3.5.4 and 3.5.5 for more information.
92 */
93
Borislav Petkovdf71a052011-01-19 18:15:10 +010094#define EDAC_AMD64_VERSION "3.4.0"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020095#define EDAC_MOD_STR "amd64_edac"
96
97/* Extended Model from CPUID, for CPU Revision numbers */
Borislav Petkov1433eb92009-10-21 13:44:36 +020098#define K8_REV_D 1
99#define K8_REV_E 2
100#define K8_REV_F 4
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200101
102/* Hardware limit on ChipSelect rows per MC and processors per system */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200103#define NUM_CHIPSELECTS 8
104#define DRAM_RANGES 8
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200105
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100106#define ON true
107#define OFF false
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200108
109/*
110 * PCI-defined configuration space registers
111 */
Borislav Petkovdf71a052011-01-19 18:15:10 +0100112#define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
113#define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100114#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
115#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
116#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
117#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500118#define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
119#define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -0600120#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
121#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200122
123/*
124 * Function 1 - Address Map
125 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200126#define DRAM_BASE_LO 0x40
127#define DRAM_LIMIT_LO 0x44
128
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500129/*
130 * F15 M30h D18F1x2[1C:00]
131 */
132#define DRAM_CONT_BASE 0x200
133#define DRAM_CONT_LIMIT 0x204
134
135/*
136 * F15 M30h D18F1x2[4C:40]
137 */
138#define DRAM_CONT_HIGH_OFF 0x240
139
Borislav Petkov151fa712011-02-21 19:33:10 +0100140#define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
141#define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
142#define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200143
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100144#define DHAR 0xf0
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100145#define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
146#define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
147#define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200148
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200149 /* NOTE: Extra mask bit vs K8 */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100150#define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200151
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200152#define DCT_CFG_SEL 0x10C
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200153
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200154#define DRAM_LOCAL_NODE_BASE 0x120
Borislav Petkovf08e4572011-03-21 20:45:06 +0100155#define DRAM_LOCAL_NODE_LIM 0x124
156
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200157#define DRAM_BASE_HI 0x140
158#define DRAM_LIMIT_HI 0x144
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200159
160
161/*
162 * Function 2 - DRAM controller
163 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100164#define DCSB0 0x40
165#define DCSB1 0x140
166#define DCSB_CS_ENABLE BIT(0)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200167
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100168#define DCSM0 0x60
169#define DCSM1 0x160
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200170
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100171#define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200172
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100173#define DRAM_CONTROL 0x78
174
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200175#define DBAM0 0x80
176#define DBAM1 0x180
177
178/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
Borislav Petkov0a5dfc32012-09-12 18:16:01 +0200179#define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200180
181#define DBAM_MAX_VALUE 11
182
Borislav Petkovcb328502010-12-22 14:28:24 +0100183#define DCLR0 0x90
184#define DCLR1 0x190
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200185#define REVE_WIDTH_128 BIT(16)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100186#define WIDTH_128 BIT(11)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200187
Borislav Petkovcb328502010-12-22 14:28:24 +0100188#define DCHR0 0x94
189#define DCHR1 0x194
Borislav Petkov1433eb92009-10-21 13:44:36 +0200190#define DDR3_MODE BIT(8)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200191
Borislav Petkov78da1212010-12-22 19:31:45 +0100192#define DCT_SEL_LO 0x110
Borislav Petkov78da1212010-12-22 19:31:45 +0100193#define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
194#define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
Borislav Petkovcb328502010-12-22 14:28:24 +0100195
Borislav Petkov78da1212010-12-22 19:31:45 +0100196#define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
Borislav Petkovcb328502010-12-22 14:28:24 +0100197
Borislav Petkov78da1212010-12-22 19:31:45 +0100198#define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
Borislav Petkov78da1212010-12-22 19:31:45 +0100199#define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200200
Borislav Petkov95b0ef52011-01-11 22:08:07 +0100201#define SWAP_INTLV_REG 0x10c
202
Borislav Petkov78da1212010-12-22 19:31:45 +0100203#define DCT_SEL_HI 0x114
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200204
Aravind Gopalakrishnanda921102015-09-28 06:43:12 -0500205#define F15H_M60H_SCRCTRL 0x1C8
206
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200207/*
208 * Function 3 - Misc Control
209 */
Borislav Petkovc9f4f262010-12-22 19:48:20 +0100210#define NBCTL 0x40
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200211
Borislav Petkova97fa682010-12-23 14:07:18 +0100212#define NBCFG 0x44
213#define NBCFG_CHIPKILL BIT(23)
214#define NBCFG_ECC_ENABLE BIT(22)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200215
Borislav Petkov5980bb92011-01-07 16:26:49 +0100216/* F3x48: NBSL */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200217#define F10_NBSL_EXT_ERR_ECC 0x8
Borislav Petkov5980bb92011-01-07 16:26:49 +0100218#define NBSL_PP_OBS 0x2
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200219
Borislav Petkov5980bb92011-01-07 16:26:49 +0100220#define SCRCTRL 0x58
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200221
222#define F10_ONLINE_SPARE 0xB0
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100223#define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
224#define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200225
226#define F10_NB_ARRAY_ADDR 0xB8
Borislav Petkov6e71a872012-08-09 18:23:53 +0200227#define F10_NB_ARRAY_DRAM BIT(31)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200228
229/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
Borislav Petkov6e71a872012-08-09 18:23:53 +0200230#define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200231
232#define F10_NB_ARRAY_DATA 0xBC
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200233#define F10_NB_ARR_ECC_WR_REQ BIT(17)
Borislav Petkov6e71a872012-08-09 18:23:53 +0200234#define SET_NB_DRAM_INJECTION_WRITE(inj) \
235 (BIT(((inj.word) & 0xF) + 20) | \
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200236 F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
Borislav Petkov6e71a872012-08-09 18:23:53 +0200237#define SET_NB_DRAM_INJECTION_READ(inj) \
238 (BIT(((inj.word) & 0xF) + 20) | \
239 BIT(16) | inj.bit_map)
240
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200241
Borislav Petkov5980bb92011-01-07 16:26:49 +0100242#define NBCAP 0xE8
243#define NBCAP_CHIPKILL BIT(4)
244#define NBCAP_SECDED BIT(3)
245#define NBCAP_DCT_DUAL BIT(0)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200246
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100247#define EXT_NB_MCA_CFG 0x180
248
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100249/* MSRs */
Borislav Petkov5980bb92011-01-07 16:26:49 +0100250#define MSR_MCGCTL_NBE BIT(4)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200251
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200252enum amd_families {
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200253 K8_CPUS = 0,
254 F10_CPUS,
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200255 F15_CPUS,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500256 F15_M30H_CPUS,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100257 F15_M60H_CPUS,
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500258 F16_CPUS,
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -0600259 F16_M30H_CPUS,
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200260 NUM_FAMILIES,
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200261};
262
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200263/* Error injection control structure */
264struct error_injection {
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200265 u32 section;
266 u32 word;
267 u32 bit_map;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200268};
269
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200270/* low and high part of PCI config space regs */
271struct reg_pair {
272 u32 lo, hi;
273};
274
275/*
276 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
277 */
278struct dram_range {
279 struct reg_pair base;
280 struct reg_pair lim;
281};
282
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100283/* A DCT chip selects collection */
284struct chip_select {
285 u32 csbases[NUM_CHIPSELECTS];
286 u8 b_cnt;
287
288 u32 csmasks[NUM_CHIPSELECTS];
289 u8 m_cnt;
290};
291
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200292struct amd64_pvt {
Borislav Petkovb8cfa022010-10-01 19:35:38 +0200293 struct low_ops *ops;
294
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200295 /* pci_device handles which we utilize */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200296 struct pci_dev *F1, *F2, *F3;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200297
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800298 u16 mc_node_id; /* MC index of this MC node */
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500299 u8 fam; /* CPU family */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200300 u8 model; /* ... model */
301 u8 stepping; /* ... stepping */
302
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200303 int ext_model; /* extended model value of this node */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200304 int channel_count;
305
306 /* Raw registers */
307 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
308 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
309 u32 dchr0; /* DRAM Configuration High DCT0 reg */
310 u32 dchr1; /* DRAM Configuration High DCT1 reg */
311 u32 nbcap; /* North Bridge Capabilities */
312 u32 nbcfg; /* F10 North Bridge Configuration */
313 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
314 u32 dhar; /* DRAM Hoist reg */
315 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
316 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
317
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100318 /* one for each DCT */
319 struct chip_select csels[2];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200320
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200321 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
322 struct dram_range ranges[DRAM_RANGES];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200323
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200324 u64 top_mem; /* top of memory below 4GB */
325 u64 top_mem2; /* top of memory above 4GB */
326
Borislav Petkov78da1212010-12-22 19:31:45 +0100327 u32 dct_sel_lo; /* DRAM Controller Select Low */
328 u32 dct_sel_hi; /* DRAM Controller Select High */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200329 u32 online_spare; /* On-Line spare Reg */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200330
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100331 /* x4 or x8 syndromes in use */
Borislav Petkova3b7db02011-01-19 20:35:12 +0100332 u8 ecc_sym_sz;
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100333
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200334 /* place to store error injection parameters prior to issue */
335 struct error_injection injection;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100336
337 /* cache the dram_type */
338 enum mem_type dram_type;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200339};
340
Borislav Petkov33ca0642012-08-30 18:01:36 +0200341enum err_codes {
342 DECODE_OK = 0,
343 ERR_NODE = -1,
344 ERR_CSROW = -2,
345 ERR_CHANNEL = -3,
346};
347
348struct err_info {
349 int err_code;
350 struct mem_ctl_info *src_mci;
351 int csrow;
352 int channel;
353 u16 syndrome;
354 u32 page;
355 u32 offset;
356};
357
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800358static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200359{
360 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
361
362 if (boot_cpu_data.x86 == 0xf)
363 return addr;
364
365 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
366}
367
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800368static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200369{
370 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
371
372 if (boot_cpu_data.x86 == 0xf)
373 return lim;
374
375 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
376}
377
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100378static inline u16 extract_syndrome(u64 status)
379{
380 return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
381}
382
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500383static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
384{
385 if (pvt->fam == 0x15 && pvt->model >= 0x30)
386 return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
387 ((pvt->dct_sel_lo >> 6) & 0x3);
388
389 return ((pvt)->dct_sel_lo >> 6) & 0x3;
390}
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200391/*
392 * per-node ECC settings descriptor
393 */
394struct ecc_settings {
395 u32 old_nbctl;
396 bool nbctl_valid;
397
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200398 struct flags {
Borislav Petkovd95cf4d2010-02-24 14:49:47 +0100399 unsigned long nb_mce_enable:1;
400 unsigned long nb_ecc_prev:1;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200401 } flags;
402};
403
Doug Thompson7d6034d2009-04-27 20:01:01 +0200404#ifdef CONFIG_EDAC_DEBUG
Takashi Iwaie339f1e2015-02-04 11:48:53 +0100405extern const struct attribute_group amd64_edac_dbg_group;
Doug Thompson7d6034d2009-04-27 20:01:01 +0200406#endif
407
408#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
Takashi Iwaie339f1e2015-02-04 11:48:53 +0100409extern const struct attribute_group amd64_edac_inj_group;
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -0300410#endif
Doug Thompson7d6034d2009-04-27 20:01:01 +0200411
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200412/*
413 * Each of the PCI Device IDs types have their own set of hardware accessor
414 * functions and per device encoding/decoding logic.
415 */
416struct low_ops {
Borislav Petkov1433eb92009-10-21 13:44:36 +0200417 int (*early_channel_count) (struct amd64_pvt *pvt);
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100418 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200419 struct err_info *);
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100420 int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct,
421 unsigned cs_mode, int cs_mask_nr);
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200422};
423
424struct amd64_family_type {
425 const char *ctl_name;
Borislav Petkov3f37a362016-05-06 19:44:27 +0200426 u16 f1_id, f2_id;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200427 struct low_ops ops;
428};
429
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200430int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
431 u32 *val, const char *func);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200432int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
433 u32 val, const char *func);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200434
435#define amd64_read_pci_cfg(pdev, offset, val) \
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200436 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
437
438#define amd64_write_pci_cfg(pdev, offset, val) \
439 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
440
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200441int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
442 u64 *hole_offset, u64 *hole_size);
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -0300443
444#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200445
446/* Injection helpers */
447static inline void disable_caches(void *dummy)
448{
449 write_cr0(read_cr0() | X86_CR0_CD);
450 wbinvd();
451}
452
453static inline void enable_caches(void *dummy)
454{
455 write_cr0(read_cr0() & ~X86_CR0_CD);
456}
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500457
458static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
459{
460 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
461 u32 tmp;
462 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
463 return (u8) tmp & 0xF;
464 }
465 return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
466}
467
468static inline u8 dhar_valid(struct amd64_pvt *pvt)
469{
470 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
471 u32 tmp;
472 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
473 return (tmp >> 1) & BIT(0);
474 }
475 return (pvt)->dhar & BIT(0);
476}
477
478static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
479{
480 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
481 u32 tmp;
482 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
483 return (tmp >> 11) & 0x1FFF;
484 }
485 return (pvt)->dct_sel_lo & 0xFFFFF800;
486}