blob: 07612e8c58ee8f3210e7b753e8e9a7eb32d03268 [file] [log] [blame]
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001/*
2 * SH RSPI driver
3 *
Geert Uytterhoeven93722202014-01-24 09:43:58 +01004 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01005 * Copyright (C) 2014 Glider bvba
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09006 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090018 */
19
20#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/sched.h>
23#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090024#include <linux/interrupt.h>
25#include <linux/platform_device.h>
26#include <linux/io.h>
27#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090028#include <linux/dmaengine.h>
29#include <linux/dma-mapping.h>
Geert Uytterhoeven426ef762014-01-28 10:21:38 +010030#include <linux/of_device.h>
Geert Uytterhoeven490c9772014-03-11 10:59:12 +010031#include <linux/pm_runtime.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090032#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090033#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090034#include <linux/spi/rspi.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090035
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010036#define RSPI_SPCR 0x00 /* Control Register */
37#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
38#define RSPI_SPPCR 0x02 /* Pin Control Register */
39#define RSPI_SPSR 0x03 /* Status Register */
40#define RSPI_SPDR 0x04 /* Data Register */
41#define RSPI_SPSCR 0x08 /* Sequence Control Register */
42#define RSPI_SPSSR 0x09 /* Sequence Status Register */
43#define RSPI_SPBR 0x0a /* Bit Rate Register */
44#define RSPI_SPDCR 0x0b /* Data Control Register */
45#define RSPI_SPCKD 0x0c /* Clock Delay Register */
46#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
47#define RSPI_SPND 0x0e /* Next-Access Delay Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010048#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010049#define RSPI_SPCMD0 0x10 /* Command Register 0 */
50#define RSPI_SPCMD1 0x12 /* Command Register 1 */
51#define RSPI_SPCMD2 0x14 /* Command Register 2 */
52#define RSPI_SPCMD3 0x16 /* Command Register 3 */
53#define RSPI_SPCMD4 0x18 /* Command Register 4 */
54#define RSPI_SPCMD5 0x1a /* Command Register 5 */
55#define RSPI_SPCMD6 0x1c /* Command Register 6 */
56#define RSPI_SPCMD7 0x1e /* Command Register 7 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010057#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
58#define RSPI_NUM_SPCMD 8
59#define RSPI_RZ_NUM_SPCMD 4
60#define QSPI_NUM_SPCMD 4
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010061
62/* RSPI on RZ only */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010063#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
64#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090065
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010066/* QSPI only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010067#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
68#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
69#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
70#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
71#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
72#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010073#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090074
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010075/* SPCR - Control Register */
76#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
77#define SPCR_SPE 0x40 /* Function Enable */
78#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
79#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
80#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
81#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
82/* RSPI on SH only */
83#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
84#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoeven6089af72014-08-28 10:10:19 +020085/* QSPI on R-Car Gen2 only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010086#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
87#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090088
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010089/* SSLP - Slave Select Polarity Register */
90#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
91#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090092
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010093/* SPPCR - Pin Control Register */
94#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
95#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090096#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010097#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
98#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090099
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100100#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
101#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
102
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100103/* SPSR - Status Register */
104#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
105#define SPSR_TEND 0x40 /* Transmit End */
106#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
107#define SPSR_PERF 0x08 /* Parity Error Flag */
108#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
109#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100110#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900111
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100112/* SPSCR - Sequence Control Register */
113#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900114
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100115/* SPSSR - Sequence Status Register */
116#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
117#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900118
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100119/* SPDCR - Data Control Register */
120#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
121#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
122#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
123#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
124#define SPDCR_SPLWORD SPDCR_SPLW1
125#define SPDCR_SPLBYTE SPDCR_SPLW0
126#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100127#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900128#define SPDCR_SLSEL1 0x08
129#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100130#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900131#define SPDCR_SPFC1 0x02
132#define SPDCR_SPFC0 0x01
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100133#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900134
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100135/* SPCKD - Clock Delay Register */
136#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900137
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100138/* SSLND - Slave Select Negation Delay Register */
139#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900140
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100141/* SPND - Next-Access Delay Register */
142#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900143
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100144/* SPCR2 - Control Register 2 */
145#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
146#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
147#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
148#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900149
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100150/* SPCMDn - Command Registers */
151#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
152#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
153#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
154#define SPCMD_LSBF 0x1000 /* LSB First */
155#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900156#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100157#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900158#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900159#define SPCMD_SPB_20BIT 0x0000
160#define SPCMD_SPB_24BIT 0x0100
161#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100162#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100163#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
164#define SPCMD_SPIMOD1 0x0040
165#define SPCMD_SPIMOD0 0x0020
166#define SPCMD_SPIMOD_SINGLE 0
167#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
168#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
169#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100170#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
171#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
172#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
173#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900174
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100175/* SPBFCR - Buffer Control Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100176#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
177#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100178#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
179#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900180/* QSPI on R-Car Gen2 */
181#define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */
182#define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */
183#define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */
184#define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */
185
186#define QSPI_BUFFER_SIZE 32u
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900187
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900188struct rspi_data {
189 void __iomem *addr;
190 u32 max_speed_hz;
191 struct spi_master *master;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900192 wait_queue_head_t wait;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900193 struct clk *clk;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100194 u16 spcmd;
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100195 u8 spsr;
196 u8 sppcr;
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100197 int rx_irq, tx_irq;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900198 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900199
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900200 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100201 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900202};
203
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100204static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900205{
206 iowrite8(data, rspi->addr + offset);
207}
208
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100209static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900210{
211 iowrite16(data, rspi->addr + offset);
212}
213
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100214static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900215{
216 iowrite32(data, rspi->addr + offset);
217}
218
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100219static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900220{
221 return ioread8(rspi->addr + offset);
222}
223
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100224static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900225{
226 return ioread16(rspi->addr + offset);
227}
228
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100229static void rspi_write_data(const struct rspi_data *rspi, u16 data)
230{
231 if (rspi->byte_access)
232 rspi_write8(rspi, data, RSPI_SPDR);
233 else /* 16 bit */
234 rspi_write16(rspi, data, RSPI_SPDR);
235}
236
237static u16 rspi_read_data(const struct rspi_data *rspi)
238{
239 if (rspi->byte_access)
240 return rspi_read8(rspi, RSPI_SPDR);
241 else /* 16 bit */
242 return rspi_read16(rspi, RSPI_SPDR);
243}
244
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900245/* optional functions */
246struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100247 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100248 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
249 struct spi_transfer *xfer);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100250 u16 mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200251 u16 flags;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200252 u16 fifo_size;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900253};
254
255/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100256 * functions for RSPI on legacy SH
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900257 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100258static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900259{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900260 int spbr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900261
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100262 /* Sets output mode, MOSI signal, and (optionally) loopback */
263 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900264
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900265 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200266 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
267 2 * rspi->max_speed_hz) - 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900268 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
269
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100270 /* Disable dummy transmission, set 16-bit word access, 1 frame */
271 rspi_write8(rspi, 0, RSPI_SPDCR);
272 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900273
274 /* Sets RSPCK, SSL, next-access delay value */
275 rspi_write8(rspi, 0x00, RSPI_SPCKD);
276 rspi_write8(rspi, 0x00, RSPI_SSLND);
277 rspi_write8(rspi, 0x00, RSPI_SPND);
278
279 /* Sets parity, interrupt mask */
280 rspi_write8(rspi, 0x00, RSPI_SPCR2);
281
Geert Uytterhoevenfba13bf2019-03-12 19:45:13 +0100282 /* Resets sequencer */
283 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100284 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
285 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900286
287 /* Sets RSPI mode */
288 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
289
290 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900291}
292
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900293/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100294 * functions for RSPI on RZ
295 */
296static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
297{
298 int spbr;
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400299 int div = 0;
300 unsigned long clksrc;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100301
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100302 /* Sets output mode, MOSI signal, and (optionally) loopback */
303 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100304
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400305 clksrc = clk_get_rate(rspi->clk);
306 while (div < 3) {
307 if (rspi->max_speed_hz >= clksrc/4) /* 4=(CLK/2)/2 */
308 break;
309 div++;
310 clksrc /= 2;
311 }
312
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100313 /* Sets transfer bit rate */
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400314 spbr = DIV_ROUND_UP(clksrc, 2 * rspi->max_speed_hz) - 1;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100315 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400316 rspi->spcmd |= div << 2;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100317
318 /* Disable dummy transmission, set byte access */
319 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
320 rspi->byte_access = 1;
321
322 /* Sets RSPCK, SSL, next-access delay value */
323 rspi_write8(rspi, 0x00, RSPI_SPCKD);
324 rspi_write8(rspi, 0x00, RSPI_SSLND);
325 rspi_write8(rspi, 0x00, RSPI_SPND);
326
Geert Uytterhoevenfba13bf2019-03-12 19:45:13 +0100327 /* Resets sequencer */
328 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100329 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
330 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
331
332 /* Sets RSPI mode */
333 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
334
335 return 0;
336}
337
338/*
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900339 * functions for QSPI
340 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100341static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900342{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900343 int spbr;
344
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100345 /* Sets output mode, MOSI signal, and (optionally) loopback */
346 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900347
348 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200349 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900350 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
351
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100352 /* Disable dummy transmission, set byte access */
353 rspi_write8(rspi, 0, RSPI_SPDCR);
354 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900355
356 /* Sets RSPCK, SSL, next-access delay value */
357 rspi_write8(rspi, 0x00, RSPI_SPCKD);
358 rspi_write8(rspi, 0x00, RSPI_SSLND);
359 rspi_write8(rspi, 0x00, RSPI_SPND);
360
361 /* Data Length Setting */
362 if (access_size == 8)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100363 rspi->spcmd |= SPCMD_SPB_8BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900364 else if (access_size == 16)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100365 rspi->spcmd |= SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100366 else
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100367 rspi->spcmd |= SPCMD_SPB_32BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900368
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100369 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900370
371 /* Resets transfer data length */
372 rspi_write32(rspi, 0, QSPI_SPBMUL0);
373
374 /* Resets transmit and receive buffer */
375 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
376 /* Sets buffer to allow normal operation */
377 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
378
Geert Uytterhoevenfba13bf2019-03-12 19:45:13 +0100379 /* Resets sequencer */
380 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100381 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900382
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100383 /* Enables SPI function in master mode */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900384 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
385
386 return 0;
387}
388
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900389static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg)
390{
391 u8 data;
392
393 data = rspi_read8(rspi, reg);
394 data &= ~mask;
395 data |= (val & mask);
396 rspi_write8(rspi, data, reg);
397}
398
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200399static unsigned int qspi_set_send_trigger(struct rspi_data *rspi,
400 unsigned int len)
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900401{
402 unsigned int n;
403
404 n = min(len, QSPI_BUFFER_SIZE);
405
406 if (len >= QSPI_BUFFER_SIZE) {
407 /* sets triggering number to 32 bytes */
408 qspi_update(rspi, SPBFCR_TXTRG_MASK,
409 SPBFCR_TXTRG_32B, QSPI_SPBFCR);
410 } else {
411 /* sets triggering number to 1 byte */
412 qspi_update(rspi, SPBFCR_TXTRG_MASK,
413 SPBFCR_TXTRG_1B, QSPI_SPBFCR);
414 }
415
416 return n;
417}
418
419static void qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len)
420{
421 unsigned int n;
422
423 n = min(len, QSPI_BUFFER_SIZE);
424
425 if (len >= QSPI_BUFFER_SIZE) {
426 /* sets triggering number to 32 bytes */
427 qspi_update(rspi, SPBFCR_RXTRG_MASK,
428 SPBFCR_RXTRG_32B, QSPI_SPBFCR);
429 } else {
430 /* sets triggering number to 1 byte */
431 qspi_update(rspi, SPBFCR_RXTRG_MASK,
432 SPBFCR_RXTRG_1B, QSPI_SPBFCR);
433 }
434}
435
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900436#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
437
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100438static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900439{
440 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
441}
442
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100443static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900444{
445 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
446}
447
448static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
449 u8 enable_bit)
450{
451 int ret;
452
453 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
Geert Uytterhoeven5dd1ad22014-02-04 11:06:24 +0100454 if (rspi->spsr & wait_mask)
455 return 0;
456
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900457 rspi_enable_irq(rspi, enable_bit);
458 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
459 if (ret == 0 && !(rspi->spsr & wait_mask))
460 return -ETIMEDOUT;
461
462 return 0;
463}
464
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200465static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
466{
467 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
468}
469
470static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
471{
472 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
473}
474
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100475static int rspi_data_out(struct rspi_data *rspi, u8 data)
476{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200477 int error = rspi_wait_for_tx_empty(rspi);
478 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100479 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200480 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100481 }
482 rspi_write_data(rspi, data);
483 return 0;
484}
485
486static int rspi_data_in(struct rspi_data *rspi)
487{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200488 int error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100489 u8 data;
490
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200491 error = rspi_wait_for_rx_full(rspi);
492 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100493 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200494 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100495 }
496 data = rspi_read_data(rspi);
497 return data;
498}
499
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200500static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
501 unsigned int n)
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100502{
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200503 while (n-- > 0) {
504 if (tx) {
505 int ret = rspi_data_out(rspi, *tx++);
506 if (ret < 0)
507 return ret;
508 }
509 if (rx) {
510 int ret = rspi_data_in(rspi);
511 if (ret < 0)
512 return ret;
513 *rx++ = ret;
514 }
515 }
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100516
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200517 return 0;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100518}
519
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900520static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900521{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900522 struct rspi_data *rspi = arg;
523
524 rspi->dma_callbacked = 1;
525 wake_up_interruptible(&rspi->wait);
526}
527
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200528static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
529 struct sg_table *rx)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900530{
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200531 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
532 u8 irq_mask = 0;
533 unsigned int other_irq = 0;
534 dma_cookie_t cookie;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200535 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900536
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200537 /* First prepare and submit the DMA request(s), as this may fail */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200538 if (rx) {
539 desc_rx = dmaengine_prep_slave_sg(rspi->master->dma_rx,
540 rx->sgl, rx->nents, DMA_FROM_DEVICE,
541 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200542 if (!desc_rx) {
543 ret = -EAGAIN;
544 goto no_dma_rx;
545 }
546
547 desc_rx->callback = rspi_dma_complete;
548 desc_rx->callback_param = rspi;
549 cookie = dmaengine_submit(desc_rx);
550 if (dma_submit_error(cookie)) {
551 ret = cookie;
552 goto no_dma_rx;
553 }
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200554
555 irq_mask |= SPCR_SPRIE;
556 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900557
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200558 if (tx) {
559 desc_tx = dmaengine_prep_slave_sg(rspi->master->dma_tx,
560 tx->sgl, tx->nents, DMA_TO_DEVICE,
561 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
562 if (!desc_tx) {
563 ret = -EAGAIN;
564 goto no_dma_tx;
565 }
566
567 if (rx) {
568 /* No callback */
569 desc_tx->callback = NULL;
570 } else {
571 desc_tx->callback = rspi_dma_complete;
572 desc_tx->callback_param = rspi;
573 }
574 cookie = dmaengine_submit(desc_tx);
575 if (dma_submit_error(cookie)) {
576 ret = cookie;
577 goto no_dma_tx;
578 }
579
580 irq_mask |= SPCR_SPTIE;
581 }
582
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900583 /*
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200584 * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900585 * called. So, this driver disables the IRQ while DMA transfer.
586 */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200587 if (tx)
588 disable_irq(other_irq = rspi->tx_irq);
589 if (rx && rspi->rx_irq != other_irq)
590 disable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900591
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200592 rspi_enable_irq(rspi, irq_mask);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900593 rspi->dma_callbacked = 0;
594
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200595 /* Now start DMA */
596 if (rx)
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200597 dma_async_issue_pending(rspi->master->dma_rx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200598 if (tx)
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200599 dma_async_issue_pending(rspi->master->dma_tx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900600
601 ret = wait_event_interruptible_timeout(rspi->wait,
602 rspi->dma_callbacked, HZ);
Geert Uytterhoeven49e062e2018-09-05 10:49:39 +0200603 if (ret > 0 && rspi->dma_callbacked) {
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900604 ret = 0;
Geert Uytterhoeven49e062e2018-09-05 10:49:39 +0200605 } else {
606 if (!ret) {
607 dev_err(&rspi->master->dev, "DMA timeout\n");
608 ret = -ETIMEDOUT;
609 }
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200610 if (tx)
611 dmaengine_terminate_all(rspi->master->dma_tx);
612 if (rx)
613 dmaengine_terminate_all(rspi->master->dma_rx);
614 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900615
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200616 rspi_disable_irq(rspi, irq_mask);
617
618 if (tx)
619 enable_irq(rspi->tx_irq);
620 if (rx && rspi->rx_irq != other_irq)
621 enable_irq(rspi->rx_irq);
622
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900623 return ret;
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200624
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200625no_dma_tx:
626 if (rx)
627 dmaengine_terminate_all(rspi->master->dma_rx);
628no_dma_rx:
629 if (ret == -EAGAIN) {
630 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
631 dev_driver_string(&rspi->master->dev),
632 dev_name(&rspi->master->dev));
633 }
634 return ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900635}
636
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100637static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900638{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100639 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900640
641 spsr = rspi_read8(rspi, RSPI_SPSR);
642 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100643 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900644 if (spsr & SPSR_OVRF)
645 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100646 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900647}
648
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100649static void rspi_rz_receive_init(const struct rspi_data *rspi)
650{
651 rspi_receive_init(rspi);
652 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
653 rspi_write8(rspi, 0, RSPI_SPBFCR);
654}
655
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100656static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900657{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100658 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900659
660 spsr = rspi_read8(rspi, RSPI_SPSR);
661 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100662 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900663 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100664 rspi_write8(rspi, 0, QSPI_SPBFCR);
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900665}
666
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200667static bool __rspi_can_dma(const struct rspi_data *rspi,
668 const struct spi_transfer *xfer)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900669{
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200670 return xfer->len > rspi->ops->fifo_size;
671}
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900672
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200673static bool rspi_can_dma(struct spi_master *master, struct spi_device *spi,
674 struct spi_transfer *xfer)
675{
676 struct rspi_data *rspi = spi_master_get_devdata(master);
677
678 return __rspi_can_dma(rspi, xfer);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900679}
680
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900681static int rspi_dma_check_then_transfer(struct rspi_data *rspi,
682 struct spi_transfer *xfer)
683{
Hiep Cao Minh63103722015-04-30 11:12:12 +0900684 if (!rspi->master->can_dma || !__rspi_can_dma(rspi, xfer))
685 return -EAGAIN;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900686
Hiep Cao Minh63103722015-04-30 11:12:12 +0900687 /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
688 return rspi_dma_transfer(rspi, &xfer->tx_sg,
689 xfer->rx_buf ? &xfer->rx_sg : NULL);
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900690}
691
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200692static int rspi_common_transfer(struct rspi_data *rspi,
693 struct spi_transfer *xfer)
694{
695 int ret;
696
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900697 ret = rspi_dma_check_then_transfer(rspi, xfer);
698 if (ret != -EAGAIN)
699 return ret;
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200700
701 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
702 if (ret < 0)
703 return ret;
704
705 /* Wait for the last transmission */
706 rspi_wait_for_tx_empty(rspi);
707
708 return 0;
709}
710
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200711static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
712 struct spi_transfer *xfer)
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100713{
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200714 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200715 u8 spcr;
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100716
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100717 spcr = rspi_read8(rspi, RSPI_SPCR);
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200718 if (xfer->rx_buf) {
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200719 rspi_receive_init(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100720 spcr &= ~SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200721 } else {
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100722 spcr |= SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200723 }
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100724 rspi_write8(rspi, spcr, RSPI_SPCR);
725
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200726 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100727}
728
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200729static int rspi_rz_transfer_one(struct spi_master *master,
730 struct spi_device *spi,
731 struct spi_transfer *xfer)
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100732{
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200733 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100734
735 rspi_rz_receive_init(rspi);
736
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200737 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100738}
739
Hiep Cao Minha91bbe72015-05-22 18:59:36 +0900740static int qspi_trigger_transfer_out_in(struct rspi_data *rspi, const u8 *tx,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900741 u8 *rx, unsigned int len)
742{
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200743 unsigned int i, n;
744 int ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900745
746 while (len > 0) {
747 n = qspi_set_send_trigger(rspi, len);
748 qspi_set_receive_trigger(rspi, len);
749 if (n == QSPI_BUFFER_SIZE) {
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200750 ret = rspi_wait_for_tx_empty(rspi);
751 if (ret < 0) {
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900752 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200753 return ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900754 }
755 for (i = 0; i < n; i++)
756 rspi_write_data(rspi, *tx++);
757
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200758 ret = rspi_wait_for_rx_full(rspi);
759 if (ret < 0) {
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900760 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200761 return ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900762 }
763 for (i = 0; i < n; i++)
764 *rx++ = rspi_read_data(rspi);
765 } else {
766 ret = rspi_pio_transfer(rspi, tx, rx, n);
767 if (ret < 0)
768 return ret;
769 }
770 len -= n;
771 }
772
773 return 0;
774}
775
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100776static int qspi_transfer_out_in(struct rspi_data *rspi,
777 struct spi_transfer *xfer)
778{
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900779 int ret;
780
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100781 qspi_receive_init(rspi);
782
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900783 ret = rspi_dma_check_then_transfer(rspi, xfer);
784 if (ret != -EAGAIN)
785 return ret;
786
Hiep Cao Minhcc2e9322015-05-22 18:59:37 +0900787 return qspi_trigger_transfer_out_in(rspi, xfer->tx_buf,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900788 xfer->rx_buf, xfer->len);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100789}
790
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100791static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
792{
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100793 int ret;
794
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200795 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
796 ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
797 if (ret != -EAGAIN)
798 return ret;
799 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200800
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200801 ret = rspi_pio_transfer(rspi, xfer->tx_buf, NULL, xfer->len);
802 if (ret < 0)
803 return ret;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100804
805 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200806 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100807
808 return 0;
809}
810
811static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
812{
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200813 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
814 int ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
815 if (ret != -EAGAIN)
816 return ret;
817 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200818
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200819 return rspi_pio_transfer(rspi, NULL, xfer->rx_buf, xfer->len);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100820}
821
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100822static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
823 struct spi_transfer *xfer)
824{
825 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100826
Geert Uytterhoevenba824d42014-02-21 17:29:18 +0100827 if (spi->mode & SPI_LOOP) {
828 return qspi_transfer_out_in(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200829 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100830 /* Quad or Dual SPI Write */
831 return qspi_transfer_out(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200832 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100833 /* Quad or Dual SPI Read */
834 return qspi_transfer_in(rspi, xfer);
835 } else {
836 /* Single SPI Transfer */
837 return qspi_transfer_out_in(rspi, xfer);
838 }
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100839}
840
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900841static int rspi_setup(struct spi_device *spi)
842{
843 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
844
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900845 rspi->max_speed_hz = spi->max_speed_hz;
846
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100847 rspi->spcmd = SPCMD_SSLKP;
848 if (spi->mode & SPI_CPOL)
849 rspi->spcmd |= SPCMD_CPOL;
850 if (spi->mode & SPI_CPHA)
851 rspi->spcmd |= SPCMD_CPHA;
852
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100853 /* CMOS output mode and MOSI signal from previous transfer */
854 rspi->sppcr = 0;
855 if (spi->mode & SPI_LOOP)
856 rspi->sppcr |= SPPCR_SPLP;
857
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900858 set_config_register(rspi, 8);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900859
860 return 0;
861}
862
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100863static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
864{
865 if (xfer->tx_buf)
866 switch (xfer->tx_nbits) {
867 case SPI_NBITS_QUAD:
868 return SPCMD_SPIMOD_QUAD;
869 case SPI_NBITS_DUAL:
870 return SPCMD_SPIMOD_DUAL;
871 default:
872 return 0;
873 }
874 if (xfer->rx_buf)
875 switch (xfer->rx_nbits) {
876 case SPI_NBITS_QUAD:
877 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
878 case SPI_NBITS_DUAL:
879 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
880 default:
881 return 0;
882 }
883
884 return 0;
885}
886
887static int qspi_setup_sequencer(struct rspi_data *rspi,
888 const struct spi_message *msg)
889{
890 const struct spi_transfer *xfer;
891 unsigned int i = 0, len = 0;
892 u16 current_mode = 0xffff, mode;
893
894 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
895 mode = qspi_transfer_mode(xfer);
896 if (mode == current_mode) {
897 len += xfer->len;
898 continue;
899 }
900
901 /* Transfer mode change */
902 if (i) {
903 /* Set transfer data length of previous transfer */
904 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
905 }
906
907 if (i >= QSPI_NUM_SPCMD) {
908 dev_err(&msg->spi->dev,
909 "Too many different transfer modes");
910 return -EINVAL;
911 }
912
913 /* Program transfer mode for this transfer */
914 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
915 current_mode = mode;
916 len = xfer->len;
917 i++;
918 }
919 if (i) {
920 /* Set final transfer data length and sequence length */
921 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
922 rspi_write8(rspi, i - 1, RSPI_SPSCR);
923 }
924
925 return 0;
926}
927
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100928static int rspi_prepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100929 struct spi_message *msg)
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100930{
931 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100932 int ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900933
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100934 if (msg->spi->mode &
935 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
936 /* Setup sequencer for messages with multiple transfer modes */
937 ret = qspi_setup_sequencer(rspi, msg);
938 if (ret < 0)
939 return ret;
940 }
941
942 /* Enable SPI function in master mode */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100943 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900944 return 0;
945}
946
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100947static int rspi_unprepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100948 struct spi_message *msg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900949{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100950 struct rspi_data *rspi = spi_master_get_devdata(master);
951
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100952 /* Disable SPI function */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100953 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100954
955 /* Reset sequencer for Single SPI Transfers */
956 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
957 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100958 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900959}
960
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100961static irqreturn_t rspi_irq_mux(int irq, void *_sr)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900962{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100963 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100964 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900965 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100966 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900967
968 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
969 if (spsr & SPSR_SPRF)
970 disable_irq |= SPCR_SPRIE;
971 if (spsr & SPSR_SPTEF)
972 disable_irq |= SPCR_SPTIE;
973
974 if (disable_irq) {
975 ret = IRQ_HANDLED;
976 rspi_disable_irq(rspi, disable_irq);
977 wake_up(&rspi->wait);
978 }
979
980 return ret;
981}
982
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100983static irqreturn_t rspi_irq_rx(int irq, void *_sr)
984{
985 struct rspi_data *rspi = _sr;
986 u8 spsr;
987
988 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
989 if (spsr & SPSR_SPRF) {
990 rspi_disable_irq(rspi, SPCR_SPRIE);
991 wake_up(&rspi->wait);
992 return IRQ_HANDLED;
993 }
994
995 return 0;
996}
997
998static irqreturn_t rspi_irq_tx(int irq, void *_sr)
999{
1000 struct rspi_data *rspi = _sr;
1001 u8 spsr;
1002
1003 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1004 if (spsr & SPSR_SPTEF) {
1005 rspi_disable_irq(rspi, SPCR_SPTIE);
1006 wake_up(&rspi->wait);
1007 return IRQ_HANDLED;
1008 }
1009
1010 return 0;
1011}
1012
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001013static struct dma_chan *rspi_request_dma_chan(struct device *dev,
1014 enum dma_transfer_direction dir,
1015 unsigned int id,
1016 dma_addr_t port_addr)
1017{
1018 dma_cap_mask_t mask;
1019 struct dma_chan *chan;
1020 struct dma_slave_config cfg;
1021 int ret;
1022
1023 dma_cap_zero(mask);
1024 dma_cap_set(DMA_SLAVE, mask);
1025
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001026 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1027 (void *)(unsigned long)id, dev,
1028 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001029 if (!chan) {
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001030 dev_warn(dev, "dma_request_slave_channel_compat failed\n");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001031 return NULL;
1032 }
1033
1034 memset(&cfg, 0, sizeof(cfg));
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001035 cfg.direction = dir;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001036 if (dir == DMA_MEM_TO_DEV) {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001037 cfg.dst_addr = port_addr;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001038 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1039 } else {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001040 cfg.src_addr = port_addr;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001041 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1042 }
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001043
1044 ret = dmaengine_slave_config(chan, &cfg);
1045 if (ret) {
1046 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1047 dma_release_channel(chan);
1048 return NULL;
1049 }
1050
1051 return chan;
1052}
1053
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001054static int rspi_request_dma(struct device *dev, struct spi_master *master,
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001055 const struct resource *res)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001056{
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001057 const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001058 unsigned int dma_tx_id, dma_rx_id;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001059
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001060 if (dev->of_node) {
1061 /* In the OF case we will get the slave IDs from the DT */
1062 dma_tx_id = 0;
1063 dma_rx_id = 0;
1064 } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) {
1065 dma_tx_id = rspi_pd->dma_tx_id;
1066 dma_rx_id = rspi_pd->dma_rx_id;
1067 } else {
1068 /* The driver assumes no error. */
1069 return 0;
1070 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001071
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001072 master->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001073 res->start + RSPI_SPDR);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001074 if (!master->dma_tx)
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001075 return -ENODEV;
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001076
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001077 master->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001078 res->start + RSPI_SPDR);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001079 if (!master->dma_rx) {
1080 dma_release_channel(master->dma_tx);
1081 master->dma_tx = NULL;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001082 return -ENODEV;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001083 }
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001084
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001085 master->can_dma = rspi_can_dma;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001086 dev_info(dev, "DMA available");
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001087 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001088}
1089
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001090static void rspi_release_dma(struct spi_master *master)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001091{
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001092 if (master->dma_tx)
1093 dma_release_channel(master->dma_tx);
1094 if (master->dma_rx)
1095 dma_release_channel(master->dma_rx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001096}
1097
Grant Likelyfd4a3192012-12-07 16:57:14 +00001098static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001099{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +01001100 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001101
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001102 rspi_release_dma(rspi->master);
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001103 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001104
1105 return 0;
1106}
1107
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001108static const struct spi_ops rspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001109 .set_config_register = rspi_set_config_register,
1110 .transfer_one = rspi_transfer_one,
1111 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1112 .flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001113 .fifo_size = 8,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001114};
1115
1116static const struct spi_ops rspi_rz_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001117 .set_config_register = rspi_rz_set_config_register,
1118 .transfer_one = rspi_rz_transfer_one,
1119 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1120 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001121 .fifo_size = 8, /* 8 for TX, 32 for RX */
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001122};
1123
1124static const struct spi_ops qspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001125 .set_config_register = qspi_set_config_register,
1126 .transfer_one = qspi_transfer_one,
1127 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
1128 SPI_TX_DUAL | SPI_TX_QUAD |
1129 SPI_RX_DUAL | SPI_RX_QUAD,
1130 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001131 .fifo_size = 32,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001132};
1133
1134#ifdef CONFIG_OF
1135static const struct of_device_id rspi_of_match[] = {
1136 /* RSPI on legacy SH */
1137 { .compatible = "renesas,rspi", .data = &rspi_ops },
1138 /* RSPI on RZ/A1H */
1139 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1140 /* QSPI on R-Car Gen2 */
1141 { .compatible = "renesas,qspi", .data = &qspi_ops },
1142 { /* sentinel */ }
1143};
1144
1145MODULE_DEVICE_TABLE(of, rspi_of_match);
1146
1147static int rspi_parse_dt(struct device *dev, struct spi_master *master)
1148{
1149 u32 num_cs;
1150 int error;
1151
1152 /* Parse DT properties */
1153 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1154 if (error) {
1155 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1156 return error;
1157 }
1158
1159 master->num_chipselect = num_cs;
1160 return 0;
1161}
1162#else
Shimoda, Yoshihiro64b67de2014-02-03 10:43:46 +09001163#define rspi_of_match NULL
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001164static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1165{
1166 return -EINVAL;
1167}
1168#endif /* CONFIG_OF */
1169
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001170static int rspi_request_irq(struct device *dev, unsigned int irq,
1171 irq_handler_t handler, const char *suffix,
1172 void *dev_id)
1173{
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001174 const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s",
1175 dev_name(dev), suffix);
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001176 if (!name)
1177 return -ENOMEM;
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001178
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001179 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1180}
1181
Grant Likelyfd4a3192012-12-07 16:57:14 +00001182static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001183{
1184 struct resource *res;
1185 struct spi_master *master;
1186 struct rspi_data *rspi;
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001187 int ret;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001188 const struct of_device_id *of_id;
1189 const struct rspi_plat_data *rspi_pd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001190 const struct spi_ops *ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001191
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001192 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1193 if (master == NULL) {
1194 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1195 return -ENOMEM;
1196 }
1197
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001198 of_id = of_match_device(rspi_of_match, &pdev->dev);
1199 if (of_id) {
1200 ops = of_id->data;
1201 ret = rspi_parse_dt(&pdev->dev, master);
1202 if (ret)
1203 goto error1;
1204 } else {
1205 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1206 rspi_pd = dev_get_platdata(&pdev->dev);
1207 if (rspi_pd && rspi_pd->num_chipselect)
1208 master->num_chipselect = rspi_pd->num_chipselect;
1209 else
1210 master->num_chipselect = 2; /* default */
Geert Uytterhoevend64b4722014-08-06 14:58:59 +02001211 }
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001212
1213 /* ops parameter check */
1214 if (!ops->set_config_register) {
1215 dev_err(&pdev->dev, "there is no set_config_register\n");
1216 ret = -ENODEV;
1217 goto error1;
1218 }
1219
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001220 rspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +09001221 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001222 rspi->ops = ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001223 rspi->master = master;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001224
1225 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1226 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1227 if (IS_ERR(rspi->addr)) {
1228 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001229 goto error1;
1230 }
1231
Geert Uytterhoeven29f397b2014-01-24 09:44:02 +01001232 rspi->clk = devm_clk_get(&pdev->dev, NULL);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001233 if (IS_ERR(rspi->clk)) {
1234 dev_err(&pdev->dev, "cannot get clock\n");
1235 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001236 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001237 }
Geert Uytterhoeven17fe0d92014-01-24 09:44:01 +01001238
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001239 pm_runtime_enable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001240
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001241 init_waitqueue_head(&rspi->wait);
1242
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001243 master->bus_num = pdev->id;
1244 master->setup = rspi_setup;
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001245 master->auto_runtime_pm = true;
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +01001246 master->transfer_one = ops->transfer_one;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001247 master->prepare_message = rspi_prepare_message;
1248 master->unprepare_message = rspi_unprepare_message;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001249 master->mode_bits = ops->mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001250 master->flags = ops->flags;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001251 master->dev.of_node = pdev->dev.of_node;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001252
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001253 ret = platform_get_irq_byname(pdev, "rx");
1254 if (ret < 0) {
1255 ret = platform_get_irq_byname(pdev, "mux");
1256 if (ret < 0)
1257 ret = platform_get_irq(pdev, 0);
1258 if (ret >= 0)
1259 rspi->rx_irq = rspi->tx_irq = ret;
1260 } else {
1261 rspi->rx_irq = ret;
1262 ret = platform_get_irq_byname(pdev, "tx");
1263 if (ret >= 0)
1264 rspi->tx_irq = ret;
1265 }
1266 if (ret < 0) {
1267 dev_err(&pdev->dev, "platform_get_irq error\n");
1268 goto error2;
1269 }
1270
1271 if (rspi->rx_irq == rspi->tx_irq) {
1272 /* Single multiplexed interrupt */
1273 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1274 "mux", rspi);
1275 } else {
1276 /* Multi-interrupt mode, only SPRI and SPTI are used */
1277 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1278 "rx", rspi);
1279 if (!ret)
1280 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1281 rspi_irq_tx, "tx", rspi);
1282 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001283 if (ret < 0) {
1284 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001285 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001286 }
1287
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001288 ret = rspi_request_dma(&pdev->dev, master, res);
Geert Uytterhoeven27e105a2014-06-02 15:38:08 +02001289 if (ret < 0)
1290 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001291
Jingoo Han9e03d052013-12-04 14:13:50 +09001292 ret = devm_spi_register_master(&pdev->dev, master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001293 if (ret < 0) {
1294 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001295 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001296 }
1297
1298 dev_info(&pdev->dev, "probed\n");
1299
1300 return 0;
1301
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001302error3:
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001303 rspi_release_dma(master);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001304error2:
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001305 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001306error1:
1307 spi_master_put(master);
1308
1309 return ret;
1310}
1311
Krzysztof Kozlowski8634daf2015-05-02 00:44:05 +09001312static const struct platform_device_id spi_driver_ids[] = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001313 { "rspi", (kernel_ulong_t)&rspi_ops },
Geert Uytterhoeven862d3572014-01-24 09:43:59 +01001314 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001315 { "qspi", (kernel_ulong_t)&qspi_ops },
1316 {},
1317};
1318
1319MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1320
Geert Uytterhoevenafd56cd2018-09-05 10:49:38 +02001321#ifdef CONFIG_PM_SLEEP
1322static int rspi_suspend(struct device *dev)
1323{
1324 struct platform_device *pdev = to_platform_device(dev);
1325 struct rspi_data *rspi = platform_get_drvdata(pdev);
1326
1327 return spi_master_suspend(rspi->master);
1328}
1329
1330static int rspi_resume(struct device *dev)
1331{
1332 struct platform_device *pdev = to_platform_device(dev);
1333 struct rspi_data *rspi = platform_get_drvdata(pdev);
1334
1335 return spi_master_resume(rspi->master);
1336}
1337
1338static SIMPLE_DEV_PM_OPS(rspi_pm_ops, rspi_suspend, rspi_resume);
1339#define DEV_PM_OPS &rspi_pm_ops
1340#else
1341#define DEV_PM_OPS NULL
1342#endif /* CONFIG_PM_SLEEP */
1343
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001344static struct platform_driver rspi_driver = {
1345 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001346 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001347 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001348 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001349 .name = "renesas_spi",
Geert Uytterhoevenafd56cd2018-09-05 10:49:38 +02001350 .pm = DEV_PM_OPS,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001351 .of_match_table = of_match_ptr(rspi_of_match),
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001352 },
1353};
1354module_platform_driver(rspi_driver);
1355
1356MODULE_DESCRIPTION("Renesas RSPI bus driver");
1357MODULE_LICENSE("GPL v2");
1358MODULE_AUTHOR("Yoshihiro Shimoda");
1359MODULE_ALIAS("platform:rspi");