blob: 0d84c1cd354f167d9f01ca7d00faa27f8424814f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
142 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.pcie_waen = 0;
454 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400455 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456
457 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530458 ah->config.spurchans[i][0] = AR_NO_SPUR;
459 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 }
461
Sujith0ce024c2009-12-14 14:57:00 +0530462 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400463 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400464
465 /*
466 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
467 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
468 * This means we use it for all AR5416 devices, and the few
469 * minor PCI AR9280 devices out there.
470 *
471 * Serialization is required because these devices do not handle
472 * well the case of two concurrent reads/writes due to the latency
473 * involved. During one read/write another read/write can be issued
474 * on another CPU while the previous read/write may still be working
475 * on our hardware, if we hit this case the hardware poops in a loop.
476 * We prevent this by serializing reads and writes.
477 *
478 * This issue is not present on PCI-Express devices or pre-AR5416
479 * devices (legacy, 802.11abg).
480 */
481 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700482 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483}
484
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700485static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700487 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
488
489 regulatory->country_code = CTRY_DEFAULT;
490 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491
Sujithd535a422009-02-09 13:27:06 +0530492 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530493 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494
Sujith2660b812009-02-09 13:27:26 +0530495 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200496 ah->sta_id1_defaults =
497 AR_STA_ID1_CRPT_MIC_ENABLE |
498 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100499 if (AR_SREV_9100(ah))
500 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530501 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530502 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200503 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100504 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505}
506
Sujithcbe61d82009-02-09 13:27:12 +0530507static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700509 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530510 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530512 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800513 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700514
Sujithf1dc5602008-10-29 10:16:30 +0530515 sum = 0;
516 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400517 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530518 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700519 common->macaddr[2 * i] = eeval >> 8;
520 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521 }
Sujithd8baa932009-03-30 15:28:25 +0530522 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530523 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700524
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 return 0;
526}
527
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700528static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530530 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531 int ecode;
532
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530533 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530534 if (!ath9k_hw_chip_test(ah))
535 return -ENODEV;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400538 if (!AR_SREV_9300_20_OR_LATER(ah)) {
539 ecode = ar9002_hw_rf_claim(ah);
540 if (ecode != 0)
541 return ecode;
542 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700543
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700544 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700545 if (ecode != 0)
546 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530547
Joe Perchesd2182b62011-12-15 14:55:53 -0800548 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800549 ah->eep_ops->get_eeprom_ver(ah),
550 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530551
Nikolay Martynov42794252011-12-02 22:39:16 -0500552 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700553 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700554 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700555 }
Sujithf1dc5602008-10-29 10:16:30 +0530556
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700557 return 0;
558}
559
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100560static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700561{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100562 if (!AR_SREV_9300_20_OR_LATER(ah))
563 return ar9002_hw_attach_ops(ah);
564
565 ar9003_hw_attach_ops(ah);
566 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700567}
568
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400569/* Called for all hardware families */
570static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700572 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700573 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530575 ath9k_hw_read_revisions(ah);
576
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530577 /*
578 * Read back AR_WA into a permanent copy and set bits 14 and 17.
579 * We need to do this to avoid RMW of this register. We cannot
580 * read the reg when chip is asleep.
581 */
582 ah->WARegVal = REG_READ(ah, AR_WA);
583 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
584 AR_WA_ASPM_TIMER_BASED_DISABLE);
585
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700586 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800587 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700588 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700589 }
590
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530591 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530592 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
593
Sujith Manoharana4a29542012-09-10 09:20:03 +0530594 if (AR_SREV_9565(ah)) {
595 ah->WARegVal |= AR_WA_BIT22;
596 REG_WRITE(ah, AR_WA, ah->WARegVal);
597 }
598
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400599 ath9k_hw_init_defaults(ah);
600 ath9k_hw_init_config(ah);
601
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100602 r = ath9k_hw_attach_ops(ah);
603 if (r)
604 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400605
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700606 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800607 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700608 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700609 }
610
Felix Fietkauf3eef642012-03-14 16:40:25 +0100611 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700612 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300613 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400614 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615 ah->config.serialize_regmode =
616 SER_REG_MODE_ON;
617 } else {
618 ah->config.serialize_regmode =
619 SER_REG_MODE_OFF;
620 }
621 }
622
Joe Perchesd2182b62011-12-15 14:55:53 -0800623 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700624 ah->config.serialize_regmode);
625
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500626 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
627 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
628 else
629 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
630
Felix Fietkau6da5a722010-12-12 00:51:12 +0100631 switch (ah->hw_version.macVersion) {
632 case AR_SREV_VERSION_5416_PCI:
633 case AR_SREV_VERSION_5416_PCIE:
634 case AR_SREV_VERSION_9160:
635 case AR_SREV_VERSION_9100:
636 case AR_SREV_VERSION_9280:
637 case AR_SREV_VERSION_9285:
638 case AR_SREV_VERSION_9287:
639 case AR_SREV_VERSION_9271:
640 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200641 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100642 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530643 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530644 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200645 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530646 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100647 break;
648 default:
Joe Perches38002762010-12-02 19:12:36 -0800649 ath_err(common,
650 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
651 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700652 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700653 }
654
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200655 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200656 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400657 ah->is_pciexpress = false;
658
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700659 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700660 ath9k_hw_init_cal_settings(ah);
661
662 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200663 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400665 if (!AR_SREV_9300_20_OR_LATER(ah))
666 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200668 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ath9k_hw_disablepcie(ah);
670
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700671 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700673 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700674
675 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100676 r = ath9k_hw_fill_cap_info(ah);
677 if (r)
678 return r;
679
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700680 r = ath9k_hw_init_macaddr(ah);
681 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800682 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700683 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 }
685
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400686 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 else
Sujith2660b812009-02-09 13:27:26 +0530689 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690
Gabor Juhos88e641d2011-06-21 11:23:30 +0200691 if (AR_SREV_9330(ah))
692 ah->bb_watchdog_timeout_ms = 85;
693 else
694 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400696 common->state = ATH_HW_INITIALIZED;
697
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700698 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699}
700
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530702{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 int ret;
704 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530705
Sujith Manoharan77fac462012-09-11 20:09:18 +0530706 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 switch (ah->hw_version.devid) {
708 case AR5416_DEVID_PCI:
709 case AR5416_DEVID_PCIE:
710 case AR5416_AR9100_DEVID:
711 case AR9160_DEVID_PCI:
712 case AR9280_DEVID_PCI:
713 case AR9280_DEVID_PCIE:
714 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400715 case AR9287_DEVID_PCI:
716 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400718 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800719 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200720 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530721 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200722 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700723 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530724 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530725 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530726 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400727 break;
728 default:
729 if (common->bus_ops->ath_bus_type == ATH_USB)
730 break;
Joe Perches38002762010-12-02 19:12:36 -0800731 ath_err(common, "Hardware device ID 0x%04x not supported\n",
732 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 return -EOPNOTSUPP;
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 ret = __ath9k_hw_init(ah);
737 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800738 ath_err(common,
739 "Unable to initialize hardware; initialization status: %d\n",
740 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 return ret;
742 }
Sujithf1dc5602008-10-29 10:16:30 +0530743
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530745}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400746EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530747
Sujithcbe61d82009-02-09 13:27:12 +0530748static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530749{
Sujith7d0d0df2010-04-16 11:53:57 +0530750 ENABLE_REGWRITE_BUFFER(ah);
751
Sujithf1dc5602008-10-29 10:16:30 +0530752 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
753 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
754
755 REG_WRITE(ah, AR_QOS_NO_ACK,
756 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
757 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
758 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
759
760 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
761 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
763 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
764 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530765
766 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530767}
768
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530769u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530770{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530771 struct ath_common *common = ath9k_hw_common(ah);
772 int i = 0;
773
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100774 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775 udelay(100);
776 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
779
Vivek Natarajanb1415812011-01-27 14:45:07 +0530780 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 if (WARN_ON_ONCE(i >= 100)) {
783 ath_err(common, "PLL4 meaurement not done\n");
784 break;
785 }
786
787 i++;
788 }
789
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100790 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530791}
792EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
793
Sujithcbe61d82009-02-09 13:27:12 +0530794static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530795 struct ath9k_channel *chan)
796{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800797 u32 pll;
798
Sujith Manoharana4a29542012-09-10 09:20:03 +0530799 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530800 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KD, 0x40);
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_REFDIV, 0x5);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NINI, 0x58);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
813 AR_CH0_BB_DPLL1_NFRAC, 0x0);
814
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
821
822 /* program BB PLL phase_shift to 0x6 */
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
824 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
825
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530828 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200829 } else if (AR_SREV_9330(ah)) {
830 u32 ddr_dpll2, pll_control2, kd;
831
832 if (ah->is_clk_25mhz) {
833 ddr_dpll2 = 0x18e82f01;
834 pll_control2 = 0xe04a3d;
835 kd = 0x1d;
836 } else {
837 ddr_dpll2 = 0x19e82f01;
838 pll_control2 = 0x886666;
839 kd = 0x3d;
840 }
841
842 /* program DDR PLL ki and kd value */
843 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
844
845 /* program DDR PLL phase_shift */
846 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
847 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
848
849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
850 udelay(1000);
851
852 /* program refdiv, nint, frac to RTC register */
853 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
854
855 /* program BB PLL kd and ki value */
856 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
857 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
858
859 /* program BB PLL phase_shift */
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
861 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 u32 regval, pll2_divint, pll2_divfrac, refdiv;
864
865 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
866 udelay(1000);
867
868 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
869 udelay(100);
870
871 if (ah->is_clk_25mhz) {
872 pll2_divint = 0x54;
873 pll2_divfrac = 0x1eb85;
874 refdiv = 3;
875 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200876 if (AR_SREV_9340(ah)) {
877 pll2_divint = 88;
878 pll2_divfrac = 0;
879 refdiv = 5;
880 } else {
881 pll2_divint = 0x11;
882 pll2_divfrac = 0x26666;
883 refdiv = 1;
884 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530885 }
886
887 regval = REG_READ(ah, AR_PHY_PLL_MODE);
888 regval |= (0x1 << 16);
889 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
890 udelay(100);
891
892 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
893 (pll2_divint << 18) | pll2_divfrac);
894 udelay(100);
895
896 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200897 if (AR_SREV_9340(ah))
898 regval = (regval & 0x80071fff) | (0x1 << 30) |
899 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
900 else
901 regval = (regval & 0x80071fff) | (0x3 << 30) |
902 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530903 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
904 REG_WRITE(ah, AR_PHY_PLL_MODE,
905 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
906 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530907 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800908
909 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530910 if (AR_SREV_9565(ah))
911 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100912 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530913
Gabor Juhosfc05a312012-07-03 19:13:31 +0200914 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
915 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530916 udelay(1000);
917
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400918 /* Switch the core clock for ar9271 to 117Mhz */
919 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530920 udelay(500);
921 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400922 }
923
Sujithf1dc5602008-10-29 10:16:30 +0530924 udelay(RTC_PLL_SETTLE_DELAY);
925
926 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927
Gabor Juhosfc05a312012-07-03 19:13:31 +0200928 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530929 if (ah->is_clk_25mhz) {
930 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
931 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
932 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
933 } else {
934 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
935 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
936 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
937 }
938 udelay(100);
939 }
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Sujithcbe61d82009-02-09 13:27:12 +0530942static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800943 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530944{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530945 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400946 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530947 AR_IMR_TXURN |
948 AR_IMR_RXERR |
949 AR_IMR_RXORN |
950 AR_IMR_BCNMISC;
951
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200952 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530953 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
954
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400955 if (AR_SREV_9300_20_OR_LATER(ah)) {
956 imr_reg |= AR_IMR_RXOK_HP;
957 if (ah->config.rx_intr_mitigation)
958 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
959 else
960 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530961
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962 } else {
963 if (ah->config.rx_intr_mitigation)
964 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
965 else
966 imr_reg |= AR_IMR_RXOK;
967 }
968
969 if (ah->config.tx_intr_mitigation)
970 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
971 else
972 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530973
Sujith7d0d0df2010-04-16 11:53:57 +0530974 ENABLE_REGWRITE_BUFFER(ah);
975
Pavel Roskin152d5302010-03-31 18:05:37 -0400976 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500977 ah->imrs2_reg |= AR_IMR_S2_GTT;
978 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530979
980 if (!AR_SREV_9100(ah)) {
981 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530982 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530983 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
984 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400985
Sujith7d0d0df2010-04-16 11:53:57 +0530986 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530987
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988 if (AR_SREV_9300_20_OR_LATER(ah)) {
989 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
991 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
992 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
993 }
Sujithf1dc5602008-10-29 10:16:30 +0530994}
995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
999 val = min(val, (u32) 0xFFFF);
1000 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1001}
1002
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001005 u32 val = ath9k_hw_mac_to_clks(ah, us);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1014 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1015}
1016
1017static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1018{
1019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301022}
1023
Sujithcbe61d82009-02-09 13:27:12 +05301024static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301025{
Sujithf1dc5602008-10-29 10:16:30 +05301026 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1028 tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 } else {
1032 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return true;
1035 }
1036}
1037
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 struct ath_common *common = ath9k_hw_common(ah);
1041 struct ieee80211_conf *conf = &common->hw->conf;
1042 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001043 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001044 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001045 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001046 int rx_lat = 0, tx_lat = 0, eifs = 0;
1047 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001048
Joe Perchesd2182b62011-12-15 14:55:53 -08001049 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001050 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301051
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001052 if (!chan)
1053 return;
1054
Sujith2660b812009-02-09 13:27:26 +05301055 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001056 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001057
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301058 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1059 rx_lat = 41;
1060 else
1061 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001062 tx_lat = 54;
1063
Felix Fietkaue88e4862012-04-19 21:18:22 +02001064 if (IS_CHAN_5GHZ(chan))
1065 sifstime = 16;
1066 else
1067 sifstime = 10;
1068
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 if (IS_CHAN_HALF_RATE(chan)) {
1070 eifs = 175;
1071 rx_lat *= 2;
1072 tx_lat *= 2;
1073 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1074 tx_lat += 11;
1075
Felix Fietkaue88e4862012-04-19 21:18:22 +02001076 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001077 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001079 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1080 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301081 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082 tx_lat *= 4;
1083 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1084 tx_lat += 22;
1085
Felix Fietkaue88e4862012-04-19 21:18:22 +02001086 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001087 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001089 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301090 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1091 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1092 reg = AR_USEC_ASYNC_FIFO;
1093 } else {
1094 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1095 common->clockrate;
1096 reg = REG_READ(ah, AR_USEC);
1097 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001098 rx_lat = MS(reg, AR_USEC_RX_LAT);
1099 tx_lat = MS(reg, AR_USEC_TX_LAT);
1100
1101 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001102 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001103
Felix Fietkaue239d852010-01-15 02:34:58 +01001104 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001105 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001106 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001107
1108 /*
1109 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001110 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001111 * This was initially only meant to work around an issue with delayed
1112 * BA frames in some implementations, but it has been found to fix ACK
1113 * timeout issues in other cases as well.
1114 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001115 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1116 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001118 ctstimeout += 48 - sifstime - ah->slottime;
1119 }
1120
Felix Fietkau42c45682010-02-11 18:07:19 +01001121
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001122 ath9k_hw_set_sifs_time(ah, sifstime);
1123 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001124 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001125 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301126 if (ah->globaltxtimeout != (u32) -1)
1127 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001128
1129 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1130 REG_RMW(ah, AR_USEC,
1131 (common->clockrate - 1) |
1132 SM(rx_lat, AR_USEC_RX_LAT) |
1133 SM(tx_lat, AR_USEC_TX_LAT),
1134 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001137EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301138
Sujith285f2dd2010-01-08 10:36:07 +05301139void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001140{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001141 struct ath_common *common = ath9k_hw_common(ah);
1142
Sujith736b3a22010-03-17 14:25:24 +05301143 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001144 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001145
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001146 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147}
Sujith285f2dd2010-01-08 10:36:07 +05301148EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001149
Sujithf1dc5602008-10-29 10:16:30 +05301150/*******/
1151/* INI */
1152/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001153
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001154u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001155{
1156 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1157
1158 if (IS_CHAN_B(chan))
1159 ctl |= CTL_11B;
1160 else if (IS_CHAN_G(chan))
1161 ctl |= CTL_11G;
1162 else
1163 ctl |= CTL_11A;
1164
1165 return ctl;
1166}
1167
Sujithf1dc5602008-10-29 10:16:30 +05301168/****************************************/
1169/* Reset and Channel Switching Routines */
1170/****************************************/
1171
Sujithcbe61d82009-02-09 13:27:12 +05301172static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301173{
Felix Fietkau57b32222010-04-15 17:39:22 -04001174 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301175
Sujith7d0d0df2010-04-16 11:53:57 +05301176 ENABLE_REGWRITE_BUFFER(ah);
1177
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001178 /*
1179 * set AHB_MODE not to do cacheline prefetches
1180 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001181 if (!AR_SREV_9300_20_OR_LATER(ah))
1182 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301183
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001184 /*
1185 * let mac dma reads be in 128 byte chunks
1186 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Sujith7d0d0df2010-04-16 11:53:57 +05301189 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301190
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001191 /*
1192 * Restore TX Trigger Level to its pre-reset value.
1193 * The initial value depends on whether aggregation is enabled, and is
1194 * adjusted whenever underruns are detected.
1195 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001196 if (!AR_SREV_9300_20_OR_LATER(ah))
1197 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Sujith7d0d0df2010-04-16 11:53:57 +05301199 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301200
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001201 /*
1202 * let mac dma writes be in 128 byte chunks
1203 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001204 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301205
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001206 /*
1207 * Setup receive FIFO threshold to hold off TX activities
1208 */
Sujithf1dc5602008-10-29 10:16:30 +05301209 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1210
Felix Fietkau57b32222010-04-15 17:39:22 -04001211 if (AR_SREV_9300_20_OR_LATER(ah)) {
1212 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1213 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1214
1215 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1216 ah->caps.rx_status_len);
1217 }
1218
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001219 /*
1220 * reduce the number of usable entries in PCU TXBUF to avoid
1221 * wrap around issues.
1222 */
Sujithf1dc5602008-10-29 10:16:30 +05301223 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001224 /* For AR9285 the number of Fifos are reduced to half.
1225 * So set the usable tx buf size also to half to
1226 * avoid data/delimiter underruns
1227 */
Sujithf1dc5602008-10-29 10:16:30 +05301228 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1229 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001230 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301231 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1232 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1233 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001234
Sujith7d0d0df2010-04-16 11:53:57 +05301235 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301236
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001237 if (AR_SREV_9300_20_OR_LATER(ah))
1238 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301239}
1240
Sujithcbe61d82009-02-09 13:27:12 +05301241static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301242{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001243 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1244 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301245
Sujithf1dc5602008-10-29 10:16:30 +05301246 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001247 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001248 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001249 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301250 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1251 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 case NL80211_IFTYPE_AP:
1253 set |= AR_STA_ID1_STA_AP;
1254 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001255 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001256 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301257 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301258 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001259 if (!ah->is_monitoring)
1260 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301261 break;
Sujithf1dc5602008-10-29 10:16:30 +05301262 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001263 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301264}
1265
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001266void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1267 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001268{
1269 u32 coef_exp, coef_man;
1270
1271 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1272 if ((coef_scaled >> coef_exp) & 0x1)
1273 break;
1274
1275 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1276
1277 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1278
1279 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1280 *coef_exponent = coef_exp - 16;
1281}
1282
Sujithcbe61d82009-02-09 13:27:12 +05301283static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301284{
1285 u32 rst_flags;
1286 u32 tmpReg;
1287
Sujith70768492009-02-16 13:23:12 +05301288 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001289 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1290 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301291 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1292 }
1293
Sujith7d0d0df2010-04-16 11:53:57 +05301294 ENABLE_REGWRITE_BUFFER(ah);
1295
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001296 if (AR_SREV_9300_20_OR_LATER(ah)) {
1297 REG_WRITE(ah, AR_WA, ah->WARegVal);
1298 udelay(10);
1299 }
1300
Sujithf1dc5602008-10-29 10:16:30 +05301301 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1302 AR_RTC_FORCE_WAKE_ON_INT);
1303
1304 if (AR_SREV_9100(ah)) {
1305 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1306 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1307 } else {
1308 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1309 if (tmpReg &
1310 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1311 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001312 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301313 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001314
1315 val = AR_RC_HOSTIF;
1316 if (!AR_SREV_9300_20_OR_LATER(ah))
1317 val |= AR_RC_AHB;
1318 REG_WRITE(ah, AR_RC, val);
1319
1320 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301321 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301322
1323 rst_flags = AR_RTC_RC_MAC_WARM;
1324 if (type == ATH9K_RESET_COLD)
1325 rst_flags |= AR_RTC_RC_MAC_COLD;
1326 }
1327
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001328 if (AR_SREV_9330(ah)) {
1329 int npend = 0;
1330 int i;
1331
1332 /* AR9330 WAR:
1333 * call external reset function to reset WMAC if:
1334 * - doing a cold reset
1335 * - we have pending frames in the TX queues
1336 */
1337
1338 for (i = 0; i < AR_NUM_QCU; i++) {
1339 npend = ath9k_hw_numtxpending(ah, i);
1340 if (npend)
1341 break;
1342 }
1343
1344 if (ah->external_reset &&
1345 (npend || type == ATH9K_RESET_COLD)) {
1346 int reset_err = 0;
1347
Joe Perchesd2182b62011-12-15 14:55:53 -08001348 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001349 "reset MAC via external reset\n");
1350
1351 reset_err = ah->external_reset();
1352 if (reset_err) {
1353 ath_err(ath9k_hw_common(ah),
1354 "External reset failed, err=%d\n",
1355 reset_err);
1356 return false;
1357 }
1358
1359 REG_WRITE(ah, AR_RTC_RESET, 1);
1360 }
1361 }
1362
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301363 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301364 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301365
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001366 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301367
1368 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301369
Sujithf1dc5602008-10-29 10:16:30 +05301370 udelay(50);
1371
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001372 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301373 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001374 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301375 return false;
1376 }
1377
1378 if (!AR_SREV_9100(ah))
1379 REG_WRITE(ah, AR_RC, 0);
1380
Sujithf1dc5602008-10-29 10:16:30 +05301381 if (AR_SREV_9100(ah))
1382 udelay(50);
1383
1384 return true;
1385}
1386
Sujithcbe61d82009-02-09 13:27:12 +05301387static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301388{
Sujith7d0d0df2010-04-16 11:53:57 +05301389 ENABLE_REGWRITE_BUFFER(ah);
1390
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001391 if (AR_SREV_9300_20_OR_LATER(ah)) {
1392 REG_WRITE(ah, AR_WA, ah->WARegVal);
1393 udelay(10);
1394 }
1395
Sujithf1dc5602008-10-29 10:16:30 +05301396 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1397 AR_RTC_FORCE_WAKE_ON_INT);
1398
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001399 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301400 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1401
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001402 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301403
Sujith7d0d0df2010-04-16 11:53:57 +05301404 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301405
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001406 if (!AR_SREV_9300_20_OR_LATER(ah))
1407 udelay(2);
1408
1409 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301410 REG_WRITE(ah, AR_RC, 0);
1411
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001412 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301413
1414 if (!ath9k_hw_wait(ah,
1415 AR_RTC_STATUS,
1416 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301417 AR_RTC_STATUS_ON,
1418 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001419 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301420 return false;
1421 }
1422
Sujithf1dc5602008-10-29 10:16:30 +05301423 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1424}
1425
Sujithcbe61d82009-02-09 13:27:12 +05301426static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301427{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301428 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301429
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001430 if (AR_SREV_9300_20_OR_LATER(ah)) {
1431 REG_WRITE(ah, AR_WA, ah->WARegVal);
1432 udelay(10);
1433 }
1434
Sujithf1dc5602008-10-29 10:16:30 +05301435 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1436 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1437
Felix Fietkauceb26a62012-10-03 21:07:51 +02001438 if (!ah->reset_power_on)
1439 type = ATH9K_RESET_POWER_ON;
1440
Sujithf1dc5602008-10-29 10:16:30 +05301441 switch (type) {
1442 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301443 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301444 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001445 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301446 break;
Sujithf1dc5602008-10-29 10:16:30 +05301447 case ATH9K_RESET_WARM:
1448 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset(ah, type);
1450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301455 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301456}
1457
Sujithcbe61d82009-02-09 13:27:12 +05301458static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301459 struct ath9k_channel *chan)
1460{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001461 int reset_type = ATH9K_RESET_WARM;
1462
1463 if (AR_SREV_9280(ah)) {
1464 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1465 reset_type = ATH9K_RESET_POWER_ON;
1466 else
1467 reset_type = ATH9K_RESET_COLD;
1468 }
1469
1470 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301471 return false;
1472
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001473 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301474 return false;
1475
Sujith2660b812009-02-09 13:27:26 +05301476 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001477
1478 if (AR_SREV_9330(ah))
1479 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301480 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301481 ath9k_hw_set_rfmode(ah, chan);
1482
1483 return true;
1484}
1485
Sujithcbe61d82009-02-09 13:27:12 +05301486static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001487 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301488{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001489 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001490 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001491 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301492 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1493 bool band_switch, mode_diff;
1494 u8 ini_reloaded;
1495
1496 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1497 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1498 CHANNEL_5GHZ));
1499 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301500
1501 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1502 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001503 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001504 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301505 return false;
1506 }
1507 }
1508
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001509 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001510 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301511 return false;
1512 }
1513
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301514 if (edma && (band_switch || mode_diff)) {
1515 ath9k_hw_mark_phy_inactive(ah);
1516 udelay(5);
1517
1518 ath9k_hw_init_pll(ah, NULL);
1519
1520 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1521 ath_err(common, "Failed to do fast channel change\n");
1522 return false;
1523 }
1524 }
1525
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001526 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301527
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001528 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001529 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001530 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001531 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301532 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001533 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001534 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001535 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301536
1537 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1538 ath9k_hw_set_delta_slope(ah, chan);
1539
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001540 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301541
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301542 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301543 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301544 if (band_switch || ini_reloaded)
1545 ah->eep_ops->set_board_values(ah, chan);
1546
1547 ath9k_hw_init_bb(ah, chan);
1548
1549 if (band_switch || ini_reloaded)
1550 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301551 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301552 }
1553
Sujithf1dc5602008-10-29 10:16:30 +05301554 return true;
1555}
1556
Felix Fietkau691680b2011-03-19 13:55:38 +01001557static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1558{
1559 u32 gpio_mask = ah->gpio_mask;
1560 int i;
1561
1562 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1563 if (!(gpio_mask & 1))
1564 continue;
1565
1566 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1567 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1568 }
1569}
1570
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301571static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1572 int *hang_state, int *hang_pos)
1573{
1574 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1575 u32 chain_state, dcs_pos, i;
1576
1577 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1578 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1579 for (i = 0; i < 3; i++) {
1580 if (chain_state == dcu_chain_state[i]) {
1581 *hang_state = chain_state;
1582 *hang_pos = dcs_pos;
1583 return true;
1584 }
1585 }
1586 }
1587 return false;
1588}
1589
1590#define DCU_COMPLETE_STATE 1
1591#define DCU_COMPLETE_STATE_MASK 0x3
1592#define NUM_STATUS_READS 50
1593static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1594{
1595 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1596 u32 i, hang_pos, hang_state, num_state = 6;
1597
1598 comp_state = REG_READ(ah, AR_DMADBG_6);
1599
1600 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1601 ath_dbg(ath9k_hw_common(ah), RESET,
1602 "MAC Hang signature not found at DCU complete\n");
1603 return false;
1604 }
1605
1606 chain_state = REG_READ(ah, dcs_reg);
1607 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1608 goto hang_check_iter;
1609
1610 dcs_reg = AR_DMADBG_5;
1611 num_state = 4;
1612 chain_state = REG_READ(ah, dcs_reg);
1613 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1614 goto hang_check_iter;
1615
1616 ath_dbg(ath9k_hw_common(ah), RESET,
1617 "MAC Hang signature 1 not found\n");
1618 return false;
1619
1620hang_check_iter:
1621 ath_dbg(ath9k_hw_common(ah), RESET,
1622 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1623 chain_state, comp_state, hang_state, hang_pos);
1624
1625 for (i = 0; i < NUM_STATUS_READS; i++) {
1626 chain_state = REG_READ(ah, dcs_reg);
1627 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1628 comp_state = REG_READ(ah, AR_DMADBG_6);
1629
1630 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1631 DCU_COMPLETE_STATE) ||
1632 (chain_state != hang_state))
1633 return false;
1634 }
1635
1636 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1637
1638 return true;
1639}
1640
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001641bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301642{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001643 int count = 50;
1644 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301645
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301646 if (AR_SREV_9300(ah))
1647 return !ath9k_hw_detect_mac_hang(ah);
1648
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001649 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001650 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301651
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001652 do {
1653 reg = REG_READ(ah, AR_OBS_BUS_1);
1654
1655 if ((reg & 0x7E7FFFEF) == 0x00702400)
1656 continue;
1657
1658 switch (reg & 0x7E000B00) {
1659 case 0x1E000000:
1660 case 0x52000B00:
1661 case 0x18000B00:
1662 continue;
1663 default:
1664 return true;
1665 }
1666 } while (count-- > 0);
1667
1668 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301669}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001670EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301671
Sujith Manoharancaed6572012-03-14 14:40:46 +05301672/*
1673 * Fast channel change:
1674 * (Change synthesizer based on channel freq without resetting chip)
1675 *
1676 * Don't do FCC when
1677 * - Flag is not set
1678 * - Chip is just coming out of full sleep
1679 * - Channel to be set is same as current channel
1680 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1681 */
1682static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1683{
1684 struct ath_common *common = ath9k_hw_common(ah);
1685 int ret;
1686
1687 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1688 goto fail;
1689
1690 if (ah->chip_fullsleep)
1691 goto fail;
1692
1693 if (!ah->curchan)
1694 goto fail;
1695
1696 if (chan->channel == ah->curchan->channel)
1697 goto fail;
1698
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001699 if ((ah->curchan->channelFlags | chan->channelFlags) &
1700 (CHANNEL_HALF | CHANNEL_QUARTER))
1701 goto fail;
1702
Sujith Manoharancaed6572012-03-14 14:40:46 +05301703 if ((chan->channelFlags & CHANNEL_ALL) !=
1704 (ah->curchan->channelFlags & CHANNEL_ALL))
1705 goto fail;
1706
1707 if (!ath9k_hw_check_alive(ah))
1708 goto fail;
1709
1710 /*
1711 * For AR9462, make sure that calibration data for
1712 * re-using are present.
1713 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301714 if (AR_SREV_9462(ah) && (ah->caldata &&
1715 (!ah->caldata->done_txiqcal_once ||
1716 !ah->caldata->done_txclcal_once ||
1717 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301718 goto fail;
1719
1720 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1721 ah->curchan->channel, chan->channel);
1722
1723 ret = ath9k_hw_channel_change(ah, chan);
1724 if (!ret)
1725 goto fail;
1726
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301727 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301728 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301729
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301730 ath9k_hw_loadnf(ah, ah->curchan);
1731 ath9k_hw_start_nfcal(ah, true);
1732
Sujith Manoharancaed6572012-03-14 14:40:46 +05301733 if (AR_SREV_9271(ah))
1734 ar9002_hw_load_ani_reg(ah, chan);
1735
1736 return 0;
1737fail:
1738 return -EINVAL;
1739}
1740
Sujithcbe61d82009-02-09 13:27:12 +05301741int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301742 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001743{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001744 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746 u32 saveDefAntenna;
1747 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301748 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001749 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301750 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301751 bool save_fullsleep = ah->chip_fullsleep;
1752
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301753 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301754 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1755 if (start_mci_reset)
1756 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301757 }
1758
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001759 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001760 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001761
Sujith Manoharancaed6572012-03-14 14:40:46 +05301762 if (ah->curchan && !ah->chip_fullsleep)
1763 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001764
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001765 ah->caldata = caldata;
1766 if (caldata &&
1767 (chan->channel != caldata->channel ||
1768 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1769 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1770 /* Operating channel changed, reset channel calibration data */
1771 memset(caldata, 0, sizeof(*caldata));
1772 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001773 } else if (caldata) {
1774 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001775 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001776 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001777
Sujith Manoharancaed6572012-03-14 14:40:46 +05301778 if (fastcc) {
1779 r = ath9k_hw_do_fastcc(ah, chan);
1780 if (!r)
1781 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 }
1783
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301784 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301785 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301786
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001787 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1788 if (saveDefAntenna == 0)
1789 saveDefAntenna = 1;
1790
1791 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1792
Sujith46fe7822009-09-17 09:25:25 +05301793 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001794 if (AR_SREV_9100(ah) ||
1795 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301796 tsf = ath9k_hw_gettsf64(ah);
1797
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798 saveLedState = REG_READ(ah, AR_CFG_LED) &
1799 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1800 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1801
1802 ath9k_hw_mark_phy_inactive(ah);
1803
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001804 ah->paprd_table_write_done = false;
1805
Sujith05020d22010-03-17 14:25:23 +05301806 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001807 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1808 REG_WRITE(ah,
1809 AR9271_RESET_POWER_DOWN_CONTROL,
1810 AR9271_RADIO_RF_RST);
1811 udelay(50);
1812 }
1813
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001815 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001816 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001817 }
1818
Sujith05020d22010-03-17 14:25:23 +05301819 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001820 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1821 ah->htc_reset_init = false;
1822 REG_WRITE(ah,
1823 AR9271_RESET_POWER_DOWN_CONTROL,
1824 AR9271_GATE_MAC_CTL);
1825 udelay(50);
1826 }
1827
Sujith46fe7822009-09-17 09:25:25 +05301828 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001829 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301830 ath9k_hw_settsf64(ah, tsf);
1831
Felix Fietkau7a370812010-09-22 12:34:52 +02001832 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301833 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834
Sujithe9141f72010-06-01 15:14:10 +05301835 if (!AR_SREV_9300_20_OR_LATER(ah))
1836 ar9002_hw_enable_async_fifo(ah);
1837
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001838 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001839 if (r)
1840 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301842 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301843 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1844
Felix Fietkauf860d522010-06-30 02:07:48 +02001845 /*
1846 * Some AR91xx SoC devices frequently fail to accept TSF writes
1847 * right after the chip reset. When that happens, write a new
1848 * value after the initvals have been applied, with an offset
1849 * based on measured time difference
1850 */
1851 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1852 tsf += 1500;
1853 ath9k_hw_settsf64(ah, tsf);
1854 }
1855
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001856 /* Setup MFP options for CCMP */
1857 if (AR_SREV_9280_20_OR_LATER(ah)) {
1858 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1859 * frames when constructing CCMP AAD. */
1860 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1861 0xc7ff);
1862 ah->sw_mgmt_crypto = false;
1863 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1864 /* Disable hardware crypto for management frames */
1865 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1866 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1867 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1868 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1869 ah->sw_mgmt_crypto = true;
1870 } else
1871 ah->sw_mgmt_crypto = true;
1872
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001873 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1874 ath9k_hw_set_delta_slope(ah, chan);
1875
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001876 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301877 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001878
Sujith7d0d0df2010-04-16 11:53:57 +05301879 ENABLE_REGWRITE_BUFFER(ah);
1880
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001881 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1882 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001883 | macStaId1
1884 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301885 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301886 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301887 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001888 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001890 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001892 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1893
Sujith7d0d0df2010-04-16 11:53:57 +05301894 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301895
Sujith Manoharan00e00032011-01-26 21:59:05 +05301896 ath9k_hw_set_operating_mode(ah, ah->opmode);
1897
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001898 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001899 if (r)
1900 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001902 ath9k_hw_set_clockrate(ah);
1903
Sujith7d0d0df2010-04-16 11:53:57 +05301904 ENABLE_REGWRITE_BUFFER(ah);
1905
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001906 for (i = 0; i < AR_NUM_DCU; i++)
1907 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1908
Sujith7d0d0df2010-04-16 11:53:57 +05301909 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301910
Sujith2660b812009-02-09 13:27:26 +05301911 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001912 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913 ath9k_hw_resettxqueue(ah, i);
1914
Sujith2660b812009-02-09 13:27:26 +05301915 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001916 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917 ath9k_hw_init_qos(ah);
1918
Sujith2660b812009-02-09 13:27:26 +05301919 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001920 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301921
Felix Fietkau0005baf2010-01-15 02:33:40 +01001922 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001924 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1925 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1926 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1927 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1928 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1929 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1930 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301931 }
1932
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001933 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934
1935 ath9k_hw_set_dma(ah);
1936
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301937 if (!ath9k_hw_mci_is_enabled(ah))
1938 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001939
Sujith0ce024c2009-12-14 14:57:00 +05301940 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1942 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1943 }
1944
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001945 if (ah->config.tx_intr_mitigation) {
1946 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1947 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1948 }
1949
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950 ath9k_hw_init_bb(ah, chan);
1951
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301952 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301953 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301954 caldata->done_txclcal_once = false;
1955 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001956 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001957 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301959 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301960 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301961
Sujith7d0d0df2010-04-16 11:53:57 +05301962 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001964 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1966
Sujith7d0d0df2010-04-16 11:53:57 +05301967 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301968
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001969 /*
1970 * For big endian systems turn on swapping for descriptors
1971 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 if (AR_SREV_9100(ah)) {
1973 u32 mask;
1974 mask = REG_READ(ah, AR_CFG);
1975 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001976 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1977 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 } else {
1979 mask =
1980 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1981 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001982 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1983 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 }
1985 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301986 if (common->bus_ops->ath_bus_type == ATH_USB) {
1987 /* Configure AR9271 target WLAN */
1988 if (AR_SREV_9271(ah))
1989 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1990 else
1991 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1992 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02001994 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1995 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301996 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1997 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001998 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001999#endif
2000 }
2001
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302002 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302003 ath9k_hw_btcoex_enable(ah);
2004
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302005 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302006 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302007
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302008 ath9k_hw_loadnf(ah, chan);
2009 ath9k_hw_start_nfcal(ah, true);
2010
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302011 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002012 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002013
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302014 ar9003_hw_disable_phy_restart(ah);
2015 }
2016
Felix Fietkau691680b2011-03-19 13:55:38 +01002017 ath9k_hw_apply_gpio_override(ah);
2018
Sujith Manoharan362cd032012-09-16 08:06:36 +05302019 if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
2020 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2021
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002022 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002024EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujithf1dc5602008-10-29 10:16:30 +05302026/******************************/
2027/* Power Management (Chipset) */
2028/******************************/
2029
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002030/*
2031 * Notify Power Mgt is disabled in self-generated frames.
2032 * If requested, force chip to sleep.
2033 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302034static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302035{
2036 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302037
Sujith Manoharana4a29542012-09-10 09:20:03 +05302038 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302039 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2040 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2041 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302042 /* xxx Required for WLAN only case ? */
2043 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2044 udelay(100);
2045 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302046
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302047 /*
2048 * Clear the RTC force wake bit to allow the
2049 * mac to go to sleep.
2050 */
2051 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302052
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302053 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302054 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302055
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302056 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2057 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2058
2059 /* Shutdown chip. Active low */
2060 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2061 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2062 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302063 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002064
2065 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002066 if (AR_SREV_9300_20_OR_LATER(ah))
2067 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002068}
2069
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002070/*
2071 * Notify Power Management is enabled in self-generating
2072 * frames. If request, set power mode of chip to
2073 * auto/normal. Duration in units of 128us (1/8 TU).
2074 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302075static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302078
Sujithf1dc5602008-10-29 10:16:30 +05302079 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302081 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2082 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2083 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2084 AR_RTC_FORCE_WAKE_ON_INT);
2085 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087 /* When chip goes into network sleep, it could be waken
2088 * up by MCI_INT interrupt caused by BT's HW messages
2089 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2090 * rate (~100us). This will cause chip to leave and
2091 * re-enter network sleep mode frequently, which in
2092 * consequence will have WLAN MCI HW to generate lots of
2093 * SYS_WAKING and SYS_SLEEPING messages which will make
2094 * BT CPU to busy to process.
2095 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302096 if (ath9k_hw_mci_is_enabled(ah))
2097 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2098 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302099 /*
2100 * Clear the RTC force wake bit to allow the
2101 * mac to go to sleep.
2102 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302103 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302105 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302106 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302107 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002108
2109 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2110 if (AR_SREV_9300_20_OR_LATER(ah))
2111 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302112}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302114static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302115{
2116 u32 val;
2117 int i;
2118
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002119 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2120 if (AR_SREV_9300_20_OR_LATER(ah)) {
2121 REG_WRITE(ah, AR_WA, ah->WARegVal);
2122 udelay(10);
2123 }
2124
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302125 if ((REG_READ(ah, AR_RTC_STATUS) &
2126 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2127 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302128 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302130 if (!AR_SREV_9300_20_OR_LATER(ah))
2131 ath9k_hw_init_pll(ah, NULL);
2132 }
2133 if (AR_SREV_9100(ah))
2134 REG_SET_BIT(ah, AR_RTC_RESET,
2135 AR_RTC_RESET_EN);
2136
2137 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2138 AR_RTC_FORCE_WAKE_EN);
2139 udelay(50);
2140
2141 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2142 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2143 if (val == AR_RTC_STATUS_ON)
2144 break;
2145 udelay(50);
2146 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2147 AR_RTC_FORCE_WAKE_EN);
2148 }
2149 if (i == 0) {
2150 ath_err(ath9k_hw_common(ah),
2151 "Failed to wakeup in %uus\n",
2152 POWER_UP_TIME / 20);
2153 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154 }
2155
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302156 if (ath9k_hw_mci_is_enabled(ah))
2157 ar9003_mci_set_power_awake(ah);
2158
Sujithf1dc5602008-10-29 10:16:30 +05302159 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2160
2161 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162}
2163
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002164bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302165{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002166 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302167 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302168 static const char *modes[] = {
2169 "AWAKE",
2170 "FULL-SLEEP",
2171 "NETWORK SLEEP",
2172 "UNDEFINED"
2173 };
Sujithf1dc5602008-10-29 10:16:30 +05302174
Gabor Juhoscbdec972009-07-24 17:27:22 +02002175 if (ah->power_mode == mode)
2176 return status;
2177
Joe Perchesd2182b62011-12-15 14:55:53 -08002178 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002179 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302180
2181 switch (mode) {
2182 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302183 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302184 break;
2185 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302186 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302187 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302188
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302189 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302190 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302191 break;
2192 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302193 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302194 break;
2195 default:
Joe Perches38002762010-12-02 19:12:36 -08002196 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302197 return false;
2198 }
Sujith2660b812009-02-09 13:27:26 +05302199 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302200
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002201 /*
2202 * XXX: If this warning never comes up after a while then
2203 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2204 * ath9k_hw_setpower() return type void.
2205 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302206
2207 if (!(ah->ah_flags & AH_UNPLUGGED))
2208 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002209
Sujithf1dc5602008-10-29 10:16:30 +05302210 return status;
2211}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002212EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302213
Sujithf1dc5602008-10-29 10:16:30 +05302214/*******************/
2215/* Beacon Handling */
2216/*******************/
2217
Sujithcbe61d82009-02-09 13:27:12 +05302218void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 int flags = 0;
2221
Sujith7d0d0df2010-04-16 11:53:57 +05302222 ENABLE_REGWRITE_BUFFER(ah);
2223
Sujith2660b812009-02-09 13:27:26 +05302224 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002225 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002226 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 REG_SET_BIT(ah, AR_TXCFG,
2228 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002229 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2230 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002232 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002233 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2234 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2235 TU_TO_USEC(ah->config.dma_beacon_response_time));
2236 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2237 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002238 flags |=
2239 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2240 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002241 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002242 ath_dbg(ath9k_hw_common(ah), BEACON,
2243 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002244 return;
2245 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246 }
2247
Felix Fietkaudd347f22011-03-22 21:54:17 +01002248 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2249 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2250 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2251 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252
Sujith7d0d0df2010-04-16 11:53:57 +05302253 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302254
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2256}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002257EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258
Sujithcbe61d82009-02-09 13:27:12 +05302259void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302260 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261{
2262 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302263 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002264 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265
Sujith7d0d0df2010-04-16 11:53:57 +05302266 ENABLE_REGWRITE_BUFFER(ah);
2267
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2269
2270 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302271 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302273 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274
Sujith7d0d0df2010-04-16 11:53:57 +05302275 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302276
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277 REG_RMW_FIELD(ah, AR_RSSI_THR,
2278 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2279
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302280 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
2282 if (bs->bs_sleepduration > beaconintval)
2283 beaconintval = bs->bs_sleepduration;
2284
2285 dtimperiod = bs->bs_dtimperiod;
2286 if (bs->bs_sleepduration > dtimperiod)
2287 dtimperiod = bs->bs_sleepduration;
2288
2289 if (beaconintval == dtimperiod)
2290 nextTbtt = bs->bs_nextdtim;
2291 else
2292 nextTbtt = bs->bs_nexttbtt;
2293
Joe Perchesd2182b62011-12-15 14:55:53 -08002294 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2295 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2296 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2297 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Sujith7d0d0df2010-04-16 11:53:57 +05302299 ENABLE_REGWRITE_BUFFER(ah);
2300
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301 REG_WRITE(ah, AR_NEXT_DTIM,
2302 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2303 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2304
2305 REG_WRITE(ah, AR_SLEEP1,
2306 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2307 | AR_SLEEP1_ASSUME_DTIM);
2308
Sujith60b67f52008-08-07 10:52:38 +05302309 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2311 else
2312 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2313
2314 REG_WRITE(ah, AR_SLEEP2,
2315 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2316
2317 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2318 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2319
Sujith7d0d0df2010-04-16 11:53:57 +05302320 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302321
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322 REG_SET_BIT(ah, AR_TIMER_MODE,
2323 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2324 AR_DTIM_TIMER_EN);
2325
Sujith4af9cf42009-02-12 10:06:47 +05302326 /* TSF Out of Range Threshold */
2327 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002329EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330
Sujithf1dc5602008-10-29 10:16:30 +05302331/*******************/
2332/* HW Capabilities */
2333/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334
Felix Fietkau60540692011-07-19 08:46:44 +02002335static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2336{
2337 eeprom_chainmask &= chip_chainmask;
2338 if (eeprom_chainmask)
2339 return eeprom_chainmask;
2340 else
2341 return chip_chainmask;
2342}
2343
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002344/**
2345 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2346 * @ah: the atheros hardware data structure
2347 *
2348 * We enable DFS support upstream on chipsets which have passed a series
2349 * of tests. The testing requirements are going to be documented. Desired
2350 * test requirements are documented at:
2351 *
2352 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2353 *
2354 * Once a new chipset gets properly tested an individual commit can be used
2355 * to document the testing for DFS for that chipset.
2356 */
2357static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2358{
2359
2360 switch (ah->hw_version.macVersion) {
2361 /* AR9580 will likely be our first target to get testing on */
2362 case AR_SREV_VERSION_9580:
2363 default:
2364 return false;
2365 }
2366}
2367
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002368int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002369{
Sujith2660b812009-02-09 13:27:26 +05302370 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002371 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002372 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002373 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002374
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302375 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002376 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002377
Sujithf74df6f2009-02-09 13:27:24 +05302378 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002379 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302380
Sujith2660b812009-02-09 13:27:26 +05302381 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302382 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002383 if (regulatory->current_rd == 0x64 ||
2384 regulatory->current_rd == 0x65)
2385 regulatory->current_rd += 5;
2386 else if (regulatory->current_rd == 0x41)
2387 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002388 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2389 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390 }
Sujithdc2222a2008-08-14 13:26:55 +05302391
Sujithf74df6f2009-02-09 13:27:24 +05302392 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002393 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002394 ath_err(common,
2395 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002396 return -EINVAL;
2397 }
2398
Felix Fietkaud4659912010-10-14 16:02:39 +02002399 if (eeval & AR5416_OPFLAGS_11A)
2400 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002401
Felix Fietkaud4659912010-10-14 16:02:39 +02002402 if (eeval & AR5416_OPFLAGS_11G)
2403 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302404
Sujith Manoharane41db612012-09-10 09:20:12 +05302405 if (AR_SREV_9485(ah) ||
2406 AR_SREV_9285(ah) ||
2407 AR_SREV_9330(ah) ||
2408 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002409 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302410 else if (AR_SREV_9462(ah))
2411 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002412 else if (!AR_SREV_9280_20_OR_LATER(ah))
2413 chip_chainmask = 7;
2414 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2415 chip_chainmask = 3;
2416 else
2417 chip_chainmask = 7;
2418
Sujithf74df6f2009-02-09 13:27:24 +05302419 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002420 /*
2421 * For AR9271 we will temporarilly uses the rx chainmax as read from
2422 * the EEPROM.
2423 */
Sujith8147f5d2009-02-20 15:13:23 +05302424 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002425 !(eeval & AR5416_OPFLAGS_11A) &&
2426 !(AR_SREV_9271(ah)))
2427 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302428 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002429 else if (AR_SREV_9100(ah))
2430 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302431 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002432 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302433 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302434
Felix Fietkau60540692011-07-19 08:46:44 +02002435 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2436 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002437 ah->txchainmask = pCap->tx_chainmask;
2438 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002439
Felix Fietkau7a370812010-09-22 12:34:52 +02002440 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302441
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002442 /* enable key search for every frame in an aggregate */
2443 if (AR_SREV_9300_20_OR_LATER(ah))
2444 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2445
Bruno Randolfce2220d2010-09-17 11:36:25 +09002446 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2447
Felix Fietkau0db156e2011-03-23 20:57:29 +01002448 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302449 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2450 else
2451 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2452
Sujith5b5fa352010-03-17 14:25:15 +05302453 if (AR_SREV_9271(ah))
2454 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302455 else if (AR_DEVID_7010(ah))
2456 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302457 else if (AR_SREV_9300_20_OR_LATER(ah))
2458 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2459 else if (AR_SREV_9287_11_OR_LATER(ah))
2460 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002461 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302462 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002463 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302464 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2465 else
2466 pCap->num_gpio_pins = AR_NUM_GPIO;
2467
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302468 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302469 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302470 else
Sujithf1dc5602008-10-29 10:16:30 +05302471 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302472
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302473#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302474 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2475 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2476 ah->rfkill_gpio =
2477 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2478 ah->rfkill_polarity =
2479 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302480
2481 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2482 }
2483#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002484 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302485 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2486 else
2487 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302488
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302489 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302490 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2491 else
2492 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2493
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002494 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002495 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302496 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002497 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2498
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002499 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2500 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2501 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002502 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002503 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002504 } else {
2505 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002506 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002507 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002508 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002509
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002510 if (AR_SREV_9300_20_OR_LATER(ah))
2511 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2512
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002513 if (AR_SREV_9300_20_OR_LATER(ah))
2514 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2515
Felix Fietkaua42acef2010-09-22 12:34:54 +02002516 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002517 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2518
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002519 if (AR_SREV_9285(ah))
2520 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2521 ant_div_ctl1 =
2522 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2523 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2524 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2525 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302526 if (AR_SREV_9300_20_OR_LATER(ah)) {
2527 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2528 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2529 }
2530
2531
Sujith Manoharan06236e52012-09-16 08:07:12 +05302532 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302533 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2534 /*
2535 * enable the diversity-combining algorithm only when
2536 * both enable_lna_div and enable_fast_div are set
2537 * Table for Diversity
2538 * ant_div_alt_lnaconf bit 0-1
2539 * ant_div_main_lnaconf bit 2-3
2540 * ant_div_alt_gaintb bit 4
2541 * ant_div_main_gaintb bit 5
2542 * enable_ant_div_lnadiv bit 6
2543 * enable_ant_fast_div bit 7
2544 */
2545 if ((ant_div_ctl1 >> 0x6) == 0x3)
2546 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2547 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002548
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002549 if (ath9k_hw_dfs_tested(ah))
2550 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2551
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002552 tx_chainmask = pCap->tx_chainmask;
2553 rx_chainmask = pCap->rx_chainmask;
2554 while (tx_chainmask || rx_chainmask) {
2555 if (tx_chainmask & BIT(0))
2556 pCap->max_txchains++;
2557 if (rx_chainmask & BIT(0))
2558 pCap->max_rxchains++;
2559
2560 tx_chainmask >>= 1;
2561 rx_chainmask >>= 1;
2562 }
2563
Sujith Manoharana4a29542012-09-10 09:20:03 +05302564 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302565 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2566 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2567
2568 if (AR_SREV_9462_20(ah))
2569 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302570 }
2571
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302572 if (AR_SREV_9280_20_OR_LATER(ah)) {
2573 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
2574 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
2575
2576 if (AR_SREV_9280(ah))
2577 pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
2578 }
2579
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302580 if (AR_SREV_9300_20_OR_LATER(ah) &&
2581 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2582 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2583
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002584 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002585}
2586
Sujithf1dc5602008-10-29 10:16:30 +05302587/****************************/
2588/* GPIO / RFKILL / Antennae */
2589/****************************/
2590
Sujithcbe61d82009-02-09 13:27:12 +05302591static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302592 u32 gpio, u32 type)
2593{
2594 int addr;
2595 u32 gpio_shift, tmp;
2596
2597 if (gpio > 11)
2598 addr = AR_GPIO_OUTPUT_MUX3;
2599 else if (gpio > 5)
2600 addr = AR_GPIO_OUTPUT_MUX2;
2601 else
2602 addr = AR_GPIO_OUTPUT_MUX1;
2603
2604 gpio_shift = (gpio % 6) * 5;
2605
2606 if (AR_SREV_9280_20_OR_LATER(ah)
2607 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2608 REG_RMW(ah, addr, (type << gpio_shift),
2609 (0x1f << gpio_shift));
2610 } else {
2611 tmp = REG_READ(ah, addr);
2612 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2613 tmp &= ~(0x1f << gpio_shift);
2614 tmp |= (type << gpio_shift);
2615 REG_WRITE(ah, addr, tmp);
2616 }
2617}
2618
Sujithcbe61d82009-02-09 13:27:12 +05302619void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302620{
2621 u32 gpio_shift;
2622
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002623 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302624
Sujith88c1f4f2010-06-30 14:46:31 +05302625 if (AR_DEVID_7010(ah)) {
2626 gpio_shift = gpio;
2627 REG_RMW(ah, AR7010_GPIO_OE,
2628 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2629 (AR7010_GPIO_OE_MASK << gpio_shift));
2630 return;
2631 }
Sujithf1dc5602008-10-29 10:16:30 +05302632
Sujith88c1f4f2010-06-30 14:46:31 +05302633 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302634 REG_RMW(ah,
2635 AR_GPIO_OE_OUT,
2636 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2637 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2638}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002639EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302640
Sujithcbe61d82009-02-09 13:27:12 +05302641u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302642{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302643#define MS_REG_READ(x, y) \
2644 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2645
Sujith2660b812009-02-09 13:27:26 +05302646 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302647 return 0xffffffff;
2648
Sujith88c1f4f2010-06-30 14:46:31 +05302649 if (AR_DEVID_7010(ah)) {
2650 u32 val;
2651 val = REG_READ(ah, AR7010_GPIO_IN);
2652 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2653 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002654 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2655 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002656 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302657 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002658 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302659 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002660 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302661 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002662 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302663 return MS_REG_READ(AR928X, gpio) != 0;
2664 else
2665 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302666}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002667EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302668
Sujithcbe61d82009-02-09 13:27:12 +05302669void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302670 u32 ah_signal_type)
2671{
2672 u32 gpio_shift;
2673
Sujith88c1f4f2010-06-30 14:46:31 +05302674 if (AR_DEVID_7010(ah)) {
2675 gpio_shift = gpio;
2676 REG_RMW(ah, AR7010_GPIO_OE,
2677 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2678 (AR7010_GPIO_OE_MASK << gpio_shift));
2679 return;
2680 }
2681
Sujithf1dc5602008-10-29 10:16:30 +05302682 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302683 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302684 REG_RMW(ah,
2685 AR_GPIO_OE_OUT,
2686 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2687 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2688}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002689EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302690
Sujithcbe61d82009-02-09 13:27:12 +05302691void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302692{
Sujith88c1f4f2010-06-30 14:46:31 +05302693 if (AR_DEVID_7010(ah)) {
2694 val = val ? 0 : 1;
2695 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2696 AR_GPIO_BIT(gpio));
2697 return;
2698 }
2699
Sujith5b5fa352010-03-17 14:25:15 +05302700 if (AR_SREV_9271(ah))
2701 val = ~val;
2702
Sujithf1dc5602008-10-29 10:16:30 +05302703 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2704 AR_GPIO_BIT(gpio));
2705}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002706EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302707
Sujithcbe61d82009-02-09 13:27:12 +05302708void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302709{
2710 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2711}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002712EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302713
Sujithf1dc5602008-10-29 10:16:30 +05302714/*********************/
2715/* General Operation */
2716/*********************/
2717
Sujithcbe61d82009-02-09 13:27:12 +05302718u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302719{
2720 u32 bits = REG_READ(ah, AR_RX_FILTER);
2721 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2722
2723 if (phybits & AR_PHY_ERR_RADAR)
2724 bits |= ATH9K_RX_FILTER_PHYRADAR;
2725 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2726 bits |= ATH9K_RX_FILTER_PHYERR;
2727
2728 return bits;
2729}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002730EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302731
Sujithcbe61d82009-02-09 13:27:12 +05302732void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302733{
2734 u32 phybits;
2735
Sujith7d0d0df2010-04-16 11:53:57 +05302736 ENABLE_REGWRITE_BUFFER(ah);
2737
Sujith Manoharana4a29542012-09-10 09:20:03 +05302738 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302739 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2740
Sujith7ea310b2009-09-03 12:08:43 +05302741 REG_WRITE(ah, AR_RX_FILTER, bits);
2742
Sujithf1dc5602008-10-29 10:16:30 +05302743 phybits = 0;
2744 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2745 phybits |= AR_PHY_ERR_RADAR;
2746 if (bits & ATH9K_RX_FILTER_PHYERR)
2747 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2748 REG_WRITE(ah, AR_PHY_ERR, phybits);
2749
2750 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002751 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302752 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002753 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302754
2755 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302756}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002757EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302758
Sujithcbe61d82009-02-09 13:27:12 +05302759bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302760{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302761 if (ath9k_hw_mci_is_enabled(ah))
2762 ar9003_mci_bt_gain_ctrl(ah);
2763
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302764 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2765 return false;
2766
2767 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002768 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302769 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302770}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002771EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302772
Sujithcbe61d82009-02-09 13:27:12 +05302773bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302774{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002775 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302776 return false;
2777
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302778 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2779 return false;
2780
2781 ath9k_hw_init_pll(ah, NULL);
2782 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302783}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002784EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302785
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002786static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302787{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002788 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002789
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002790 if (IS_CHAN_2GHZ(chan))
2791 gain_param = EEP_ANTENNA_GAIN_2G;
2792 else
2793 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302794
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002795 return ah->eep_ops->get_eeprom(ah, gain_param);
2796}
2797
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002798void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2799 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002800{
2801 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2802 struct ieee80211_channel *channel;
2803 int chan_pwr, new_pwr, max_gain;
2804 int ant_gain, ant_reduction = 0;
2805
2806 if (!chan)
2807 return;
2808
2809 channel = chan->chan;
2810 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2811 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2812 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2813
2814 ant_gain = get_antenna_gain(ah, chan);
2815 if (ant_gain > max_gain)
2816 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302817
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002818 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002819 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002820 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002821}
2822
2823void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2824{
2825 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2826 struct ath9k_channel *chan = ah->curchan;
2827 struct ieee80211_channel *channel = chan->chan;
2828
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002829 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002830 if (test)
2831 channel->max_power = MAX_RATE_POWER / 2;
2832
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002833 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002834
2835 if (test)
2836 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302837}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002838EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302839
Sujithcbe61d82009-02-09 13:27:12 +05302840void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302841{
Sujith2660b812009-02-09 13:27:26 +05302842 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302843}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002844EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302845
Sujithcbe61d82009-02-09 13:27:12 +05302846void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302847{
2848 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2849 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302852
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002853void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302854{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002855 struct ath_common *common = ath9k_hw_common(ah);
2856
2857 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2858 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2859 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302860}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002861EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302862
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002863#define ATH9K_MAX_TSF_READ 10
2864
Sujithcbe61d82009-02-09 13:27:12 +05302865u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302866{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002867 u32 tsf_lower, tsf_upper1, tsf_upper2;
2868 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302869
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002870 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2871 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2872 tsf_lower = REG_READ(ah, AR_TSF_L32);
2873 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2874 if (tsf_upper2 == tsf_upper1)
2875 break;
2876 tsf_upper1 = tsf_upper2;
2877 }
Sujithf1dc5602008-10-29 10:16:30 +05302878
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002879 WARN_ON( i == ATH9K_MAX_TSF_READ );
2880
2881 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302882}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002883EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302884
Sujithcbe61d82009-02-09 13:27:12 +05302885void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002886{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002887 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002888 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002889}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002890EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002891
Sujithcbe61d82009-02-09 13:27:12 +05302892void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302893{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002894 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2895 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002896 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002897 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002898
Sujithf1dc5602008-10-29 10:16:30 +05302899 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002900}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002901EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002902
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302903void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002904{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302905 if (set)
Sujith2660b812009-02-09 13:27:26 +05302906 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002907 else
Sujith2660b812009-02-09 13:27:26 +05302908 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002909}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002910EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002911
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002912void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002913{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002914 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302915 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002916
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002917 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302918 macmode = AR_2040_JOINED_RX_CLEAR;
2919 else
2920 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002921
Sujithf1dc5602008-10-29 10:16:30 +05302922 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002923}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302924
2925/* HW Generic timers configuration */
2926
2927static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2928{
2929 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2930 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2931 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2932 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2933 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2934 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2935 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2936 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2937 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2938 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2939 AR_NDP2_TIMER_MODE, 0x0002},
2940 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2941 AR_NDP2_TIMER_MODE, 0x0004},
2942 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2943 AR_NDP2_TIMER_MODE, 0x0008},
2944 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2945 AR_NDP2_TIMER_MODE, 0x0010},
2946 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2947 AR_NDP2_TIMER_MODE, 0x0020},
2948 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2949 AR_NDP2_TIMER_MODE, 0x0040},
2950 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2951 AR_NDP2_TIMER_MODE, 0x0080}
2952};
2953
2954/* HW generic timer primitives */
2955
2956/* compute and clear index of rightmost 1 */
2957static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2958{
2959 u32 b;
2960
2961 b = *mask;
2962 b &= (0-b);
2963 *mask &= ~b;
2964 b *= debruijn32;
2965 b >>= 27;
2966
2967 return timer_table->gen_timer_index[b];
2968}
2969
Felix Fietkaudd347f22011-03-22 21:54:17 +01002970u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302971{
2972 return REG_READ(ah, AR_TSF_L32);
2973}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002974EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302975
2976struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2977 void (*trigger)(void *),
2978 void (*overflow)(void *),
2979 void *arg,
2980 u8 timer_index)
2981{
2982 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2983 struct ath_gen_timer *timer;
2984
2985 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2986
2987 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002988 ath_err(ath9k_hw_common(ah),
2989 "Failed to allocate memory for hw timer[%d]\n",
2990 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302991 return NULL;
2992 }
2993
2994 /* allocate a hardware generic timer slot */
2995 timer_table->timers[timer_index] = timer;
2996 timer->index = timer_index;
2997 timer->trigger = trigger;
2998 timer->overflow = overflow;
2999 timer->arg = arg;
3000
3001 return timer;
3002}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003003EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303004
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003005void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3006 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303007 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003008 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009{
3010 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303011 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303012
3013 BUG_ON(!timer_period);
3014
3015 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3016
3017 tsf = ath9k_hw_gettsf32(ah);
3018
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303019 timer_next = tsf + trig_timeout;
3020
Joe Perchesd2182b62011-12-15 14:55:53 -08003021 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003022 "current tsf %x period %x timer_next %x\n",
3023 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303024
3025 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026 * Program generic timer registers
3027 */
3028 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3029 timer_next);
3030 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3031 timer_period);
3032 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3033 gen_tmr_configuration[timer->index].mode_mask);
3034
Sujith Manoharana4a29542012-09-10 09:20:03 +05303035 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303036 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303037 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303038 * to use. But we still follow the old rule, 0 - 7 use tsf and
3039 * 8 - 15 use tsf2.
3040 */
3041 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3042 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3043 (1 << timer->index));
3044 else
3045 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3046 (1 << timer->index));
3047 }
3048
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303049 /* Enable both trigger and thresh interrupt masks */
3050 REG_SET_BIT(ah, AR_IMR_S5,
3051 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3052 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303053}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003054EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003056void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303057{
3058 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3059
3060 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3061 (timer->index >= ATH_MAX_GEN_TIMER)) {
3062 return;
3063 }
3064
3065 /* Clear generic timer enable bits. */
3066 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3067 gen_tmr_configuration[timer->index].mode_mask);
3068
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303069 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3070 /*
3071 * Need to switch back to TSF if it was using TSF2.
3072 */
3073 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3074 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3075 (1 << timer->index));
3076 }
3077 }
3078
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303079 /* Disable both trigger and thresh interrupt masks */
3080 REG_CLR_BIT(ah, AR_IMR_S5,
3081 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3082 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3083
3084 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303085}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003086EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303087
3088void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3089{
3090 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3091
3092 /* free the hardware generic timer slot */
3093 timer_table->timers[timer->index] = NULL;
3094 kfree(timer);
3095}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003096EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303097
3098/*
3099 * Generic Timer Interrupts handling
3100 */
3101void ath_gen_timer_isr(struct ath_hw *ah)
3102{
3103 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3104 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003105 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303106 u32 trigger_mask, thresh_mask, index;
3107
3108 /* get hardware generic timer interrupt status */
3109 trigger_mask = ah->intr_gen_timer_trigger;
3110 thresh_mask = ah->intr_gen_timer_thresh;
3111 trigger_mask &= timer_table->timer_mask.val;
3112 thresh_mask &= timer_table->timer_mask.val;
3113
3114 trigger_mask &= ~thresh_mask;
3115
3116 while (thresh_mask) {
3117 index = rightmost_index(timer_table, &thresh_mask);
3118 timer = timer_table->timers[index];
3119 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003120 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3121 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303122 timer->overflow(timer->arg);
3123 }
3124
3125 while (trigger_mask) {
3126 index = rightmost_index(timer_table, &trigger_mask);
3127 timer = timer_table->timers[index];
3128 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003129 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003130 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303131 timer->trigger(timer->arg);
3132 }
3133}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003134EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003135
Sujith05020d22010-03-17 14:25:23 +05303136/********/
3137/* HTC */
3138/********/
3139
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003140static struct {
3141 u32 version;
3142 const char * name;
3143} ath_mac_bb_names[] = {
3144 /* Devices with external radios */
3145 { AR_SREV_VERSION_5416_PCI, "5416" },
3146 { AR_SREV_VERSION_5416_PCIE, "5418" },
3147 { AR_SREV_VERSION_9100, "9100" },
3148 { AR_SREV_VERSION_9160, "9160" },
3149 /* Single-chip solutions */
3150 { AR_SREV_VERSION_9280, "9280" },
3151 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003152 { AR_SREV_VERSION_9287, "9287" },
3153 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003154 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003155 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003156 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303157 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303158 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003159 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303160 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003161};
3162
3163/* For devices with external radios */
3164static struct {
3165 u16 version;
3166 const char * name;
3167} ath_rf_names[] = {
3168 { 0, "5133" },
3169 { AR_RAD5133_SREV_MAJOR, "5133" },
3170 { AR_RAD5122_SREV_MAJOR, "5122" },
3171 { AR_RAD2133_SREV_MAJOR, "2133" },
3172 { AR_RAD2122_SREV_MAJOR, "2122" }
3173};
3174
3175/*
3176 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3177 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003178static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003179{
3180 int i;
3181
3182 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3183 if (ath_mac_bb_names[i].version == mac_bb_version) {
3184 return ath_mac_bb_names[i].name;
3185 }
3186 }
3187
3188 return "????";
3189}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003190
3191/*
3192 * Return the RF name. "????" is returned if the RF is unknown.
3193 * Used for devices with external radios.
3194 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003195static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003196{
3197 int i;
3198
3199 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3200 if (ath_rf_names[i].version == rf_version) {
3201 return ath_rf_names[i].name;
3202 }
3203 }
3204
3205 return "????";
3206}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003207
3208void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3209{
3210 int used;
3211
3212 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003213 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003214 used = snprintf(hw_name, len,
3215 "Atheros AR%s Rev:%x",
3216 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3217 ah->hw_version.macRev);
3218 }
3219 else {
3220 used = snprintf(hw_name, len,
3221 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3222 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3223 ah->hw_version.macRev,
3224 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3225 AR_RADIO_SREV_MAJOR)),
3226 ah->hw_version.phyRev);
3227 }
3228
3229 hw_name[used] = '\0';
3230}
3231EXPORT_SYMBOL(ath9k_hw_name);