blob: 640f96f5a83e3b2bb0cef838db766526e21b5de5 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800173 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilsonaa653a62016-08-04 07:52:27 +0100282int
283i915_gem_object_unbind(struct drm_i915_gem_object *obj)
284{
285 struct i915_vma *vma;
286 LIST_HEAD(still_in_list);
287 int ret;
288
289 /* The vma will only be freed if it is marked as closed, and if we wait
290 * upon rendering to the vma, we may unbind anything in the list.
291 */
292 while ((vma = list_first_entry_or_null(&obj->vma_list,
293 struct i915_vma,
294 obj_link))) {
295 list_move_tail(&vma->obj_link, &still_in_list);
296 ret = i915_vma_unbind(vma);
297 if (ret)
298 break;
299 }
300 list_splice(&still_in_list, &obj->vma_list);
301
302 return ret;
303}
304
Chris Wilson00e60f22016-08-04 16:32:40 +0100305/**
306 * Ensures that all rendering to the object has completed and the object is
307 * safe to unbind from the GTT or access from the CPU.
308 * @obj: i915 gem object
309 * @readonly: waiting for just read access or read-write access
310 */
311int
312i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
313 bool readonly)
314{
315 struct reservation_object *resv;
316 struct i915_gem_active *active;
317 unsigned long active_mask;
318 int idx;
319
320 lockdep_assert_held(&obj->base.dev->struct_mutex);
321
322 if (!readonly) {
323 active = obj->last_read;
324 active_mask = i915_gem_object_get_active(obj);
325 } else {
326 active_mask = 1;
327 active = &obj->last_write;
328 }
329
330 for_each_active(active_mask, idx) {
331 int ret;
332
333 ret = i915_gem_active_wait(&active[idx],
334 &obj->base.dev->struct_mutex);
335 if (ret)
336 return ret;
337 }
338
339 resv = i915_gem_object_get_dmabuf_resv(obj);
340 if (resv) {
341 long err;
342
343 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
344 MAX_SCHEDULE_TIMEOUT);
345 if (err < 0)
346 return err;
347 }
348
349 return 0;
350}
351
Chris Wilsonb8f90962016-08-05 10:14:07 +0100352/* A nonblocking variant of the above wait. Must be called prior to
353 * acquiring the mutex for the object, as the object state may change
354 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100355 */
356static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100357__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
358 struct intel_rps_client *rps,
359 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100360{
Chris Wilson00e60f22016-08-04 16:32:40 +0100361 struct i915_gem_active *active;
362 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100363 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100364
Chris Wilsonb8f90962016-08-05 10:14:07 +0100365 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100366 if (!active_mask)
367 return 0;
368
369 if (!readonly) {
370 active = obj->last_read;
371 } else {
372 active_mask = 1;
373 active = &obj->last_write;
374 }
375
Chris Wilsonb8f90962016-08-05 10:14:07 +0100376 for_each_active(active_mask, idx) {
377 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100378
Chris Wilsonb8f90962016-08-05 10:14:07 +0100379 ret = i915_gem_active_wait_unlocked(&active[idx],
380 true, NULL, rps);
381 if (ret)
382 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100386}
387
388static struct intel_rps_client *to_rps_client(struct drm_file *file)
389{
390 struct drm_i915_file_private *fpriv = file->driver_priv;
391
392 return &fpriv->rps;
393}
394
Chris Wilson00731152014-05-21 12:42:56 +0100395int
396i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
397 int align)
398{
399 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800400 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100401
402 if (obj->phys_handle) {
403 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
404 return -EBUSY;
405
406 return 0;
407 }
408
409 if (obj->madv != I915_MADV_WILLNEED)
410 return -EFAULT;
411
412 if (obj->base.filp == NULL)
413 return -EINVAL;
414
Chris Wilson4717ca92016-08-04 07:52:28 +0100415 ret = i915_gem_object_unbind(obj);
416 if (ret)
417 return ret;
418
419 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800420 if (ret)
421 return ret;
422
Chris Wilson00731152014-05-21 12:42:56 +0100423 /* create a new object */
424 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
425 if (!phys)
426 return -ENOMEM;
427
Chris Wilson00731152014-05-21 12:42:56 +0100428 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 obj->ops = &i915_gem_phys_ops;
430
431 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100432}
433
434static int
435i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
436 struct drm_i915_gem_pwrite *args,
437 struct drm_file *file_priv)
438{
439 struct drm_device *dev = obj->base.dev;
440 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300441 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200442 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800443
444 /* We manually control the domain here and pretend that it
445 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
446 */
447 ret = i915_gem_object_wait_rendering(obj, false);
448 if (ret)
449 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100450
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700451 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100452 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
453 unsigned long unwritten;
454
455 /* The physical object once assigned is fixed for the lifetime
456 * of the obj, so we can safely drop the lock and continue
457 * to access vaddr.
458 */
459 mutex_unlock(&dev->struct_mutex);
460 unwritten = copy_from_user(vaddr, user_data, args->size);
461 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200462 if (unwritten) {
463 ret = -EFAULT;
464 goto out;
465 }
Chris Wilson00731152014-05-21 12:42:56 +0100466 }
467
Chris Wilson6a2c4232014-11-04 04:51:40 -0800468 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100469 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200470
471out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700472 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200473 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100474}
475
Chris Wilson42dcedd2012-11-15 11:32:30 +0000476void *i915_gem_object_alloc(struct drm_device *dev)
477{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100479 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000480}
481
482void i915_gem_object_free(struct drm_i915_gem_object *obj)
483{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100485 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486}
487
Dave Airlieff72145b2011-02-07 12:16:14 +1000488static int
489i915_gem_create(struct drm_file *file,
490 struct drm_device *dev,
491 uint64_t size,
492 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700493{
Chris Wilson05394f32010-11-08 19:18:58 +0000494 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300495 int ret;
496 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200499 if (size == 0)
500 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700501
502 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100503 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100504 if (IS_ERR(obj))
505 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Chris Wilson05394f32010-11-08 19:18:58 +0000507 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100508 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100509 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200510 if (ret)
511 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100512
Dave Airlieff72145b2011-02-07 12:16:14 +1000513 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700514 return 0;
515}
516
Dave Airlieff72145b2011-02-07 12:16:14 +1000517int
518i915_gem_dumb_create(struct drm_file *file,
519 struct drm_device *dev,
520 struct drm_mode_create_dumb *args)
521{
522 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300523 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000524 args->size = args->pitch * args->height;
525 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000526 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000527}
528
Dave Airlieff72145b2011-02-07 12:16:14 +1000529/**
530 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100531 * @dev: drm device pointer
532 * @data: ioctl data blob
533 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 */
535int
536i915_gem_create_ioctl(struct drm_device *dev, void *data,
537 struct drm_file *file)
538{
539 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200540
Dave Airlieff72145b2011-02-07 12:16:14 +1000541 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000542 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000543}
544
Daniel Vetter8c599672011-12-14 13:57:31 +0100545static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100546__copy_to_user_swizzled(char __user *cpu_vaddr,
547 const char *gpu_vaddr, int gpu_offset,
548 int length)
549{
550 int ret, cpu_offset = 0;
551
552 while (length > 0) {
553 int cacheline_end = ALIGN(gpu_offset + 1, 64);
554 int this_length = min(cacheline_end - gpu_offset, length);
555 int swizzled_gpu_offset = gpu_offset ^ 64;
556
557 ret = __copy_to_user(cpu_vaddr + cpu_offset,
558 gpu_vaddr + swizzled_gpu_offset,
559 this_length);
560 if (ret)
561 return ret + length;
562
563 cpu_offset += this_length;
564 gpu_offset += this_length;
565 length -= this_length;
566 }
567
568 return 0;
569}
570
571static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700572__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
573 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100574 int length)
575{
576 int ret, cpu_offset = 0;
577
578 while (length > 0) {
579 int cacheline_end = ALIGN(gpu_offset + 1, 64);
580 int this_length = min(cacheline_end - gpu_offset, length);
581 int swizzled_gpu_offset = gpu_offset ^ 64;
582
583 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
584 cpu_vaddr + cpu_offset,
585 this_length);
586 if (ret)
587 return ret + length;
588
589 cpu_offset += this_length;
590 gpu_offset += this_length;
591 length -= this_length;
592 }
593
594 return 0;
595}
596
Brad Volkin4c914c02014-02-18 10:15:45 -0800597/*
598 * Pins the specified object's pages and synchronizes the object with
599 * GPU accesses. Sets needs_clflush to non-zero if the caller should
600 * flush the object from the CPU cache.
601 */
602int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
603 int *needs_clflush)
604{
605 int ret;
606
607 *needs_clflush = 0;
608
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100609 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800610 return -EINVAL;
611
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100612 ret = i915_gem_object_wait_rendering(obj, true);
613 if (ret)
614 return ret;
615
Brad Volkin4c914c02014-02-18 10:15:45 -0800616 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
617 /* If we're not in the cpu read domain, set ourself into the gtt
618 * read domain and manually flush cachelines (if required). This
619 * optimizes for the case when the gpu will dirty the data
620 * anyway again before the next pread happens. */
621 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
622 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800623 }
624
625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
631 return ret;
632}
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634/* Per-page copy function for the shmem pread fastpath.
635 * Flushes invalid cachelines before reading the target if
636 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700637static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200638shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
639 char __user *user_data,
640 bool page_do_bit17_swizzling, bool needs_clflush)
641{
642 char *vaddr;
643 int ret;
644
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200645 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200646 return -EINVAL;
647
648 vaddr = kmap_atomic(page);
649 if (needs_clflush)
650 drm_clflush_virt_range(vaddr + shmem_page_offset,
651 page_length);
652 ret = __copy_to_user_inatomic(user_data,
653 vaddr + shmem_page_offset,
654 page_length);
655 kunmap_atomic(vaddr);
656
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658}
659
Daniel Vetter23c18c72012-03-25 19:47:42 +0200660static void
661shmem_clflush_swizzled_range(char *addr, unsigned long length,
662 bool swizzled)
663{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200664 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200665 unsigned long start = (unsigned long) addr;
666 unsigned long end = (unsigned long) addr + length;
667
668 /* For swizzling simply ensure that we always flush both
669 * channels. Lame, but simple and it works. Swizzled
670 * pwrite/pread is far from a hotpath - current userspace
671 * doesn't use it at all. */
672 start = round_down(start, 128);
673 end = round_up(end, 128);
674
675 drm_clflush_virt_range((void *)start, end - start);
676 } else {
677 drm_clflush_virt_range(addr, length);
678 }
679
680}
681
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682/* Only difference to the fast-path function is that this can handle bit17
683 * and uses non-atomic copy and kmap functions. */
684static int
685shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
686 char __user *user_data,
687 bool page_do_bit17_swizzling, bool needs_clflush)
688{
689 char *vaddr;
690 int ret;
691
692 vaddr = kmap(page);
693 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697
698 if (page_do_bit17_swizzling)
699 ret = __copy_to_user_swizzled(user_data,
700 vaddr, shmem_page_offset,
701 page_length);
702 else
703 ret = __copy_to_user(user_data,
704 vaddr + shmem_page_offset,
705 page_length);
706 kunmap(page);
707
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100708 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709}
710
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530711static inline unsigned long
712slow_user_access(struct io_mapping *mapping,
713 uint64_t page_base, int page_offset,
714 char __user *user_data,
715 unsigned long length, bool pwrite)
716{
717 void __iomem *ioaddr;
718 void *vaddr;
719 uint64_t unwritten;
720
721 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
722 /* We can use the cpu mem copy function because this is X86. */
723 vaddr = (void __force *)ioaddr + page_offset;
724 if (pwrite)
725 unwritten = __copy_from_user(vaddr, user_data, length);
726 else
727 unwritten = __copy_to_user(user_data, vaddr, length);
728
729 io_mapping_unmap(ioaddr);
730 return unwritten;
731}
732
733static int
734i915_gem_gtt_pread(struct drm_device *dev,
735 struct drm_i915_gem_object *obj, uint64_t size,
736 uint64_t data_offset, uint64_t data_ptr)
737{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100738 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
740 struct drm_mm_node node;
741 char __user *user_data;
742 uint64_t remain;
743 uint64_t offset;
744 int ret;
745
Chris Wilsonde895082016-08-04 16:32:34 +0100746 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530747 if (ret) {
748 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_get_pages(obj);
753 if (ret) {
754 remove_mappable_node(&node);
755 goto out;
756 }
757
758 i915_gem_object_pin_pages(obj);
759 } else {
760 node.start = i915_gem_obj_ggtt_offset(obj);
761 node.allocated = false;
762 ret = i915_gem_object_put_fence(obj);
763 if (ret)
764 goto out_unpin;
765 }
766
767 ret = i915_gem_object_set_to_gtt_domain(obj, false);
768 if (ret)
769 goto out_unpin;
770
771 user_data = u64_to_user_ptr(data_ptr);
772 remain = size;
773 offset = data_offset;
774
775 mutex_unlock(&dev->struct_mutex);
776 if (likely(!i915.prefault_disable)) {
777 ret = fault_in_multipages_writeable(user_data, remain);
778 if (ret) {
779 mutex_lock(&dev->struct_mutex);
780 goto out_unpin;
781 }
782 }
783
784 while (remain > 0) {
785 /* Operation in this page
786 *
787 * page_base = page offset within aperture
788 * page_offset = offset within page
789 * page_length = bytes to copy for this page
790 */
791 u32 page_base = node.start;
792 unsigned page_offset = offset_in_page(offset);
793 unsigned page_length = PAGE_SIZE - page_offset;
794 page_length = remain < page_length ? remain : page_length;
795 if (node.allocated) {
796 wmb();
797 ggtt->base.insert_page(&ggtt->base,
798 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
799 node.start,
800 I915_CACHE_NONE, 0);
801 wmb();
802 } else {
803 page_base += offset & PAGE_MASK;
804 }
805 /* This is a slow read/write as it tries to read from
806 * and write to user memory which may result into page
807 * faults, and so we cannot perform this under struct_mutex.
808 */
809 if (slow_user_access(ggtt->mappable, page_base,
810 page_offset, user_data,
811 page_length, false)) {
812 ret = -EFAULT;
813 break;
814 }
815
816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
819 }
820
821 mutex_lock(&dev->struct_mutex);
822 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
823 /* The user has modified the object whilst we tried
824 * reading from it, and we now have no idea what domain
825 * the pages should be in. As we have just been touching
826 * them directly, flush everything back to the GTT
827 * domain.
828 */
829 ret = i915_gem_object_set_to_gtt_domain(obj, false);
830 }
831
832out_unpin:
833 if (node.allocated) {
834 wmb();
835 ggtt->base.clear_range(&ggtt->base,
836 node.start, node.size,
837 true);
838 i915_gem_object_unpin_pages(obj);
839 remove_mappable_node(&node);
840 } else {
841 i915_gem_object_ggtt_unpin(obj);
842 }
843out:
844 return ret;
845}
846
Eric Anholteb014592009-03-10 11:44:52 -0700847static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200848i915_gem_shmem_pread(struct drm_device *dev,
849 struct drm_i915_gem_object *obj,
850 struct drm_i915_gem_pread *args,
851 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700852{
Daniel Vetter8461d222011-12-14 13:57:32 +0100853 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700854 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100855 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100856 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100857 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200858 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200859 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200860 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700861
Chris Wilson6eae0052016-06-20 15:05:52 +0100862 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530863 return -ENODEV;
864
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300865 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700866 remain = args->size;
867
Daniel Vetter8461d222011-12-14 13:57:32 +0100868 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700869
Brad Volkin4c914c02014-02-18 10:15:45 -0800870 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100871 if (ret)
872 return ret;
873
Eric Anholteb014592009-03-10 11:44:52 -0700874 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100875
Imre Deak67d5a502013-02-18 19:28:02 +0200876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
877 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200878 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100879
880 if (remain <= 0)
881 break;
882
Eric Anholteb014592009-03-10 11:44:52 -0700883 /* Operation in this page
884 *
Eric Anholteb014592009-03-10 11:44:52 -0700885 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700886 * page_length = bytes to copy for this page
887 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100888 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700889 page_length = remain;
890 if ((shmem_page_offset + page_length) > PAGE_SIZE)
891 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700892
Daniel Vetter8461d222011-12-14 13:57:32 +0100893 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
894 (page_to_phys(page) & (1 << 17)) != 0;
895
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
897 user_data, page_do_bit17_swizzling,
898 needs_clflush);
899 if (ret == 0)
900 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700901
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200902 mutex_unlock(&dev->struct_mutex);
903
Jani Nikulad330a952014-01-21 11:24:25 +0200904 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200905 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200906 /* Userspace is tricking us, but we've already clobbered
907 * its pages with the prefault and promised to write the
908 * data up to the first fault. Hence ignore any errors
909 * and just continue. */
910 (void)ret;
911 prefaulted = 1;
912 }
913
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
915 user_data, page_do_bit17_swizzling,
916 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700917
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200918 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100919
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100920 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100921 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100922
Chris Wilson17793c92014-03-07 08:30:36 +0000923next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700924 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100925 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700926 offset += page_length;
927 }
928
Chris Wilson4f27b752010-10-14 15:26:45 +0100929out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100930 i915_gem_object_unpin_pages(obj);
931
Eric Anholteb014592009-03-10 11:44:52 -0700932 return ret;
933}
934
Eric Anholt673a3942008-07-30 12:06:12 -0700935/**
936 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100937 * @dev: drm device pointer
938 * @data: ioctl data blob
939 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700940 *
941 * On error, the contents of *data are undefined.
942 */
943int
944i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000945 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700946{
947 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000948 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100949 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700950
Chris Wilson51311d02010-11-17 09:10:42 +0000951 if (args->size == 0)
952 return 0;
953
954 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300955 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000956 args->size))
957 return -EFAULT;
958
Chris Wilson03ac0642016-07-20 13:31:51 +0100959 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100960 if (!obj)
961 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700962
Chris Wilson7dcd2492010-09-26 20:21:44 +0100963 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000964 if (args->offset > obj->base.size ||
965 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100966 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100967 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100968 }
969
Chris Wilsondb53a302011-02-03 11:57:46 +0000970 trace_i915_gem_object_pread(obj, args->offset, args->size);
971
Chris Wilson258a5ed2016-08-05 10:14:16 +0100972 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
973 if (ret)
974 goto err;
975
976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 goto err;
979
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200980 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700981
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530982 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100983 if (ret == -EFAULT || ret == -ENODEV) {
984 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530985 ret = i915_gem_gtt_pread(dev, obj, args->size,
986 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100987 intel_runtime_pm_put(to_i915(dev));
988 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100990 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +0100991 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100992
993 return ret;
994
995err:
996 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700997 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700998}
999
Keith Packard0839ccb2008-10-30 19:38:48 -07001000/* This is the fast write path which cannot handle
1001 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001002 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001003
Keith Packard0839ccb2008-10-30 19:38:48 -07001004static inline int
1005fast_user_write(struct io_mapping *mapping,
1006 loff_t page_base, int page_offset,
1007 char __user *user_data,
1008 int length)
1009{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001010 void __iomem *vaddr_atomic;
1011 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001012 unsigned long unwritten;
1013
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001014 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001015 /* We can use the cpu mem copy function because this is X86. */
1016 vaddr = (void __force*)vaddr_atomic + page_offset;
1017 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001018 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001019 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001020 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001021}
1022
Eric Anholt3de09aa2009-03-09 09:42:23 -07001023/**
1024 * This is the fast pwrite path, where we copy the data directly from the
1025 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001026 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001027 * @obj: i915 gem object
1028 * @args: pwrite arguments structure
1029 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001030 */
Eric Anholt673a3942008-07-30 12:06:12 -07001031static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301032i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001033 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001034 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001035 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001036{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301037 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301039 struct drm_mm_node node;
1040 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001041 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301042 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043 bool hit_slow_path = false;
1044
1045 if (obj->tiling_mode != I915_TILING_NONE)
1046 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001047
Chris Wilsonde895082016-08-04 16:32:34 +01001048 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1049 PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301050 if (ret) {
1051 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1052 if (ret)
1053 goto out;
1054
1055 ret = i915_gem_object_get_pages(obj);
1056 if (ret) {
1057 remove_mappable_node(&node);
1058 goto out;
1059 }
1060
1061 i915_gem_object_pin_pages(obj);
1062 } else {
1063 node.start = i915_gem_obj_ggtt_offset(obj);
1064 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_object_put_fence(obj);
1066 if (ret)
1067 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301068 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001069
1070 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1071 if (ret)
1072 goto out_unpin;
1073
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001074 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301075 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001076
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301077 user_data = u64_to_user_ptr(args->data_ptr);
1078 offset = args->offset;
1079 remain = args->size;
1080 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001081 /* Operation in this page
1082 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001083 * page_base = page offset within aperture
1084 * page_offset = offset within page
1085 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001086 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301087 u32 page_base = node.start;
1088 unsigned page_offset = offset_in_page(offset);
1089 unsigned page_length = PAGE_SIZE - page_offset;
1090 page_length = remain < page_length ? remain : page_length;
1091 if (node.allocated) {
1092 wmb(); /* flush the write before we modify the GGTT */
1093 ggtt->base.insert_page(&ggtt->base,
1094 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1095 node.start, I915_CACHE_NONE, 0);
1096 wmb(); /* flush modifications to the GGTT (insert_page) */
1097 } else {
1098 page_base += offset & PAGE_MASK;
1099 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001100 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001101 * source page isn't available. Return the error and we'll
1102 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 * If the object is non-shmem backed, we retry again with the
1104 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001105 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001106 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001107 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301108 hit_slow_path = true;
1109 mutex_unlock(&dev->struct_mutex);
1110 if (slow_user_access(ggtt->mappable,
1111 page_base,
1112 page_offset, user_data,
1113 page_length, true)) {
1114 ret = -EFAULT;
1115 mutex_lock(&dev->struct_mutex);
1116 goto out_flush;
1117 }
1118
1119 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001120 }
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Keith Packard0839ccb2008-10-30 19:38:48 -07001122 remain -= page_length;
1123 user_data += page_length;
1124 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001125 }
Eric Anholt673a3942008-07-30 12:06:12 -07001126
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001127out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 if (hit_slow_path) {
1129 if (ret == 0 &&
1130 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1131 /* The user has modified the object whilst we tried
1132 * reading from it, and we now have no idea what domain
1133 * the pages should be in. As we have just been touching
1134 * them directly, flush everything back to the GTT
1135 * domain.
1136 */
1137 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1138 }
1139 }
1140
Rodrigo Vivide152b62015-07-07 16:28:51 -07001141 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001142out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301143 if (node.allocated) {
1144 wmb();
1145 ggtt->base.clear_range(&ggtt->base,
1146 node.start, node.size,
1147 true);
1148 i915_gem_object_unpin_pages(obj);
1149 remove_mappable_node(&node);
1150 } else {
1151 i915_gem_object_ggtt_unpin(obj);
1152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001154 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001155}
1156
Daniel Vetterd174bd62012-03-25 19:47:40 +02001157/* Per-page copy function for the shmem pwrite fastpath.
1158 * Flushes invalid cachelines before writing to the target if
1159 * needs_clflush_before is set and flushes out any written cachelines after
1160 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001161static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001162shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1163 char __user *user_data,
1164 bool page_do_bit17_swizzling,
1165 bool needs_clflush_before,
1166 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001167{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001168 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001169 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001170
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001171 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001172 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001173
Daniel Vetterd174bd62012-03-25 19:47:40 +02001174 vaddr = kmap_atomic(page);
1175 if (needs_clflush_before)
1176 drm_clflush_virt_range(vaddr + shmem_page_offset,
1177 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001178 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1179 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001180 if (needs_clflush_after)
1181 drm_clflush_virt_range(vaddr + shmem_page_offset,
1182 page_length);
1183 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001184
Chris Wilson755d2212012-09-04 21:02:55 +01001185 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186}
1187
Daniel Vetterd174bd62012-03-25 19:47:40 +02001188/* Only difference to the fast-path function is that this can handle bit17
1189 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001190static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1192 char __user *user_data,
1193 bool page_do_bit17_swizzling,
1194 bool needs_clflush_before,
1195 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001196{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001197 char *vaddr;
1198 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001199
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001201 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001202 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1203 page_length,
1204 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001205 if (page_do_bit17_swizzling)
1206 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001207 user_data,
1208 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001209 else
1210 ret = __copy_from_user(vaddr + shmem_page_offset,
1211 user_data,
1212 page_length);
1213 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001214 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1215 page_length,
1216 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001217 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001218
Chris Wilson755d2212012-09-04 21:02:55 +01001219 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001220}
1221
Eric Anholt40123c12009-03-09 13:42:30 -07001222static int
Daniel Vettere244a442012-03-25 19:47:28 +02001223i915_gem_shmem_pwrite(struct drm_device *dev,
1224 struct drm_i915_gem_object *obj,
1225 struct drm_i915_gem_pwrite *args,
1226 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001227{
Eric Anholt40123c12009-03-09 13:42:30 -07001228 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001229 loff_t offset;
1230 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001231 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001232 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001233 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001234 int needs_clflush_after = 0;
1235 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001236 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001237
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001238 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001239 remain = args->size;
1240
Daniel Vetter8c599672011-12-14 13:57:31 +01001241 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001242
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001243 ret = i915_gem_object_wait_rendering(obj, false);
1244 if (ret)
1245 return ret;
1246
Daniel Vetter58642882012-03-25 19:47:37 +02001247 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1248 /* If we're not in the cpu write domain, set ourself into the gtt
1249 * write domain and manually flush cachelines (if required). This
1250 * optimizes for the case when the gpu will use the data
1251 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001252 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001253 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001254 /* Same trick applies to invalidate partially written cachelines read
1255 * before writing. */
1256 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1257 needs_clflush_before =
1258 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001259
Chris Wilson755d2212012-09-04 21:02:55 +01001260 ret = i915_gem_object_get_pages(obj);
1261 if (ret)
1262 return ret;
1263
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001264 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001265
Chris Wilson755d2212012-09-04 21:02:55 +01001266 i915_gem_object_pin_pages(obj);
1267
Eric Anholt40123c12009-03-09 13:42:30 -07001268 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001269 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001270
Imre Deak67d5a502013-02-18 19:28:02 +02001271 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1272 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001273 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001274 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001275
Chris Wilson9da3da62012-06-01 15:20:22 +01001276 if (remain <= 0)
1277 break;
1278
Eric Anholt40123c12009-03-09 13:42:30 -07001279 /* Operation in this page
1280 *
Eric Anholt40123c12009-03-09 13:42:30 -07001281 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001282 * page_length = bytes to copy for this page
1283 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001284 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001285
1286 page_length = remain;
1287 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1288 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001289
Daniel Vetter58642882012-03-25 19:47:37 +02001290 /* If we don't overwrite a cacheline completely we need to be
1291 * careful to have up-to-date data by first clflushing. Don't
1292 * overcomplicate things and flush the entire patch. */
1293 partial_cacheline_write = needs_clflush_before &&
1294 ((shmem_page_offset | page_length)
1295 & (boot_cpu_data.x86_clflush_size - 1));
1296
Daniel Vetter8c599672011-12-14 13:57:31 +01001297 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1298 (page_to_phys(page) & (1 << 17)) != 0;
1299
Daniel Vetterd174bd62012-03-25 19:47:40 +02001300 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1301 user_data, page_do_bit17_swizzling,
1302 partial_cacheline_write,
1303 needs_clflush_after);
1304 if (ret == 0)
1305 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001306
Daniel Vettere244a442012-03-25 19:47:28 +02001307 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001308 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1310 user_data, page_do_bit17_swizzling,
1311 partial_cacheline_write,
1312 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001313
Daniel Vettere244a442012-03-25 19:47:28 +02001314 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001315
Chris Wilson755d2212012-09-04 21:02:55 +01001316 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001318
Chris Wilson17793c92014-03-07 08:30:36 +00001319next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001320 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001321 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001322 offset += page_length;
1323 }
1324
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001325out:
Chris Wilson755d2212012-09-04 21:02:55 +01001326 i915_gem_object_unpin_pages(obj);
1327
Daniel Vettere244a442012-03-25 19:47:28 +02001328 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001329 /*
1330 * Fixup: Flush cpu caches in case we didn't flush the dirty
1331 * cachelines in-line while writing and the object moved
1332 * out of the cpu write domain while we've dropped the lock.
1333 */
1334 if (!needs_clflush_after &&
1335 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001336 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001337 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001338 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001339 }
Eric Anholt40123c12009-03-09 13:42:30 -07001340
Daniel Vetter58642882012-03-25 19:47:37 +02001341 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001342 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001343 else
1344 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001345
Rodrigo Vivide152b62015-07-07 16:28:51 -07001346 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001348}
1349
1350/**
1351 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001352 * @dev: drm device
1353 * @data: ioctl data blob
1354 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001355 *
1356 * On error, the contents of the buffer that were to be modified are undefined.
1357 */
1358int
1359i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001360 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001361{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001362 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001363 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001364 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001365 int ret;
1366
1367 if (args->size == 0)
1368 return 0;
1369
1370 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001371 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001372 args->size))
1373 return -EFAULT;
1374
Jani Nikulad330a952014-01-21 11:24:25 +02001375 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001376 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001377 args->size);
1378 if (ret)
1379 return -EFAULT;
1380 }
Eric Anholt673a3942008-07-30 12:06:12 -07001381
Chris Wilson03ac0642016-07-20 13:31:51 +01001382 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001383 if (!obj)
1384 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001385
Chris Wilson7dcd2492010-09-26 20:21:44 +01001386 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001387 if (args->offset > obj->base.size ||
1388 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001389 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001390 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001391 }
1392
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1394
Chris Wilson258a5ed2016-08-05 10:14:16 +01001395 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1396 if (ret)
1397 goto err;
1398
1399 intel_runtime_pm_get(dev_priv);
1400
1401 ret = i915_mutex_lock_interruptible(dev);
1402 if (ret)
1403 goto err_rpm;
1404
Daniel Vetter935aaa62012-03-25 19:47:35 +02001405 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001406 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1407 * it would end up going through the fenced access, and we'll get
1408 * different detiling behavior between reading and writing.
1409 * pread/pwrite currently are reading and writing from the CPU
1410 * perspective, requiring manual detiling by the client.
1411 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001412 if (!i915_gem_object_has_struct_page(obj) ||
1413 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301414 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001415 /* Note that the gtt paths might fail with non-page-backed user
1416 * pointers (e.g. gtt mappings when moving data between
1417 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001418 }
Eric Anholt673a3942008-07-30 12:06:12 -07001419
Chris Wilsond1054ee2016-07-16 18:42:36 +01001420 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001421 if (obj->phys_handle)
1422 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001423 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001424 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301425 else
1426 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001427 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001428
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001429 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001430 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001431 intel_runtime_pm_put(dev_priv);
1432
Eric Anholt673a3942008-07-30 12:06:12 -07001433 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001434
1435err_rpm:
1436 intel_runtime_pm_put(dev_priv);
1437err:
1438 i915_gem_object_put_unlocked(obj);
1439 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001440}
1441
Chris Wilsonaeecc962016-06-17 14:46:39 -03001442static enum fb_op_origin
1443write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1444{
1445 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1446 ORIGIN_GTT : ORIGIN_CPU;
1447}
1448
Eric Anholt673a3942008-07-30 12:06:12 -07001449/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001450 * Called when user space prepares to use an object with the CPU, either
1451 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001452 * @dev: drm device
1453 * @data: ioctl data blob
1454 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001455 */
1456int
1457i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001459{
1460 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001461 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001462 uint32_t read_domains = args->read_domains;
1463 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001464 int ret;
1465
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001466 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001467 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001468 return -EINVAL;
1469
1470 /* Having something in the write domain implies it's in the read
1471 * domain, and only that read domain. Enforce that in the request.
1472 */
1473 if (write_domain != 0 && read_domains != write_domain)
1474 return -EINVAL;
1475
Chris Wilson03ac0642016-07-20 13:31:51 +01001476 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001477 if (!obj)
1478 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001479
Chris Wilson3236f572012-08-24 09:35:09 +01001480 /* Try to flush the object off the GPU without holding the lock.
1481 * We will repeat the flush holding the lock in the normal manner
1482 * to catch cases where we are gazumped.
1483 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001484 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001485 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001486 goto err;
1487
1488 ret = i915_mutex_lock_interruptible(dev);
1489 if (ret)
1490 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001491
Chris Wilson43566de2015-01-02 16:29:29 +05301492 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001493 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301494 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001495 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001496
Daniel Vetter031b6982015-06-26 19:35:16 +02001497 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001498 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001499
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001500 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001501 mutex_unlock(&dev->struct_mutex);
1502 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001503
1504err:
1505 i915_gem_object_put_unlocked(obj);
1506 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001507}
1508
1509/**
1510 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001511 * @dev: drm device
1512 * @data: ioctl data blob
1513 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001514 */
1515int
1516i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001517 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001518{
1519 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001520 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001521 int ret = 0;
1522
Chris Wilson76c1dec2010-09-25 11:22:51 +01001523 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001524 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001525 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001526
Chris Wilson03ac0642016-07-20 13:31:51 +01001527 obj = i915_gem_object_lookup(file, args->handle);
1528 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001529 ret = -ENOENT;
1530 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001531 }
1532
Eric Anholt673a3942008-07-30 12:06:12 -07001533 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001534 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001535 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001536
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001537 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001538unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001539 mutex_unlock(&dev->struct_mutex);
1540 return ret;
1541}
1542
1543/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001544 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1545 * it is mapped to.
1546 * @dev: drm device
1547 * @data: ioctl data blob
1548 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001549 *
1550 * While the mapping holds a reference on the contents of the object, it doesn't
1551 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001552 *
1553 * IMPORTANT:
1554 *
1555 * DRM driver writers who look a this function as an example for how to do GEM
1556 * mmap support, please don't implement mmap support like here. The modern way
1557 * to implement DRM mmap support is with an mmap offset ioctl (like
1558 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1559 * That way debug tooling like valgrind will understand what's going on, hiding
1560 * the mmap call in a driver private ioctl will break that. The i915 driver only
1561 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001562 */
1563int
1564i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001565 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001566{
1567 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001568 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001569 unsigned long addr;
1570
Akash Goel1816f922015-01-02 16:29:30 +05301571 if (args->flags & ~(I915_MMAP_WC))
1572 return -EINVAL;
1573
Borislav Petkov568a58e2016-03-29 17:42:01 +02001574 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301575 return -ENODEV;
1576
Chris Wilson03ac0642016-07-20 13:31:51 +01001577 obj = i915_gem_object_lookup(file, args->handle);
1578 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001579 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001580
Daniel Vetter1286ff72012-05-10 15:25:09 +02001581 /* prime objects have no backing filp to GEM mmap
1582 * pages from.
1583 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001584 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001585 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001586 return -EINVAL;
1587 }
1588
Chris Wilson03ac0642016-07-20 13:31:51 +01001589 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001590 PROT_READ | PROT_WRITE, MAP_SHARED,
1591 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301592 if (args->flags & I915_MMAP_WC) {
1593 struct mm_struct *mm = current->mm;
1594 struct vm_area_struct *vma;
1595
Michal Hocko80a89a52016-05-23 16:26:11 -07001596 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001597 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001598 return -EINTR;
1599 }
Akash Goel1816f922015-01-02 16:29:30 +05301600 vma = find_vma(mm, addr);
1601 if (vma)
1602 vma->vm_page_prot =
1603 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1604 else
1605 addr = -ENOMEM;
1606 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001607
1608 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001609 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301610 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001611 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001612 if (IS_ERR((void *)addr))
1613 return addr;
1614
1615 args->addr_ptr = (uint64_t) addr;
1616
1617 return 0;
1618}
1619
Jesse Barnesde151cf2008-11-12 10:03:55 -08001620/**
1621 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001622 * @vma: VMA in question
1623 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624 *
1625 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1626 * from userspace. The fault handler takes care of binding the object to
1627 * the GTT (if needed), allocating and programming a fence register (again,
1628 * only if needed based on whether the old reg is still valid or the object
1629 * is tiled) and inserting a new PTE into the faulting process.
1630 *
1631 * Note that the faulting process may involve evicting existing objects
1632 * from the GTT and/or fence registers to make room. So performance may
1633 * suffer if the GTT working set is large or there are few fence registers
1634 * left.
1635 */
1636int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1637{
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1639 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001640 struct drm_i915_private *dev_priv = to_i915(dev);
1641 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001642 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001643 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644 pgoff_t page_offset;
1645 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001646 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001647
Jesse Barnesde151cf2008-11-12 10:03:55 -08001648 /* We don't use vmf->pgoff since that has the fake offset */
1649 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1650 PAGE_SHIFT;
1651
Chris Wilsondb53a302011-02-03 11:57:46 +00001652 trace_i915_gem_object_fault(obj, page_offset, true, write);
1653
Chris Wilson6e4930f2014-02-07 18:37:06 -02001654 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001655 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001656 * repeat the flush holding the lock in the normal manner to catch cases
1657 * where we are gazumped.
1658 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001659 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001660 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001661 goto err;
1662
1663 intel_runtime_pm_get(dev_priv);
1664
1665 ret = i915_mutex_lock_interruptible(dev);
1666 if (ret)
1667 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001668
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001669 /* Access to snoopable pages through the GTT is incoherent. */
1670 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001671 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001672 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001673 }
1674
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001675 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001676 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001677 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001678 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001679
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001680 memset(&view, 0, sizeof(view));
1681 view.type = I915_GGTT_VIEW_PARTIAL;
1682 view.params.partial.offset = rounddown(page_offset, chunk_size);
1683 view.params.partial.size =
1684 min_t(unsigned int,
1685 chunk_size,
1686 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1687 view.params.partial.offset);
1688 }
1689
1690 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001691 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001692 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001693 goto err_unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001694
Chris Wilsonc9839302012-11-20 10:45:17 +00001695 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1696 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001697 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001698
1699 ret = i915_gem_object_get_fence(obj);
1700 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001701 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001702
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001703 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001704 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001705 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001706 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001707
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001708 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1709 /* Overriding existing pages in partial view does not cause
1710 * us any trouble as TLBs are still valid because the fault
1711 * is due to userspace losing part of the mapping or never
1712 * having accessed it before (at this partials' range).
1713 */
1714 unsigned long base = vma->vm_start +
1715 (view.params.partial.offset << PAGE_SHIFT);
1716 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001717
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001718 for (i = 0; i < view.params.partial.size; i++) {
1719 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001720 if (ret)
1721 break;
1722 }
1723
1724 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001725 } else {
1726 if (!obj->fault_mappable) {
1727 unsigned long size = min_t(unsigned long,
1728 vma->vm_end - vma->vm_start,
1729 obj->base.size);
1730 int i;
1731
1732 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1733 ret = vm_insert_pfn(vma,
1734 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1735 pfn + i);
1736 if (ret)
1737 break;
1738 }
1739
1740 obj->fault_mappable = true;
1741 } else
1742 ret = vm_insert_pfn(vma,
1743 (unsigned long)vmf->virtual_address,
1744 pfn + page_offset);
1745 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001746err_unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001747 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001748err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001750err_rpm:
1751 intel_runtime_pm_put(dev_priv);
1752err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001754 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001755 /*
1756 * We eat errors when the gpu is terminally wedged to avoid
1757 * userspace unduly crashing (gl has no provisions for mmaps to
1758 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1759 * and so needs to be reported.
1760 */
1761 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001762 ret = VM_FAULT_SIGBUS;
1763 break;
1764 }
Chris Wilson045e7692010-11-07 09:18:22 +00001765 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001766 /*
1767 * EAGAIN means the gpu is hung and we'll wait for the error
1768 * handler to reset everything when re-faulting in
1769 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001770 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001771 case 0:
1772 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001773 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001774 case -EBUSY:
1775 /*
1776 * EBUSY is ok: this just means that another thread
1777 * already did the job.
1778 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001779 ret = VM_FAULT_NOPAGE;
1780 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001782 ret = VM_FAULT_OOM;
1783 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001784 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001785 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001786 ret = VM_FAULT_SIGBUS;
1787 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001789 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001790 ret = VM_FAULT_SIGBUS;
1791 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001793 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794}
1795
1796/**
Chris Wilson901782b2009-07-10 08:18:50 +01001797 * i915_gem_release_mmap - remove physical page mappings
1798 * @obj: obj in question
1799 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001800 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001801 * relinquish ownership of the pages back to the system.
1802 *
1803 * It is vital that we remove the page mapping if we have mapped a tiled
1804 * object through the GTT and then lose the fence register due to
1805 * resource pressure. Similarly if the object has been moved out of the
1806 * aperture, than pages mapped into userspace must be revoked. Removing the
1807 * mapping will then trigger a page fault on the next user access, allowing
1808 * fixup by i915_gem_fault().
1809 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001810void
Chris Wilson05394f32010-11-08 19:18:58 +00001811i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001812{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001813 /* Serialisation between user GTT access and our code depends upon
1814 * revoking the CPU's PTE whilst the mutex is held. The next user
1815 * pagefault then has to wait until we release the mutex.
1816 */
1817 lockdep_assert_held(&obj->base.dev->struct_mutex);
1818
Chris Wilson6299f992010-11-24 12:23:44 +00001819 if (!obj->fault_mappable)
1820 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001821
David Herrmann6796cb12014-01-03 14:24:19 +01001822 drm_vma_node_unmap(&obj->base.vma_node,
1823 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001824
1825 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1826 * memory transactions from userspace before we return. The TLB
1827 * flushing implied above by changing the PTE above *should* be
1828 * sufficient, an extra barrier here just provides us with a bit
1829 * of paranoid documentation about our requirement to serialise
1830 * memory writes before touching registers / GSM.
1831 */
1832 wmb();
1833
Chris Wilson6299f992010-11-24 12:23:44 +00001834 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001835}
1836
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001837void
1838i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1839{
1840 struct drm_i915_gem_object *obj;
1841
1842 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1843 i915_gem_release_mmap(obj);
1844}
1845
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001846/**
1847 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001848 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001849 * @size: object size
1850 * @tiling_mode: tiling mode
1851 *
1852 * Return the required global GTT size for an object, taking into account
1853 * potential fence register mapping.
1854 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001855u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1856 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001857{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001858 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001859
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001860 GEM_BUG_ON(size == 0);
1861
Chris Wilsona9f14812016-08-04 16:32:28 +01001862 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001863 tiling_mode == I915_TILING_NONE)
1864 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001865
1866 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001867 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001868 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001869 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001870 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001871
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001872 while (ggtt_size < size)
1873 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001874
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001875 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001876}
1877
Jesse Barnesde151cf2008-11-12 10:03:55 -08001878/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001879 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001880 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001881 * @size: object size
1882 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001883 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001885 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001886 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001888u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001889 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001891 GEM_BUG_ON(size == 0);
1892
Jesse Barnesde151cf2008-11-12 10:03:55 -08001893 /*
1894 * Minimum alignment is 4k (GTT page size), but might be greater
1895 * if a fence register is needed for the object.
1896 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001897 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001898 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 return 4096;
1900
1901 /*
1902 * Previous chips need to be aligned to the size of the smallest
1903 * fence register that can contain the object.
1904 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001905 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001906}
1907
Chris Wilsond8cb5082012-08-11 15:41:03 +01001908static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001910 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001911 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001912
Chris Wilsonf3f61842016-08-05 10:14:14 +01001913 err = drm_gem_create_mmap_offset(&obj->base);
1914 if (!err)
1915 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001916
Chris Wilsonf3f61842016-08-05 10:14:14 +01001917 /* We can idle the GPU locklessly to flush stale objects, but in order
1918 * to claim that space for ourselves, we need to take the big
1919 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001920 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001921 err = i915_gem_wait_for_idle(dev_priv, true);
1922 if (err)
1923 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001924
Chris Wilsonf3f61842016-08-05 10:14:14 +01001925 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1926 if (!err) {
1927 i915_gem_retire_requests(dev_priv);
1928 err = drm_gem_create_mmap_offset(&obj->base);
1929 mutex_unlock(&dev_priv->drm.struct_mutex);
1930 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001931
Chris Wilsonf3f61842016-08-05 10:14:14 +01001932 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001933}
1934
1935static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1936{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001937 drm_gem_free_mmap_offset(&obj->base);
1938}
1939
Dave Airlieda6b51d2014-12-24 13:11:17 +10001940int
Dave Airlieff72145b2011-02-07 12:16:14 +10001941i915_gem_mmap_gtt(struct drm_file *file,
1942 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001943 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001944 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945{
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947 int ret;
1948
Chris Wilson03ac0642016-07-20 13:31:51 +01001949 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001950 if (!obj)
1951 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001952
Chris Wilsond8cb5082012-08-11 15:41:03 +01001953 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001954 if (ret == 0)
1955 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001956
Chris Wilsonf3f61842016-08-05 10:14:14 +01001957 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001958 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959}
1960
Dave Airlieff72145b2011-02-07 12:16:14 +10001961/**
1962 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1963 * @dev: DRM device
1964 * @data: GTT mapping ioctl data
1965 * @file: GEM object info
1966 *
1967 * Simply returns the fake offset to userspace so it can mmap it.
1968 * The mmap call will end up in drm_gem_mmap(), which will set things
1969 * up so we can get faults in the handler above.
1970 *
1971 * The fault handler will take care of binding the object into the GTT
1972 * (since it may have been evicted to make room for something), allocating
1973 * a fence register, and mapping the appropriate aperture address into
1974 * userspace.
1975 */
1976int
1977i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1978 struct drm_file *file)
1979{
1980 struct drm_i915_gem_mmap_gtt *args = data;
1981
Dave Airlieda6b51d2014-12-24 13:11:17 +10001982 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001983}
1984
Daniel Vetter225067e2012-08-20 10:23:20 +02001985/* Immediately discard the backing storage */
1986static void
1987i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001988{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001989 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001990
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001991 if (obj->base.filp == NULL)
1992 return;
1993
Daniel Vetter225067e2012-08-20 10:23:20 +02001994 /* Our goal here is to return as much of the memory as
1995 * is possible back to the system as we are called from OOM.
1996 * To do this we must instruct the shmfs to drop all of its
1997 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001998 */
Chris Wilson55372522014-03-25 13:23:06 +00001999 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002000 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002001}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002002
Chris Wilson55372522014-03-25 13:23:06 +00002003/* Try to discard unwanted pages */
2004static void
2005i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002006{
Chris Wilson55372522014-03-25 13:23:06 +00002007 struct address_space *mapping;
2008
2009 switch (obj->madv) {
2010 case I915_MADV_DONTNEED:
2011 i915_gem_object_truncate(obj);
2012 case __I915_MADV_PURGED:
2013 return;
2014 }
2015
2016 if (obj->base.filp == NULL)
2017 return;
2018
2019 mapping = file_inode(obj->base.filp)->i_mapping,
2020 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002021}
2022
Chris Wilson5cdf5882010-09-27 15:51:07 +01002023static void
Chris Wilson05394f32010-11-08 19:18:58 +00002024i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002025{
Dave Gordon85d12252016-05-20 11:54:06 +01002026 struct sgt_iter sgt_iter;
2027 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002028 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002029
Chris Wilson05394f32010-11-08 19:18:58 +00002030 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002031
Chris Wilson6c085a72012-08-20 11:40:46 +02002032 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002033 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002034 /* In the event of a disaster, abandon all caches and
2035 * hope for the best.
2036 */
Chris Wilson2c225692013-08-09 12:26:45 +01002037 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002038 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2039 }
2040
Imre Deake2273302015-07-09 12:59:05 +03002041 i915_gem_gtt_finish_object(obj);
2042
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002043 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002044 i915_gem_object_save_bit_17_swizzle(obj);
2045
Chris Wilson05394f32010-11-08 19:18:58 +00002046 if (obj->madv == I915_MADV_DONTNEED)
2047 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002048
Dave Gordon85d12252016-05-20 11:54:06 +01002049 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002050 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002051 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002052
Chris Wilson05394f32010-11-08 19:18:58 +00002053 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002054 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002055
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002056 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002057 }
Chris Wilson05394f32010-11-08 19:18:58 +00002058 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002059
Chris Wilson9da3da62012-06-01 15:20:22 +01002060 sg_free_table(obj->pages);
2061 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002062}
2063
Chris Wilsondd624af2013-01-15 12:39:35 +00002064int
Chris Wilson37e680a2012-06-07 15:38:42 +01002065i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2066{
2067 const struct drm_i915_gem_object_ops *ops = obj->ops;
2068
Chris Wilson2f745ad2012-09-04 21:02:58 +01002069 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002070 return 0;
2071
Chris Wilsona5570172012-09-04 21:02:54 +01002072 if (obj->pages_pin_count)
2073 return -EBUSY;
2074
Chris Wilson15717de2016-08-04 07:52:26 +01002075 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002076
Chris Wilsona2165e32012-12-03 11:49:00 +00002077 /* ->put_pages might need to allocate memory for the bit17 swizzle
2078 * array, hence protect them from being reaped by removing them from gtt
2079 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002080 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002081
Chris Wilson0a798eb2016-04-08 12:11:11 +01002082 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002083 if (is_vmalloc_addr(obj->mapping))
2084 vunmap(obj->mapping);
2085 else
2086 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002087 obj->mapping = NULL;
2088 }
2089
Chris Wilson37e680a2012-06-07 15:38:42 +01002090 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002091 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002092
Chris Wilson55372522014-03-25 13:23:06 +00002093 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002094
2095 return 0;
2096}
2097
Chris Wilson37e680a2012-06-07 15:38:42 +01002098static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002099i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002100{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002101 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002102 int page_count, i;
2103 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002104 struct sg_table *st;
2105 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002106 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002107 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002108 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002109 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002110 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002111
Chris Wilson6c085a72012-08-20 11:40:46 +02002112 /* Assert that the object is not currently in any GPU domain. As it
2113 * wasn't in the GTT, there shouldn't be any way it could have been in
2114 * a GPU cache
2115 */
2116 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2117 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2118
Chris Wilson9da3da62012-06-01 15:20:22 +01002119 st = kmalloc(sizeof(*st), GFP_KERNEL);
2120 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002121 return -ENOMEM;
2122
Chris Wilson9da3da62012-06-01 15:20:22 +01002123 page_count = obj->base.size / PAGE_SIZE;
2124 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002125 kfree(st);
2126 return -ENOMEM;
2127 }
2128
2129 /* Get the list of pages out of our struct file. They'll be pinned
2130 * at this point until we release them.
2131 *
2132 * Fail silently without starting the shrinker
2133 */
Al Viro496ad9a2013-01-23 17:07:38 -05002134 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002135 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002136 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002137 sg = st->sgl;
2138 st->nents = 0;
2139 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2141 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002142 i915_gem_shrink(dev_priv,
2143 page_count,
2144 I915_SHRINK_BOUND |
2145 I915_SHRINK_UNBOUND |
2146 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002147 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2148 }
2149 if (IS_ERR(page)) {
2150 /* We've tried hard to allocate the memory by reaping
2151 * our own buffer, now let the real VM do its job and
2152 * go down in flames if truly OOM.
2153 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002155 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002156 if (IS_ERR(page)) {
2157 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002158 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002159 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002160 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002161#ifdef CONFIG_SWIOTLB
2162 if (swiotlb_nr_tbl()) {
2163 st->nents++;
2164 sg_set_page(sg, page, PAGE_SIZE, 0);
2165 sg = sg_next(sg);
2166 continue;
2167 }
2168#endif
Imre Deak90797e62013-02-18 19:28:03 +02002169 if (!i || page_to_pfn(page) != last_pfn + 1) {
2170 if (i)
2171 sg = sg_next(sg);
2172 st->nents++;
2173 sg_set_page(sg, page, PAGE_SIZE, 0);
2174 } else {
2175 sg->length += PAGE_SIZE;
2176 }
2177 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002178
2179 /* Check that the i965g/gm workaround works. */
2180 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002181 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002182#ifdef CONFIG_SWIOTLB
2183 if (!swiotlb_nr_tbl())
2184#endif
2185 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002186 obj->pages = st;
2187
Imre Deake2273302015-07-09 12:59:05 +03002188 ret = i915_gem_gtt_prepare_object(obj);
2189 if (ret)
2190 goto err_pages;
2191
Eric Anholt673a3942008-07-30 12:06:12 -07002192 if (i915_gem_object_needs_bit17_swizzle(obj))
2193 i915_gem_object_do_bit_17_swizzle(obj);
2194
Daniel Vetter656bfa32014-11-20 09:26:30 +01002195 if (obj->tiling_mode != I915_TILING_NONE &&
2196 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2197 i915_gem_object_pin_pages(obj);
2198
Eric Anholt673a3942008-07-30 12:06:12 -07002199 return 0;
2200
2201err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002202 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002203 for_each_sgt_page(page, sgt_iter, st)
2204 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 sg_free_table(st);
2206 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002207
2208 /* shmemfs first checks if there is enough memory to allocate the page
2209 * and reports ENOSPC should there be insufficient, along with the usual
2210 * ENOMEM for a genuine allocation failure.
2211 *
2212 * We use ENOSPC in our driver to mean that we have run out of aperture
2213 * space and so want to translate the error from shmemfs back to our
2214 * usual understanding of ENOMEM.
2215 */
Imre Deake2273302015-07-09 12:59:05 +03002216 if (ret == -ENOSPC)
2217 ret = -ENOMEM;
2218
2219 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002220}
2221
Chris Wilson37e680a2012-06-07 15:38:42 +01002222/* Ensure that the associated pages are gathered from the backing storage
2223 * and pinned into our object. i915_gem_object_get_pages() may be called
2224 * multiple times before they are released by a single call to
2225 * i915_gem_object_put_pages() - once the pages are no longer referenced
2226 * either as a result of memory pressure (reaping pages under the shrinker)
2227 * or as the object is itself released.
2228 */
2229int
2230i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2231{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002232 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002233 const struct drm_i915_gem_object_ops *ops = obj->ops;
2234 int ret;
2235
Chris Wilson2f745ad2012-09-04 21:02:58 +01002236 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002237 return 0;
2238
Chris Wilson43e28f02013-01-08 10:53:09 +00002239 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002240 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002241 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002242 }
2243
Chris Wilsona5570172012-09-04 21:02:54 +01002244 BUG_ON(obj->pages_pin_count);
2245
Chris Wilson37e680a2012-06-07 15:38:42 +01002246 ret = ops->get_pages(obj);
2247 if (ret)
2248 return ret;
2249
Ben Widawsky35c20a62013-05-31 11:28:48 -07002250 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002251
2252 obj->get_page.sg = obj->pages->sgl;
2253 obj->get_page.last = 0;
2254
Chris Wilson37e680a2012-06-07 15:38:42 +01002255 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002256}
2257
Dave Gordondd6034c2016-05-20 11:54:04 +01002258/* The 'mapping' part of i915_gem_object_pin_map() below */
2259static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2260{
2261 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2262 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002263 struct sgt_iter sgt_iter;
2264 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002265 struct page *stack_pages[32];
2266 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002267 unsigned long i = 0;
2268 void *addr;
2269
2270 /* A single page can always be kmapped */
2271 if (n_pages == 1)
2272 return kmap(sg_page(sgt->sgl));
2273
Dave Gordonb338fa42016-05-20 11:54:05 +01002274 if (n_pages > ARRAY_SIZE(stack_pages)) {
2275 /* Too big for stack -- allocate temporary array instead */
2276 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2277 if (!pages)
2278 return NULL;
2279 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002280
Dave Gordon85d12252016-05-20 11:54:06 +01002281 for_each_sgt_page(page, sgt_iter, sgt)
2282 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002283
2284 /* Check that we have the expected number of pages */
2285 GEM_BUG_ON(i != n_pages);
2286
2287 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2288
Dave Gordonb338fa42016-05-20 11:54:05 +01002289 if (pages != stack_pages)
2290 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002291
2292 return addr;
2293}
2294
2295/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002296void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2297{
2298 int ret;
2299
2300 lockdep_assert_held(&obj->base.dev->struct_mutex);
2301
2302 ret = i915_gem_object_get_pages(obj);
2303 if (ret)
2304 return ERR_PTR(ret);
2305
2306 i915_gem_object_pin_pages(obj);
2307
Dave Gordondd6034c2016-05-20 11:54:04 +01002308 if (!obj->mapping) {
2309 obj->mapping = i915_gem_object_map(obj);
2310 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002311 i915_gem_object_unpin_pages(obj);
2312 return ERR_PTR(-ENOMEM);
2313 }
2314 }
2315
2316 return obj->mapping;
2317}
2318
Chris Wilsoncaea7472010-11-12 13:53:37 +00002319static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002320i915_gem_object_retire__write(struct i915_gem_active *active,
2321 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002322{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002323 struct drm_i915_gem_object *obj =
2324 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002325
Rodrigo Vivide152b62015-07-07 16:28:51 -07002326 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002327}
2328
2329static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002330i915_gem_object_retire__read(struct i915_gem_active *active,
2331 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002332{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002333 int idx = request->engine->id;
2334 struct drm_i915_gem_object *obj =
2335 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002336
Chris Wilson573adb32016-08-04 16:32:39 +01002337 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002338
Chris Wilson573adb32016-08-04 16:32:39 +01002339 i915_gem_object_clear_active(obj, idx);
2340 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002341 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002342
Chris Wilson6c246952015-07-27 10:26:26 +01002343 /* Bump our place on the bound list to keep it roughly in LRU order
2344 * so that we don't steal from recently used but inactive objects
2345 * (unless we are forced to ofc!)
2346 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002347 if (obj->bind_count)
2348 list_move_tail(&obj->global_list,
2349 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002350
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002351 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002352}
2353
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002354static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002355{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002356 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002357
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002358 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002359 return true;
2360
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002361 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002362 if (ctx->hang_stats.ban_period_seconds &&
2363 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002364 DRM_DEBUG("context hanging too fast, banning!\n");
2365 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002366 }
2367
2368 return false;
2369}
2370
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002371static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002372 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002373{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002374 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002375
2376 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002377 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002378 hs->batch_active++;
2379 hs->guilty_ts = get_seconds();
2380 } else {
2381 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002382 }
2383}
2384
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002385struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002386i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002387{
Chris Wilson4db080f2013-12-04 11:37:09 +00002388 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002389
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002390 /* We are called by the error capture and reset at a random
2391 * point in time. In particular, note that neither is crucially
2392 * ordered with an interrupt. After a hang, the GPU is dead and we
2393 * assume that no more writes can happen (we waited long enough for
2394 * all writes that were in transaction to be flushed) - adding an
2395 * extra delay for a recent interrupt is pointless. Hence, we do
2396 * not need an engine->irq_seqno_barrier() before the seqno reads.
2397 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002398 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002399 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002400 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002401
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002402 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002403 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002404
2405 return NULL;
2406}
2407
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002408static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002409{
2410 struct drm_i915_gem_request *request;
2411 bool ring_hung;
2412
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002413 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002414 if (request == NULL)
2415 return;
2416
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002417 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002418
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002419 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002420 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002421 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002422}
2423
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002424static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002425{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002426 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002427 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002428
Chris Wilsondcff85c2016-08-05 10:14:11 +01002429 request = i915_gem_active_peek(&engine->last_request,
2430 &engine->i915->drm.struct_mutex);
2431
Chris Wilsonc4b09302016-07-20 09:21:10 +01002432 /* Mark all pending requests as complete so that any concurrent
2433 * (lockless) lookup doesn't try and wait upon the request as we
2434 * reset it.
2435 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002436 if (request)
2437 intel_engine_init_seqno(engine, request->fence.seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002438
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002439 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002440 * Clear the execlists queue up before freeing the requests, as those
2441 * are the ones that keep the context and ringbuffer backing objects
2442 * pinned in place.
2443 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002444
Tomas Elf7de1691a2015-10-19 16:32:32 +01002445 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002446 /* Ensure irq handler finishes or is cancelled. */
2447 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002448
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002449 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002450 }
2451
2452 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002453 * We must free the requests after all the corresponding objects have
2454 * been moved off active lists. Which is the same order as the normal
2455 * retire_requests function does. This is important if object hold
2456 * implicit references on things like e.g. ppgtt address spaces through
2457 * the request.
2458 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002459 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002460 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002461 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002462
2463 /* Having flushed all requests from all queues, we know that all
2464 * ringbuffers must now be empty. However, since we do not reclaim
2465 * all space when retiring the request (to prevent HEADs colliding
2466 * with rapid ringbuffer wraparound) the amount of available space
2467 * upon reset is less than when we start. Do one more pass over
2468 * all the ringbuffers to reset last_retired_head.
2469 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002470 list_for_each_entry(ring, &engine->buffers, link) {
2471 ring->last_retired_head = ring->tail;
2472 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002473 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002474
Chris Wilsonb913b332016-07-13 09:10:31 +01002475 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002476}
2477
Chris Wilson069efc12010-09-30 16:53:18 +01002478void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002479{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002480 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002481 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002482
Chris Wilson4db080f2013-12-04 11:37:09 +00002483 /*
2484 * Before we free the objects from the requests, we need to inspect
2485 * them for finding the guilty party. As the requests only borrow
2486 * their reference to the objects, the inspection must be done first.
2487 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002488 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002489 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002490
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002491 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002492 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002493 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002494
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002495 i915_gem_context_reset(dev);
2496
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002497 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002498}
2499
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002500static void
Eric Anholt673a3942008-07-30 12:06:12 -07002501i915_gem_retire_work_handler(struct work_struct *work)
2502{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002503 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002504 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002505 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002506
Chris Wilson891b48c2010-09-29 12:26:37 +01002507 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002508 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002509 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510 mutex_unlock(&dev->struct_mutex);
2511 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002512
2513 /* Keep the retire handler running until we are finally idle.
2514 * We do not need to do this test under locking as in the worst-case
2515 * we queue the retire worker once too often.
2516 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002517 if (READ_ONCE(dev_priv->gt.awake)) {
2518 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002519 queue_delayed_work(dev_priv->wq,
2520 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002521 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002522 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002523}
Chris Wilson891b48c2010-09-29 12:26:37 +01002524
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002525static void
2526i915_gem_idle_work_handler(struct work_struct *work)
2527{
2528 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002529 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002530 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002531 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002532 unsigned int stuck_engines;
2533 bool rearm_hangcheck;
2534
2535 if (!READ_ONCE(dev_priv->gt.awake))
2536 return;
2537
2538 if (READ_ONCE(dev_priv->gt.active_engines))
2539 return;
2540
2541 rearm_hangcheck =
2542 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2543
2544 if (!mutex_trylock(&dev->struct_mutex)) {
2545 /* Currently busy, come back later */
2546 mod_delayed_work(dev_priv->wq,
2547 &dev_priv->gt.idle_work,
2548 msecs_to_jiffies(50));
2549 goto out_rearm;
2550 }
2551
2552 if (dev_priv->gt.active_engines)
2553 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002554
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002555 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002556 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002557
Chris Wilson67d97da2016-07-04 08:08:31 +01002558 GEM_BUG_ON(!dev_priv->gt.awake);
2559 dev_priv->gt.awake = false;
2560 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002561
Chris Wilson2529d572016-07-24 10:10:20 +01002562 /* As we have disabled hangcheck, we need to unstick any waiters still
2563 * hanging around. However, as we may be racing against the interrupt
2564 * handler or the waiters themselves, we skip enabling the fake-irq.
2565 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002566 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002567 if (unlikely(stuck_engines))
2568 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2569 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002570
Chris Wilson67d97da2016-07-04 08:08:31 +01002571 if (INTEL_GEN(dev_priv) >= 6)
2572 gen6_rps_idle(dev_priv);
2573 intel_runtime_pm_put(dev_priv);
2574out_unlock:
2575 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002576
Chris Wilson67d97da2016-07-04 08:08:31 +01002577out_rearm:
2578 if (rearm_hangcheck) {
2579 GEM_BUG_ON(!dev_priv->gt.awake);
2580 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002581 }
Eric Anholt673a3942008-07-30 12:06:12 -07002582}
2583
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002584void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2585{
2586 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2587 struct drm_i915_file_private *fpriv = file->driver_priv;
2588 struct i915_vma *vma, *vn;
2589
2590 mutex_lock(&obj->base.dev->struct_mutex);
2591 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2592 if (vma->vm->file == fpriv)
2593 i915_vma_close(vma);
2594 mutex_unlock(&obj->base.dev->struct_mutex);
2595}
2596
Ben Widawsky5816d642012-04-11 11:18:19 -07002597/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002598 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002599 * @dev: drm device pointer
2600 * @data: ioctl data blob
2601 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002602 *
2603 * Returns 0 if successful, else an error is returned with the remaining time in
2604 * the timeout parameter.
2605 * -ETIME: object is still busy after timeout
2606 * -ERESTARTSYS: signal interrupted the wait
2607 * -ENONENT: object doesn't exist
2608 * Also possible, but rare:
2609 * -EAGAIN: GPU wedged
2610 * -ENOMEM: damn
2611 * -ENODEV: Internal IRQ fail
2612 * -E?: The add request failed
2613 *
2614 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2615 * non-zero timeout parameter the wait ioctl will wait for the given number of
2616 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2617 * without holding struct_mutex the object may become re-busied before this
2618 * function completes. A similar but shorter * race condition exists in the busy
2619 * ioctl
2620 */
2621int
2622i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2623{
2624 struct drm_i915_gem_wait *args = data;
2625 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002626 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002627 int i, n = 0;
2628 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002629
Daniel Vetter11b5d512014-09-29 15:31:26 +02002630 if (args->flags != 0)
2631 return -EINVAL;
2632
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002633 ret = i915_mutex_lock_interruptible(dev);
2634 if (ret)
2635 return ret;
2636
Chris Wilson03ac0642016-07-20 13:31:51 +01002637 obj = i915_gem_object_lookup(file, args->bo_handle);
2638 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002639 mutex_unlock(&dev->struct_mutex);
2640 return -ENOENT;
2641 }
2642
Chris Wilson573adb32016-08-04 16:32:39 +01002643 if (!i915_gem_object_is_active(obj))
John Harrison97b2a6a2014-11-24 18:49:26 +00002644 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002645
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002646 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002647 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002648
Chris Wilsond72d9082016-08-04 07:52:31 +01002649 req = i915_gem_active_get(&obj->last_read[i],
2650 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002651 if (req)
2652 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002653 }
2654
Chris Wilson21c310f2016-08-04 07:52:34 +01002655out:
2656 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002657 mutex_unlock(&dev->struct_mutex);
2658
Chris Wilsonb4716182015-04-27 13:41:17 +01002659 for (i = 0; i < n; i++) {
2660 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002661 ret = i915_wait_request(requests[i], true,
2662 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2663 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002664 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002665 }
John Harrisonff865882014-11-24 18:49:28 +00002666 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002667}
2668
Chris Wilsonb4716182015-04-27 13:41:17 +01002669static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002670__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002671 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002672{
Chris Wilsonb4716182015-04-27 13:41:17 +01002673 int ret;
2674
Chris Wilson8e637172016-08-02 22:50:26 +01002675 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002676 return 0;
2677
Chris Wilson39df9192016-07-20 13:31:57 +01002678 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002679 ret = i915_wait_request(from,
2680 from->i915->mm.interruptible,
2681 NULL,
2682 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002683 if (ret)
2684 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002685 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002686 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002687 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002688 return 0;
2689
Chris Wilson8e637172016-08-02 22:50:26 +01002690 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002691 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002692 if (ret)
2693 return ret;
2694
Chris Wilsonddf07be2016-08-02 22:50:39 +01002695 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002696 }
2697
2698 return 0;
2699}
2700
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002701/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002702 * i915_gem_object_sync - sync an object to a ring.
2703 *
2704 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002705 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002706 *
2707 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002708 * Conceptually we serialise writes between engines inside the GPU.
2709 * We only allow one engine to write into a buffer at any time, but
2710 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002711 *
2712 * - If there is an outstanding write request to the object, the new
2713 * request must wait for it to complete (either CPU or in hw, requests
2714 * on the same ring will be naturally ordered).
2715 *
2716 * - If we are a write request (pending_write_domain is set), the new
2717 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002718 *
2719 * Returns 0 if successful, else propagates up the lower layer error.
2720 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002721int
2722i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002723 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002724{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002725 struct i915_gem_active *active;
2726 unsigned long active_mask;
2727 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002728
Chris Wilson8cac6f62016-08-04 07:52:32 +01002729 lockdep_assert_held(&obj->base.dev->struct_mutex);
2730
Chris Wilson573adb32016-08-04 16:32:39 +01002731 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002732 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002733 return 0;
2734
Chris Wilson8cac6f62016-08-04 07:52:32 +01002735 if (obj->base.pending_write_domain) {
2736 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002737 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002738 active_mask = 1;
2739 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002740 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002741
2742 for_each_active(active_mask, idx) {
2743 struct drm_i915_gem_request *request;
2744 int ret;
2745
2746 request = i915_gem_active_peek(&active[idx],
2747 &obj->base.dev->struct_mutex);
2748 if (!request)
2749 continue;
2750
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002751 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002752 if (ret)
2753 return ret;
2754 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002755
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002757}
2758
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002759static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2760{
2761 u32 old_write_domain, old_read_domains;
2762
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002763 /* Force a pagefault for domain tracking on next user access */
2764 i915_gem_release_mmap(obj);
2765
Keith Packardb97c3d92011-06-24 21:02:59 -07002766 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2767 return;
2768
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002769 old_read_domains = obj->base.read_domains;
2770 old_write_domain = obj->base.write_domain;
2771
2772 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2773 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2774
2775 trace_i915_gem_object_change_domain(obj,
2776 old_read_domains,
2777 old_write_domain);
2778}
2779
Chris Wilson8ef85612016-04-28 09:56:39 +01002780static void __i915_vma_iounmap(struct i915_vma *vma)
2781{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002782 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002783
2784 if (vma->iomap == NULL)
2785 return;
2786
2787 io_mapping_unmap(vma->iomap);
2788 vma->iomap = NULL;
2789}
2790
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002791int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002792{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002793 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002794 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002795 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002796
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002797 /* First wait upon any activity as retiring the request may
2798 * have side-effects such as unpinning or even unbinding this vma.
2799 */
2800 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002801 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002802 int idx;
2803
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002804 /* When a closed VMA is retired, it is unbound - eek.
2805 * In order to prevent it from being recursively closed,
2806 * take a pin on the vma so that the second unbind is
2807 * aborted.
2808 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002809 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002810
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002811 for_each_active(active, idx) {
2812 ret = i915_gem_active_retire(&vma->last_read[idx],
2813 &vma->vm->dev->struct_mutex);
2814 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002815 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002816 }
2817
Chris Wilson20dfbde2016-08-04 16:32:30 +01002818 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002819 if (ret)
2820 return ret;
2821
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002822 GEM_BUG_ON(i915_vma_is_active(vma));
2823 }
2824
Chris Wilson20dfbde2016-08-04 16:32:30 +01002825 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002826 return -EBUSY;
2827
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002828 if (!drm_mm_node_allocated(&vma->node))
2829 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002830
Chris Wilson15717de2016-08-04 07:52:26 +01002831 GEM_BUG_ON(obj->bind_count == 0);
2832 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002833
Chris Wilson3272db52016-08-04 16:32:32 +01002834 if (i915_vma_is_ggtt(vma) &&
2835 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002836 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002837
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002838 /* release the fence reg _after_ flushing */
2839 ret = i915_gem_object_put_fence(obj);
2840 if (ret)
2841 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002842
2843 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002844 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002845
Chris Wilson50e046b2016-08-04 07:52:46 +01002846 if (likely(!vma->vm->closed)) {
2847 trace_i915_vma_unbind(vma);
2848 vma->vm->unbind_vma(vma);
2849 }
Chris Wilson3272db52016-08-04 16:32:32 +01002850 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002851
Chris Wilson50e046b2016-08-04 07:52:46 +01002852 drm_mm_remove_node(&vma->node);
2853 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2854
Chris Wilson3272db52016-08-04 16:32:32 +01002855 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002856 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2857 obj->map_and_fenceable = false;
2858 } else if (vma->ggtt_view.pages) {
2859 sg_free_table(vma->ggtt_view.pages);
2860 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002861 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002862 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002863 }
Eric Anholt673a3942008-07-30 12:06:12 -07002864
Ben Widawsky2f633152013-07-17 12:19:03 -07002865 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002866 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002867 if (--obj->bind_count == 0)
2868 list_move_tail(&obj->global_list,
2869 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002870
Chris Wilson70903c32013-12-04 09:59:09 +00002871 /* And finally now the object is completely decoupled from this vma,
2872 * we can drop its hold on the backing storage and allow it to be
2873 * reaped by the shrinker.
2874 */
2875 i915_gem_object_unpin_pages(obj);
2876
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002877destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002878 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002879 i915_vma_destroy(vma);
2880
Chris Wilson88241782011-01-07 17:09:48 +00002881 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002882}
2883
Chris Wilsondcff85c2016-08-05 10:14:11 +01002884int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2885 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002886{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002887 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002888 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002889
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002890 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002891 if (engine->last_context == NULL)
2892 continue;
2893
Chris Wilsondcff85c2016-08-05 10:14:11 +01002894 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002895 if (ret)
2896 return ret;
2897 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002898
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002899 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002900}
2901
Chris Wilson4144f9b2014-09-11 08:43:48 +01002902static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002903 unsigned long cache_level)
2904{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002905 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002906 struct drm_mm_node *other;
2907
Chris Wilson4144f9b2014-09-11 08:43:48 +01002908 /*
2909 * On some machines we have to be careful when putting differing types
2910 * of snoopable memory together to avoid the prefetcher crossing memory
2911 * domains and dying. During vm initialisation, we decide whether or not
2912 * these constraints apply and set the drm_mm.color_adjust
2913 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002914 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002915 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002916 return true;
2917
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002918 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002919 return true;
2920
2921 if (list_empty(&gtt_space->node_list))
2922 return true;
2923
2924 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2925 if (other->allocated && !other->hole_follows && other->color != cache_level)
2926 return false;
2927
2928 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2929 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2930 return false;
2931
2932 return true;
2933}
2934
Jesse Barnesde151cf2008-11-12 10:03:55 -08002935/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002936 * i915_vma_insert - finds a slot for the vma in its address space
2937 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002938 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002939 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002940 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002941 *
2942 * First we try to allocate some free space that meets the requirements for
2943 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2944 * preferrably the oldest idle entry to make room for the new VMA.
2945 *
2946 * Returns:
2947 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002948 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002949static int
2950i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002951{
Chris Wilson59bfa122016-08-04 16:32:31 +01002952 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2953 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002954 u64 start, end;
2955 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002956 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002957
Chris Wilson3272db52016-08-04 16:32:32 +01002958 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002959 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002960
Chris Wilsonde180032016-08-04 16:32:29 +01002961 size = max(size, vma->size);
2962 if (flags & PIN_MAPPABLE)
2963 size = i915_gem_get_ggtt_size(dev_priv, size, obj->tiling_mode);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002964
Chris Wilsonde180032016-08-04 16:32:29 +01002965 min_alignment =
2966 i915_gem_get_ggtt_alignment(dev_priv, size, obj->tiling_mode,
2967 flags & PIN_MAPPABLE);
2968 if (alignment == 0)
2969 alignment = min_alignment;
2970 if (alignment & (min_alignment - 1)) {
2971 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2972 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002973 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002974 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002975
Michel Thierry101b5062015-10-01 13:33:57 +01002976 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01002977
2978 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01002979 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01002980 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01002981 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00002982 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01002983
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002984 /* If binding the object/GGTT view requires more space than the entire
2985 * aperture has, reject it early before evicting everything in a vain
2986 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01002987 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002988 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01002989 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01002990 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002991 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02002992 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01002993 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01002994 }
2995
Chris Wilson37e680a2012-06-07 15:38:42 +01002996 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002997 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01002998 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002999
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003000 i915_gem_object_pin_pages(obj);
3001
Chris Wilson506a8e82015-12-08 11:55:07 +00003002 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003003 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003004 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003005 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003006 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003007 }
Chris Wilsonde180032016-08-04 16:32:29 +01003008
Chris Wilson506a8e82015-12-08 11:55:07 +00003009 vma->node.start = offset;
3010 vma->node.size = size;
3011 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003012 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003013 if (ret) {
3014 ret = i915_gem_evict_for_vma(vma);
3015 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003016 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3017 if (ret)
3018 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003019 }
Michel Thierry101b5062015-10-01 13:33:57 +01003020 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003021 u32 search_flag, alloc_flag;
3022
Chris Wilson506a8e82015-12-08 11:55:07 +00003023 if (flags & PIN_HIGH) {
3024 search_flag = DRM_MM_SEARCH_BELOW;
3025 alloc_flag = DRM_MM_CREATE_TOP;
3026 } else {
3027 search_flag = DRM_MM_SEARCH_DEFAULT;
3028 alloc_flag = DRM_MM_CREATE_DEFAULT;
3029 }
Michel Thierry101b5062015-10-01 13:33:57 +01003030
Chris Wilson954c4692016-08-04 16:32:26 +01003031 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3032 * so we know that we always have a minimum alignment of 4096.
3033 * The drm_mm range manager is optimised to return results
3034 * with zero alignment, so where possible use the optimal
3035 * path.
3036 */
3037 if (alignment <= 4096)
3038 alignment = 0;
3039
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003040search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003041 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3042 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003043 size, alignment,
3044 obj->cache_level,
3045 start, end,
3046 search_flag,
3047 alloc_flag);
3048 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003049 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003050 obj->cache_level,
3051 start, end,
3052 flags);
3053 if (ret == 0)
3054 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003055
Chris Wilsonde180032016-08-04 16:32:29 +01003056 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003057 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003058 }
Chris Wilson37508582016-08-04 16:32:24 +01003059 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003060
Ben Widawsky35c20a62013-05-31 11:28:48 -07003061 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003062 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003063 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003064
Chris Wilson59bfa122016-08-04 16:32:31 +01003065 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003066
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003067err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003068 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003069 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003070}
3071
Chris Wilson000433b2013-08-08 14:41:09 +01003072bool
Chris Wilson2c225692013-08-09 12:26:45 +01003073i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3074 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003075{
Eric Anholt673a3942008-07-30 12:06:12 -07003076 /* If we don't have a page list set up, then we're not pinned
3077 * to GPU, and we can ignore the cache flush because it'll happen
3078 * again at bind time.
3079 */
Chris Wilson05394f32010-11-08 19:18:58 +00003080 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003081 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003082
Imre Deak769ce462013-02-13 21:56:05 +02003083 /*
3084 * Stolen memory is always coherent with the GPU as it is explicitly
3085 * marked as wc by the system, or the system is cache-coherent.
3086 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003087 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003088 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003089
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003090 /* If the GPU is snooping the contents of the CPU cache,
3091 * we do not need to manually clear the CPU cache lines. However,
3092 * the caches are only snooped when the render cache is
3093 * flushed/invalidated. As we always have to emit invalidations
3094 * and flushes when moving into and out of the RENDER domain, correct
3095 * snooping behaviour occurs naturally as the result of our domain
3096 * tracking.
3097 */
Chris Wilson0f719792015-01-13 13:32:52 +00003098 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3099 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003100 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003101 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003102
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003103 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003104 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003105 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003106
3107 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003108}
3109
3110/** Flushes the GTT write domain for the object if it's dirty. */
3111static void
Chris Wilson05394f32010-11-08 19:18:58 +00003112i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003113{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003114 uint32_t old_write_domain;
3115
Chris Wilson05394f32010-11-08 19:18:58 +00003116 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003117 return;
3118
Chris Wilson63256ec2011-01-04 18:42:07 +00003119 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003120 * to it immediately go to main memory as far as we know, so there's
3121 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003122 *
3123 * However, we do have to enforce the order so that all writes through
3124 * the GTT land before any writes to the device, such as updates to
3125 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003126 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003127 wmb();
3128
Chris Wilson05394f32010-11-08 19:18:58 +00003129 old_write_domain = obj->base.write_domain;
3130 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003131
Rodrigo Vivide152b62015-07-07 16:28:51 -07003132 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003133
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003134 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003135 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003136 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003137}
3138
3139/** Flushes the CPU write domain for the object if it's dirty. */
3140static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003141i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003142{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003143 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003144
Chris Wilson05394f32010-11-08 19:18:58 +00003145 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 return;
3147
Daniel Vettere62b59e2015-01-21 14:53:48 +01003148 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003149 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003150
Chris Wilson05394f32010-11-08 19:18:58 +00003151 old_write_domain = obj->base.write_domain;
3152 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003153
Rodrigo Vivide152b62015-07-07 16:28:51 -07003154 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003155
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003156 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003157 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003158 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003159}
3160
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003161/**
3162 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003163 * @obj: object to act on
3164 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003165 *
3166 * This function returns when the move is complete, including waiting on
3167 * flushes to occur.
3168 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003169int
Chris Wilson20217462010-11-23 15:26:33 +00003170i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003171{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003172 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303173 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003174 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003175
Chris Wilson0201f1e2012-07-20 12:41:01 +01003176 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003177 if (ret)
3178 return ret;
3179
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003180 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3181 return 0;
3182
Chris Wilson43566de2015-01-02 16:29:29 +05303183 /* Flush and acquire obj->pages so that we are coherent through
3184 * direct access in memory with previous cached writes through
3185 * shmemfs and that our cache domain tracking remains valid.
3186 * For example, if the obj->filp was moved to swap without us
3187 * being notified and releasing the pages, we would mistakenly
3188 * continue to assume that the obj remained out of the CPU cached
3189 * domain.
3190 */
3191 ret = i915_gem_object_get_pages(obj);
3192 if (ret)
3193 return ret;
3194
Daniel Vettere62b59e2015-01-21 14:53:48 +01003195 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003196
Chris Wilsond0a57782012-10-09 19:24:37 +01003197 /* Serialise direct access to this object with the barriers for
3198 * coherent writes from the GPU, by effectively invalidating the
3199 * GTT domain upon first access.
3200 */
3201 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3202 mb();
3203
Chris Wilson05394f32010-11-08 19:18:58 +00003204 old_write_domain = obj->base.write_domain;
3205 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003206
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003207 /* It should now be out of any other write domains, and we can update
3208 * the domain values for our changes.
3209 */
Chris Wilson05394f32010-11-08 19:18:58 +00003210 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3211 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003212 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003213 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3214 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3215 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 }
3217
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003218 trace_i915_gem_object_change_domain(obj,
3219 old_read_domains,
3220 old_write_domain);
3221
Chris Wilson8325a092012-04-24 15:52:35 +01003222 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303223 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003224 if (vma &&
3225 drm_mm_node_allocated(&vma->node) &&
3226 !i915_vma_is_active(vma))
3227 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003228
Eric Anholte47c68e2008-11-14 13:35:19 -08003229 return 0;
3230}
3231
Chris Wilsonef55f922015-10-09 14:11:27 +01003232/**
3233 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003234 * @obj: object to act on
3235 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003236 *
3237 * After this function returns, the object will be in the new cache-level
3238 * across all GTT and the contents of the backing storage will be coherent,
3239 * with respect to the new cache-level. In order to keep the backing storage
3240 * coherent for all users, we only allow a single cache level to be set
3241 * globally on the object and prevent it from being changed whilst the
3242 * hardware is reading from the object. That is if the object is currently
3243 * on the scanout it will be set to uncached (or equivalent display
3244 * cache coherency) and all non-MOCS GPU access will also be uncached so
3245 * that all direct access to the scanout remains coherent.
3246 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003247int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3248 enum i915_cache_level cache_level)
3249{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003250 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003251 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003252
3253 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003254 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003255
Chris Wilsonef55f922015-10-09 14:11:27 +01003256 /* Inspect the list of currently bound VMA and unbind any that would
3257 * be invalid given the new cache-level. This is principally to
3258 * catch the issue of the CS prefetch crossing page boundaries and
3259 * reading an invalid PTE on older architectures.
3260 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003261restart:
3262 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003263 if (!drm_mm_node_allocated(&vma->node))
3264 continue;
3265
Chris Wilson20dfbde2016-08-04 16:32:30 +01003266 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003267 DRM_DEBUG("can not change the cache level of pinned objects\n");
3268 return -EBUSY;
3269 }
3270
Chris Wilsonaa653a62016-08-04 07:52:27 +01003271 if (i915_gem_valid_gtt_space(vma, cache_level))
3272 continue;
3273
3274 ret = i915_vma_unbind(vma);
3275 if (ret)
3276 return ret;
3277
3278 /* As unbinding may affect other elements in the
3279 * obj->vma_list (due to side-effects from retiring
3280 * an active vma), play safe and restart the iterator.
3281 */
3282 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003283 }
3284
Chris Wilsonef55f922015-10-09 14:11:27 +01003285 /* We can reuse the existing drm_mm nodes but need to change the
3286 * cache-level on the PTE. We could simply unbind them all and
3287 * rebind with the correct cache-level on next use. However since
3288 * we already have a valid slot, dma mapping, pages etc, we may as
3289 * rewrite the PTE in the belief that doing so tramples upon less
3290 * state and so involves less work.
3291 */
Chris Wilson15717de2016-08-04 07:52:26 +01003292 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003293 /* Before we change the PTE, the GPU must not be accessing it.
3294 * If we wait upon the object, we know that all the bound
3295 * VMA are no longer active.
3296 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003297 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003298 if (ret)
3299 return ret;
3300
Chris Wilsonaa653a62016-08-04 07:52:27 +01003301 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003302 /* Access to snoopable pages through the GTT is
3303 * incoherent and on some machines causes a hard
3304 * lockup. Relinquish the CPU mmaping to force
3305 * userspace to refault in the pages and we can
3306 * then double check if the GTT mapping is still
3307 * valid for that pointer access.
3308 */
3309 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003310
Chris Wilsonef55f922015-10-09 14:11:27 +01003311 /* As we no longer need a fence for GTT access,
3312 * we can relinquish it now (and so prevent having
3313 * to steal a fence from someone else on the next
3314 * fence request). Note GPU activity would have
3315 * dropped the fence as all snoopable access is
3316 * supposed to be linear.
3317 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003318 ret = i915_gem_object_put_fence(obj);
3319 if (ret)
3320 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003321 } else {
3322 /* We either have incoherent backing store and
3323 * so no GTT access or the architecture is fully
3324 * coherent. In such cases, existing GTT mmaps
3325 * ignore the cache bit in the PTE and we can
3326 * rewrite it without confusing the GPU or having
3327 * to force userspace to fault back in its mmaps.
3328 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003329 }
3330
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003331 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003332 if (!drm_mm_node_allocated(&vma->node))
3333 continue;
3334
3335 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3336 if (ret)
3337 return ret;
3338 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003339 }
3340
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003341 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003342 vma->node.color = cache_level;
3343 obj->cache_level = cache_level;
3344
Ville Syrjäläed75a552015-08-11 19:47:10 +03003345out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003346 /* Flush the dirty CPU caches to the backing storage so that the
3347 * object is now coherent at its new cache level (with respect
3348 * to the access domain).
3349 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303350 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003351 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003352 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003353 }
3354
Chris Wilsone4ffd172011-04-04 09:44:39 +01003355 return 0;
3356}
3357
Ben Widawsky199adf42012-09-21 17:01:20 -07003358int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3359 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003360{
Ben Widawsky199adf42012-09-21 17:01:20 -07003361 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003362 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003363
Chris Wilson03ac0642016-07-20 13:31:51 +01003364 obj = i915_gem_object_lookup(file, args->handle);
3365 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003366 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003367
Chris Wilson651d7942013-08-08 14:41:10 +01003368 switch (obj->cache_level) {
3369 case I915_CACHE_LLC:
3370 case I915_CACHE_L3_LLC:
3371 args->caching = I915_CACHING_CACHED;
3372 break;
3373
Chris Wilson4257d3b2013-08-08 14:41:11 +01003374 case I915_CACHE_WT:
3375 args->caching = I915_CACHING_DISPLAY;
3376 break;
3377
Chris Wilson651d7942013-08-08 14:41:10 +01003378 default:
3379 args->caching = I915_CACHING_NONE;
3380 break;
3381 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382
Chris Wilson34911fd2016-07-20 13:31:54 +01003383 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003384 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003385}
3386
Ben Widawsky199adf42012-09-21 17:01:20 -07003387int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3388 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003389{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003390 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003391 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003392 struct drm_i915_gem_object *obj;
3393 enum i915_cache_level level;
3394 int ret;
3395
Ben Widawsky199adf42012-09-21 17:01:20 -07003396 switch (args->caching) {
3397 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398 level = I915_CACHE_NONE;
3399 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003400 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003401 /*
3402 * Due to a HW issue on BXT A stepping, GPU stores via a
3403 * snooped mapping may leave stale data in a corresponding CPU
3404 * cacheline, whereas normally such cachelines would get
3405 * invalidated.
3406 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003407 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003408 return -ENODEV;
3409
Chris Wilsone6994ae2012-07-10 10:27:08 +01003410 level = I915_CACHE_LLC;
3411 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003412 case I915_CACHING_DISPLAY:
3413 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3414 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003415 default:
3416 return -EINVAL;
3417 }
3418
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003419 intel_runtime_pm_get(dev_priv);
3420
Ben Widawsky3bc29132012-09-26 16:15:20 -07003421 ret = i915_mutex_lock_interruptible(dev);
3422 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003423 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003424
Chris Wilson03ac0642016-07-20 13:31:51 +01003425 obj = i915_gem_object_lookup(file, args->handle);
3426 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003427 ret = -ENOENT;
3428 goto unlock;
3429 }
3430
3431 ret = i915_gem_object_set_cache_level(obj, level);
3432
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003433 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003434unlock:
3435 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003436rpm_put:
3437 intel_runtime_pm_put(dev_priv);
3438
Chris Wilsone6994ae2012-07-10 10:27:08 +01003439 return ret;
3440}
3441
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003442/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003443 * Prepare buffer for display plane (scanout, cursors, etc).
3444 * Can be called from an uninterruptible phase (modesetting) and allows
3445 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003446 */
3447int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003448i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3449 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003450 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003451{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003452 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003453 int ret;
3454
Chris Wilsoncc98b412013-08-09 12:25:09 +01003455 /* Mark the pin_display early so that we account for the
3456 * display coherency whilst setting up the cache domains.
3457 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003458 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003459
Eric Anholta7ef0642011-03-29 16:59:54 -07003460 /* The display engine is not coherent with the LLC cache on gen6. As
3461 * a result, we make sure that the pinning that is about to occur is
3462 * done with uncached PTEs. This is lowest common denominator for all
3463 * chipsets.
3464 *
3465 * However for gen6+, we could do better by using the GFDT bit instead
3466 * of uncaching, which would allow us to flush all the LLC-cached data
3467 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3468 */
Chris Wilson651d7942013-08-08 14:41:10 +01003469 ret = i915_gem_object_set_cache_level(obj,
3470 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003471 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003472 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003473
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003474 /* As the user may map the buffer once pinned in the display plane
3475 * (e.g. libkms for the bootup splash), we have to ensure that we
3476 * always use map_and_fenceable for all scanout buffers.
3477 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003478 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003479 view->type == I915_GGTT_VIEW_NORMAL ?
3480 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003482 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003483
Daniel Vettere62b59e2015-01-21 14:53:48 +01003484 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003485
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003486 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003487 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003488
3489 /* It should now be out of any other write domains, and we can update
3490 * the domain values for our changes.
3491 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003492 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003493 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003494
3495 trace_i915_gem_object_change_domain(obj,
3496 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003497 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003498
3499 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003500
3501err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003502 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003503 return ret;
3504}
3505
3506void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003507i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3508 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003509{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003510 if (WARN_ON(obj->pin_display == 0))
3511 return;
3512
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003513 i915_gem_object_ggtt_unpin_view(obj, view);
3514
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003515 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003516}
3517
Eric Anholte47c68e2008-11-14 13:35:19 -08003518/**
3519 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003520 * @obj: object to act on
3521 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003522 *
3523 * This function returns when the move is complete, including waiting on
3524 * flushes to occur.
3525 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003526int
Chris Wilson919926a2010-11-12 13:42:53 +00003527i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003528{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003529 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003530 int ret;
3531
Chris Wilson0201f1e2012-07-20 12:41:01 +01003532 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003533 if (ret)
3534 return ret;
3535
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003536 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3537 return 0;
3538
Eric Anholte47c68e2008-11-14 13:35:19 -08003539 i915_gem_object_flush_gtt_write_domain(obj);
3540
Chris Wilson05394f32010-11-08 19:18:58 +00003541 old_write_domain = obj->base.write_domain;
3542 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003543
Eric Anholte47c68e2008-11-14 13:35:19 -08003544 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003545 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003546 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003549 }
3550
3551 /* It should now be out of any other write domains, and we can update
3552 * the domain values for our changes.
3553 */
Chris Wilson05394f32010-11-08 19:18:58 +00003554 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003555
3556 /* If we're writing through the CPU, then the GPU read domains will
3557 * need to be invalidated at next use.
3558 */
3559 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003560 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3561 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003562 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003563
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003564 trace_i915_gem_object_change_domain(obj,
3565 old_read_domains,
3566 old_write_domain);
3567
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003568 return 0;
3569}
3570
Eric Anholt673a3942008-07-30 12:06:12 -07003571/* Throttle our rendering by waiting until the ring has completed our requests
3572 * emitted over 20 msec ago.
3573 *
Eric Anholtb9624422009-06-03 07:27:35 +00003574 * Note that if we were to use the current jiffies each time around the loop,
3575 * we wouldn't escape the function with any frames outstanding if the time to
3576 * render a frame was over 20ms.
3577 *
Eric Anholt673a3942008-07-30 12:06:12 -07003578 * This should get us reasonable parallelism between CPU and GPU but also
3579 * relatively low latency when blocking on a particular request to finish.
3580 */
3581static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003582i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003583{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003584 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003585 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003586 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003587 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003588 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003589
Daniel Vetter308887a2012-11-14 17:14:06 +01003590 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3591 if (ret)
3592 return ret;
3593
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003594 /* ABI: return -EIO if already wedged */
3595 if (i915_terminally_wedged(&dev_priv->gpu_error))
3596 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003597
Chris Wilson1c255952010-09-26 11:03:27 +01003598 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003599 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003600 if (time_after_eq(request->emitted_jiffies, recent_enough))
3601 break;
3602
John Harrisonfcfa423c2015-05-29 17:44:12 +01003603 /*
3604 * Note that the request might not have been submitted yet.
3605 * In which case emitted_jiffies will be zero.
3606 */
3607 if (!request->emitted_jiffies)
3608 continue;
3609
John Harrison54fb2412014-11-24 18:49:27 +00003610 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003611 }
John Harrisonff865882014-11-24 18:49:28 +00003612 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003613 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003614 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003615
John Harrison54fb2412014-11-24 18:49:27 +00003616 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003617 return 0;
3618
Chris Wilson776f3232016-08-04 07:52:40 +01003619 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003620 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003621
Eric Anholt673a3942008-07-30 12:06:12 -07003622 return ret;
3623}
3624
Chris Wilsond23db882014-05-23 08:48:08 +02003625static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003626i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003627{
3628 struct drm_i915_gem_object *obj = vma->obj;
3629
Chris Wilson59bfa122016-08-04 16:32:31 +01003630 if (!drm_mm_node_allocated(&vma->node))
3631 return false;
3632
Chris Wilson91b2db62016-08-04 16:32:23 +01003633 if (vma->node.size < size)
3634 return true;
3635
3636 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003637 return true;
3638
3639 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3640 return true;
3641
3642 if (flags & PIN_OFFSET_BIAS &&
3643 vma->node.start < (flags & PIN_OFFSET_MASK))
3644 return true;
3645
Chris Wilson506a8e82015-12-08 11:55:07 +00003646 if (flags & PIN_OFFSET_FIXED &&
3647 vma->node.start != (flags & PIN_OFFSET_MASK))
3648 return true;
3649
Chris Wilsond23db882014-05-23 08:48:08 +02003650 return false;
3651}
3652
Chris Wilsond0710ab2015-11-20 14:16:39 +00003653void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3654{
3655 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003656 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003657 bool mappable, fenceable;
3658 u32 fence_size, fence_alignment;
3659
Chris Wilsona9f14812016-08-04 16:32:28 +01003660 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003661 obj->base.size,
3662 obj->tiling_mode);
Chris Wilsona9f14812016-08-04 16:32:28 +01003663 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003664 obj->base.size,
3665 obj->tiling_mode,
3666 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003667
3668 fenceable = (vma->node.size == fence_size &&
3669 (vma->node.start & (fence_alignment - 1)) == 0);
3670
3671 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003672 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003673
3674 obj->map_and_fenceable = mappable && fenceable;
3675}
3676
Chris Wilson305bc232016-08-04 16:32:33 +01003677int __i915_vma_do_pin(struct i915_vma *vma,
3678 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003679{
Chris Wilson305bc232016-08-04 16:32:33 +01003680 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003681 int ret;
3682
Chris Wilson59bfa122016-08-04 16:32:31 +01003683 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003684 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003685
Chris Wilson305bc232016-08-04 16:32:33 +01003686 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3687 ret = -EBUSY;
3688 goto err;
3689 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003690
Chris Wilsonde895082016-08-04 16:32:34 +01003691 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003692 ret = i915_vma_insert(vma, size, alignment, flags);
3693 if (ret)
3694 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003695 }
3696
Chris Wilson59bfa122016-08-04 16:32:31 +01003697 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003698 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003699 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003700
Chris Wilson3272db52016-08-04 16:32:32 +01003701 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003702 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003703
Chris Wilson3b165252016-08-04 16:32:25 +01003704 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003705 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003706
Chris Wilson59bfa122016-08-04 16:32:31 +01003707err:
3708 __i915_vma_unpin(vma);
3709 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003710}
3711
3712int
3713i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3714 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003715 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003716 u64 alignment,
3717 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003718{
Chris Wilson59bfa122016-08-04 16:32:31 +01003719 struct i915_vma *vma;
3720 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003721
Chris Wilsonde895082016-08-04 16:32:34 +01003722 if (!view)
3723 view = &i915_ggtt_view_normal;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003724
Chris Wilson59bfa122016-08-04 16:32:31 +01003725 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3726 if (IS_ERR(vma))
3727 return PTR_ERR(vma);
3728
3729 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3730 if (flags & PIN_NONBLOCK &&
3731 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3732 return -ENOSPC;
3733
3734 WARN(i915_vma_is_pinned(vma),
3735 "bo is already pinned in ggtt with incorrect alignment:"
3736 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3737 " obj->map_and_fenceable=%d\n",
3738 upper_32_bits(vma->node.start),
3739 lower_32_bits(vma->node.start),
3740 alignment,
3741 !!(flags & PIN_MAPPABLE),
3742 obj->map_and_fenceable);
3743 ret = i915_vma_unbind(vma);
3744 if (ret)
3745 return ret;
3746 }
3747
3748 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003749}
3750
Eric Anholt673a3942008-07-30 12:06:12 -07003751void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003752i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3753 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003754{
Chris Wilsonde895082016-08-04 16:32:34 +01003755 i915_vma_unpin(i915_gem_obj_to_ggtt_view(obj, view));
Eric Anholt673a3942008-07-30 12:06:12 -07003756}
3757
3758int
Eric Anholt673a3942008-07-30 12:06:12 -07003759i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003760 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003761{
3762 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003763 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003764 int ret;
3765
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003766 ret = i915_mutex_lock_interruptible(dev);
3767 if (ret)
3768 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003769
Chris Wilson03ac0642016-07-20 13:31:51 +01003770 obj = i915_gem_object_lookup(file, args->handle);
3771 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003772 ret = -ENOENT;
3773 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003774 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003775
Chris Wilson0be555b2010-08-04 15:36:30 +01003776 /* Count all active objects as busy, even if they are currently not used
3777 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003778 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003779 */
Chris Wilson426960b2016-01-15 16:51:46 +00003780 args->busy = 0;
Chris Wilson573adb32016-08-04 16:32:39 +01003781 if (i915_gem_object_is_active(obj)) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003782 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003783 int i;
3784
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003785 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003786 req = i915_gem_active_peek(&obj->last_read[i],
3787 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003788 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003789 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003790 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003791 req = i915_gem_active_peek(&obj->last_write,
3792 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003793 if (req)
3794 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003795 }
Eric Anholt673a3942008-07-30 12:06:12 -07003796
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003797 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003798unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003799 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003800 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003801}
3802
3803int
3804i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3805 struct drm_file *file_priv)
3806{
Akshay Joshi0206e352011-08-16 15:34:10 -04003807 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003808}
3809
Chris Wilson3ef94da2009-09-14 16:50:29 +01003810int
3811i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3812 struct drm_file *file_priv)
3813{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003814 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003815 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003816 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003817 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003818
3819 switch (args->madv) {
3820 case I915_MADV_DONTNEED:
3821 case I915_MADV_WILLNEED:
3822 break;
3823 default:
3824 return -EINVAL;
3825 }
3826
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003827 ret = i915_mutex_lock_interruptible(dev);
3828 if (ret)
3829 return ret;
3830
Chris Wilson03ac0642016-07-20 13:31:51 +01003831 obj = i915_gem_object_lookup(file_priv, args->handle);
3832 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003833 ret = -ENOENT;
3834 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003835 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003836
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003837 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003838 ret = -EINVAL;
3839 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003840 }
3841
Daniel Vetter656bfa32014-11-20 09:26:30 +01003842 if (obj->pages &&
3843 obj->tiling_mode != I915_TILING_NONE &&
3844 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3845 if (obj->madv == I915_MADV_WILLNEED)
3846 i915_gem_object_unpin_pages(obj);
3847 if (args->madv == I915_MADV_WILLNEED)
3848 i915_gem_object_pin_pages(obj);
3849 }
3850
Chris Wilson05394f32010-11-08 19:18:58 +00003851 if (obj->madv != __I915_MADV_PURGED)
3852 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003853
Chris Wilson6c085a72012-08-20 11:40:46 +02003854 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003855 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003856 i915_gem_object_truncate(obj);
3857
Chris Wilson05394f32010-11-08 19:18:58 +00003858 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003859
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003860out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003861 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003862unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003863 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003864 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003865}
3866
Chris Wilson37e680a2012-06-07 15:38:42 +01003867void i915_gem_object_init(struct drm_i915_gem_object *obj,
3868 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003869{
Chris Wilsonb4716182015-04-27 13:41:17 +01003870 int i;
3871
Ben Widawsky35c20a62013-05-31 11:28:48 -07003872 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003873 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003874 init_request_active(&obj->last_read[i],
3875 i915_gem_object_retire__read);
3876 init_request_active(&obj->last_write,
3877 i915_gem_object_retire__write);
3878 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003879 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003880 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003881 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003882
Chris Wilson37e680a2012-06-07 15:38:42 +01003883 obj->ops = ops;
3884
Chris Wilson0327d6b2012-08-11 15:41:06 +01003885 obj->fence_reg = I915_FENCE_REG_NONE;
3886 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003887
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003888 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003889}
3890
Chris Wilson37e680a2012-06-07 15:38:42 +01003891static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003892 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003893 .get_pages = i915_gem_object_get_pages_gtt,
3894 .put_pages = i915_gem_object_put_pages_gtt,
3895};
3896
Dave Gordond37cd8a2016-04-22 19:14:32 +01003897struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003898 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003899{
Daniel Vetterc397b902010-04-09 19:05:07 +00003900 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003901 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003902 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003903 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003904
Chris Wilson42dcedd2012-11-15 11:32:30 +00003905 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003906 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003907 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003908
Chris Wilsonfe3db792016-04-25 13:32:13 +01003909 ret = drm_gem_object_init(dev, &obj->base, size);
3910 if (ret)
3911 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003912
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003913 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3914 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3915 /* 965gm cannot relocate objects above 4GiB. */
3916 mask &= ~__GFP_HIGHMEM;
3917 mask |= __GFP_DMA32;
3918 }
3919
Al Viro496ad9a2013-01-23 17:07:38 -05003920 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003921 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003922
Chris Wilson37e680a2012-06-07 15:38:42 +01003923 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003924
Daniel Vetterc397b902010-04-09 19:05:07 +00003925 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3926 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3927
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003928 if (HAS_LLC(dev)) {
3929 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003930 * cache) for about a 10% performance improvement
3931 * compared to uncached. Graphics requests other than
3932 * display scanout are coherent with the CPU in
3933 * accessing this cache. This means in this mode we
3934 * don't need to clflush on the CPU side, and on the
3935 * GPU side we only need to flush internal caches to
3936 * get data visible to the CPU.
3937 *
3938 * However, we maintain the display planes as UC, and so
3939 * need to rebind when first used as such.
3940 */
3941 obj->cache_level = I915_CACHE_LLC;
3942 } else
3943 obj->cache_level = I915_CACHE_NONE;
3944
Daniel Vetterd861e332013-07-24 23:25:03 +02003945 trace_i915_gem_object_create(obj);
3946
Chris Wilson05394f32010-11-08 19:18:58 +00003947 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003948
3949fail:
3950 i915_gem_object_free(obj);
3951
3952 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00003953}
3954
Chris Wilson340fbd82014-05-22 09:16:52 +01003955static bool discard_backing_storage(struct drm_i915_gem_object *obj)
3956{
3957 /* If we are the last user of the backing storage (be it shmemfs
3958 * pages or stolen etc), we know that the pages are going to be
3959 * immediately released. In this case, we can then skip copying
3960 * back the contents from the GPU.
3961 */
3962
3963 if (obj->madv != I915_MADV_WILLNEED)
3964 return false;
3965
3966 if (obj->base.filp == NULL)
3967 return true;
3968
3969 /* At first glance, this looks racy, but then again so would be
3970 * userspace racing mmap against close. However, the first external
3971 * reference to the filp can only be obtained through the
3972 * i915_gem_mmap_ioctl() which safeguards us against the user
3973 * acquiring such a reference whilst we are in the middle of
3974 * freeing the object.
3975 */
3976 return atomic_long_read(&obj->base.filp->f_count) == 1;
3977}
3978
Chris Wilson1488fc02012-04-24 15:47:31 +01003979void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003980{
Chris Wilson1488fc02012-04-24 15:47:31 +01003981 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003982 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003983 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003984 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01003985
Paulo Zanonif65c9162013-11-27 18:20:34 -02003986 intel_runtime_pm_get(dev_priv);
3987
Chris Wilson26e12f82011-03-20 11:20:19 +00003988 trace_i915_gem_object_destroy(obj);
3989
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003990 /* All file-owned VMA should have been released by this point through
3991 * i915_gem_close_object(), or earlier by i915_gem_context_close().
3992 * However, the object may also be bound into the global GTT (e.g.
3993 * older GPUs without per-process support, or for direct access through
3994 * the GTT either for the user or for scanout). Those VMA still need to
3995 * unbound now.
3996 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003997 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01003998 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003999 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004000 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004001 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004002 }
Chris Wilson15717de2016-08-04 07:52:26 +01004003 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004004
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004005 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4006 * before progressing. */
4007 if (obj->stolen)
4008 i915_gem_object_unpin_pages(obj);
4009
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004010 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004011
Daniel Vetter656bfa32014-11-20 09:26:30 +01004012 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4013 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4014 obj->tiling_mode != I915_TILING_NONE)
4015 i915_gem_object_unpin_pages(obj);
4016
Ben Widawsky401c29f2013-05-31 11:28:47 -07004017 if (WARN_ON(obj->pages_pin_count))
4018 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004019 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004020 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004021 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004022
Chris Wilson9da3da62012-06-01 15:20:22 +01004023 BUG_ON(obj->pages);
4024
Chris Wilson2f745ad2012-09-04 21:02:58 +01004025 if (obj->base.import_attach)
4026 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004027
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004028 if (obj->ops->release)
4029 obj->ops->release(obj);
4030
Chris Wilson05394f32010-11-08 19:18:58 +00004031 drm_gem_object_release(&obj->base);
4032 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004033
Chris Wilson05394f32010-11-08 19:18:58 +00004034 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004035 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004036
4037 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004038}
4039
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004040struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4041 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004042{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004043 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004044 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004045 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4046 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004047 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004048 }
4049 return NULL;
4050}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004051
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004052struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4053 const struct i915_ggtt_view *view)
4054{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004055 struct i915_vma *vma;
4056
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004057 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004058
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004059 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004060 if (i915_vma_is_ggtt(vma) &&
4061 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004062 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004063 return NULL;
4064}
4065
Chris Wilsondcff85c2016-08-05 10:14:11 +01004066int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004067{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004068 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004069 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004070
Chris Wilson54b4f682016-07-21 21:16:19 +01004071 intel_suspend_gt_powersave(dev_priv);
4072
Chris Wilson45c5f202013-10-16 11:50:01 +01004073 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004074
4075 /* We have to flush all the executing contexts to main memory so
4076 * that they can saved in the hibernation image. To ensure the last
4077 * context image is coherent, we have to switch away from it. That
4078 * leaves the dev_priv->kernel_context still active when
4079 * we actually suspend, and its image in memory may not match the GPU
4080 * state. Fortunately, the kernel_context is disposable and we do
4081 * not rely on its state.
4082 */
4083 ret = i915_gem_switch_to_kernel_context(dev_priv);
4084 if (ret)
4085 goto err;
4086
Chris Wilsondcff85c2016-08-05 10:14:11 +01004087 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004088 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004089 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004090
Chris Wilsonc0336662016-05-06 15:40:21 +01004091 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004092
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004093 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004094 mutex_unlock(&dev->struct_mutex);
4095
Chris Wilson737b1502015-01-26 18:03:03 +02004096 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004097 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4098 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004099
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004100 /* Assert that we sucessfully flushed all the work and
4101 * reset the GPU back to its idle, low power state.
4102 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004103 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004104
Eric Anholt673a3942008-07-30 12:06:12 -07004105 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004106
4107err:
4108 mutex_unlock(&dev->struct_mutex);
4109 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004110}
4111
Chris Wilson5ab57c72016-07-15 14:56:20 +01004112void i915_gem_resume(struct drm_device *dev)
4113{
4114 struct drm_i915_private *dev_priv = to_i915(dev);
4115
4116 mutex_lock(&dev->struct_mutex);
4117 i915_gem_restore_gtt_mappings(dev);
4118
4119 /* As we didn't flush the kernel context before suspend, we cannot
4120 * guarantee that the context image is complete. So let's just reset
4121 * it and start again.
4122 */
4123 if (i915.enable_execlists)
4124 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4125
4126 mutex_unlock(&dev->struct_mutex);
4127}
4128
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004129void i915_gem_init_swizzling(struct drm_device *dev)
4130{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004131 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004132
Daniel Vetter11782b02012-01-31 16:47:55 +01004133 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004134 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4135 return;
4136
4137 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4138 DISP_TILE_SURFACE_SWIZZLING);
4139
Daniel Vetter11782b02012-01-31 16:47:55 +01004140 if (IS_GEN5(dev))
4141 return;
4142
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004143 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4144 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004145 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004146 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004147 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004148 else if (IS_GEN8(dev))
4149 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004150 else
4151 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004152}
Daniel Vettere21af882012-02-09 20:53:27 +01004153
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004154static void init_unused_ring(struct drm_device *dev, u32 base)
4155{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004156 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004157
4158 I915_WRITE(RING_CTL(base), 0);
4159 I915_WRITE(RING_HEAD(base), 0);
4160 I915_WRITE(RING_TAIL(base), 0);
4161 I915_WRITE(RING_START(base), 0);
4162}
4163
4164static void init_unused_rings(struct drm_device *dev)
4165{
4166 if (IS_I830(dev)) {
4167 init_unused_ring(dev, PRB1_BASE);
4168 init_unused_ring(dev, SRB0_BASE);
4169 init_unused_ring(dev, SRB1_BASE);
4170 init_unused_ring(dev, SRB2_BASE);
4171 init_unused_ring(dev, SRB3_BASE);
4172 } else if (IS_GEN2(dev)) {
4173 init_unused_ring(dev, SRB0_BASE);
4174 init_unused_ring(dev, SRB1_BASE);
4175 } else if (IS_GEN3(dev)) {
4176 init_unused_ring(dev, PRB1_BASE);
4177 init_unused_ring(dev, PRB2_BASE);
4178 }
4179}
4180
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004181int
4182i915_gem_init_hw(struct drm_device *dev)
4183{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004184 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004185 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004186 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004187
Chris Wilson5e4f5182015-02-13 14:35:59 +00004188 /* Double layer security blanket, see i915_gem_init() */
4189 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4190
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004191 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004192 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004193
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004194 if (IS_HASWELL(dev))
4195 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4196 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004197
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004198 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004199 if (IS_IVYBRIDGE(dev)) {
4200 u32 temp = I915_READ(GEN7_MSG_CTL);
4201 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4202 I915_WRITE(GEN7_MSG_CTL, temp);
4203 } else if (INTEL_INFO(dev)->gen >= 7) {
4204 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4205 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4206 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4207 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004208 }
4209
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004210 i915_gem_init_swizzling(dev);
4211
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004212 /*
4213 * At least 830 can leave some of the unused rings
4214 * "active" (ie. head != tail) after resume which
4215 * will prevent c3 entry. Makes sure all unused rings
4216 * are totally idle.
4217 */
4218 init_unused_rings(dev);
4219
Dave Gordoned54c1a2016-01-19 19:02:54 +00004220 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004221
John Harrison4ad2fd82015-06-18 13:11:20 +01004222 ret = i915_ppgtt_init_hw(dev);
4223 if (ret) {
4224 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4225 goto out;
4226 }
4227
4228 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004229 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004230 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004231 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004232 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004233 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004234
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004235 intel_mocs_init_l3cc_table(dev);
4236
Alex Dai33a732f2015-08-12 15:43:36 +01004237 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004238 ret = intel_guc_setup(dev);
4239 if (ret)
4240 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004241
Chris Wilson5e4f5182015-02-13 14:35:59 +00004242out:
4243 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004244 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004245}
4246
Chris Wilson39df9192016-07-20 13:31:57 +01004247bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4248{
4249 if (INTEL_INFO(dev_priv)->gen < 6)
4250 return false;
4251
4252 /* TODO: make semaphores and Execlists play nicely together */
4253 if (i915.enable_execlists)
4254 return false;
4255
4256 if (value >= 0)
4257 return value;
4258
4259#ifdef CONFIG_INTEL_IOMMU
4260 /* Enable semaphores on SNB when IO remapping is off */
4261 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4262 return false;
4263#endif
4264
4265 return true;
4266}
4267
Chris Wilson1070a422012-04-24 15:47:41 +01004268int i915_gem_init(struct drm_device *dev)
4269{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004270 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004271 int ret;
4272
Chris Wilson1070a422012-04-24 15:47:41 +01004273 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004274
Oscar Mateoa83014d2014-07-24 17:04:21 +01004275 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004276 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004277 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004278 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004279 }
4280
Chris Wilson5e4f5182015-02-13 14:35:59 +00004281 /* This is just a security blanket to placate dragons.
4282 * On some systems, we very sporadically observe that the first TLBs
4283 * used by the CS may be stale, despite us poking the TLB reset. If
4284 * we hold the forcewake during initialisation these problems
4285 * just magically go away.
4286 */
4287 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4288
Chris Wilson72778cb2016-05-19 16:17:16 +01004289 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004290
4291 ret = i915_gem_init_ggtt(dev_priv);
4292 if (ret)
4293 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004294
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004295 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004296 if (ret)
4297 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004298
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004299 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004300 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004301 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004302
4303 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004304 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004305 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004306 * wedged. But we only want to do this where the GPU is angry,
4307 * for all other failure, such as an allocation failure, bail.
4308 */
4309 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004310 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004311 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004312 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004313
4314out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004315 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004316 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004317
Chris Wilson60990322014-04-09 09:19:42 +01004318 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004319}
4320
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004321void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004322i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004323{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004324 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004325 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004326
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004327 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004328 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004329}
4330
Chris Wilson64193402010-10-24 12:38:05 +01004331static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004332init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004333{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004334 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004335}
4336
Eric Anholt673a3942008-07-30 12:06:12 -07004337void
Imre Deak40ae4e12016-03-16 14:54:03 +02004338i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4339{
Chris Wilson91c8a322016-07-05 10:40:23 +01004340 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004341
4342 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4343 !IS_CHERRYVIEW(dev_priv))
4344 dev_priv->num_fence_regs = 32;
4345 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4346 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4347 dev_priv->num_fence_regs = 16;
4348 else
4349 dev_priv->num_fence_regs = 8;
4350
Chris Wilsonc0336662016-05-06 15:40:21 +01004351 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004352 dev_priv->num_fence_regs =
4353 I915_READ(vgtif_reg(avail_rs.fence_num));
4354
4355 /* Initialize fence registers to zero */
4356 i915_gem_restore_fences(dev);
4357
4358 i915_gem_detect_bit_6_swizzle(dev);
4359}
4360
4361void
Imre Deakd64aa092016-01-19 15:26:29 +02004362i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004363{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004364 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004365 int i;
4366
Chris Wilsonefab6d82015-04-07 16:20:57 +01004367 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004368 kmem_cache_create("i915_gem_object",
4369 sizeof(struct drm_i915_gem_object), 0,
4370 SLAB_HWCACHE_ALIGN,
4371 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004372 dev_priv->vmas =
4373 kmem_cache_create("i915_gem_vma",
4374 sizeof(struct i915_vma), 0,
4375 SLAB_HWCACHE_ALIGN,
4376 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004377 dev_priv->requests =
4378 kmem_cache_create("i915_gem_request",
4379 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004380 SLAB_HWCACHE_ALIGN |
4381 SLAB_RECLAIM_ACCOUNT |
4382 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004383 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004384
Ben Widawskya33afea2013-09-17 21:12:45 -07004385 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004386 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4387 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004388 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004389 for (i = 0; i < I915_NUM_ENGINES; i++)
4390 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004391 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004392 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004393 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004394 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004395 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004396 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004397 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004398 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004399
Chris Wilson72bfa192010-12-19 11:42:05 +00004400 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4401
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004402 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004403
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004404 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004405
Chris Wilsonce453d82011-02-21 14:43:56 +00004406 dev_priv->mm.interruptible = true;
4407
Chris Wilsonb5add952016-08-04 16:32:36 +01004408 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004409}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004410
Imre Deakd64aa092016-01-19 15:26:29 +02004411void i915_gem_load_cleanup(struct drm_device *dev)
4412{
4413 struct drm_i915_private *dev_priv = to_i915(dev);
4414
4415 kmem_cache_destroy(dev_priv->requests);
4416 kmem_cache_destroy(dev_priv->vmas);
4417 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004418
4419 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4420 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004421}
4422
Chris Wilson461fb992016-05-14 07:26:33 +01004423int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4424{
4425 struct drm_i915_gem_object *obj;
4426
4427 /* Called just before we write the hibernation image.
4428 *
4429 * We need to update the domain tracking to reflect that the CPU
4430 * will be accessing all the pages to create and restore from the
4431 * hibernation, and so upon restoration those pages will be in the
4432 * CPU domain.
4433 *
4434 * To make sure the hibernation image contains the latest state,
4435 * we update that state just before writing out the image.
4436 */
4437
4438 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4439 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4440 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4441 }
4442
4443 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4444 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4445 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4446 }
4447
4448 return 0;
4449}
4450
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004451void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004452{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004453 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004454 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004455
4456 /* Clean up our request list when the client is going away, so that
4457 * later retire_requests won't dereference our soon-to-be-gone
4458 * file_priv.
4459 */
Chris Wilson1c255952010-09-26 11:03:27 +01004460 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004461 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004462 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004463 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004464
Chris Wilson2e1b8732015-04-27 13:41:22 +01004465 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004466 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004467 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004468 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004469 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004470}
4471
4472int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4473{
4474 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004475 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004476
4477 DRM_DEBUG_DRIVER("\n");
4478
4479 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4480 if (!file_priv)
4481 return -ENOMEM;
4482
4483 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004484 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004485 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004486 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004487
4488 spin_lock_init(&file_priv->mm.lock);
4489 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004490
Chris Wilsonc80ff162016-07-27 09:07:27 +01004491 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004492
Ben Widawskye422b882013-12-06 14:10:58 -08004493 ret = i915_gem_context_open(dev, file);
4494 if (ret)
4495 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004496
Ben Widawskye422b882013-12-06 14:10:58 -08004497 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004498}
4499
Daniel Vetterb680c372014-09-19 18:27:27 +02004500/**
4501 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004502 * @old: current GEM buffer for the frontbuffer slots
4503 * @new: new GEM buffer for the frontbuffer slots
4504 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004505 *
4506 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4507 * from @old and setting them in @new. Both @old and @new can be NULL.
4508 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004509void i915_gem_track_fb(struct drm_i915_gem_object *old,
4510 struct drm_i915_gem_object *new,
4511 unsigned frontbuffer_bits)
4512{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004513 /* Control of individual bits within the mask are guarded by
4514 * the owning plane->mutex, i.e. we can never see concurrent
4515 * manipulation of individual bits. But since the bitfield as a whole
4516 * is updated using RMW, we need to use atomics in order to update
4517 * the bits.
4518 */
4519 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4520 sizeof(atomic_t) * BITS_PER_BYTE);
4521
Daniel Vettera071fa02014-06-18 23:28:09 +02004522 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004523 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4524 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004525 }
4526
4527 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004528 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4529 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004530 }
4531}
4532
Ben Widawskya70a3142013-07-31 16:59:56 -07004533/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004534u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4535 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004536{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004537 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004538 struct i915_vma *vma;
4539
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004540 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004541
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004542 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004543 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004544 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4545 continue;
4546 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004547 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004548 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004549
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004550 WARN(1, "%s vma for this object not found.\n",
4551 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004552 return -1;
4553}
4554
Michel Thierry088e0df2015-08-07 17:40:17 +01004555u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4556 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004557{
4558 struct i915_vma *vma;
4559
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004560 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004561 if (i915_vma_is_ggtt(vma) &&
4562 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004563 return vma->node.start;
4564
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004565 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004566 return -1;
4567}
4568
4569bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4570 struct i915_address_space *vm)
4571{
4572 struct i915_vma *vma;
4573
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004574 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004575 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004576 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4577 continue;
4578 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4579 return true;
4580 }
4581
4582 return false;
4583}
4584
4585bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004586 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004587{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004588 struct i915_vma *vma;
4589
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004590 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004591 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004592 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004593 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004594 return true;
4595
4596 return false;
4597}
4598
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004599unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004600{
Ben Widawskya70a3142013-07-31 16:59:56 -07004601 struct i915_vma *vma;
4602
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004603 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004604
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004605 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004606 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004607 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004608 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004609 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004610
Ben Widawskya70a3142013-07-31 16:59:56 -07004611 return 0;
4612}
4613
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004614bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004615{
4616 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004617 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004618 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004619 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004620
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004621 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004622}
Dave Gordonea702992015-07-09 19:29:02 +01004623
Dave Gordon033908a2015-12-10 18:51:23 +00004624/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4625struct page *
4626i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4627{
4628 struct page *page;
4629
4630 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004631 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004632 return NULL;
4633
4634 page = i915_gem_object_get_page(obj, n);
4635 set_page_dirty(page);
4636 return page;
4637}
4638
Dave Gordonea702992015-07-09 19:29:02 +01004639/* Allocate a new GEM object and fill it with the supplied data */
4640struct drm_i915_gem_object *
4641i915_gem_object_create_from_data(struct drm_device *dev,
4642 const void *data, size_t size)
4643{
4644 struct drm_i915_gem_object *obj;
4645 struct sg_table *sg;
4646 size_t bytes;
4647 int ret;
4648
Dave Gordond37cd8a2016-04-22 19:14:32 +01004649 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004650 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004651 return obj;
4652
4653 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4654 if (ret)
4655 goto fail;
4656
4657 ret = i915_gem_object_get_pages(obj);
4658 if (ret)
4659 goto fail;
4660
4661 i915_gem_object_pin_pages(obj);
4662 sg = obj->pages;
4663 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004664 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004665 i915_gem_object_unpin_pages(obj);
4666
4667 if (WARN_ON(bytes != size)) {
4668 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4669 ret = -EFAULT;
4670 goto fail;
4671 }
4672
4673 return obj;
4674
4675fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004676 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004677 return ERR_PTR(ret);
4678}