blob: b841c3917668ca3f71858bb0cd9dd12220f405db [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800173 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilsonaa653a62016-08-04 07:52:27 +0100282int
283i915_gem_object_unbind(struct drm_i915_gem_object *obj)
284{
285 struct i915_vma *vma;
286 LIST_HEAD(still_in_list);
287 int ret;
288
289 /* The vma will only be freed if it is marked as closed, and if we wait
290 * upon rendering to the vma, we may unbind anything in the list.
291 */
292 while ((vma = list_first_entry_or_null(&obj->vma_list,
293 struct i915_vma,
294 obj_link))) {
295 list_move_tail(&vma->obj_link, &still_in_list);
296 ret = i915_vma_unbind(vma);
297 if (ret)
298 break;
299 }
300 list_splice(&still_in_list, &obj->vma_list);
301
302 return ret;
303}
304
Chris Wilson00e60f22016-08-04 16:32:40 +0100305/**
306 * Ensures that all rendering to the object has completed and the object is
307 * safe to unbind from the GTT or access from the CPU.
308 * @obj: i915 gem object
309 * @readonly: waiting for just read access or read-write access
310 */
311int
312i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
313 bool readonly)
314{
315 struct reservation_object *resv;
316 struct i915_gem_active *active;
317 unsigned long active_mask;
318 int idx;
319
320 lockdep_assert_held(&obj->base.dev->struct_mutex);
321
322 if (!readonly) {
323 active = obj->last_read;
324 active_mask = i915_gem_object_get_active(obj);
325 } else {
326 active_mask = 1;
327 active = &obj->last_write;
328 }
329
330 for_each_active(active_mask, idx) {
331 int ret;
332
333 ret = i915_gem_active_wait(&active[idx],
334 &obj->base.dev->struct_mutex);
335 if (ret)
336 return ret;
337 }
338
339 resv = i915_gem_object_get_dmabuf_resv(obj);
340 if (resv) {
341 long err;
342
343 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
344 MAX_SCHEDULE_TIMEOUT);
345 if (err < 0)
346 return err;
347 }
348
349 return 0;
350}
351
Chris Wilsonb8f90962016-08-05 10:14:07 +0100352/* A nonblocking variant of the above wait. Must be called prior to
353 * acquiring the mutex for the object, as the object state may change
354 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100355 */
356static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100357__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
358 struct intel_rps_client *rps,
359 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100360{
Chris Wilson00e60f22016-08-04 16:32:40 +0100361 struct i915_gem_active *active;
362 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100363 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100364
Chris Wilsonb8f90962016-08-05 10:14:07 +0100365 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100366 if (!active_mask)
367 return 0;
368
369 if (!readonly) {
370 active = obj->last_read;
371 } else {
372 active_mask = 1;
373 active = &obj->last_write;
374 }
375
Chris Wilsonb8f90962016-08-05 10:14:07 +0100376 for_each_active(active_mask, idx) {
377 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100378
Chris Wilsonb8f90962016-08-05 10:14:07 +0100379 ret = i915_gem_active_wait_unlocked(&active[idx],
380 true, NULL, rps);
381 if (ret)
382 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100386}
387
388static struct intel_rps_client *to_rps_client(struct drm_file *file)
389{
390 struct drm_i915_file_private *fpriv = file->driver_priv;
391
392 return &fpriv->rps;
393}
394
Chris Wilson00731152014-05-21 12:42:56 +0100395int
396i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
397 int align)
398{
399 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800400 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100401
402 if (obj->phys_handle) {
403 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
404 return -EBUSY;
405
406 return 0;
407 }
408
409 if (obj->madv != I915_MADV_WILLNEED)
410 return -EFAULT;
411
412 if (obj->base.filp == NULL)
413 return -EINVAL;
414
Chris Wilson4717ca92016-08-04 07:52:28 +0100415 ret = i915_gem_object_unbind(obj);
416 if (ret)
417 return ret;
418
419 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800420 if (ret)
421 return ret;
422
Chris Wilson00731152014-05-21 12:42:56 +0100423 /* create a new object */
424 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
425 if (!phys)
426 return -ENOMEM;
427
Chris Wilson00731152014-05-21 12:42:56 +0100428 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 obj->ops = &i915_gem_phys_ops;
430
431 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100432}
433
434static int
435i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
436 struct drm_i915_gem_pwrite *args,
437 struct drm_file *file_priv)
438{
439 struct drm_device *dev = obj->base.dev;
440 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300441 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200442 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800443
444 /* We manually control the domain here and pretend that it
445 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
446 */
447 ret = i915_gem_object_wait_rendering(obj, false);
448 if (ret)
449 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100450
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700451 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100452 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
453 unsigned long unwritten;
454
455 /* The physical object once assigned is fixed for the lifetime
456 * of the obj, so we can safely drop the lock and continue
457 * to access vaddr.
458 */
459 mutex_unlock(&dev->struct_mutex);
460 unwritten = copy_from_user(vaddr, user_data, args->size);
461 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200462 if (unwritten) {
463 ret = -EFAULT;
464 goto out;
465 }
Chris Wilson00731152014-05-21 12:42:56 +0100466 }
467
Chris Wilson6a2c4232014-11-04 04:51:40 -0800468 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100469 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200470
471out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700472 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200473 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100474}
475
Chris Wilson42dcedd2012-11-15 11:32:30 +0000476void *i915_gem_object_alloc(struct drm_device *dev)
477{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100478 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100479 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000480}
481
482void i915_gem_object_free(struct drm_i915_gem_object *obj)
483{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100485 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486}
487
Dave Airlieff72145b2011-02-07 12:16:14 +1000488static int
489i915_gem_create(struct drm_file *file,
490 struct drm_device *dev,
491 uint64_t size,
492 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700493{
Chris Wilson05394f32010-11-08 19:18:58 +0000494 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300495 int ret;
496 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200499 if (size == 0)
500 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700501
502 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100503 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100504 if (IS_ERR(obj))
505 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Chris Wilson05394f32010-11-08 19:18:58 +0000507 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100508 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100509 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200510 if (ret)
511 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100512
Dave Airlieff72145b2011-02-07 12:16:14 +1000513 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700514 return 0;
515}
516
Dave Airlieff72145b2011-02-07 12:16:14 +1000517int
518i915_gem_dumb_create(struct drm_file *file,
519 struct drm_device *dev,
520 struct drm_mode_create_dumb *args)
521{
522 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300523 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000524 args->size = args->pitch * args->height;
525 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000526 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000527}
528
Dave Airlieff72145b2011-02-07 12:16:14 +1000529/**
530 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100531 * @dev: drm device pointer
532 * @data: ioctl data blob
533 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 */
535int
536i915_gem_create_ioctl(struct drm_device *dev, void *data,
537 struct drm_file *file)
538{
539 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200540
Dave Airlieff72145b2011-02-07 12:16:14 +1000541 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000542 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000543}
544
Daniel Vetter8c599672011-12-14 13:57:31 +0100545static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100546__copy_to_user_swizzled(char __user *cpu_vaddr,
547 const char *gpu_vaddr, int gpu_offset,
548 int length)
549{
550 int ret, cpu_offset = 0;
551
552 while (length > 0) {
553 int cacheline_end = ALIGN(gpu_offset + 1, 64);
554 int this_length = min(cacheline_end - gpu_offset, length);
555 int swizzled_gpu_offset = gpu_offset ^ 64;
556
557 ret = __copy_to_user(cpu_vaddr + cpu_offset,
558 gpu_vaddr + swizzled_gpu_offset,
559 this_length);
560 if (ret)
561 return ret + length;
562
563 cpu_offset += this_length;
564 gpu_offset += this_length;
565 length -= this_length;
566 }
567
568 return 0;
569}
570
571static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700572__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
573 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100574 int length)
575{
576 int ret, cpu_offset = 0;
577
578 while (length > 0) {
579 int cacheline_end = ALIGN(gpu_offset + 1, 64);
580 int this_length = min(cacheline_end - gpu_offset, length);
581 int swizzled_gpu_offset = gpu_offset ^ 64;
582
583 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
584 cpu_vaddr + cpu_offset,
585 this_length);
586 if (ret)
587 return ret + length;
588
589 cpu_offset += this_length;
590 gpu_offset += this_length;
591 length -= this_length;
592 }
593
594 return 0;
595}
596
Brad Volkin4c914c02014-02-18 10:15:45 -0800597/*
598 * Pins the specified object's pages and synchronizes the object with
599 * GPU accesses. Sets needs_clflush to non-zero if the caller should
600 * flush the object from the CPU cache.
601 */
602int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
603 int *needs_clflush)
604{
605 int ret;
606
607 *needs_clflush = 0;
608
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100609 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800610 return -EINVAL;
611
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100612 ret = i915_gem_object_wait_rendering(obj, true);
613 if (ret)
614 return ret;
615
Brad Volkin4c914c02014-02-18 10:15:45 -0800616 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
617 /* If we're not in the cpu read domain, set ourself into the gtt
618 * read domain and manually flush cachelines (if required). This
619 * optimizes for the case when the gpu will dirty the data
620 * anyway again before the next pread happens. */
621 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
622 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800623 }
624
625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
631 return ret;
632}
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634/* Per-page copy function for the shmem pread fastpath.
635 * Flushes invalid cachelines before reading the target if
636 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700637static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200638shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
639 char __user *user_data,
640 bool page_do_bit17_swizzling, bool needs_clflush)
641{
642 char *vaddr;
643 int ret;
644
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200645 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200646 return -EINVAL;
647
648 vaddr = kmap_atomic(page);
649 if (needs_clflush)
650 drm_clflush_virt_range(vaddr + shmem_page_offset,
651 page_length);
652 ret = __copy_to_user_inatomic(user_data,
653 vaddr + shmem_page_offset,
654 page_length);
655 kunmap_atomic(vaddr);
656
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658}
659
Daniel Vetter23c18c72012-03-25 19:47:42 +0200660static void
661shmem_clflush_swizzled_range(char *addr, unsigned long length,
662 bool swizzled)
663{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200664 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200665 unsigned long start = (unsigned long) addr;
666 unsigned long end = (unsigned long) addr + length;
667
668 /* For swizzling simply ensure that we always flush both
669 * channels. Lame, but simple and it works. Swizzled
670 * pwrite/pread is far from a hotpath - current userspace
671 * doesn't use it at all. */
672 start = round_down(start, 128);
673 end = round_up(end, 128);
674
675 drm_clflush_virt_range((void *)start, end - start);
676 } else {
677 drm_clflush_virt_range(addr, length);
678 }
679
680}
681
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682/* Only difference to the fast-path function is that this can handle bit17
683 * and uses non-atomic copy and kmap functions. */
684static int
685shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
686 char __user *user_data,
687 bool page_do_bit17_swizzling, bool needs_clflush)
688{
689 char *vaddr;
690 int ret;
691
692 vaddr = kmap(page);
693 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697
698 if (page_do_bit17_swizzling)
699 ret = __copy_to_user_swizzled(user_data,
700 vaddr, shmem_page_offset,
701 page_length);
702 else
703 ret = __copy_to_user(user_data,
704 vaddr + shmem_page_offset,
705 page_length);
706 kunmap(page);
707
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100708 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709}
710
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530711static inline unsigned long
712slow_user_access(struct io_mapping *mapping,
713 uint64_t page_base, int page_offset,
714 char __user *user_data,
715 unsigned long length, bool pwrite)
716{
717 void __iomem *ioaddr;
718 void *vaddr;
719 uint64_t unwritten;
720
721 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
722 /* We can use the cpu mem copy function because this is X86. */
723 vaddr = (void __force *)ioaddr + page_offset;
724 if (pwrite)
725 unwritten = __copy_from_user(vaddr, user_data, length);
726 else
727 unwritten = __copy_to_user(user_data, vaddr, length);
728
729 io_mapping_unmap(ioaddr);
730 return unwritten;
731}
732
733static int
734i915_gem_gtt_pread(struct drm_device *dev,
735 struct drm_i915_gem_object *obj, uint64_t size,
736 uint64_t data_offset, uint64_t data_ptr)
737{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100738 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530739 struct i915_ggtt *ggtt = &dev_priv->ggtt;
740 struct drm_mm_node node;
741 char __user *user_data;
742 uint64_t remain;
743 uint64_t offset;
744 int ret;
745
Chris Wilsonde895082016-08-04 16:32:34 +0100746 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530747 if (ret) {
748 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_get_pages(obj);
753 if (ret) {
754 remove_mappable_node(&node);
755 goto out;
756 }
757
758 i915_gem_object_pin_pages(obj);
759 } else {
760 node.start = i915_gem_obj_ggtt_offset(obj);
761 node.allocated = false;
762 ret = i915_gem_object_put_fence(obj);
763 if (ret)
764 goto out_unpin;
765 }
766
767 ret = i915_gem_object_set_to_gtt_domain(obj, false);
768 if (ret)
769 goto out_unpin;
770
771 user_data = u64_to_user_ptr(data_ptr);
772 remain = size;
773 offset = data_offset;
774
775 mutex_unlock(&dev->struct_mutex);
776 if (likely(!i915.prefault_disable)) {
777 ret = fault_in_multipages_writeable(user_data, remain);
778 if (ret) {
779 mutex_lock(&dev->struct_mutex);
780 goto out_unpin;
781 }
782 }
783
784 while (remain > 0) {
785 /* Operation in this page
786 *
787 * page_base = page offset within aperture
788 * page_offset = offset within page
789 * page_length = bytes to copy for this page
790 */
791 u32 page_base = node.start;
792 unsigned page_offset = offset_in_page(offset);
793 unsigned page_length = PAGE_SIZE - page_offset;
794 page_length = remain < page_length ? remain : page_length;
795 if (node.allocated) {
796 wmb();
797 ggtt->base.insert_page(&ggtt->base,
798 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
799 node.start,
800 I915_CACHE_NONE, 0);
801 wmb();
802 } else {
803 page_base += offset & PAGE_MASK;
804 }
805 /* This is a slow read/write as it tries to read from
806 * and write to user memory which may result into page
807 * faults, and so we cannot perform this under struct_mutex.
808 */
809 if (slow_user_access(ggtt->mappable, page_base,
810 page_offset, user_data,
811 page_length, false)) {
812 ret = -EFAULT;
813 break;
814 }
815
816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
819 }
820
821 mutex_lock(&dev->struct_mutex);
822 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
823 /* The user has modified the object whilst we tried
824 * reading from it, and we now have no idea what domain
825 * the pages should be in. As we have just been touching
826 * them directly, flush everything back to the GTT
827 * domain.
828 */
829 ret = i915_gem_object_set_to_gtt_domain(obj, false);
830 }
831
832out_unpin:
833 if (node.allocated) {
834 wmb();
835 ggtt->base.clear_range(&ggtt->base,
836 node.start, node.size,
837 true);
838 i915_gem_object_unpin_pages(obj);
839 remove_mappable_node(&node);
840 } else {
841 i915_gem_object_ggtt_unpin(obj);
842 }
843out:
844 return ret;
845}
846
Eric Anholteb014592009-03-10 11:44:52 -0700847static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200848i915_gem_shmem_pread(struct drm_device *dev,
849 struct drm_i915_gem_object *obj,
850 struct drm_i915_gem_pread *args,
851 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700852{
Daniel Vetter8461d222011-12-14 13:57:32 +0100853 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700854 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100855 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100856 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100857 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200858 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200859 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200860 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700861
Chris Wilson6eae0052016-06-20 15:05:52 +0100862 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530863 return -ENODEV;
864
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300865 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700866 remain = args->size;
867
Daniel Vetter8461d222011-12-14 13:57:32 +0100868 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700869
Brad Volkin4c914c02014-02-18 10:15:45 -0800870 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100871 if (ret)
872 return ret;
873
Eric Anholteb014592009-03-10 11:44:52 -0700874 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100875
Imre Deak67d5a502013-02-18 19:28:02 +0200876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
877 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200878 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100879
880 if (remain <= 0)
881 break;
882
Eric Anholteb014592009-03-10 11:44:52 -0700883 /* Operation in this page
884 *
Eric Anholteb014592009-03-10 11:44:52 -0700885 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700886 * page_length = bytes to copy for this page
887 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100888 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700889 page_length = remain;
890 if ((shmem_page_offset + page_length) > PAGE_SIZE)
891 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700892
Daniel Vetter8461d222011-12-14 13:57:32 +0100893 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
894 (page_to_phys(page) & (1 << 17)) != 0;
895
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
897 user_data, page_do_bit17_swizzling,
898 needs_clflush);
899 if (ret == 0)
900 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700901
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200902 mutex_unlock(&dev->struct_mutex);
903
Jani Nikulad330a952014-01-21 11:24:25 +0200904 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200905 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200906 /* Userspace is tricking us, but we've already clobbered
907 * its pages with the prefault and promised to write the
908 * data up to the first fault. Hence ignore any errors
909 * and just continue. */
910 (void)ret;
911 prefaulted = 1;
912 }
913
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
915 user_data, page_do_bit17_swizzling,
916 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700917
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200918 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100919
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100920 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100921 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100922
Chris Wilson17793c92014-03-07 08:30:36 +0000923next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700924 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100925 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700926 offset += page_length;
927 }
928
Chris Wilson4f27b752010-10-14 15:26:45 +0100929out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100930 i915_gem_object_unpin_pages(obj);
931
Eric Anholteb014592009-03-10 11:44:52 -0700932 return ret;
933}
934
Eric Anholt673a3942008-07-30 12:06:12 -0700935/**
936 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100937 * @dev: drm device pointer
938 * @data: ioctl data blob
939 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700940 *
941 * On error, the contents of *data are undefined.
942 */
943int
944i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000945 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700946{
947 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000948 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100949 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700950
Chris Wilson51311d02010-11-17 09:10:42 +0000951 if (args->size == 0)
952 return 0;
953
954 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300955 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000956 args->size))
957 return -EFAULT;
958
Chris Wilson4f27b752010-10-14 15:26:45 +0100959 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100960 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100961 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700962
Chris Wilson03ac0642016-07-20 13:31:51 +0100963 obj = i915_gem_object_lookup(file, args->handle);
964 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100965 ret = -ENOENT;
966 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100967 }
Eric Anholt673a3942008-07-30 12:06:12 -0700968
Chris Wilson7dcd2492010-09-26 20:21:44 +0100969 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000970 if (args->offset > obj->base.size ||
971 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100972 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100973 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100974 }
975
Chris Wilsondb53a302011-02-03 11:57:46 +0000976 trace_i915_gem_object_pread(obj, args->offset, args->size);
977
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200978 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700979
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530980 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100981 if (ret == -EFAULT || ret == -ENODEV) {
982 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530983 ret = i915_gem_gtt_pread(dev, obj, args->size,
984 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100985 intel_runtime_pm_put(to_i915(dev));
986 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530987
Chris Wilson35b62a82010-09-26 20:23:38 +0100988out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100989 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100990unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100991 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700992 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700993}
994
Keith Packard0839ccb2008-10-30 19:38:48 -0700995/* This is the fast write path which cannot handle
996 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700997 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700998
Keith Packard0839ccb2008-10-30 19:38:48 -0700999static inline int
1000fast_user_write(struct io_mapping *mapping,
1001 loff_t page_base, int page_offset,
1002 char __user *user_data,
1003 int length)
1004{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001005 void __iomem *vaddr_atomic;
1006 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001007 unsigned long unwritten;
1008
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001009 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001010 /* We can use the cpu mem copy function because this is X86. */
1011 vaddr = (void __force*)vaddr_atomic + page_offset;
1012 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001013 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001014 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001015 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001016}
1017
Eric Anholt3de09aa2009-03-09 09:42:23 -07001018/**
1019 * This is the fast pwrite path, where we copy the data directly from the
1020 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001021 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001022 * @obj: i915 gem object
1023 * @args: pwrite arguments structure
1024 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001025 */
Eric Anholt673a3942008-07-30 12:06:12 -07001026static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301027i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001029 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001030 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001031{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301032 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301034 struct drm_mm_node node;
1035 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001036 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301037 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 bool hit_slow_path = false;
1039
1040 if (obj->tiling_mode != I915_TILING_NONE)
1041 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042
Chris Wilsonde895082016-08-04 16:32:34 +01001043 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1044 PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301045 if (ret) {
1046 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1047 if (ret)
1048 goto out;
1049
1050 ret = i915_gem_object_get_pages(obj);
1051 if (ret) {
1052 remove_mappable_node(&node);
1053 goto out;
1054 }
1055
1056 i915_gem_object_pin_pages(obj);
1057 } else {
1058 node.start = i915_gem_obj_ggtt_offset(obj);
1059 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301060 ret = i915_gem_object_put_fence(obj);
1061 if (ret)
1062 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301063 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001064
1065 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1066 if (ret)
1067 goto out_unpin;
1068
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001069 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301070 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001071
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301072 user_data = u64_to_user_ptr(args->data_ptr);
1073 offset = args->offset;
1074 remain = args->size;
1075 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* Operation in this page
1077 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001078 * page_base = page offset within aperture
1079 * page_offset = offset within page
1080 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001081 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301082 u32 page_base = node.start;
1083 unsigned page_offset = offset_in_page(offset);
1084 unsigned page_length = PAGE_SIZE - page_offset;
1085 page_length = remain < page_length ? remain : page_length;
1086 if (node.allocated) {
1087 wmb(); /* flush the write before we modify the GGTT */
1088 ggtt->base.insert_page(&ggtt->base,
1089 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1090 node.start, I915_CACHE_NONE, 0);
1091 wmb(); /* flush modifications to the GGTT (insert_page) */
1092 } else {
1093 page_base += offset & PAGE_MASK;
1094 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001095 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001096 * source page isn't available. Return the error and we'll
1097 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098 * If the object is non-shmem backed, we retry again with the
1099 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001100 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001101 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001102 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 hit_slow_path = true;
1104 mutex_unlock(&dev->struct_mutex);
1105 if (slow_user_access(ggtt->mappable,
1106 page_base,
1107 page_offset, user_data,
1108 page_length, true)) {
1109 ret = -EFAULT;
1110 mutex_lock(&dev->struct_mutex);
1111 goto out_flush;
1112 }
1113
1114 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001115 }
Eric Anholt673a3942008-07-30 12:06:12 -07001116
Keith Packard0839ccb2008-10-30 19:38:48 -07001117 remain -= page_length;
1118 user_data += page_length;
1119 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001120 }
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001122out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301123 if (hit_slow_path) {
1124 if (ret == 0 &&
1125 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1126 /* The user has modified the object whilst we tried
1127 * reading from it, and we now have no idea what domain
1128 * the pages should be in. As we have just been touching
1129 * them directly, flush everything back to the GTT
1130 * domain.
1131 */
1132 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1133 }
1134 }
1135
Rodrigo Vivide152b62015-07-07 16:28:51 -07001136 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001137out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301138 if (node.allocated) {
1139 wmb();
1140 ggtt->base.clear_range(&ggtt->base,
1141 node.start, node.size,
1142 true);
1143 i915_gem_object_unpin_pages(obj);
1144 remove_mappable_node(&node);
1145 } else {
1146 i915_gem_object_ggtt_unpin(obj);
1147 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001148out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001149 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001150}
1151
Daniel Vetterd174bd62012-03-25 19:47:40 +02001152/* Per-page copy function for the shmem pwrite fastpath.
1153 * Flushes invalid cachelines before writing to the target if
1154 * needs_clflush_before is set and flushes out any written cachelines after
1155 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001156static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001157shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1158 char __user *user_data,
1159 bool page_do_bit17_swizzling,
1160 bool needs_clflush_before,
1161 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001162{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001163 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001164 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001165
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001166 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001167 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001168
Daniel Vetterd174bd62012-03-25 19:47:40 +02001169 vaddr = kmap_atomic(page);
1170 if (needs_clflush_before)
1171 drm_clflush_virt_range(vaddr + shmem_page_offset,
1172 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001173 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1174 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001175 if (needs_clflush_after)
1176 drm_clflush_virt_range(vaddr + shmem_page_offset,
1177 page_length);
1178 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001179
Chris Wilson755d2212012-09-04 21:02:55 +01001180 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001181}
1182
Daniel Vetterd174bd62012-03-25 19:47:40 +02001183/* Only difference to the fast-path function is that this can handle bit17
1184 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001185static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001186shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1187 char __user *user_data,
1188 bool page_do_bit17_swizzling,
1189 bool needs_clflush_before,
1190 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001191{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001192 char *vaddr;
1193 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001194
Daniel Vetterd174bd62012-03-25 19:47:40 +02001195 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001196 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001197 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1198 page_length,
1199 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 if (page_do_bit17_swizzling)
1201 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001202 user_data,
1203 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001204 else
1205 ret = __copy_from_user(vaddr + shmem_page_offset,
1206 user_data,
1207 page_length);
1208 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001209 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1210 page_length,
1211 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001212 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001213
Chris Wilson755d2212012-09-04 21:02:55 +01001214 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001215}
1216
Eric Anholt40123c12009-03-09 13:42:30 -07001217static int
Daniel Vettere244a442012-03-25 19:47:28 +02001218i915_gem_shmem_pwrite(struct drm_device *dev,
1219 struct drm_i915_gem_object *obj,
1220 struct drm_i915_gem_pwrite *args,
1221 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001222{
Eric Anholt40123c12009-03-09 13:42:30 -07001223 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001224 loff_t offset;
1225 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001226 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001227 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001228 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001229 int needs_clflush_after = 0;
1230 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001231 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001232
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001233 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001234 remain = args->size;
1235
Daniel Vetter8c599672011-12-14 13:57:31 +01001236 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001237
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001238 ret = i915_gem_object_wait_rendering(obj, false);
1239 if (ret)
1240 return ret;
1241
Daniel Vetter58642882012-03-25 19:47:37 +02001242 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1243 /* If we're not in the cpu write domain, set ourself into the gtt
1244 * write domain and manually flush cachelines (if required). This
1245 * optimizes for the case when the gpu will use the data
1246 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001247 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001248 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001249 /* Same trick applies to invalidate partially written cachelines read
1250 * before writing. */
1251 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1252 needs_clflush_before =
1253 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001254
Chris Wilson755d2212012-09-04 21:02:55 +01001255 ret = i915_gem_object_get_pages(obj);
1256 if (ret)
1257 return ret;
1258
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001259 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001260
Chris Wilson755d2212012-09-04 21:02:55 +01001261 i915_gem_object_pin_pages(obj);
1262
Eric Anholt40123c12009-03-09 13:42:30 -07001263 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001264 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001265
Imre Deak67d5a502013-02-18 19:28:02 +02001266 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1267 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001268 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001269 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001270
Chris Wilson9da3da62012-06-01 15:20:22 +01001271 if (remain <= 0)
1272 break;
1273
Eric Anholt40123c12009-03-09 13:42:30 -07001274 /* Operation in this page
1275 *
Eric Anholt40123c12009-03-09 13:42:30 -07001276 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001277 * page_length = bytes to copy for this page
1278 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001279 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001280
1281 page_length = remain;
1282 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1283 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001284
Daniel Vetter58642882012-03-25 19:47:37 +02001285 /* If we don't overwrite a cacheline completely we need to be
1286 * careful to have up-to-date data by first clflushing. Don't
1287 * overcomplicate things and flush the entire patch. */
1288 partial_cacheline_write = needs_clflush_before &&
1289 ((shmem_page_offset | page_length)
1290 & (boot_cpu_data.x86_clflush_size - 1));
1291
Daniel Vetter8c599672011-12-14 13:57:31 +01001292 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1293 (page_to_phys(page) & (1 << 17)) != 0;
1294
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1296 user_data, page_do_bit17_swizzling,
1297 partial_cacheline_write,
1298 needs_clflush_after);
1299 if (ret == 0)
1300 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001301
Daniel Vettere244a442012-03-25 19:47:28 +02001302 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001303 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001304 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1305 user_data, page_do_bit17_swizzling,
1306 partial_cacheline_write,
1307 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001308
Daniel Vettere244a442012-03-25 19:47:28 +02001309 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001310
Chris Wilson755d2212012-09-04 21:02:55 +01001311 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001312 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001313
Chris Wilson17793c92014-03-07 08:30:36 +00001314next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001315 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001316 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001317 offset += page_length;
1318 }
1319
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001320out:
Chris Wilson755d2212012-09-04 21:02:55 +01001321 i915_gem_object_unpin_pages(obj);
1322
Daniel Vettere244a442012-03-25 19:47:28 +02001323 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001324 /*
1325 * Fixup: Flush cpu caches in case we didn't flush the dirty
1326 * cachelines in-line while writing and the object moved
1327 * out of the cpu write domain while we've dropped the lock.
1328 */
1329 if (!needs_clflush_after &&
1330 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001331 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001332 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001333 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001334 }
Eric Anholt40123c12009-03-09 13:42:30 -07001335
Daniel Vetter58642882012-03-25 19:47:37 +02001336 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001337 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001338 else
1339 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001340
Rodrigo Vivide152b62015-07-07 16:28:51 -07001341 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001342 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001343}
1344
1345/**
1346 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001347 * @dev: drm device
1348 * @data: ioctl data blob
1349 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001350 *
1351 * On error, the contents of the buffer that were to be modified are undefined.
1352 */
1353int
1354i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001355 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001357 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001358 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001359 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001360 int ret;
1361
1362 if (args->size == 0)
1363 return 0;
1364
1365 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001366 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001367 args->size))
1368 return -EFAULT;
1369
Jani Nikulad330a952014-01-21 11:24:25 +02001370 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001371 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001372 args->size);
1373 if (ret)
1374 return -EFAULT;
1375 }
Eric Anholt673a3942008-07-30 12:06:12 -07001376
Imre Deak5d77d9c2014-11-12 16:40:35 +02001377 intel_runtime_pm_get(dev_priv);
1378
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001379 ret = i915_mutex_lock_interruptible(dev);
1380 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001381 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001382
Chris Wilson03ac0642016-07-20 13:31:51 +01001383 obj = i915_gem_object_lookup(file, args->handle);
1384 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001385 ret = -ENOENT;
1386 goto unlock;
1387 }
Eric Anholt673a3942008-07-30 12:06:12 -07001388
Chris Wilson7dcd2492010-09-26 20:21:44 +01001389 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001390 if (args->offset > obj->base.size ||
1391 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001392 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001393 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001394 }
1395
Chris Wilsondb53a302011-02-03 11:57:46 +00001396 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1397
Daniel Vetter935aaa62012-03-25 19:47:35 +02001398 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001399 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1400 * it would end up going through the fenced access, and we'll get
1401 * different detiling behavior between reading and writing.
1402 * pread/pwrite currently are reading and writing from the CPU
1403 * perspective, requiring manual detiling by the client.
1404 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001405 if (!i915_gem_object_has_struct_page(obj) ||
1406 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301407 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001408 /* Note that the gtt paths might fail with non-page-backed user
1409 * pointers (e.g. gtt mappings when moving data between
1410 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001411 }
Eric Anholt673a3942008-07-30 12:06:12 -07001412
Chris Wilsond1054ee2016-07-16 18:42:36 +01001413 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001414 if (obj->phys_handle)
1415 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001416 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001417 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301418 else
1419 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001420 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001421
Chris Wilson35b62a82010-09-26 20:23:38 +01001422out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001423 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001424unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001425 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001426put_rpm:
1427 intel_runtime_pm_put(dev_priv);
1428
Eric Anholt673a3942008-07-30 12:06:12 -07001429 return ret;
1430}
1431
Chris Wilsonaeecc962016-06-17 14:46:39 -03001432static enum fb_op_origin
1433write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1434{
1435 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1436 ORIGIN_GTT : ORIGIN_CPU;
1437}
1438
Eric Anholt673a3942008-07-30 12:06:12 -07001439/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001440 * Called when user space prepares to use an object with the CPU, either
1441 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001442 * @dev: drm device
1443 * @data: ioctl data blob
1444 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001445 */
1446int
1447i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001448 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001449{
1450 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001451 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001452 uint32_t read_domains = args->read_domains;
1453 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001454 int ret;
1455
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001456 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001457 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001458 return -EINVAL;
1459
1460 /* Having something in the write domain implies it's in the read
1461 * domain, and only that read domain. Enforce that in the request.
1462 */
1463 if (write_domain != 0 && read_domains != write_domain)
1464 return -EINVAL;
1465
Chris Wilson03ac0642016-07-20 13:31:51 +01001466 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001467 if (!obj)
1468 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001469
Chris Wilson3236f572012-08-24 09:35:09 +01001470 /* Try to flush the object off the GPU without holding the lock.
1471 * We will repeat the flush holding the lock in the normal manner
1472 * to catch cases where we are gazumped.
1473 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001474 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001475 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001476 goto err;
1477
1478 ret = i915_mutex_lock_interruptible(dev);
1479 if (ret)
1480 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001481
Chris Wilson43566de2015-01-02 16:29:29 +05301482 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001483 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301484 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001485 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486
Daniel Vetter031b6982015-06-26 19:35:16 +02001487 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001488 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001489
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001490 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001491 mutex_unlock(&dev->struct_mutex);
1492 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001493
1494err:
1495 i915_gem_object_put_unlocked(obj);
1496 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001497}
1498
1499/**
1500 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001501 * @dev: drm device
1502 * @data: ioctl data blob
1503 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001504 */
1505int
1506i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001508{
1509 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001510 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001511 int ret = 0;
1512
Chris Wilson76c1dec2010-09-25 11:22:51 +01001513 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001515 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516
Chris Wilson03ac0642016-07-20 13:31:51 +01001517 obj = i915_gem_object_lookup(file, args->handle);
1518 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001519 ret = -ENOENT;
1520 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001521 }
1522
Eric Anholt673a3942008-07-30 12:06:12 -07001523 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001524 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001525 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001526
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001527 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001528unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001529 mutex_unlock(&dev->struct_mutex);
1530 return ret;
1531}
1532
1533/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001534 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1535 * it is mapped to.
1536 * @dev: drm device
1537 * @data: ioctl data blob
1538 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001539 *
1540 * While the mapping holds a reference on the contents of the object, it doesn't
1541 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001542 *
1543 * IMPORTANT:
1544 *
1545 * DRM driver writers who look a this function as an example for how to do GEM
1546 * mmap support, please don't implement mmap support like here. The modern way
1547 * to implement DRM mmap support is with an mmap offset ioctl (like
1548 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1549 * That way debug tooling like valgrind will understand what's going on, hiding
1550 * the mmap call in a driver private ioctl will break that. The i915 driver only
1551 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001552 */
1553int
1554i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001556{
1557 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001558 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001559 unsigned long addr;
1560
Akash Goel1816f922015-01-02 16:29:30 +05301561 if (args->flags & ~(I915_MMAP_WC))
1562 return -EINVAL;
1563
Borislav Petkov568a58e2016-03-29 17:42:01 +02001564 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301565 return -ENODEV;
1566
Chris Wilson03ac0642016-07-20 13:31:51 +01001567 obj = i915_gem_object_lookup(file, args->handle);
1568 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001569 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001570
Daniel Vetter1286ff72012-05-10 15:25:09 +02001571 /* prime objects have no backing filp to GEM mmap
1572 * pages from.
1573 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001574 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001575 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001576 return -EINVAL;
1577 }
1578
Chris Wilson03ac0642016-07-20 13:31:51 +01001579 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001580 PROT_READ | PROT_WRITE, MAP_SHARED,
1581 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301582 if (args->flags & I915_MMAP_WC) {
1583 struct mm_struct *mm = current->mm;
1584 struct vm_area_struct *vma;
1585
Michal Hocko80a89a52016-05-23 16:26:11 -07001586 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001587 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001588 return -EINTR;
1589 }
Akash Goel1816f922015-01-02 16:29:30 +05301590 vma = find_vma(mm, addr);
1591 if (vma)
1592 vma->vm_page_prot =
1593 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1594 else
1595 addr = -ENOMEM;
1596 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001597
1598 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001599 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301600 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001601 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001602 if (IS_ERR((void *)addr))
1603 return addr;
1604
1605 args->addr_ptr = (uint64_t) addr;
1606
1607 return 0;
1608}
1609
Jesse Barnesde151cf2008-11-12 10:03:55 -08001610/**
1611 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001612 * @vma: VMA in question
1613 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614 *
1615 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1616 * from userspace. The fault handler takes care of binding the object to
1617 * the GTT (if needed), allocating and programming a fence register (again,
1618 * only if needed based on whether the old reg is still valid or the object
1619 * is tiled) and inserting a new PTE into the faulting process.
1620 *
1621 * Note that the faulting process may involve evicting existing objects
1622 * from the GTT and/or fence registers to make room. So performance may
1623 * suffer if the GTT working set is large or there are few fence registers
1624 * left.
1625 */
1626int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1627{
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1629 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001630 struct drm_i915_private *dev_priv = to_i915(dev);
1631 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001632 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001633 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 pgoff_t page_offset;
1635 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001636 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001637
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638 /* We don't use vmf->pgoff since that has the fake offset */
1639 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1640 PAGE_SHIFT;
1641
Chris Wilsondb53a302011-02-03 11:57:46 +00001642 trace_i915_gem_object_fault(obj, page_offset, true, write);
1643
Chris Wilson6e4930f2014-02-07 18:37:06 -02001644 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001645 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001646 * repeat the flush holding the lock in the normal manner to catch cases
1647 * where we are gazumped.
1648 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001649 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001650 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001651 goto err;
1652
1653 intel_runtime_pm_get(dev_priv);
1654
1655 ret = i915_mutex_lock_interruptible(dev);
1656 if (ret)
1657 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001658
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001659 /* Access to snoopable pages through the GTT is incoherent. */
1660 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001661 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001662 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001663 }
1664
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001665 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001666 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001667 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001668 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001669
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001670 memset(&view, 0, sizeof(view));
1671 view.type = I915_GGTT_VIEW_PARTIAL;
1672 view.params.partial.offset = rounddown(page_offset, chunk_size);
1673 view.params.partial.size =
1674 min_t(unsigned int,
1675 chunk_size,
1676 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1677 view.params.partial.offset);
1678 }
1679
1680 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001681 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001682 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001683 goto err_unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001684
Chris Wilsonc9839302012-11-20 10:45:17 +00001685 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1686 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001687 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001688
1689 ret = i915_gem_object_get_fence(obj);
1690 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001691 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001692
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001693 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001694 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001695 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001696 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001698 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1699 /* Overriding existing pages in partial view does not cause
1700 * us any trouble as TLBs are still valid because the fault
1701 * is due to userspace losing part of the mapping or never
1702 * having accessed it before (at this partials' range).
1703 */
1704 unsigned long base = vma->vm_start +
1705 (view.params.partial.offset << PAGE_SHIFT);
1706 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001707
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001708 for (i = 0; i < view.params.partial.size; i++) {
1709 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001710 if (ret)
1711 break;
1712 }
1713
1714 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001715 } else {
1716 if (!obj->fault_mappable) {
1717 unsigned long size = min_t(unsigned long,
1718 vma->vm_end - vma->vm_start,
1719 obj->base.size);
1720 int i;
1721
1722 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1723 ret = vm_insert_pfn(vma,
1724 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1725 pfn + i);
1726 if (ret)
1727 break;
1728 }
1729
1730 obj->fault_mappable = true;
1731 } else
1732 ret = vm_insert_pfn(vma,
1733 (unsigned long)vmf->virtual_address,
1734 pfn + page_offset);
1735 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001736err_unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001737 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001738err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001739 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001740err_rpm:
1741 intel_runtime_pm_put(dev_priv);
1742err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001743 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001744 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001745 /*
1746 * We eat errors when the gpu is terminally wedged to avoid
1747 * userspace unduly crashing (gl has no provisions for mmaps to
1748 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1749 * and so needs to be reported.
1750 */
1751 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001752 ret = VM_FAULT_SIGBUS;
1753 break;
1754 }
Chris Wilson045e7692010-11-07 09:18:22 +00001755 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001756 /*
1757 * EAGAIN means the gpu is hung and we'll wait for the error
1758 * handler to reset everything when re-faulting in
1759 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001760 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001761 case 0:
1762 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001763 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001764 case -EBUSY:
1765 /*
1766 * EBUSY is ok: this just means that another thread
1767 * already did the job.
1768 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001769 ret = VM_FAULT_NOPAGE;
1770 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001772 ret = VM_FAULT_OOM;
1773 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001774 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001775 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 ret = VM_FAULT_SIGBUS;
1777 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001779 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001780 ret = VM_FAULT_SIGBUS;
1781 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001783 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784}
1785
1786/**
Chris Wilson901782b2009-07-10 08:18:50 +01001787 * i915_gem_release_mmap - remove physical page mappings
1788 * @obj: obj in question
1789 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001790 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001791 * relinquish ownership of the pages back to the system.
1792 *
1793 * It is vital that we remove the page mapping if we have mapped a tiled
1794 * object through the GTT and then lose the fence register due to
1795 * resource pressure. Similarly if the object has been moved out of the
1796 * aperture, than pages mapped into userspace must be revoked. Removing the
1797 * mapping will then trigger a page fault on the next user access, allowing
1798 * fixup by i915_gem_fault().
1799 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001800void
Chris Wilson05394f32010-11-08 19:18:58 +00001801i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001802{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001803 /* Serialisation between user GTT access and our code depends upon
1804 * revoking the CPU's PTE whilst the mutex is held. The next user
1805 * pagefault then has to wait until we release the mutex.
1806 */
1807 lockdep_assert_held(&obj->base.dev->struct_mutex);
1808
Chris Wilson6299f992010-11-24 12:23:44 +00001809 if (!obj->fault_mappable)
1810 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001811
David Herrmann6796cb12014-01-03 14:24:19 +01001812 drm_vma_node_unmap(&obj->base.vma_node,
1813 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001814
1815 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1816 * memory transactions from userspace before we return. The TLB
1817 * flushing implied above by changing the PTE above *should* be
1818 * sufficient, an extra barrier here just provides us with a bit
1819 * of paranoid documentation about our requirement to serialise
1820 * memory writes before touching registers / GSM.
1821 */
1822 wmb();
1823
Chris Wilson6299f992010-11-24 12:23:44 +00001824 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001825}
1826
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001827void
1828i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1829{
1830 struct drm_i915_gem_object *obj;
1831
1832 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1833 i915_gem_release_mmap(obj);
1834}
1835
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001836/**
1837 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001838 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001839 * @size: object size
1840 * @tiling_mode: tiling mode
1841 *
1842 * Return the required global GTT size for an object, taking into account
1843 * potential fence register mapping.
1844 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001845u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1846 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001847{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001848 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001849
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001850 GEM_BUG_ON(size == 0);
1851
Chris Wilsona9f14812016-08-04 16:32:28 +01001852 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001853 tiling_mode == I915_TILING_NONE)
1854 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001855
1856 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001857 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001858 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001859 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001860 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001861
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001862 while (ggtt_size < size)
1863 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001864
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001865 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001866}
1867
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001869 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001870 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001871 * @size: object size
1872 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001873 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001875 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001876 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001878u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001879 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001881 GEM_BUG_ON(size == 0);
1882
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 /*
1884 * Minimum alignment is 4k (GTT page size), but might be greater
1885 * if a fence register is needed for the object.
1886 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001887 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001888 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 return 4096;
1890
1891 /*
1892 * Previous chips need to be aligned to the size of the smallest
1893 * fence register that can contain the object.
1894 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001895 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001896}
1897
Chris Wilsond8cb5082012-08-11 15:41:03 +01001898static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1899{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001900 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001901 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001902
Chris Wilsonf3f61842016-08-05 10:14:14 +01001903 err = drm_gem_create_mmap_offset(&obj->base);
1904 if (!err)
1905 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001906
Chris Wilsonf3f61842016-08-05 10:14:14 +01001907 /* We can idle the GPU locklessly to flush stale objects, but in order
1908 * to claim that space for ourselves, we need to take the big
1909 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001910 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001911 err = i915_gem_wait_for_idle(dev_priv, true);
1912 if (err)
1913 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001914
Chris Wilsonf3f61842016-08-05 10:14:14 +01001915 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1916 if (!err) {
1917 i915_gem_retire_requests(dev_priv);
1918 err = drm_gem_create_mmap_offset(&obj->base);
1919 mutex_unlock(&dev_priv->drm.struct_mutex);
1920 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001921
Chris Wilsonf3f61842016-08-05 10:14:14 +01001922 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001923}
1924
1925static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1926{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001927 drm_gem_free_mmap_offset(&obj->base);
1928}
1929
Dave Airlieda6b51d2014-12-24 13:11:17 +10001930int
Dave Airlieff72145b2011-02-07 12:16:14 +10001931i915_gem_mmap_gtt(struct drm_file *file,
1932 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001933 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001934 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001935{
Chris Wilson05394f32010-11-08 19:18:58 +00001936 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001937 int ret;
1938
Chris Wilson03ac0642016-07-20 13:31:51 +01001939 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001940 if (!obj)
1941 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001942
Chris Wilsond8cb5082012-08-11 15:41:03 +01001943 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001944 if (ret == 0)
1945 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001946
Chris Wilsonf3f61842016-08-05 10:14:14 +01001947 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001948 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949}
1950
Dave Airlieff72145b2011-02-07 12:16:14 +10001951/**
1952 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1953 * @dev: DRM device
1954 * @data: GTT mapping ioctl data
1955 * @file: GEM object info
1956 *
1957 * Simply returns the fake offset to userspace so it can mmap it.
1958 * The mmap call will end up in drm_gem_mmap(), which will set things
1959 * up so we can get faults in the handler above.
1960 *
1961 * The fault handler will take care of binding the object into the GTT
1962 * (since it may have been evicted to make room for something), allocating
1963 * a fence register, and mapping the appropriate aperture address into
1964 * userspace.
1965 */
1966int
1967i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1968 struct drm_file *file)
1969{
1970 struct drm_i915_gem_mmap_gtt *args = data;
1971
Dave Airlieda6b51d2014-12-24 13:11:17 +10001972 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001973}
1974
Daniel Vetter225067e2012-08-20 10:23:20 +02001975/* Immediately discard the backing storage */
1976static void
1977i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001978{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001979 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001980
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001981 if (obj->base.filp == NULL)
1982 return;
1983
Daniel Vetter225067e2012-08-20 10:23:20 +02001984 /* Our goal here is to return as much of the memory as
1985 * is possible back to the system as we are called from OOM.
1986 * To do this we must instruct the shmfs to drop all of its
1987 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001988 */
Chris Wilson55372522014-03-25 13:23:06 +00001989 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001990 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001991}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001992
Chris Wilson55372522014-03-25 13:23:06 +00001993/* Try to discard unwanted pages */
1994static void
1995i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001996{
Chris Wilson55372522014-03-25 13:23:06 +00001997 struct address_space *mapping;
1998
1999 switch (obj->madv) {
2000 case I915_MADV_DONTNEED:
2001 i915_gem_object_truncate(obj);
2002 case __I915_MADV_PURGED:
2003 return;
2004 }
2005
2006 if (obj->base.filp == NULL)
2007 return;
2008
2009 mapping = file_inode(obj->base.filp)->i_mapping,
2010 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002011}
2012
Chris Wilson5cdf5882010-09-27 15:51:07 +01002013static void
Chris Wilson05394f32010-11-08 19:18:58 +00002014i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002015{
Dave Gordon85d12252016-05-20 11:54:06 +01002016 struct sgt_iter sgt_iter;
2017 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002018 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002019
Chris Wilson05394f32010-11-08 19:18:58 +00002020 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002021
Chris Wilson6c085a72012-08-20 11:40:46 +02002022 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002023 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002024 /* In the event of a disaster, abandon all caches and
2025 * hope for the best.
2026 */
Chris Wilson2c225692013-08-09 12:26:45 +01002027 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002028 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2029 }
2030
Imre Deake2273302015-07-09 12:59:05 +03002031 i915_gem_gtt_finish_object(obj);
2032
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002033 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002034 i915_gem_object_save_bit_17_swizzle(obj);
2035
Chris Wilson05394f32010-11-08 19:18:58 +00002036 if (obj->madv == I915_MADV_DONTNEED)
2037 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002038
Dave Gordon85d12252016-05-20 11:54:06 +01002039 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002041 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002042
Chris Wilson05394f32010-11-08 19:18:58 +00002043 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002044 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002045
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002046 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002047 }
Chris Wilson05394f32010-11-08 19:18:58 +00002048 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002049
Chris Wilson9da3da62012-06-01 15:20:22 +01002050 sg_free_table(obj->pages);
2051 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002052}
2053
Chris Wilsondd624af2013-01-15 12:39:35 +00002054int
Chris Wilson37e680a2012-06-07 15:38:42 +01002055i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2056{
2057 const struct drm_i915_gem_object_ops *ops = obj->ops;
2058
Chris Wilson2f745ad2012-09-04 21:02:58 +01002059 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002060 return 0;
2061
Chris Wilsona5570172012-09-04 21:02:54 +01002062 if (obj->pages_pin_count)
2063 return -EBUSY;
2064
Chris Wilson15717de2016-08-04 07:52:26 +01002065 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002066
Chris Wilsona2165e32012-12-03 11:49:00 +00002067 /* ->put_pages might need to allocate memory for the bit17 swizzle
2068 * array, hence protect them from being reaped by removing them from gtt
2069 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002070 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002071
Chris Wilson0a798eb2016-04-08 12:11:11 +01002072 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002073 if (is_vmalloc_addr(obj->mapping))
2074 vunmap(obj->mapping);
2075 else
2076 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002077 obj->mapping = NULL;
2078 }
2079
Chris Wilson37e680a2012-06-07 15:38:42 +01002080 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002081 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002082
Chris Wilson55372522014-03-25 13:23:06 +00002083 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002084
2085 return 0;
2086}
2087
Chris Wilson37e680a2012-06-07 15:38:42 +01002088static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002089i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002090{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002091 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002092 int page_count, i;
2093 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002094 struct sg_table *st;
2095 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002096 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002097 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002098 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002099 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002100 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002101
Chris Wilson6c085a72012-08-20 11:40:46 +02002102 /* Assert that the object is not currently in any GPU domain. As it
2103 * wasn't in the GTT, there shouldn't be any way it could have been in
2104 * a GPU cache
2105 */
2106 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2107 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2108
Chris Wilson9da3da62012-06-01 15:20:22 +01002109 st = kmalloc(sizeof(*st), GFP_KERNEL);
2110 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002111 return -ENOMEM;
2112
Chris Wilson9da3da62012-06-01 15:20:22 +01002113 page_count = obj->base.size / PAGE_SIZE;
2114 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002115 kfree(st);
2116 return -ENOMEM;
2117 }
2118
2119 /* Get the list of pages out of our struct file. They'll be pinned
2120 * at this point until we release them.
2121 *
2122 * Fail silently without starting the shrinker
2123 */
Al Viro496ad9a2013-01-23 17:07:38 -05002124 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002125 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002126 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002127 sg = st->sgl;
2128 st->nents = 0;
2129 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002130 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2131 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002132 i915_gem_shrink(dev_priv,
2133 page_count,
2134 I915_SHRINK_BOUND |
2135 I915_SHRINK_UNBOUND |
2136 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002137 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2138 }
2139 if (IS_ERR(page)) {
2140 /* We've tried hard to allocate the memory by reaping
2141 * our own buffer, now let the real VM do its job and
2142 * go down in flames if truly OOM.
2143 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002144 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002145 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002146 if (IS_ERR(page)) {
2147 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002148 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002149 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002150 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002151#ifdef CONFIG_SWIOTLB
2152 if (swiotlb_nr_tbl()) {
2153 st->nents++;
2154 sg_set_page(sg, page, PAGE_SIZE, 0);
2155 sg = sg_next(sg);
2156 continue;
2157 }
2158#endif
Imre Deak90797e62013-02-18 19:28:03 +02002159 if (!i || page_to_pfn(page) != last_pfn + 1) {
2160 if (i)
2161 sg = sg_next(sg);
2162 st->nents++;
2163 sg_set_page(sg, page, PAGE_SIZE, 0);
2164 } else {
2165 sg->length += PAGE_SIZE;
2166 }
2167 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002168
2169 /* Check that the i965g/gm workaround works. */
2170 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002171 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002172#ifdef CONFIG_SWIOTLB
2173 if (!swiotlb_nr_tbl())
2174#endif
2175 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002176 obj->pages = st;
2177
Imre Deake2273302015-07-09 12:59:05 +03002178 ret = i915_gem_gtt_prepare_object(obj);
2179 if (ret)
2180 goto err_pages;
2181
Eric Anholt673a3942008-07-30 12:06:12 -07002182 if (i915_gem_object_needs_bit17_swizzle(obj))
2183 i915_gem_object_do_bit_17_swizzle(obj);
2184
Daniel Vetter656bfa32014-11-20 09:26:30 +01002185 if (obj->tiling_mode != I915_TILING_NONE &&
2186 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2187 i915_gem_object_pin_pages(obj);
2188
Eric Anholt673a3942008-07-30 12:06:12 -07002189 return 0;
2190
2191err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002192 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002193 for_each_sgt_page(page, sgt_iter, st)
2194 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002195 sg_free_table(st);
2196 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002197
2198 /* shmemfs first checks if there is enough memory to allocate the page
2199 * and reports ENOSPC should there be insufficient, along with the usual
2200 * ENOMEM for a genuine allocation failure.
2201 *
2202 * We use ENOSPC in our driver to mean that we have run out of aperture
2203 * space and so want to translate the error from shmemfs back to our
2204 * usual understanding of ENOMEM.
2205 */
Imre Deake2273302015-07-09 12:59:05 +03002206 if (ret == -ENOSPC)
2207 ret = -ENOMEM;
2208
2209 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002210}
2211
Chris Wilson37e680a2012-06-07 15:38:42 +01002212/* Ensure that the associated pages are gathered from the backing storage
2213 * and pinned into our object. i915_gem_object_get_pages() may be called
2214 * multiple times before they are released by a single call to
2215 * i915_gem_object_put_pages() - once the pages are no longer referenced
2216 * either as a result of memory pressure (reaping pages under the shrinker)
2217 * or as the object is itself released.
2218 */
2219int
2220i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2221{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002222 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002223 const struct drm_i915_gem_object_ops *ops = obj->ops;
2224 int ret;
2225
Chris Wilson2f745ad2012-09-04 21:02:58 +01002226 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002227 return 0;
2228
Chris Wilson43e28f02013-01-08 10:53:09 +00002229 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002230 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002231 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002232 }
2233
Chris Wilsona5570172012-09-04 21:02:54 +01002234 BUG_ON(obj->pages_pin_count);
2235
Chris Wilson37e680a2012-06-07 15:38:42 +01002236 ret = ops->get_pages(obj);
2237 if (ret)
2238 return ret;
2239
Ben Widawsky35c20a62013-05-31 11:28:48 -07002240 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002241
2242 obj->get_page.sg = obj->pages->sgl;
2243 obj->get_page.last = 0;
2244
Chris Wilson37e680a2012-06-07 15:38:42 +01002245 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002246}
2247
Dave Gordondd6034c2016-05-20 11:54:04 +01002248/* The 'mapping' part of i915_gem_object_pin_map() below */
2249static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2250{
2251 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2252 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002253 struct sgt_iter sgt_iter;
2254 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002255 struct page *stack_pages[32];
2256 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002257 unsigned long i = 0;
2258 void *addr;
2259
2260 /* A single page can always be kmapped */
2261 if (n_pages == 1)
2262 return kmap(sg_page(sgt->sgl));
2263
Dave Gordonb338fa42016-05-20 11:54:05 +01002264 if (n_pages > ARRAY_SIZE(stack_pages)) {
2265 /* Too big for stack -- allocate temporary array instead */
2266 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2267 if (!pages)
2268 return NULL;
2269 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002270
Dave Gordon85d12252016-05-20 11:54:06 +01002271 for_each_sgt_page(page, sgt_iter, sgt)
2272 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002273
2274 /* Check that we have the expected number of pages */
2275 GEM_BUG_ON(i != n_pages);
2276
2277 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2278
Dave Gordonb338fa42016-05-20 11:54:05 +01002279 if (pages != stack_pages)
2280 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002281
2282 return addr;
2283}
2284
2285/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002286void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2287{
2288 int ret;
2289
2290 lockdep_assert_held(&obj->base.dev->struct_mutex);
2291
2292 ret = i915_gem_object_get_pages(obj);
2293 if (ret)
2294 return ERR_PTR(ret);
2295
2296 i915_gem_object_pin_pages(obj);
2297
Dave Gordondd6034c2016-05-20 11:54:04 +01002298 if (!obj->mapping) {
2299 obj->mapping = i915_gem_object_map(obj);
2300 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002301 i915_gem_object_unpin_pages(obj);
2302 return ERR_PTR(-ENOMEM);
2303 }
2304 }
2305
2306 return obj->mapping;
2307}
2308
Chris Wilsoncaea7472010-11-12 13:53:37 +00002309static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002310i915_gem_object_retire__write(struct i915_gem_active *active,
2311 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002312{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002313 struct drm_i915_gem_object *obj =
2314 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002315
Rodrigo Vivide152b62015-07-07 16:28:51 -07002316 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002317}
2318
2319static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002320i915_gem_object_retire__read(struct i915_gem_active *active,
2321 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002322{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002323 int idx = request->engine->id;
2324 struct drm_i915_gem_object *obj =
2325 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002326
Chris Wilson573adb32016-08-04 16:32:39 +01002327 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002328
Chris Wilson573adb32016-08-04 16:32:39 +01002329 i915_gem_object_clear_active(obj, idx);
2330 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002331 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002332
Chris Wilson6c246952015-07-27 10:26:26 +01002333 /* Bump our place on the bound list to keep it roughly in LRU order
2334 * so that we don't steal from recently used but inactive objects
2335 * (unless we are forced to ofc!)
2336 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002337 if (obj->bind_count)
2338 list_move_tail(&obj->global_list,
2339 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002340
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002341 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002342}
2343
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002344static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002345{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002346 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002347
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002348 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002349 return true;
2350
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002351 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002352 if (ctx->hang_stats.ban_period_seconds &&
2353 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002354 DRM_DEBUG("context hanging too fast, banning!\n");
2355 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002356 }
2357
2358 return false;
2359}
2360
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002361static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002362 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002363{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002364 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002365
2366 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002367 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002368 hs->batch_active++;
2369 hs->guilty_ts = get_seconds();
2370 } else {
2371 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002372 }
2373}
2374
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002375struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002376i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002377{
Chris Wilson4db080f2013-12-04 11:37:09 +00002378 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002379
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002380 /* We are called by the error capture and reset at a random
2381 * point in time. In particular, note that neither is crucially
2382 * ordered with an interrupt. After a hang, the GPU is dead and we
2383 * assume that no more writes can happen (we waited long enough for
2384 * all writes that were in transaction to be flushed) - adding an
2385 * extra delay for a recent interrupt is pointless. Hence, we do
2386 * not need an engine->irq_seqno_barrier() before the seqno reads.
2387 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002388 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002389 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002390 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002391
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002392 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002393 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002394
2395 return NULL;
2396}
2397
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002398static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002399{
2400 struct drm_i915_gem_request *request;
2401 bool ring_hung;
2402
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002403 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002404 if (request == NULL)
2405 return;
2406
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002407 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002408
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002409 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002410 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002411 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002412}
2413
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002414static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002415{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002416 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002417 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002418
Chris Wilsondcff85c2016-08-05 10:14:11 +01002419 request = i915_gem_active_peek(&engine->last_request,
2420 &engine->i915->drm.struct_mutex);
2421
Chris Wilsonc4b09302016-07-20 09:21:10 +01002422 /* Mark all pending requests as complete so that any concurrent
2423 * (lockless) lookup doesn't try and wait upon the request as we
2424 * reset it.
2425 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002426 if (request)
2427 intel_engine_init_seqno(engine, request->fence.seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002428
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002429 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002430 * Clear the execlists queue up before freeing the requests, as those
2431 * are the ones that keep the context and ringbuffer backing objects
2432 * pinned in place.
2433 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002434
Tomas Elf7de1691a2015-10-19 16:32:32 +01002435 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002436 /* Ensure irq handler finishes or is cancelled. */
2437 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002438
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002439 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002440 }
2441
2442 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002443 * We must free the requests after all the corresponding objects have
2444 * been moved off active lists. Which is the same order as the normal
2445 * retire_requests function does. This is important if object hold
2446 * implicit references on things like e.g. ppgtt address spaces through
2447 * the request.
2448 */
Chris Wilsondcff85c2016-08-05 10:14:11 +01002449 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002450 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002451 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002452
2453 /* Having flushed all requests from all queues, we know that all
2454 * ringbuffers must now be empty. However, since we do not reclaim
2455 * all space when retiring the request (to prevent HEADs colliding
2456 * with rapid ringbuffer wraparound) the amount of available space
2457 * upon reset is less than when we start. Do one more pass over
2458 * all the ringbuffers to reset last_retired_head.
2459 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002460 list_for_each_entry(ring, &engine->buffers, link) {
2461 ring->last_retired_head = ring->tail;
2462 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002463 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002464
Chris Wilsonb913b332016-07-13 09:10:31 +01002465 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002466}
2467
Chris Wilson069efc12010-09-30 16:53:18 +01002468void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002469{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002470 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002471 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002472
Chris Wilson4db080f2013-12-04 11:37:09 +00002473 /*
2474 * Before we free the objects from the requests, we need to inspect
2475 * them for finding the guilty party. As the requests only borrow
2476 * their reference to the objects, the inspection must be done first.
2477 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002478 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002479 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002480
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002481 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002482 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002483 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002484
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002485 i915_gem_context_reset(dev);
2486
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002487 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002488}
2489
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002490static void
Eric Anholt673a3942008-07-30 12:06:12 -07002491i915_gem_retire_work_handler(struct work_struct *work)
2492{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002493 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002494 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002495 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002496
Chris Wilson891b48c2010-09-29 12:26:37 +01002497 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002498 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002499 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002500 mutex_unlock(&dev->struct_mutex);
2501 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002502
2503 /* Keep the retire handler running until we are finally idle.
2504 * We do not need to do this test under locking as in the worst-case
2505 * we queue the retire worker once too often.
2506 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002507 if (READ_ONCE(dev_priv->gt.awake)) {
2508 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002509 queue_delayed_work(dev_priv->wq,
2510 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002511 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002512 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002513}
Chris Wilson891b48c2010-09-29 12:26:37 +01002514
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002515static void
2516i915_gem_idle_work_handler(struct work_struct *work)
2517{
2518 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002519 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002520 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002521 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002522 unsigned int stuck_engines;
2523 bool rearm_hangcheck;
2524
2525 if (!READ_ONCE(dev_priv->gt.awake))
2526 return;
2527
2528 if (READ_ONCE(dev_priv->gt.active_engines))
2529 return;
2530
2531 rearm_hangcheck =
2532 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2533
2534 if (!mutex_trylock(&dev->struct_mutex)) {
2535 /* Currently busy, come back later */
2536 mod_delayed_work(dev_priv->wq,
2537 &dev_priv->gt.idle_work,
2538 msecs_to_jiffies(50));
2539 goto out_rearm;
2540 }
2541
2542 if (dev_priv->gt.active_engines)
2543 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002544
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002545 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002546 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002547
Chris Wilson67d97da2016-07-04 08:08:31 +01002548 GEM_BUG_ON(!dev_priv->gt.awake);
2549 dev_priv->gt.awake = false;
2550 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002551
Chris Wilson2529d572016-07-24 10:10:20 +01002552 /* As we have disabled hangcheck, we need to unstick any waiters still
2553 * hanging around. However, as we may be racing against the interrupt
2554 * handler or the waiters themselves, we skip enabling the fake-irq.
2555 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002556 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002557 if (unlikely(stuck_engines))
2558 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2559 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002560
Chris Wilson67d97da2016-07-04 08:08:31 +01002561 if (INTEL_GEN(dev_priv) >= 6)
2562 gen6_rps_idle(dev_priv);
2563 intel_runtime_pm_put(dev_priv);
2564out_unlock:
2565 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002566
Chris Wilson67d97da2016-07-04 08:08:31 +01002567out_rearm:
2568 if (rearm_hangcheck) {
2569 GEM_BUG_ON(!dev_priv->gt.awake);
2570 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002571 }
Eric Anholt673a3942008-07-30 12:06:12 -07002572}
2573
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002574void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2575{
2576 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2577 struct drm_i915_file_private *fpriv = file->driver_priv;
2578 struct i915_vma *vma, *vn;
2579
2580 mutex_lock(&obj->base.dev->struct_mutex);
2581 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2582 if (vma->vm->file == fpriv)
2583 i915_vma_close(vma);
2584 mutex_unlock(&obj->base.dev->struct_mutex);
2585}
2586
Ben Widawsky5816d642012-04-11 11:18:19 -07002587/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002588 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002589 * @dev: drm device pointer
2590 * @data: ioctl data blob
2591 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002592 *
2593 * Returns 0 if successful, else an error is returned with the remaining time in
2594 * the timeout parameter.
2595 * -ETIME: object is still busy after timeout
2596 * -ERESTARTSYS: signal interrupted the wait
2597 * -ENONENT: object doesn't exist
2598 * Also possible, but rare:
2599 * -EAGAIN: GPU wedged
2600 * -ENOMEM: damn
2601 * -ENODEV: Internal IRQ fail
2602 * -E?: The add request failed
2603 *
2604 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2605 * non-zero timeout parameter the wait ioctl will wait for the given number of
2606 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2607 * without holding struct_mutex the object may become re-busied before this
2608 * function completes. A similar but shorter * race condition exists in the busy
2609 * ioctl
2610 */
2611int
2612i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2613{
2614 struct drm_i915_gem_wait *args = data;
2615 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002616 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002617 int i, n = 0;
2618 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002619
Daniel Vetter11b5d512014-09-29 15:31:26 +02002620 if (args->flags != 0)
2621 return -EINVAL;
2622
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002623 ret = i915_mutex_lock_interruptible(dev);
2624 if (ret)
2625 return ret;
2626
Chris Wilson03ac0642016-07-20 13:31:51 +01002627 obj = i915_gem_object_lookup(file, args->bo_handle);
2628 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002629 mutex_unlock(&dev->struct_mutex);
2630 return -ENOENT;
2631 }
2632
Chris Wilson573adb32016-08-04 16:32:39 +01002633 if (!i915_gem_object_is_active(obj))
John Harrison97b2a6a2014-11-24 18:49:26 +00002634 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002635
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002636 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002637 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002638
Chris Wilsond72d9082016-08-04 07:52:31 +01002639 req = i915_gem_active_get(&obj->last_read[i],
2640 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002641 if (req)
2642 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002643 }
2644
Chris Wilson21c310f2016-08-04 07:52:34 +01002645out:
2646 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002647 mutex_unlock(&dev->struct_mutex);
2648
Chris Wilsonb4716182015-04-27 13:41:17 +01002649 for (i = 0; i < n; i++) {
2650 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002651 ret = i915_wait_request(requests[i], true,
2652 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2653 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002654 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002655 }
John Harrisonff865882014-11-24 18:49:28 +00002656 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002657}
2658
Chris Wilsonb4716182015-04-27 13:41:17 +01002659static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002660__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002661 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002662{
Chris Wilsonb4716182015-04-27 13:41:17 +01002663 int ret;
2664
Chris Wilson8e637172016-08-02 22:50:26 +01002665 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002666 return 0;
2667
Chris Wilson39df9192016-07-20 13:31:57 +01002668 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002669 ret = i915_wait_request(from,
2670 from->i915->mm.interruptible,
2671 NULL,
2672 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002673 if (ret)
2674 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002675 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002676 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002677 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002678 return 0;
2679
Chris Wilson8e637172016-08-02 22:50:26 +01002680 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002681 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002682 if (ret)
2683 return ret;
2684
Chris Wilsonddf07be2016-08-02 22:50:39 +01002685 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002686 }
2687
2688 return 0;
2689}
2690
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002691/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002692 * i915_gem_object_sync - sync an object to a ring.
2693 *
2694 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002695 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002696 *
2697 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002698 * Conceptually we serialise writes between engines inside the GPU.
2699 * We only allow one engine to write into a buffer at any time, but
2700 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002701 *
2702 * - If there is an outstanding write request to the object, the new
2703 * request must wait for it to complete (either CPU or in hw, requests
2704 * on the same ring will be naturally ordered).
2705 *
2706 * - If we are a write request (pending_write_domain is set), the new
2707 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002708 *
2709 * Returns 0 if successful, else propagates up the lower layer error.
2710 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002711int
2712i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002713 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002714{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002715 struct i915_gem_active *active;
2716 unsigned long active_mask;
2717 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002718
Chris Wilson8cac6f62016-08-04 07:52:32 +01002719 lockdep_assert_held(&obj->base.dev->struct_mutex);
2720
Chris Wilson573adb32016-08-04 16:32:39 +01002721 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002722 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002723 return 0;
2724
Chris Wilson8cac6f62016-08-04 07:52:32 +01002725 if (obj->base.pending_write_domain) {
2726 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002727 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002728 active_mask = 1;
2729 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002730 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002731
2732 for_each_active(active_mask, idx) {
2733 struct drm_i915_gem_request *request;
2734 int ret;
2735
2736 request = i915_gem_active_peek(&active[idx],
2737 &obj->base.dev->struct_mutex);
2738 if (!request)
2739 continue;
2740
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002741 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002742 if (ret)
2743 return ret;
2744 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002745
Chris Wilsonb4716182015-04-27 13:41:17 +01002746 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002747}
2748
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002749static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2750{
2751 u32 old_write_domain, old_read_domains;
2752
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002753 /* Force a pagefault for domain tracking on next user access */
2754 i915_gem_release_mmap(obj);
2755
Keith Packardb97c3d92011-06-24 21:02:59 -07002756 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2757 return;
2758
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002759 old_read_domains = obj->base.read_domains;
2760 old_write_domain = obj->base.write_domain;
2761
2762 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2763 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2764
2765 trace_i915_gem_object_change_domain(obj,
2766 old_read_domains,
2767 old_write_domain);
2768}
2769
Chris Wilson8ef85612016-04-28 09:56:39 +01002770static void __i915_vma_iounmap(struct i915_vma *vma)
2771{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002772 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002773
2774 if (vma->iomap == NULL)
2775 return;
2776
2777 io_mapping_unmap(vma->iomap);
2778 vma->iomap = NULL;
2779}
2780
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002781int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002782{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002783 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002784 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002785 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002786
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002787 /* First wait upon any activity as retiring the request may
2788 * have side-effects such as unpinning or even unbinding this vma.
2789 */
2790 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002791 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002792 int idx;
2793
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002794 /* When a closed VMA is retired, it is unbound - eek.
2795 * In order to prevent it from being recursively closed,
2796 * take a pin on the vma so that the second unbind is
2797 * aborted.
2798 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002799 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002800
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002801 for_each_active(active, idx) {
2802 ret = i915_gem_active_retire(&vma->last_read[idx],
2803 &vma->vm->dev->struct_mutex);
2804 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002805 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002806 }
2807
Chris Wilson20dfbde2016-08-04 16:32:30 +01002808 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002809 if (ret)
2810 return ret;
2811
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002812 GEM_BUG_ON(i915_vma_is_active(vma));
2813 }
2814
Chris Wilson20dfbde2016-08-04 16:32:30 +01002815 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002816 return -EBUSY;
2817
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002818 if (!drm_mm_node_allocated(&vma->node))
2819 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002820
Chris Wilson15717de2016-08-04 07:52:26 +01002821 GEM_BUG_ON(obj->bind_count == 0);
2822 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002823
Chris Wilson3272db52016-08-04 16:32:32 +01002824 if (i915_vma_is_ggtt(vma) &&
2825 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002826 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002827
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002828 /* release the fence reg _after_ flushing */
2829 ret = i915_gem_object_put_fence(obj);
2830 if (ret)
2831 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002832
2833 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002834 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002835
Chris Wilson50e046b2016-08-04 07:52:46 +01002836 if (likely(!vma->vm->closed)) {
2837 trace_i915_vma_unbind(vma);
2838 vma->vm->unbind_vma(vma);
2839 }
Chris Wilson3272db52016-08-04 16:32:32 +01002840 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002841
Chris Wilson50e046b2016-08-04 07:52:46 +01002842 drm_mm_remove_node(&vma->node);
2843 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2844
Chris Wilson3272db52016-08-04 16:32:32 +01002845 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002846 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2847 obj->map_and_fenceable = false;
2848 } else if (vma->ggtt_view.pages) {
2849 sg_free_table(vma->ggtt_view.pages);
2850 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002851 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002852 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002853 }
Eric Anholt673a3942008-07-30 12:06:12 -07002854
Ben Widawsky2f633152013-07-17 12:19:03 -07002855 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002856 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002857 if (--obj->bind_count == 0)
2858 list_move_tail(&obj->global_list,
2859 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002860
Chris Wilson70903c32013-12-04 09:59:09 +00002861 /* And finally now the object is completely decoupled from this vma,
2862 * we can drop its hold on the backing storage and allow it to be
2863 * reaped by the shrinker.
2864 */
2865 i915_gem_object_unpin_pages(obj);
2866
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002867destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002868 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002869 i915_vma_destroy(vma);
2870
Chris Wilson88241782011-01-07 17:09:48 +00002871 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002872}
2873
Chris Wilsondcff85c2016-08-05 10:14:11 +01002874int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2875 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002876{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002877 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002878 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002879
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002880 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002881 if (engine->last_context == NULL)
2882 continue;
2883
Chris Wilsondcff85c2016-08-05 10:14:11 +01002884 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002885 if (ret)
2886 return ret;
2887 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002888
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002889 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002890}
2891
Chris Wilson4144f9b2014-09-11 08:43:48 +01002892static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002893 unsigned long cache_level)
2894{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002895 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002896 struct drm_mm_node *other;
2897
Chris Wilson4144f9b2014-09-11 08:43:48 +01002898 /*
2899 * On some machines we have to be careful when putting differing types
2900 * of snoopable memory together to avoid the prefetcher crossing memory
2901 * domains and dying. During vm initialisation, we decide whether or not
2902 * these constraints apply and set the drm_mm.color_adjust
2903 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002904 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002905 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002906 return true;
2907
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002908 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002909 return true;
2910
2911 if (list_empty(&gtt_space->node_list))
2912 return true;
2913
2914 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2915 if (other->allocated && !other->hole_follows && other->color != cache_level)
2916 return false;
2917
2918 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2919 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2920 return false;
2921
2922 return true;
2923}
2924
Jesse Barnesde151cf2008-11-12 10:03:55 -08002925/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002926 * i915_vma_insert - finds a slot for the vma in its address space
2927 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002928 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002929 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002930 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002931 *
2932 * First we try to allocate some free space that meets the requirements for
2933 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2934 * preferrably the oldest idle entry to make room for the new VMA.
2935 *
2936 * Returns:
2937 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002938 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002939static int
2940i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002941{
Chris Wilson59bfa122016-08-04 16:32:31 +01002942 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2943 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002944 u64 start, end;
2945 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002946 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002947
Chris Wilson3272db52016-08-04 16:32:32 +01002948 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002949 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002950
Chris Wilsonde180032016-08-04 16:32:29 +01002951 size = max(size, vma->size);
2952 if (flags & PIN_MAPPABLE)
2953 size = i915_gem_get_ggtt_size(dev_priv, size, obj->tiling_mode);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002954
Chris Wilsonde180032016-08-04 16:32:29 +01002955 min_alignment =
2956 i915_gem_get_ggtt_alignment(dev_priv, size, obj->tiling_mode,
2957 flags & PIN_MAPPABLE);
2958 if (alignment == 0)
2959 alignment = min_alignment;
2960 if (alignment & (min_alignment - 1)) {
2961 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2962 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002963 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002964 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002965
Michel Thierry101b5062015-10-01 13:33:57 +01002966 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01002967
2968 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01002969 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01002970 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01002971 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00002972 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01002973
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002974 /* If binding the object/GGTT view requires more space than the entire
2975 * aperture has, reject it early before evicting everything in a vain
2976 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01002977 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002978 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01002979 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01002980 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002981 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02002982 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01002983 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01002984 }
2985
Chris Wilson37e680a2012-06-07 15:38:42 +01002986 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002987 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01002988 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002989
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002990 i915_gem_object_pin_pages(obj);
2991
Chris Wilson506a8e82015-12-08 11:55:07 +00002992 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01002993 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01002994 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00002995 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01002996 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00002997 }
Chris Wilsonde180032016-08-04 16:32:29 +01002998
Chris Wilson506a8e82015-12-08 11:55:07 +00002999 vma->node.start = offset;
3000 vma->node.size = size;
3001 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003002 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003003 if (ret) {
3004 ret = i915_gem_evict_for_vma(vma);
3005 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003006 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3007 if (ret)
3008 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003009 }
Michel Thierry101b5062015-10-01 13:33:57 +01003010 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003011 u32 search_flag, alloc_flag;
3012
Chris Wilson506a8e82015-12-08 11:55:07 +00003013 if (flags & PIN_HIGH) {
3014 search_flag = DRM_MM_SEARCH_BELOW;
3015 alloc_flag = DRM_MM_CREATE_TOP;
3016 } else {
3017 search_flag = DRM_MM_SEARCH_DEFAULT;
3018 alloc_flag = DRM_MM_CREATE_DEFAULT;
3019 }
Michel Thierry101b5062015-10-01 13:33:57 +01003020
Chris Wilson954c4692016-08-04 16:32:26 +01003021 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3022 * so we know that we always have a minimum alignment of 4096.
3023 * The drm_mm range manager is optimised to return results
3024 * with zero alignment, so where possible use the optimal
3025 * path.
3026 */
3027 if (alignment <= 4096)
3028 alignment = 0;
3029
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003030search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003031 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3032 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003033 size, alignment,
3034 obj->cache_level,
3035 start, end,
3036 search_flag,
3037 alloc_flag);
3038 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003039 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003040 obj->cache_level,
3041 start, end,
3042 flags);
3043 if (ret == 0)
3044 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003045
Chris Wilsonde180032016-08-04 16:32:29 +01003046 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003047 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003048 }
Chris Wilson37508582016-08-04 16:32:24 +01003049 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003050
Ben Widawsky35c20a62013-05-31 11:28:48 -07003051 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003052 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003053 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003054
Chris Wilson59bfa122016-08-04 16:32:31 +01003055 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003056
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003057err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003058 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003059 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003060}
3061
Chris Wilson000433b2013-08-08 14:41:09 +01003062bool
Chris Wilson2c225692013-08-09 12:26:45 +01003063i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3064 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003065{
Eric Anholt673a3942008-07-30 12:06:12 -07003066 /* If we don't have a page list set up, then we're not pinned
3067 * to GPU, and we can ignore the cache flush because it'll happen
3068 * again at bind time.
3069 */
Chris Wilson05394f32010-11-08 19:18:58 +00003070 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003071 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003072
Imre Deak769ce462013-02-13 21:56:05 +02003073 /*
3074 * Stolen memory is always coherent with the GPU as it is explicitly
3075 * marked as wc by the system, or the system is cache-coherent.
3076 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003077 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003078 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003079
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003080 /* If the GPU is snooping the contents of the CPU cache,
3081 * we do not need to manually clear the CPU cache lines. However,
3082 * the caches are only snooped when the render cache is
3083 * flushed/invalidated. As we always have to emit invalidations
3084 * and flushes when moving into and out of the RENDER domain, correct
3085 * snooping behaviour occurs naturally as the result of our domain
3086 * tracking.
3087 */
Chris Wilson0f719792015-01-13 13:32:52 +00003088 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3089 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003090 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003091 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003092
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003093 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003094 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003095 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003096
3097 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098}
3099
3100/** Flushes the GTT write domain for the object if it's dirty. */
3101static void
Chris Wilson05394f32010-11-08 19:18:58 +00003102i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003103{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003104 uint32_t old_write_domain;
3105
Chris Wilson05394f32010-11-08 19:18:58 +00003106 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 return;
3108
Chris Wilson63256ec2011-01-04 18:42:07 +00003109 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 * to it immediately go to main memory as far as we know, so there's
3111 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003112 *
3113 * However, we do have to enforce the order so that all writes through
3114 * the GTT land before any writes to the device, such as updates to
3115 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003116 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003117 wmb();
3118
Chris Wilson05394f32010-11-08 19:18:58 +00003119 old_write_domain = obj->base.write_domain;
3120 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003121
Rodrigo Vivide152b62015-07-07 16:28:51 -07003122 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003123
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003124 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003125 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003126 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003127}
3128
3129/** Flushes the CPU write domain for the object if it's dirty. */
3130static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003131i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003132{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003133 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003134
Chris Wilson05394f32010-11-08 19:18:58 +00003135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003136 return;
3137
Daniel Vettere62b59e2015-01-21 14:53:48 +01003138 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003139 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003140
Chris Wilson05394f32010-11-08 19:18:58 +00003141 old_write_domain = obj->base.write_domain;
3142 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003143
Rodrigo Vivide152b62015-07-07 16:28:51 -07003144 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003145
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003147 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003148 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003149}
3150
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003151/**
3152 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003153 * @obj: object to act on
3154 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003155 *
3156 * This function returns when the move is complete, including waiting on
3157 * flushes to occur.
3158 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003159int
Chris Wilson20217462010-11-23 15:26:33 +00003160i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003161{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003162 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303163 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003164 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003165
Chris Wilson0201f1e2012-07-20 12:41:01 +01003166 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003167 if (ret)
3168 return ret;
3169
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003170 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3171 return 0;
3172
Chris Wilson43566de2015-01-02 16:29:29 +05303173 /* Flush and acquire obj->pages so that we are coherent through
3174 * direct access in memory with previous cached writes through
3175 * shmemfs and that our cache domain tracking remains valid.
3176 * For example, if the obj->filp was moved to swap without us
3177 * being notified and releasing the pages, we would mistakenly
3178 * continue to assume that the obj remained out of the CPU cached
3179 * domain.
3180 */
3181 ret = i915_gem_object_get_pages(obj);
3182 if (ret)
3183 return ret;
3184
Daniel Vettere62b59e2015-01-21 14:53:48 +01003185 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003186
Chris Wilsond0a57782012-10-09 19:24:37 +01003187 /* Serialise direct access to this object with the barriers for
3188 * coherent writes from the GPU, by effectively invalidating the
3189 * GTT domain upon first access.
3190 */
3191 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3192 mb();
3193
Chris Wilson05394f32010-11-08 19:18:58 +00003194 old_write_domain = obj->base.write_domain;
3195 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003196
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003197 /* It should now be out of any other write domains, and we can update
3198 * the domain values for our changes.
3199 */
Chris Wilson05394f32010-11-08 19:18:58 +00003200 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3201 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003202 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003203 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3204 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3205 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 }
3207
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 trace_i915_gem_object_change_domain(obj,
3209 old_read_domains,
3210 old_write_domain);
3211
Chris Wilson8325a092012-04-24 15:52:35 +01003212 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303213 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003214 if (vma &&
3215 drm_mm_node_allocated(&vma->node) &&
3216 !i915_vma_is_active(vma))
3217 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003218
Eric Anholte47c68e2008-11-14 13:35:19 -08003219 return 0;
3220}
3221
Chris Wilsonef55f922015-10-09 14:11:27 +01003222/**
3223 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003224 * @obj: object to act on
3225 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003226 *
3227 * After this function returns, the object will be in the new cache-level
3228 * across all GTT and the contents of the backing storage will be coherent,
3229 * with respect to the new cache-level. In order to keep the backing storage
3230 * coherent for all users, we only allow a single cache level to be set
3231 * globally on the object and prevent it from being changed whilst the
3232 * hardware is reading from the object. That is if the object is currently
3233 * on the scanout it will be set to uncached (or equivalent display
3234 * cache coherency) and all non-MOCS GPU access will also be uncached so
3235 * that all direct access to the scanout remains coherent.
3236 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003237int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3238 enum i915_cache_level cache_level)
3239{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003240 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003241 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003242
3243 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003244 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003245
Chris Wilsonef55f922015-10-09 14:11:27 +01003246 /* Inspect the list of currently bound VMA and unbind any that would
3247 * be invalid given the new cache-level. This is principally to
3248 * catch the issue of the CS prefetch crossing page boundaries and
3249 * reading an invalid PTE on older architectures.
3250 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003251restart:
3252 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003253 if (!drm_mm_node_allocated(&vma->node))
3254 continue;
3255
Chris Wilson20dfbde2016-08-04 16:32:30 +01003256 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003257 DRM_DEBUG("can not change the cache level of pinned objects\n");
3258 return -EBUSY;
3259 }
3260
Chris Wilsonaa653a62016-08-04 07:52:27 +01003261 if (i915_gem_valid_gtt_space(vma, cache_level))
3262 continue;
3263
3264 ret = i915_vma_unbind(vma);
3265 if (ret)
3266 return ret;
3267
3268 /* As unbinding may affect other elements in the
3269 * obj->vma_list (due to side-effects from retiring
3270 * an active vma), play safe and restart the iterator.
3271 */
3272 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003273 }
3274
Chris Wilsonef55f922015-10-09 14:11:27 +01003275 /* We can reuse the existing drm_mm nodes but need to change the
3276 * cache-level on the PTE. We could simply unbind them all and
3277 * rebind with the correct cache-level on next use. However since
3278 * we already have a valid slot, dma mapping, pages etc, we may as
3279 * rewrite the PTE in the belief that doing so tramples upon less
3280 * state and so involves less work.
3281 */
Chris Wilson15717de2016-08-04 07:52:26 +01003282 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003283 /* Before we change the PTE, the GPU must not be accessing it.
3284 * If we wait upon the object, we know that all the bound
3285 * VMA are no longer active.
3286 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003287 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003288 if (ret)
3289 return ret;
3290
Chris Wilsonaa653a62016-08-04 07:52:27 +01003291 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003292 /* Access to snoopable pages through the GTT is
3293 * incoherent and on some machines causes a hard
3294 * lockup. Relinquish the CPU mmaping to force
3295 * userspace to refault in the pages and we can
3296 * then double check if the GTT mapping is still
3297 * valid for that pointer access.
3298 */
3299 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003300
Chris Wilsonef55f922015-10-09 14:11:27 +01003301 /* As we no longer need a fence for GTT access,
3302 * we can relinquish it now (and so prevent having
3303 * to steal a fence from someone else on the next
3304 * fence request). Note GPU activity would have
3305 * dropped the fence as all snoopable access is
3306 * supposed to be linear.
3307 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003308 ret = i915_gem_object_put_fence(obj);
3309 if (ret)
3310 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003311 } else {
3312 /* We either have incoherent backing store and
3313 * so no GTT access or the architecture is fully
3314 * coherent. In such cases, existing GTT mmaps
3315 * ignore the cache bit in the PTE and we can
3316 * rewrite it without confusing the GPU or having
3317 * to force userspace to fault back in its mmaps.
3318 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003319 }
3320
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003321 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003322 if (!drm_mm_node_allocated(&vma->node))
3323 continue;
3324
3325 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3326 if (ret)
3327 return ret;
3328 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003329 }
3330
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003331 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003332 vma->node.color = cache_level;
3333 obj->cache_level = cache_level;
3334
Ville Syrjäläed75a552015-08-11 19:47:10 +03003335out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003336 /* Flush the dirty CPU caches to the backing storage so that the
3337 * object is now coherent at its new cache level (with respect
3338 * to the access domain).
3339 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303340 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003341 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003342 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003343 }
3344
Chris Wilsone4ffd172011-04-04 09:44:39 +01003345 return 0;
3346}
3347
Ben Widawsky199adf42012-09-21 17:01:20 -07003348int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3349 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003350{
Ben Widawsky199adf42012-09-21 17:01:20 -07003351 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003352 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003353
Chris Wilson03ac0642016-07-20 13:31:51 +01003354 obj = i915_gem_object_lookup(file, args->handle);
3355 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003356 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003357
Chris Wilson651d7942013-08-08 14:41:10 +01003358 switch (obj->cache_level) {
3359 case I915_CACHE_LLC:
3360 case I915_CACHE_L3_LLC:
3361 args->caching = I915_CACHING_CACHED;
3362 break;
3363
Chris Wilson4257d3b2013-08-08 14:41:11 +01003364 case I915_CACHE_WT:
3365 args->caching = I915_CACHING_DISPLAY;
3366 break;
3367
Chris Wilson651d7942013-08-08 14:41:10 +01003368 default:
3369 args->caching = I915_CACHING_NONE;
3370 break;
3371 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003372
Chris Wilson34911fd2016-07-20 13:31:54 +01003373 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003374 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003375}
3376
Ben Widawsky199adf42012-09-21 17:01:20 -07003377int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3378 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003379{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003380 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003381 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382 struct drm_i915_gem_object *obj;
3383 enum i915_cache_level level;
3384 int ret;
3385
Ben Widawsky199adf42012-09-21 17:01:20 -07003386 switch (args->caching) {
3387 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003388 level = I915_CACHE_NONE;
3389 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003390 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003391 /*
3392 * Due to a HW issue on BXT A stepping, GPU stores via a
3393 * snooped mapping may leave stale data in a corresponding CPU
3394 * cacheline, whereas normally such cachelines would get
3395 * invalidated.
3396 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003397 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003398 return -ENODEV;
3399
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400 level = I915_CACHE_LLC;
3401 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003402 case I915_CACHING_DISPLAY:
3403 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3404 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003405 default:
3406 return -EINVAL;
3407 }
3408
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003409 intel_runtime_pm_get(dev_priv);
3410
Ben Widawsky3bc29132012-09-26 16:15:20 -07003411 ret = i915_mutex_lock_interruptible(dev);
3412 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003413 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003414
Chris Wilson03ac0642016-07-20 13:31:51 +01003415 obj = i915_gem_object_lookup(file, args->handle);
3416 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003417 ret = -ENOENT;
3418 goto unlock;
3419 }
3420
3421 ret = i915_gem_object_set_cache_level(obj, level);
3422
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003423 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424unlock:
3425 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003426rpm_put:
3427 intel_runtime_pm_put(dev_priv);
3428
Chris Wilsone6994ae2012-07-10 10:27:08 +01003429 return ret;
3430}
3431
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003432/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003433 * Prepare buffer for display plane (scanout, cursors, etc).
3434 * Can be called from an uninterruptible phase (modesetting) and allows
3435 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003436 */
3437int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003438i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3439 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003440 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003441{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003442 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003443 int ret;
3444
Chris Wilsoncc98b412013-08-09 12:25:09 +01003445 /* Mark the pin_display early so that we account for the
3446 * display coherency whilst setting up the cache domains.
3447 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003448 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003449
Eric Anholta7ef0642011-03-29 16:59:54 -07003450 /* The display engine is not coherent with the LLC cache on gen6. As
3451 * a result, we make sure that the pinning that is about to occur is
3452 * done with uncached PTEs. This is lowest common denominator for all
3453 * chipsets.
3454 *
3455 * However for gen6+, we could do better by using the GFDT bit instead
3456 * of uncaching, which would allow us to flush all the LLC-cached data
3457 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3458 */
Chris Wilson651d7942013-08-08 14:41:10 +01003459 ret = i915_gem_object_set_cache_level(obj,
3460 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003461 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003462 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003463
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003464 /* As the user may map the buffer once pinned in the display plane
3465 * (e.g. libkms for the bootup splash), we have to ensure that we
3466 * always use map_and_fenceable for all scanout buffers.
3467 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003468 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003469 view->type == I915_GGTT_VIEW_NORMAL ?
3470 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003471 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003472 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003473
Daniel Vettere62b59e2015-01-21 14:53:48 +01003474 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003475
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003476 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003477 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003478
3479 /* It should now be out of any other write domains, and we can update
3480 * the domain values for our changes.
3481 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003482 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003483 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003484
3485 trace_i915_gem_object_change_domain(obj,
3486 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003487 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003488
3489 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003490
3491err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003492 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003493 return ret;
3494}
3495
3496void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003497i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3498 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003499{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003500 if (WARN_ON(obj->pin_display == 0))
3501 return;
3502
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003503 i915_gem_object_ggtt_unpin_view(obj, view);
3504
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003505 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003506}
3507
Eric Anholte47c68e2008-11-14 13:35:19 -08003508/**
3509 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003510 * @obj: object to act on
3511 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003512 *
3513 * This function returns when the move is complete, including waiting on
3514 * flushes to occur.
3515 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003516int
Chris Wilson919926a2010-11-12 13:42:53 +00003517i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003518{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003519 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003520 int ret;
3521
Chris Wilson0201f1e2012-07-20 12:41:01 +01003522 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003523 if (ret)
3524 return ret;
3525
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003526 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3527 return 0;
3528
Eric Anholte47c68e2008-11-14 13:35:19 -08003529 i915_gem_object_flush_gtt_write_domain(obj);
3530
Chris Wilson05394f32010-11-08 19:18:58 +00003531 old_write_domain = obj->base.write_domain;
3532 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003533
Eric Anholte47c68e2008-11-14 13:35:19 -08003534 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003535 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003536 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003537
Chris Wilson05394f32010-11-08 19:18:58 +00003538 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003539 }
3540
3541 /* It should now be out of any other write domains, and we can update
3542 * the domain values for our changes.
3543 */
Chris Wilson05394f32010-11-08 19:18:58 +00003544 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003545
3546 /* If we're writing through the CPU, then the GPU read domains will
3547 * need to be invalidated at next use.
3548 */
3549 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3551 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003553
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003554 trace_i915_gem_object_change_domain(obj,
3555 old_read_domains,
3556 old_write_domain);
3557
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003558 return 0;
3559}
3560
Eric Anholt673a3942008-07-30 12:06:12 -07003561/* Throttle our rendering by waiting until the ring has completed our requests
3562 * emitted over 20 msec ago.
3563 *
Eric Anholtb9624422009-06-03 07:27:35 +00003564 * Note that if we were to use the current jiffies each time around the loop,
3565 * we wouldn't escape the function with any frames outstanding if the time to
3566 * render a frame was over 20ms.
3567 *
Eric Anholt673a3942008-07-30 12:06:12 -07003568 * This should get us reasonable parallelism between CPU and GPU but also
3569 * relatively low latency when blocking on a particular request to finish.
3570 */
3571static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003572i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003573{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003574 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003575 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003576 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003577 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003578 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003579
Daniel Vetter308887a2012-11-14 17:14:06 +01003580 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3581 if (ret)
3582 return ret;
3583
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003584 /* ABI: return -EIO if already wedged */
3585 if (i915_terminally_wedged(&dev_priv->gpu_error))
3586 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003587
Chris Wilson1c255952010-09-26 11:03:27 +01003588 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003589 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003590 if (time_after_eq(request->emitted_jiffies, recent_enough))
3591 break;
3592
John Harrisonfcfa423c2015-05-29 17:44:12 +01003593 /*
3594 * Note that the request might not have been submitted yet.
3595 * In which case emitted_jiffies will be zero.
3596 */
3597 if (!request->emitted_jiffies)
3598 continue;
3599
John Harrison54fb2412014-11-24 18:49:27 +00003600 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003601 }
John Harrisonff865882014-11-24 18:49:28 +00003602 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003603 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003604 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003605
John Harrison54fb2412014-11-24 18:49:27 +00003606 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003607 return 0;
3608
Chris Wilson776f3232016-08-04 07:52:40 +01003609 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003610 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003611
Eric Anholt673a3942008-07-30 12:06:12 -07003612 return ret;
3613}
3614
Chris Wilsond23db882014-05-23 08:48:08 +02003615static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003616i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003617{
3618 struct drm_i915_gem_object *obj = vma->obj;
3619
Chris Wilson59bfa122016-08-04 16:32:31 +01003620 if (!drm_mm_node_allocated(&vma->node))
3621 return false;
3622
Chris Wilson91b2db62016-08-04 16:32:23 +01003623 if (vma->node.size < size)
3624 return true;
3625
3626 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003627 return true;
3628
3629 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3630 return true;
3631
3632 if (flags & PIN_OFFSET_BIAS &&
3633 vma->node.start < (flags & PIN_OFFSET_MASK))
3634 return true;
3635
Chris Wilson506a8e82015-12-08 11:55:07 +00003636 if (flags & PIN_OFFSET_FIXED &&
3637 vma->node.start != (flags & PIN_OFFSET_MASK))
3638 return true;
3639
Chris Wilsond23db882014-05-23 08:48:08 +02003640 return false;
3641}
3642
Chris Wilsond0710ab2015-11-20 14:16:39 +00003643void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3644{
3645 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003646 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003647 bool mappable, fenceable;
3648 u32 fence_size, fence_alignment;
3649
Chris Wilsona9f14812016-08-04 16:32:28 +01003650 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003651 obj->base.size,
3652 obj->tiling_mode);
Chris Wilsona9f14812016-08-04 16:32:28 +01003653 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003654 obj->base.size,
3655 obj->tiling_mode,
3656 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003657
3658 fenceable = (vma->node.size == fence_size &&
3659 (vma->node.start & (fence_alignment - 1)) == 0);
3660
3661 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003662 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003663
3664 obj->map_and_fenceable = mappable && fenceable;
3665}
3666
Chris Wilson305bc232016-08-04 16:32:33 +01003667int __i915_vma_do_pin(struct i915_vma *vma,
3668 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003669{
Chris Wilson305bc232016-08-04 16:32:33 +01003670 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003671 int ret;
3672
Chris Wilson59bfa122016-08-04 16:32:31 +01003673 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003674 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003675
Chris Wilson305bc232016-08-04 16:32:33 +01003676 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3677 ret = -EBUSY;
3678 goto err;
3679 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003680
Chris Wilsonde895082016-08-04 16:32:34 +01003681 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003682 ret = i915_vma_insert(vma, size, alignment, flags);
3683 if (ret)
3684 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003685 }
3686
Chris Wilson59bfa122016-08-04 16:32:31 +01003687 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003688 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003689 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003690
Chris Wilson3272db52016-08-04 16:32:32 +01003691 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003692 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003693
Chris Wilson3b165252016-08-04 16:32:25 +01003694 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003695 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003696
Chris Wilson59bfa122016-08-04 16:32:31 +01003697err:
3698 __i915_vma_unpin(vma);
3699 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003700}
3701
3702int
3703i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3704 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003705 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003706 u64 alignment,
3707 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003708{
Chris Wilson59bfa122016-08-04 16:32:31 +01003709 struct i915_vma *vma;
3710 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003711
Chris Wilsonde895082016-08-04 16:32:34 +01003712 if (!view)
3713 view = &i915_ggtt_view_normal;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003714
Chris Wilson59bfa122016-08-04 16:32:31 +01003715 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3716 if (IS_ERR(vma))
3717 return PTR_ERR(vma);
3718
3719 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3720 if (flags & PIN_NONBLOCK &&
3721 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3722 return -ENOSPC;
3723
3724 WARN(i915_vma_is_pinned(vma),
3725 "bo is already pinned in ggtt with incorrect alignment:"
3726 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3727 " obj->map_and_fenceable=%d\n",
3728 upper_32_bits(vma->node.start),
3729 lower_32_bits(vma->node.start),
3730 alignment,
3731 !!(flags & PIN_MAPPABLE),
3732 obj->map_and_fenceable);
3733 ret = i915_vma_unbind(vma);
3734 if (ret)
3735 return ret;
3736 }
3737
3738 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003739}
3740
Eric Anholt673a3942008-07-30 12:06:12 -07003741void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003742i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3743 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003744{
Chris Wilsonde895082016-08-04 16:32:34 +01003745 i915_vma_unpin(i915_gem_obj_to_ggtt_view(obj, view));
Eric Anholt673a3942008-07-30 12:06:12 -07003746}
3747
3748int
Eric Anholt673a3942008-07-30 12:06:12 -07003749i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003750 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003751{
3752 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003753 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003754 int ret;
3755
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003756 ret = i915_mutex_lock_interruptible(dev);
3757 if (ret)
3758 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003759
Chris Wilson03ac0642016-07-20 13:31:51 +01003760 obj = i915_gem_object_lookup(file, args->handle);
3761 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003762 ret = -ENOENT;
3763 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003764 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003765
Chris Wilson0be555b2010-08-04 15:36:30 +01003766 /* Count all active objects as busy, even if they are currently not used
3767 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003768 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003769 */
Chris Wilson426960b2016-01-15 16:51:46 +00003770 args->busy = 0;
Chris Wilson573adb32016-08-04 16:32:39 +01003771 if (i915_gem_object_is_active(obj)) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003772 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003773 int i;
3774
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003775 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003776 req = i915_gem_active_peek(&obj->last_read[i],
3777 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003778 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003779 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003780 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003781 req = i915_gem_active_peek(&obj->last_write,
3782 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003783 if (req)
3784 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003785 }
Eric Anholt673a3942008-07-30 12:06:12 -07003786
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003787 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003788unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003789 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003790 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003791}
3792
3793int
3794i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3795 struct drm_file *file_priv)
3796{
Akshay Joshi0206e352011-08-16 15:34:10 -04003797 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003798}
3799
Chris Wilson3ef94da2009-09-14 16:50:29 +01003800int
3801i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3802 struct drm_file *file_priv)
3803{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003804 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003805 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003806 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003807 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003808
3809 switch (args->madv) {
3810 case I915_MADV_DONTNEED:
3811 case I915_MADV_WILLNEED:
3812 break;
3813 default:
3814 return -EINVAL;
3815 }
3816
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003817 ret = i915_mutex_lock_interruptible(dev);
3818 if (ret)
3819 return ret;
3820
Chris Wilson03ac0642016-07-20 13:31:51 +01003821 obj = i915_gem_object_lookup(file_priv, args->handle);
3822 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003823 ret = -ENOENT;
3824 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003825 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003826
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003827 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003828 ret = -EINVAL;
3829 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003830 }
3831
Daniel Vetter656bfa32014-11-20 09:26:30 +01003832 if (obj->pages &&
3833 obj->tiling_mode != I915_TILING_NONE &&
3834 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3835 if (obj->madv == I915_MADV_WILLNEED)
3836 i915_gem_object_unpin_pages(obj);
3837 if (args->madv == I915_MADV_WILLNEED)
3838 i915_gem_object_pin_pages(obj);
3839 }
3840
Chris Wilson05394f32010-11-08 19:18:58 +00003841 if (obj->madv != __I915_MADV_PURGED)
3842 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003843
Chris Wilson6c085a72012-08-20 11:40:46 +02003844 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003845 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003846 i915_gem_object_truncate(obj);
3847
Chris Wilson05394f32010-11-08 19:18:58 +00003848 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003849
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003850out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003851 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003852unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003853 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003854 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003855}
3856
Chris Wilson37e680a2012-06-07 15:38:42 +01003857void i915_gem_object_init(struct drm_i915_gem_object *obj,
3858 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003859{
Chris Wilsonb4716182015-04-27 13:41:17 +01003860 int i;
3861
Ben Widawsky35c20a62013-05-31 11:28:48 -07003862 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003863 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003864 init_request_active(&obj->last_read[i],
3865 i915_gem_object_retire__read);
3866 init_request_active(&obj->last_write,
3867 i915_gem_object_retire__write);
3868 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003869 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003870 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003871 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003872
Chris Wilson37e680a2012-06-07 15:38:42 +01003873 obj->ops = ops;
3874
Chris Wilson0327d6b2012-08-11 15:41:06 +01003875 obj->fence_reg = I915_FENCE_REG_NONE;
3876 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003877
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003878 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003879}
3880
Chris Wilson37e680a2012-06-07 15:38:42 +01003881static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003882 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003883 .get_pages = i915_gem_object_get_pages_gtt,
3884 .put_pages = i915_gem_object_put_pages_gtt,
3885};
3886
Dave Gordond37cd8a2016-04-22 19:14:32 +01003887struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003888 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003889{
Daniel Vetterc397b902010-04-09 19:05:07 +00003890 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003891 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003892 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003893 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003894
Chris Wilson42dcedd2012-11-15 11:32:30 +00003895 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003896 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003897 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003898
Chris Wilsonfe3db792016-04-25 13:32:13 +01003899 ret = drm_gem_object_init(dev, &obj->base, size);
3900 if (ret)
3901 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003902
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003903 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3904 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3905 /* 965gm cannot relocate objects above 4GiB. */
3906 mask &= ~__GFP_HIGHMEM;
3907 mask |= __GFP_DMA32;
3908 }
3909
Al Viro496ad9a2013-01-23 17:07:38 -05003910 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003911 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003912
Chris Wilson37e680a2012-06-07 15:38:42 +01003913 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003914
Daniel Vetterc397b902010-04-09 19:05:07 +00003915 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3916 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3917
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003918 if (HAS_LLC(dev)) {
3919 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003920 * cache) for about a 10% performance improvement
3921 * compared to uncached. Graphics requests other than
3922 * display scanout are coherent with the CPU in
3923 * accessing this cache. This means in this mode we
3924 * don't need to clflush on the CPU side, and on the
3925 * GPU side we only need to flush internal caches to
3926 * get data visible to the CPU.
3927 *
3928 * However, we maintain the display planes as UC, and so
3929 * need to rebind when first used as such.
3930 */
3931 obj->cache_level = I915_CACHE_LLC;
3932 } else
3933 obj->cache_level = I915_CACHE_NONE;
3934
Daniel Vetterd861e332013-07-24 23:25:03 +02003935 trace_i915_gem_object_create(obj);
3936
Chris Wilson05394f32010-11-08 19:18:58 +00003937 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003938
3939fail:
3940 i915_gem_object_free(obj);
3941
3942 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00003943}
3944
Chris Wilson340fbd82014-05-22 09:16:52 +01003945static bool discard_backing_storage(struct drm_i915_gem_object *obj)
3946{
3947 /* If we are the last user of the backing storage (be it shmemfs
3948 * pages or stolen etc), we know that the pages are going to be
3949 * immediately released. In this case, we can then skip copying
3950 * back the contents from the GPU.
3951 */
3952
3953 if (obj->madv != I915_MADV_WILLNEED)
3954 return false;
3955
3956 if (obj->base.filp == NULL)
3957 return true;
3958
3959 /* At first glance, this looks racy, but then again so would be
3960 * userspace racing mmap against close. However, the first external
3961 * reference to the filp can only be obtained through the
3962 * i915_gem_mmap_ioctl() which safeguards us against the user
3963 * acquiring such a reference whilst we are in the middle of
3964 * freeing the object.
3965 */
3966 return atomic_long_read(&obj->base.filp->f_count) == 1;
3967}
3968
Chris Wilson1488fc02012-04-24 15:47:31 +01003969void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003970{
Chris Wilson1488fc02012-04-24 15:47:31 +01003971 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003972 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003973 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003974 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01003975
Paulo Zanonif65c9162013-11-27 18:20:34 -02003976 intel_runtime_pm_get(dev_priv);
3977
Chris Wilson26e12f82011-03-20 11:20:19 +00003978 trace_i915_gem_object_destroy(obj);
3979
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003980 /* All file-owned VMA should have been released by this point through
3981 * i915_gem_close_object(), or earlier by i915_gem_context_close().
3982 * However, the object may also be bound into the global GTT (e.g.
3983 * older GPUs without per-process support, or for direct access through
3984 * the GTT either for the user or for scanout). Those VMA still need to
3985 * unbound now.
3986 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003987 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01003988 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003989 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003990 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003991 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01003992 }
Chris Wilson15717de2016-08-04 07:52:26 +01003993 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01003994
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003995 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3996 * before progressing. */
3997 if (obj->stolen)
3998 i915_gem_object_unpin_pages(obj);
3999
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004000 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004001
Daniel Vetter656bfa32014-11-20 09:26:30 +01004002 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4003 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4004 obj->tiling_mode != I915_TILING_NONE)
4005 i915_gem_object_unpin_pages(obj);
4006
Ben Widawsky401c29f2013-05-31 11:28:47 -07004007 if (WARN_ON(obj->pages_pin_count))
4008 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004009 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004010 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004011 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004012
Chris Wilson9da3da62012-06-01 15:20:22 +01004013 BUG_ON(obj->pages);
4014
Chris Wilson2f745ad2012-09-04 21:02:58 +01004015 if (obj->base.import_attach)
4016 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004017
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004018 if (obj->ops->release)
4019 obj->ops->release(obj);
4020
Chris Wilson05394f32010-11-08 19:18:58 +00004021 drm_gem_object_release(&obj->base);
4022 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004023
Chris Wilson05394f32010-11-08 19:18:58 +00004024 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004025 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004026
4027 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004028}
4029
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004030struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4031 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004032{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004033 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004034 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004035 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4036 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004037 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004038 }
4039 return NULL;
4040}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004041
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004042struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4043 const struct i915_ggtt_view *view)
4044{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004045 struct i915_vma *vma;
4046
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004047 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004048
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004049 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004050 if (i915_vma_is_ggtt(vma) &&
4051 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004052 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004053 return NULL;
4054}
4055
Chris Wilsondcff85c2016-08-05 10:14:11 +01004056int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004057{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004058 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004059 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004060
Chris Wilson54b4f682016-07-21 21:16:19 +01004061 intel_suspend_gt_powersave(dev_priv);
4062
Chris Wilson45c5f202013-10-16 11:50:01 +01004063 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004064
4065 /* We have to flush all the executing contexts to main memory so
4066 * that they can saved in the hibernation image. To ensure the last
4067 * context image is coherent, we have to switch away from it. That
4068 * leaves the dev_priv->kernel_context still active when
4069 * we actually suspend, and its image in memory may not match the GPU
4070 * state. Fortunately, the kernel_context is disposable and we do
4071 * not rely on its state.
4072 */
4073 ret = i915_gem_switch_to_kernel_context(dev_priv);
4074 if (ret)
4075 goto err;
4076
Chris Wilsondcff85c2016-08-05 10:14:11 +01004077 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004078 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004079 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004080
Chris Wilsonc0336662016-05-06 15:40:21 +01004081 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004082
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004083 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004084 mutex_unlock(&dev->struct_mutex);
4085
Chris Wilson737b1502015-01-26 18:03:03 +02004086 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004087 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4088 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004089
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004090 /* Assert that we sucessfully flushed all the work and
4091 * reset the GPU back to its idle, low power state.
4092 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004093 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004094
Eric Anholt673a3942008-07-30 12:06:12 -07004095 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004096
4097err:
4098 mutex_unlock(&dev->struct_mutex);
4099 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004100}
4101
Chris Wilson5ab57c72016-07-15 14:56:20 +01004102void i915_gem_resume(struct drm_device *dev)
4103{
4104 struct drm_i915_private *dev_priv = to_i915(dev);
4105
4106 mutex_lock(&dev->struct_mutex);
4107 i915_gem_restore_gtt_mappings(dev);
4108
4109 /* As we didn't flush the kernel context before suspend, we cannot
4110 * guarantee that the context image is complete. So let's just reset
4111 * it and start again.
4112 */
4113 if (i915.enable_execlists)
4114 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4115
4116 mutex_unlock(&dev->struct_mutex);
4117}
4118
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004119void i915_gem_init_swizzling(struct drm_device *dev)
4120{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004121 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004122
Daniel Vetter11782b02012-01-31 16:47:55 +01004123 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004124 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4125 return;
4126
4127 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4128 DISP_TILE_SURFACE_SWIZZLING);
4129
Daniel Vetter11782b02012-01-31 16:47:55 +01004130 if (IS_GEN5(dev))
4131 return;
4132
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004133 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4134 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004135 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004136 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004137 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004138 else if (IS_GEN8(dev))
4139 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004140 else
4141 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004142}
Daniel Vettere21af882012-02-09 20:53:27 +01004143
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004144static void init_unused_ring(struct drm_device *dev, u32 base)
4145{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004146 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004147
4148 I915_WRITE(RING_CTL(base), 0);
4149 I915_WRITE(RING_HEAD(base), 0);
4150 I915_WRITE(RING_TAIL(base), 0);
4151 I915_WRITE(RING_START(base), 0);
4152}
4153
4154static void init_unused_rings(struct drm_device *dev)
4155{
4156 if (IS_I830(dev)) {
4157 init_unused_ring(dev, PRB1_BASE);
4158 init_unused_ring(dev, SRB0_BASE);
4159 init_unused_ring(dev, SRB1_BASE);
4160 init_unused_ring(dev, SRB2_BASE);
4161 init_unused_ring(dev, SRB3_BASE);
4162 } else if (IS_GEN2(dev)) {
4163 init_unused_ring(dev, SRB0_BASE);
4164 init_unused_ring(dev, SRB1_BASE);
4165 } else if (IS_GEN3(dev)) {
4166 init_unused_ring(dev, PRB1_BASE);
4167 init_unused_ring(dev, PRB2_BASE);
4168 }
4169}
4170
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004171int
4172i915_gem_init_hw(struct drm_device *dev)
4173{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004174 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004175 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004176 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004177
Chris Wilson5e4f5182015-02-13 14:35:59 +00004178 /* Double layer security blanket, see i915_gem_init() */
4179 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4180
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004181 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004182 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004183
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004184 if (IS_HASWELL(dev))
4185 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4186 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004187
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004188 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004189 if (IS_IVYBRIDGE(dev)) {
4190 u32 temp = I915_READ(GEN7_MSG_CTL);
4191 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4192 I915_WRITE(GEN7_MSG_CTL, temp);
4193 } else if (INTEL_INFO(dev)->gen >= 7) {
4194 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4195 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4196 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4197 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004198 }
4199
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004200 i915_gem_init_swizzling(dev);
4201
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004202 /*
4203 * At least 830 can leave some of the unused rings
4204 * "active" (ie. head != tail) after resume which
4205 * will prevent c3 entry. Makes sure all unused rings
4206 * are totally idle.
4207 */
4208 init_unused_rings(dev);
4209
Dave Gordoned54c1a2016-01-19 19:02:54 +00004210 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004211
John Harrison4ad2fd82015-06-18 13:11:20 +01004212 ret = i915_ppgtt_init_hw(dev);
4213 if (ret) {
4214 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4215 goto out;
4216 }
4217
4218 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004219 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004220 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004221 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004222 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004223 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004224
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004225 intel_mocs_init_l3cc_table(dev);
4226
Alex Dai33a732f2015-08-12 15:43:36 +01004227 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004228 ret = intel_guc_setup(dev);
4229 if (ret)
4230 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004231
Chris Wilson5e4f5182015-02-13 14:35:59 +00004232out:
4233 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004234 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004235}
4236
Chris Wilson39df9192016-07-20 13:31:57 +01004237bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4238{
4239 if (INTEL_INFO(dev_priv)->gen < 6)
4240 return false;
4241
4242 /* TODO: make semaphores and Execlists play nicely together */
4243 if (i915.enable_execlists)
4244 return false;
4245
4246 if (value >= 0)
4247 return value;
4248
4249#ifdef CONFIG_INTEL_IOMMU
4250 /* Enable semaphores on SNB when IO remapping is off */
4251 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4252 return false;
4253#endif
4254
4255 return true;
4256}
4257
Chris Wilson1070a422012-04-24 15:47:41 +01004258int i915_gem_init(struct drm_device *dev)
4259{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004260 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004261 int ret;
4262
Chris Wilson1070a422012-04-24 15:47:41 +01004263 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004264
Oscar Mateoa83014d2014-07-24 17:04:21 +01004265 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004266 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004267 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004268 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004269 }
4270
Chris Wilson5e4f5182015-02-13 14:35:59 +00004271 /* This is just a security blanket to placate dragons.
4272 * On some systems, we very sporadically observe that the first TLBs
4273 * used by the CS may be stale, despite us poking the TLB reset. If
4274 * we hold the forcewake during initialisation these problems
4275 * just magically go away.
4276 */
4277 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4278
Chris Wilson72778cb2016-05-19 16:17:16 +01004279 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004280
4281 ret = i915_gem_init_ggtt(dev_priv);
4282 if (ret)
4283 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004284
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004285 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004286 if (ret)
4287 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004288
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004289 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004290 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004291 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004292
4293 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004294 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004295 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004296 * wedged. But we only want to do this where the GPU is angry,
4297 * for all other failure, such as an allocation failure, bail.
4298 */
4299 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004300 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004301 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004302 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004303
4304out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004305 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004306 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004307
Chris Wilson60990322014-04-09 09:19:42 +01004308 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004309}
4310
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004311void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004312i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004313{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004314 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004315 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004316
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004317 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004318 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004319}
4320
Chris Wilson64193402010-10-24 12:38:05 +01004321static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004322init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004323{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004324 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004325}
4326
Eric Anholt673a3942008-07-30 12:06:12 -07004327void
Imre Deak40ae4e12016-03-16 14:54:03 +02004328i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4329{
Chris Wilson91c8a322016-07-05 10:40:23 +01004330 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004331
4332 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4333 !IS_CHERRYVIEW(dev_priv))
4334 dev_priv->num_fence_regs = 32;
4335 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4336 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4337 dev_priv->num_fence_regs = 16;
4338 else
4339 dev_priv->num_fence_regs = 8;
4340
Chris Wilsonc0336662016-05-06 15:40:21 +01004341 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004342 dev_priv->num_fence_regs =
4343 I915_READ(vgtif_reg(avail_rs.fence_num));
4344
4345 /* Initialize fence registers to zero */
4346 i915_gem_restore_fences(dev);
4347
4348 i915_gem_detect_bit_6_swizzle(dev);
4349}
4350
4351void
Imre Deakd64aa092016-01-19 15:26:29 +02004352i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004354 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004355 int i;
4356
Chris Wilsonefab6d82015-04-07 16:20:57 +01004357 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004358 kmem_cache_create("i915_gem_object",
4359 sizeof(struct drm_i915_gem_object), 0,
4360 SLAB_HWCACHE_ALIGN,
4361 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004362 dev_priv->vmas =
4363 kmem_cache_create("i915_gem_vma",
4364 sizeof(struct i915_vma), 0,
4365 SLAB_HWCACHE_ALIGN,
4366 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004367 dev_priv->requests =
4368 kmem_cache_create("i915_gem_request",
4369 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004370 SLAB_HWCACHE_ALIGN |
4371 SLAB_RECLAIM_ACCOUNT |
4372 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004373 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004374
Ben Widawskya33afea2013-09-17 21:12:45 -07004375 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004376 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4377 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004378 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004379 for (i = 0; i < I915_NUM_ENGINES; i++)
4380 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004381 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004382 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004383 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004384 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004385 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004386 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004387 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004388 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004389
Chris Wilson72bfa192010-12-19 11:42:05 +00004390 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4391
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004392 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004393
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004394 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004395
Chris Wilsonce453d82011-02-21 14:43:56 +00004396 dev_priv->mm.interruptible = true;
4397
Chris Wilsonb5add952016-08-04 16:32:36 +01004398 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004399}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004400
Imre Deakd64aa092016-01-19 15:26:29 +02004401void i915_gem_load_cleanup(struct drm_device *dev)
4402{
4403 struct drm_i915_private *dev_priv = to_i915(dev);
4404
4405 kmem_cache_destroy(dev_priv->requests);
4406 kmem_cache_destroy(dev_priv->vmas);
4407 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004408
4409 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4410 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004411}
4412
Chris Wilson461fb992016-05-14 07:26:33 +01004413int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4414{
4415 struct drm_i915_gem_object *obj;
4416
4417 /* Called just before we write the hibernation image.
4418 *
4419 * We need to update the domain tracking to reflect that the CPU
4420 * will be accessing all the pages to create and restore from the
4421 * hibernation, and so upon restoration those pages will be in the
4422 * CPU domain.
4423 *
4424 * To make sure the hibernation image contains the latest state,
4425 * we update that state just before writing out the image.
4426 */
4427
4428 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4429 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4430 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4431 }
4432
4433 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4434 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4435 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4436 }
4437
4438 return 0;
4439}
4440
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004441void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004442{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004443 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004444 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004445
4446 /* Clean up our request list when the client is going away, so that
4447 * later retire_requests won't dereference our soon-to-be-gone
4448 * file_priv.
4449 */
Chris Wilson1c255952010-09-26 11:03:27 +01004450 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004451 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004452 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004453 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004454
Chris Wilson2e1b8732015-04-27 13:41:22 +01004455 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004456 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004457 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004458 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004459 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004460}
4461
4462int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4463{
4464 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004465 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004466
4467 DRM_DEBUG_DRIVER("\n");
4468
4469 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4470 if (!file_priv)
4471 return -ENOMEM;
4472
4473 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004474 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004475 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004476 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004477
4478 spin_lock_init(&file_priv->mm.lock);
4479 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004480
Chris Wilsonc80ff162016-07-27 09:07:27 +01004481 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004482
Ben Widawskye422b882013-12-06 14:10:58 -08004483 ret = i915_gem_context_open(dev, file);
4484 if (ret)
4485 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004486
Ben Widawskye422b882013-12-06 14:10:58 -08004487 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004488}
4489
Daniel Vetterb680c372014-09-19 18:27:27 +02004490/**
4491 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004492 * @old: current GEM buffer for the frontbuffer slots
4493 * @new: new GEM buffer for the frontbuffer slots
4494 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004495 *
4496 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4497 * from @old and setting them in @new. Both @old and @new can be NULL.
4498 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004499void i915_gem_track_fb(struct drm_i915_gem_object *old,
4500 struct drm_i915_gem_object *new,
4501 unsigned frontbuffer_bits)
4502{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004503 /* Control of individual bits within the mask are guarded by
4504 * the owning plane->mutex, i.e. we can never see concurrent
4505 * manipulation of individual bits. But since the bitfield as a whole
4506 * is updated using RMW, we need to use atomics in order to update
4507 * the bits.
4508 */
4509 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4510 sizeof(atomic_t) * BITS_PER_BYTE);
4511
Daniel Vettera071fa02014-06-18 23:28:09 +02004512 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004513 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4514 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004515 }
4516
4517 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004518 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4519 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004520 }
4521}
4522
Ben Widawskya70a3142013-07-31 16:59:56 -07004523/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004524u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4525 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004526{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004527 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004528 struct i915_vma *vma;
4529
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004530 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004531
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004532 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004533 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004534 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4535 continue;
4536 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004537 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004538 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004539
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004540 WARN(1, "%s vma for this object not found.\n",
4541 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004542 return -1;
4543}
4544
Michel Thierry088e0df2015-08-07 17:40:17 +01004545u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4546 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004547{
4548 struct i915_vma *vma;
4549
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004550 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004551 if (i915_vma_is_ggtt(vma) &&
4552 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004553 return vma->node.start;
4554
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004555 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004556 return -1;
4557}
4558
4559bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4560 struct i915_address_space *vm)
4561{
4562 struct i915_vma *vma;
4563
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004564 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004565 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004566 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4567 continue;
4568 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4569 return true;
4570 }
4571
4572 return false;
4573}
4574
4575bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004576 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004577{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004578 struct i915_vma *vma;
4579
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004580 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004581 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004582 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004583 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004584 return true;
4585
4586 return false;
4587}
4588
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004589unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004590{
Ben Widawskya70a3142013-07-31 16:59:56 -07004591 struct i915_vma *vma;
4592
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004593 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004594
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004595 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004596 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004597 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004598 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004599 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004600
Ben Widawskya70a3142013-07-31 16:59:56 -07004601 return 0;
4602}
4603
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004604bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004605{
4606 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004607 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004608 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004609 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004610
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004611 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004612}
Dave Gordonea702992015-07-09 19:29:02 +01004613
Dave Gordon033908a2015-12-10 18:51:23 +00004614/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4615struct page *
4616i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4617{
4618 struct page *page;
4619
4620 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004621 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004622 return NULL;
4623
4624 page = i915_gem_object_get_page(obj, n);
4625 set_page_dirty(page);
4626 return page;
4627}
4628
Dave Gordonea702992015-07-09 19:29:02 +01004629/* Allocate a new GEM object and fill it with the supplied data */
4630struct drm_i915_gem_object *
4631i915_gem_object_create_from_data(struct drm_device *dev,
4632 const void *data, size_t size)
4633{
4634 struct drm_i915_gem_object *obj;
4635 struct sg_table *sg;
4636 size_t bytes;
4637 int ret;
4638
Dave Gordond37cd8a2016-04-22 19:14:32 +01004639 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004640 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004641 return obj;
4642
4643 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4644 if (ret)
4645 goto fail;
4646
4647 ret = i915_gem_object_get_pages(obj);
4648 if (ret)
4649 goto fail;
4650
4651 i915_gem_object_pin_pages(obj);
4652 sg = obj->pages;
4653 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004654 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004655 i915_gem_object_unpin_pages(obj);
4656
4657 if (WARN_ON(bytes != size)) {
4658 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4659 ret = -EFAULT;
4660 goto fail;
4661 }
4662
4663 return obj;
4664
4665fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004666 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004667 return ERR_PTR(ret);
4668}