blob: c713d30cba86854accffcacddefb2218ec319aaf [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Felix Kuehlingd8d019c2018-02-06 20:32:35 -050049#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040050#include "bif/bif_4_1_d.h"
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
Christian Königabca90f2017-06-30 11:05:54 +020054static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
55 struct ttm_mem_reg *mem, unsigned num_pages,
56 uint64_t offset, unsigned window,
57 struct amdgpu_ring *ring,
58 uint64_t *addr);
59
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
61static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
62
Alex Deucherd38ceaf2015-04-20 16:55:21 -040063/*
64 * Global memory.
65 */
66static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
67{
68 return ttm_mem_global_init(ref->object);
69}
70
71static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
72{
73 ttm_mem_global_release(ref->object);
74}
75
Alex Deucher70b5c5a2016-11-15 16:55:53 -050076static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077{
78 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010079 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010080 struct drm_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081 int r;
82
83 adev->mman.mem_global_referenced = false;
84 global_ref = &adev->mman.mem_global_ref;
85 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
86 global_ref->size = sizeof(struct ttm_mem_global);
87 global_ref->init = &amdgpu_ttm_mem_global_init;
88 global_ref->release = &amdgpu_ttm_mem_global_release;
89 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080090 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091 DRM_ERROR("Failed setting up TTM memory accounting "
92 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080093 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094 }
95
96 adev->mman.bo_global_ref.mem_glob =
97 adev->mman.mem_global_ref.object;
98 global_ref = &adev->mman.bo_global_ref.ref;
99 global_ref->global_type = DRM_GLOBAL_TTM_BO;
100 global_ref->size = sizeof(struct ttm_bo_global);
101 global_ref->init = &ttm_bo_global_init;
102 global_ref->release = &ttm_bo_global_release;
103 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800104 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800106 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
Christian Königabca90f2017-06-30 11:05:54 +0200109 mutex_init(&adev->mman.gtt_window_lock);
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100112 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
113 r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800114 rq, amdgpu_sched_jobs, NULL);
Huang Ruie9d035e2016-09-07 20:55:42 +0800115 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800117 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100118 }
119
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800123
124error_entity:
125 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
126error_bo:
127 drm_global_item_unref(&adev->mman.mem_global_ref);
128error_mem:
129 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130}
131
132static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
133{
134 if (adev->mman.mem_global_referenced) {
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100135 drm_sched_entity_fini(adev->mman.entity.sched,
Christian König703297c2016-02-10 14:20:50 +0100136 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200137 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
139 drm_global_item_unref(&adev->mman.mem_global_ref);
140 adev->mman.mem_global_referenced = false;
141 }
142}
143
144static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
145{
146 return 0;
147}
148
149static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
150 struct ttm_mem_type_manager *man)
151{
152 struct amdgpu_device *adev;
153
Christian Königa7d64de2016-09-15 14:58:48 +0200154 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155
156 switch (type) {
157 case TTM_PL_SYSTEM:
158 /* System memory */
159 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
160 man->available_caching = TTM_PL_MASK_CACHING;
161 man->default_caching = TTM_PL_FLAG_CACHED;
162 break;
163 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200164 man->func = &amdgpu_gtt_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100165 man->gpu_offset = adev->gmc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 man->available_caching = TTM_PL_MASK_CACHING;
167 man->default_caching = TTM_PL_FLAG_CACHED;
168 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
169 break;
170 case TTM_PL_VRAM:
171 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200172 man->func = &amdgpu_vram_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100173 man->gpu_offset = adev->gmc.vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 man->flags = TTM_MEMTYPE_FLAG_FIXED |
175 TTM_MEMTYPE_FLAG_MAPPABLE;
176 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
177 man->default_caching = TTM_PL_FLAG_WC;
178 break;
179 case AMDGPU_PL_GDS:
180 case AMDGPU_PL_GWS:
181 case AMDGPU_PL_OA:
182 /* On-chip GDS memory*/
183 man->func = &ttm_bo_manager_func;
184 man->gpu_offset = 0;
185 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
186 man->available_caching = TTM_PL_FLAG_UNCACHED;
187 man->default_caching = TTM_PL_FLAG_UNCACHED;
188 break;
189 default:
190 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
191 return -EINVAL;
192 }
193 return 0;
194}
195
196static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
197 struct ttm_placement *placement)
198{
Christian Königa7d64de2016-09-15 14:58:48 +0200199 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200200 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530201 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400202 .fpfn = 0,
203 .lpfn = 0,
204 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
205 };
206
Christian König82dee242018-02-20 19:09:56 +0100207 if (bo->type == ttm_bo_type_sg) {
208 placement->num_placement = 0;
209 placement->num_busy_placement = 0;
210 return;
211 }
212
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
214 placement->placement = &placements;
215 placement->busy_placement = &placements;
216 placement->num_placement = 1;
217 placement->num_busy_placement = 1;
218 return;
219 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400220 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 switch (bo->mem.mem_type) {
222 case TTM_PL_VRAM:
Christian König81988f92018-03-01 11:09:15 +0100223 if (!adev->mman.buffer_funcs_enabled) {
Christian König765e7fb2016-09-15 15:06:50 +0200224 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König770d13b2018-01-12 14:52:22 +0100225 } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900226 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
Christian König770d13b2018-01-12 14:52:22 +0100227 unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900228 struct drm_mm_node *node = bo->mem.mm_node;
229 unsigned long pages_left;
230
231 for (pages_left = bo->mem.num_pages;
232 pages_left;
233 pages_left -= node->size, node++) {
234 if (node->start < fpfn)
235 break;
236 }
237
238 if (!pages_left)
239 goto gtt;
240
241 /* Try evicting to the CPU inaccessible part of VRAM
242 * first, but only set GTT as busy placement, so this
243 * BO will be evicted to GTT rather than causing other
244 * BOs to be evicted from VRAM
245 */
246 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
247 AMDGPU_GEM_DOMAIN_GTT);
248 abo->placements[0].fpfn = fpfn;
249 abo->placements[0].lpfn = 0;
250 abo->placement.busy_placement = &abo->placements[1];
251 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200252 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900253gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200254 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200255 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256 break;
257 case TTM_PL_TT:
258 default:
Christian König765e7fb2016-09-15 15:06:50 +0200259 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260 }
Christian König765e7fb2016-09-15 15:06:50 +0200261 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262}
263
264static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
265{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400266 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267
Felix Kuehlinga46a2cd2018-02-06 20:32:38 -0500268 /*
269 * Don't verify access for KFD BOs. They don't have a GEM
270 * object associated with them.
271 */
272 if (abo->kfd_bo)
273 return 0;
274
Jérôme Glisse054892e2016-04-19 09:07:51 -0400275 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
276 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000277 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200278 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279}
280
281static void amdgpu_move_null(struct ttm_buffer_object *bo,
282 struct ttm_mem_reg *new_mem)
283{
284 struct ttm_mem_reg *old_mem = &bo->mem;
285
286 BUG_ON(old_mem->mm_node != NULL);
287 *old_mem = *new_mem;
288 new_mem->mm_node = NULL;
289}
290
Christian König92c60d92017-06-29 10:44:39 +0200291static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
292 struct drm_mm_node *mm_node,
293 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294{
Christian Königabca90f2017-06-30 11:05:54 +0200295 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296
Christian König3da917b2017-10-27 14:17:09 +0200297 if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
Christian Königabca90f2017-06-30 11:05:54 +0200298 addr = mm_node->start << PAGE_SHIFT;
299 addr += bo->bdev->man[mem->mem_type].gpu_offset;
300 }
Christian König92c60d92017-06-29 10:44:39 +0200301 return addr;
Christian König8892f152016-08-17 10:46:52 +0200302}
303
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400304/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400305 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
306 * corresponding to @offset. It also modifies the offset to be
307 * within the drm_mm_node returned
308 */
309static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
310 unsigned long *offset)
Christian König8892f152016-08-17 10:46:52 +0200311{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400312 struct drm_mm_node *mm_node = mem->mm_node;
313
314 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
315 *offset -= (mm_node->size << PAGE_SHIFT);
316 ++mm_node;
317 }
318 return mm_node;
319}
320
321/**
322 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400323 *
324 * The function copies @size bytes from {src->mem + src->offset} to
325 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
326 * move and different for a BO to BO copy.
327 *
328 * @f: Returns the last fence if multiple jobs are submitted.
329 */
330int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
331 struct amdgpu_copy_mem *src,
332 struct amdgpu_copy_mem *dst,
333 uint64_t size,
334 struct reservation_object *resv,
335 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200336{
Christian König8892f152016-08-17 10:46:52 +0200337 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400338 struct drm_mm_node *src_mm, *dst_mm;
339 uint64_t src_node_start, dst_node_start, src_node_size,
340 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000341 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400342 int r = 0;
343 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
344 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200345
Christian König81988f92018-03-01 11:09:15 +0100346 if (!adev->mman.buffer_funcs_enabled) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347 DRM_ERROR("Trying to move memory with ring turned off.\n");
348 return -EINVAL;
349 }
350
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400351 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400352 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
353 src->offset;
354 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
355 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200356
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400357 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400358 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
359 dst->offset;
360 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
361 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200362
Christian Königabca90f2017-06-30 11:05:54 +0200363 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400364
365 while (size) {
366 unsigned long cur_size;
367 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000368 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200369
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400370 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
371 * begins at an offset, then adjust the size accordingly
372 */
373 cur_size = min3(min(src_node_size, dst_node_size), size,
374 GTT_MAX_BYTES);
375 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
376 cur_size + dst_page_offset > GTT_MAX_BYTES)
377 cur_size -= max(src_page_offset, dst_page_offset);
378
379 /* Map only what needs to be accessed. Map src to window 0 and
380 * dst to window 1
381 */
382 if (src->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200383 !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400384 r = amdgpu_map_buffer(src->bo, src->mem,
385 PFN_UP(cur_size + src_page_offset),
386 src_node_start, 0, ring,
387 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200388 if (r)
389 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400390 /* Adjust the offset because amdgpu_map_buffer returns
391 * start of mapped page
392 */
393 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200394 }
395
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400396 if (dst->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200397 !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400398 r = amdgpu_map_buffer(dst->bo, dst->mem,
399 PFN_UP(cur_size + dst_page_offset),
400 dst_node_start, 1, ring,
401 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200402 if (r)
403 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400404 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200405 }
406
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400407 r = amdgpu_copy_buffer(ring, from, to, cur_size,
408 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200409 if (r)
410 goto error;
411
Dave Airlie220196b2016-10-28 11:33:52 +1000412 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200413 fence = next;
414
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400415 size -= cur_size;
416 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200417 break;
418
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400419 src_node_size -= cur_size;
420 if (!src_node_size) {
421 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
422 src->mem);
423 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200424 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400425 src_node_start += cur_size;
426 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200427 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400428 dst_node_size -= cur_size;
429 if (!dst_node_size) {
430 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
431 dst->mem);
432 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200433 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400434 dst_node_start += cur_size;
435 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200436 }
437 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400438error:
Christian Königabca90f2017-06-30 11:05:54 +0200439 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400440 if (f)
441 *f = dma_fence_get(fence);
442 dma_fence_put(fence);
443 return r;
444}
445
446
447static int amdgpu_move_blit(struct ttm_buffer_object *bo,
448 bool evict, bool no_wait_gpu,
449 struct ttm_mem_reg *new_mem,
450 struct ttm_mem_reg *old_mem)
451{
452 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
453 struct amdgpu_copy_mem src, dst;
454 struct dma_fence *fence = NULL;
455 int r;
456
457 src.bo = bo;
458 dst.bo = bo;
459 src.mem = old_mem;
460 dst.mem = new_mem;
461 src.offset = 0;
462 dst.offset = 0;
463
464 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
465 new_mem->num_pages << PAGE_SHIFT,
466 bo->resv, &fence);
467 if (r)
468 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200469
470 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100471 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472 return r;
Christian König8892f152016-08-17 10:46:52 +0200473
474error:
475 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000476 dma_fence_wait(fence, false);
477 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200478 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479}
480
Christian Königdfb8fa92017-04-26 16:44:41 +0200481static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
482 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483 struct ttm_mem_reg *new_mem)
484{
485 struct amdgpu_device *adev;
486 struct ttm_mem_reg *old_mem = &bo->mem;
487 struct ttm_mem_reg tmp_mem;
488 struct ttm_place placements;
489 struct ttm_placement placement;
490 int r;
491
Christian Königa7d64de2016-09-15 14:58:48 +0200492 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493 tmp_mem = *new_mem;
494 tmp_mem.mm_node = NULL;
495 placement.num_placement = 1;
496 placement.placement = &placements;
497 placement.num_busy_placement = 1;
498 placement.busy_placement = &placements;
499 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200500 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200502 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 if (unlikely(r)) {
504 return r;
505 }
506
507 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
508 if (unlikely(r)) {
509 goto out_cleanup;
510 }
511
Roger He993baf12017-12-21 17:42:51 +0800512 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400513 if (unlikely(r)) {
514 goto out_cleanup;
515 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200516 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517 if (unlikely(r)) {
518 goto out_cleanup;
519 }
Roger He3e98d822017-12-08 20:19:32 +0800520 r = ttm_bo_move_ttm(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521out_cleanup:
522 ttm_bo_mem_put(bo, &tmp_mem);
523 return r;
524}
525
Christian Königdfb8fa92017-04-26 16:44:41 +0200526static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
527 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400528 struct ttm_mem_reg *new_mem)
529{
530 struct amdgpu_device *adev;
531 struct ttm_mem_reg *old_mem = &bo->mem;
532 struct ttm_mem_reg tmp_mem;
533 struct ttm_placement placement;
534 struct ttm_place placements;
535 int r;
536
Christian Königa7d64de2016-09-15 14:58:48 +0200537 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538 tmp_mem = *new_mem;
539 tmp_mem.mm_node = NULL;
540 placement.num_placement = 1;
541 placement.placement = &placements;
542 placement.num_busy_placement = 1;
543 placement.busy_placement = &placements;
544 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200545 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200547 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548 if (unlikely(r)) {
549 return r;
550 }
Roger He3e98d822017-12-08 20:19:32 +0800551 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 if (unlikely(r)) {
553 goto out_cleanup;
554 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200555 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556 if (unlikely(r)) {
557 goto out_cleanup;
558 }
559out_cleanup:
560 ttm_bo_mem_put(bo, &tmp_mem);
561 return r;
562}
563
Christian König2823f4f2017-04-26 16:31:14 +0200564static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
565 struct ttm_operation_ctx *ctx,
566 struct ttm_mem_reg *new_mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400567{
568 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900569 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570 struct ttm_mem_reg *old_mem = &bo->mem;
571 int r;
572
Michel Dänzer104ece92016-03-28 12:53:02 +0900573 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400574 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900575 if (WARN_ON_ONCE(abo->pin_count > 0))
576 return -EINVAL;
577
Christian Königa7d64de2016-09-15 14:58:48 +0200578 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200579
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
581 amdgpu_move_null(bo, new_mem);
582 return 0;
583 }
584 if ((old_mem->mem_type == TTM_PL_TT &&
585 new_mem->mem_type == TTM_PL_SYSTEM) ||
586 (old_mem->mem_type == TTM_PL_SYSTEM &&
587 new_mem->mem_type == TTM_PL_TT)) {
588 /* bind is enough */
589 amdgpu_move_null(bo, new_mem);
590 return 0;
591 }
Christian König81988f92018-03-01 11:09:15 +0100592
593 if (!adev->mman.buffer_funcs_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594 goto memcpy;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400595
596 if (old_mem->mem_type == TTM_PL_VRAM &&
597 new_mem->mem_type == TTM_PL_SYSTEM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200598 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
600 new_mem->mem_type == TTM_PL_VRAM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200601 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602 } else {
Christian König2823f4f2017-04-26 16:31:14 +0200603 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
604 new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605 }
606
607 if (r) {
608memcpy:
Roger He3e98d822017-12-08 20:19:32 +0800609 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 if (r) {
611 return r;
612 }
613 }
614
John Brooks96cf8272017-06-30 11:31:08 -0400615 if (bo->type == ttm_bo_type_device &&
616 new_mem->mem_type == TTM_PL_VRAM &&
617 old_mem->mem_type != TTM_PL_VRAM) {
618 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
619 * accesses the BO after it's moved.
620 */
621 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
622 }
623
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400624 /* update statistics */
625 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
626 return 0;
627}
628
629static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
630{
631 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200632 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Amber Linf8f4b9a2018-02-27 10:01:59 -0500633 struct drm_mm_node *mm_node = mem->mm_node;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634
635 mem->bus.addr = NULL;
636 mem->bus.offset = 0;
637 mem->bus.size = mem->num_pages << PAGE_SHIFT;
638 mem->bus.base = 0;
639 mem->bus.is_iomem = false;
640 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
641 return -EINVAL;
642 switch (mem->mem_type) {
643 case TTM_PL_SYSTEM:
644 /* system memory */
645 return 0;
646 case TTM_PL_TT:
647 break;
648 case TTM_PL_VRAM:
649 mem->bus.offset = mem->start << PAGE_SHIFT;
650 /* check if it's visible */
Christian König770d13b2018-01-12 14:52:22 +0100651 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 return -EINVAL;
Amber Linf8f4b9a2018-02-27 10:01:59 -0500653 /* Only physically contiguous buffers apply. In a contiguous
654 * buffer, size of the first mm_node would match the number of
655 * pages in ttm_mem_reg.
656 */
657 if (adev->mman.aper_base_kaddr &&
658 (mm_node->size == mem->num_pages))
659 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
660 mem->bus.offset;
661
Christian König770d13b2018-01-12 14:52:22 +0100662 mem->bus.base = adev->gmc.aper_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400663 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400664 break;
665 default:
666 return -EINVAL;
667 }
668 return 0;
669}
670
671static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
672{
673}
674
Christian König9bbdcc02017-03-29 11:16:05 +0200675static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
676 unsigned long page_offset)
677{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400678 struct drm_mm_node *mm;
679 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200680
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400681 mm = amdgpu_find_mm_node(&bo->mem, &offset);
682 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
683 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200684}
685
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686/*
687 * TTM backend functions.
688 */
Christian König637dd3b2016-03-03 14:24:57 +0100689struct amdgpu_ttm_gup_task_list {
690 struct list_head list;
691 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400692};
693
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100695 struct ttm_dma_tt ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100696 u64 offset;
697 uint64_t userptr;
Felix Kuehling09191952018-03-23 15:32:29 -0400698 struct task_struct *usertask;
Christian König637dd3b2016-03-03 14:24:57 +0100699 uint32_t userflags;
700 spinlock_t guptasklock;
701 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100702 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200703 uint32_t last_set_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704};
705
Christian König2f568db2016-02-23 12:36:59 +0100706int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Felix Kuehling09191952018-03-23 15:32:29 -0400709 struct mm_struct *mm = gtt->usertask->mm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100710 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100711 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 int r;
713
Felix Kuehling09191952018-03-23 15:32:29 -0400714 if (!mm) /* Happens during process shutdown */
715 return -ESRCH;
716
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100717 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
718 flags |= FOLL_WRITE;
719
Felix Kuehling09191952018-03-23 15:32:29 -0400720 down_read(&mm->mmap_sem);
Christian Königb72cf4f2017-09-03 15:22:06 +0200721
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100723 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724 to prevent problems with writeback */
725 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
726 struct vm_area_struct *vma;
727
Felix Kuehling09191952018-03-23 15:32:29 -0400728 vma = find_vma(mm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200729 if (!vma || vma->vm_file || vma->vm_end < end) {
Felix Kuehling09191952018-03-23 15:32:29 -0400730 up_read(&mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200732 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733 }
734
735 do {
736 unsigned num_pages = ttm->num_pages - pinned;
737 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100738 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100739 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740
Christian König637dd3b2016-03-03 14:24:57 +0100741 guptask.task = current;
742 spin_lock(&gtt->guptasklock);
743 list_add(&guptask.list, &gtt->guptasks);
744 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745
Felix Kuehling09191952018-03-23 15:32:29 -0400746 if (mm == current->mm)
747 r = get_user_pages(userptr, num_pages, flags, p, NULL);
748 else
749 r = get_user_pages_remote(gtt->usertask,
750 mm, userptr, num_pages,
751 flags, p, NULL, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100752
753 spin_lock(&gtt->guptasklock);
754 list_del(&guptask.list);
755 spin_unlock(&gtt->guptasklock);
756
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 if (r < 0)
758 goto release_pages;
759
760 pinned += r;
761
762 } while (pinned < ttm->num_pages);
763
Felix Kuehling09191952018-03-23 15:32:29 -0400764 up_read(&mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100765 return 0;
766
767release_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800768 release_pages(pages, pinned);
Felix Kuehling09191952018-03-23 15:32:29 -0400769 up_read(&mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100770 return r;
771}
772
Christian Königa216ab02017-09-02 13:21:31 +0200773void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400774{
Tom St Denisaca81712017-07-31 09:35:24 -0400775 struct amdgpu_ttm_tt *gtt = (void *)ttm;
776 unsigned i;
777
Christian Königca666a32017-09-05 14:30:05 +0200778 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200779 for (i = 0; i < ttm->num_pages; ++i) {
780 if (ttm->pages[i])
781 put_page(ttm->pages[i]);
782
783 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400784 }
785}
786
Christian König1b0c0f92017-09-05 14:36:44 +0200787void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400788{
Tom St Denisaca81712017-07-31 09:35:24 -0400789 struct amdgpu_ttm_tt *gtt = (void *)ttm;
790 unsigned i;
791
Christian König1b0c0f92017-09-05 14:36:44 +0200792 for (i = 0; i < ttm->num_pages; ++i) {
793 struct page *page = ttm->pages[i];
794
795 if (!page)
796 continue;
797
798 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
799 set_page_dirty(page);
800
801 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400802 }
803}
804
Christian König2f568db2016-02-23 12:36:59 +0100805/* prepare the sg table with the user pages */
806static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
807{
Christian Königa7d64de2016-09-15 14:58:48 +0200808 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100809 struct amdgpu_ttm_tt *gtt = (void *)ttm;
810 unsigned nents;
811 int r;
812
813 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
814 enum dma_data_direction direction = write ?
815 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
816
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
818 ttm->num_pages << PAGE_SHIFT,
819 GFP_KERNEL);
820 if (r)
821 goto release_sg;
822
823 r = -ENOMEM;
824 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
825 if (nents != ttm->sg->nents)
826 goto release_sg;
827
828 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
829 gtt->ttm.dma_address, ttm->num_pages);
830
831 return 0;
832
833release_sg:
834 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 return r;
836}
837
838static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
839{
Christian Königa7d64de2016-09-15 14:58:48 +0200840 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400842
843 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
844 enum dma_data_direction direction = write ?
845 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
846
847 /* double check that we don't free the table twice */
848 if (!ttm->sg->sgl)
849 return;
850
851 /* free the sg table and pages again */
852 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
853
Christian König1b0c0f92017-09-05 14:36:44 +0200854 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400855
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 sg_free_table(ttm->sg);
857}
858
859static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
860 struct ttm_mem_reg *bo_mem)
861{
Christian Königd9a13762018-02-28 09:35:39 +0100862 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200864 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300865 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800867 if (gtt->userptr) {
868 r = amdgpu_ttm_tt_pin_userptr(ttm);
869 if (r) {
870 DRM_ERROR("failed to pin userptr\n");
871 return r;
872 }
873 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874 if (!ttm->num_pages) {
875 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
876 ttm->num_pages, bo_mem, ttm);
877 }
878
879 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
880 bo_mem->mem_type == AMDGPU_PL_GWS ||
881 bo_mem->mem_type == AMDGPU_PL_OA)
882 return -EINVAL;
883
Christian König3da917b2017-10-27 14:17:09 +0200884 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
885 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
Christian Königac7afe62017-08-22 21:04:47 +0200886 return 0;
Christian König3da917b2017-10-27 14:17:09 +0200887 }
Christian König98a7f882017-06-30 10:41:07 +0200888
Christian Königd9a13762018-02-28 09:35:39 +0100889 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
Christian Königac7afe62017-08-22 21:04:47 +0200890 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
Christian Königd9a13762018-02-28 09:35:39 +0100891 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
Christian Königac7afe62017-08-22 21:04:47 +0200892 ttm->pages, gtt->ttm.dma_address, flags);
893
Christian Königc1c7ce82017-10-16 16:50:32 +0200894 if (r)
Christian Königac7afe62017-08-22 21:04:47 +0200895 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
896 ttm->num_pages, gtt->offset);
Christian König98a7f882017-06-30 10:41:07 +0200897 return r;
Christian Königc855e252016-09-05 17:00:57 +0200898}
899
Christian Königc5835bb2017-10-27 15:43:14 +0200900int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
Christian Königc855e252016-09-05 17:00:57 +0200901{
Christian König1d004022017-08-22 16:58:07 +0200902 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königc13c55d2017-04-12 15:33:00 +0200903 struct ttm_operation_ctx ctx = { false, false };
Christian König40575732017-10-26 17:54:12 +0200904 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200905 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200906 struct ttm_placement placement;
907 struct ttm_place placements;
Christian König40575732017-10-26 17:54:12 +0200908 uint64_t flags;
Christian Königc855e252016-09-05 17:00:57 +0200909 int r;
910
Christian König3da917b2017-10-27 14:17:09 +0200911 if (bo->mem.mem_type != TTM_PL_TT ||
912 amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
Christian Königc855e252016-09-05 17:00:57 +0200913 return 0;
914
Christian König1d004022017-08-22 16:58:07 +0200915 tmp = bo->mem;
916 tmp.mm_node = NULL;
917 placement.num_placement = 1;
918 placement.placement = &placements;
919 placement.num_busy_placement = 1;
920 placement.busy_placement = &placements;
921 placements.fpfn = 0;
Christian König770d13b2018-01-12 14:52:22 +0100922 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
Christian Königec8c9f82017-10-16 13:47:15 +0200923 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
924 TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200925
Christian Königc13c55d2017-04-12 15:33:00 +0200926 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
Christian König1d004022017-08-22 16:58:07 +0200927 if (unlikely(r))
928 return r;
929
Christian König40575732017-10-26 17:54:12 +0200930 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
931 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
932 r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
933 bo->ttm->pages, gtt->ttm.dma_address, flags);
934 if (unlikely(r)) {
Christian König1d004022017-08-22 16:58:07 +0200935 ttm_bo_mem_put(bo, &tmp);
Christian König40575732017-10-26 17:54:12 +0200936 return r;
937 }
Christian König1d004022017-08-22 16:58:07 +0200938
Christian König40575732017-10-26 17:54:12 +0200939 ttm_bo_mem_put(bo, &bo->mem);
940 bo->mem = tmp;
941 bo->offset = (bo->mem.start << PAGE_SHIFT) +
942 bo->bdev->man[bo->mem.mem_type].gpu_offset;
943
944 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945}
946
Christian Königc1c7ce82017-10-16 16:50:32 +0200947int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800948{
Christian Königc1c7ce82017-10-16 16:50:32 +0200949 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
950 struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800951 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800952 int r;
953
Christian Königc1c7ce82017-10-16 16:50:32 +0200954 if (!gtt)
955 return 0;
956
957 flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
958 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
959 gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
960 if (r)
961 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
962 gtt->ttm.ttm.num_pages, gtt->offset);
963 return r;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800964}
965
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
967{
Christian Königd9a13762018-02-28 09:35:39 +0100968 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800970 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971
Christian König85a4b572016-09-22 14:19:50 +0200972 if (gtt->userptr)
973 amdgpu_ttm_tt_unpin_userptr(ttm);
974
Christian König3da917b2017-10-27 14:17:09 +0200975 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
Christian König78ab0a32016-09-09 15:39:08 +0200976 return 0;
977
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Christian Königd9a13762018-02-28 09:35:39 +0100979 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
Christian Königc1c7ce82017-10-16 16:50:32 +0200980 if (r)
Roger.He738f64c2017-05-05 13:27:10 +0800981 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
982 gtt->ttm.ttm.num_pages, gtt->offset);
Roger.He738f64c2017-05-05 13:27:10 +0800983 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984}
985
986static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
987{
988 struct amdgpu_ttm_tt *gtt = (void *)ttm;
989
Felix Kuehling09191952018-03-23 15:32:29 -0400990 if (gtt->usertask)
991 put_task_struct(gtt->usertask);
992
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400993 ttm_dma_tt_fini(&gtt->ttm);
994 kfree(gtt);
995}
996
997static struct ttm_backend_func amdgpu_backend_func = {
998 .bind = &amdgpu_ttm_backend_bind,
999 .unbind = &amdgpu_ttm_backend_unbind,
1000 .destroy = &amdgpu_ttm_backend_destroy,
1001};
1002
Christian Königdde5da22018-02-22 10:18:14 +01001003static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1004 uint32_t page_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005{
1006 struct amdgpu_device *adev;
1007 struct amdgpu_ttm_tt *gtt;
1008
Christian Königdde5da22018-02-22 10:18:14 +01001009 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010
1011 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1012 if (gtt == NULL) {
1013 return NULL;
1014 }
1015 gtt->ttm.ttm.func = &amdgpu_backend_func;
Christian Königdde5da22018-02-22 10:18:14 +01001016 if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001017 kfree(gtt);
1018 return NULL;
1019 }
1020 return &gtt->ttm.ttm;
1021}
1022
Roger Hed0cef9f2017-12-21 17:42:50 +08001023static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
1024 struct ttm_operation_ctx *ctx)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001025{
Tom St Denisaca81712017-07-31 09:35:24 -04001026 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001028 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1029
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001030 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301031 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001032 if (!ttm->sg)
1033 return -ENOMEM;
1034
1035 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1036 ttm->state = tt_unbound;
1037 return 0;
1038 }
1039
1040 if (slave && ttm->sg) {
1041 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
Christian Könige89d0d32018-02-23 16:08:51 +01001042 gtt->ttm.dma_address,
1043 ttm->num_pages);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001045 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001046 }
1047
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001049 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001050 return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001051 }
1052#endif
1053
Roger Hed0cef9f2017-12-21 17:42:50 +08001054 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055}
1056
1057static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1058{
1059 struct amdgpu_device *adev;
1060 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001061 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1062
1063 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001064 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065 kfree(ttm->sg);
1066 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1067 return;
1068 }
1069
1070 if (slave)
1071 return;
1072
Christian Königa7d64de2016-09-15 14:58:48 +02001073 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074
1075#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001076 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001077 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1078 return;
1079 }
1080#endif
1081
Tom St Denis7405e0d2017-08-18 10:05:48 -04001082 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001083}
1084
1085int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1086 uint32_t flags)
1087{
1088 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1089
1090 if (gtt == NULL)
1091 return -EINVAL;
1092
1093 gtt->userptr = addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001094 gtt->userflags = flags;
Felix Kuehling09191952018-03-23 15:32:29 -04001095
1096 if (gtt->usertask)
1097 put_task_struct(gtt->usertask);
1098 gtt->usertask = current->group_leader;
1099 get_task_struct(gtt->usertask);
1100
Christian König637dd3b2016-03-03 14:24:57 +01001101 spin_lock_init(&gtt->guptasklock);
1102 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001103 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001104 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001105
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001106 return 0;
1107}
1108
Christian Königcc325d12016-02-08 11:08:35 +01001109struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110{
1111 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1112
1113 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001114 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001115
Felix Kuehling09191952018-03-23 15:32:29 -04001116 if (gtt->usertask == NULL)
1117 return NULL;
1118
1119 return gtt->usertask->mm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001120}
1121
Christian Königcc1de6e2016-02-08 10:57:22 +01001122bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1123 unsigned long end)
1124{
1125 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001126 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001127 unsigned long size;
1128
Christian König637dd3b2016-03-03 14:24:57 +01001129 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001130 return false;
1131
1132 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1133 if (gtt->userptr > end || gtt->userptr + size <= start)
1134 return false;
1135
Christian König637dd3b2016-03-03 14:24:57 +01001136 spin_lock(&gtt->guptasklock);
1137 list_for_each_entry(entry, &gtt->guptasks, list) {
1138 if (entry->task == current) {
1139 spin_unlock(&gtt->guptasklock);
1140 return false;
1141 }
1142 }
1143 spin_unlock(&gtt->guptasklock);
1144
Christian König2f568db2016-02-23 12:36:59 +01001145 atomic_inc(&gtt->mmu_invalidations);
1146
Christian Königcc1de6e2016-02-08 10:57:22 +01001147 return true;
1148}
1149
Christian König2f568db2016-02-23 12:36:59 +01001150bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1151 int *last_invalidated)
1152{
1153 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1154 int prev_invalidated = *last_invalidated;
1155
1156 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1157 return prev_invalidated != *last_invalidated;
1158}
1159
Christian Königca666a32017-09-05 14:30:05 +02001160bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1161{
1162 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1163
1164 if (gtt == NULL || !gtt->userptr)
1165 return false;
1166
1167 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1168}
1169
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001170bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1171{
1172 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1173
1174 if (gtt == NULL)
1175 return false;
1176
1177 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1178}
1179
Chunming Zhou6b777602016-09-21 16:19:19 +08001180uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001181 struct ttm_mem_reg *mem)
1182{
Chunming Zhou6b777602016-09-21 16:19:19 +08001183 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001184
1185 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1186 flags |= AMDGPU_PTE_VALID;
1187
Christian König6d999052015-12-04 13:32:55 +01001188 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001189 flags |= AMDGPU_PTE_SYSTEM;
1190
Christian König6d999052015-12-04 13:32:55 +01001191 if (ttm->caching_state == tt_cached)
1192 flags |= AMDGPU_PTE_SNOOPED;
1193 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001194
Alex Xie4b98e0c2017-02-14 12:31:36 -05001195 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001196 flags |= AMDGPU_PTE_READABLE;
1197
1198 if (!amdgpu_ttm_tt_is_readonly(ttm))
1199 flags |= AMDGPU_PTE_WRITEABLE;
1200
1201 return flags;
1202}
1203
Christian König9982ca62016-10-19 14:44:22 +02001204static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1205 const struct ttm_place *place)
1206{
Christian König4fcae782017-04-20 12:11:47 +02001207 unsigned long num_pages = bo->mem.num_pages;
1208 struct drm_mm_node *node = bo->mem.mm_node;
Felix Kuehlingd8d019c2018-02-06 20:32:35 -05001209 struct reservation_object_list *flist;
1210 struct dma_fence *f;
1211 int i;
1212
1213 /* If bo is a KFD BO, check if the bo belongs to the current process.
1214 * If true, then return false as any KFD process needs all its BOs to
1215 * be resident to run successfully
1216 */
1217 flist = reservation_object_get_list(bo->resv);
1218 if (flist) {
1219 for (i = 0; i < flist->shared_count; ++i) {
1220 f = rcu_dereference_protected(flist->shared[i],
1221 reservation_object_held(bo->resv));
1222 if (amdkfd_fence_check_mm(f, current->mm))
1223 return false;
1224 }
1225 }
Christian König9982ca62016-10-19 14:44:22 +02001226
Christian König4fcae782017-04-20 12:11:47 +02001227 switch (bo->mem.mem_type) {
1228 case TTM_PL_TT:
1229 return true;
1230
1231 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001232 /* Check each drm MM node individually */
1233 while (num_pages) {
1234 if (place->fpfn < (node->start + node->size) &&
1235 !(place->lpfn && place->lpfn <= node->start))
1236 return true;
1237
1238 num_pages -= node->size;
1239 ++node;
1240 }
Roger He7da2e3e2017-11-02 13:14:27 +08001241 return false;
Christian König9982ca62016-10-19 14:44:22 +02001242
Christian König4fcae782017-04-20 12:11:47 +02001243 default:
1244 break;
Christian König9982ca62016-10-19 14:44:22 +02001245 }
1246
1247 return ttm_bo_eviction_valuable(bo, place);
1248}
1249
Felix Kuehlinge3426102017-07-03 14:18:27 -04001250static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1251 unsigned long offset,
1252 void *buf, int len, int write)
1253{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001254 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001255 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001256 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001257 uint32_t value = 0;
1258 int ret = 0;
1259 uint64_t pos;
1260 unsigned long flags;
1261
1262 if (bo->mem.mem_type != TTM_PL_VRAM)
1263 return -EIO;
1264
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001265 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001266 pos = (nodes->start << PAGE_SHIFT) + offset;
1267
Christian König770d13b2018-01-12 14:52:22 +01001268 while (len && pos < adev->gmc.mc_vram_size) {
Felix Kuehlinge3426102017-07-03 14:18:27 -04001269 uint64_t aligned_pos = pos & ~(uint64_t)3;
1270 uint32_t bytes = 4 - (pos & 3);
1271 uint32_t shift = (pos & 3) * 8;
1272 uint32_t mask = 0xffffffff << shift;
1273
1274 if (len < bytes) {
1275 mask &= 0xffffffff >> (bytes - len) * 8;
1276 bytes = len;
1277 }
1278
1279 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001280 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1281 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001282 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001283 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001284 if (write) {
1285 value &= ~mask;
1286 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001287 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001288 }
1289 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1290 if (!write) {
1291 value = (value & mask) >> shift;
1292 memcpy(buf, &value, bytes);
1293 }
1294
1295 ret += bytes;
1296 buf = (uint8_t *)buf + bytes;
1297 pos += bytes;
1298 len -= bytes;
1299 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1300 ++nodes;
1301 pos = (nodes->start << PAGE_SHIFT);
1302 }
1303 }
1304
1305 return ret;
1306}
1307
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001308static struct ttm_bo_driver amdgpu_bo_driver = {
1309 .ttm_tt_create = &amdgpu_ttm_tt_create,
1310 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1311 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1312 .invalidate_caches = &amdgpu_invalidate_caches,
1313 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001314 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001315 .evict_flags = &amdgpu_evict_flags,
1316 .move = &amdgpu_bo_move,
1317 .verify_access = &amdgpu_verify_access,
1318 .move_notify = &amdgpu_bo_move_notify,
1319 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1320 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1321 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001322 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001323 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001324};
1325
Alex Deucherf5ec6972017-12-14 16:39:02 -05001326/*
1327 * Firmware Reservation functions
1328 */
1329/**
1330 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1331 *
1332 * @adev: amdgpu_device pointer
1333 *
1334 * free fw reserved vram if it has been reserved.
1335 */
1336static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1337{
1338 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1339 NULL, &adev->fw_vram_usage.va);
1340}
1341
1342/**
1343 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1344 *
1345 * @adev: amdgpu_device pointer
1346 *
1347 * create bo vram reservation from fw.
1348 */
1349static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1350{
1351 struct ttm_operation_ctx ctx = { false, false };
1352 int r = 0;
1353 int i;
Christian König770d13b2018-01-12 14:52:22 +01001354 u64 vram_size = adev->gmc.visible_vram_size;
Alex Deucherf5ec6972017-12-14 16:39:02 -05001355 u64 offset = adev->fw_vram_usage.start_offset;
1356 u64 size = adev->fw_vram_usage.size;
1357 struct amdgpu_bo *bo;
1358
1359 adev->fw_vram_usage.va = NULL;
1360 adev->fw_vram_usage.reserved_bo = NULL;
1361
1362 if (adev->fw_vram_usage.size > 0 &&
1363 adev->fw_vram_usage.size <= vram_size) {
1364
Christian Königeab3de22018-03-14 14:48:17 -05001365 r = amdgpu_bo_create(adev, adev->fw_vram_usage.size, PAGE_SIZE,
1366 AMDGPU_GEM_DOMAIN_VRAM,
1367 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1368 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1369 ttm_bo_type_kernel, NULL,
1370 &adev->fw_vram_usage.reserved_bo);
Alex Deucherf5ec6972017-12-14 16:39:02 -05001371 if (r)
1372 goto error_create;
1373
1374 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
1375 if (r)
1376 goto error_reserve;
1377
1378 /* remove the original mem node and create a new one at the
1379 * request position
1380 */
1381 bo = adev->fw_vram_usage.reserved_bo;
1382 offset = ALIGN(offset, PAGE_SIZE);
1383 for (i = 0; i < bo->placement.num_placement; ++i) {
1384 bo->placements[i].fpfn = offset >> PAGE_SHIFT;
1385 bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
1386 }
1387
1388 ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
1389 r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
1390 &bo->tbo.mem, &ctx);
1391 if (r)
1392 goto error_pin;
1393
1394 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
1395 AMDGPU_GEM_DOMAIN_VRAM,
1396 adev->fw_vram_usage.start_offset,
1397 (adev->fw_vram_usage.start_offset +
1398 adev->fw_vram_usage.size), NULL);
1399 if (r)
1400 goto error_pin;
1401 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
1402 &adev->fw_vram_usage.va);
1403 if (r)
1404 goto error_kmap;
1405
1406 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1407 }
1408 return r;
1409
1410error_kmap:
1411 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
1412error_pin:
1413 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1414error_reserve:
1415 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
1416error_create:
1417 adev->fw_vram_usage.va = NULL;
1418 adev->fw_vram_usage.reserved_bo = NULL;
1419 return r;
1420}
1421
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001422int amdgpu_ttm_init(struct amdgpu_device *adev)
1423{
Christian König36d38372017-07-07 13:17:45 +02001424 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001425 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001426 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001427
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001428 r = amdgpu_ttm_global_init(adev);
1429 if (r) {
1430 return r;
1431 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001432 /* No others user of address space so set it to 0 */
1433 r = ttm_bo_device_init(&adev->mman.bdev,
1434 adev->mman.bo_global_ref.ref.object,
1435 &amdgpu_bo_driver,
1436 adev->ddev->anon_inode->i_mapping,
1437 DRM_FILE_PAGE_OFFSET,
1438 adev->need_dma32);
1439 if (r) {
1440 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1441 return r;
1442 }
1443 adev->mman.initialized = true;
Andrey Grodzovsky7cce9582018-01-16 10:06:36 -05001444
1445 /* We opt to avoid OOM on system pages allocations */
1446 adev->mman.bdev.no_retry = true;
1447
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001448 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
Christian König770d13b2018-01-12 14:52:22 +01001449 adev->gmc.real_vram_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450 if (r) {
1451 DRM_ERROR("Failed initializing VRAM heap.\n");
1452 return r;
1453 }
John Brooks218b5dc2017-06-27 22:33:17 -04001454
1455 /* Reduce size of CPU-visible VRAM if requested */
1456 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1457 if (amdgpu_vis_vram_limit > 0 &&
Christian König770d13b2018-01-12 14:52:22 +01001458 vis_vram_limit <= adev->gmc.visible_vram_size)
1459 adev->gmc.visible_vram_size = vis_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -04001460
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001461 /* Change the size here instead of the init above so only lpfn is affected */
Christian König57adc4c2018-03-01 11:01:52 +01001462 amdgpu_ttm_set_buffer_funcs_status(adev, false);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001463#ifdef CONFIG_64BIT
1464 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1465 adev->gmc.visible_vram_size);
1466#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001467
Horace Chena05502e2017-09-29 14:41:57 +08001468 /*
1469 *The reserved vram for firmware must be pinned to the specified
1470 *place on the VRAM, so reserve it early.
1471 */
Alex Deucherf5ec6972017-12-14 16:39:02 -05001472 r = amdgpu_ttm_fw_reserve_vram_init(adev);
Horace Chena05502e2017-09-29 14:41:57 +08001473 if (r) {
1474 return r;
1475 }
1476
Christian König770d13b2018-01-12 14:52:22 +01001477 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
Christian Königa4a02772017-07-27 17:24:36 +02001478 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001479 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001480 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001481 if (r)
1482 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001483 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
Christian König770d13b2018-01-12 14:52:22 +01001484 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001485
Roger He424e2c82017-11-10 19:05:13 +08001486 if (amdgpu_gtt_size == -1) {
1487 struct sysinfo si;
1488
1489 si_meminfo(&si);
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001490 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
Christian König770d13b2018-01-12 14:52:22 +01001491 adev->gmc.mc_vram_size),
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001492 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1493 }
1494 else
Christian König36d38372017-07-07 13:17:45 +02001495 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1496 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001497 if (r) {
1498 DRM_ERROR("Failed initializing GTT heap.\n");
1499 return r;
1500 }
1501 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001502 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001503
1504 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1505 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1506 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1507 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1508 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1509 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1510 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1511 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1512 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1513 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001514 if (adev->gds.mem.total_size) {
1515 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1516 adev->gds.mem.total_size >> PAGE_SHIFT);
1517 if (r) {
1518 DRM_ERROR("Failed initializing GDS heap.\n");
1519 return r;
1520 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001521 }
1522
1523 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001524 if (adev->gds.gws.total_size) {
1525 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1526 adev->gds.gws.total_size >> PAGE_SHIFT);
1527 if (r) {
1528 DRM_ERROR("Failed initializing gws heap.\n");
1529 return r;
1530 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001531 }
1532
1533 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001534 if (adev->gds.oa.total_size) {
1535 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1536 adev->gds.oa.total_size >> PAGE_SHIFT);
1537 if (r) {
1538 DRM_ERROR("Failed initializing oa heap.\n");
1539 return r;
1540 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001541 }
1542
1543 r = amdgpu_ttm_debugfs_init(adev);
1544 if (r) {
1545 DRM_ERROR("Failed to init debugfs\n");
1546 return r;
1547 }
1548 return 0;
1549}
1550
1551void amdgpu_ttm_fini(struct amdgpu_device *adev)
1552{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001553 if (!adev->mman.initialized)
1554 return;
Monk Liu11c6b822017-11-13 20:41:56 +08001555
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001556 amdgpu_ttm_debugfs_fini(adev);
Monk Liu11c6b822017-11-13 20:41:56 +08001557 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
Alex Deucherf5ec6972017-12-14 16:39:02 -05001558 amdgpu_ttm_fw_reserve_vram_fini(adev);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001559 if (adev->mman.aper_base_kaddr)
1560 iounmap(adev->mman.aper_base_kaddr);
1561 adev->mman.aper_base_kaddr = NULL;
Monk Liu11c6b822017-11-13 20:41:56 +08001562
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001563 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1564 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001565 if (adev->gds.mem.total_size)
1566 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1567 if (adev->gds.gws.total_size)
1568 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1569 if (adev->gds.oa.total_size)
1570 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001571 ttm_bo_device_release(&adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001572 amdgpu_ttm_global_fini(adev);
1573 adev->mman.initialized = false;
1574 DRM_INFO("amdgpu: ttm finalized\n");
1575}
1576
Christian König57adc4c2018-03-01 11:01:52 +01001577/**
1578 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1579 *
1580 * @adev: amdgpu_device pointer
1581 * @enable: true when we can use buffer functions.
1582 *
1583 * Enable/disable use of buffer functions during suspend/resume. This should
1584 * only be called at bootup or when userspace isn't running.
1585 */
1586void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001587{
Christian König57adc4c2018-03-01 11:01:52 +01001588 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1589 uint64_t size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001590
Christian König380383f2018-03-01 11:03:27 +01001591 if (!adev->mman.initialized || adev->in_gpu_reset)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001592 return;
1593
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001594 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
Christian König57adc4c2018-03-01 11:01:52 +01001595 if (enable)
1596 size = adev->gmc.real_vram_size;
1597 else
1598 size = adev->gmc.visible_vram_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001599 man->size = size >> PAGE_SHIFT;
Christian König81988f92018-03-01 11:09:15 +01001600 adev->mman.buffer_funcs_enabled = enable;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001601}
1602
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001603int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1604{
1605 struct drm_file *file_priv;
1606 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001607
Christian Könige176fe172015-05-27 10:22:47 +02001608 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001609 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001610
1611 file_priv = filp->private_data;
1612 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001613 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001614 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001615
1616 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001617}
1618
Christian Königabca90f2017-06-30 11:05:54 +02001619static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1620 struct ttm_mem_reg *mem, unsigned num_pages,
1621 uint64_t offset, unsigned window,
1622 struct amdgpu_ring *ring,
1623 uint64_t *addr)
1624{
1625 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1626 struct amdgpu_device *adev = ring->adev;
1627 struct ttm_tt *ttm = bo->ttm;
1628 struct amdgpu_job *job;
1629 unsigned num_dw, num_bytes;
1630 dma_addr_t *dma_address;
1631 struct dma_fence *fence;
1632 uint64_t src_addr, dst_addr;
1633 uint64_t flags;
1634 int r;
1635
1636 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1637 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1638
Christian König770d13b2018-01-12 14:52:22 +01001639 *addr = adev->gmc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001640 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1641 AMDGPU_GPU_PAGE_SIZE;
1642
1643 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1644 while (num_dw & 0x7)
1645 num_dw++;
1646
1647 num_bytes = num_pages * 8;
1648
1649 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1650 if (r)
1651 return r;
1652
1653 src_addr = num_dw * 4;
1654 src_addr += job->ibs[0].gpu_addr;
1655
1656 dst_addr = adev->gart.table_addr;
1657 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1658 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1659 dst_addr, num_bytes);
1660
1661 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1662 WARN_ON(job->ibs[0].length_dw > num_dw);
1663
1664 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1665 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1666 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1667 &job->ibs[0].ptr[num_dw]);
1668 if (r)
1669 goto error_free;
1670
1671 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1672 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1673 if (r)
1674 goto error_free;
1675
1676 dma_fence_put(fence);
1677
1678 return r;
1679
1680error_free:
1681 amdgpu_job_free(job);
1682 return r;
1683}
1684
Christian Königfc9c8f52017-06-29 11:46:15 +02001685int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1686 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001687 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001688 struct dma_fence **fence, bool direct_submit,
1689 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001690{
1691 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001692 struct amdgpu_job *job;
1693
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001694 uint32_t max_bytes;
1695 unsigned num_loops, num_dw;
1696 unsigned i;
1697 int r;
1698
Christian König81988f92018-03-01 11:09:15 +01001699 if (direct_submit && !ring->ready) {
1700 DRM_ERROR("Trying to move memory with ring turned off.\n");
1701 return -EINVAL;
1702 }
1703
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001704 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1705 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1706 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1707
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001708 /* for IB padding */
1709 while (num_dw & 0x7)
1710 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001711
Christian Königd71518b2016-02-01 12:20:25 +01001712 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1713 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001714 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001715
Christian Königfc9c8f52017-06-29 11:46:15 +02001716 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001717 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001718 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001719 AMDGPU_FENCE_OWNER_UNDEFINED,
1720 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001721 if (r) {
1722 DRM_ERROR("sync failed (%d).\n", r);
1723 goto error_free;
1724 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001725 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001726
1727 for (i = 0; i < num_loops; i++) {
1728 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1729
Christian Königd71518b2016-02-01 12:20:25 +01001730 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1731 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001732
1733 src_offset += cur_size_in_bytes;
1734 dst_offset += cur_size_in_bytes;
1735 byte_count -= cur_size_in_bytes;
1736 }
1737
Christian Königd71518b2016-02-01 12:20:25 +01001738 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1739 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001740 if (direct_submit) {
1741 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001742 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001743 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001744 if (r)
1745 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1746 amdgpu_job_free(job);
1747 } else {
1748 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1749 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1750 if (r)
1751 goto error_free;
1752 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001753
Chunming Zhoue24db982016-08-15 10:46:04 +08001754 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001755
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001756error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001757 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001758 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001759}
1760
Flora Cui59b4a972016-07-19 16:48:22 +08001761int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian König44e1bae2018-01-24 19:58:45 +01001762 uint32_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001763 struct reservation_object *resv,
1764 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001765{
Christian Königa7d64de2016-09-15 14:58:48 +02001766 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König44e1bae2018-01-24 19:58:45 +01001767 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001768 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1769
Christian Königf29224a62016-11-17 12:06:38 +01001770 struct drm_mm_node *mm_node;
1771 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001772 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001773
1774 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001775 int r;
1776
Christian König81988f92018-03-01 11:09:15 +01001777 if (!adev->mman.buffer_funcs_enabled) {
Christian Königf29224a62016-11-17 12:06:38 +01001778 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1779 return -EINVAL;
1780 }
1781
Christian König92c60d92017-06-29 10:44:39 +02001782 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königc5835bb2017-10-27 15:43:14 +02001783 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian König92c60d92017-06-29 10:44:39 +02001784 if (r)
1785 return r;
1786 }
1787
Christian Königf29224a62016-11-17 12:06:38 +01001788 num_pages = bo->tbo.num_pages;
1789 mm_node = bo->tbo.mem.mm_node;
1790 num_loops = 0;
1791 while (num_pages) {
1792 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1793
1794 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1795 num_pages -= mm_node->size;
1796 ++mm_node;
1797 }
Christian König44e1bae2018-01-24 19:58:45 +01001798 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001799
1800 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001801 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001802
1803 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1804 if (r)
1805 return r;
1806
1807 if (resv) {
1808 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001809 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001810 if (r) {
1811 DRM_ERROR("sync failed (%d).\n", r);
1812 goto error_free;
1813 }
1814 }
1815
Christian Königf29224a62016-11-17 12:06:38 +01001816 num_pages = bo->tbo.num_pages;
1817 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001818
Christian Königf29224a62016-11-17 12:06:38 +01001819 while (num_pages) {
1820 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1821 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001822
Christian König92c60d92017-06-29 10:44:39 +02001823 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001824 while (byte_count) {
1825 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1826
Christian König44e1bae2018-01-24 19:58:45 +01001827 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1828 dst_addr, cur_size_in_bytes);
Christian Königf29224a62016-11-17 12:06:38 +01001829
1830 dst_addr += cur_size_in_bytes;
1831 byte_count -= cur_size_in_bytes;
1832 }
1833
1834 num_pages -= mm_node->size;
1835 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001836 }
1837
1838 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1839 WARN_ON(job->ibs[0].length_dw > num_dw);
1840 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001841 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001842 if (r)
1843 goto error_free;
1844
1845 return 0;
1846
1847error_free:
1848 amdgpu_job_free(job);
1849 return r;
1850}
1851
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001852#if defined(CONFIG_DEBUG_FS)
1853
1854static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1855{
1856 struct drm_info_node *node = (struct drm_info_node *)m->private;
1857 unsigned ttm_pl = *(int *)node->info_ent->data;
1858 struct drm_device *dev = node->minor->dev;
1859 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001860 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001861 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001862
Christian König12d4ac52017-08-07 14:07:43 +02001863 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001864 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001865}
1866
1867static int ttm_pl_vram = TTM_PL_VRAM;
1868static int ttm_pl_tt = TTM_PL_TT;
1869
Nils Wallménius06ab6832016-05-02 12:46:15 -04001870static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001871 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1872 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1873 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1874#ifdef CONFIG_SWIOTLB
1875 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1876#endif
1877};
1878
1879static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1880 size_t size, loff_t *pos)
1881{
Al Viro45063092016-12-04 18:24:56 -05001882 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001883 ssize_t result = 0;
1884 int r;
1885
1886 if (size & 0x3 || *pos & 0x3)
1887 return -EINVAL;
1888
Christian König770d13b2018-01-12 14:52:22 +01001889 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis9156e722017-05-23 11:35:22 -04001890 return -ENXIO;
1891
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001892 while (size) {
1893 unsigned long flags;
1894 uint32_t value;
1895
Christian König770d13b2018-01-12 14:52:22 +01001896 if (*pos >= adev->gmc.mc_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001897 return result;
1898
1899 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001900 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1901 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1902 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001903 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1904
1905 r = put_user(value, (uint32_t *)buf);
1906 if (r)
1907 return r;
1908
1909 result += 4;
1910 buf += 4;
1911 *pos += 4;
1912 size -= 4;
1913 }
1914
1915 return result;
1916}
1917
Tom St Denis08cab982017-08-29 08:36:52 -04001918static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1919 size_t size, loff_t *pos)
1920{
1921 struct amdgpu_device *adev = file_inode(f)->i_private;
1922 ssize_t result = 0;
1923 int r;
1924
1925 if (size & 0x3 || *pos & 0x3)
1926 return -EINVAL;
1927
Christian König770d13b2018-01-12 14:52:22 +01001928 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001929 return -ENXIO;
1930
1931 while (size) {
1932 unsigned long flags;
1933 uint32_t value;
1934
Christian König770d13b2018-01-12 14:52:22 +01001935 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001936 return result;
1937
1938 r = get_user(value, (uint32_t *)buf);
1939 if (r)
1940 return r;
1941
1942 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001943 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1944 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1945 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001946 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1947
1948 result += 4;
1949 buf += 4;
1950 *pos += 4;
1951 size -= 4;
1952 }
1953
1954 return result;
1955}
1956
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001957static const struct file_operations amdgpu_ttm_vram_fops = {
1958 .owner = THIS_MODULE,
1959 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001960 .write = amdgpu_ttm_vram_write,
1961 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001962};
1963
Christian Königa1d29472016-03-30 14:42:57 +02001964#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1965
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001966static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1967 size_t size, loff_t *pos)
1968{
Al Viro45063092016-12-04 18:24:56 -05001969 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001970 ssize_t result = 0;
1971 int r;
1972
1973 while (size) {
1974 loff_t p = *pos / PAGE_SIZE;
1975 unsigned off = *pos & ~PAGE_MASK;
1976 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1977 struct page *page;
1978 void *ptr;
1979
1980 if (p >= adev->gart.num_cpu_pages)
1981 return result;
1982
1983 page = adev->gart.pages[p];
1984 if (page) {
1985 ptr = kmap(page);
1986 ptr += off;
1987
1988 r = copy_to_user(buf, ptr, cur_size);
1989 kunmap(adev->gart.pages[p]);
1990 } else
1991 r = clear_user(buf, cur_size);
1992
1993 if (r)
1994 return -EFAULT;
1995
1996 result += cur_size;
1997 buf += cur_size;
1998 *pos += cur_size;
1999 size -= cur_size;
2000 }
2001
2002 return result;
2003}
2004
2005static const struct file_operations amdgpu_ttm_gtt_fops = {
2006 .owner = THIS_MODULE,
2007 .read = amdgpu_ttm_gtt_read,
2008 .llseek = default_llseek
2009};
2010
2011#endif
2012
Tom St Denisebb043f2018-02-23 09:46:23 -05002013static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2014 size_t size, loff_t *pos)
Tom St Denis38290b22017-09-18 07:28:14 -04002015{
2016 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04002017 struct iommu_domain *dom;
Tom St Denisebb043f2018-02-23 09:46:23 -05002018 ssize_t result = 0;
2019 int r;
Tom St Denis38290b22017-09-18 07:28:14 -04002020
2021 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04002022
Tom St Denisebb043f2018-02-23 09:46:23 -05002023 while (size) {
2024 phys_addr_t addr = *pos & PAGE_MASK;
2025 loff_t off = *pos & ~PAGE_MASK;
2026 size_t bytes = PAGE_SIZE - off;
2027 unsigned long pfn;
2028 struct page *p;
2029 void *ptr;
Tom St Denis38290b22017-09-18 07:28:14 -04002030
Tom St Denisebb043f2018-02-23 09:46:23 -05002031 bytes = bytes < size ? bytes : size;
2032
2033 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2034
2035 pfn = addr >> PAGE_SHIFT;
2036 if (!pfn_valid(pfn))
2037 return -EPERM;
2038
2039 p = pfn_to_page(pfn);
2040 if (p->mapping != adev->mman.bdev.dev_mapping)
2041 return -EPERM;
2042
2043 ptr = kmap(p);
Tom St Denis864917a2018-03-20 09:13:08 -04002044 r = copy_to_user(buf, ptr + off, bytes);
Tom St Denisebb043f2018-02-23 09:46:23 -05002045 kunmap(p);
2046 if (r)
2047 return -EFAULT;
2048
2049 size -= bytes;
2050 *pos += bytes;
2051 result += bytes;
2052 }
2053
2054 return result;
Tom St Denis38290b22017-09-18 07:28:14 -04002055}
2056
Tom St Denisebb043f2018-02-23 09:46:23 -05002057static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2058 size_t size, loff_t *pos)
2059{
2060 struct amdgpu_device *adev = file_inode(f)->i_private;
2061 struct iommu_domain *dom;
2062 ssize_t result = 0;
2063 int r;
2064
2065 dom = iommu_get_domain_for_dev(adev->dev);
2066
2067 while (size) {
2068 phys_addr_t addr = *pos & PAGE_MASK;
2069 loff_t off = *pos & ~PAGE_MASK;
2070 size_t bytes = PAGE_SIZE - off;
2071 unsigned long pfn;
2072 struct page *p;
2073 void *ptr;
2074
2075 bytes = bytes < size ? bytes : size;
2076
2077 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2078
2079 pfn = addr >> PAGE_SHIFT;
2080 if (!pfn_valid(pfn))
2081 return -EPERM;
2082
2083 p = pfn_to_page(pfn);
2084 if (p->mapping != adev->mman.bdev.dev_mapping)
2085 return -EPERM;
2086
2087 ptr = kmap(p);
Tom St Denis864917a2018-03-20 09:13:08 -04002088 r = copy_from_user(ptr + off, buf, bytes);
Tom St Denisebb043f2018-02-23 09:46:23 -05002089 kunmap(p);
2090 if (r)
2091 return -EFAULT;
2092
2093 size -= bytes;
2094 *pos += bytes;
2095 result += bytes;
2096 }
2097
2098 return result;
2099}
2100
2101static const struct file_operations amdgpu_ttm_iomem_fops = {
Tom St Denis38290b22017-09-18 07:28:14 -04002102 .owner = THIS_MODULE,
Tom St Denisebb043f2018-02-23 09:46:23 -05002103 .read = amdgpu_iomem_read,
2104 .write = amdgpu_iomem_write,
Tom St Denis38290b22017-09-18 07:28:14 -04002105 .llseek = default_llseek
2106};
Tom St Denisa40cfa02017-09-18 07:14:56 -04002107
2108static const struct {
2109 char *name;
2110 const struct file_operations *fops;
2111 int domain;
2112} ttm_debugfs_entries[] = {
2113 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2114#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2115 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2116#endif
Tom St Denisebb043f2018-02-23 09:46:23 -05002117 { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04002118};
2119
Christian Königa1d29472016-03-30 14:42:57 +02002120#endif
2121
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002122static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2123{
2124#if defined(CONFIG_DEBUG_FS)
2125 unsigned count;
2126
2127 struct drm_minor *minor = adev->ddev->primary;
2128 struct dentry *ent, *root = minor->debugfs_root;
2129
Tom St Denisa40cfa02017-09-18 07:14:56 -04002130 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2131 ent = debugfs_create_file(
2132 ttm_debugfs_entries[count].name,
2133 S_IFREG | S_IRUGO, root,
2134 adev,
2135 ttm_debugfs_entries[count].fops);
2136 if (IS_ERR(ent))
2137 return PTR_ERR(ent);
2138 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
Christian König770d13b2018-01-12 14:52:22 +01002139 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002140 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
Christian König770d13b2018-01-12 14:52:22 +01002141 i_size_write(ent->d_inode, adev->gmc.gart_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002142 adev->mman.debugfs_entries[count] = ent;
2143 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002144
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002145 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2146
2147#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08002148 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002149 --count;
2150#endif
2151
2152 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2153#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002154 return 0;
2155#endif
2156}
2157
2158static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2159{
2160#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04002161 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002162
Tom St Denisa40cfa02017-09-18 07:14:56 -04002163 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
2164 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02002165#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002166}