blob: 934143e1193bebda911b549381444f5aa3d368c1 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
62module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070module_param(phyaddr, int, S_IRUGO);
71MODULE_PARM_DESC(phyaddr, "Physical device address");
72
73#define DMA_TX_SIZE 256
74static int dma_txsize = DMA_TX_SIZE;
75module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
77
78#define DMA_RX_SIZE 256
79static int dma_rxsize = DMA_RX_SIZE;
80module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
81MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
82
83static int flow_ctrl = FLOW_OFF;
84module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
86
87static int pause = PAUSE_TIME;
88module_param(pause, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(pause, "Flow Control Pause Time");
90
91#define TC_DEFAULT 64
92static int tc = TC_DEFAULT;
93module_param(tc, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(tc, "DMA threshold control value");
95
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010096#define DEFAULT_BUFSIZE 1536
97static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098module_param(buf_sz, int, S_IRUGO | S_IWUSR);
99MODULE_PARM_DESC(buf_sz, "DMA buffer size");
100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700101static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
102 NETIF_MSG_LINK | NETIF_MSG_IFUP |
103 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
104
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105#define STMMAC_DEFAULT_LPI_TIMER 1000
106static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
107module_param(eee_timer, int, S_IRUGO | S_IWUSR);
108MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200109#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000110
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111/* By default the driver will use the ring mode to manage tx and rx descriptors
112 * but passing this value so user can force to use the chain instead of the ring
113 */
114static unsigned int chain_mode;
115module_param(chain_mode, int, S_IRUGO);
116MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
117
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700118static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700119
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100120#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000121static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700122static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000123#endif
124
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000125#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
126
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700127/**
128 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100129 * Description: it checks the driver parameters and set a default in case of
130 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 */
132static void stmmac_verify_args(void)
133{
134 if (unlikely(watchdog < 0))
135 watchdog = TX_TIMEO;
136 if (unlikely(dma_rxsize < 0))
137 dma_rxsize = DMA_RX_SIZE;
138 if (unlikely(dma_txsize < 0))
139 dma_txsize = DMA_TX_SIZE;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100140 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
141 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700142 if (unlikely(flow_ctrl > 1))
143 flow_ctrl = FLOW_AUTO;
144 else if (likely(flow_ctrl < 0))
145 flow_ctrl = FLOW_OFF;
146 if (unlikely((pause < 0) || (pause > 0xffff)))
147 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000148 if (eee_timer < 0)
149 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700150}
151
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000152/**
153 * stmmac_clk_csr_set - dynamically set the MDC clock
154 * @priv: driver private structure
155 * Description: this is to dynamically set the MDC clock according to the csr
156 * clock input.
157 * Note:
158 * If a specific clk_csr value is passed from the platform
159 * this means that the CSR Clock Range selection cannot be
160 * changed at run-time and it is fixed (as reported in the driver
161 * documentation). Viceversa the driver will try to set the MDC
162 * clock dynamically according to the actual clock input.
163 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000164static void stmmac_clk_csr_set(struct stmmac_priv *priv)
165{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 u32 clk_rate;
167
168 clk_rate = clk_get_rate(priv->stmmac_clk);
169
170 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000171 * for all other cases except for the below mentioned ones.
172 * For values higher than the IEEE 802.3 specified frequency
173 * we can not estimate the proper divider as it is not known
174 * the frequency of clk_csr_i. So we do not change the default
175 * divider.
176 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000177 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
178 if (clk_rate < CSR_F_35M)
179 priv->clk_csr = STMMAC_CSR_20_35M;
180 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
181 priv->clk_csr = STMMAC_CSR_35_60M;
182 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
183 priv->clk_csr = STMMAC_CSR_60_100M;
184 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
185 priv->clk_csr = STMMAC_CSR_100_150M;
186 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
187 priv->clk_csr = STMMAC_CSR_150_250M;
188 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
189 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000190 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000191}
192
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700193static void print_pkt(unsigned char *buf, int len)
194{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200195 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
196 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700197}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700198
199/* minimum number of free TX descriptors required to wake up TX process */
200#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
201
202static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
203{
204 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
205}
206
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000207/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100208 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000209 * @priv: driver private structure
210 * Description: on some platforms (e.g. ST), some HW system configuraton
211 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000212 */
213static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
214{
215 struct phy_device *phydev = priv->phydev;
216
217 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000219}
220
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000221/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100222 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000223 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100224 * Description: this function is to verify and enter in LPI mode in case of
225 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000227static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
228{
229 /* Check and enter in LPI mode */
230 if ((priv->dirty_tx == priv->cur_tx) &&
231 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500232 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233}
234
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100236 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000237 * @priv: driver private structure
238 * Description: this function is to exit and disable EEE in case of
239 * LPI state is true. This is called by the xmit.
240 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000241void stmmac_disable_eee_mode(struct stmmac_priv *priv)
242{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500243 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244 del_timer_sync(&priv->eee_ctrl_timer);
245 priv->tx_path_in_lpi_mode = false;
246}
247
248/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100249 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250 * @arg : data hook
251 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000252 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 * then MAC Transmitter can be moved to LPI state.
254 */
255static void stmmac_eee_ctrl_timer(unsigned long arg)
256{
257 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
258
259 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200260 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000261}
262
263/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100264 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000265 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000266 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100267 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
268 * can also manage EEE, this function enable the LPI state and start related
269 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270 */
271bool stmmac_eee_init(struct stmmac_priv *priv)
272{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200273 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100274 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 bool ret = false;
276
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200277 /* Using PCS we cannot dial with the phy registers at this stage
278 * so we do not support extra feature like EEE.
279 */
280 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
281 (priv->pcs == STMMAC_PCS_RTBI))
282 goto out;
283
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200284 /* Never init EEE in case of a switch is attached */
285 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
286 goto out;
287
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000288 /* MAC core supports the EEE feature. */
289 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100290 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000291
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100292 /* Check if the PHY supports EEE */
293 if (phy_init_eee(priv->phydev, 1)) {
294 /* To manage at run-time if the EEE cannot be supported
295 * anymore (for example because the lp caps have been
296 * changed).
297 * In that case the driver disable own timers.
298 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100299 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 if (priv->eee_active) {
301 pr_debug("stmmac: disable EEE\n");
302 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500303 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 tx_lpi_timer);
305 }
306 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 goto out;
309 }
310 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200312 if (!priv->eee_active) {
313 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530314 setup_timer(&priv->eee_ctrl_timer,
315 stmmac_eee_ctrl_timer,
316 (unsigned long)priv);
317 mod_timer(&priv->eee_ctrl_timer,
318 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000319
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500320 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200321 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100322 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200323 }
324 /* Set HW EEE according to the speed */
325 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100328 spin_unlock_irqrestore(&priv->lock, flags);
329
330 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 }
332out:
333 return ret;
334}
335
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100336/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000337 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000338 * @entry : descriptor index to be used.
339 * @skb : the socket buffer
340 * Description :
341 * This function will read timestamp from the descriptor & pass it to stack.
342 * and also perform some sanity checks.
343 */
344static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000345 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346{
347 struct skb_shared_hwtstamps shhwtstamp;
348 u64 ns;
349 void *desc = NULL;
350
351 if (!priv->hwts_tx_en)
352 return;
353
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000354 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800355 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000356 return;
357
358 if (priv->adv_ts)
359 desc = (priv->dma_etx + entry);
360 else
361 desc = (priv->dma_tx + entry);
362
363 /* check tx tstamp status */
364 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
365 return;
366
367 /* get the valid tstamp */
368 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
369
370 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
371 shhwtstamp.hwtstamp = ns_to_ktime(ns);
372 /* pass tstamp to stack */
373 skb_tstamp_tx(skb, &shhwtstamp);
374
375 return;
376}
377
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100378/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000379 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000380 * @entry : descriptor index to be used.
381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000387 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
391 void *desc = NULL;
392
393 if (!priv->hwts_rx_en)
394 return;
395
396 if (priv->adv_ts)
397 desc = (priv->dma_erx + entry);
398 else
399 desc = (priv->dma_rx + entry);
400
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000401 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
403 return;
404
405 /* get valid tstamp */
406 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
407 shhwtstamp = skb_hwtstamps(skb);
408 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
409 shhwtstamp->hwtstamp = ns_to_ktime(ns);
410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
415 * @ifr: An IOCTL specefic structure, that can contain a pointer to
416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
427 struct timespec now;
428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
438
439 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
440 netdev_alert(priv->dev, "No support for HW time stamping\n");
441 priv->hwts_tx_en = 0;
442 priv->hwts_rx_en = 0;
443
444 return -EOPNOTSUPP;
445 }
446
447 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 return -EFAULT;
450
451 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
452 __func__, config.flags, config.tx_type, config.rx_filter);
453
454 /* reserved for future extensions */
455 if (config.flags)
456 return -EINVAL;
457
Ben Hutchings5f3da322013-11-14 00:43:41 +0000458 if (config.tx_type != HWTSTAMP_TX_OFF &&
459 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000460 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 if (priv->adv_ts) {
463 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000465 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 config.rx_filter = HWTSTAMP_FILTER_NONE;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
472 /* take time stamp for all event messages */
473 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
474
475 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
476 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
477 break;
478
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000480 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000481 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
482 /* take time stamp for SYNC messages only */
483 ts_event_en = PTP_TCR_TSEVNTENA;
484
485 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
486 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
487 break;
488
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000490 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
492 /* take time stamp for Delay_Req messages only */
493 ts_master_en = PTP_TCR_TSMSTRENA;
494 ts_event_en = PTP_TCR_TSEVNTENA;
495
496 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
497 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
498 break;
499
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000501 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
503 ptp_v2 = PTP_TCR_TSVER2ENA;
504 /* take time stamp for all event messages */
505 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
506
507 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
508 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
509 break;
510
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000512 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000513 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
514 ptp_v2 = PTP_TCR_TSVER2ENA;
515 /* take time stamp for SYNC messages only */
516 ts_event_en = PTP_TCR_TSEVNTENA;
517
518 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
519 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
520 break;
521
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000522 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000523 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000524 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
525 ptp_v2 = PTP_TCR_TSVER2ENA;
526 /* take time stamp for Delay_Req messages only */
527 ts_master_en = PTP_TCR_TSMSTRENA;
528 ts_event_en = PTP_TCR_TSEVNTENA;
529
530 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
531 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
532 break;
533
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000534 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000535 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
537 ptp_v2 = PTP_TCR_TSVER2ENA;
538 /* take time stamp for all event messages */
539 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
540
541 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
542 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
543 ptp_over_ethernet = PTP_TCR_TSIPENA;
544 break;
545
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000546 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000547 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000548 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
549 ptp_v2 = PTP_TCR_TSVER2ENA;
550 /* take time stamp for SYNC messages only */
551 ts_event_en = PTP_TCR_TSEVNTENA;
552
553 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
554 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
555 ptp_over_ethernet = PTP_TCR_TSIPENA;
556 break;
557
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000559 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
561 ptp_v2 = PTP_TCR_TSVER2ENA;
562 /* take time stamp for Delay_Req messages only */
563 ts_master_en = PTP_TCR_TSMSTRENA;
564 ts_event_en = PTP_TCR_TSEVNTENA;
565
566 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
567 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
568 ptp_over_ethernet = PTP_TCR_TSIPENA;
569 break;
570
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000572 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573 config.rx_filter = HWTSTAMP_FILTER_ALL;
574 tstamp_all = PTP_TCR_TSENALL;
575 break;
576
577 default:
578 return -ERANGE;
579 }
580 } else {
581 switch (config.rx_filter) {
582 case HWTSTAMP_FILTER_NONE:
583 config.rx_filter = HWTSTAMP_FILTER_NONE;
584 break;
585 default:
586 /* PTP v1, UDP, any kind of event packet */
587 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
588 break;
589 }
590 }
591 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000592 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000593
594 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
595 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
596 else {
597 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 tstamp_all | ptp_v2 | ptp_over_ethernet |
599 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
600 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
603
604 /* program Sub Second Increment reg */
605 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
606
607 /* calculate default added value:
608 * formula is :
609 * addend = (2^32)/freq_div_ratio;
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200610 * where, freq_div_ratio = clk_ptp_ref_i/50MHz
611 * hence, addend = ((2^32) * 50MHz)/clk_ptp_ref_i;
612 * NOTE: clk_ptp_ref_i should be >= 50MHz to
Joe Perchesdbedd442015-03-06 20:49:12 -0800613 * achieve 20ns accuracy.
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 *
615 * 2^x * y == (y << x), hence
616 * 2^32 * 50000000 ==> (50000000 << 32)
617 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000618 temp = (u64) (50000000ULL << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200619 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 priv->hw->ptp->config_addend(priv->ioaddr,
621 priv->default_addend);
622
623 /* initialize system time */
624 getnstimeofday(&now);
625 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
626 now.tv_nsec);
627 }
628
629 return copy_to_user(ifr->ifr_data, &config,
630 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
631}
632
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000633/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100634 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000635 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100636 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000637 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100638 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000640static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000641{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000642 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
643 return -EOPNOTSUPP;
644
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200645 /* Fall-back to main clock in case of no PTP ref is passed */
646 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
647 if (IS_ERR(priv->clk_ptp_ref)) {
648 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
649 priv->clk_ptp_ref = NULL;
650 } else {
651 clk_prepare_enable(priv->clk_ptp_ref);
652 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
653 }
654
Vince Bridgers7cd01392013-12-20 11:19:34 -0600655 priv->adv_ts = 0;
656 if (priv->dma_cap.atime_stamp && priv->extend_desc)
657 priv->adv_ts = 1;
658
659 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
660 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
661
662 if (netif_msg_hw(priv) && priv->adv_ts)
663 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000664
665 priv->hw->ptp = &stmmac_ptp;
666 priv->hwts_tx_en = 0;
667 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000668
669 return stmmac_ptp_register(priv);
670}
671
672static void stmmac_release_ptp(struct stmmac_priv *priv)
673{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200674 if (priv->clk_ptp_ref)
675 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000676 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000677}
678
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700679/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100680 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700681 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100682 * Description: this is the helper called by the physical abstraction layer
683 * drivers to communicate the phy link status. According the speed and duplex
684 * this driver can invoke registered glue-logic as well.
685 * It also invoke the eee initialization because it could happen when switch
686 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700687 */
688static void stmmac_adjust_link(struct net_device *dev)
689{
690 struct stmmac_priv *priv = netdev_priv(dev);
691 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700692 unsigned long flags;
693 int new_state = 0;
694 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
695
696 if (phydev == NULL)
697 return;
698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000702 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
704 /* Now we make sure that we can be in full duplex mode.
705 * If not, we operate in half-duplex mode. */
706 if (phydev->duplex != priv->oldduplex) {
707 new_state = 1;
708 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000709 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700710 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000711 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 priv->oldduplex = phydev->duplex;
713 }
714 /* Flow Control operation */
715 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500716 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718
719 if (phydev->speed != priv->speed) {
720 new_state = 1;
721 switch (phydev->speed) {
722 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000723 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000724 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000725 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700726 break;
727 case 100:
728 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000729 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000734 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700735 }
736 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000739 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 break;
741 default:
742 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000743 pr_warn("%s: Speed (%d) not 10/100\n",
744 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 break;
746 }
747
748 priv->speed = phydev->speed;
749 }
750
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000751 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752
753 if (!priv->oldlink) {
754 new_state = 1;
755 priv->oldlink = 1;
756 }
757 } else if (priv->oldlink) {
758 new_state = 1;
759 priv->oldlink = 0;
760 priv->speed = 0;
761 priv->oldduplex = -1;
762 }
763
764 if (new_state && netif_msg_link(priv))
765 phy_print_status(phydev);
766
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100767 spin_unlock_irqrestore(&priv->lock, flags);
768
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200769 /* At this stage, it could be needed to setup the EEE or adjust some
770 * MAC related HW registers.
771 */
772 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700773}
774
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000775/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100776 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000777 * @priv: driver private structure
778 * Description: this is to verify if the HW supports the PCS.
779 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
780 * configured for the TBI, RTBI, or SGMII PHY interface.
781 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000782static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
783{
784 int interface = priv->plat->interface;
785
786 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900787 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
788 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
789 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
790 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000791 pr_debug("STMMAC: PCS RGMII support enable\n");
792 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900793 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000794 pr_debug("STMMAC: PCS SGMII support enable\n");
795 priv->pcs = STMMAC_PCS_SGMII;
796 }
797 }
798}
799
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700800/**
801 * stmmac_init_phy - PHY initialization
802 * @dev: net device structure
803 * Description: it initializes the driver's PHY state, and attaches the PHY
804 * to the mac driver.
805 * Return value:
806 * 0 on success
807 */
808static int stmmac_init_phy(struct net_device *dev)
809{
810 struct stmmac_priv *priv = netdev_priv(dev);
811 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000812 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000813 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000814 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000815 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816 priv->oldlink = 0;
817 priv->speed = 0;
818 priv->oldduplex = -1;
819
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700820 if (priv->plat->phy_node) {
821 phydev = of_phy_connect(dev, priv->plat->phy_node,
822 &stmmac_adjust_link, 0, interface);
823 } else {
824 if (priv->plat->phy_bus_name)
825 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
826 priv->plat->phy_bus_name, priv->plat->bus_id);
827 else
828 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
829 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000830
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700831 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
832 priv->plat->phy_addr);
833 pr_debug("stmmac_init_phy: trying to attach to %s\n",
834 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700836 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
837 interface);
838 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300840 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300842 if (!phydev)
843 return -ENODEV;
844
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 return PTR_ERR(phydev);
846 }
847
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000848 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000849 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000850 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200851 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000852 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
853 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000854
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 /*
856 * Broken HW is sometimes missing the pull-up resistor on the
857 * MDIO line, which results in reads to non-existent devices returning
858 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
859 * device as well.
860 * Note: phydev->phy_id is the result of reading the UID PHY registers.
861 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700862 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863 phy_disconnect(phydev);
864 return -ENODEV;
865 }
866 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000867 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868
869 priv->phydev = phydev;
870
871 return 0;
872}
873
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100875 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000876 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000878 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000879 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700880 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000881static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700882{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700883 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000884 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
885 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000886
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700887 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 u64 x;
889 if (extend_desc) {
890 x = *(u64 *) ep;
891 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000892 i, (unsigned int)virt_to_phys(ep),
893 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000894 ep->basic.des2, ep->basic.des3);
895 ep++;
896 } else {
897 x = *(u64 *) p;
898 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000899 i, (unsigned int)virt_to_phys(p),
900 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000901 p->des2, p->des3);
902 p++;
903 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700904 pr_info("\n");
905 }
906}
907
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000908static void stmmac_display_rings(struct stmmac_priv *priv)
909{
910 unsigned int txsize = priv->dma_tx_size;
911 unsigned int rxsize = priv->dma_rx_size;
912
913 if (priv->extend_desc) {
914 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000915 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000916 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000917 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000918 } else {
919 pr_info("RX descriptor ring:\n");
920 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
921 pr_info("TX descriptor ring:\n");
922 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
923 }
924}
925
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000926static int stmmac_set_bfsize(int mtu, int bufsize)
927{
928 int ret = bufsize;
929
930 if (mtu >= BUF_SIZE_4KiB)
931 ret = BUF_SIZE_8KiB;
932 else if (mtu >= BUF_SIZE_2KiB)
933 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100934 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000935 ret = BUF_SIZE_2KiB;
936 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100937 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000938
939 return ret;
940}
941
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000942/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100943 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000944 * @priv: driver private structure
945 * Description: this function is called to clear the tx and rx descriptors
946 * in case of both basic and extended descriptors are used.
947 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000948static void stmmac_clear_descriptors(struct stmmac_priv *priv)
949{
950 int i;
951 unsigned int txsize = priv->dma_tx_size;
952 unsigned int rxsize = priv->dma_rx_size;
953
954 /* Clear the Rx/Tx descriptors */
955 for (i = 0; i < rxsize; i++)
956 if (priv->extend_desc)
957 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
958 priv->use_riwt, priv->mode,
959 (i == rxsize - 1));
960 else
961 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
962 priv->use_riwt, priv->mode,
963 (i == rxsize - 1));
964 for (i = 0; i < txsize; i++)
965 if (priv->extend_desc)
966 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
967 priv->mode,
968 (i == txsize - 1));
969 else
970 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
971 priv->mode,
972 (i == txsize - 1));
973}
974
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100975/**
976 * stmmac_init_rx_buffers - init the RX descriptor buffer.
977 * @priv: driver private structure
978 * @p: descriptor pointer
979 * @i: descriptor index
980 * @flags: gfp flag.
981 * Description: this function is called to allocate a receive buffer, perform
982 * the DMA mapping and init the descriptor.
983 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100985 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000986{
987 struct sk_buff *skb;
988
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530989 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200990 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200992 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000994 priv->rx_skbuff[i] = skb;
995 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
996 priv->dma_buf_sz,
997 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200998 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
999 pr_err("%s: DMA mapping error\n", __func__);
1000 dev_kfree_skb_any(skb);
1001 return -EINVAL;
1002 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001003
1004 p->des2 = priv->rx_skbuff_dma[i];
1005
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001006 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001007 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001008 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001009
1010 return 0;
1011}
1012
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001013static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1014{
1015 if (priv->rx_skbuff[i]) {
1016 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1017 priv->dma_buf_sz, DMA_FROM_DEVICE);
1018 dev_kfree_skb_any(priv->rx_skbuff[i]);
1019 }
1020 priv->rx_skbuff[i] = NULL;
1021}
1022
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023/**
1024 * init_dma_desc_rings - init the RX/TX descriptor rings
1025 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001026 * @flags: gfp flag.
1027 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001028 * and allocates the socket buffers. It suppors the chained and ring
1029 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001030 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001031static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001032{
1033 int i;
1034 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035 unsigned int txsize = priv->dma_tx_size;
1036 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001037 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001038 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001039
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001040 if (priv->hw->mode->set_16kib_bfsize)
1041 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001042
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001043 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001045
Vince Bridgers2618abb2014-01-20 05:39:01 -06001046 priv->dma_buf_sz = bfsize;
1047
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001048 if (netif_msg_probe(priv))
1049 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
1050 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001051
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001052 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001053 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1054 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001055
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001056 /* RX INITIALIZATION */
1057 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1058 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001059 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 struct dma_desc *p;
1061 if (priv->extend_desc)
1062 p = &((priv->dma_erx + i)->basic);
1063 else
1064 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001065
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001066 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001067 if (ret)
1068 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001069
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001070 if (netif_msg_probe(priv))
1071 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1072 priv->rx_skbuff[i]->data,
1073 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001074 }
1075 priv->cur_rx = 0;
1076 priv->dirty_rx = (unsigned int)(i - rxsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001077 buf_sz = bfsize;
1078
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001079 /* Setup the chained descriptor addresses */
1080 if (priv->mode == STMMAC_CHAIN_MODE) {
1081 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001082 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1083 rxsize, 1);
1084 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1085 txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001087 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1088 rxsize, 0);
1089 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1090 txsize, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001092 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001093
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001094 /* TX INITIALIZATION */
1095 for (i = 0; i < txsize; i++) {
1096 struct dma_desc *p;
1097 if (priv->extend_desc)
1098 p = &((priv->dma_etx + i)->basic);
1099 else
1100 p = priv->dma_tx + i;
1101 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001102 priv->tx_skbuff_dma[i].buf = 0;
1103 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001105 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107 priv->dirty_tx = 0;
1108 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001109 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001111 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113 if (netif_msg_hw(priv))
1114 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001115
1116 return 0;
1117err_init_rx_buffers:
1118 while (--i >= 0)
1119 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001120 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001121}
1122
1123static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1124{
1125 int i;
1126
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001127 for (i = 0; i < priv->dma_rx_size; i++)
1128 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001129}
1130
1131static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1132{
1133 int i;
1134
1135 for (i = 0; i < priv->dma_tx_size; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001136 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137
damuzi00075e43642014-01-17 23:47:59 +08001138 if (priv->extend_desc)
1139 p = &((priv->dma_etx + i)->basic);
1140 else
1141 p = priv->dma_tx + i;
1142
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 if (priv->tx_skbuff_dma[i].buf) {
1144 if (priv->tx_skbuff_dma[i].map_as_page)
1145 dma_unmap_page(priv->device,
1146 priv->tx_skbuff_dma[i].buf,
1147 priv->hw->desc->get_tx_len(p),
1148 DMA_TO_DEVICE);
1149 else
1150 dma_unmap_single(priv->device,
1151 priv->tx_skbuff_dma[i].buf,
1152 priv->hw->desc->get_tx_len(p),
1153 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001154 }
1155
1156 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157 dev_kfree_skb_any(priv->tx_skbuff[i]);
1158 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001159 priv->tx_skbuff_dma[i].buf = 0;
1160 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001161 }
1162 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001163}
1164
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001165/**
1166 * alloc_dma_desc_resources - alloc TX/RX resources.
1167 * @priv: private structure
1168 * Description: according to which descriptor can be used (extend or basic)
1169 * this function allocates the resources for TX and RX paths. In case of
1170 * reception, for example, it pre-allocated the RX socket buffer in order to
1171 * allow zero-copy mechanism.
1172 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1174{
1175 unsigned int txsize = priv->dma_tx_size;
1176 unsigned int rxsize = priv->dma_rx_size;
1177 int ret = -ENOMEM;
1178
1179 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1180 GFP_KERNEL);
1181 if (!priv->rx_skbuff_dma)
1182 return -ENOMEM;
1183
1184 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1185 GFP_KERNEL);
1186 if (!priv->rx_skbuff)
1187 goto err_rx_skbuff;
1188
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001189 priv->tx_skbuff_dma = kmalloc_array(txsize,
1190 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001191 GFP_KERNEL);
1192 if (!priv->tx_skbuff_dma)
1193 goto err_tx_skbuff_dma;
1194
1195 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1196 GFP_KERNEL);
1197 if (!priv->tx_skbuff)
1198 goto err_tx_skbuff;
1199
1200 if (priv->extend_desc) {
Alexey Brodkinf1590672015-06-24 11:47:41 +03001201 priv->dma_erx = dma_zalloc_coherent(priv->device, rxsize *
1202 sizeof(struct
1203 dma_extended_desc),
1204 &priv->dma_rx_phy,
1205 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001206 if (!priv->dma_erx)
1207 goto err_dma;
1208
Alexey Brodkinf1590672015-06-24 11:47:41 +03001209 priv->dma_etx = dma_zalloc_coherent(priv->device, txsize *
1210 sizeof(struct
1211 dma_extended_desc),
1212 &priv->dma_tx_phy,
1213 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001214 if (!priv->dma_etx) {
1215 dma_free_coherent(priv->device, priv->dma_rx_size *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_extended_desc),
1217 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001218 goto err_dma;
1219 }
1220 } else {
Alexey Brodkinf1590672015-06-24 11:47:41 +03001221 priv->dma_rx = dma_zalloc_coherent(priv->device, rxsize *
1222 sizeof(struct dma_desc),
1223 &priv->dma_rx_phy,
1224 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001225 if (!priv->dma_rx)
1226 goto err_dma;
1227
Alexey Brodkinf1590672015-06-24 11:47:41 +03001228 priv->dma_tx = dma_zalloc_coherent(priv->device, txsize *
1229 sizeof(struct dma_desc),
1230 &priv->dma_tx_phy,
1231 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001232 if (!priv->dma_tx) {
1233 dma_free_coherent(priv->device, priv->dma_rx_size *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001234 sizeof(struct dma_desc),
1235 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001236 goto err_dma;
1237 }
1238 }
1239
1240 return 0;
1241
1242err_dma:
1243 kfree(priv->tx_skbuff);
1244err_tx_skbuff:
1245 kfree(priv->tx_skbuff_dma);
1246err_tx_skbuff_dma:
1247 kfree(priv->rx_skbuff);
1248err_rx_skbuff:
1249 kfree(priv->rx_skbuff_dma);
1250 return ret;
1251}
1252
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001253static void free_dma_desc_resources(struct stmmac_priv *priv)
1254{
1255 /* Release the DMA TX/RX socket buffers */
1256 dma_free_rx_skbufs(priv);
1257 dma_free_tx_skbufs(priv);
1258
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001259 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001260 if (!priv->extend_desc) {
1261 dma_free_coherent(priv->device,
1262 priv->dma_tx_size * sizeof(struct dma_desc),
1263 priv->dma_tx, priv->dma_tx_phy);
1264 dma_free_coherent(priv->device,
1265 priv->dma_rx_size * sizeof(struct dma_desc),
1266 priv->dma_rx, priv->dma_rx_phy);
1267 } else {
1268 dma_free_coherent(priv->device, priv->dma_tx_size *
1269 sizeof(struct dma_extended_desc),
1270 priv->dma_etx, priv->dma_tx_phy);
1271 dma_free_coherent(priv->device, priv->dma_rx_size *
1272 sizeof(struct dma_extended_desc),
1273 priv->dma_erx, priv->dma_rx_phy);
1274 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 kfree(priv->rx_skbuff_dma);
1276 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001277 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279}
1280
1281/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001282 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001283 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001284 * Description: it is used for configuring the DMA operation mode register in
1285 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001286 */
1287static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1288{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001289 int rxfifosz = priv->plat->rx_fifo_size;
1290
Sonic Zhange2a240c2013-08-28 18:55:39 +08001291 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001292 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001293 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001294 /*
1295 * In case of GMAC, SF mode can be enabled
1296 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001297 * 1) TX COE if actually supported
1298 * 2) There is no bugged Jumbo frame support
1299 * that needs to not insert csum in the TDES.
1300 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001301 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1302 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001303 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001304 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001305 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1306 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307}
1308
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001310 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001311 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001312 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001314static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001315{
1316 unsigned int txsize = priv->dma_tx_size;
Beniamino Galvani38979572015-01-21 19:07:27 +01001317 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001318
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001319 spin_lock(&priv->tx_lock);
1320
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001321 priv->xstats.tx_clean++;
1322
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001323 while (priv->dirty_tx != priv->cur_tx) {
1324 int last;
1325 unsigned int entry = priv->dirty_tx % txsize;
1326 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001327 struct dma_desc *p;
1328
1329 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001330 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001331 else
1332 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333
1334 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001335 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001336 break;
1337
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001338 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001339 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001340 if (likely(last)) {
1341 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001342 priv->hw->desc->tx_status(&priv->dev->stats,
1343 &priv->xstats, p,
1344 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001345 if (likely(tx_error == 0)) {
1346 priv->dev->stats.tx_packets++;
1347 priv->xstats.tx_pkt_n++;
1348 } else
1349 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001350
1351 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001352 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001353 if (netif_msg_tx_done(priv))
1354 pr_debug("%s: curr %d, dirty %d\n", __func__,
1355 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001356
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001357 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1358 if (priv->tx_skbuff_dma[entry].map_as_page)
1359 dma_unmap_page(priv->device,
1360 priv->tx_skbuff_dma[entry].buf,
1361 priv->hw->desc->get_tx_len(p),
1362 DMA_TO_DEVICE);
1363 else
1364 dma_unmap_single(priv->device,
1365 priv->tx_skbuff_dma[entry].buf,
1366 priv->hw->desc->get_tx_len(p),
1367 DMA_TO_DEVICE);
1368 priv->tx_skbuff_dma[entry].buf = 0;
1369 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001370 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001371 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372
1373 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001374 pkts_compl++;
1375 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001376 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001377 priv->tx_skbuff[entry] = NULL;
1378 }
1379
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001380 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001382 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 }
Beniamino Galvani38979572015-01-21 19:07:27 +01001384
1385 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1386
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 if (unlikely(netif_queue_stopped(priv->dev) &&
1388 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1389 netif_tx_lock(priv->dev);
1390 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001391 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001392 if (netif_msg_tx_done(priv))
1393 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394 netif_wake_queue(priv->dev);
1395 }
1396 netif_tx_unlock(priv->dev);
1397 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001398
1399 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1400 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001401 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001402 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001403 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001406static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001408 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409}
1410
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001411static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001413 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414}
1415
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001417 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001418 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001420 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421 */
1422static void stmmac_tx_err(struct stmmac_priv *priv)
1423{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001424 int i;
1425 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426 netif_stop_queue(priv->dev);
1427
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001428 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001429 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001430 for (i = 0; i < txsize; i++)
1431 if (priv->extend_desc)
1432 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1433 priv->mode,
1434 (i == txsize - 1));
1435 else
1436 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1437 priv->mode,
1438 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001439 priv->dirty_tx = 0;
1440 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001441 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001442 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001443
1444 priv->dev->stats.tx_errors++;
1445 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001446}
1447
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001448/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001449 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001450 * @priv: driver private structure
1451 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001452 * It calls the dwmac dma routine and schedule poll method in case of some
1453 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001454 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001455static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001456{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001458 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001459
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001460 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001461 if (likely((status & handle_rx)) || (status & handle_tx)) {
1462 if (likely(napi_schedule_prep(&priv->napi))) {
1463 stmmac_disable_dma_irq(priv);
1464 __napi_schedule(&priv->napi);
1465 }
1466 }
1467 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001469 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1470 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001471 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001472 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001473 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1474 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001475 else
1476 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001477 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001478 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001479 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001480 } else if (unlikely(status == tx_hard_error))
1481 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001482}
1483
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001484/**
1485 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1486 * @priv: driver private structure
1487 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1488 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001489static void stmmac_mmc_setup(struct stmmac_priv *priv)
1490{
1491 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001492 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001493
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001494 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001495
1496 if (priv->dma_cap.rmon) {
1497 dwmac_mmc_ctrl(priv->ioaddr, mode);
1498 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1499 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001500 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001501}
1502
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001503/**
1504 * stmmac_get_synopsys_id - return the SYINID.
1505 * @priv: driver private structure
1506 * Description: this simple function is to decode and return the SYINID
1507 * starting from the HW core register.
1508 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001509static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1510{
1511 u32 hwid = priv->hw->synopsys_uid;
1512
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001513 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001514 if (likely(hwid)) {
1515 u32 uid = ((hwid & 0x0000ff00) >> 8);
1516 u32 synid = (hwid & 0x000000ff);
1517
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001518 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001519 uid, synid);
1520
1521 return synid;
1522 }
1523 return 0;
1524}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001525
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001526/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001527 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001528 * @priv: driver private structure
1529 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001530 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1531 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001532 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001533static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1534{
1535 if (priv->plat->enh_desc) {
1536 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001537
1538 /* GMAC older than 3.50 has no extended descriptors */
1539 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1540 pr_info("\tEnabled extended descriptors\n");
1541 priv->extend_desc = 1;
1542 } else
1543 pr_warn("Extended descriptors not supported\n");
1544
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001545 priv->hw->desc = &enh_desc_ops;
1546 } else {
1547 pr_info(" Normal descriptors\n");
1548 priv->hw->desc = &ndesc_ops;
1549 }
1550}
1551
1552/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001553 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001554 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001555 * Description:
1556 * new GMAC chip generations have a new register to indicate the
1557 * presence of the optional feature/functions.
1558 * This can be also used to override the value passed through the
1559 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001560 */
1561static int stmmac_get_hw_features(struct stmmac_priv *priv)
1562{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001563 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001564
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001565 if (priv->hw->dma->get_hw_feature) {
1566 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001567
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001568 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1569 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1570 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1571 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001572 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001573 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1574 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1575 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001576 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001578 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001579 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001580 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001581 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001582 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001583 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1584 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001585 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001586 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001588 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1589 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001590 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001591 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1592 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001593 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001594 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001595 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001596 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001597 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001598 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001599 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001600 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001601 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001602 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1603 /* Alternate (enhanced) DESC mode */
1604 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001605 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001606
1607 return hw_cap;
1608}
1609
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001610/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001611 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001612 * @priv: driver private structure
1613 * Description:
1614 * it is to verify if the MAC address is valid, in case of failures it
1615 * generates a random MAC address
1616 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001617static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1618{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001619 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001620 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001621 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001622 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001623 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001624 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1625 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001626 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001627}
1628
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001629/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001630 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001631 * @priv: driver private structure
1632 * Description:
1633 * It inits the DMA invoking the specific MAC/GMAC callback.
1634 * Some DMA parameters can be passed from the platform;
1635 * in case of these are not passed a default is kept for the MAC or GMAC.
1636 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001637static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1638{
1639 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001640 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001641 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001642
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001643 if (priv->plat->dma_cfg) {
1644 pbl = priv->plat->dma_cfg->pbl;
1645 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001646 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001647 burst_len = priv->plat->dma_cfg->burst_len;
1648 }
1649
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001650 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1651 atds = 1;
1652
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001653 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001654 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001655 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001656}
1657
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001658/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001659 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001660 * @data: data pointer
1661 * Description:
1662 * This is the timer handler to directly invoke the stmmac_tx_clean.
1663 */
1664static void stmmac_tx_timer(unsigned long data)
1665{
1666 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1667
1668 stmmac_tx_clean(priv);
1669}
1670
1671/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001672 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001673 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001674 * Description:
1675 * This inits the transmit coalesce parameters: i.e. timer rate,
1676 * timer handler and default threshold used for enabling the
1677 * interrupt on completion bit.
1678 */
1679static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1680{
1681 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1682 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1683 init_timer(&priv->txtimer);
1684 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1685 priv->txtimer.data = (unsigned long)priv;
1686 priv->txtimer.function = stmmac_tx_timer;
1687 add_timer(&priv->txtimer);
1688}
1689
1690/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001691 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001692 * @dev : pointer to the device structure.
1693 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001694 * this is the main function to setup the HW in a usable state because the
1695 * dma engine is reset, the core registers are configured (e.g. AXI,
1696 * Checksum features, timers). The DMA is ready to start receiving and
1697 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001698 * Return value:
1699 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1700 * file on failure.
1701 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001702static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001703{
1704 struct stmmac_priv *priv = netdev_priv(dev);
1705 int ret;
1706
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001707 /* DMA initialization and SW reset */
1708 ret = stmmac_init_dma_engine(priv);
1709 if (ret < 0) {
1710 pr_err("%s: DMA engine initialization failed\n", __func__);
1711 return ret;
1712 }
1713
1714 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001715 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001716
1717 /* If required, perform hw setup of the bus. */
1718 if (priv->plat->bus_setup)
1719 priv->plat->bus_setup(priv->ioaddr);
1720
1721 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001722 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001723
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001724 ret = priv->hw->mac->rx_ipc(priv->hw);
1725 if (!ret) {
1726 pr_warn(" RX IPC Checksum Offload disabled\n");
1727 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001728 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001729 }
1730
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001731 /* Enable the MAC Rx/Tx */
1732 stmmac_set_mac(priv->ioaddr, true);
1733
1734 /* Set the HW DMA mode and the COE */
1735 stmmac_dma_operation_mode(priv);
1736
1737 stmmac_mmc_setup(priv);
1738
Huacai Chenfe1319292014-12-19 22:38:18 +08001739 if (init_ptp) {
1740 ret = stmmac_init_ptp(priv);
1741 if (ret && ret != -EOPNOTSUPP)
1742 pr_warn("%s: failed PTP initialisation\n", __func__);
1743 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001744
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001745#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001746 ret = stmmac_init_fs(dev);
1747 if (ret < 0)
1748 pr_warn("%s: failed debugFS registration\n", __func__);
1749#endif
1750 /* Start the ball rolling... */
1751 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1752 priv->hw->dma->start_tx(priv->ioaddr);
1753 priv->hw->dma->start_rx(priv->ioaddr);
1754
1755 /* Dump DMA/MAC registers */
1756 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001757 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001758 priv->hw->dma->dump_regs(priv->ioaddr);
1759 }
1760 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1761
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001762 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1763 priv->rx_riwt = MAX_DMA_RIWT;
1764 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1765 }
1766
1767 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001768 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001769
1770 return 0;
1771}
1772
1773/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001774 * stmmac_open - open entry point of the driver
1775 * @dev : pointer to the device structure.
1776 * Description:
1777 * This function is the open entry point of the driver.
1778 * Return value:
1779 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1780 * file on failure.
1781 */
1782static int stmmac_open(struct net_device *dev)
1783{
1784 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001785 int ret;
1786
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001787 stmmac_check_ether_addr(priv);
1788
Byungho An4d8f0822013-04-07 17:56:16 +00001789 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1790 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001791 ret = stmmac_init_phy(dev);
1792 if (ret) {
1793 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1794 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001795 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001796 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001797 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001798
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001799 /* Extra statistics */
1800 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1801 priv->xstats.threshold = tc;
1802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001803 /* Create and initialize the TX/RX descriptors chains. */
1804 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1805 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1806 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001807
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001808 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001809 if (ret < 0) {
1810 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1811 goto dma_desc_error;
1812 }
1813
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001814 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1815 if (ret < 0) {
1816 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1817 goto init_error;
1818 }
1819
Huacai Chenfe1319292014-12-19 22:38:18 +08001820 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001821 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001822 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001823 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824 }
1825
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001826 stmmac_init_tx_coalesce(priv);
1827
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001828 if (priv->phydev)
1829 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001831 /* Request the IRQ lines */
1832 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001833 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001834 if (unlikely(ret < 0)) {
1835 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1836 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001837 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001838 }
1839
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001840 /* Request the Wake IRQ in case of another line is used for WoL */
1841 if (priv->wol_irq != dev->irq) {
1842 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1843 IRQF_SHARED, dev->name, dev);
1844 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001845 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1846 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001847 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001848 }
1849 }
1850
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001851 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001852 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001853 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1854 dev->name, dev);
1855 if (unlikely(ret < 0)) {
1856 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1857 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001858 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 }
1860 }
1861
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001864
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001866
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001867lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001868 if (priv->wol_irq != dev->irq)
1869 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001870wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001871 free_irq(dev->irq, dev);
1872
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001873init_error:
1874 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001875dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001876 if (priv->phydev)
1877 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001878
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001879 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880}
1881
1882/**
1883 * stmmac_release - close entry point of the driver
1884 * @dev : device pointer.
1885 * Description:
1886 * This is the stop entry point of the driver.
1887 */
1888static int stmmac_release(struct net_device *dev)
1889{
1890 struct stmmac_priv *priv = netdev_priv(dev);
1891
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001892 if (priv->eee_enabled)
1893 del_timer_sync(&priv->eee_ctrl_timer);
1894
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895 /* Stop and disconnect the PHY */
1896 if (priv->phydev) {
1897 phy_stop(priv->phydev);
1898 phy_disconnect(priv->phydev);
1899 priv->phydev = NULL;
1900 }
1901
1902 netif_stop_queue(dev);
1903
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001906 del_timer_sync(&priv->txtimer);
1907
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908 /* Free the IRQ lines */
1909 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001910 if (priv->wol_irq != dev->irq)
1911 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001912 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001913 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914
1915 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001916 priv->hw->dma->stop_tx(priv->ioaddr);
1917 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918
1919 /* Release and free the Rx/Tx resources */
1920 free_dma_desc_resources(priv);
1921
avisconti19449bf2010-10-25 18:58:14 +00001922 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001923 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001924
1925 netif_carrier_off(dev);
1926
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001927#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001928 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001929#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001930
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001931 stmmac_release_ptp(priv);
1932
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001933 return 0;
1934}
1935
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001937 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001938 * @skb : the socket buffer
1939 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001940 * Description : this is the tx entry point of the driver.
1941 * It programs the chain or the ring and supports oversized frames
1942 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943 */
1944static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1945{
1946 struct stmmac_priv *priv = netdev_priv(dev);
1947 unsigned int txsize = priv->dma_tx_size;
Andrzej Hajda23c24122015-09-21 15:33:51 +02001948 int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001949 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950 int nfrags = skb_shinfo(skb)->nr_frags;
1951 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001952 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001953 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001954
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001955 spin_lock(&priv->tx_lock);
1956
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001957 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001958 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001959 if (!netif_queue_stopped(dev)) {
1960 netif_stop_queue(dev);
1961 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001962 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001963 }
1964 return NETDEV_TX_BUSY;
1965 }
1966
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001967 if (priv->tx_path_in_lpi_mode)
1968 stmmac_disable_eee_mode(priv);
1969
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001970 entry = priv->cur_tx % txsize;
1971
Michał Mirosław5e982f32011-04-09 02:46:55 +00001972 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001973
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001974 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001975 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001976 else
1977 desc = priv->dma_tx + entry;
1978
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001979 first = desc;
1980
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001981 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001982 if (enh_desc)
1983 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1984
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001985 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001986 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001987 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001988 if (dma_mapping_error(priv->device, desc->des2))
1989 goto dma_map_err;
1990 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001991 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001992 csum_insertion, priv->mode);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001993 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001994 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001995 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001996 if (unlikely(entry < 0))
1997 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001998 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001999
2000 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002001 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2002 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002003
damuzi00075e43642014-01-17 23:47:59 +08002004 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002006 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002007 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002008 else
2009 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002010
Ian Campbellf7223802011-09-21 21:53:20 +00002011 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2012 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002013 if (dma_mapping_error(priv->device, desc->des2))
2014 goto dma_map_err; /* should reuse desc w/o issues */
2015
2016 priv->tx_skbuff_dma[entry].buf = desc->des2;
2017 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002018 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2019 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002020 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002021 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00002022 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002023 }
2024
damuzi00075e43642014-01-17 23:47:59 +08002025 priv->tx_skbuff[entry] = skb;
2026
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002027 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002028 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00002029
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002030 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002031 /* According to the coalesce parameter the IC bit for the latest
2032 * segment could be reset and the timer re-started to invoke the
2033 * stmmac_tx function. This approach takes care about the fragments.
2034 */
2035 priv->tx_count_frames += nfrags + 1;
2036 if (priv->tx_coal_frames > priv->tx_count_frames) {
2037 priv->hw->desc->clear_tx_ic(desc);
2038 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002039 mod_timer(&priv->txtimer,
2040 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2041 } else
2042 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002043
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002044 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002045 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00002046 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002047
2048 priv->cur_tx++;
2049
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002050 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002051 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002052 __func__, (priv->cur_tx % txsize),
2053 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002054
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002055 if (priv->extend_desc)
2056 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
2057 else
2058 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
2059
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002060 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002061 print_pkt(skb->data, skb->len);
2062 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002063 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002064 if (netif_msg_hw(priv))
2065 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002066 netif_stop_queue(dev);
2067 }
2068
2069 dev->stats.tx_bytes += skb->len;
2070
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002071 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2072 priv->hwts_tx_en)) {
2073 /* declare that device is doing timestamping */
2074 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2075 priv->hw->desc->enable_tx_timestamp(first);
2076 }
2077
2078 if (!priv->hwts_tx_en)
2079 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002080
Beniamino Galvani38979572015-01-21 19:07:27 +01002081 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002082 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2083
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002084 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002085 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002086
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002087dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002088 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002089 dev_err(priv->device, "Tx dma map failed\n");
2090 dev_kfree_skb(skb);
2091 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002092 return NETDEV_TX_OK;
2093}
2094
Vince Bridgersb9381982014-01-14 13:42:05 -06002095static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2096{
2097 struct ethhdr *ehdr;
2098 u16 vlanid;
2099
2100 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2101 NETIF_F_HW_VLAN_CTAG_RX &&
2102 !__vlan_get_tag(skb, &vlanid)) {
2103 /* pop the vlan tag */
2104 ehdr = (struct ethhdr *)skb->data;
2105 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2106 skb_pull(skb, VLAN_HLEN);
2107 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2108 }
2109}
2110
2111
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002112/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002113 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002114 * @priv: driver private structure
2115 * Description : this is to reallocate the skb for the reception process
2116 * that is based on zero-copy.
2117 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002118static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2119{
2120 unsigned int rxsize = priv->dma_rx_size;
2121 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122
2123 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2124 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002125 struct dma_desc *p;
2126
2127 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002128 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002129 else
2130 p = priv->dma_rx + entry;
2131
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002132 if (likely(priv->rx_skbuff[entry] == NULL)) {
2133 struct sk_buff *skb;
2134
Eric Dumazetacb600d2012-10-05 06:23:55 +00002135 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002136
2137 if (unlikely(skb == NULL))
2138 break;
2139
2140 priv->rx_skbuff[entry] = skb;
2141 priv->rx_skbuff_dma[entry] =
2142 dma_map_single(priv->device, skb->data, bfsize,
2143 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002144 if (dma_mapping_error(priv->device,
2145 priv->rx_skbuff_dma[entry])) {
2146 dev_err(priv->device, "Rx dma map failed\n");
2147 dev_kfree_skb(skb);
2148 break;
2149 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002150 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002151
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002152 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002153
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002154 if (netif_msg_rx_status(priv))
2155 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002156 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002157 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002158 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002159 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002160 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161}
2162
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002163/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002164 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002165 * @priv: driver private structure
2166 * @limit: napi bugget.
2167 * Description : this the function called by the napi poll method.
2168 * It gets all the frames inside the ring.
2169 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002170static int stmmac_rx(struct stmmac_priv *priv, int limit)
2171{
2172 unsigned int rxsize = priv->dma_rx_size;
2173 unsigned int entry = priv->cur_rx % rxsize;
2174 unsigned int next_entry;
2175 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002176 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002178 if (netif_msg_rx_status(priv)) {
2179 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002180 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002181 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002182 else
2183 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002184 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002185 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002187 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002189 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002190 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002191 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002192 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002193
2194 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002195 break;
2196
2197 count++;
2198
2199 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002200 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002201 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002202 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002203 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002204
2205 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002206 status = priv->hw->desc->rx_status(&priv->dev->stats,
2207 &priv->xstats, p);
2208 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2209 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2210 &priv->xstats,
2211 priv->dma_erx +
2212 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002213 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002214 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002215 if (priv->hwts_rx_en && !priv->extend_desc) {
2216 /* DESC2 & DESC3 will be overwitten by device
2217 * with timestamp value, hence reinitialize
2218 * them in stmmac_rx_refill() function so that
2219 * device can reuse it.
2220 */
2221 priv->rx_skbuff[entry] = NULL;
2222 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002223 priv->rx_skbuff_dma[entry],
2224 priv->dma_buf_sz,
2225 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002226 }
2227 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002229 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002230
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002231 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2232
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002233 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002234 * Type frames (LLC/LLC-SNAP)
2235 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002236 if (unlikely(status != llc_snap))
2237 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002238
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002239 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002240 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002241 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002242 if (frame_len > ETH_FRAME_LEN)
2243 pr_debug("\tframe size %d, COE: %d\n",
2244 frame_len, status);
2245 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002246 skb = priv->rx_skbuff[entry];
2247 if (unlikely(!skb)) {
2248 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002249 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250 priv->dev->stats.rx_dropped++;
2251 break;
2252 }
2253 prefetch(skb->data - NET_IP_ALIGN);
2254 priv->rx_skbuff[entry] = NULL;
2255
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002256 stmmac_get_rx_hwtstamp(priv, entry, skb);
2257
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258 skb_put(skb, frame_len);
2259 dma_unmap_single(priv->device,
2260 priv->rx_skbuff_dma[entry],
2261 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002262
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002263 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002264 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002265 print_pkt(skb->data, frame_len);
2266 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002267
Vince Bridgersb9381982014-01-14 13:42:05 -06002268 stmmac_rx_vlan(priv->dev, skb);
2269
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002270 skb->protocol = eth_type_trans(skb, priv->dev);
2271
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002272 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002273 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002274 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002276
2277 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278
2279 priv->dev->stats.rx_packets++;
2280 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 }
2282 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002283 }
2284
2285 stmmac_rx_refill(priv);
2286
2287 priv->xstats.rx_pkt_n += count;
2288
2289 return count;
2290}
2291
2292/**
2293 * stmmac_poll - stmmac poll method (NAPI)
2294 * @napi : pointer to the napi structure.
2295 * @budget : maximum number of packets that the current CPU can receive from
2296 * all interfaces.
2297 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002298 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002299 */
2300static int stmmac_poll(struct napi_struct *napi, int budget)
2301{
2302 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2303 int work_done = 0;
2304
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002305 priv->xstats.napi_poll++;
2306 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002307
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002308 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002309 if (work_done < budget) {
2310 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002311 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002312 }
2313 return work_done;
2314}
2315
2316/**
2317 * stmmac_tx_timeout
2318 * @dev : Pointer to net device structure
2319 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002320 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002321 * netdev structure and arrange for the device to be reset to a sane state
2322 * in order to transmit a new packet.
2323 */
2324static void stmmac_tx_timeout(struct net_device *dev)
2325{
2326 struct stmmac_priv *priv = netdev_priv(dev);
2327
2328 /* Clear Tx resources and restart transmitting again */
2329 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002330}
2331
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002332/**
Jiri Pirko01789342011-08-16 06:29:00 +00002333 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002334 * @dev : pointer to the device structure
2335 * Description:
2336 * This function is a driver entry point which gets called by the kernel
2337 * whenever multicast addresses must be enabled/disabled.
2338 * Return value:
2339 * void.
2340 */
Jiri Pirko01789342011-08-16 06:29:00 +00002341static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002342{
2343 struct stmmac_priv *priv = netdev_priv(dev);
2344
Vince Bridgers3b57de92014-07-31 15:49:17 -05002345 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002346}
2347
2348/**
2349 * stmmac_change_mtu - entry point to change MTU size for the device.
2350 * @dev : device pointer.
2351 * @new_mtu : the new MTU size for the device.
2352 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2353 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2354 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2355 * Return value:
2356 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2357 * file on failure.
2358 */
2359static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2360{
2361 struct stmmac_priv *priv = netdev_priv(dev);
2362 int max_mtu;
2363
2364 if (netif_running(dev)) {
2365 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2366 return -EBUSY;
2367 }
2368
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002369 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002370 max_mtu = JUMBO_LEN;
2371 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002372 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002373
Vince Bridgers2618abb2014-01-20 05:39:01 -06002374 if (priv->plat->maxmtu < max_mtu)
2375 max_mtu = priv->plat->maxmtu;
2376
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002377 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2378 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2379 return -EINVAL;
2380 }
2381
Michał Mirosław5e982f32011-04-09 02:46:55 +00002382 dev->mtu = new_mtu;
2383 netdev_update_features(dev);
2384
2385 return 0;
2386}
2387
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002388static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002389 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002390{
2391 struct stmmac_priv *priv = netdev_priv(dev);
2392
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002393 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002394 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002395
Michał Mirosław5e982f32011-04-09 02:46:55 +00002396 if (!priv->plat->tx_coe)
2397 features &= ~NETIF_F_ALL_CSUM;
2398
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002399 /* Some GMAC devices have a bugged Jumbo frame support that
2400 * needs to have the Tx COE disabled for oversized frames
2401 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002402 * the TX csum insertionin the TDES and not use SF.
2403 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002404 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2405 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002406
Michał Mirosław5e982f32011-04-09 02:46:55 +00002407 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002408}
2409
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002410static int stmmac_set_features(struct net_device *netdev,
2411 netdev_features_t features)
2412{
2413 struct stmmac_priv *priv = netdev_priv(netdev);
2414
2415 /* Keep the COE Type in case of csum is supporting */
2416 if (features & NETIF_F_RXCSUM)
2417 priv->hw->rx_csum = priv->plat->rx_coe;
2418 else
2419 priv->hw->rx_csum = 0;
2420 /* No check needed because rx_coe has been set before and it will be
2421 * fixed in case of issue.
2422 */
2423 priv->hw->mac->rx_ipc(priv->hw);
2424
2425 return 0;
2426}
2427
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002428/**
2429 * stmmac_interrupt - main ISR
2430 * @irq: interrupt number.
2431 * @dev_id: to pass the net device pointer.
2432 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002433 * It can call:
2434 * o DMA service routine (to manage incoming frame reception and transmission
2435 * status)
2436 * o Core interrupts to manage: remote wake-up, management counter, LPI
2437 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002438 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002439static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2440{
2441 struct net_device *dev = (struct net_device *)dev_id;
2442 struct stmmac_priv *priv = netdev_priv(dev);
2443
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002444 if (priv->irq_wake)
2445 pm_wakeup_event(priv->device, 0);
2446
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002447 if (unlikely(!dev)) {
2448 pr_err("%s: invalid dev pointer\n", __func__);
2449 return IRQ_NONE;
2450 }
2451
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002452 /* To handle GMAC own interrupts */
2453 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002454 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002455 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002456 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002457 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002458 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002459 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002460 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002461 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002462 }
2463 }
2464
2465 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002466 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467
2468 return IRQ_HANDLED;
2469}
2470
2471#ifdef CONFIG_NET_POLL_CONTROLLER
2472/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002473 * to allow network I/O with interrupts disabled.
2474 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002475static void stmmac_poll_controller(struct net_device *dev)
2476{
2477 disable_irq(dev->irq);
2478 stmmac_interrupt(dev->irq, dev);
2479 enable_irq(dev->irq);
2480}
2481#endif
2482
2483/**
2484 * stmmac_ioctl - Entry point for the Ioctl
2485 * @dev: Device pointer.
2486 * @rq: An IOCTL specefic structure, that can contain a pointer to
2487 * a proprietary structure used to pass information to the driver.
2488 * @cmd: IOCTL command
2489 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002490 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002491 */
2492static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2493{
2494 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002495 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002496
2497 if (!netif_running(dev))
2498 return -EINVAL;
2499
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002500 switch (cmd) {
2501 case SIOCGMIIPHY:
2502 case SIOCGMIIREG:
2503 case SIOCSMIIREG:
2504 if (!priv->phydev)
2505 return -EINVAL;
2506 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2507 break;
2508 case SIOCSHWTSTAMP:
2509 ret = stmmac_hwtstamp_ioctl(dev, rq);
2510 break;
2511 default:
2512 break;
2513 }
Richard Cochran28b04112010-07-17 08:48:55 +00002514
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002515 return ret;
2516}
2517
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002518#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002519static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002520
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002521static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002522 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002523{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002524 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002525 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2526 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002527
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002528 for (i = 0; i < size; i++) {
2529 u64 x;
2530 if (extend_desc) {
2531 x = *(u64 *) ep;
2532 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002533 i, (unsigned int)virt_to_phys(ep),
2534 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002535 ep->basic.des2, ep->basic.des3);
2536 ep++;
2537 } else {
2538 x = *(u64 *) p;
2539 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002540 i, (unsigned int)virt_to_phys(ep),
2541 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002542 p->des2, p->des3);
2543 p++;
2544 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002545 seq_printf(seq, "\n");
2546 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002547}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002548
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002549static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2550{
2551 struct net_device *dev = seq->private;
2552 struct stmmac_priv *priv = netdev_priv(dev);
2553 unsigned int txsize = priv->dma_tx_size;
2554 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002555
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002556 if (priv->extend_desc) {
2557 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002558 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002559 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002560 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002561 } else {
2562 seq_printf(seq, "RX descriptor ring:\n");
2563 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2564 seq_printf(seq, "TX descriptor ring:\n");
2565 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002566 }
2567
2568 return 0;
2569}
2570
2571static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2572{
2573 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2574}
2575
2576static const struct file_operations stmmac_rings_status_fops = {
2577 .owner = THIS_MODULE,
2578 .open = stmmac_sysfs_ring_open,
2579 .read = seq_read,
2580 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002581 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002582};
2583
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002584static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2585{
2586 struct net_device *dev = seq->private;
2587 struct stmmac_priv *priv = netdev_priv(dev);
2588
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002589 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002590 seq_printf(seq, "DMA HW features not supported\n");
2591 return 0;
2592 }
2593
2594 seq_printf(seq, "==============================\n");
2595 seq_printf(seq, "\tDMA HW features\n");
2596 seq_printf(seq, "==============================\n");
2597
2598 seq_printf(seq, "\t10/100 Mbps %s\n",
2599 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2600 seq_printf(seq, "\t1000 Mbps %s\n",
2601 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2602 seq_printf(seq, "\tHalf duple %s\n",
2603 (priv->dma_cap.half_duplex) ? "Y" : "N");
2604 seq_printf(seq, "\tHash Filter: %s\n",
2605 (priv->dma_cap.hash_filter) ? "Y" : "N");
2606 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2607 (priv->dma_cap.multi_addr) ? "Y" : "N");
2608 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2609 (priv->dma_cap.pcs) ? "Y" : "N");
2610 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2611 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2612 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2613 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2614 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2615 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2616 seq_printf(seq, "\tRMON module: %s\n",
2617 (priv->dma_cap.rmon) ? "Y" : "N");
2618 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2619 (priv->dma_cap.time_stamp) ? "Y" : "N");
2620 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2621 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2622 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2623 (priv->dma_cap.eee) ? "Y" : "N");
2624 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2625 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2626 (priv->dma_cap.tx_coe) ? "Y" : "N");
2627 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2628 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2629 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2630 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2631 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2632 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2633 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2634 priv->dma_cap.number_rx_channel);
2635 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2636 priv->dma_cap.number_tx_channel);
2637 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2638 (priv->dma_cap.enh_desc) ? "Y" : "N");
2639
2640 return 0;
2641}
2642
2643static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2644{
2645 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2646}
2647
2648static const struct file_operations stmmac_dma_cap_fops = {
2649 .owner = THIS_MODULE,
2650 .open = stmmac_sysfs_dma_cap_open,
2651 .read = seq_read,
2652 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002653 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002654};
2655
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002656static int stmmac_init_fs(struct net_device *dev)
2657{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002658 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002659
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002660 /* Create per netdev entries */
2661 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2662
2663 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2664 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2665 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002666
2667 return -ENOMEM;
2668 }
2669
2670 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002671 priv->dbgfs_rings_status =
2672 debugfs_create_file("descriptors_status", S_IRUGO,
2673 priv->dbgfs_dir, dev,
2674 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002675
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002676 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002677 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002678 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002679
2680 return -ENOMEM;
2681 }
2682
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002683 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002684 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2685 priv->dbgfs_dir,
2686 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002687
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002688 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002689 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002690 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002691
2692 return -ENOMEM;
2693 }
2694
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002695 return 0;
2696}
2697
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002698static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002699{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002700 struct stmmac_priv *priv = netdev_priv(dev);
2701
2702 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002703}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002704#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002705
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002706static const struct net_device_ops stmmac_netdev_ops = {
2707 .ndo_open = stmmac_open,
2708 .ndo_start_xmit = stmmac_xmit,
2709 .ndo_stop = stmmac_release,
2710 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002711 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002712 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002713 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002714 .ndo_tx_timeout = stmmac_tx_timeout,
2715 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716#ifdef CONFIG_NET_POLL_CONTROLLER
2717 .ndo_poll_controller = stmmac_poll_controller,
2718#endif
2719 .ndo_set_mac_address = eth_mac_addr,
2720};
2721
2722/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002723 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002724 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002725 * Description: this function is to configure the MAC device according to
2726 * some platform parameters or the HW capability register. It prepares the
2727 * driver to use either ring or chain modes and to setup either enhanced or
2728 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002729 */
2730static int stmmac_hw_init(struct stmmac_priv *priv)
2731{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002732 struct mac_device_info *mac;
2733
2734 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002735 if (priv->plat->has_gmac) {
2736 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002737 mac = dwmac1000_setup(priv->ioaddr,
2738 priv->plat->multicast_filter_bins,
2739 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002740 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002741 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002742 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002743 if (!mac)
2744 return -ENOMEM;
2745
2746 priv->hw = mac;
2747
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002748 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002749 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002750
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002751 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002752 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002753 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002754 pr_info(" Chain mode enabled\n");
2755 priv->mode = STMMAC_CHAIN_MODE;
2756 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002757 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002758 pr_info(" Ring mode enabled\n");
2759 priv->mode = STMMAC_RING_MODE;
2760 }
2761
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002762 /* Get the HW capability (new GMAC newer than 3.50a) */
2763 priv->hw_cap_support = stmmac_get_hw_features(priv);
2764 if (priv->hw_cap_support) {
2765 pr_info(" DMA HW capability register supported");
2766
2767 /* We can override some gmac/dma configuration fields: e.g.
2768 * enh_desc, tx_coe (e.g. that are passed through the
2769 * platform) with the values from the HW capability
2770 * register (if supported).
2771 */
2772 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002773 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002774
Sonic Zhangdec21652015-01-22 14:55:57 +08002775 /* TXCOE doesn't work in thresh DMA mode */
2776 if (priv->plat->force_thresh_dma_mode)
2777 priv->plat->tx_coe = 0;
2778 else
2779 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002780
2781 if (priv->dma_cap.rx_coe_type2)
2782 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2783 else if (priv->dma_cap.rx_coe_type1)
2784 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2785
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002786 } else
2787 pr_info(" No HW DMA feature register supported");
2788
Byungho An61369d02013-06-28 16:35:32 +09002789 /* To use alternate (extended) or normal descriptor structures */
2790 stmmac_selec_desc_mode(priv);
2791
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002792 if (priv->plat->rx_coe) {
2793 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002794 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2795 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002796 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002797 if (priv->plat->tx_coe)
2798 pr_info(" TX Checksum insertion supported\n");
2799
2800 if (priv->plat->pmt) {
2801 pr_info(" Wake-Up On Lan supported\n");
2802 device_set_wakeup_capable(priv->device, 1);
2803 }
2804
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002805 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002806}
2807
2808/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002809 * stmmac_dvr_probe
2810 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002811 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002812 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002813 * Description: this is the main probe function used to
2814 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002815 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002816 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002817 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002818int stmmac_dvr_probe(struct device *device,
2819 struct plat_stmmacenet_data *plat_dat,
2820 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002821{
2822 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002823 struct net_device *ndev = NULL;
2824 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002825
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002826 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002827 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002828 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002829
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002830 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002832 priv = netdev_priv(ndev);
2833 priv->device = device;
2834 priv->dev = ndev;
2835
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002836 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002837 priv->pause = pause;
2838 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002839 priv->ioaddr = res->addr;
2840 priv->dev->base_addr = (unsigned long)res->addr;
2841
2842 priv->dev->irq = res->irq;
2843 priv->wol_irq = res->wol_irq;
2844 priv->lpi_irq = res->lpi_irq;
2845
2846 if (res->mac)
2847 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002848
Joachim Eastwooda7a62682015-07-17 23:48:17 +02002849 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002850
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002851 /* Verify driver arguments */
2852 stmmac_verify_args();
2853
2854 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002855 * this needs to have multiple instances
2856 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002857 if ((phyaddr >= 0) && (phyaddr <= 31))
2858 priv->plat->phy_addr = phyaddr;
2859
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002860 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2861 if (IS_ERR(priv->stmmac_clk)) {
2862 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2863 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002864 /* If failed to obtain stmmac_clk and specific clk_csr value
2865 * is NOT passed from the platform, probe fail.
2866 */
2867 if (!priv->plat->clk_csr) {
2868 ret = PTR_ERR(priv->stmmac_clk);
2869 goto error_clk_get;
2870 } else {
2871 priv->stmmac_clk = NULL;
2872 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002873 }
2874 clk_prepare_enable(priv->stmmac_clk);
2875
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002876 priv->pclk = devm_clk_get(priv->device, "pclk");
2877 if (IS_ERR(priv->pclk)) {
2878 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2879 ret = -EPROBE_DEFER;
2880 goto error_pclk_get;
2881 }
2882 priv->pclk = NULL;
2883 }
2884 clk_prepare_enable(priv->pclk);
2885
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002886 priv->stmmac_rst = devm_reset_control_get(priv->device,
2887 STMMAC_RESOURCE_NAME);
2888 if (IS_ERR(priv->stmmac_rst)) {
2889 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2890 ret = -EPROBE_DEFER;
2891 goto error_hw_init;
2892 }
2893 dev_info(priv->device, "no reset control found\n");
2894 priv->stmmac_rst = NULL;
2895 }
2896 if (priv->stmmac_rst)
2897 reset_control_deassert(priv->stmmac_rst);
2898
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002899 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002900 ret = stmmac_hw_init(priv);
2901 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002902 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002903
2904 ndev->netdev_ops = &stmmac_netdev_ops;
2905
2906 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2907 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002908 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2909 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002910#ifdef STMMAC_VLAN_TAG_USED
2911 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002912 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002913#endif
2914 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2915
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002916 if (flow_ctrl)
2917 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2918
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002919 /* Rx Watchdog is available in the COREs newer than the 3.40.
2920 * In some case, for example on bugged HW this feature
2921 * has to be disable and this can be done by passing the
2922 * riwt_off field from the platform.
2923 */
2924 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2925 priv->use_riwt = 1;
2926 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2927 }
2928
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002929 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002930
Vlad Lunguf8e96162010-11-29 22:52:52 +00002931 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002932 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002933
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002934 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002935 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002936 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002937 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002938 }
2939
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002940 /* If a specific clk_csr value is passed from the platform
2941 * this means that the CSR Clock Range selection cannot be
2942 * changed at run-time and it is fixed. Viceversa the driver'll try to
2943 * set the MDC clock dynamically according to the csr actual
2944 * clock input.
2945 */
2946 if (!priv->plat->clk_csr)
2947 stmmac_clk_csr_set(priv);
2948 else
2949 priv->clk_csr = priv->plat->clk_csr;
2950
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002951 stmmac_check_pcs_mode(priv);
2952
Byungho An4d8f0822013-04-07 17:56:16 +00002953 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2954 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002955 /* MDIO bus Registration */
2956 ret = stmmac_mdio_register(ndev);
2957 if (ret < 0) {
2958 pr_debug("%s: MDIO bus (id: %d) registration failed",
2959 __func__, priv->plat->bus_id);
2960 goto error_mdio_register;
2961 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002962 }
2963
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002964 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002965
Viresh Kumar6a81c262012-07-30 14:39:41 -07002966error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002967 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002968error_netdev_register:
2969 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002970error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002971 clk_disable_unprepare(priv->pclk);
2972error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002973 clk_disable_unprepare(priv->stmmac_clk);
2974error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002975 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002976
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002977 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02002979EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002980
2981/**
2982 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002983 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002984 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002985 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002986 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002987int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002988{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002989 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002990
2991 pr_info("%s:\n\tremoving driver", __func__);
2992
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002993 priv->hw->dma->stop_rx(priv->ioaddr);
2994 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002995
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002996 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002997 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002998 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002999 if (priv->stmmac_rst)
3000 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003001 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003002 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003003 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3004 priv->pcs != STMMAC_PCS_RTBI)
3005 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003006 free_netdev(ndev);
3007
3008 return 0;
3009}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003010EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003012/**
3013 * stmmac_suspend - suspend callback
3014 * @ndev: net device pointer
3015 * Description: this is the function to suspend the device and it is called
3016 * by the platform driver to stop the network queue, release the resources,
3017 * program the PMT register (for WoL), clean and release driver resources.
3018 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003019int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003021 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003022 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003023
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003024 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025 return 0;
3026
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003027 if (priv->phydev)
3028 phy_stop(priv->phydev);
3029
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003030 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003032 netif_device_detach(ndev);
3033 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003034
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003035 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003036
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003037 /* Stop TX/RX DMA */
3038 priv->hw->dma->stop_tx(priv->ioaddr);
3039 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003040
3041 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003042
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003043 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003044 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003045 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003046 priv->irq_wake = 1;
3047 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003048 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003049 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003050 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003051 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003052 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003053 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003054 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003055
3056 priv->oldlink = 0;
3057 priv->speed = 0;
3058 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003059 return 0;
3060}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003061EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003062
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003063/**
3064 * stmmac_resume - resume callback
3065 * @ndev: net device pointer
3066 * Description: when resume this function is invoked to setup the DMA and CORE
3067 * in a usable state.
3068 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003069int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003071 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003072 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003073
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003074 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003075 return 0;
3076
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003077 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003078
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003079 /* Power Down bit, into the PM register, is cleared
3080 * automatically as soon as a magic packet or a Wake-up frame
3081 * is received. Anyway, it's better to manually clear
3082 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003083 * from another devices (e.g. serial console).
3084 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003085 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003086 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003087 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003088 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003089 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003090 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003091 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003092 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003093 /* reset the phy so that it's ready */
3094 if (priv->mii)
3095 stmmac_mdio_reset(priv->mii);
3096 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003097
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003098 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003099
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003100 init_dma_desc_rings(ndev, GFP_ATOMIC);
Huacai Chenfe1319292014-12-19 22:38:18 +08003101 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003102 stmmac_init_tx_coalesce(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003103
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003104 napi_enable(&priv->napi);
3105
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003106 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003107
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003108 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003109
3110 if (priv->phydev)
3111 phy_start(priv->phydev);
3112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003113 return 0;
3114}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003115EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003117#ifndef MODULE
3118static int __init stmmac_cmdline_opt(char *str)
3119{
3120 char *opt;
3121
3122 if (!str || !*str)
3123 return -EINVAL;
3124 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003125 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003126 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003127 goto err;
3128 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003129 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003130 goto err;
3131 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003132 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003133 goto err;
3134 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003135 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003136 goto err;
3137 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003138 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003139 goto err;
3140 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003141 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003142 goto err;
3143 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003144 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003145 goto err;
3146 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003147 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003148 goto err;
3149 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003150 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003151 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003152 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003153 if (kstrtoint(opt + 10, 0, &eee_timer))
3154 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003155 } else if (!strncmp(opt, "chain_mode:", 11)) {
3156 if (kstrtoint(opt + 11, 0, &chain_mode))
3157 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003158 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003159 }
3160 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003161
3162err:
3163 pr_err("%s: ERROR broken module parameter conversion", __func__);
3164 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003165}
3166
3167__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003168#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003169
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003170static int __init stmmac_init(void)
3171{
3172#ifdef CONFIG_DEBUG_FS
3173 /* Create debugfs main directory if it doesn't exist yet */
3174 if (!stmmac_fs_dir) {
3175 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3176
3177 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3178 pr_err("ERROR %s, debugfs create directory failed\n",
3179 STMMAC_RESOURCE_NAME);
3180
3181 return -ENOMEM;
3182 }
3183 }
3184#endif
3185
3186 return 0;
3187}
3188
3189static void __exit stmmac_exit(void)
3190{
3191#ifdef CONFIG_DEBUG_FS
3192 debugfs_remove_recursive(stmmac_fs_dir);
3193#endif
3194}
3195
3196module_init(stmmac_init)
3197module_exit(stmmac_exit)
3198
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003199MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3200MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3201MODULE_LICENSE("GPL");