blob: 18c46bb0f3bfa296096ab2ec6624a4bd27bd304f [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000047#ifdef CONFIG_STMMAC_DEBUG_FS
48#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +000050#endif /* CONFIG_STMMAC_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
61module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069module_param(phyaddr, int, S_IRUGO);
70MODULE_PARM_DESC(phyaddr, "Physical device address");
71
72#define DMA_TX_SIZE 256
73static int dma_txsize = DMA_TX_SIZE;
74module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
75MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
76
77#define DMA_RX_SIZE 256
78static int dma_rxsize = DMA_RX_SIZE;
79module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
81
82static int flow_ctrl = FLOW_OFF;
83module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
85
86static int pause = PAUSE_TIME;
87module_param(pause, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(pause, "Flow Control Pause Time");
89
90#define TC_DEFAULT 64
91static int tc = TC_DEFAULT;
92module_param(tc, int, S_IRUGO | S_IWUSR);
93MODULE_PARM_DESC(tc, "DMA threshold control value");
94
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010095#define DEFAULT_BUFSIZE 1536
96static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097module_param(buf_sz, int, S_IRUGO | S_IWUSR);
98MODULE_PARM_DESC(buf_sz, "DMA buffer size");
99
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700100static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
101 NETIF_MSG_LINK | NETIF_MSG_IFUP |
102 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
103
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104#define STMMAC_DEFAULT_LPI_TIMER 1000
105static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
106module_param(eee_timer, int, S_IRUGO | S_IWUSR);
107MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200108#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000109
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110/* By default the driver will use the ring mode to manage tx and rx descriptors
111 * but passing this value so user can force to use the chain instead of the ring
112 */
113static unsigned int chain_mode;
114module_param(chain_mode, int, S_IRUGO);
115MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700118
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000119#ifdef CONFIG_STMMAC_DEBUG_FS
120static int stmmac_init_fs(struct net_device *dev);
121static void stmmac_exit_fs(void);
122#endif
123
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000124#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
125
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126/**
127 * stmmac_verify_args - verify the driver parameters.
128 * Description: it verifies if some wrong parameter is passed to the driver.
129 * Note that wrong parameters are replaced with the default values.
130 */
131static void stmmac_verify_args(void)
132{
133 if (unlikely(watchdog < 0))
134 watchdog = TX_TIMEO;
135 if (unlikely(dma_rxsize < 0))
136 dma_rxsize = DMA_RX_SIZE;
137 if (unlikely(dma_txsize < 0))
138 dma_txsize = DMA_TX_SIZE;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100139 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
140 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141 if (unlikely(flow_ctrl > 1))
142 flow_ctrl = FLOW_AUTO;
143 else if (likely(flow_ctrl < 0))
144 flow_ctrl = FLOW_OFF;
145 if (unlikely((pause < 0) || (pause > 0xffff)))
146 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000147 if (eee_timer < 0)
148 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700149}
150
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000151/**
152 * stmmac_clk_csr_set - dynamically set the MDC clock
153 * @priv: driver private structure
154 * Description: this is to dynamically set the MDC clock according to the csr
155 * clock input.
156 * Note:
157 * If a specific clk_csr value is passed from the platform
158 * this means that the CSR Clock Range selection cannot be
159 * changed at run-time and it is fixed (as reported in the driver
160 * documentation). Viceversa the driver will try to set the MDC
161 * clock dynamically according to the actual clock input.
162 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000163static void stmmac_clk_csr_set(struct stmmac_priv *priv)
164{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000165 u32 clk_rate;
166
167 clk_rate = clk_get_rate(priv->stmmac_clk);
168
169 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000170 * for all other cases except for the below mentioned ones.
171 * For values higher than the IEEE 802.3 specified frequency
172 * we can not estimate the proper divider as it is not known
173 * the frequency of clk_csr_i. So we do not change the default
174 * divider.
175 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000176 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
177 if (clk_rate < CSR_F_35M)
178 priv->clk_csr = STMMAC_CSR_20_35M;
179 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
180 priv->clk_csr = STMMAC_CSR_35_60M;
181 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
182 priv->clk_csr = STMMAC_CSR_60_100M;
183 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
184 priv->clk_csr = STMMAC_CSR_100_150M;
185 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
186 priv->clk_csr = STMMAC_CSR_150_250M;
187 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
188 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000189 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000190}
191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static void print_pkt(unsigned char *buf, int len)
193{
194 int j;
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200195 pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700196 for (j = 0; j < len; j++) {
197 if ((j % 16) == 0)
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200198 pr_debug("\n %03x:", j);
199 pr_debug(" %02x", buf[j]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700200 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200201 pr_debug("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700203
204/* minimum number of free TX descriptors required to wake up TX process */
205#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
206
207static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
208{
209 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
213 * stmmac_hw_fix_mac_speed: callback for speed selection
214 * @priv: driver private structure
215 * Description: on some platforms (e.g. ST), some HW system configuraton
216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
220 struct phy_device *phydev = priv->phydev;
221
222 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000223 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000224}
225
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226/**
227 * stmmac_enable_eee_mode: Check and enter in LPI mode
228 * @priv: driver private structure
229 * Description: this function is to verify and enter in LPI mode for EEE.
230 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000231static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
232{
233 /* Check and enter in LPI mode */
234 if ((priv->dirty_tx == priv->cur_tx) &&
235 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500236 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237}
238
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000239/**
240 * stmmac_disable_eee_mode: disable/exit from EEE
241 * @priv: driver private structure
242 * Description: this function is to exit and disable EEE in case of
243 * LPI state is true. This is called by the xmit.
244 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000245void stmmac_disable_eee_mode(struct stmmac_priv *priv)
246{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500247 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248 del_timer_sync(&priv->eee_ctrl_timer);
249 priv->tx_path_in_lpi_mode = false;
250}
251
252/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000253 * stmmac_eee_ctrl_timer: EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 * @arg : data hook
255 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000256 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * then MAC Transmitter can be moved to LPI state.
258 */
259static void stmmac_eee_ctrl_timer(unsigned long arg)
260{
261 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
262
263 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200264 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000265}
266
267/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000268 * stmmac_eee_init: init EEE
269 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270 * Description:
271 * If the EEE support has been enabled while configuring the driver,
272 * if the GMAC actually supports the EEE (from the HW cap reg) and the
273 * phy can also manage EEE, so enable the LPI state and start the timer
274 * to verify if the tx path can enter in LPI state.
275 */
276bool stmmac_eee_init(struct stmmac_priv *priv)
277{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200278 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100279 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 bool ret = false;
281
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200282 /* Using PCS we cannot dial with the phy registers at this stage
283 * so we do not support extra feature like EEE.
284 */
285 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
286 (priv->pcs == STMMAC_PCS_RTBI))
287 goto out;
288
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200289 /* Never init EEE in case of a switch is attached */
290 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
291 goto out;
292
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000293 /* MAC core supports the EEE feature. */
294 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100295 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 /* Check if the PHY supports EEE */
298 if (phy_init_eee(priv->phydev, 1)) {
299 /* To manage at run-time if the EEE cannot be supported
300 * anymore (for example because the lp caps have been
301 * changed).
302 * In that case the driver disable own timers.
303 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100305 if (priv->eee_active) {
306 pr_debug("stmmac: disable EEE\n");
307 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500308 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 tx_lpi_timer);
310 }
311 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100312 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100313 goto out;
314 }
315 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100316 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317 if (!priv->eee_active) {
318 priv->eee_active = 1;
319 init_timer(&priv->eee_ctrl_timer);
320 priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
321 priv->eee_ctrl_timer.data = (unsigned long)priv;
322 priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
323 add_timer(&priv->eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200326 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100327 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200328 }
329 /* Set HW EEE according to the speed */
330 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
334
335 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000336 }
337out:
338 return ret;
339}
340
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341/* stmmac_get_tx_hwtstamp: get HW TX timestamps
342 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @entry : descriptor index to be used.
344 * @skb : the socket buffer
345 * Description :
346 * This function will read timestamp from the descriptor & pass it to stack.
347 * and also perform some sanity checks.
348 */
349static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000350 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000351{
352 struct skb_shared_hwtstamps shhwtstamp;
353 u64 ns;
354 void *desc = NULL;
355
356 if (!priv->hwts_tx_en)
357 return;
358
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000359 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800360 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 return;
362
363 if (priv->adv_ts)
364 desc = (priv->dma_etx + entry);
365 else
366 desc = (priv->dma_tx + entry);
367
368 /* check tx tstamp status */
369 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
370 return;
371
372 /* get the valid tstamp */
373 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
374
375 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
376 shhwtstamp.hwtstamp = ns_to_ktime(ns);
377 /* pass tstamp to stack */
378 skb_tstamp_tx(skb, &shhwtstamp);
379
380 return;
381}
382
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000383/* stmmac_get_rx_hwtstamp: get HW RX timestamps
384 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @entry : descriptor index to be used.
386 * @skb : the socket buffer
387 * Description :
388 * This function will read received packet's timestamp from the descriptor
389 * and pass it to stack. It also perform some sanity checks.
390 */
391static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000392 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000393{
394 struct skb_shared_hwtstamps *shhwtstamp = NULL;
395 u64 ns;
396 void *desc = NULL;
397
398 if (!priv->hwts_rx_en)
399 return;
400
401 if (priv->adv_ts)
402 desc = (priv->dma_erx + entry);
403 else
404 desc = (priv->dma_rx + entry);
405
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000406 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000407 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
408 return;
409
410 /* get valid tstamp */
411 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
412 shhwtstamp = skb_hwtstamps(skb);
413 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
414 shhwtstamp->hwtstamp = ns_to_ktime(ns);
415}
416
417/**
418 * stmmac_hwtstamp_ioctl - control hardware timestamping.
419 * @dev: device pointer.
420 * @ifr: An IOCTL specefic structure, that can contain a pointer to
421 * a proprietary structure used to pass information to the driver.
422 * Description:
423 * This function configures the MAC to enable/disable both outgoing(TX)
424 * and incoming(RX) packets time stamping based on user input.
425 * Return Value:
426 * 0 on success and an appropriate -ve integer on failure.
427 */
428static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
429{
430 struct stmmac_priv *priv = netdev_priv(dev);
431 struct hwtstamp_config config;
432 struct timespec now;
433 u64 temp = 0;
434 u32 ptp_v2 = 0;
435 u32 tstamp_all = 0;
436 u32 ptp_over_ipv4_udp = 0;
437 u32 ptp_over_ipv6_udp = 0;
438 u32 ptp_over_ethernet = 0;
439 u32 snap_type_sel = 0;
440 u32 ts_master_en = 0;
441 u32 ts_event_en = 0;
442 u32 value = 0;
443
444 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
445 netdev_alert(priv->dev, "No support for HW time stamping\n");
446 priv->hwts_tx_en = 0;
447 priv->hwts_rx_en = 0;
448
449 return -EOPNOTSUPP;
450 }
451
452 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000453 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454 return -EFAULT;
455
456 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
457 __func__, config.flags, config.tx_type, config.rx_filter);
458
459 /* reserved for future extensions */
460 if (config.flags)
461 return -EINVAL;
462
Ben Hutchings5f3da322013-11-14 00:43:41 +0000463 if (config.tx_type != HWTSTAMP_TX_OFF &&
464 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (priv->adv_ts) {
468 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_NONE;
472 break;
473
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000475 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
477 /* take time stamp for all event messages */
478 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
479
480 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
481 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
482 break;
483
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000485 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
487 /* take time stamp for SYNC messages only */
488 ts_event_en = PTP_TCR_TSEVNTENA;
489
490 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
491 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
492 break;
493
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000495 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
497 /* take time stamp for Delay_Req messages only */
498 ts_master_en = PTP_TCR_TSMSTRENA;
499 ts_event_en = PTP_TCR_TSEVNTENA;
500
501 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
502 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
503 break;
504
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000505 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000506 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000507 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
508 ptp_v2 = PTP_TCR_TSVER2ENA;
509 /* take time stamp for all event messages */
510 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
511
512 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
513 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
514 break;
515
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000517 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
519 ptp_v2 = PTP_TCR_TSVER2ENA;
520 /* take time stamp for SYNC messages only */
521 ts_event_en = PTP_TCR_TSEVNTENA;
522
523 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
524 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
525 break;
526
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000527 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000528 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
530 ptp_v2 = PTP_TCR_TSVER2ENA;
531 /* take time stamp for Delay_Req messages only */
532 ts_master_en = PTP_TCR_TSMSTRENA;
533 ts_event_en = PTP_TCR_TSEVNTENA;
534
535 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
536 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
537 break;
538
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000539 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000540 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000541 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
542 ptp_v2 = PTP_TCR_TSVER2ENA;
543 /* take time stamp for all event messages */
544 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
554 ptp_v2 = PTP_TCR_TSVER2ENA;
555 /* take time stamp for SYNC messages only */
556 ts_event_en = PTP_TCR_TSEVNTENA;
557
558 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
559 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
560 ptp_over_ethernet = PTP_TCR_TSIPENA;
561 break;
562
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000563 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000564 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
566 ptp_v2 = PTP_TCR_TSVER2ENA;
567 /* take time stamp for Delay_Req messages only */
568 ts_master_en = PTP_TCR_TSMSTRENA;
569 ts_event_en = PTP_TCR_TSEVNTENA;
570
571 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
572 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
573 ptp_over_ethernet = PTP_TCR_TSIPENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_ALL;
579 tstamp_all = PTP_TCR_TSENALL;
580 break;
581
582 default:
583 return -ERANGE;
584 }
585 } else {
586 switch (config.rx_filter) {
587 case HWTSTAMP_FILTER_NONE:
588 config.rx_filter = HWTSTAMP_FILTER_NONE;
589 break;
590 default:
591 /* PTP v1, UDP, any kind of event packet */
592 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
593 break;
594 }
595 }
596 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000597 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598
599 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
600 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
601 else {
602 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000603 tstamp_all | ptp_v2 | ptp_over_ethernet |
604 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
605 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000606
607 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
608
609 /* program Sub Second Increment reg */
610 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
611
612 /* calculate default added value:
613 * formula is :
614 * addend = (2^32)/freq_div_ratio;
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200615 * where, freq_div_ratio = clk_ptp_ref_i/50MHz
616 * hence, addend = ((2^32) * 50MHz)/clk_ptp_ref_i;
617 * NOTE: clk_ptp_ref_i should be >= 50MHz to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 * achive 20ns accuracy.
619 *
620 * 2^x * y == (y << x), hence
621 * 2^32 * 50000000 ==> (50000000 << 32)
622 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 temp = (u64) (50000000ULL << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200624 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 priv->hw->ptp->config_addend(priv->ioaddr,
626 priv->default_addend);
627
628 /* initialize system time */
629 getnstimeofday(&now);
630 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
639 * stmmac_init_ptp: init PTP
640 * @priv: driver private structure
641 * Description: this is to verify if the HW supports the PTPv1 or v2.
642 * This is done by looking at the HW cap. register.
643 * Also it registers the ptp driver.
644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
655 } else {
656 clk_prepare_enable(priv->clk_ptp_ref);
657 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
658 }
659
Vince Bridgers7cd01392013-12-20 11:19:34 -0600660 priv->adv_ts = 0;
661 if (priv->dma_cap.atime_stamp && priv->extend_desc)
662 priv->adv_ts = 1;
663
664 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
665 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
666
667 if (netif_msg_hw(priv) && priv->adv_ts)
668 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000669
670 priv->hw->ptp = &stmmac_ptp;
671 priv->hwts_tx_en = 0;
672 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000673
674 return stmmac_ptp_register(priv);
675}
676
677static void stmmac_release_ptp(struct stmmac_priv *priv)
678{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200679 if (priv->clk_ptp_ref)
680 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000681 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000682}
683
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700684/**
685 * stmmac_adjust_link
686 * @dev: net device structure
687 * Description: it adjusts the link parameters.
688 */
689static void stmmac_adjust_link(struct net_device *dev)
690{
691 struct stmmac_priv *priv = netdev_priv(dev);
692 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 unsigned long flags;
694 int new_state = 0;
695 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
696
697 if (phydev == NULL)
698 return;
699
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700700 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000703 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704
705 /* Now we make sure that we can be in full duplex mode.
706 * If not, we operate in half-duplex mode. */
707 if (phydev->duplex != priv->oldduplex) {
708 new_state = 1;
709 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000710 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000712 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 priv->oldduplex = phydev->duplex;
714 }
715 /* Flow Control operation */
716 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500717 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000718 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700719
720 if (phydev->speed != priv->speed) {
721 new_state = 1;
722 switch (phydev->speed) {
723 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000724 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000725 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000726 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700727 break;
728 case 100:
729 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000730 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000733 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700734 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 }
737 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000738 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000740 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 break;
742 default:
743 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000744 pr_warn("%s: Speed (%d) not 10/100\n",
745 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700746 break;
747 }
748
749 priv->speed = phydev->speed;
750 }
751
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000752 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700753
754 if (!priv->oldlink) {
755 new_state = 1;
756 priv->oldlink = 1;
757 }
758 } else if (priv->oldlink) {
759 new_state = 1;
760 priv->oldlink = 0;
761 priv->speed = 0;
762 priv->oldduplex = -1;
763 }
764
765 if (new_state && netif_msg_link(priv))
766 phy_print_status(phydev);
767
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100768 spin_unlock_irqrestore(&priv->lock, flags);
769
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200770 /* At this stage, it could be needed to setup the EEE or adjust some
771 * MAC related HW registers.
772 */
773 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700774}
775
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000776/**
777 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
778 * @priv: driver private structure
779 * Description: this is to verify if the HW supports the PCS.
780 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
781 * configured for the TBI, RTBI, or SGMII PHY interface.
782 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000783static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
784{
785 int interface = priv->plat->interface;
786
787 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900788 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
789 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
790 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
791 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000792 pr_debug("STMMAC: PCS RGMII support enable\n");
793 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900794 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000795 pr_debug("STMMAC: PCS SGMII support enable\n");
796 priv->pcs = STMMAC_PCS_SGMII;
797 }
798 }
799}
800
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801/**
802 * stmmac_init_phy - PHY initialization
803 * @dev: net device structure
804 * Description: it initializes the driver's PHY state, and attaches the PHY
805 * to the mac driver.
806 * Return value:
807 * 0 on success
808 */
809static int stmmac_init_phy(struct net_device *dev)
810{
811 struct stmmac_priv *priv = netdev_priv(dev);
812 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000813 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000814 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000815 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000816 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700817 priv->oldlink = 0;
818 priv->speed = 0;
819 priv->oldduplex = -1;
820
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000821 if (priv->plat->phy_bus_name)
822 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000823 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000824 else
825 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000826 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000827
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000828 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000829 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000830 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831
Florian Fainellif9a8f832013-01-14 00:52:52 +0000832 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833
834 if (IS_ERR(phydev)) {
835 pr_err("%s: Could not attach to PHY\n", dev->name);
836 return PTR_ERR(phydev);
837 }
838
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000839 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000840 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000841 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200842 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000843 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
844 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000845
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700846 /*
847 * Broken HW is sometimes missing the pull-up resistor on the
848 * MDIO line, which results in reads to non-existent devices returning
849 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
850 * device as well.
851 * Note: phydev->phy_id is the result of reading the UID PHY registers.
852 */
853 if (phydev->phy_id == 0) {
854 phy_disconnect(phydev);
855 return -ENODEV;
856 }
857 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000858 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859
860 priv->phydev = phydev;
861
862 return 0;
863}
864
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700865/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000866 * stmmac_display_ring: display ring
867 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000869 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000870 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000872static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000875 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
876 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000877
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000879 u64 x;
880 if (extend_desc) {
881 x = *(u64 *) ep;
882 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000883 i, (unsigned int)virt_to_phys(ep),
884 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000885 ep->basic.des2, ep->basic.des3);
886 ep++;
887 } else {
888 x = *(u64 *) p;
889 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000890 i, (unsigned int)virt_to_phys(p),
891 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892 p->des2, p->des3);
893 p++;
894 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700895 pr_info("\n");
896 }
897}
898
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899static void stmmac_display_rings(struct stmmac_priv *priv)
900{
901 unsigned int txsize = priv->dma_tx_size;
902 unsigned int rxsize = priv->dma_rx_size;
903
904 if (priv->extend_desc) {
905 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000906 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000907 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000908 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000909 } else {
910 pr_info("RX descriptor ring:\n");
911 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
912 pr_info("TX descriptor ring:\n");
913 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
914 }
915}
916
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000917static int stmmac_set_bfsize(int mtu, int bufsize)
918{
919 int ret = bufsize;
920
921 if (mtu >= BUF_SIZE_4KiB)
922 ret = BUF_SIZE_8KiB;
923 else if (mtu >= BUF_SIZE_2KiB)
924 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100925 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000926 ret = BUF_SIZE_2KiB;
927 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100928 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000929
930 return ret;
931}
932
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000933/**
934 * stmmac_clear_descriptors: clear descriptors
935 * @priv: driver private structure
936 * Description: this function is called to clear the tx and rx descriptors
937 * in case of both basic and extended descriptors are used.
938 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939static void stmmac_clear_descriptors(struct stmmac_priv *priv)
940{
941 int i;
942 unsigned int txsize = priv->dma_tx_size;
943 unsigned int rxsize = priv->dma_rx_size;
944
945 /* Clear the Rx/Tx descriptors */
946 for (i = 0; i < rxsize; i++)
947 if (priv->extend_desc)
948 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
949 priv->use_riwt, priv->mode,
950 (i == rxsize - 1));
951 else
952 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
953 priv->use_riwt, priv->mode,
954 (i == rxsize - 1));
955 for (i = 0; i < txsize; i++)
956 if (priv->extend_desc)
957 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
958 priv->mode,
959 (i == txsize - 1));
960 else
961 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
962 priv->mode,
963 (i == txsize - 1));
964}
965
966static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100967 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000968{
969 struct sk_buff *skb;
970
971 skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100972 flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200973 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000974 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976 }
977 skb_reserve(skb, NET_IP_ALIGN);
978 priv->rx_skbuff[i] = skb;
979 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
980 priv->dma_buf_sz,
981 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200982 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
983 pr_err("%s: DMA mapping error\n", __func__);
984 dev_kfree_skb_any(skb);
985 return -EINVAL;
986 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000987
988 p->des2 = priv->rx_skbuff_dma[i];
989
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100990 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100992 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993
994 return 0;
995}
996
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200997static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
998{
999 if (priv->rx_skbuff[i]) {
1000 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1001 priv->dma_buf_sz, DMA_FROM_DEVICE);
1002 dev_kfree_skb_any(priv->rx_skbuff[i]);
1003 }
1004 priv->rx_skbuff[i] = NULL;
1005}
1006
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001007/**
1008 * init_dma_desc_rings - init the RX/TX descriptor rings
1009 * @dev: net device structure
1010 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001011 * and allocates the socket buffers. It suppors the chained and ring
1012 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001013 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001014static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001015{
1016 int i;
1017 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001018 unsigned int txsize = priv->dma_tx_size;
1019 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001020 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001021 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001022
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001023 if (priv->hw->mode->set_16kib_bfsize)
1024 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001025
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001026 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001027 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001028
Vince Bridgers2618abb2014-01-20 05:39:01 -06001029 priv->dma_buf_sz = bfsize;
1030
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001031 if (netif_msg_probe(priv))
1032 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
1033 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001034
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001035 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001036 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1037 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001038
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001039 /* RX INITIALIZATION */
1040 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1041 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001042 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001043 struct dma_desc *p;
1044 if (priv->extend_desc)
1045 p = &((priv->dma_erx + i)->basic);
1046 else
1047 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001048
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001049 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001050 if (ret)
1051 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001052
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001053 if (netif_msg_probe(priv))
1054 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1055 priv->rx_skbuff[i]->data,
1056 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 }
1058 priv->cur_rx = 0;
1059 priv->dirty_rx = (unsigned int)(i - rxsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001060 buf_sz = bfsize;
1061
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001062 /* Setup the chained descriptor addresses */
1063 if (priv->mode == STMMAC_CHAIN_MODE) {
1064 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001065 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1066 rxsize, 1);
1067 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1068 txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001070 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1071 rxsize, 0);
1072 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1073 txsize, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001074 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001075 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001076
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001077 /* TX INITIALIZATION */
1078 for (i = 0; i < txsize; i++) {
1079 struct dma_desc *p;
1080 if (priv->extend_desc)
1081 p = &((priv->dma_etx + i)->basic);
1082 else
1083 p = priv->dma_tx + i;
1084 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001085 priv->tx_skbuff_dma[i].buf = 0;
1086 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001088 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090 priv->dirty_tx = 0;
1091 priv->cur_tx = 0;
1092
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001094
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095 if (netif_msg_hw(priv))
1096 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001097
1098 return 0;
1099err_init_rx_buffers:
1100 while (--i >= 0)
1101 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001102 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001103}
1104
1105static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1106{
1107 int i;
1108
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109 for (i = 0; i < priv->dma_rx_size; i++)
1110 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001111}
1112
1113static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1114{
1115 int i;
1116
1117 for (i = 0; i < priv->dma_tx_size; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001118 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001119
damuzi00075e43642014-01-17 23:47:59 +08001120 if (priv->extend_desc)
1121 p = &((priv->dma_etx + i)->basic);
1122 else
1123 p = priv->dma_tx + i;
1124
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001125 if (priv->tx_skbuff_dma[i].buf) {
1126 if (priv->tx_skbuff_dma[i].map_as_page)
1127 dma_unmap_page(priv->device,
1128 priv->tx_skbuff_dma[i].buf,
1129 priv->hw->desc->get_tx_len(p),
1130 DMA_TO_DEVICE);
1131 else
1132 dma_unmap_single(priv->device,
1133 priv->tx_skbuff_dma[i].buf,
1134 priv->hw->desc->get_tx_len(p),
1135 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001136 }
1137
1138 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001139 dev_kfree_skb_any(priv->tx_skbuff[i]);
1140 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001141 priv->tx_skbuff_dma[i].buf = 0;
1142 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001143 }
1144 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001145}
1146
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001147static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1148{
1149 unsigned int txsize = priv->dma_tx_size;
1150 unsigned int rxsize = priv->dma_rx_size;
1151 int ret = -ENOMEM;
1152
1153 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1154 GFP_KERNEL);
1155 if (!priv->rx_skbuff_dma)
1156 return -ENOMEM;
1157
1158 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1159 GFP_KERNEL);
1160 if (!priv->rx_skbuff)
1161 goto err_rx_skbuff;
1162
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001163 priv->tx_skbuff_dma = kmalloc_array(txsize,
1164 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001165 GFP_KERNEL);
1166 if (!priv->tx_skbuff_dma)
1167 goto err_tx_skbuff_dma;
1168
1169 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1170 GFP_KERNEL);
1171 if (!priv->tx_skbuff)
1172 goto err_tx_skbuff;
1173
1174 if (priv->extend_desc) {
1175 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
1176 sizeof(struct
1177 dma_extended_desc),
1178 &priv->dma_rx_phy,
1179 GFP_KERNEL);
1180 if (!priv->dma_erx)
1181 goto err_dma;
1182
1183 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1184 sizeof(struct
1185 dma_extended_desc),
1186 &priv->dma_tx_phy,
1187 GFP_KERNEL);
1188 if (!priv->dma_etx) {
1189 dma_free_coherent(priv->device, priv->dma_rx_size *
1190 sizeof(struct dma_extended_desc),
1191 priv->dma_erx, priv->dma_rx_phy);
1192 goto err_dma;
1193 }
1194 } else {
1195 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1196 sizeof(struct dma_desc),
1197 &priv->dma_rx_phy,
1198 GFP_KERNEL);
1199 if (!priv->dma_rx)
1200 goto err_dma;
1201
1202 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1203 sizeof(struct dma_desc),
1204 &priv->dma_tx_phy,
1205 GFP_KERNEL);
1206 if (!priv->dma_tx) {
1207 dma_free_coherent(priv->device, priv->dma_rx_size *
1208 sizeof(struct dma_desc),
1209 priv->dma_rx, priv->dma_rx_phy);
1210 goto err_dma;
1211 }
1212 }
1213
1214 return 0;
1215
1216err_dma:
1217 kfree(priv->tx_skbuff);
1218err_tx_skbuff:
1219 kfree(priv->tx_skbuff_dma);
1220err_tx_skbuff_dma:
1221 kfree(priv->rx_skbuff);
1222err_rx_skbuff:
1223 kfree(priv->rx_skbuff_dma);
1224 return ret;
1225}
1226
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001227static void free_dma_desc_resources(struct stmmac_priv *priv)
1228{
1229 /* Release the DMA TX/RX socket buffers */
1230 dma_free_rx_skbufs(priv);
1231 dma_free_tx_skbufs(priv);
1232
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001233 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001234 if (!priv->extend_desc) {
1235 dma_free_coherent(priv->device,
1236 priv->dma_tx_size * sizeof(struct dma_desc),
1237 priv->dma_tx, priv->dma_tx_phy);
1238 dma_free_coherent(priv->device,
1239 priv->dma_rx_size * sizeof(struct dma_desc),
1240 priv->dma_rx, priv->dma_rx_phy);
1241 } else {
1242 dma_free_coherent(priv->device, priv->dma_tx_size *
1243 sizeof(struct dma_extended_desc),
1244 priv->dma_etx, priv->dma_tx_phy);
1245 dma_free_coherent(priv->device, priv->dma_rx_size *
1246 sizeof(struct dma_extended_desc),
1247 priv->dma_erx, priv->dma_rx_phy);
1248 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001249 kfree(priv->rx_skbuff_dma);
1250 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001251 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001252 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001253}
1254
1255/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001256 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001257 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001258 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001259 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260 */
1261static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1262{
Sonic Zhange2a240c2013-08-28 18:55:39 +08001263 if (priv->plat->force_thresh_dma_mode)
1264 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc);
1265 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001266 /*
1267 * In case of GMAC, SF mode can be enabled
1268 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001269 * 1) TX COE if actually supported
1270 * 2) There is no bugged Jumbo frame support
1271 * that needs to not insert csum in the TDES.
1272 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001273 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001274 tc = SF_DMA_MODE;
1275 } else
1276 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277}
1278
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279/**
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001280 * stmmac_tx_clean:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001281 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001282 * Description: it reclaims resources after transmission completes.
1283 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001284static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285{
1286 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001288 spin_lock(&priv->tx_lock);
1289
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001290 priv->xstats.tx_clean++;
1291
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292 while (priv->dirty_tx != priv->cur_tx) {
1293 int last;
1294 unsigned int entry = priv->dirty_tx % txsize;
1295 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001296 struct dma_desc *p;
1297
1298 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001299 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001300 else
1301 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302
1303 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001304 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305 break;
1306
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001307 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001308 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309 if (likely(last)) {
1310 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001311 priv->hw->desc->tx_status(&priv->dev->stats,
1312 &priv->xstats, p,
1313 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001314 if (likely(tx_error == 0)) {
1315 priv->dev->stats.tx_packets++;
1316 priv->xstats.tx_pkt_n++;
1317 } else
1318 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001319
1320 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001321 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001322 if (netif_msg_tx_done(priv))
1323 pr_debug("%s: curr %d, dirty %d\n", __func__,
1324 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001326 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1327 if (priv->tx_skbuff_dma[entry].map_as_page)
1328 dma_unmap_page(priv->device,
1329 priv->tx_skbuff_dma[entry].buf,
1330 priv->hw->desc->get_tx_len(p),
1331 DMA_TO_DEVICE);
1332 else
1333 dma_unmap_single(priv->device,
1334 priv->tx_skbuff_dma[entry].buf,
1335 priv->hw->desc->get_tx_len(p),
1336 DMA_TO_DEVICE);
1337 priv->tx_skbuff_dma[entry].buf = 0;
1338 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001339 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001340 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001341
1342 if (likely(skb != NULL)) {
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001343 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 priv->tx_skbuff[entry] = NULL;
1345 }
1346
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001347 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001348
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001349 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001350 }
1351 if (unlikely(netif_queue_stopped(priv->dev) &&
1352 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1353 netif_tx_lock(priv->dev);
1354 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001355 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001356 if (netif_msg_tx_done(priv))
1357 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001358 netif_wake_queue(priv->dev);
1359 }
1360 netif_tx_unlock(priv->dev);
1361 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001362
1363 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1364 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001365 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001366 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001367 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368}
1369
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001370static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001372 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373}
1374
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001375static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001377 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378}
1379
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001381 * stmmac_tx_err: irq tx error mng function
1382 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 * Description: it cleans the descriptors and restarts the transmission
1384 * in case of errors.
1385 */
1386static void stmmac_tx_err(struct stmmac_priv *priv)
1387{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001388 int i;
1389 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390 netif_stop_queue(priv->dev);
1391
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001392 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001394 for (i = 0; i < txsize; i++)
1395 if (priv->extend_desc)
1396 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1397 priv->mode,
1398 (i == txsize - 1));
1399 else
1400 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1401 priv->mode,
1402 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403 priv->dirty_tx = 0;
1404 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001405 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406
1407 priv->dev->stats.tx_errors++;
1408 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409}
1410
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001411/**
1412 * stmmac_dma_interrupt: DMA ISR
1413 * @priv: driver private structure
1414 * Description: this is the DMA ISR. It is called by the main ISR.
1415 * It calls the dwmac dma routine to understand which type of interrupt
1416 * happened. In case of there is a Normal interrupt and either TX or RX
1417 * interrupt happened so the NAPI is scheduled.
1418 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001419static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001420{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001421 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001422
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001423 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001424 if (likely((status & handle_rx)) || (status & handle_tx)) {
1425 if (likely(napi_schedule_prep(&priv->napi))) {
1426 stmmac_disable_dma_irq(priv);
1427 __napi_schedule(&priv->napi);
1428 }
1429 }
1430 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001431 /* Try to bump up the dma threshold on this failure */
1432 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
1433 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001434 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001435 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001436 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001437 } else if (unlikely(status == tx_hard_error))
1438 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001439}
1440
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001441/**
1442 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1443 * @priv: driver private structure
1444 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1445 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001446static void stmmac_mmc_setup(struct stmmac_priv *priv)
1447{
1448 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001449 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001450
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001451 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001452
1453 if (priv->dma_cap.rmon) {
1454 dwmac_mmc_ctrl(priv->ioaddr, mode);
1455 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1456 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001457 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001458}
1459
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001460static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1461{
1462 u32 hwid = priv->hw->synopsys_uid;
1463
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001464 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001465 if (likely(hwid)) {
1466 u32 uid = ((hwid & 0x0000ff00) >> 8);
1467 u32 synid = (hwid & 0x000000ff);
1468
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001469 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001470 uid, synid);
1471
1472 return synid;
1473 }
1474 return 0;
1475}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001476
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001477/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001478 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
1479 * @priv: driver private structure
1480 * Description: select the Enhanced/Alternate or Normal descriptors.
1481 * In case of Enhanced/Alternate, it looks at the extended descriptors are
1482 * supported by the HW cap. register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001483 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001484static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1485{
1486 if (priv->plat->enh_desc) {
1487 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001488
1489 /* GMAC older than 3.50 has no extended descriptors */
1490 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1491 pr_info("\tEnabled extended descriptors\n");
1492 priv->extend_desc = 1;
1493 } else
1494 pr_warn("Extended descriptors not supported\n");
1495
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001496 priv->hw->desc = &enh_desc_ops;
1497 } else {
1498 pr_info(" Normal descriptors\n");
1499 priv->hw->desc = &ndesc_ops;
1500 }
1501}
1502
1503/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001504 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
1505 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001506 * Description:
1507 * new GMAC chip generations have a new register to indicate the
1508 * presence of the optional feature/functions.
1509 * This can be also used to override the value passed through the
1510 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001511 */
1512static int stmmac_get_hw_features(struct stmmac_priv *priv)
1513{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001514 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001515
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001516 if (priv->hw->dma->get_hw_feature) {
1517 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001518
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001519 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1520 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1521 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1522 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001523 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001524 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1525 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1526 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001527 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001528 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001529 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001530 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001531 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001532 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001533 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001534 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1535 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001536 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001537 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001538 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001539 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1540 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001541 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001542 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1543 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001544 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001545 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001546 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001547 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001548 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001549 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001550 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001551 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001552 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001553 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1554 /* Alternate (enhanced) DESC mode */
1555 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001556 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001557
1558 return hw_cap;
1559}
1560
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001561/**
1562 * stmmac_check_ether_addr: check if the MAC addr is valid
1563 * @priv: driver private structure
1564 * Description:
1565 * it is to verify if the MAC address is valid, in case of failures it
1566 * generates a random MAC address
1567 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001568static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1569{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001570 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001571 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001572 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001573 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001574 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001575 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1576 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001577 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001578}
1579
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001580/**
1581 * stmmac_init_dma_engine: DMA init.
1582 * @priv: driver private structure
1583 * Description:
1584 * It inits the DMA invoking the specific MAC/GMAC callback.
1585 * Some DMA parameters can be passed from the platform;
1586 * in case of these are not passed a default is kept for the MAC or GMAC.
1587 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001588static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1589{
1590 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001591 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001592 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001593
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001594 if (priv->plat->dma_cfg) {
1595 pbl = priv->plat->dma_cfg->pbl;
1596 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001597 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001598 burst_len = priv->plat->dma_cfg->burst_len;
1599 }
1600
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001601 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1602 atds = 1;
1603
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001604 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001605 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001606 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001607}
1608
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001609/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001610 * stmmac_tx_timer: mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001611 * @data: data pointer
1612 * Description:
1613 * This is the timer handler to directly invoke the stmmac_tx_clean.
1614 */
1615static void stmmac_tx_timer(unsigned long data)
1616{
1617 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1618
1619 stmmac_tx_clean(priv);
1620}
1621
1622/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001623 * stmmac_init_tx_coalesce: init tx mitigation options.
1624 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001625 * Description:
1626 * This inits the transmit coalesce parameters: i.e. timer rate,
1627 * timer handler and default threshold used for enabling the
1628 * interrupt on completion bit.
1629 */
1630static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1631{
1632 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1633 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1634 init_timer(&priv->txtimer);
1635 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1636 priv->txtimer.data = (unsigned long)priv;
1637 priv->txtimer.function = stmmac_tx_timer;
1638 add_timer(&priv->txtimer);
1639}
1640
1641/**
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001642 * stmmac_hw_setup: setup mac in a usable state.
1643 * @dev : pointer to the device structure.
1644 * Description:
1645 * This function sets up the ip in a usable state.
1646 * Return value:
1647 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1648 * file on failure.
1649 */
1650static int stmmac_hw_setup(struct net_device *dev)
1651{
1652 struct stmmac_priv *priv = netdev_priv(dev);
1653 int ret;
1654
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001655 /* DMA initialization and SW reset */
1656 ret = stmmac_init_dma_engine(priv);
1657 if (ret < 0) {
1658 pr_err("%s: DMA engine initialization failed\n", __func__);
1659 return ret;
1660 }
1661
1662 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001663 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001664
1665 /* If required, perform hw setup of the bus. */
1666 if (priv->plat->bus_setup)
1667 priv->plat->bus_setup(priv->ioaddr);
1668
1669 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001670 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001672 ret = priv->hw->mac->rx_ipc(priv->hw);
1673 if (!ret) {
1674 pr_warn(" RX IPC Checksum Offload disabled\n");
1675 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001676 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001677 }
1678
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001679 /* Enable the MAC Rx/Tx */
1680 stmmac_set_mac(priv->ioaddr, true);
1681
1682 /* Set the HW DMA mode and the COE */
1683 stmmac_dma_operation_mode(priv);
1684
1685 stmmac_mmc_setup(priv);
1686
1687 ret = stmmac_init_ptp(priv);
Hans de Goede7509edd2014-01-26 15:50:43 +01001688 if (ret && ret != -EOPNOTSUPP)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001689 pr_warn("%s: failed PTP initialisation\n", __func__);
1690
1691#ifdef CONFIG_STMMAC_DEBUG_FS
1692 ret = stmmac_init_fs(dev);
1693 if (ret < 0)
1694 pr_warn("%s: failed debugFS registration\n", __func__);
1695#endif
1696 /* Start the ball rolling... */
1697 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1698 priv->hw->dma->start_tx(priv->ioaddr);
1699 priv->hw->dma->start_rx(priv->ioaddr);
1700
1701 /* Dump DMA/MAC registers */
1702 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001703 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704 priv->hw->dma->dump_regs(priv->ioaddr);
1705 }
1706 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1707
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1709 priv->rx_riwt = MAX_DMA_RIWT;
1710 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1711 }
1712
1713 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001714 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001715
1716 return 0;
1717}
1718
1719/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001720 * stmmac_open - open entry point of the driver
1721 * @dev : pointer to the device structure.
1722 * Description:
1723 * This function is the open entry point of the driver.
1724 * Return value:
1725 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1726 * file on failure.
1727 */
1728static int stmmac_open(struct net_device *dev)
1729{
1730 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001731 int ret;
1732
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001733 stmmac_check_ether_addr(priv);
1734
Byungho An4d8f0822013-04-07 17:56:16 +00001735 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1736 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001737 ret = stmmac_init_phy(dev);
1738 if (ret) {
1739 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1740 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001741 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001742 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001743 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001744
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001745 /* Extra statistics */
1746 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1747 priv->xstats.threshold = tc;
1748
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001749 /* Create and initialize the TX/RX descriptors chains. */
1750 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1751 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1752 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001753
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001754 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001755 if (ret < 0) {
1756 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1757 goto dma_desc_error;
1758 }
1759
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001760 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1761 if (ret < 0) {
1762 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1763 goto init_error;
1764 }
1765
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001766 ret = stmmac_hw_setup(dev);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001767 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001768 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001769 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001770 }
1771
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001772 stmmac_init_tx_coalesce(priv);
1773
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001774 if (priv->phydev)
1775 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001776
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001777 /* Request the IRQ lines */
1778 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001779 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001780 if (unlikely(ret < 0)) {
1781 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1782 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001783 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001784 }
1785
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001786 /* Request the Wake IRQ in case of another line is used for WoL */
1787 if (priv->wol_irq != dev->irq) {
1788 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1789 IRQF_SHARED, dev->name, dev);
1790 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001791 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1792 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001793 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001794 }
1795 }
1796
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001797 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001798 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001799 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1800 dev->name, dev);
1801 if (unlikely(ret < 0)) {
1802 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1803 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001804 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001805 }
1806 }
1807
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001808 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001809 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001810
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001812
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001813lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001814 if (priv->wol_irq != dev->irq)
1815 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001816wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001817 free_irq(dev->irq, dev);
1818
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001819init_error:
1820 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001821dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 if (priv->phydev)
1823 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001824
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001825 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826}
1827
1828/**
1829 * stmmac_release - close entry point of the driver
1830 * @dev : device pointer.
1831 * Description:
1832 * This is the stop entry point of the driver.
1833 */
1834static int stmmac_release(struct net_device *dev)
1835{
1836 struct stmmac_priv *priv = netdev_priv(dev);
1837
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001838 if (priv->eee_enabled)
1839 del_timer_sync(&priv->eee_ctrl_timer);
1840
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001841 /* Stop and disconnect the PHY */
1842 if (priv->phydev) {
1843 phy_stop(priv->phydev);
1844 phy_disconnect(priv->phydev);
1845 priv->phydev = NULL;
1846 }
1847
1848 netif_stop_queue(dev);
1849
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001850 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001852 del_timer_sync(&priv->txtimer);
1853
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854 /* Free the IRQ lines */
1855 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001856 if (priv->wol_irq != dev->irq)
1857 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001858 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860
1861 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001862 priv->hw->dma->stop_tx(priv->ioaddr);
1863 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864
1865 /* Release and free the Rx/Tx resources */
1866 free_dma_desc_resources(priv);
1867
avisconti19449bf2010-10-25 18:58:14 +00001868 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001869 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870
1871 netif_carrier_off(dev);
1872
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001873#ifdef CONFIG_STMMAC_DEBUG_FS
1874 stmmac_exit_fs();
1875#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001876
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001877 stmmac_release_ptp(priv);
1878
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879 return 0;
1880}
1881
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001882/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001883 * stmmac_xmit: Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884 * @skb : the socket buffer
1885 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001886 * Description : this is the tx entry point of the driver.
1887 * It programs the chain or the ring and supports oversized frames
1888 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889 */
1890static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1891{
1892 struct stmmac_priv *priv = netdev_priv(dev);
1893 unsigned int txsize = priv->dma_tx_size;
1894 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001895 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001896 int nfrags = skb_shinfo(skb)->nr_frags;
1897 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001898 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001899 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001901 spin_lock(&priv->tx_lock);
1902
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001904 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905 if (!netif_queue_stopped(dev)) {
1906 netif_stop_queue(dev);
1907 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001908 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909 }
1910 return NETDEV_TX_BUSY;
1911 }
1912
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001913 if (priv->tx_path_in_lpi_mode)
1914 stmmac_disable_eee_mode(priv);
1915
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916 entry = priv->cur_tx % txsize;
1917
Michał Mirosław5e982f32011-04-09 02:46:55 +00001918 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001920 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001921 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001922 else
1923 desc = priv->dma_tx + entry;
1924
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925 first = desc;
1926
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001927 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001928 if (enh_desc)
1929 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1930
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001931 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001933 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001934 if (dma_mapping_error(priv->device, desc->des2))
1935 goto dma_map_err;
1936 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001937 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001938 csum_insertion, priv->mode);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001939 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001940 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001941 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001942 if (unlikely(entry < 0))
1943 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001944 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001945
1946 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001947 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1948 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001949
damuzi00075e43642014-01-17 23:47:59 +08001950 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001952 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001953 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001954 else
1955 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956
Ian Campbellf7223802011-09-21 21:53:20 +00001957 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1958 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001959 if (dma_mapping_error(priv->device, desc->des2))
1960 goto dma_map_err; /* should reuse desc w/o issues */
1961
1962 priv->tx_skbuff_dma[entry].buf = desc->des2;
1963 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001964 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1965 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001966 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001967 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00001968 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001969 }
1970
damuzi00075e43642014-01-17 23:47:59 +08001971 priv->tx_skbuff[entry] = skb;
1972
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001973 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001974 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001975
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001976 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001977 /* According to the coalesce parameter the IC bit for the latest
1978 * segment could be reset and the timer re-started to invoke the
1979 * stmmac_tx function. This approach takes care about the fragments.
1980 */
1981 priv->tx_count_frames += nfrags + 1;
1982 if (priv->tx_coal_frames > priv->tx_count_frames) {
1983 priv->hw->desc->clear_tx_ic(desc);
1984 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001985 mod_timer(&priv->txtimer,
1986 STMMAC_COAL_TIMER(priv->tx_coal_timer));
1987 } else
1988 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001989
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001990 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001991 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00001992 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001993
1994 priv->cur_tx++;
1995
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001996 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001997 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001998 __func__, (priv->cur_tx % txsize),
1999 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002000
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002001 if (priv->extend_desc)
2002 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
2003 else
2004 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
2005
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002006 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002007 print_pkt(skb->data, skb->len);
2008 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002009 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002010 if (netif_msg_hw(priv))
2011 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002012 netif_stop_queue(dev);
2013 }
2014
2015 dev->stats.tx_bytes += skb->len;
2016
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002017 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2018 priv->hwts_tx_en)) {
2019 /* declare that device is doing timestamping */
2020 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2021 priv->hw->desc->enable_tx_timestamp(first);
2022 }
2023
2024 if (!priv->hwts_tx_en)
2025 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002026
Richard Cochran52f64fa2011-06-19 03:31:43 +00002027 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2028
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002029 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002030 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002031
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002032dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002033 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002034 dev_err(priv->device, "Tx dma map failed\n");
2035 dev_kfree_skb(skb);
2036 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002037 return NETDEV_TX_OK;
2038}
2039
Vince Bridgersb9381982014-01-14 13:42:05 -06002040static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2041{
2042 struct ethhdr *ehdr;
2043 u16 vlanid;
2044
2045 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2046 NETIF_F_HW_VLAN_CTAG_RX &&
2047 !__vlan_get_tag(skb, &vlanid)) {
2048 /* pop the vlan tag */
2049 ehdr = (struct ethhdr *)skb->data;
2050 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2051 skb_pull(skb, VLAN_HLEN);
2052 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2053 }
2054}
2055
2056
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002057/**
2058 * stmmac_rx_refill: refill used skb preallocated buffers
2059 * @priv: driver private structure
2060 * Description : this is to reallocate the skb for the reception process
2061 * that is based on zero-copy.
2062 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002063static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2064{
2065 unsigned int rxsize = priv->dma_rx_size;
2066 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002067
2068 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2069 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002070 struct dma_desc *p;
2071
2072 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002073 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002074 else
2075 p = priv->dma_rx + entry;
2076
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002077 if (likely(priv->rx_skbuff[entry] == NULL)) {
2078 struct sk_buff *skb;
2079
Eric Dumazetacb600d2012-10-05 06:23:55 +00002080 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002081
2082 if (unlikely(skb == NULL))
2083 break;
2084
2085 priv->rx_skbuff[entry] = skb;
2086 priv->rx_skbuff_dma[entry] =
2087 dma_map_single(priv->device, skb->data, bfsize,
2088 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002089 if (dma_mapping_error(priv->device,
2090 priv->rx_skbuff_dma[entry])) {
2091 dev_err(priv->device, "Rx dma map failed\n");
2092 dev_kfree_skb(skb);
2093 break;
2094 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002095 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002096
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002097 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002098
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002099 if (netif_msg_rx_status(priv))
2100 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002101 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002102 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002103 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002104 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002105 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002106}
2107
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002108/**
2109 * stmmac_rx_refill: refill used skb preallocated buffers
2110 * @priv: driver private structure
2111 * @limit: napi bugget.
2112 * Description : this the function called by the napi poll method.
2113 * It gets all the frames inside the ring.
2114 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002115static int stmmac_rx(struct stmmac_priv *priv, int limit)
2116{
2117 unsigned int rxsize = priv->dma_rx_size;
2118 unsigned int entry = priv->cur_rx % rxsize;
2119 unsigned int next_entry;
2120 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002121 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002123 if (netif_msg_rx_status(priv)) {
2124 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002125 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002126 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002127 else
2128 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002129 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002130 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002131 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002132 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002133
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002134 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002135 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002136 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002137 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002138
2139 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002140 break;
2141
2142 count++;
2143
2144 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002145 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002146 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002147 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002148 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002149
2150 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002151 status = priv->hw->desc->rx_status(&priv->dev->stats,
2152 &priv->xstats, p);
2153 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2154 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2155 &priv->xstats,
2156 priv->dma_erx +
2157 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002158 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002159 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002160 if (priv->hwts_rx_en && !priv->extend_desc) {
2161 /* DESC2 & DESC3 will be overwitten by device
2162 * with timestamp value, hence reinitialize
2163 * them in stmmac_rx_refill() function so that
2164 * device can reuse it.
2165 */
2166 priv->rx_skbuff[entry] = NULL;
2167 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002168 priv->rx_skbuff_dma[entry],
2169 priv->dma_buf_sz,
2170 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002171 }
2172 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002173 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002174 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002176 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2177
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002178 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002179 * Type frames (LLC/LLC-SNAP)
2180 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002181 if (unlikely(status != llc_snap))
2182 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002184 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002185 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002186 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002187 if (frame_len > ETH_FRAME_LEN)
2188 pr_debug("\tframe size %d, COE: %d\n",
2189 frame_len, status);
2190 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002191 skb = priv->rx_skbuff[entry];
2192 if (unlikely(!skb)) {
2193 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002194 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002195 priv->dev->stats.rx_dropped++;
2196 break;
2197 }
2198 prefetch(skb->data - NET_IP_ALIGN);
2199 priv->rx_skbuff[entry] = NULL;
2200
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002201 stmmac_get_rx_hwtstamp(priv, entry, skb);
2202
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 skb_put(skb, frame_len);
2204 dma_unmap_single(priv->device,
2205 priv->rx_skbuff_dma[entry],
2206 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002207
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002208 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002209 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002210 print_pkt(skb->data, frame_len);
2211 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002212
Vince Bridgersb9381982014-01-14 13:42:05 -06002213 stmmac_rx_vlan(priv->dev, skb);
2214
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002215 skb->protocol = eth_type_trans(skb, priv->dev);
2216
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002217 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002218 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002219 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002221
2222 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002223
2224 priv->dev->stats.rx_packets++;
2225 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002226 }
2227 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228 }
2229
2230 stmmac_rx_refill(priv);
2231
2232 priv->xstats.rx_pkt_n += count;
2233
2234 return count;
2235}
2236
2237/**
2238 * stmmac_poll - stmmac poll method (NAPI)
2239 * @napi : pointer to the napi structure.
2240 * @budget : maximum number of packets that the current CPU can receive from
2241 * all interfaces.
2242 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002243 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002244 */
2245static int stmmac_poll(struct napi_struct *napi, int budget)
2246{
2247 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2248 int work_done = 0;
2249
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002250 priv->xstats.napi_poll++;
2251 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002253 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002254 if (work_done < budget) {
2255 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002256 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002257 }
2258 return work_done;
2259}
2260
2261/**
2262 * stmmac_tx_timeout
2263 * @dev : Pointer to net device structure
2264 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002265 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002266 * netdev structure and arrange for the device to be reset to a sane state
2267 * in order to transmit a new packet.
2268 */
2269static void stmmac_tx_timeout(struct net_device *dev)
2270{
2271 struct stmmac_priv *priv = netdev_priv(dev);
2272
2273 /* Clear Tx resources and restart transmitting again */
2274 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275}
2276
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002277/**
Jiri Pirko01789342011-08-16 06:29:00 +00002278 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002279 * @dev : pointer to the device structure
2280 * Description:
2281 * This function is a driver entry point which gets called by the kernel
2282 * whenever multicast addresses must be enabled/disabled.
2283 * Return value:
2284 * void.
2285 */
Jiri Pirko01789342011-08-16 06:29:00 +00002286static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002287{
2288 struct stmmac_priv *priv = netdev_priv(dev);
2289
Vince Bridgers3b57de92014-07-31 15:49:17 -05002290 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002291}
2292
2293/**
2294 * stmmac_change_mtu - entry point to change MTU size for the device.
2295 * @dev : device pointer.
2296 * @new_mtu : the new MTU size for the device.
2297 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2298 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2299 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2300 * Return value:
2301 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2302 * file on failure.
2303 */
2304static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2305{
2306 struct stmmac_priv *priv = netdev_priv(dev);
2307 int max_mtu;
2308
2309 if (netif_running(dev)) {
2310 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2311 return -EBUSY;
2312 }
2313
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002314 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002315 max_mtu = JUMBO_LEN;
2316 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002317 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002318
Vince Bridgers2618abb2014-01-20 05:39:01 -06002319 if (priv->plat->maxmtu < max_mtu)
2320 max_mtu = priv->plat->maxmtu;
2321
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002322 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2323 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2324 return -EINVAL;
2325 }
2326
Michał Mirosław5e982f32011-04-09 02:46:55 +00002327 dev->mtu = new_mtu;
2328 netdev_update_features(dev);
2329
2330 return 0;
2331}
2332
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002333static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002334 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002335{
2336 struct stmmac_priv *priv = netdev_priv(dev);
2337
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002338 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002339 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002340
Michał Mirosław5e982f32011-04-09 02:46:55 +00002341 if (!priv->plat->tx_coe)
2342 features &= ~NETIF_F_ALL_CSUM;
2343
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002344 /* Some GMAC devices have a bugged Jumbo frame support that
2345 * needs to have the Tx COE disabled for oversized frames
2346 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002347 * the TX csum insertionin the TDES and not use SF.
2348 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002349 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2350 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002351
Michał Mirosław5e982f32011-04-09 02:46:55 +00002352 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002353}
2354
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002355static int stmmac_set_features(struct net_device *netdev,
2356 netdev_features_t features)
2357{
2358 struct stmmac_priv *priv = netdev_priv(netdev);
2359
2360 /* Keep the COE Type in case of csum is supporting */
2361 if (features & NETIF_F_RXCSUM)
2362 priv->hw->rx_csum = priv->plat->rx_coe;
2363 else
2364 priv->hw->rx_csum = 0;
2365 /* No check needed because rx_coe has been set before and it will be
2366 * fixed in case of issue.
2367 */
2368 priv->hw->mac->rx_ipc(priv->hw);
2369
2370 return 0;
2371}
2372
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002373/**
2374 * stmmac_interrupt - main ISR
2375 * @irq: interrupt number.
2376 * @dev_id: to pass the net device pointer.
2377 * Description: this is the main driver interrupt service routine.
2378 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
2379 * interrupts.
2380 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002381static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2382{
2383 struct net_device *dev = (struct net_device *)dev_id;
2384 struct stmmac_priv *priv = netdev_priv(dev);
2385
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002386 if (priv->irq_wake)
2387 pm_wakeup_event(priv->device, 0);
2388
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002389 if (unlikely(!dev)) {
2390 pr_err("%s: invalid dev pointer\n", __func__);
2391 return IRQ_NONE;
2392 }
2393
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002394 /* To handle GMAC own interrupts */
2395 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002396 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002397 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002398 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002399 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002400 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002401 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002402 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002403 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002404 }
2405 }
2406
2407 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002408 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002409
2410 return IRQ_HANDLED;
2411}
2412
2413#ifdef CONFIG_NET_POLL_CONTROLLER
2414/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002415 * to allow network I/O with interrupts disabled.
2416 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002417static void stmmac_poll_controller(struct net_device *dev)
2418{
2419 disable_irq(dev->irq);
2420 stmmac_interrupt(dev->irq, dev);
2421 enable_irq(dev->irq);
2422}
2423#endif
2424
2425/**
2426 * stmmac_ioctl - Entry point for the Ioctl
2427 * @dev: Device pointer.
2428 * @rq: An IOCTL specefic structure, that can contain a pointer to
2429 * a proprietary structure used to pass information to the driver.
2430 * @cmd: IOCTL command
2431 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002432 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002433 */
2434static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2435{
2436 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002437 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002438
2439 if (!netif_running(dev))
2440 return -EINVAL;
2441
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002442 switch (cmd) {
2443 case SIOCGMIIPHY:
2444 case SIOCGMIIREG:
2445 case SIOCSMIIREG:
2446 if (!priv->phydev)
2447 return -EINVAL;
2448 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2449 break;
2450 case SIOCSHWTSTAMP:
2451 ret = stmmac_hwtstamp_ioctl(dev, rq);
2452 break;
2453 default:
2454 break;
2455 }
Richard Cochran28b04112010-07-17 08:48:55 +00002456
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002457 return ret;
2458}
2459
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002460#ifdef CONFIG_STMMAC_DEBUG_FS
2461static struct dentry *stmmac_fs_dir;
2462static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002463static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002464
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002465static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002466 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002467{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002468 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002469 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2470 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002471
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002472 for (i = 0; i < size; i++) {
2473 u64 x;
2474 if (extend_desc) {
2475 x = *(u64 *) ep;
2476 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002477 i, (unsigned int)virt_to_phys(ep),
2478 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002479 ep->basic.des2, ep->basic.des3);
2480 ep++;
2481 } else {
2482 x = *(u64 *) p;
2483 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002484 i, (unsigned int)virt_to_phys(ep),
2485 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002486 p->des2, p->des3);
2487 p++;
2488 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002489 seq_printf(seq, "\n");
2490 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002491}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002492
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002493static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2494{
2495 struct net_device *dev = seq->private;
2496 struct stmmac_priv *priv = netdev_priv(dev);
2497 unsigned int txsize = priv->dma_tx_size;
2498 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002499
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002500 if (priv->extend_desc) {
2501 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002502 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002503 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002504 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002505 } else {
2506 seq_printf(seq, "RX descriptor ring:\n");
2507 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2508 seq_printf(seq, "TX descriptor ring:\n");
2509 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002510 }
2511
2512 return 0;
2513}
2514
2515static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2516{
2517 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2518}
2519
2520static const struct file_operations stmmac_rings_status_fops = {
2521 .owner = THIS_MODULE,
2522 .open = stmmac_sysfs_ring_open,
2523 .read = seq_read,
2524 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002525 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002526};
2527
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002528static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2529{
2530 struct net_device *dev = seq->private;
2531 struct stmmac_priv *priv = netdev_priv(dev);
2532
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002533 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002534 seq_printf(seq, "DMA HW features not supported\n");
2535 return 0;
2536 }
2537
2538 seq_printf(seq, "==============================\n");
2539 seq_printf(seq, "\tDMA HW features\n");
2540 seq_printf(seq, "==============================\n");
2541
2542 seq_printf(seq, "\t10/100 Mbps %s\n",
2543 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2544 seq_printf(seq, "\t1000 Mbps %s\n",
2545 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2546 seq_printf(seq, "\tHalf duple %s\n",
2547 (priv->dma_cap.half_duplex) ? "Y" : "N");
2548 seq_printf(seq, "\tHash Filter: %s\n",
2549 (priv->dma_cap.hash_filter) ? "Y" : "N");
2550 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2551 (priv->dma_cap.multi_addr) ? "Y" : "N");
2552 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2553 (priv->dma_cap.pcs) ? "Y" : "N");
2554 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2555 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2556 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2557 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2558 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2559 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2560 seq_printf(seq, "\tRMON module: %s\n",
2561 (priv->dma_cap.rmon) ? "Y" : "N");
2562 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2563 (priv->dma_cap.time_stamp) ? "Y" : "N");
2564 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2565 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2566 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2567 (priv->dma_cap.eee) ? "Y" : "N");
2568 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2569 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2570 (priv->dma_cap.tx_coe) ? "Y" : "N");
2571 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2572 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2573 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2574 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2575 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2576 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2577 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2578 priv->dma_cap.number_rx_channel);
2579 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2580 priv->dma_cap.number_tx_channel);
2581 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2582 (priv->dma_cap.enh_desc) ? "Y" : "N");
2583
2584 return 0;
2585}
2586
2587static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2588{
2589 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2590}
2591
2592static const struct file_operations stmmac_dma_cap_fops = {
2593 .owner = THIS_MODULE,
2594 .open = stmmac_sysfs_dma_cap_open,
2595 .read = seq_read,
2596 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002597 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002598};
2599
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002600static int stmmac_init_fs(struct net_device *dev)
2601{
2602 /* Create debugfs entries */
2603 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2604
2605 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2606 pr_err("ERROR %s, debugfs create directory failed\n",
2607 STMMAC_RESOURCE_NAME);
2608
2609 return -ENOMEM;
2610 }
2611
2612 /* Entry to report DMA RX/TX rings */
2613 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002614 S_IRUGO, stmmac_fs_dir, dev,
2615 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002616
2617 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2618 pr_info("ERROR creating stmmac ring debugfs file\n");
2619 debugfs_remove(stmmac_fs_dir);
2620
2621 return -ENOMEM;
2622 }
2623
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002624 /* Entry to report the DMA HW features */
2625 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2626 dev, &stmmac_dma_cap_fops);
2627
2628 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2629 pr_info("ERROR creating stmmac MMC debugfs file\n");
2630 debugfs_remove(stmmac_rings_status);
2631 debugfs_remove(stmmac_fs_dir);
2632
2633 return -ENOMEM;
2634 }
2635
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002636 return 0;
2637}
2638
2639static void stmmac_exit_fs(void)
2640{
2641 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002642 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002643 debugfs_remove(stmmac_fs_dir);
2644}
2645#endif /* CONFIG_STMMAC_DEBUG_FS */
2646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647static const struct net_device_ops stmmac_netdev_ops = {
2648 .ndo_open = stmmac_open,
2649 .ndo_start_xmit = stmmac_xmit,
2650 .ndo_stop = stmmac_release,
2651 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002652 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002653 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002654 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002655 .ndo_tx_timeout = stmmac_tx_timeout,
2656 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002657#ifdef CONFIG_NET_POLL_CONTROLLER
2658 .ndo_poll_controller = stmmac_poll_controller,
2659#endif
2660 .ndo_set_mac_address = eth_mac_addr,
2661};
2662
2663/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002664 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002665 * @priv: driver private structure
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002666 * Description: this function detects which MAC device
2667 * (GMAC/MAC10-100) has to attached, checks the HW capability
2668 * (if supported) and sets the driver's features (for example
2669 * to use the ring or chaine mode or support the normal/enh
2670 * descriptor structure).
2671 */
2672static int stmmac_hw_init(struct stmmac_priv *priv)
2673{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002674 struct mac_device_info *mac;
2675
2676 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002677 if (priv->plat->has_gmac) {
2678 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002679 mac = dwmac1000_setup(priv->ioaddr,
2680 priv->plat->multicast_filter_bins,
2681 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002682 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002683 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002684 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002685 if (!mac)
2686 return -ENOMEM;
2687
2688 priv->hw = mac;
2689
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002690 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002691 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002692
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002693 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002694 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002695 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002696 pr_info(" Chain mode enabled\n");
2697 priv->mode = STMMAC_CHAIN_MODE;
2698 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002699 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002700 pr_info(" Ring mode enabled\n");
2701 priv->mode = STMMAC_RING_MODE;
2702 }
2703
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002704 /* Get the HW capability (new GMAC newer than 3.50a) */
2705 priv->hw_cap_support = stmmac_get_hw_features(priv);
2706 if (priv->hw_cap_support) {
2707 pr_info(" DMA HW capability register supported");
2708
2709 /* We can override some gmac/dma configuration fields: e.g.
2710 * enh_desc, tx_coe (e.g. that are passed through the
2711 * platform) with the values from the HW capability
2712 * register (if supported).
2713 */
2714 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002715 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002716
2717 priv->plat->tx_coe = priv->dma_cap.tx_coe;
2718
2719 if (priv->dma_cap.rx_coe_type2)
2720 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2721 else if (priv->dma_cap.rx_coe_type1)
2722 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2723
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002724 } else
2725 pr_info(" No HW DMA feature register supported");
2726
Byungho An61369d02013-06-28 16:35:32 +09002727 /* To use alternate (extended) or normal descriptor structures */
2728 stmmac_selec_desc_mode(priv);
2729
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002730 if (priv->plat->rx_coe) {
2731 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002732 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2733 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002734 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002735 if (priv->plat->tx_coe)
2736 pr_info(" TX Checksum insertion supported\n");
2737
2738 if (priv->plat->pmt) {
2739 pr_info(" Wake-Up On Lan supported\n");
2740 device_set_wakeup_capable(priv->device, 1);
2741 }
2742
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002743 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002744}
2745
2746/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002747 * stmmac_dvr_probe
2748 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002749 * @plat_dat: platform data pointer
2750 * @addr: iobase memory address
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002751 * Description: this is the main probe function used to
2752 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002753 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002754struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002755 struct plat_stmmacenet_data *plat_dat,
2756 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002757{
2758 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002759 struct net_device *ndev = NULL;
2760 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002761
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002762 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002763 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002764 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002765
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002766 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002767
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002768 priv = netdev_priv(ndev);
2769 priv->device = device;
2770 priv->dev = ndev;
2771
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002772 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002773 priv->pause = pause;
2774 priv->plat = plat_dat;
2775 priv->ioaddr = addr;
2776 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002777
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002778 /* Verify driver arguments */
2779 stmmac_verify_args();
2780
2781 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002782 * this needs to have multiple instances
2783 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002784 if ((phyaddr >= 0) && (phyaddr <= 31))
2785 priv->plat->phy_addr = phyaddr;
2786
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002787 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2788 if (IS_ERR(priv->stmmac_clk)) {
2789 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2790 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002791 /* If failed to obtain stmmac_clk and specific clk_csr value
2792 * is NOT passed from the platform, probe fail.
2793 */
2794 if (!priv->plat->clk_csr) {
2795 ret = PTR_ERR(priv->stmmac_clk);
2796 goto error_clk_get;
2797 } else {
2798 priv->stmmac_clk = NULL;
2799 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002800 }
2801 clk_prepare_enable(priv->stmmac_clk);
2802
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002803 priv->stmmac_rst = devm_reset_control_get(priv->device,
2804 STMMAC_RESOURCE_NAME);
2805 if (IS_ERR(priv->stmmac_rst)) {
2806 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2807 ret = -EPROBE_DEFER;
2808 goto error_hw_init;
2809 }
2810 dev_info(priv->device, "no reset control found\n");
2811 priv->stmmac_rst = NULL;
2812 }
2813 if (priv->stmmac_rst)
2814 reset_control_deassert(priv->stmmac_rst);
2815
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002816 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002817 ret = stmmac_hw_init(priv);
2818 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002819 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002820
2821 ndev->netdev_ops = &stmmac_netdev_ops;
2822
2823 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2824 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002825 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2826 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002827#ifdef STMMAC_VLAN_TAG_USED
2828 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002829 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002830#endif
2831 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2832
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002833 if (flow_ctrl)
2834 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2835
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002836 /* Rx Watchdog is available in the COREs newer than the 3.40.
2837 * In some case, for example on bugged HW this feature
2838 * has to be disable and this can be done by passing the
2839 * riwt_off field from the platform.
2840 */
2841 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2842 priv->use_riwt = 1;
2843 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2844 }
2845
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002846 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002847
Vlad Lunguf8e96162010-11-29 22:52:52 +00002848 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002849 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002850
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002851 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002852 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002853 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002854 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002855 }
2856
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002857 /* If a specific clk_csr value is passed from the platform
2858 * this means that the CSR Clock Range selection cannot be
2859 * changed at run-time and it is fixed. Viceversa the driver'll try to
2860 * set the MDC clock dynamically according to the csr actual
2861 * clock input.
2862 */
2863 if (!priv->plat->clk_csr)
2864 stmmac_clk_csr_set(priv);
2865 else
2866 priv->clk_csr = priv->plat->clk_csr;
2867
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002868 stmmac_check_pcs_mode(priv);
2869
Byungho An4d8f0822013-04-07 17:56:16 +00002870 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2871 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002872 /* MDIO bus Registration */
2873 ret = stmmac_mdio_register(ndev);
2874 if (ret < 0) {
2875 pr_debug("%s: MDIO bus (id: %d) registration failed",
2876 __func__, priv->plat->bus_id);
2877 goto error_mdio_register;
2878 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002879 }
2880
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002881 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002882
Viresh Kumar6a81c262012-07-30 14:39:41 -07002883error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002884 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002885error_netdev_register:
2886 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002887error_hw_init:
2888 clk_disable_unprepare(priv->stmmac_clk);
2889error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002890 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002891
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002892 return ERR_PTR(ret);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002893}
2894
2895/**
2896 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002897 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002898 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002899 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002900 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002901int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002902{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002903 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002904
2905 pr_info("%s:\n\tremoving driver", __func__);
2906
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002907 priv->hw->dma->stop_rx(priv->ioaddr);
2908 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002909
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002910 stmmac_set_mac(priv->ioaddr, false);
Byungho An4d8f0822013-04-07 17:56:16 +00002911 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2912 priv->pcs != STMMAC_PCS_RTBI)
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002913 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002914 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002915 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002916 if (priv->stmmac_rst)
2917 reset_control_assert(priv->stmmac_rst);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002918 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002919 free_netdev(ndev);
2920
2921 return 0;
2922}
2923
2924#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002925int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002926{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002927 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002928 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002929
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002930 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002931 return 0;
2932
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002933 if (priv->phydev)
2934 phy_stop(priv->phydev);
2935
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002936 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002937
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002938 netif_device_detach(ndev);
2939 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002940
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002941 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002942
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002943 /* Stop TX/RX DMA */
2944 priv->hw->dma->stop_tx(priv->ioaddr);
2945 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002946
2947 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002948
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002949 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002950 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002951 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002952 priv->irq_wake = 1;
2953 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002954 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00002955 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002956 /* Disable clock in case of PWM is off */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002957 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002958 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002959 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05002960
2961 priv->oldlink = 0;
2962 priv->speed = 0;
2963 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002964 return 0;
2965}
2966
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002967int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002969 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002970 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002971
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002972 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002973 return 0;
2974
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002975 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002976
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002977 /* Power Down bit, into the PM register, is cleared
2978 * automatically as soon as a magic packet or a Wake-up frame
2979 * is received. Anyway, it's better to manually clear
2980 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002981 * from another devices (e.g. serial console).
2982 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002983 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002984 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002985 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002986 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00002987 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002988 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002989 clk_enable(priv->stmmac_clk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002990 /* reset the phy so that it's ready */
2991 if (priv->mii)
2992 stmmac_mdio_reset(priv->mii);
2993 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002994
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002995 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002996
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002997 init_dma_desc_rings(ndev, GFP_ATOMIC);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002998 stmmac_hw_setup(ndev);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002999 stmmac_init_tx_coalesce(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003001 napi_enable(&priv->napi);
3002
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003003 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003004
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003005 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003006
3007 if (priv->phydev)
3008 phy_start(priv->phydev);
3009
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003010 return 0;
3011}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003012#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003013
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00003014/* Driver can be configured w/ and w/ both PCI and Platf drivers
3015 * depending on the configuration selected.
3016 */
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003017static int __init stmmac_init(void)
3018{
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00003019 int ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003020
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00003021 ret = stmmac_register_platform();
3022 if (ret)
3023 goto err;
3024 ret = stmmac_register_pci();
3025 if (ret)
3026 goto err_pci;
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00003027 return 0;
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00003028err_pci:
3029 stmmac_unregister_platform();
3030err:
3031 pr_err("stmmac: driver registration failed\n");
3032 return ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003033}
3034
3035static void __exit stmmac_exit(void)
3036{
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00003037 stmmac_unregister_platform();
3038 stmmac_unregister_pci();
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003039}
3040
3041module_init(stmmac_init);
3042module_exit(stmmac_exit);
3043
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044#ifndef MODULE
3045static int __init stmmac_cmdline_opt(char *str)
3046{
3047 char *opt;
3048
3049 if (!str || !*str)
3050 return -EINVAL;
3051 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003052 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003053 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003054 goto err;
3055 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003056 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003057 goto err;
3058 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003059 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003060 goto err;
3061 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003062 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003063 goto err;
3064 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003065 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003066 goto err;
3067 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003068 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003069 goto err;
3070 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003071 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003072 goto err;
3073 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003074 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003075 goto err;
3076 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003077 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003078 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003079 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003080 if (kstrtoint(opt + 10, 0, &eee_timer))
3081 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003082 } else if (!strncmp(opt, "chain_mode:", 11)) {
3083 if (kstrtoint(opt + 11, 0, &chain_mode))
3084 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003085 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086 }
3087 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003088
3089err:
3090 pr_err("%s: ERROR broken module parameter conversion", __func__);
3091 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003092}
3093
3094__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003095#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003096
3097MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3098MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3099MODULE_LICENSE("GPL");