blob: e983113d45587757111f41c64ffbcc53a3d401b1 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020073enum BAR_ID {
74 BAR_ID_0, /* used for GRC */
75 BAR_ID_1 /* Used for doorbells */
76};
77
Rahul Verma15582962017-04-06 15:58:29 +030078static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn,
79 struct qed_ptt *p_ptt, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020080{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030081 u32 bar_reg = (bar_id == BAR_ID_0 ?
82 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
83 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020084
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030085 if (IS_VF(p_hwfn->cdev))
86 return 1 << 17;
87
Rahul Verma15582962017-04-06 15:58:29 +030088 val = qed_rd(p_hwfn, p_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020089 if (val)
90 return 1 << (val + 15);
91
92 /* Old MFW initialized above registered only conditionally */
93 if (p_hwfn->cdev->num_hwfns > 1) {
94 DP_INFO(p_hwfn,
95 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
96 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
97 } else {
98 DP_INFO(p_hwfn,
99 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
100 return 512 * 1024;
101 }
102}
103
Yuval Mintz1a635e42016-08-15 10:42:43 +0300104void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200105{
106 u32 i;
107
108 cdev->dp_level = dp_level;
109 cdev->dp_module = dp_module;
110 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
111 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
112
113 p_hwfn->dp_level = dp_level;
114 p_hwfn->dp_module = dp_module;
115 }
116}
117
118void qed_init_struct(struct qed_dev *cdev)
119{
120 u8 i;
121
122 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
123 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
124
125 p_hwfn->cdev = cdev;
126 p_hwfn->my_id = i;
127 p_hwfn->b_active = false;
128
129 mutex_init(&p_hwfn->dmae_info.mutex);
130 }
131
132 /* hwfn 0 is always active */
133 cdev->hwfns[0].b_active = true;
134
135 /* set the default cache alignment to 128 */
136 cdev->cache_shift = 7;
137}
138
139static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
140{
141 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
142
143 kfree(qm_info->qm_pq_params);
144 qm_info->qm_pq_params = NULL;
145 kfree(qm_info->qm_vport_params);
146 qm_info->qm_vport_params = NULL;
147 kfree(qm_info->qm_port_params);
148 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400149 kfree(qm_info->wfq_data);
150 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200151}
152
153void qed_resc_free(struct qed_dev *cdev)
154{
155 int i;
156
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300157 if (IS_VF(cdev)) {
158 for_each_hwfn(cdev, i)
159 qed_l2_free(&cdev->hwfns[i]);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300160 return;
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300161 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300162
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200163 kfree(cdev->fw_data);
164 cdev->fw_data = NULL;
165
166 kfree(cdev->reset_stats);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300167 cdev->reset_stats = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200168
169 for_each_hwfn(cdev, i) {
170 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
171
172 qed_cxt_mngr_free(p_hwfn);
173 qed_qm_info_free(p_hwfn);
174 qed_spq_free(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300175 qed_eq_free(p_hwfn);
176 qed_consq_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200177 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300178#ifdef CONFIG_QED_LL2
Tomer Tayar3587cb82017-05-21 12:10:56 +0300179 qed_ll2_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300180#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800181 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +0300182 qed_fcoe_free(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -0800183
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800184 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300185 qed_iscsi_free(p_hwfn);
186 qed_ooo_free(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800187 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300188 qed_iov_free(p_hwfn);
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300189 qed_l2_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200190 qed_dmae_info_free(p_hwfn);
sudarsana.kalluru@cavium.com270837b2017-04-20 22:31:16 -0700191 qed_dcbx_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 }
193}
194
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300195/******************** QM initialization *******************/
196#define ACTIVE_TCS_BMAP 0x9f
197#define ACTIVE_TCS_BMAP_4PORT_K2 0xf
198
199/* determines the physical queue flags for a given PF. */
200static u32 qed_get_pq_flags(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200201{
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300202 u32 flags;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200203
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300204 /* common flags */
205 flags = PQ_FLAGS_LB;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200206
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300207 /* feature flags */
208 if (IS_QED_SRIOV(p_hwfn->cdev))
209 flags |= PQ_FLAGS_VFS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200210
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300211 /* protocol flags */
212 switch (p_hwfn->hw_info.personality) {
213 case QED_PCI_ETH:
214 flags |= PQ_FLAGS_MCOS;
215 break;
216 case QED_PCI_FCOE:
217 flags |= PQ_FLAGS_OFLD;
218 break;
219 case QED_PCI_ISCSI:
220 flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
221 break;
222 case QED_PCI_ETH_ROCE:
223 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD | PQ_FLAGS_LLT;
224 break;
225 default:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200226 DP_ERR(p_hwfn,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300227 "unknown personality %d\n", p_hwfn->hw_info.personality);
228 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200229 }
230
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300231 return flags;
232}
233
234/* Getters for resource amounts necessary for qm initialization */
235u8 qed_init_qm_get_num_tcs(struct qed_hwfn *p_hwfn)
236{
237 return p_hwfn->hw_info.num_hw_tc;
238}
239
240u16 qed_init_qm_get_num_vfs(struct qed_hwfn *p_hwfn)
241{
242 return IS_QED_SRIOV(p_hwfn->cdev) ?
243 p_hwfn->cdev->p_iov_info->total_vfs : 0;
244}
245
246#define NUM_DEFAULT_RLS 1
247
248u16 qed_init_qm_get_num_pf_rls(struct qed_hwfn *p_hwfn)
249{
250 u16 num_pf_rls, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
251
252 /* num RLs can't exceed resource amount of rls or vports */
253 num_pf_rls = (u16) min_t(u32, RESC_NUM(p_hwfn, QED_RL),
254 RESC_NUM(p_hwfn, QED_VPORT));
255
256 /* Make sure after we reserve there's something left */
257 if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS)
258 return 0;
259
260 /* subtract rls necessary for VFs and one default one for the PF */
261 num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
262
263 return num_pf_rls;
264}
265
266u16 qed_init_qm_get_num_vports(struct qed_hwfn *p_hwfn)
267{
268 u32 pq_flags = qed_get_pq_flags(p_hwfn);
269
270 /* all pqs share the same vport, except for vfs and pf_rl pqs */
271 return (!!(PQ_FLAGS_RLS & pq_flags)) *
272 qed_init_qm_get_num_pf_rls(p_hwfn) +
273 (!!(PQ_FLAGS_VFS & pq_flags)) *
274 qed_init_qm_get_num_vfs(p_hwfn) + 1;
275}
276
277/* calc amount of PQs according to the requested flags */
278u16 qed_init_qm_get_num_pqs(struct qed_hwfn *p_hwfn)
279{
280 u32 pq_flags = qed_get_pq_flags(p_hwfn);
281
282 return (!!(PQ_FLAGS_RLS & pq_flags)) *
283 qed_init_qm_get_num_pf_rls(p_hwfn) +
284 (!!(PQ_FLAGS_MCOS & pq_flags)) *
285 qed_init_qm_get_num_tcs(p_hwfn) +
286 (!!(PQ_FLAGS_LB & pq_flags)) + (!!(PQ_FLAGS_OOO & pq_flags)) +
287 (!!(PQ_FLAGS_ACK & pq_flags)) + (!!(PQ_FLAGS_OFLD & pq_flags)) +
288 (!!(PQ_FLAGS_LLT & pq_flags)) +
289 (!!(PQ_FLAGS_VFS & pq_flags)) * qed_init_qm_get_num_vfs(p_hwfn);
290}
291
292/* initialize the top level QM params */
293static void qed_init_qm_params(struct qed_hwfn *p_hwfn)
294{
295 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
296 bool four_port;
297
298 /* pq and vport bases for this PF */
299 qm_info->start_pq = (u16) RESC_START(p_hwfn, QED_PQ);
300 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
301
302 /* rate limiting and weighted fair queueing are always enabled */
303 qm_info->vport_rl_en = 1;
304 qm_info->vport_wfq_en = 1;
305
306 /* TC config is different for AH 4 port */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300307 four_port = p_hwfn->cdev->num_ports_in_engine == MAX_NUM_PORTS_K2;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300308
309 /* in AH 4 port we have fewer TCs per port */
310 qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
311 NUM_OF_PHYS_TCS;
312
313 /* unless MFW indicated otherwise, ooo_tc == 3 for
314 * AH 4-port and 4 otherwise.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200315 */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300316 if (!qm_info->ooo_tc)
317 qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
318 DCBX_TCP_OOO_TC;
319}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200320
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300321/* initialize qm vport params */
322static void qed_init_qm_vport_params(struct qed_hwfn *p_hwfn)
323{
324 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
325 u8 i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200326
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300327 /* all vports participate in weighted fair queueing */
328 for (i = 0; i < qed_init_qm_get_num_vports(p_hwfn); i++)
329 qm_info->qm_vport_params[i].vport_wfq = 1;
330}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200331
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300332/* initialize qm port params */
333static void qed_init_qm_port_params(struct qed_hwfn *p_hwfn)
334{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200335 /* Initialize qm port parameters */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300336 u8 i, active_phys_tcs, num_ports = p_hwfn->cdev->num_ports_in_engine;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300337
338 /* indicate how ooo and high pri traffic is dealt with */
339 active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
340 ACTIVE_TCS_BMAP_4PORT_K2 :
341 ACTIVE_TCS_BMAP;
342
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200343 for (i = 0; i < num_ports; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300344 struct init_qm_port_params *p_qm_port =
345 &p_hwfn->qm_info.qm_port_params[i];
346
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347 p_qm_port->active = 1;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300348 p_qm_port->active_phys_tcs = active_phys_tcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200349 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
350 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
351 }
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300352}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200353
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300354/* Reset the params which must be reset for qm init. QM init may be called as
355 * a result of flows other than driver load (e.g. dcbx renegotiation). Other
356 * params may be affected by the init but would simply recalculate to the same
357 * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
358 * affected as these amounts stay the same.
359 */
360static void qed_init_qm_reset_params(struct qed_hwfn *p_hwfn)
361{
362 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200363
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300364 qm_info->num_pqs = 0;
365 qm_info->num_vports = 0;
366 qm_info->num_pf_rls = 0;
367 qm_info->num_vf_pqs = 0;
368 qm_info->first_vf_pq = 0;
369 qm_info->first_mcos_pq = 0;
370 qm_info->first_rl_pq = 0;
371}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200372
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300373static void qed_init_qm_advance_vport(struct qed_hwfn *p_hwfn)
374{
375 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
376
377 qm_info->num_vports++;
378
379 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
380 DP_ERR(p_hwfn,
381 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
382 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
383}
384
385/* initialize a single pq and manage qm_info resources accounting.
386 * The pq_init_flags param determines whether the PQ is rate limited
387 * (for VF or PF) and whether a new vport is allocated to the pq or not
388 * (i.e. vport will be shared).
389 */
390
391/* flags for pq init */
392#define PQ_INIT_SHARE_VPORT (1 << 0)
393#define PQ_INIT_PF_RL (1 << 1)
394#define PQ_INIT_VF_RL (1 << 2)
395
396/* defines for pq init */
397#define PQ_INIT_DEFAULT_WRR_GROUP 1
398#define PQ_INIT_DEFAULT_TC 0
399#define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc)
400
401static void qed_init_qm_pq(struct qed_hwfn *p_hwfn,
402 struct qed_qm_info *qm_info,
403 u8 tc, u32 pq_init_flags)
404{
405 u16 pq_idx = qm_info->num_pqs, max_pq = qed_init_qm_get_num_pqs(p_hwfn);
406
407 if (pq_idx > max_pq)
408 DP_ERR(p_hwfn,
409 "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
410
411 /* init pq params */
412 qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
413 qm_info->num_vports;
414 qm_info->qm_pq_params[pq_idx].tc_id = tc;
415 qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
416 qm_info->qm_pq_params[pq_idx].rl_valid =
417 (pq_init_flags & PQ_INIT_PF_RL || pq_init_flags & PQ_INIT_VF_RL);
418
419 /* qm params accounting */
420 qm_info->num_pqs++;
421 if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
422 qm_info->num_vports++;
423
424 if (pq_init_flags & PQ_INIT_PF_RL)
425 qm_info->num_pf_rls++;
426
427 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
428 DP_ERR(p_hwfn,
429 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
430 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
431
432 if (qm_info->num_pf_rls > qed_init_qm_get_num_pf_rls(p_hwfn))
433 DP_ERR(p_hwfn,
434 "rl overflow! qm_info->num_pf_rls %d, qm_init_get_num_pf_rls() %d\n",
435 qm_info->num_pf_rls, qed_init_qm_get_num_pf_rls(p_hwfn));
436}
437
438/* get pq index according to PQ_FLAGS */
439static u16 *qed_init_qm_get_idx_from_flags(struct qed_hwfn *p_hwfn,
440 u32 pq_flags)
441{
442 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
443
444 /* Can't have multiple flags set here */
445 if (bitmap_weight((unsigned long *)&pq_flags, sizeof(pq_flags)) > 1)
446 goto err;
447
448 switch (pq_flags) {
449 case PQ_FLAGS_RLS:
450 return &qm_info->first_rl_pq;
451 case PQ_FLAGS_MCOS:
452 return &qm_info->first_mcos_pq;
453 case PQ_FLAGS_LB:
454 return &qm_info->pure_lb_pq;
455 case PQ_FLAGS_OOO:
456 return &qm_info->ooo_pq;
457 case PQ_FLAGS_ACK:
458 return &qm_info->pure_ack_pq;
459 case PQ_FLAGS_OFLD:
460 return &qm_info->offload_pq;
461 case PQ_FLAGS_LLT:
462 return &qm_info->low_latency_pq;
463 case PQ_FLAGS_VFS:
464 return &qm_info->first_vf_pq;
465 default:
466 goto err;
467 }
468
469err:
470 DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
471 return NULL;
472}
473
474/* save pq index in qm info */
475static void qed_init_qm_set_idx(struct qed_hwfn *p_hwfn,
476 u32 pq_flags, u16 pq_val)
477{
478 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
479
480 *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
481}
482
483/* get tx pq index, with the PQ TX base already set (ready for context init) */
484u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags)
485{
486 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
487
488 return *base_pq_idx + CM_TX_PQ_BASE;
489}
490
491u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc)
492{
493 u8 max_tc = qed_init_qm_get_num_tcs(p_hwfn);
494
495 if (tc > max_tc)
496 DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
497
498 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc;
499}
500
501u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf)
502{
503 u16 max_vf = qed_init_qm_get_num_vfs(p_hwfn);
504
505 if (vf > max_vf)
506 DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
507
508 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf;
509}
510
511u16 qed_get_cm_pq_idx_rl(struct qed_hwfn *p_hwfn, u8 rl)
512{
513 u16 max_rl = qed_init_qm_get_num_pf_rls(p_hwfn);
514
515 if (rl > max_rl)
516 DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl);
517
518 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl;
519}
520
521/* Functions for creating specific types of pqs */
522static void qed_init_qm_lb_pq(struct qed_hwfn *p_hwfn)
523{
524 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
525
526 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
527 return;
528
529 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
530 qed_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
531}
532
533static void qed_init_qm_ooo_pq(struct qed_hwfn *p_hwfn)
534{
535 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
536
537 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
538 return;
539
540 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
541 qed_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
542}
543
544static void qed_init_qm_pure_ack_pq(struct qed_hwfn *p_hwfn)
545{
546 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
547
548 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
549 return;
550
551 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
552 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
553}
554
555static void qed_init_qm_offload_pq(struct qed_hwfn *p_hwfn)
556{
557 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
558
559 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
560 return;
561
562 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
563 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
564}
565
566static void qed_init_qm_low_latency_pq(struct qed_hwfn *p_hwfn)
567{
568 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
569
570 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LLT))
571 return;
572
573 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LLT, qm_info->num_pqs);
574 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
575}
576
577static void qed_init_qm_mcos_pqs(struct qed_hwfn *p_hwfn)
578{
579 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
580 u8 tc_idx;
581
582 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
583 return;
584
585 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
586 for (tc_idx = 0; tc_idx < qed_init_qm_get_num_tcs(p_hwfn); tc_idx++)
587 qed_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
588}
589
590static void qed_init_qm_vf_pqs(struct qed_hwfn *p_hwfn)
591{
592 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
593 u16 vf_idx, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
594
595 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
596 return;
597
598 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300599 qm_info->num_vf_pqs = num_vfs;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300600 for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
601 qed_init_qm_pq(p_hwfn,
602 qm_info, PQ_INIT_DEFAULT_TC, PQ_INIT_VF_RL);
603}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200604
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300605static void qed_init_qm_rl_pqs(struct qed_hwfn *p_hwfn)
606{
607 u16 pf_rls_idx, num_pf_rls = qed_init_qm_get_num_pf_rls(p_hwfn);
608 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400609
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300610 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
611 return;
612
613 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
614 for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
615 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_PF_RL);
616}
617
618static void qed_init_qm_pq_params(struct qed_hwfn *p_hwfn)
619{
620 /* rate limited pqs, must come first (FW assumption) */
621 qed_init_qm_rl_pqs(p_hwfn);
622
623 /* pqs for multi cos */
624 qed_init_qm_mcos_pqs(p_hwfn);
625
626 /* pure loopback pq */
627 qed_init_qm_lb_pq(p_hwfn);
628
629 /* out of order pq */
630 qed_init_qm_ooo_pq(p_hwfn);
631
632 /* pure ack pq */
633 qed_init_qm_pure_ack_pq(p_hwfn);
634
635 /* pq for offloaded protocol */
636 qed_init_qm_offload_pq(p_hwfn);
637
638 /* low latency pq */
639 qed_init_qm_low_latency_pq(p_hwfn);
640
641 /* done sharing vports */
642 qed_init_qm_advance_vport(p_hwfn);
643
644 /* pqs for vfs */
645 qed_init_qm_vf_pqs(p_hwfn);
646}
647
648/* compare values of getters against resources amounts */
649static int qed_init_qm_sanity(struct qed_hwfn *p_hwfn)
650{
651 if (qed_init_qm_get_num_vports(p_hwfn) > RESC_NUM(p_hwfn, QED_VPORT)) {
652 DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
653 return -EINVAL;
654 }
655
656 if (qed_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, QED_PQ)) {
657 DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
658 return -EINVAL;
659 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200660
661 return 0;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300662}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200663
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300664static void qed_dp_init_qm_params(struct qed_hwfn *p_hwfn)
665{
666 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
667 struct init_qm_vport_params *vport;
668 struct init_qm_port_params *port;
669 struct init_qm_pq_params *pq;
670 int i, tc;
671
672 /* top level params */
673 DP_VERBOSE(p_hwfn,
674 NETIF_MSG_HW,
675 "qm init top level params: start_pq %d, start_vport %d, pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
676 qm_info->start_pq,
677 qm_info->start_vport,
678 qm_info->pure_lb_pq,
679 qm_info->offload_pq, qm_info->pure_ack_pq);
680 DP_VERBOSE(p_hwfn,
681 NETIF_MSG_HW,
682 "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d, num_vports %d, max_phys_tcs_per_port %d\n",
683 qm_info->ooo_pq,
684 qm_info->first_vf_pq,
685 qm_info->num_pqs,
686 qm_info->num_vf_pqs,
687 qm_info->num_vports, qm_info->max_phys_tcs_per_port);
688 DP_VERBOSE(p_hwfn,
689 NETIF_MSG_HW,
690 "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d, pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
691 qm_info->pf_rl_en,
692 qm_info->pf_wfq_en,
693 qm_info->vport_rl_en,
694 qm_info->vport_wfq_en,
695 qm_info->pf_wfq,
696 qm_info->pf_rl,
697 qm_info->num_pf_rls, qed_get_pq_flags(p_hwfn));
698
699 /* port table */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300700 for (i = 0; i < p_hwfn->cdev->num_ports_in_engine; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300701 port = &(qm_info->qm_port_params[i]);
702 DP_VERBOSE(p_hwfn,
703 NETIF_MSG_HW,
704 "port idx %d, active %d, active_phys_tcs %d, num_pbf_cmd_lines %d, num_btb_blocks %d, reserved %d\n",
705 i,
706 port->active,
707 port->active_phys_tcs,
708 port->num_pbf_cmd_lines,
709 port->num_btb_blocks, port->reserved);
710 }
711
712 /* vport table */
713 for (i = 0; i < qm_info->num_vports; i++) {
714 vport = &(qm_info->qm_vport_params[i]);
715 DP_VERBOSE(p_hwfn,
716 NETIF_MSG_HW,
717 "vport idx %d, vport_rl %d, wfq %d, first_tx_pq_id [ ",
718 qm_info->start_vport + i,
719 vport->vport_rl, vport->vport_wfq);
720 for (tc = 0; tc < NUM_OF_TCS; tc++)
721 DP_VERBOSE(p_hwfn,
722 NETIF_MSG_HW,
723 "%d ", vport->first_tx_pq_id[tc]);
724 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "]\n");
725 }
726
727 /* pq table */
728 for (i = 0; i < qm_info->num_pqs; i++) {
729 pq = &(qm_info->qm_pq_params[i]);
730 DP_VERBOSE(p_hwfn,
731 NETIF_MSG_HW,
732 "pq idx %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d\n",
733 qm_info->start_pq + i,
734 pq->vport_id,
735 pq->tc_id, pq->wrr_group, pq->rl_valid);
736 }
737}
738
739static void qed_init_qm_info(struct qed_hwfn *p_hwfn)
740{
741 /* reset params required for init run */
742 qed_init_qm_reset_params(p_hwfn);
743
744 /* init QM top level params */
745 qed_init_qm_params(p_hwfn);
746
747 /* init QM port params */
748 qed_init_qm_port_params(p_hwfn);
749
750 /* init QM vport params */
751 qed_init_qm_vport_params(p_hwfn);
752
753 /* init QM physical queue params */
754 qed_init_qm_pq_params(p_hwfn);
755
756 /* display all that init */
757 qed_dp_init_qm_params(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200758}
759
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400760/* This function reconfigures the QM pf on the fly.
761 * For this purpose we:
762 * 1. reconfigure the QM database
763 * 2. set new values to runtime arrat
764 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
765 * 4. activate init tool in QM_PF stage
766 * 5. send an sdm_qm_cmd through rbc interface to release the QM
767 */
768int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
769{
770 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
771 bool b_rc;
772 int rc;
773
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400774 /* initialize qed's qm data structure */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300775 qed_init_qm_info(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400776
777 /* stop PF's qm queues */
778 spin_lock_bh(&qm_lock);
779 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
780 qm_info->start_pq, qm_info->num_pqs);
781 spin_unlock_bh(&qm_lock);
782 if (!b_rc)
783 return -EINVAL;
784
785 /* clear the QM_PF runtime phase leftovers from previous init */
786 qed_init_clear_rt_data(p_hwfn);
787
788 /* prepare QM portion of runtime array */
Rahul Verma15582962017-04-06 15:58:29 +0300789 qed_qm_init_pf(p_hwfn, p_ptt);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400790
791 /* activate init tool on runtime array */
792 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
793 p_hwfn->hw_info.hw_mode);
794 if (rc)
795 return rc;
796
797 /* start PF's qm queues */
798 spin_lock_bh(&qm_lock);
799 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
800 qm_info->start_pq, qm_info->num_pqs);
801 spin_unlock_bh(&qm_lock);
802 if (!b_rc)
803 return -EINVAL;
804
805 return 0;
806}
807
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300808static int qed_alloc_qm_data(struct qed_hwfn *p_hwfn)
809{
810 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
811 int rc;
812
813 rc = qed_init_qm_sanity(p_hwfn);
814 if (rc)
815 goto alloc_err;
816
817 qm_info->qm_pq_params = kzalloc(sizeof(*qm_info->qm_pq_params) *
818 qed_init_qm_get_num_pqs(p_hwfn),
819 GFP_KERNEL);
820 if (!qm_info->qm_pq_params)
821 goto alloc_err;
822
823 qm_info->qm_vport_params = kzalloc(sizeof(*qm_info->qm_vport_params) *
824 qed_init_qm_get_num_vports(p_hwfn),
825 GFP_KERNEL);
826 if (!qm_info->qm_vport_params)
827 goto alloc_err;
828
Wei Yongjun2f7878c2017-04-25 07:07:18 +0000829 qm_info->qm_port_params = kzalloc(sizeof(*qm_info->qm_port_params) *
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300830 p_hwfn->cdev->num_ports_in_engine,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300831 GFP_KERNEL);
832 if (!qm_info->qm_port_params)
833 goto alloc_err;
834
835 qm_info->wfq_data = kzalloc(sizeof(*qm_info->wfq_data) *
836 qed_init_qm_get_num_vports(p_hwfn),
837 GFP_KERNEL);
838 if (!qm_info->wfq_data)
839 goto alloc_err;
840
841 return 0;
842
843alloc_err:
844 DP_NOTICE(p_hwfn, "Failed to allocate memory for QM params\n");
845 qed_qm_info_free(p_hwfn);
846 return -ENOMEM;
847}
848
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200849int qed_resc_alloc(struct qed_dev *cdev)
850{
Ram Amranif9dc4d12017-04-03 12:21:13 +0300851 u32 rdma_tasks, excess_tasks;
Ram Amranif9dc4d12017-04-03 12:21:13 +0300852 u32 line_count;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200853 int i, rc = 0;
854
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300855 if (IS_VF(cdev)) {
856 for_each_hwfn(cdev, i) {
857 rc = qed_l2_alloc(&cdev->hwfns[i]);
858 if (rc)
859 return rc;
860 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300861 return rc;
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300862 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300863
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200864 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
865 if (!cdev->fw_data)
866 return -ENOMEM;
867
868 for_each_hwfn(cdev, i) {
869 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300870 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200871
872 /* First allocate the context manager structure */
873 rc = qed_cxt_mngr_alloc(p_hwfn);
874 if (rc)
875 goto alloc_err;
876
877 /* Set the HW cid/tid numbers (in the contest manager)
878 * Must be done prior to any further computations.
879 */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300880 rc = qed_cxt_set_pf_params(p_hwfn, RDMA_MAX_TIDS);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200881 if (rc)
882 goto alloc_err;
883
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300884 rc = qed_alloc_qm_data(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200885 if (rc)
886 goto alloc_err;
887
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300888 /* init qm info */
889 qed_init_qm_info(p_hwfn);
890
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200891 /* Compute the ILT client partition */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300892 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
893 if (rc) {
894 DP_NOTICE(p_hwfn,
895 "too many ILT lines; re-computing with less lines\n");
896 /* In case there are not enough ILT lines we reduce the
897 * number of RDMA tasks and re-compute.
898 */
899 excess_tasks =
900 qed_cxt_cfg_ilt_compute_excess(p_hwfn, line_count);
901 if (!excess_tasks)
902 goto alloc_err;
903
904 rdma_tasks = RDMA_MAX_TIDS - excess_tasks;
905 rc = qed_cxt_set_pf_params(p_hwfn, rdma_tasks);
906 if (rc)
907 goto alloc_err;
908
909 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
910 if (rc) {
911 DP_ERR(p_hwfn,
912 "failed ILT compute. Requested too many lines: %u\n",
913 line_count);
914
915 goto alloc_err;
916 }
917 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200918
919 /* CID map / ILT shadow table / T2
920 * The talbes sizes are determined by the computations above
921 */
922 rc = qed_cxt_tables_alloc(p_hwfn);
923 if (rc)
924 goto alloc_err;
925
926 /* SPQ, must follow ILT because initializes SPQ context */
927 rc = qed_spq_alloc(p_hwfn);
928 if (rc)
929 goto alloc_err;
930
931 /* SP status block allocation */
932 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
933 RESERVED_PTT_DPC);
934
935 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
936 if (rc)
937 goto alloc_err;
938
Yuval Mintz32a47e72016-05-11 16:36:12 +0300939 rc = qed_iov_alloc(p_hwfn);
940 if (rc)
941 goto alloc_err;
942
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200943 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300944 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
945 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
946 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
947 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300948 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300949 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
950 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
951 num_cons =
952 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300953 PROTOCOLID_ISCSI,
954 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300955 n_eqes += 2 * num_cons;
956 }
957
958 if (n_eqes > 0xFFFF) {
959 DP_ERR(p_hwfn,
960 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
961 n_eqes, 0xFFFF);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300962 goto alloc_no_mem;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300963 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300964
Tomer Tayar3587cb82017-05-21 12:10:56 +0300965 rc = qed_eq_alloc(p_hwfn, (u16) n_eqes);
966 if (rc)
967 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200968
Tomer Tayar3587cb82017-05-21 12:10:56 +0300969 rc = qed_consq_alloc(p_hwfn);
970 if (rc)
971 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200972
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300973 rc = qed_l2_alloc(p_hwfn);
974 if (rc)
975 goto alloc_err;
976
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300977#ifdef CONFIG_QED_LL2
978 if (p_hwfn->using_ll2) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300979 rc = qed_ll2_alloc(p_hwfn);
980 if (rc)
981 goto alloc_err;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300982 }
983#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800984
985 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300986 rc = qed_fcoe_alloc(p_hwfn);
987 if (rc)
988 goto alloc_err;
Arun Easi1e128c82017-02-15 06:28:22 -0800989 }
990
Yuval Mintzfc831822016-12-01 00:21:06 -0800991 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300992 rc = qed_iscsi_alloc(p_hwfn);
993 if (rc)
994 goto alloc_err;
995 rc = qed_ooo_alloc(p_hwfn);
996 if (rc)
997 goto alloc_err;
Yuval Mintzfc831822016-12-01 00:21:06 -0800998 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300999
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001000 /* DMA info initialization */
1001 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001002 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001003 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001004
1005 /* DCBX initialization */
1006 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001007 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001008 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001009 }
1010
1011 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07001012 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +03001013 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001014
1015 return 0;
1016
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001017alloc_no_mem:
1018 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001019alloc_err:
1020 qed_resc_free(cdev);
1021 return rc;
1022}
1023
1024void qed_resc_setup(struct qed_dev *cdev)
1025{
1026 int i;
1027
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001028 if (IS_VF(cdev)) {
1029 for_each_hwfn(cdev, i)
1030 qed_l2_setup(&cdev->hwfns[i]);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001031 return;
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001032 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001033
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001034 for_each_hwfn(cdev, i) {
1035 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1036
1037 qed_cxt_mngr_setup(p_hwfn);
1038 qed_spq_setup(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +03001039 qed_eq_setup(p_hwfn);
1040 qed_consq_setup(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001041
1042 /* Read shadow of current MFW mailbox */
1043 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
1044 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
1045 p_hwfn->mcp_info->mfw_mb_cur,
1046 p_hwfn->mcp_info->mfw_mb_length);
1047
1048 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +03001049
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001050 qed_l2_setup(p_hwfn);
Mintz, Yuval1ee240e2017-06-01 15:29:11 +03001051 qed_iov_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001052#ifdef CONFIG_QED_LL2
1053 if (p_hwfn->using_ll2)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001054 qed_ll2_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001055#endif
Arun Easi1e128c82017-02-15 06:28:22 -08001056 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001057 qed_fcoe_setup(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -08001058
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001059 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +03001060 qed_iscsi_setup(p_hwfn);
1061 qed_ooo_setup(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001062 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001063 }
1064}
1065
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001066#define FINAL_CLEANUP_POLL_CNT (100)
1067#define FINAL_CLEANUP_POLL_TIME (10)
1068int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +03001069 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001070{
1071 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
1072 int rc = -EBUSY;
1073
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001074 addr = GTT_BAR0_MAP_REG_USDM_RAM +
1075 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001076
Yuval Mintz0b55e272016-05-11 16:36:15 +03001077 if (is_vf)
1078 id += 0x10;
1079
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001080 command |= X_FINAL_CLEANUP_AGG_INT <<
1081 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
1082 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
1083 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
1084 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001085
1086 /* Make sure notification is not set before initiating final cleanup */
1087 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +03001088 DP_NOTICE(p_hwfn,
1089 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001090 REG_WR(p_hwfn, addr, 0);
1091 }
1092
1093 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1094 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
1095 id, command);
1096
1097 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
1098
1099 /* Poll until completion */
1100 while (!REG_RD(p_hwfn, addr) && count--)
1101 msleep(FINAL_CLEANUP_POLL_TIME);
1102
1103 if (REG_RD(p_hwfn, addr))
1104 rc = 0;
1105 else
1106 DP_NOTICE(p_hwfn,
1107 "Failed to receive FW final cleanup notification\n");
1108
1109 /* Cleanup afterwards */
1110 REG_WR(p_hwfn, addr, 0);
1111
1112 return rc;
1113}
1114
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001115static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001116{
1117 int hw_mode = 0;
1118
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001119 if (QED_IS_BB_B0(p_hwfn->cdev)) {
1120 hw_mode |= 1 << MODE_BB;
1121 } else if (QED_IS_AH(p_hwfn->cdev)) {
1122 hw_mode |= 1 << MODE_K2;
1123 } else {
1124 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
1125 p_hwfn->cdev->type);
1126 return -EINVAL;
1127 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001128
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001129 switch (p_hwfn->cdev->num_ports_in_engine) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001130 case 1:
1131 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
1132 break;
1133 case 2:
1134 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
1135 break;
1136 case 4:
1137 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
1138 break;
1139 default:
1140 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001141 p_hwfn->cdev->num_ports_in_engine);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001142 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001143 }
1144
1145 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001146 case QED_MF_DEFAULT:
1147 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001148 hw_mode |= 1 << MODE_MF_SI;
1149 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001150 case QED_MF_OVLAN:
1151 hw_mode |= 1 << MODE_MF_SD;
1152 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001153 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001154 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
1155 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001156 }
1157
1158 hw_mode |= 1 << MODE_ASIC;
1159
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001160 if (p_hwfn->cdev->num_hwfns > 1)
1161 hw_mode |= 1 << MODE_100G;
1162
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001163 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001164
1165 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
1166 "Configuring function for hw_mode: 0x%08x\n",
1167 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001168
1169 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001170}
1171
1172/* Init run time data for all PFs on an engine. */
1173static void qed_init_cau_rt_data(struct qed_dev *cdev)
1174{
1175 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
Mintz, Yuvald0315482017-06-01 15:29:04 +03001176 int i, igu_sb_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001177
1178 for_each_hwfn(cdev, i) {
1179 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1180 struct qed_igu_info *p_igu_info;
1181 struct qed_igu_block *p_block;
1182 struct cau_sb_entry sb_entry;
1183
1184 p_igu_info = p_hwfn->hw_info.p_igu_info;
1185
Mintz, Yuvald0315482017-06-01 15:29:04 +03001186 for (igu_sb_id = 0;
1187 igu_sb_id < QED_MAPPING_MEMORY_SIZE(cdev); igu_sb_id++) {
1188 p_block = &p_igu_info->entry[igu_sb_id];
1189
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001190 if (!p_block->is_pf)
1191 continue;
1192
1193 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001194 p_block->function_id, 0, 0);
Mintz, Yuvald0315482017-06-01 15:29:04 +03001195 STORE_RT_REG_AGG(p_hwfn, offset + igu_sb_id * 2,
1196 sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001197 }
1198 }
1199}
1200
Tomer Tayar60afed72017-04-06 15:58:30 +03001201static void qed_init_cache_line_size(struct qed_hwfn *p_hwfn,
1202 struct qed_ptt *p_ptt)
1203{
1204 u32 val, wr_mbs, cache_line_size;
1205
1206 val = qed_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0);
1207 switch (val) {
1208 case 0:
1209 wr_mbs = 128;
1210 break;
1211 case 1:
1212 wr_mbs = 256;
1213 break;
1214 case 2:
1215 wr_mbs = 512;
1216 break;
1217 default:
1218 DP_INFO(p_hwfn,
1219 "Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1220 val);
1221 return;
1222 }
1223
1224 cache_line_size = min_t(u32, L1_CACHE_BYTES, wr_mbs);
1225 switch (cache_line_size) {
1226 case 32:
1227 val = 0;
1228 break;
1229 case 64:
1230 val = 1;
1231 break;
1232 case 128:
1233 val = 2;
1234 break;
1235 case 256:
1236 val = 3;
1237 break;
1238 default:
1239 DP_INFO(p_hwfn,
1240 "Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1241 cache_line_size);
1242 }
1243
1244 if (L1_CACHE_BYTES > wr_mbs)
1245 DP_INFO(p_hwfn,
1246 "The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n",
1247 L1_CACHE_BYTES, wr_mbs);
1248
1249 STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val);
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001250 if (val > 0) {
1251 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET, val);
1252 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET, val);
1253 }
Tomer Tayar60afed72017-04-06 15:58:30 +03001254}
1255
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001256static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001257 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001258{
1259 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
1260 struct qed_qm_common_rt_init_params params;
1261 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001262 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001263 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001264 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001265 int rc = 0;
1266
1267 qed_init_cau_rt_data(cdev);
1268
1269 /* Program GTT windows */
1270 qed_gtt_init(p_hwfn);
1271
1272 if (p_hwfn->mcp_info) {
1273 if (p_hwfn->mcp_info->func_info.bandwidth_max)
1274 qm_info->pf_rl_en = 1;
1275 if (p_hwfn->mcp_info->func_info.bandwidth_min)
1276 qm_info->pf_wfq_en = 1;
1277 }
1278
1279 memset(&params, 0, sizeof(params));
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001280 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engine;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001281 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
1282 params.pf_rl_en = qm_info->pf_rl_en;
1283 params.pf_wfq_en = qm_info->pf_wfq_en;
1284 params.vport_rl_en = qm_info->vport_rl_en;
1285 params.vport_wfq_en = qm_info->vport_wfq_en;
1286 params.port_params = qm_info->qm_port_params;
1287
1288 qed_qm_common_rt_init(p_hwfn, &params);
1289
1290 qed_cxt_hw_init_common(p_hwfn);
1291
Tomer Tayar60afed72017-04-06 15:58:30 +03001292 qed_init_cache_line_size(p_hwfn, p_ptt);
1293
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001294 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001295 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001296 return rc;
1297
1298 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
1299 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
1300
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001301 if (QED_IS_BB(p_hwfn->cdev)) {
1302 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
1303 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
1304 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
1305 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1306 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1307 }
1308 /* pretend to original PF */
1309 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1310 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001311
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001312 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
1313 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001314 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
1315 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
1316 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001317 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
1318 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
1319 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001320 }
1321 /* pretend to original PF */
1322 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1323
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001324 return rc;
1325}
1326
Ram Amrani51ff1722016-10-01 21:59:57 +03001327static int
1328qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
1329 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
1330{
Ram Amrani107392b2017-04-30 11:49:09 +03001331 u32 dpi_bit_shift, dpi_count, dpi_page_size;
Ram Amrani51ff1722016-10-01 21:59:57 +03001332 u32 min_dpis;
Ram Amrani107392b2017-04-30 11:49:09 +03001333 u32 n_wids;
Ram Amrani51ff1722016-10-01 21:59:57 +03001334
1335 /* Calculate DPI size */
Ram Amrani107392b2017-04-30 11:49:09 +03001336 n_wids = max_t(u32, QED_MIN_WIDS, n_cpus);
1337 dpi_page_size = QED_WID_SIZE * roundup_pow_of_two(n_wids);
1338 dpi_page_size = (dpi_page_size + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001339 dpi_bit_shift = ilog2(dpi_page_size / 4096);
Ram Amrani51ff1722016-10-01 21:59:57 +03001340 dpi_count = pwm_region_size / dpi_page_size;
1341
1342 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
1343 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
1344
1345 p_hwfn->dpi_size = dpi_page_size;
1346 p_hwfn->dpi_count = dpi_count;
1347
1348 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
1349
1350 if (dpi_count < min_dpis)
1351 return -EINVAL;
1352
1353 return 0;
1354}
1355
1356enum QED_ROCE_EDPM_MODE {
1357 QED_ROCE_EDPM_MODE_ENABLE = 0,
1358 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
1359 QED_ROCE_EDPM_MODE_DISABLE = 2,
1360};
1361
1362static int
1363qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1364{
1365 u32 pwm_regsize, norm_regsize;
1366 u32 non_pwm_conn, min_addr_reg1;
Ram Amrani20b1bd92017-04-30 11:49:10 +03001367 u32 db_bar_size, n_cpus = 1;
Ram Amrani51ff1722016-10-01 21:59:57 +03001368 u32 roce_edpm_mode;
1369 u32 pf_dems_shift;
1370 int rc = 0;
1371 u8 cond;
1372
Rahul Verma15582962017-04-06 15:58:29 +03001373 db_bar_size = qed_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001374 if (p_hwfn->cdev->num_hwfns > 1)
1375 db_bar_size /= 2;
1376
1377 /* Calculate doorbell regions */
1378 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
1379 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
1380 NULL) +
1381 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
1382 NULL);
Ram Amrania82dadb2017-05-09 15:07:50 +03001383 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, PAGE_SIZE);
Ram Amrani51ff1722016-10-01 21:59:57 +03001384 min_addr_reg1 = norm_regsize / 4096;
1385 pwm_regsize = db_bar_size - norm_regsize;
1386
1387 /* Check that the normal and PWM sizes are valid */
1388 if (db_bar_size < norm_regsize) {
1389 DP_ERR(p_hwfn->cdev,
1390 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
1391 db_bar_size, norm_regsize);
1392 return -EINVAL;
1393 }
1394
1395 if (pwm_regsize < QED_MIN_PWM_REGION) {
1396 DP_ERR(p_hwfn->cdev,
1397 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
1398 pwm_regsize,
1399 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
1400 return -EINVAL;
1401 }
1402
1403 /* Calculate number of DPIs */
1404 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
1405 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
1406 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
1407 /* Either EDPM is mandatory, or we are attempting to allocate a
1408 * WID per CPU.
1409 */
Ram Amranic2dedf82017-02-20 22:43:33 +02001410 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +03001411 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1412 }
1413
1414 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
1415 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
1416 if (cond || p_hwfn->dcbx_no_edpm) {
1417 /* Either EDPM is disabled from user configuration, or it is
1418 * disabled via DCBx, or it is not mandatory and we failed to
1419 * allocated a WID per CPU.
1420 */
1421 n_cpus = 1;
1422 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1423
1424 if (cond)
1425 qed_rdma_dpm_bar(p_hwfn, p_ptt);
1426 }
1427
Ram Amrani20b1bd92017-04-30 11:49:10 +03001428 p_hwfn->wid_count = (u16) n_cpus;
1429
Ram Amrani51ff1722016-10-01 21:59:57 +03001430 DP_INFO(p_hwfn,
1431 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
1432 norm_regsize,
1433 pwm_regsize,
1434 p_hwfn->dpi_size,
1435 p_hwfn->dpi_count,
1436 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
1437 "disabled" : "enabled");
1438
1439 if (rc) {
1440 DP_ERR(p_hwfn,
1441 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
1442 p_hwfn->dpi_count,
1443 p_hwfn->pf_params.rdma_pf_params.min_dpis);
1444 return -EINVAL;
1445 }
1446
1447 p_hwfn->dpi_start_offset = norm_regsize;
1448
1449 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
1450 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
1451 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
1452 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
1453
1454 return 0;
1455}
1456
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001457static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001458 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001459{
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001460 int rc = 0;
1461
1462 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PORT, p_hwfn->port_id, hw_mode);
1463 if (rc)
1464 return rc;
1465
1466 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE, 0);
1467
1468 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001469}
1470
1471static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
1472 struct qed_ptt *p_ptt,
Chopra, Manish199684302017-04-24 10:00:44 -07001473 struct qed_tunnel_info *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001474 int hw_mode,
1475 bool b_hw_start,
1476 enum qed_int_mode int_mode,
1477 bool allow_npar_tx_switch)
1478{
1479 u8 rel_pf_id = p_hwfn->rel_pf_id;
1480 int rc = 0;
1481
1482 if (p_hwfn->mcp_info) {
1483 struct qed_mcp_function_info *p_info;
1484
1485 p_info = &p_hwfn->mcp_info->func_info;
1486 if (p_info->bandwidth_min)
1487 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
1488
1489 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -04001490 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001491 }
1492
Rahul Verma15582962017-04-06 15:58:29 +03001493 qed_cxt_hw_init_pf(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001494
1495 qed_int_igu_init_rt(p_hwfn);
1496
1497 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001498 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001499 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1500 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1501 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1502 p_hwfn->hw_info.ovlan);
1503 }
1504
1505 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001506 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001507 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1508 "Configuring TAGMAC_CLS_TYPE\n");
1509 STORE_RT_REG(p_hwfn,
1510 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1511 }
1512
1513 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001514 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1515 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001516 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1517 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001518 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1519
1520 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001521 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001522 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001523 return rc;
1524
1525 /* PF Init sequence */
1526 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1527 if (rc)
1528 return rc;
1529
1530 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1531 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1532 if (rc)
1533 return rc;
1534
1535 /* Pure runtime initializations - directly to the HW */
1536 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1537
Ram Amrani51ff1722016-10-01 21:59:57 +03001538 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1539 if (rc)
1540 return rc;
1541
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001542 if (b_hw_start) {
1543 /* enable interrupts */
1544 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1545
1546 /* send function start command */
Manish Chopra4f646752017-05-23 09:41:20 +03001547 rc = qed_sp_pf_start(p_hwfn, p_ptt, p_tunn,
1548 p_hwfn->cdev->mf_mode,
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001549 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001550 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001551 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001552 return rc;
1553 }
1554 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1555 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1556 qed_wr(p_hwfn, p_ptt,
1557 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1558 0x100);
1559 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001560 }
1561 return rc;
1562}
1563
1564static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1565 struct qed_ptt *p_ptt,
1566 u8 enable)
1567{
1568 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1569
1570 /* Change PF in PXP */
1571 qed_wr(p_hwfn, p_ptt,
1572 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1573
1574 /* wait until value is set - try for 1 second every 50us */
1575 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1576 val = qed_rd(p_hwfn, p_ptt,
1577 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1578 if (val == set_val)
1579 break;
1580
1581 usleep_range(50, 60);
1582 }
1583
1584 if (val != set_val) {
1585 DP_NOTICE(p_hwfn,
1586 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1587 return -EAGAIN;
1588 }
1589
1590 return 0;
1591}
1592
1593static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1594 struct qed_ptt *p_main_ptt)
1595{
1596 /* Read shadow of current MFW mailbox */
1597 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1598 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001599 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001600}
1601
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001602static void
1603qed_fill_load_req_params(struct qed_load_req_params *p_load_req,
1604 struct qed_drv_load_params *p_drv_load)
1605{
1606 memset(p_load_req, 0, sizeof(*p_load_req));
1607
1608 p_load_req->drv_role = p_drv_load->is_crash_kernel ?
1609 QED_DRV_ROLE_KDUMP : QED_DRV_ROLE_OS;
1610 p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
1611 p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
1612 p_load_req->override_force_load = p_drv_load->override_force_load;
1613}
1614
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001615static int qed_vf_start(struct qed_hwfn *p_hwfn,
1616 struct qed_hw_init_params *p_params)
1617{
1618 if (p_params->p_tunn) {
1619 qed_vf_set_vf_start_tunn_update_param(p_params->p_tunn);
1620 qed_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn);
1621 }
1622
1623 p_hwfn->b_int_enabled = 1;
1624
1625 return 0;
1626}
1627
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001628int qed_hw_init(struct qed_dev *cdev, struct qed_hw_init_params *p_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001629{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001630 struct qed_load_req_params load_req_params;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001631 u32 load_code, param, drv_mb_param;
1632 bool b_default_mtu = true;
1633 struct qed_hwfn *p_hwfn;
1634 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001635
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001636 if ((p_params->int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001637 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1638 return -EINVAL;
1639 }
1640
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001641 if (IS_PF(cdev)) {
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001642 rc = qed_init_fw_data(cdev, p_params->bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001643 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001644 return rc;
1645 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001646
1647 for_each_hwfn(cdev, i) {
1648 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1649
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001650 /* If management didn't provide a default, set one of our own */
1651 if (!p_hwfn->hw_info.mtu) {
1652 p_hwfn->hw_info.mtu = 1500;
1653 b_default_mtu = false;
1654 }
1655
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001656 if (IS_VF(cdev)) {
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001657 qed_vf_start(p_hwfn, p_params);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001658 continue;
1659 }
1660
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001661 /* Enable DMAE in PXP */
1662 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1663
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001664 rc = qed_calc_hw_mode(p_hwfn);
1665 if (rc)
1666 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001667
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001668 qed_fill_load_req_params(&load_req_params,
1669 p_params->p_drv_load_params);
1670 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
1671 &load_req_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001672 if (rc) {
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001673 DP_NOTICE(p_hwfn, "Failed sending a LOAD_REQ command\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001674 return rc;
1675 }
1676
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001677 load_code = load_req_params.load_code;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001678 DP_VERBOSE(p_hwfn, QED_MSG_SP,
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001679 "Load request was sent. Load code: 0x%x\n",
1680 load_code);
1681
1682 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001683
1684 p_hwfn->first_on_engine = (load_code ==
1685 FW_MSG_CODE_DRV_LOAD_ENGINE);
1686
1687 switch (load_code) {
1688 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1689 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1690 p_hwfn->hw_info.hw_mode);
1691 if (rc)
1692 break;
1693 /* Fall into */
1694 case FW_MSG_CODE_DRV_LOAD_PORT:
1695 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1696 p_hwfn->hw_info.hw_mode);
1697 if (rc)
1698 break;
1699
1700 /* Fall into */
1701 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1702 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001703 p_params->p_tunn,
1704 p_hwfn->hw_info.hw_mode,
1705 p_params->b_hw_start,
1706 p_params->int_mode,
1707 p_params->allow_npar_tx_switch);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001708 break;
1709 default:
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001710 DP_NOTICE(p_hwfn,
1711 "Unexpected load code [0x%08x]", load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001712 rc = -EINVAL;
1713 break;
1714 }
1715
1716 if (rc)
1717 DP_NOTICE(p_hwfn,
1718 "init phase failed for loadcode 0x%x (rc %d)\n",
1719 load_code, rc);
1720
1721 /* ACK mfw regardless of success or failure of initialization */
1722 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1723 DRV_MSG_CODE_LOAD_DONE,
1724 0, &load_code, &param);
1725 if (rc)
1726 return rc;
1727 if (mfw_rc) {
1728 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1729 return mfw_rc;
1730 }
1731
Tomer Tayarfc561c82017-05-23 09:41:21 +03001732 /* Check if there is a DID mismatch between nvm-cfg/efuse */
1733 if (param & FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR)
1734 DP_NOTICE(p_hwfn,
1735 "warning: device configuration is not supported on this board type. The device may not function as expected.\n");
1736
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001737 /* send DCBX attention request command */
1738 DP_VERBOSE(p_hwfn,
1739 QED_MSG_DCB,
1740 "sending phony dcbx set command to trigger DCBx attention handling\n");
1741 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1742 DRV_MSG_CODE_SET_DCBX,
1743 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1744 &load_code, &param);
1745 if (mfw_rc) {
1746 DP_NOTICE(p_hwfn,
1747 "Failed to send DCBX attention request\n");
1748 return mfw_rc;
1749 }
1750
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001751 p_hwfn->hw_init_done = true;
1752 }
1753
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001754 if (IS_PF(cdev)) {
1755 p_hwfn = QED_LEADING_HWFN(cdev);
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001756 drv_mb_param = STORM_FW_VERSION;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001757 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1758 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1759 drv_mb_param, &load_code, &param);
1760 if (rc)
1761 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1762
1763 if (!b_default_mtu) {
1764 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1765 p_hwfn->hw_info.mtu);
1766 if (rc)
1767 DP_INFO(p_hwfn,
1768 "Failed to update default mtu\n");
1769 }
1770
1771 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1772 p_hwfn->p_main_ptt,
1773 QED_OV_DRIVER_STATE_DISABLED);
1774 if (rc)
1775 DP_INFO(p_hwfn, "Failed to update driver state\n");
1776
1777 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1778 QED_OV_ESWITCH_VEB);
1779 if (rc)
1780 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1781 }
1782
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001783 return 0;
1784}
1785
1786#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001787static void qed_hw_timers_stop(struct qed_dev *cdev,
1788 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001789{
1790 int i;
1791
1792 /* close timers */
1793 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1794 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1795
1796 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1797 if ((!qed_rd(p_hwfn, p_ptt,
1798 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001799 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001800 break;
1801
1802 /* Dependent on number of connection/tasks, possibly
1803 * 1ms sleep is required between polls
1804 */
1805 usleep_range(1000, 2000);
1806 }
1807
1808 if (i < QED_HW_STOP_RETRY_LIMIT)
1809 return;
1810
1811 DP_NOTICE(p_hwfn,
1812 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1813 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1814 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1815}
1816
1817void qed_hw_timers_stop_all(struct qed_dev *cdev)
1818{
1819 int j;
1820
1821 for_each_hwfn(cdev, j) {
1822 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1823 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1824
1825 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1826 }
1827}
1828
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001829int qed_hw_stop(struct qed_dev *cdev)
1830{
Tomer Tayar12263372017-03-28 15:12:50 +03001831 struct qed_hwfn *p_hwfn;
1832 struct qed_ptt *p_ptt;
1833 int rc, rc2 = 0;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001834 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001835
1836 for_each_hwfn(cdev, j) {
Tomer Tayar12263372017-03-28 15:12:50 +03001837 p_hwfn = &cdev->hwfns[j];
1838 p_ptt = p_hwfn->p_main_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001839
1840 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1841
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001842 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001843 qed_vf_pf_int_cleanup(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +03001844 rc = qed_vf_pf_reset(p_hwfn);
1845 if (rc) {
1846 DP_NOTICE(p_hwfn,
1847 "qed_vf_pf_reset failed. rc = %d.\n",
1848 rc);
1849 rc2 = -EINVAL;
1850 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001851 continue;
1852 }
1853
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001854 /* mark the hw as uninitialized... */
1855 p_hwfn->hw_init_done = false;
1856
Tomer Tayar12263372017-03-28 15:12:50 +03001857 /* Send unload command to MCP */
1858 rc = qed_mcp_unload_req(p_hwfn, p_ptt);
1859 if (rc) {
Yuval Mintz8c925c42016-03-02 20:26:03 +02001860 DP_NOTICE(p_hwfn,
Tomer Tayar12263372017-03-28 15:12:50 +03001861 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
1862 rc);
1863 rc2 = -EINVAL;
1864 }
1865
1866 qed_slowpath_irq_sync(p_hwfn);
1867
1868 /* After this point no MFW attentions are expected, e.g. prevent
1869 * race between pf stop and dcbx pf update.
1870 */
1871 rc = qed_sp_pf_stop(p_hwfn);
1872 if (rc) {
1873 DP_NOTICE(p_hwfn,
1874 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
1875 rc);
1876 rc2 = -EINVAL;
1877 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001878
1879 qed_wr(p_hwfn, p_ptt,
1880 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1881
1882 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1883 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1884 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1885 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1886 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1887
Yuval Mintz8c925c42016-03-02 20:26:03 +02001888 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001889
1890 /* Disable Attention Generation */
1891 qed_int_igu_disable_int(p_hwfn, p_ptt);
1892
1893 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1894 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1895
1896 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1897
1898 /* Need to wait 1ms to guarantee SBs are cleared */
1899 usleep_range(1000, 2000);
Tomer Tayar12263372017-03-28 15:12:50 +03001900
1901 /* Disable PF in HW blocks */
1902 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1903 qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
1904
1905 qed_mcp_unload_done(p_hwfn, p_ptt);
1906 if (rc) {
1907 DP_NOTICE(p_hwfn,
1908 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
1909 rc);
1910 rc2 = -EINVAL;
1911 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001912 }
1913
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001914 if (IS_PF(cdev)) {
Tomer Tayar12263372017-03-28 15:12:50 +03001915 p_hwfn = QED_LEADING_HWFN(cdev);
1916 p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt;
1917
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001918 /* Disable DMAE in PXP - in CMT, this should only be done for
1919 * first hw-function, and only after all transactions have
1920 * stopped for all active hw-functions.
1921 */
Tomer Tayar12263372017-03-28 15:12:50 +03001922 rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false);
1923 if (rc) {
1924 DP_NOTICE(p_hwfn,
1925 "qed_change_pci_hwfn failed. rc = %d.\n", rc);
1926 rc2 = -EINVAL;
1927 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001928 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001929
Tomer Tayar12263372017-03-28 15:12:50 +03001930 return rc2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001931}
1932
Rahul Verma15582962017-04-06 15:58:29 +03001933int qed_hw_stop_fastpath(struct qed_dev *cdev)
Manish Chopracee4d262015-10-26 11:02:28 +02001934{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001935 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001936
1937 for_each_hwfn(cdev, j) {
1938 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Rahul Verma15582962017-04-06 15:58:29 +03001939 struct qed_ptt *p_ptt;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001940
1941 if (IS_VF(cdev)) {
1942 qed_vf_pf_int_cleanup(p_hwfn);
1943 continue;
1944 }
Rahul Verma15582962017-04-06 15:58:29 +03001945 p_ptt = qed_ptt_acquire(p_hwfn);
1946 if (!p_ptt)
1947 return -EAGAIN;
Manish Chopracee4d262015-10-26 11:02:28 +02001948
1949 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001950 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001951
1952 qed_wr(p_hwfn, p_ptt,
1953 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1954
1955 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1956 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1957 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1958 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1959 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1960
Manish Chopracee4d262015-10-26 11:02:28 +02001961 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1962
1963 /* Need to wait 1ms to guarantee SBs are cleared */
1964 usleep_range(1000, 2000);
Rahul Verma15582962017-04-06 15:58:29 +03001965 qed_ptt_release(p_hwfn, p_ptt);
Manish Chopracee4d262015-10-26 11:02:28 +02001966 }
Rahul Verma15582962017-04-06 15:58:29 +03001967
1968 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001969}
1970
Rahul Verma15582962017-04-06 15:58:29 +03001971int qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
Manish Chopracee4d262015-10-26 11:02:28 +02001972{
Rahul Verma15582962017-04-06 15:58:29 +03001973 struct qed_ptt *p_ptt;
1974
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001975 if (IS_VF(p_hwfn->cdev))
Rahul Verma15582962017-04-06 15:58:29 +03001976 return 0;
1977
1978 p_ptt = qed_ptt_acquire(p_hwfn);
1979 if (!p_ptt)
1980 return -EAGAIN;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001981
Michal Kalderonf855df22017-05-23 09:41:25 +03001982 /* If roce info is allocated it means roce is initialized and should
1983 * be enabled in searcher.
1984 */
1985 if (p_hwfn->p_rdma_info &&
1986 p_hwfn->b_rdma_enabled_in_prs)
1987 qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0x1);
1988
Manish Chopracee4d262015-10-26 11:02:28 +02001989 /* Re-open incoming traffic */
Rahul Verma15582962017-04-06 15:58:29 +03001990 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1991 qed_ptt_release(p_hwfn, p_ptt);
1992
1993 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001994}
1995
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001996/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1997static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1998{
1999 qed_ptt_pool_free(p_hwfn);
2000 kfree(p_hwfn->hw_info.p_igu_info);
Tomer Tayar3587cb82017-05-21 12:10:56 +03002001 p_hwfn->hw_info.p_igu_info = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002002}
2003
2004/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002005static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002006{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002007 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002008 if (QED_IS_AH(p_hwfn->cdev)) {
2009 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2010 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
2011 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2012 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
2013 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2014 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
2015 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2016 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
2017 } else {
2018 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2019 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
2020 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2021 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
2022 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2023 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
2024 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2025 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
2026 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002027
2028 /* Clean Previous errors if such exist */
2029 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03002030 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002031
2032 /* enable internal target-read */
2033 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2034 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002035}
2036
2037static void get_function_id(struct qed_hwfn *p_hwfn)
2038{
2039 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002040 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
2041 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002042
2043 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
2044
2045 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
2046 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2047 PXP_CONCRETE_FID_PFID);
2048 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2049 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002050
2051 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
2052 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
2053 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002054}
2055
Yuval Mintz25c089d2015-10-26 11:02:26 +02002056static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
2057{
2058 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002059 struct qed_sb_cnt_info sb_cnt;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002060 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02002061
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002062 memset(&sb_cnt, 0, sizeof(sb_cnt));
2063 qed_int_get_num_sbs(p_hwfn, &sb_cnt);
2064
Yuval Mintz0189efb2016-10-13 22:57:02 +03002065 if (IS_ENABLED(CONFIG_QED_RDMA) &&
2066 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
2067 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
2068 * the status blocks equally between L2 / RoCE but with
2069 * consideration as to how many l2 queues / cnqs we have.
2070 */
Ram Amrani51ff1722016-10-01 21:59:57 +03002071 feat_num[QED_RDMA_CNQ] =
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002072 min_t(u32, sb_cnt.cnt / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03002073 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002074
2075 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03002076 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03002077
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002078 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
2079 p_hwfn->hw_info.personality == QED_PCI_ETH) {
2080 /* Start by allocating VF queues, then PF's */
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002081 feat_num[QED_VF_L2_QUE] = min_t(u32,
2082 RESC_NUM(p_hwfn, QED_L2_QUEUE),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002083 sb_cnt.iov_cnt);
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002084 feat_num[QED_PF_L2_QUE] = min_t(u32,
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002085 sb_cnt.cnt - non_l2_sbs,
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002086 RESC_NUM(p_hwfn,
2087 QED_L2_QUEUE) -
2088 FEAT_NUM(p_hwfn,
2089 QED_VF_L2_QUE));
2090 }
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002091
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002092 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2093 feat_num[QED_FCOE_CQ] = min_t(u32, sb_cnt.cnt,
2094 RESC_NUM(p_hwfn,
2095 QED_CMDQS_CQS));
2096
Mintz, Yuval08737a32017-04-06 15:58:33 +03002097 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002098 feat_num[QED_ISCSI_CQ] = min_t(u32, sb_cnt.cnt,
Mintz, Yuval08737a32017-04-06 15:58:33 +03002099 RESC_NUM(p_hwfn,
2100 QED_CMDQS_CQS));
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002101 DP_VERBOSE(p_hwfn,
2102 NETIF_MSG_PROBE,
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002103 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d FCOE_CQ=%d ISCSI_CQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002104 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
2105 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
2106 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002107 (int)FEAT_NUM(p_hwfn, QED_FCOE_CQ),
Mintz, Yuval08737a32017-04-06 15:58:33 +03002108 (int)FEAT_NUM(p_hwfn, QED_ISCSI_CQ),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002109 (int)sb_cnt.cnt);
Yuval Mintz25c089d2015-10-26 11:02:26 +02002110}
2111
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002112const char *qed_hw_get_resc_name(enum qed_resources res_id)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002113{
2114 switch (res_id) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002115 case QED_L2_QUEUE:
2116 return "L2_QUEUE";
2117 case QED_VPORT:
2118 return "VPORT";
2119 case QED_RSS_ENG:
2120 return "RSS_ENG";
2121 case QED_PQ:
2122 return "PQ";
2123 case QED_RL:
2124 return "RL";
2125 case QED_MAC:
2126 return "MAC";
2127 case QED_VLAN:
2128 return "VLAN";
2129 case QED_RDMA_CNQ_RAM:
2130 return "RDMA_CNQ_RAM";
2131 case QED_ILT:
2132 return "ILT";
2133 case QED_LL2_QUEUE:
2134 return "LL2_QUEUE";
2135 case QED_CMDQS_CQS:
2136 return "CMDQS_CQS";
2137 case QED_RDMA_STATS_QUEUE:
2138 return "RDMA_STATS_QUEUE";
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002139 case QED_BDQ:
2140 return "BDQ";
2141 case QED_SB:
2142 return "SB";
Tomer Tayar2edbff82016-10-31 07:14:27 +02002143 default:
2144 return "UNKNOWN_RESOURCE";
2145 }
2146}
2147
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002148static int
2149__qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn,
2150 struct qed_ptt *p_ptt,
2151 enum qed_resources res_id,
2152 u32 resc_max_val, u32 *p_mcp_resp)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002153{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002154 int rc;
2155
2156 rc = qed_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
2157 resc_max_val, p_mcp_resp);
2158 if (rc) {
2159 DP_NOTICE(p_hwfn,
2160 "MFW response failure for a max value setting of resource %d [%s]\n",
2161 res_id, qed_hw_get_resc_name(res_id));
2162 return rc;
2163 }
2164
2165 if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
2166 DP_INFO(p_hwfn,
2167 "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
2168 res_id, qed_hw_get_resc_name(res_id), *p_mcp_resp);
2169
2170 return 0;
2171}
2172
2173static int
2174qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2175{
2176 bool b_ah = QED_IS_AH(p_hwfn->cdev);
2177 u32 resc_max_val, mcp_resp;
2178 u8 res_id;
2179 int rc;
2180
2181 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2182 switch (res_id) {
2183 case QED_LL2_QUEUE:
2184 resc_max_val = MAX_NUM_LL2_RX_QUEUES;
2185 break;
2186 case QED_RDMA_CNQ_RAM:
2187 /* No need for a case for QED_CMDQS_CQS since
2188 * CNQ/CMDQS are the same resource.
2189 */
2190 resc_max_val = NUM_OF_CMDQS_CQS;
2191 break;
2192 case QED_RDMA_STATS_QUEUE:
2193 resc_max_val = b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
2194 : RDMA_NUM_STATISTIC_COUNTERS_BB;
2195 break;
2196 case QED_BDQ:
2197 resc_max_val = BDQ_NUM_RESOURCES;
2198 break;
2199 default:
2200 continue;
2201 }
2202
2203 rc = __qed_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
2204 resc_max_val, &mcp_resp);
2205 if (rc)
2206 return rc;
2207
2208 /* There's no point to continue to the next resource if the
2209 * command is not supported by the MFW.
2210 * We do continue if the command is supported but the resource
2211 * is unknown to the MFW. Such a resource will be later
2212 * configured with the default allocation values.
2213 */
2214 if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
2215 return -EINVAL;
2216 }
2217
2218 return 0;
2219}
2220
2221static
2222int qed_hw_get_dflt_resc(struct qed_hwfn *p_hwfn,
2223 enum qed_resources res_id,
2224 u32 *p_resc_num, u32 *p_resc_start)
2225{
2226 u8 num_funcs = p_hwfn->num_funcs_on_engine;
2227 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002228
2229 switch (res_id) {
2230 case QED_L2_QUEUE:
2231 *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 :
2232 MAX_NUM_L2_QUEUES_BB) / num_funcs;
2233 break;
2234 case QED_VPORT:
2235 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
2236 MAX_NUM_VPORTS_BB) / num_funcs;
2237 break;
2238 case QED_RSS_ENG:
2239 *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 :
2240 ETH_RSS_ENGINE_NUM_BB) / num_funcs;
2241 break;
2242 case QED_PQ:
2243 *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 :
2244 MAX_QM_TX_QUEUES_BB) / num_funcs;
2245 *p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */
2246 break;
2247 case QED_RL:
2248 *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
2249 break;
2250 case QED_MAC:
2251 case QED_VLAN:
2252 /* Each VFC resource can accommodate both a MAC and a VLAN */
2253 *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
2254 break;
2255 case QED_ILT:
2256 *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 :
2257 PXP_NUM_ILT_RECORDS_BB) / num_funcs;
2258 break;
2259 case QED_LL2_QUEUE:
2260 *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
2261 break;
2262 case QED_RDMA_CNQ_RAM:
2263 case QED_CMDQS_CQS:
2264 /* CNQ/CMDQS are the same resource */
2265 *p_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
2266 break;
2267 case QED_RDMA_STATS_QUEUE:
2268 *p_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 :
2269 RDMA_NUM_STATISTIC_COUNTERS_BB) / num_funcs;
2270 break;
2271 case QED_BDQ:
2272 if (p_hwfn->hw_info.personality != QED_PCI_ISCSI &&
2273 p_hwfn->hw_info.personality != QED_PCI_FCOE)
2274 *p_resc_num = 0;
2275 else
2276 *p_resc_num = 1;
2277 break;
2278 case QED_SB:
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002279 /* Since we want its value to reflect whether MFW supports
2280 * the new scheme, have a default of 0.
2281 */
2282 *p_resc_num = 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002283 break;
2284 default:
2285 return -EINVAL;
2286 }
2287
2288 switch (res_id) {
2289 case QED_BDQ:
2290 if (!*p_resc_num)
2291 *p_resc_start = 0;
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002292 else if (p_hwfn->cdev->num_ports_in_engine == 4)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002293 *p_resc_start = p_hwfn->port_id;
2294 else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
2295 *p_resc_start = p_hwfn->port_id;
2296 else if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2297 *p_resc_start = p_hwfn->port_id + 2;
2298 break;
2299 default:
2300 *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
2301 break;
2302 }
2303
2304 return 0;
2305}
2306
2307static int __qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
2308 enum qed_resources res_id)
2309{
2310 u32 dflt_resc_num = 0, dflt_resc_start = 0;
2311 u32 mcp_resp, *p_resc_num, *p_resc_start;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002312 int rc;
2313
2314 p_resc_num = &RESC_NUM(p_hwfn, res_id);
2315 p_resc_start = &RESC_START(p_hwfn, res_id);
2316
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002317 rc = qed_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
2318 &dflt_resc_start);
2319 if (rc) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002320 DP_ERR(p_hwfn,
2321 "Failed to get default amount for resource %d [%s]\n",
2322 res_id, qed_hw_get_resc_name(res_id));
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002323 return rc;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002324 }
2325
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002326 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
2327 &mcp_resp, p_resc_num, p_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002328 if (rc) {
2329 DP_NOTICE(p_hwfn,
2330 "MFW response failure for an allocation request for resource %d [%s]\n",
2331 res_id, qed_hw_get_resc_name(res_id));
2332 return rc;
2333 }
2334
2335 /* Default driver values are applied in the following cases:
2336 * - The resource allocation MB command is not supported by the MFW
2337 * - There is an internal error in the MFW while processing the request
2338 * - The resource ID is unknown to the MFW
2339 */
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002340 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
2341 DP_INFO(p_hwfn,
2342 "Failed to receive allocation info for resource %d [%s]. mcp_resp = 0x%x. Applying default values [%d,%d].\n",
2343 res_id,
2344 qed_hw_get_resc_name(res_id),
2345 mcp_resp, dflt_resc_num, dflt_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002346 *p_resc_num = dflt_resc_num;
2347 *p_resc_start = dflt_resc_start;
2348 goto out;
2349 }
2350
Tomer Tayar2edbff82016-10-31 07:14:27 +02002351out:
2352 /* PQs have to divide by 8 [that's the HW granularity].
2353 * Reduce number so it would fit.
2354 */
2355 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
2356 DP_INFO(p_hwfn,
2357 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
2358 *p_resc_num,
2359 (*p_resc_num) & ~0x7,
2360 *p_resc_start, (*p_resc_start) & ~0x7);
2361 *p_resc_num &= ~0x7;
2362 *p_resc_start &= ~0x7;
2363 }
2364
2365 return 0;
2366}
2367
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002368static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002369{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002370 int rc;
2371 u8 res_id;
2372
2373 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2374 rc = __qed_hw_set_resc_info(p_hwfn, res_id);
2375 if (rc)
2376 return rc;
2377 }
2378
2379 return 0;
2380}
2381
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002382static int qed_hw_get_resc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2383{
2384 struct qed_resc_unlock_params resc_unlock_params;
2385 struct qed_resc_lock_params resc_lock_params;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002386 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002387 u8 res_id;
2388 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002389
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002390 /* Setting the max values of the soft resources and the following
2391 * resources allocation queries should be atomic. Since several PFs can
2392 * run in parallel - a resource lock is needed.
2393 * If either the resource lock or resource set value commands are not
2394 * supported - skip the the max values setting, release the lock if
2395 * needed, and proceed to the queries. Other failures, including a
2396 * failure to acquire the lock, will cause this function to fail.
2397 */
sudarsana.kalluru@cavium.comf470f222017-04-26 09:00:49 -07002398 qed_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params,
2399 QED_RESC_LOCK_RESC_ALLOC, false);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002400
2401 rc = qed_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
2402 if (rc && rc != -EINVAL) {
2403 return rc;
2404 } else if (rc == -EINVAL) {
2405 DP_INFO(p_hwfn,
2406 "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
2407 } else if (!rc && !resc_lock_params.b_granted) {
2408 DP_NOTICE(p_hwfn,
2409 "Failed to acquire the resource lock for the resource allocation commands\n");
2410 return -EBUSY;
2411 } else {
2412 rc = qed_hw_set_soft_resc_size(p_hwfn, p_ptt);
2413 if (rc && rc != -EINVAL) {
2414 DP_NOTICE(p_hwfn,
2415 "Failed to set the max values of the soft resources\n");
2416 goto unlock_and_exit;
2417 } else if (rc == -EINVAL) {
2418 DP_INFO(p_hwfn,
2419 "Skip the max values setting of the soft resources since it is not supported by the MFW\n");
2420 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt,
2421 &resc_unlock_params);
2422 if (rc)
2423 DP_INFO(p_hwfn,
2424 "Failed to release the resource lock for the resource allocation commands\n");
2425 }
2426 }
2427
2428 rc = qed_hw_set_resc_info(p_hwfn);
2429 if (rc)
2430 goto unlock_and_exit;
2431
2432 if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
2433 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002434 if (rc)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002435 DP_INFO(p_hwfn,
2436 "Failed to release the resource lock for the resource allocation commands\n");
Tomer Tayar2edbff82016-10-31 07:14:27 +02002437 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002438
2439 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002440 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
2441 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002442 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
2443 RESC_START(p_hwfn, QED_ILT),
2444 RESC_END(p_hwfn, QED_ILT) - 1);
2445 return -EINVAL;
2446 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002447
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002448 /* This will also learn the number of SBs from MFW */
2449 if (qed_int_igu_reset_cam(p_hwfn, p_ptt))
2450 return -EINVAL;
2451
Yuval Mintz25c089d2015-10-26 11:02:26 +02002452 qed_hw_set_feat(p_hwfn);
2453
Tomer Tayar2edbff82016-10-31 07:14:27 +02002454 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
2455 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
2456 qed_hw_get_resc_name(res_id),
2457 RESC_NUM(p_hwfn, res_id),
2458 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002459
2460 return 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002461
2462unlock_and_exit:
2463 if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
2464 qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
2465 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002466}
2467
Yuval Mintz1a635e42016-08-15 10:42:43 +03002468static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002469{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002470 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08002471 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002472 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002473
2474 /* Read global nvm_cfg address */
2475 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2476
2477 /* Verify MCP has initialized it */
2478 if (!nvm_cfg_addr) {
2479 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
2480 return -EINVAL;
2481 }
2482
2483 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
2484 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2485
Yuval Mintzcc875c22015-10-26 11:02:31 +02002486 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2487 offsetof(struct nvm_cfg1, glob) +
2488 offsetof(struct nvm_cfg1_glob, core_cfg);
2489
2490 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
2491
2492 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
2493 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002494 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002495 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
2496 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002497 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002498 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
2499 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002500 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002501 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
2502 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002503 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002504 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
2505 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002506 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002507 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
2508 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002509 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002510 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
2511 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002512 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002513 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
2514 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002515 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002516 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
2517 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002518 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
2519 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
2520 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002521 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002522 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
2523 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002524 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
2525 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
2526 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002527 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002528 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002529 break;
2530 }
2531
Yuval Mintzcc875c22015-10-26 11:02:31 +02002532 /* Read default link configuration */
2533 link = &p_hwfn->mcp_info->link_input;
2534 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2535 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
2536 link_temp = qed_rd(p_hwfn, p_ptt,
2537 port_cfg_addr +
2538 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03002539 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
2540 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002541
Yuval Mintz83aeb932016-08-15 10:42:44 +03002542 link_temp = link->speed.advertised_speeds;
2543 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002544
2545 link_temp = qed_rd(p_hwfn, p_ptt,
2546 port_cfg_addr +
2547 offsetof(struct nvm_cfg1_port, link_settings));
2548 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
2549 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
2550 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
2551 link->speed.autoneg = true;
2552 break;
2553 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
2554 link->speed.forced_speed = 1000;
2555 break;
2556 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
2557 link->speed.forced_speed = 10000;
2558 break;
2559 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
2560 link->speed.forced_speed = 25000;
2561 break;
2562 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
2563 link->speed.forced_speed = 40000;
2564 break;
2565 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
2566 link->speed.forced_speed = 50000;
2567 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002568 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002569 link->speed.forced_speed = 100000;
2570 break;
2571 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002572 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002573 }
2574
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07002575 p_hwfn->mcp_info->link_capabilities.default_speed_autoneg =
2576 link->speed.autoneg;
2577
Yuval Mintzcc875c22015-10-26 11:02:31 +02002578 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
2579 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
2580 link->pause.autoneg = !!(link_temp &
2581 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
2582 link->pause.forced_rx = !!(link_temp &
2583 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
2584 link->pause.forced_tx = !!(link_temp &
2585 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
2586 link->loopback_mode = 0;
2587
2588 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2589 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
2590 link->speed.forced_speed, link->speed.advertised_speeds,
2591 link->speed.autoneg, link->pause.autoneg);
2592
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002593 /* Read Multi-function information from shmem */
2594 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2595 offsetof(struct nvm_cfg1, glob) +
2596 offsetof(struct nvm_cfg1_glob, generic_cont0);
2597
2598 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
2599
2600 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
2601 NVM_CFG1_GLOB_MF_MODE_OFFSET;
2602
2603 switch (mf_mode) {
2604 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002605 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002606 break;
2607 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002608 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002609 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002610 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
2611 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002612 break;
2613 }
2614 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
2615 p_hwfn->cdev->mf_mode);
2616
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002617 /* Read Multi-function information from shmem */
2618 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2619 offsetof(struct nvm_cfg1, glob) +
2620 offsetof(struct nvm_cfg1_glob, device_capabilities);
2621
2622 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
2623 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
2624 __set_bit(QED_DEV_CAP_ETH,
2625 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08002626 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
2627 __set_bit(QED_DEV_CAP_FCOE,
2628 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03002629 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
2630 __set_bit(QED_DEV_CAP_ISCSI,
2631 &p_hwfn->hw_info.device_capabilities);
2632 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
2633 __set_bit(QED_DEV_CAP_ROCE,
2634 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002635
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002636 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
2637}
2638
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002639static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2640{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002641 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
2642 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002643 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002644
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002645 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002646
2647 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
2648 * in the other bits are selected.
2649 * Bits 1-15 are for functions 1-15, respectively, and their value is
2650 * '0' only for enabled functions (function 0 always exists and
2651 * enabled).
2652 * In case of CMT, only the "even" functions are enabled, and thus the
2653 * number of functions for both hwfns is learnt from the same bits.
2654 */
2655 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2656
2657 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002658 if (QED_IS_BB(cdev)) {
2659 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2660 num_funcs = 0;
2661 eng_mask = 0xaaaa;
2662 } else {
2663 num_funcs = 1;
2664 eng_mask = 0x5554;
2665 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002666 } else {
2667 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002668 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002669 }
2670
2671 /* Get the number of the enabled functions on the engine */
2672 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2673 while (tmp) {
2674 if (tmp & 0x1)
2675 num_funcs++;
2676 tmp >>= 0x1;
2677 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002678
2679 /* Get the PF index within the enabled functions */
2680 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2681 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2682 while (tmp) {
2683 if (tmp & 0x1)
2684 enabled_func_idx--;
2685 tmp >>= 0x1;
2686 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002687 }
2688
2689 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002690 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002691
2692 DP_VERBOSE(p_hwfn,
2693 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002694 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002695 p_hwfn->rel_pf_id,
2696 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002697 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002698}
2699
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002700static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2701 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002702{
2703 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002704
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002705 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002706
2707 if (port_mode < 3) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002708 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002709 } else if (port_mode <= 5) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002710 p_hwfn->cdev->num_ports_in_engine = 2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002711 } else {
2712 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002713 p_hwfn->cdev->num_ports_in_engine);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002714
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002715 /* Default num_ports_in_engine to something */
2716 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002717 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002718}
2719
2720static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2721 struct qed_ptt *p_ptt)
2722{
2723 u32 port;
2724 int i;
2725
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002726 p_hwfn->cdev->num_ports_in_engine = 0;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002727
2728 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2729 port = qed_rd(p_hwfn, p_ptt,
2730 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2731 if (port & 1)
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002732 p_hwfn->cdev->num_ports_in_engine++;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002733 }
2734
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002735 if (!p_hwfn->cdev->num_ports_in_engine) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002736 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2737
2738 /* Default num_ports_in_engine to something */
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002739 p_hwfn->cdev->num_ports_in_engine = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002740 }
2741}
2742
2743static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2744{
2745 if (QED_IS_BB(p_hwfn->cdev))
2746 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2747 else
2748 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2749}
2750
2751static int
2752qed_get_hw_info(struct qed_hwfn *p_hwfn,
2753 struct qed_ptt *p_ptt,
2754 enum qed_pci_personality personality)
2755{
2756 int rc;
2757
2758 /* Since all information is common, only first hwfns should do this */
2759 if (IS_LEAD_HWFN(p_hwfn)) {
2760 rc = qed_iov_hw_info(p_hwfn);
2761 if (rc)
2762 return rc;
2763 }
2764
2765 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002766
2767 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2768
2769 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2770 if (rc)
2771 return rc;
2772
2773 if (qed_mcp_is_init(p_hwfn))
2774 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2775 p_hwfn->mcp_info->func_info.mac);
2776 else
2777 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2778
2779 if (qed_mcp_is_init(p_hwfn)) {
2780 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2781 p_hwfn->hw_info.ovlan =
2782 p_hwfn->mcp_info->func_info.ovlan;
2783
2784 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2785 }
2786
2787 if (qed_mcp_is_init(p_hwfn)) {
2788 enum qed_pci_personality protocol;
2789
2790 protocol = p_hwfn->mcp_info->func_info.protocol;
2791 p_hwfn->hw_info.personality = protocol;
2792 }
2793
Ariel Eliorb5a9ee72017-04-03 12:21:09 +03002794 p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
2795 p_hwfn->hw_info.num_active_tc = 1;
2796
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002797 qed_get_num_funcs(p_hwfn, p_ptt);
2798
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002799 if (qed_mcp_is_init(p_hwfn))
2800 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2801
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002802 return qed_hw_get_resc(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002803}
2804
Rahul Verma15582962017-04-06 15:58:29 +03002805static int qed_get_dev_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002806{
Rahul Verma15582962017-04-06 15:58:29 +03002807 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002808 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002809 u32 tmp;
2810
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002811 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002812 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2813 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2814
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002815 /* Determine type */
2816 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2817 switch (device_id_mask) {
2818 case QED_DEV_ID_MASK_BB:
2819 cdev->type = QED_DEV_TYPE_BB;
2820 break;
2821 case QED_DEV_ID_MASK_AH:
2822 cdev->type = QED_DEV_TYPE_AH;
2823 break;
2824 default:
2825 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2826 return -EBUSY;
2827 }
2828
Rahul Verma15582962017-04-06 15:58:29 +03002829 cdev->chip_num = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM);
2830 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
2831
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002832 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2833
2834 /* Learn number of HW-functions */
Rahul Verma15582962017-04-06 15:58:29 +03002835 tmp = qed_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002836
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002837 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002838 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2839 cdev->num_hwfns = 2;
2840 } else {
2841 cdev->num_hwfns = 1;
2842 }
2843
Rahul Verma15582962017-04-06 15:58:29 +03002844 cdev->chip_bond_id = qed_rd(p_hwfn, p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002845 MISCS_REG_CHIP_TEST_REG) >> 4;
2846 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Rahul Verma15582962017-04-06 15:58:29 +03002847 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002848 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2849
2850 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002851 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2852 QED_IS_BB(cdev) ? "BB" : "AH",
2853 'A' + cdev->chip_rev,
2854 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002855 cdev->chip_num, cdev->chip_rev,
2856 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002857
Yuval Mintz12e09c62016-03-02 20:26:01 +02002858 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002859}
2860
2861static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2862 void __iomem *p_regview,
2863 void __iomem *p_doorbells,
2864 enum qed_pci_personality personality)
2865{
2866 int rc = 0;
2867
2868 /* Split PCI bars evenly between hwfns */
2869 p_hwfn->regview = p_regview;
2870 p_hwfn->doorbells = p_doorbells;
2871
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002872 if (IS_VF(p_hwfn->cdev))
2873 return qed_vf_hw_prepare(p_hwfn);
2874
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002875 /* Validate that chip access is feasible */
2876 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2877 DP_ERR(p_hwfn,
2878 "Reading the ME register returns all Fs; Preventing further chip access\n");
2879 return -EINVAL;
2880 }
2881
2882 get_function_id(p_hwfn);
2883
Yuval Mintz12e09c62016-03-02 20:26:01 +02002884 /* Allocate PTT pool */
2885 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002886 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002887 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002888
Yuval Mintz12e09c62016-03-02 20:26:01 +02002889 /* Allocate the main PTT */
2890 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2891
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002892 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002893 if (!p_hwfn->my_id) {
Rahul Verma15582962017-04-06 15:58:29 +03002894 rc = qed_get_dev_info(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002895 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002896 goto err1;
2897 }
2898
2899 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002900
2901 /* Initialize MCP structure */
2902 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2903 if (rc) {
2904 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2905 goto err1;
2906 }
2907
2908 /* Read the device configuration information from the HW and SHMEM */
2909 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2910 if (rc) {
2911 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2912 goto err2;
2913 }
2914
Mintz, Yuval18a69e32017-03-28 15:12:53 +03002915 /* Sending a mailbox to the MFW should be done after qed_get_hw_info()
2916 * is called as it sets the ports number in an engine.
2917 */
2918 if (IS_LEAD_HWFN(p_hwfn)) {
2919 rc = qed_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
2920 if (rc)
2921 DP_NOTICE(p_hwfn, "Failed to initiate PF FLR\n");
2922 }
2923
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002924 /* Allocate the init RT array and initialize the init-ops engine */
2925 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002926 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002927 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002928
2929 return rc;
2930err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002931 if (IS_LEAD_HWFN(p_hwfn))
2932 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002933 qed_mcp_free(p_hwfn);
2934err1:
2935 qed_hw_hwfn_free(p_hwfn);
2936err0:
2937 return rc;
2938}
2939
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002940int qed_hw_prepare(struct qed_dev *cdev,
2941 int personality)
2942{
Ariel Eliorc78df142015-12-07 06:25:58 -05002943 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2944 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002945
2946 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002947 if (IS_PF(cdev))
2948 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002949
2950 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002951 rc = qed_hw_prepare_single(p_hwfn,
2952 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002953 cdev->doorbells, personality);
2954 if (rc)
2955 return rc;
2956
Ariel Eliorc78df142015-12-07 06:25:58 -05002957 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002958
2959 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002960 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002961 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002962 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002963
Ariel Eliorc78df142015-12-07 06:25:58 -05002964 /* adjust bar offset for second engine */
Rahul Verma15582962017-04-06 15:58:29 +03002965 addr = cdev->regview +
2966 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2967 BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002968 p_regview = addr;
2969
Rahul Verma15582962017-04-06 15:58:29 +03002970 addr = cdev->doorbells +
2971 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2972 BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002973 p_doorbell = addr;
2974
2975 /* prepare second hw function */
2976 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002977 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002978
2979 /* in case of error, need to free the previously
2980 * initiliazed hwfn 0.
2981 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002982 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002983 if (IS_PF(cdev)) {
2984 qed_init_free(p_hwfn);
2985 qed_mcp_free(p_hwfn);
2986 qed_hw_hwfn_free(p_hwfn);
2987 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002988 }
2989 }
2990
Ariel Eliorc78df142015-12-07 06:25:58 -05002991 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002992}
2993
2994void qed_hw_remove(struct qed_dev *cdev)
2995{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002996 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002997 int i;
2998
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002999 if (IS_PF(cdev))
3000 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
3001 QED_OV_DRIVER_STATE_NOT_LOADED);
3002
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003003 for_each_hwfn(cdev, i) {
3004 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3005
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03003006 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03003007 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03003008 continue;
3009 }
3010
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003011 qed_init_free(p_hwfn);
3012 qed_hw_hwfn_free(p_hwfn);
3013 qed_mcp_free(p_hwfn);
3014 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03003015
3016 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003017}
3018
Yuval Mintza91eb522016-06-03 14:35:32 +03003019static void qed_chain_free_next_ptr(struct qed_dev *cdev,
3020 struct qed_chain *p_chain)
3021{
3022 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
3023 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
3024 struct qed_chain_next *p_next;
3025 u32 size, i;
3026
3027 if (!p_virt)
3028 return;
3029
3030 size = p_chain->elem_size * p_chain->usable_per_page;
3031
3032 for (i = 0; i < p_chain->page_cnt; i++) {
3033 if (!p_virt)
3034 break;
3035
3036 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
3037 p_virt_next = p_next->next_virt;
3038 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
3039
3040 dma_free_coherent(&cdev->pdev->dev,
3041 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
3042
3043 p_virt = p_virt_next;
3044 p_phys = p_phys_next;
3045 }
3046}
3047
3048static void qed_chain_free_single(struct qed_dev *cdev,
3049 struct qed_chain *p_chain)
3050{
3051 if (!p_chain->p_virt_addr)
3052 return;
3053
3054 dma_free_coherent(&cdev->pdev->dev,
3055 QED_CHAIN_PAGE_SIZE,
3056 p_chain->p_virt_addr, p_chain->p_phys_addr);
3057}
3058
3059static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3060{
3061 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
3062 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003063 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03003064
3065 if (!pp_virt_addr_tbl)
3066 return;
3067
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003068 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003069 goto out;
3070
3071 for (i = 0; i < page_cnt; i++) {
3072 if (!pp_virt_addr_tbl[i])
3073 break;
3074
3075 dma_free_coherent(&cdev->pdev->dev,
3076 QED_CHAIN_PAGE_SIZE,
3077 pp_virt_addr_tbl[i],
3078 *(dma_addr_t *)p_pbl_virt);
3079
3080 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3081 }
3082
3083 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3084 dma_free_coherent(&cdev->pdev->dev,
3085 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003086 p_chain->pbl_sp.p_virt_table,
3087 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03003088out:
3089 vfree(p_chain->pbl.pp_virt_addr_tbl);
3090}
3091
3092void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
3093{
3094 switch (p_chain->mode) {
3095 case QED_CHAIN_MODE_NEXT_PTR:
3096 qed_chain_free_next_ptr(cdev, p_chain);
3097 break;
3098 case QED_CHAIN_MODE_SINGLE:
3099 qed_chain_free_single(cdev, p_chain);
3100 break;
3101 case QED_CHAIN_MODE_PBL:
3102 qed_chain_free_pbl(cdev, p_chain);
3103 break;
3104 }
3105}
3106
3107static int
3108qed_chain_alloc_sanity_check(struct qed_dev *cdev,
3109 enum qed_chain_cnt_type cnt_type,
3110 size_t elem_size, u32 page_cnt)
3111{
3112 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
3113
3114 /* The actual chain size can be larger than the maximal possible value
3115 * after rounding up the requested elements number to pages, and after
3116 * taking into acount the unusuable elements (next-ptr elements).
3117 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
3118 * size/capacity fields are of a u32 type.
3119 */
3120 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02003121 chain_size > ((u32)U16_MAX + 1)) ||
3122 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03003123 DP_NOTICE(cdev,
3124 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
3125 chain_size);
3126 return -EINVAL;
3127 }
3128
3129 return 0;
3130}
3131
3132static int
3133qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
3134{
3135 void *p_virt = NULL, *p_virt_prev = NULL;
3136 dma_addr_t p_phys = 0;
3137 u32 i;
3138
3139 for (i = 0; i < p_chain->page_cnt; i++) {
3140 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3141 QED_CHAIN_PAGE_SIZE,
3142 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003143 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003144 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003145
3146 if (i == 0) {
3147 qed_chain_init_mem(p_chain, p_virt, p_phys);
3148 qed_chain_reset(p_chain);
3149 } else {
3150 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3151 p_virt, p_phys);
3152 }
3153
3154 p_virt_prev = p_virt;
3155 }
3156 /* Last page's next element should point to the beginning of the
3157 * chain.
3158 */
3159 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3160 p_chain->p_virt_addr,
3161 p_chain->p_phys_addr);
3162
3163 return 0;
3164}
3165
3166static int
3167qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
3168{
3169 dma_addr_t p_phys = 0;
3170 void *p_virt = NULL;
3171
3172 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3173 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003174 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003175 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003176
3177 qed_chain_init_mem(p_chain, p_virt, p_phys);
3178 qed_chain_reset(p_chain);
3179
3180 return 0;
3181}
3182
3183static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3184{
3185 u32 page_cnt = p_chain->page_cnt, size, i;
3186 dma_addr_t p_phys = 0, p_pbl_phys = 0;
3187 void **pp_virt_addr_tbl = NULL;
3188 u8 *p_pbl_virt = NULL;
3189 void *p_virt = NULL;
3190
3191 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003192 pp_virt_addr_tbl = vzalloc(size);
3193 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03003194 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003195
3196 /* The allocation of the PBL table is done with its full size, since it
3197 * is expected to be successive.
3198 * qed_chain_init_pbl_mem() is called even in a case of an allocation
3199 * failure, since pp_virt_addr_tbl was previously allocated, and it
3200 * should be saved to allow its freeing during the error flow.
3201 */
3202 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3203 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
3204 size, &p_pbl_phys, GFP_KERNEL);
3205 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
3206 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003207 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003208 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003209
3210 for (i = 0; i < page_cnt; i++) {
3211 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3212 QED_CHAIN_PAGE_SIZE,
3213 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003214 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003215 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003216
3217 if (i == 0) {
3218 qed_chain_init_mem(p_chain, p_virt, p_phys);
3219 qed_chain_reset(p_chain);
3220 }
3221
3222 /* Fill the PBL table with the physical address of the page */
3223 *(dma_addr_t *)p_pbl_virt = p_phys;
3224 /* Keep the virtual address of the page */
3225 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
3226
3227 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3228 }
3229
3230 return 0;
3231}
3232
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003233int qed_chain_alloc(struct qed_dev *cdev,
3234 enum qed_chain_use_mode intended_use,
3235 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03003236 enum qed_chain_cnt_type cnt_type,
3237 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003238{
Yuval Mintza91eb522016-06-03 14:35:32 +03003239 u32 page_cnt;
3240 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003241
3242 if (mode == QED_CHAIN_MODE_SINGLE)
3243 page_cnt = 1;
3244 else
3245 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
3246
Yuval Mintza91eb522016-06-03 14:35:32 +03003247 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
3248 if (rc) {
3249 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07003250 "Cannot allocate a chain with the given arguments:\n");
3251 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03003252 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
3253 intended_use, mode, cnt_type, num_elems, elem_size);
3254 return rc;
3255 }
3256
3257 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
3258 mode, cnt_type);
3259
3260 switch (mode) {
3261 case QED_CHAIN_MODE_NEXT_PTR:
3262 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
3263 break;
3264 case QED_CHAIN_MODE_SINGLE:
3265 rc = qed_chain_alloc_single(cdev, p_chain);
3266 break;
3267 case QED_CHAIN_MODE_PBL:
3268 rc = qed_chain_alloc_pbl(cdev, p_chain);
3269 break;
3270 }
3271 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003272 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003273
3274 return 0;
3275
3276nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03003277 qed_chain_free(cdev, p_chain);
3278 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003279}
3280
Yuval Mintza91eb522016-06-03 14:35:32 +03003281int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003282{
3283 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
3284 u16 min, max;
3285
Yuval Mintza91eb522016-06-03 14:35:32 +03003286 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02003287 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
3288 DP_NOTICE(p_hwfn,
3289 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
3290 src_id, min, max);
3291
3292 return -EINVAL;
3293 }
3294
3295 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
3296
3297 return 0;
3298}
3299
Yuval Mintz1a635e42016-08-15 10:42:43 +03003300int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003301{
3302 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
3303 u8 min, max;
3304
3305 min = (u8)RESC_START(p_hwfn, QED_VPORT);
3306 max = min + RESC_NUM(p_hwfn, QED_VPORT);
3307 DP_NOTICE(p_hwfn,
3308 "vport id [%d] is not valid, available indices [%d - %d]\n",
3309 src_id, min, max);
3310
3311 return -EINVAL;
3312 }
3313
3314 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
3315
3316 return 0;
3317}
3318
Yuval Mintz1a635e42016-08-15 10:42:43 +03003319int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003320{
3321 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
3322 u8 min, max;
3323
3324 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
3325 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
3326 DP_NOTICE(p_hwfn,
3327 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
3328 src_id, min, max);
3329
3330 return -EINVAL;
3331 }
3332
3333 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
3334
3335 return 0;
3336}
Manish Choprabcd197c2016-04-26 10:56:08 -04003337
Yuval Mintz0a7fb112016-10-01 21:59:55 +03003338static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
3339 u8 *p_filter)
3340{
3341 *p_high = p_filter[1] | (p_filter[0] << 8);
3342 *p_low = p_filter[5] | (p_filter[4] << 8) |
3343 (p_filter[3] << 16) | (p_filter[2] << 24);
3344}
3345
3346int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
3347 struct qed_ptt *p_ptt, u8 *p_filter)
3348{
3349 u32 high = 0, low = 0, en;
3350 int i;
3351
3352 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3353 return 0;
3354
3355 qed_llh_mac_to_filter(&high, &low, p_filter);
3356
3357 /* Find a free entry and utilize it */
3358 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3359 en = qed_rd(p_hwfn, p_ptt,
3360 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3361 if (en)
3362 continue;
3363 qed_wr(p_hwfn, p_ptt,
3364 NIG_REG_LLH_FUNC_FILTER_VALUE +
3365 2 * i * sizeof(u32), low);
3366 qed_wr(p_hwfn, p_ptt,
3367 NIG_REG_LLH_FUNC_FILTER_VALUE +
3368 (2 * i + 1) * sizeof(u32), high);
3369 qed_wr(p_hwfn, p_ptt,
3370 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3371 qed_wr(p_hwfn, p_ptt,
3372 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3373 i * sizeof(u32), 0);
3374 qed_wr(p_hwfn, p_ptt,
3375 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3376 break;
3377 }
3378 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3379 DP_NOTICE(p_hwfn,
3380 "Failed to find an empty LLH filter to utilize\n");
3381 return -EINVAL;
3382 }
3383
3384 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3385 "mac: %pM is added at %d\n",
3386 p_filter, i);
3387
3388 return 0;
3389}
3390
3391void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
3392 struct qed_ptt *p_ptt, u8 *p_filter)
3393{
3394 u32 high = 0, low = 0;
3395 int i;
3396
3397 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3398 return;
3399
3400 qed_llh_mac_to_filter(&high, &low, p_filter);
3401
3402 /* Find the entry and clean it */
3403 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3404 if (qed_rd(p_hwfn, p_ptt,
3405 NIG_REG_LLH_FUNC_FILTER_VALUE +
3406 2 * i * sizeof(u32)) != low)
3407 continue;
3408 if (qed_rd(p_hwfn, p_ptt,
3409 NIG_REG_LLH_FUNC_FILTER_VALUE +
3410 (2 * i + 1) * sizeof(u32)) != high)
3411 continue;
3412
3413 qed_wr(p_hwfn, p_ptt,
3414 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3415 qed_wr(p_hwfn, p_ptt,
3416 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3417 qed_wr(p_hwfn, p_ptt,
3418 NIG_REG_LLH_FUNC_FILTER_VALUE +
3419 (2 * i + 1) * sizeof(u32), 0);
3420
3421 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3422 "mac: %pM is removed from %d\n",
3423 p_filter, i);
3424 break;
3425 }
3426 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3427 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3428}
3429
Arun Easi1e128c82017-02-15 06:28:22 -08003430int
3431qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
3432 struct qed_ptt *p_ptt,
3433 u16 source_port_or_eth_type,
3434 u16 dest_port, enum qed_llh_port_filter_type_t type)
3435{
3436 u32 high = 0, low = 0, en;
3437 int i;
3438
3439 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3440 return 0;
3441
3442 switch (type) {
3443 case QED_LLH_FILTER_ETHERTYPE:
3444 high = source_port_or_eth_type;
3445 break;
3446 case QED_LLH_FILTER_TCP_SRC_PORT:
3447 case QED_LLH_FILTER_UDP_SRC_PORT:
3448 low = source_port_or_eth_type << 16;
3449 break;
3450 case QED_LLH_FILTER_TCP_DEST_PORT:
3451 case QED_LLH_FILTER_UDP_DEST_PORT:
3452 low = dest_port;
3453 break;
3454 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3455 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3456 low = (source_port_or_eth_type << 16) | dest_port;
3457 break;
3458 default:
3459 DP_NOTICE(p_hwfn,
3460 "Non valid LLH protocol filter type %d\n", type);
3461 return -EINVAL;
3462 }
3463 /* Find a free entry and utilize it */
3464 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3465 en = qed_rd(p_hwfn, p_ptt,
3466 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3467 if (en)
3468 continue;
3469 qed_wr(p_hwfn, p_ptt,
3470 NIG_REG_LLH_FUNC_FILTER_VALUE +
3471 2 * i * sizeof(u32), low);
3472 qed_wr(p_hwfn, p_ptt,
3473 NIG_REG_LLH_FUNC_FILTER_VALUE +
3474 (2 * i + 1) * sizeof(u32), high);
3475 qed_wr(p_hwfn, p_ptt,
3476 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
3477 qed_wr(p_hwfn, p_ptt,
3478 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3479 i * sizeof(u32), 1 << type);
3480 qed_wr(p_hwfn, p_ptt,
3481 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3482 break;
3483 }
3484 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3485 DP_NOTICE(p_hwfn,
3486 "Failed to find an empty LLH filter to utilize\n");
3487 return -EINVAL;
3488 }
3489 switch (type) {
3490 case QED_LLH_FILTER_ETHERTYPE:
3491 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3492 "ETH type %x is added at %d\n",
3493 source_port_or_eth_type, i);
3494 break;
3495 case QED_LLH_FILTER_TCP_SRC_PORT:
3496 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3497 "TCP src port %x is added at %d\n",
3498 source_port_or_eth_type, i);
3499 break;
3500 case QED_LLH_FILTER_UDP_SRC_PORT:
3501 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3502 "UDP src port %x is added at %d\n",
3503 source_port_or_eth_type, i);
3504 break;
3505 case QED_LLH_FILTER_TCP_DEST_PORT:
3506 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3507 "TCP dst port %x is added at %d\n", dest_port, i);
3508 break;
3509 case QED_LLH_FILTER_UDP_DEST_PORT:
3510 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3511 "UDP dst port %x is added at %d\n", dest_port, i);
3512 break;
3513 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3514 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3515 "TCP src/dst ports %x/%x are added at %d\n",
3516 source_port_or_eth_type, dest_port, i);
3517 break;
3518 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3519 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3520 "UDP src/dst ports %x/%x are added at %d\n",
3521 source_port_or_eth_type, dest_port, i);
3522 break;
3523 }
3524 return 0;
3525}
3526
3527void
3528qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
3529 struct qed_ptt *p_ptt,
3530 u16 source_port_or_eth_type,
3531 u16 dest_port,
3532 enum qed_llh_port_filter_type_t type)
3533{
3534 u32 high = 0, low = 0;
3535 int i;
3536
3537 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3538 return;
3539
3540 switch (type) {
3541 case QED_LLH_FILTER_ETHERTYPE:
3542 high = source_port_or_eth_type;
3543 break;
3544 case QED_LLH_FILTER_TCP_SRC_PORT:
3545 case QED_LLH_FILTER_UDP_SRC_PORT:
3546 low = source_port_or_eth_type << 16;
3547 break;
3548 case QED_LLH_FILTER_TCP_DEST_PORT:
3549 case QED_LLH_FILTER_UDP_DEST_PORT:
3550 low = dest_port;
3551 break;
3552 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3553 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3554 low = (source_port_or_eth_type << 16) | dest_port;
3555 break;
3556 default:
3557 DP_NOTICE(p_hwfn,
3558 "Non valid LLH protocol filter type %d\n", type);
3559 return;
3560 }
3561
3562 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3563 if (!qed_rd(p_hwfn, p_ptt,
3564 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
3565 continue;
3566 if (!qed_rd(p_hwfn, p_ptt,
3567 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
3568 continue;
3569 if (!(qed_rd(p_hwfn, p_ptt,
3570 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3571 i * sizeof(u32)) & BIT(type)))
3572 continue;
3573 if (qed_rd(p_hwfn, p_ptt,
3574 NIG_REG_LLH_FUNC_FILTER_VALUE +
3575 2 * i * sizeof(u32)) != low)
3576 continue;
3577 if (qed_rd(p_hwfn, p_ptt,
3578 NIG_REG_LLH_FUNC_FILTER_VALUE +
3579 (2 * i + 1) * sizeof(u32)) != high)
3580 continue;
3581
3582 qed_wr(p_hwfn, p_ptt,
3583 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3584 qed_wr(p_hwfn, p_ptt,
3585 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3586 qed_wr(p_hwfn, p_ptt,
3587 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3588 i * sizeof(u32), 0);
3589 qed_wr(p_hwfn, p_ptt,
3590 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3591 qed_wr(p_hwfn, p_ptt,
3592 NIG_REG_LLH_FUNC_FILTER_VALUE +
3593 (2 * i + 1) * sizeof(u32), 0);
3594 break;
3595 }
3596
3597 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3598 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3599}
3600
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003601static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3602 u32 hw_addr, void *p_eth_qzone,
3603 size_t eth_qzone_size, u8 timeset)
3604{
3605 struct coalescing_timeset *p_coal_timeset;
3606
3607 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
3608 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
3609 return -EINVAL;
3610 }
3611
3612 p_coal_timeset = p_eth_qzone;
3613 memset(p_coal_timeset, 0, eth_qzone_size);
3614 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
3615 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
3616 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
3617
3618 return 0;
3619}
3620
3621int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003622 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003623{
3624 struct ustorm_eth_queue_zone eth_qzone;
3625 u8 timeset, timer_res;
3626 u16 fw_qid = 0;
3627 u32 address;
3628 int rc;
3629
3630 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3631 if (coalesce <= 0x7F) {
3632 timer_res = 0;
3633 } else if (coalesce <= 0xFF) {
3634 timer_res = 1;
3635 } else if (coalesce <= 0x1FF) {
3636 timer_res = 2;
3637 } else {
3638 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3639 return -EINVAL;
3640 }
3641 timeset = (u8)(coalesce >> timer_res);
3642
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003643 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003644 if (rc)
3645 return rc;
3646
3647 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
3648 if (rc)
3649 goto out;
3650
3651 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3652
3653 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3654 sizeof(struct ustorm_eth_queue_zone), timeset);
3655 if (rc)
3656 goto out;
3657
3658 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3659out:
3660 return rc;
3661}
3662
3663int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003664 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003665{
3666 struct xstorm_eth_queue_zone eth_qzone;
3667 u8 timeset, timer_res;
3668 u16 fw_qid = 0;
3669 u32 address;
3670 int rc;
3671
3672 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3673 if (coalesce <= 0x7F) {
3674 timer_res = 0;
3675 } else if (coalesce <= 0xFF) {
3676 timer_res = 1;
3677 } else if (coalesce <= 0x1FF) {
3678 timer_res = 2;
3679 } else {
3680 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3681 return -EINVAL;
3682 }
3683 timeset = (u8)(coalesce >> timer_res);
3684
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003685 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003686 if (rc)
3687 return rc;
3688
3689 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3690 if (rc)
3691 goto out;
3692
3693 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3694
3695 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3696 sizeof(struct xstorm_eth_queue_zone), timeset);
3697 if (rc)
3698 goto out;
3699
3700 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3701out:
3702 return rc;
3703}
3704
Manish Choprabcd197c2016-04-26 10:56:08 -04003705/* Calculate final WFQ values for all vports and configure them.
3706 * After this configuration each vport will have
3707 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3708 */
3709static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3710 struct qed_ptt *p_ptt,
3711 u32 min_pf_rate)
3712{
3713 struct init_qm_vport_params *vport_params;
3714 int i;
3715
3716 vport_params = p_hwfn->qm_info.qm_vport_params;
3717
3718 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3719 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3720
3721 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3722 min_pf_rate;
3723 qed_init_vport_wfq(p_hwfn, p_ptt,
3724 vport_params[i].first_tx_pq_id,
3725 vport_params[i].vport_wfq);
3726 }
3727}
3728
3729static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3730 u32 min_pf_rate)
3731
3732{
3733 int i;
3734
3735 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3736 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3737}
3738
3739static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3740 struct qed_ptt *p_ptt,
3741 u32 min_pf_rate)
3742{
3743 struct init_qm_vport_params *vport_params;
3744 int i;
3745
3746 vport_params = p_hwfn->qm_info.qm_vport_params;
3747
3748 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3749 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3750 qed_init_vport_wfq(p_hwfn, p_ptt,
3751 vport_params[i].first_tx_pq_id,
3752 vport_params[i].vport_wfq);
3753 }
3754}
3755
3756/* This function performs several validations for WFQ
3757 * configuration and required min rate for a given vport
3758 * 1. req_rate must be greater than one percent of min_pf_rate.
3759 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3760 * rates to get less than one percent of min_pf_rate.
3761 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3762 */
3763static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003764 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003765{
3766 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3767 int non_requested_count = 0, req_count = 0, i, num_vports;
3768
3769 num_vports = p_hwfn->qm_info.num_vports;
3770
3771 /* Accounting for the vports which are configured for WFQ explicitly */
3772 for (i = 0; i < num_vports; i++) {
3773 u32 tmp_speed;
3774
3775 if ((i != vport_id) &&
3776 p_hwfn->qm_info.wfq_data[i].configured) {
3777 req_count++;
3778 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3779 total_req_min_rate += tmp_speed;
3780 }
3781 }
3782
3783 /* Include current vport data as well */
3784 req_count++;
3785 total_req_min_rate += req_rate;
3786 non_requested_count = num_vports - req_count;
3787
3788 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3789 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3790 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3791 vport_id, req_rate, min_pf_rate);
3792 return -EINVAL;
3793 }
3794
3795 if (num_vports > QED_WFQ_UNIT) {
3796 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3797 "Number of vports is greater than %d\n",
3798 QED_WFQ_UNIT);
3799 return -EINVAL;
3800 }
3801
3802 if (total_req_min_rate > min_pf_rate) {
3803 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3804 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3805 total_req_min_rate, min_pf_rate);
3806 return -EINVAL;
3807 }
3808
3809 total_left_rate = min_pf_rate - total_req_min_rate;
3810
3811 left_rate_per_vp = total_left_rate / non_requested_count;
3812 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3813 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3814 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3815 left_rate_per_vp, min_pf_rate);
3816 return -EINVAL;
3817 }
3818
3819 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3820 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3821
3822 for (i = 0; i < num_vports; i++) {
3823 if (p_hwfn->qm_info.wfq_data[i].configured)
3824 continue;
3825
3826 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3827 }
3828
3829 return 0;
3830}
3831
Yuval Mintz733def62016-05-11 16:36:22 +03003832static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3833 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3834{
3835 struct qed_mcp_link_state *p_link;
3836 int rc = 0;
3837
3838 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3839
3840 if (!p_link->min_pf_rate) {
3841 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3842 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3843 return rc;
3844 }
3845
3846 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3847
Yuval Mintz1a635e42016-08-15 10:42:43 +03003848 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003849 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3850 p_link->min_pf_rate);
3851 else
3852 DP_NOTICE(p_hwfn,
3853 "Validation failed while configuring min rate\n");
3854
3855 return rc;
3856}
3857
Manish Choprabcd197c2016-04-26 10:56:08 -04003858static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3859 struct qed_ptt *p_ptt,
3860 u32 min_pf_rate)
3861{
3862 bool use_wfq = false;
3863 int rc = 0;
3864 u16 i;
3865
3866 /* Validate all pre configured vports for wfq */
3867 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3868 u32 rate;
3869
3870 if (!p_hwfn->qm_info.wfq_data[i].configured)
3871 continue;
3872
3873 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3874 use_wfq = true;
3875
3876 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3877 if (rc) {
3878 DP_NOTICE(p_hwfn,
3879 "WFQ validation failed while configuring min rate\n");
3880 break;
3881 }
3882 }
3883
3884 if (!rc && use_wfq)
3885 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3886 else
3887 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3888
3889 return rc;
3890}
3891
Yuval Mintz733def62016-05-11 16:36:22 +03003892/* Main API for qed clients to configure vport min rate.
3893 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3894 * rate - Speed in Mbps needs to be assigned to a given vport.
3895 */
3896int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3897{
3898 int i, rc = -EINVAL;
3899
3900 /* Currently not supported; Might change in future */
3901 if (cdev->num_hwfns > 1) {
3902 DP_NOTICE(cdev,
3903 "WFQ configuration is not supported for this device\n");
3904 return rc;
3905 }
3906
3907 for_each_hwfn(cdev, i) {
3908 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3909 struct qed_ptt *p_ptt;
3910
3911 p_ptt = qed_ptt_acquire(p_hwfn);
3912 if (!p_ptt)
3913 return -EBUSY;
3914
3915 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3916
Yuval Mintzd572c432016-07-27 14:45:23 +03003917 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003918 qed_ptt_release(p_hwfn, p_ptt);
3919 return rc;
3920 }
3921
3922 qed_ptt_release(p_hwfn, p_ptt);
3923 }
3924
3925 return rc;
3926}
3927
Manish Choprabcd197c2016-04-26 10:56:08 -04003928/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003929void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3930 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003931{
3932 int i;
3933
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003934 if (cdev->num_hwfns > 1) {
3935 DP_VERBOSE(cdev,
3936 NETIF_MSG_LINK,
3937 "WFQ configuration is not supported for this device\n");
3938 return;
3939 }
3940
Manish Choprabcd197c2016-04-26 10:56:08 -04003941 for_each_hwfn(cdev, i) {
3942 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3943
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003944 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003945 min_pf_rate);
3946 }
3947}
Manish Chopra4b01e512016-04-26 10:56:09 -04003948
3949int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3950 struct qed_ptt *p_ptt,
3951 struct qed_mcp_link_state *p_link,
3952 u8 max_bw)
3953{
3954 int rc = 0;
3955
3956 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3957
3958 if (!p_link->line_speed && (max_bw != 100))
3959 return rc;
3960
3961 p_link->speed = (p_link->line_speed * max_bw) / 100;
3962 p_hwfn->qm_info.pf_rl = p_link->speed;
3963
3964 /* Since the limiter also affects Tx-switched traffic, we don't want it
3965 * to limit such traffic in case there's no actual limit.
3966 * In that case, set limit to imaginary high boundary.
3967 */
3968 if (max_bw == 100)
3969 p_hwfn->qm_info.pf_rl = 100000;
3970
3971 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3972 p_hwfn->qm_info.pf_rl);
3973
3974 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3975 "Configured MAX bandwidth to be %08x Mb/sec\n",
3976 p_link->speed);
3977
3978 return rc;
3979}
3980
3981/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3982int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3983{
3984 int i, rc = -EINVAL;
3985
3986 if (max_bw < 1 || max_bw > 100) {
3987 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3988 return rc;
3989 }
3990
3991 for_each_hwfn(cdev, i) {
3992 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3993 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3994 struct qed_mcp_link_state *p_link;
3995 struct qed_ptt *p_ptt;
3996
3997 p_link = &p_lead->mcp_info->link_output;
3998
3999 p_ptt = qed_ptt_acquire(p_hwfn);
4000 if (!p_ptt)
4001 return -EBUSY;
4002
4003 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
4004 p_link, max_bw);
4005
4006 qed_ptt_release(p_hwfn, p_ptt);
4007
4008 if (rc)
4009 break;
4010 }
4011
4012 return rc;
4013}
Manish Chopraa64b02d2016-04-26 10:56:10 -04004014
4015int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
4016 struct qed_ptt *p_ptt,
4017 struct qed_mcp_link_state *p_link,
4018 u8 min_bw)
4019{
4020 int rc = 0;
4021
4022 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
4023 p_hwfn->qm_info.pf_wfq = min_bw;
4024
4025 if (!p_link->line_speed)
4026 return rc;
4027
4028 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
4029
4030 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
4031
4032 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
4033 "Configured MIN bandwidth to be %d Mb/sec\n",
4034 p_link->min_pf_rate);
4035
4036 return rc;
4037}
4038
4039/* Main API to configure PF min bandwidth where bw range is [1-100] */
4040int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
4041{
4042 int i, rc = -EINVAL;
4043
4044 if (min_bw < 1 || min_bw > 100) {
4045 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
4046 return rc;
4047 }
4048
4049 for_each_hwfn(cdev, i) {
4050 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
4051 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
4052 struct qed_mcp_link_state *p_link;
4053 struct qed_ptt *p_ptt;
4054
4055 p_link = &p_lead->mcp_info->link_output;
4056
4057 p_ptt = qed_ptt_acquire(p_hwfn);
4058 if (!p_ptt)
4059 return -EBUSY;
4060
4061 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
4062 p_link, min_bw);
4063 if (rc) {
4064 qed_ptt_release(p_hwfn, p_ptt);
4065 return rc;
4066 }
4067
4068 if (p_link->min_pf_rate) {
4069 u32 min_rate = p_link->min_pf_rate;
4070
4071 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
4072 p_ptt,
4073 min_rate);
4074 }
4075
4076 qed_ptt_release(p_hwfn, p_ptt);
4077 }
4078
4079 return rc;
4080}
Yuval Mintz733def62016-05-11 16:36:22 +03004081
4082void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
4083{
4084 struct qed_mcp_link_state *p_link;
4085
4086 p_link = &p_hwfn->mcp_info->link_output;
4087
4088 if (p_link->min_pf_rate)
4089 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
4090 p_link->min_pf_rate);
4091
4092 memset(p_hwfn->qm_info.wfq_data, 0,
4093 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
4094}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02004095
4096int qed_device_num_engines(struct qed_dev *cdev)
4097{
4098 return QED_IS_BB(cdev) ? 2 : 1;
4099}
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004100
4101static int qed_device_num_ports(struct qed_dev *cdev)
4102{
4103 /* in CMT always only one port */
4104 if (cdev->num_hwfns > 1)
4105 return 1;
4106
Tomer Tayar78cea9f2017-05-23 09:41:22 +03004107 return cdev->num_ports_in_engine * qed_device_num_engines(cdev);
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004108}
4109
4110int qed_device_get_port_id(struct qed_dev *cdev)
4111{
4112 return (QED_LEADING_HWFN(cdev)->abs_pf_id) % qed_device_num_ports(cdev);
4113}