blob: 3880e417f1673a17c068a02f76c8dea978e322db [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070043/**
44 * i40e_fdir - Generate a Flow Director descriptor based on fdata
45 * @tx_ring: Tx ring to send buffer on
46 * @fdata: Flow director filter data
47 * @add: Indicate if we are adding a rule or deleting one
48 *
49 **/
50static void i40e_fdir(struct i40e_ring *tx_ring,
51 struct i40e_fdir_filter *fdata, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
54 struct i40e_pf *pf = tx_ring->vsi->back;
55 u32 flex_ptype, dtype_cmd;
56 u16 i;
57
58 /* grab the next descriptor */
59 i = tx_ring->next_to_use;
60 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
61
62 i++;
63 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
64
65 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
66 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
67
68 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
69 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
70
71 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
72 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
73
74 /* Use LAN VSI Id if not programmed by user */
75 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
76 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
77 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
78
79 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
80
81 dtype_cmd |= add ?
82 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
83 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
84 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
85 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
86
87 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
88 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
89
90 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
91 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
92
93 if (fdata->cnt_index) {
94 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
95 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
96 ((u32)fdata->cnt_index <<
97 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
98 }
99
100 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
101 fdir_desc->rsvd = cpu_to_le32(0);
102 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
103 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
104}
105
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000106#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000107/**
108 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000109 * @fdir_data: Packet data that will be filter parameters
110 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000111 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112 * @add: True for add/update, False for remove
113 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700114static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
115 u8 *raw_packet, struct i40e_pf *pf,
116 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000118 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000119 struct i40e_tx_desc *tx_desc;
120 struct i40e_ring *tx_ring;
121 struct i40e_vsi *vsi;
122 struct device *dev;
123 dma_addr_t dma;
124 u32 td_cmd = 0;
125 u16 i;
126
127 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700128 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000129 if (!vsi)
130 return -ENOENT;
131
Alexander Duyck9f65e152013-09-28 06:00:58 +0000132 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133 dev = tx_ring->dev;
134
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000135 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700136 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
137 if (!i)
138 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000139 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700140 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000141
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000142 dma = dma_map_single(dev, raw_packet,
143 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 if (dma_mapping_error(dev, dma))
145 goto dma_fail;
146
147 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000148 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000149 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700150 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000151
152 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
154 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000156
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000157 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
158
159 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000160
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000161 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000162 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000163 dma_unmap_addr_set(tx_buf, dma, dma);
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000166 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000168 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
169 tx_buf->raw_buf = (void *)raw_packet;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000172 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000174 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000175 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 */
177 wmb();
178
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000179 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000181
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000182 writel(tx_ring->next_to_use, tx_ring->tail);
183 return 0;
184
185dma_fail:
186 return -1;
187}
188
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189#define IP_HEADER_OFFSET 14
190#define I40E_UDPIP_DUMMY_PACKET_LEN 42
191/**
192 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
193 * @vsi: pointer to the targeted VSI
194 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000195 * @add: true adds a filter, false removes it
196 *
197 * Returns 0 if the filters were successfully added or removed
198 **/
199static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
200 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202{
203 struct i40e_pf *pf = vsi->back;
204 struct udphdr *udp;
205 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000208 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
209 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
210 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
211
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000212 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
213 if (!raw_packet)
214 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000215 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
216
217 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
218 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
219 + sizeof(struct iphdr));
220
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800221 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000222 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800223 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000224 udp->source = fd_data->src_port;
225
Kevin Scottb2d36c02014-04-09 05:58:59 +0000226 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
227 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
228 if (ret) {
229 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000230 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
231 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800232 /* Free the packet buffer since it wasn't added to the ring */
233 kfree(raw_packet);
234 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000235 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000236 if (add)
237 dev_info(&pf->pdev->dev,
238 "Filter OK for PCTYPE %d loc = %d\n",
239 fd_data->pctype, fd_data->fd_id);
240 else
241 dev_info(&pf->pdev->dev,
242 "Filter deleted for PCTYPE %d loc = %d\n",
243 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000244 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800245
Jacob Keller097dbf52017-02-06 14:38:46 -0800246 if (add)
247 pf->fd_udp4_filter_cnt++;
248 else
249 pf->fd_udp4_filter_cnt--;
250
Jacob Kellere5187ee2017-02-06 14:38:41 -0800251 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000252}
253
254#define I40E_TCPIP_DUMMY_PACKET_LEN 54
255/**
256 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
257 * @vsi: pointer to the targeted VSI
258 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 * @add: true adds a filter, false removes it
260 *
261 * Returns 0 if the filters were successfully added or removed
262 **/
263static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
264 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000265 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000266{
267 struct i40e_pf *pf = vsi->back;
268 struct tcphdr *tcp;
269 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000270 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000271 int ret;
272 /* Dummy packet */
273 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
274 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
275 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
276 0x0, 0x72, 0, 0, 0, 0};
277
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000278 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
279 if (!raw_packet)
280 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000281 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
282
283 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
284 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
285 + sizeof(struct iphdr));
286
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800287 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800289 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000290 tcp->source = fd_data->src_port;
291
Kevin Scottb2d36c02014-04-09 05:58:59 +0000292 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000293 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000294 if (ret) {
295 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000296 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
297 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800298 /* Free the packet buffer since it wasn't added to the ring */
299 kfree(raw_packet);
300 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000301 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000302 if (add)
303 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
304 fd_data->pctype, fd_data->fd_id);
305 else
306 dev_info(&pf->pdev->dev,
307 "Filter deleted for PCTYPE %d loc = %d\n",
308 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000309 }
310
Jacob Keller377cc242017-02-06 14:38:42 -0800311 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800312 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800313 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
314 I40E_DEBUG_FD & pf->hw.debug_mask)
315 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
316 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
317 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800318 pf->fd_tcp4_filter_cnt--;
319 if (pf->fd_tcp4_filter_cnt == 0) {
Jacob Keller377cc242017-02-06 14:38:42 -0800320 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
321 I40E_DEBUG_FD & pf->hw.debug_mask)
322 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
323 pf->hw_disabled_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
324 }
325 }
326
Jacob Kellere5187ee2017-02-06 14:38:41 -0800327 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000328}
329
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330#define I40E_IP_DUMMY_PACKET_LEN 34
331/**
332 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
333 * a specific flow spec
334 * @vsi: pointer to the targeted VSI
335 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336 * @add: true adds a filter, false removes it
337 *
338 * Returns 0 if the filters were successfully added or removed
339 **/
340static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
341 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000342 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343{
344 struct i40e_pf *pf = vsi->back;
345 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347 int ret;
348 int i;
349 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
350 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
351 0, 0, 0, 0};
352
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
354 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000355 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
356 if (!raw_packet)
357 return -ENOMEM;
358 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
359 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
360
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800361 ip->saddr = fd_data->src_ip;
362 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000363 ip->protocol = 0;
364
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000365 fd_data->pctype = i;
366 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000367 if (ret) {
368 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000369 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
370 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800371 /* The packet buffer wasn't added to the ring so we
372 * need to free it now.
373 */
374 kfree(raw_packet);
375 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000376 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000377 if (add)
378 dev_info(&pf->pdev->dev,
379 "Filter OK for PCTYPE %d loc = %d\n",
380 fd_data->pctype, fd_data->fd_id);
381 else
382 dev_info(&pf->pdev->dev,
383 "Filter deleted for PCTYPE %d loc = %d\n",
384 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000385 }
386 }
387
Jacob Keller097dbf52017-02-06 14:38:46 -0800388 if (add)
389 pf->fd_ip4_filter_cnt++;
390 else
391 pf->fd_ip4_filter_cnt--;
392
Jacob Kellere5187ee2017-02-06 14:38:41 -0800393 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000394}
395
396/**
397 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
398 * @vsi: pointer to the targeted VSI
399 * @cmd: command to get or set RX flow classification rules
400 * @add: true adds a filter, false removes it
401 *
402 **/
403int i40e_add_del_fdir(struct i40e_vsi *vsi,
404 struct i40e_fdir_filter *input, bool add)
405{
406 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000407 int ret;
408
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 switch (input->flow_type & ~FLOW_EXT) {
410 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 case IP_USER_FLOW:
417 switch (input->ip4_proto) {
418 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000419 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000420 break;
421 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700424 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700427 default:
428 /* We cannot support masking based on protocol */
429 goto unsupported_flow;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000430 }
431 break;
432 default:
Alexander Duycke1da71c2016-09-14 16:24:35 -0700433unsupported_flow:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000434 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 input->flow_type);
436 ret = -EINVAL;
437 }
438
Jacob Kellera158aea2017-02-09 23:44:27 -0800439 /* The buffer allocated here will be normally be freed by
440 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
441 * completion. In the event of an error adding the buffer to the FDIR
442 * ring, it will immediately be freed. It may also be freed by
443 * i40e_clean_tx_ring() when closing the VSI.
444 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000445 return ret;
446}
447
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000448/**
449 * i40e_fd_handle_status - check the Programming Status for FD
450 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000451 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000452 * @prog_id: the id originally used for programming
453 *
454 * This is used to verify if the FD programming or invalidation
455 * requested by SW to the HW is successful or not and take actions accordingly.
456 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
458 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000459{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000460 struct i40e_pf *pf = rx_ring->vsi->back;
461 struct pci_dev *pdev = pf->pdev;
462 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000463 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000464 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000467 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
468 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
469
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400470 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400471 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000472 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
473 (I40E_DEBUG_FD & pf->hw.debug_mask))
474 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400475 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000476
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000477 /* Check if the programming error is for ATR.
478 * If so, auto disable ATR and set a state for
479 * flush in progress. Next time we come here if flush is in
480 * progress do nothing, once flush is complete the state will
481 * be cleared.
482 */
483 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
484 return;
485
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000486 pf->fd_add_err++;
487 /* store the current atr filter count */
488 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
489
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000490 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800491 (pf->hw_disabled_flags & I40E_FLAG_FD_SB_ENABLED)) {
492 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000493 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
494 }
495
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000497 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000498 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000499 /* If ATR is running fcnt_prog can quickly change,
500 * if we are very close to full, it makes sense to disable
501 * FD ATR/SB and then re-enable it when there is room.
502 */
503 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000504 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800505 !(pf->hw_disabled_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000506 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400507 if (I40E_DEBUG_FD & pf->hw.debug_mask)
508 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800509 pf->hw_disabled_flags |=
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000510 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000511 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000512 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400513 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000533 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000534 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000535 dma_unmap_addr(tx_buffer, dma),
536 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000538 } else if (dma_unmap_len(tx_buffer, len)) {
539 dma_unmap_page(ring->dev,
540 dma_unmap_addr(tx_buffer, dma),
541 dma_unmap_len(tx_buffer, len),
542 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000543 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800544
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700581 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000582}
583
584/**
585 * i40e_free_tx_resources - Free Tx resources per queue
586 * @tx_ring: Tx descriptor ring for a specific queue
587 *
588 * Free all transmit software resources
589 **/
590void i40e_free_tx_resources(struct i40e_ring *tx_ring)
591{
592 i40e_clean_tx_ring(tx_ring);
593 kfree(tx_ring->tx_bi);
594 tx_ring->tx_bi = NULL;
595
596 if (tx_ring->desc) {
597 dma_free_coherent(tx_ring->dev, tx_ring->size,
598 tx_ring->desc, tx_ring->dma);
599 tx_ring->desc = NULL;
600 }
601}
602
Jesse Brandeburga68de582015-02-24 05:26:03 +0000603/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000604 * i40e_get_tx_pending - how many tx descriptors not processed
605 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800606 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000607 *
608 * Since there is no access to the ring head register
609 * in XL710, we need to use our local copies
610 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800611u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000613 u32 head, tail;
614
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800615 if (!in_sw)
616 head = i40e_get_head(ring);
617 else
618 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000619 tail = readl(ring->tail);
620
621 if (head != tail)
622 return (head < tail) ?
623 tail - head : (tail + ring->count - head);
624
625 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000626}
627
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700628#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000629
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000630/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000631 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800632 * @vsi: the VSI we care about
633 * @tx_ring: Tx ring to clean
634 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000635 *
636 * Returns true if there's any budget left (e.g. the clean is finished)
637 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800638static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
639 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000640{
641 u16 i = tx_ring->next_to_clean;
642 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000643 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000644 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800645 unsigned int total_bytes = 0, total_packets = 0;
646 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647
648 tx_buf = &tx_ring->tx_bi[i];
649 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000650 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000652 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
653
Alexander Duycka5e9c572013-09-28 06:00:27 +0000654 do {
655 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000656
657 /* if next_to_watch is not set then there is no work pending */
658 if (!eop_desc)
659 break;
660
Alexander Duycka5e9c572013-09-28 06:00:27 +0000661 /* prevent any other reads prior to eop_desc */
662 read_barrier_depends();
663
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000664 /* we have caught up to head, no work left to do */
665 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000666 break;
667
Alexander Duyckc304fda2013-09-28 06:00:12 +0000668 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000670
Alexander Duycka5e9c572013-09-28 06:00:27 +0000671 /* update the statistics for this packet */
672 total_bytes += tx_buf->bytecount;
673 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674
Alexander Duycka5e9c572013-09-28 06:00:27 +0000675 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800676 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677
Alexander Duycka5e9c572013-09-28 06:00:27 +0000678 /* unmap skb header data */
679 dma_unmap_single(tx_ring->dev,
680 dma_unmap_addr(tx_buf, dma),
681 dma_unmap_len(tx_buf, len),
682 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000683
Alexander Duycka5e9c572013-09-28 06:00:27 +0000684 /* clear tx_buffer data */
685 tx_buf->skb = NULL;
686 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000687
Alexander Duycka5e9c572013-09-28 06:00:27 +0000688 /* unmap remaining buffers */
689 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000690
691 tx_buf++;
692 tx_desc++;
693 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000694 if (unlikely(!i)) {
695 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000696 tx_buf = tx_ring->tx_bi;
697 tx_desc = I40E_TX_DESC(tx_ring, 0);
698 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000699
Alexander Duycka5e9c572013-09-28 06:00:27 +0000700 /* unmap any remaining paged data */
701 if (dma_unmap_len(tx_buf, len)) {
702 dma_unmap_page(tx_ring->dev,
703 dma_unmap_addr(tx_buf, dma),
704 dma_unmap_len(tx_buf, len),
705 DMA_TO_DEVICE);
706 dma_unmap_len_set(tx_buf, len, 0);
707 }
708 }
709
710 /* move us one more past the eop_desc for start of next pkt */
711 tx_buf++;
712 tx_desc++;
713 i++;
714 if (unlikely(!i)) {
715 i -= tx_ring->count;
716 tx_buf = tx_ring->tx_bi;
717 tx_desc = I40E_TX_DESC(tx_ring, 0);
718 }
719
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000720 prefetch(tx_desc);
721
Alexander Duycka5e9c572013-09-28 06:00:27 +0000722 /* update budget accounting */
723 budget--;
724 } while (likely(budget));
725
726 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000728 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000729 tx_ring->stats.bytes += total_bytes;
730 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000731 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000732 tx_ring->q_vector->tx.total_bytes += total_bytes;
733 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000734
Anjali Singhai58044742015-09-25 18:26:13 -0700735 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700736 /* check to see if there are < 4 descriptors
737 * waiting to be written back, then kick the hardware to force
738 * them to be written back in case we stay in NAPI.
739 * In this mode on X722 we do not enable Interrupt.
740 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700741 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700742
743 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700744 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800745 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700746 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
747 tx_ring->arm_wb = true;
748 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000749
Alexander Duycke486bdf2016-09-12 14:18:40 -0700750 /* notify netdev of completed buffers */
751 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000752 total_packets, total_bytes);
753
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000754#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
755 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
756 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
757 /* Make sure that anybody stopping the queue after this
758 * sees the new next_to_clean.
759 */
760 smp_mb();
761 if (__netif_subqueue_stopped(tx_ring->netdev,
762 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800763 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000764 netif_wake_subqueue(tx_ring->netdev,
765 tx_ring->queue_index);
766 ++tx_ring->tx_stats.restart_queue;
767 }
768 }
769
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000770 return !!budget;
771}
772
773/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800774 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
775 * @vsi: the VSI we care about
776 * @q_vector: the vector on which to enable writeback
777 *
778 **/
779static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
780 struct i40e_q_vector *q_vector)
781{
782 u16 flags = q_vector->tx.ring[0].flags;
783 u32 val;
784
785 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
786 return;
787
788 if (q_vector->arm_wb_state)
789 return;
790
791 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
792 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
793 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
794
795 wr32(&vsi->back->hw,
796 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
797 val);
798 } else {
799 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
800 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
801
802 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
803 }
804 q_vector->arm_wb_state = true;
805}
806
807/**
808 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000809 * @vsi: the VSI we care about
810 * @q_vector: the vector on which to force writeback
811 *
812 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400813void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000814{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800815 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400816 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
817 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
818 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
819 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
820 /* allow 00 to be written to the index */
821
822 wr32(&vsi->back->hw,
823 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
824 vsi->base_vector - 1), val);
825 } else {
826 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
827 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
828 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
829 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
830 /* allow 00 to be written to the index */
831
832 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
833 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000834}
835
836/**
837 * i40e_set_new_dynamic_itr - Find new ITR level
838 * @rc: structure containing ring performance data
839 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400840 * Returns true if ITR changed, false if not
841 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000842 * Stores a new ITR value based on packets and byte counts during
843 * the last interrupt. The advantage of per interrupt computation
844 * is faster updates and more accurate ITR for the current traffic
845 * pattern. Constants in this function were computed based on
846 * theoretical maximum wire speed and thresholds were set based on
847 * testing data as well as attempting to minimize response time
848 * while increasing bulk throughput.
849 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400850static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000851{
852 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400853 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000854 u32 new_itr = rc->itr;
855 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400856 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000857
858 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400859 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000860
861 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400862 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000863 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400864 * 20-1249MB/s bulk (18000 ints/s)
865 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400866 *
867 * The math works out because the divisor is in 10^(-6) which
868 * turns the bytes/us input value into MB/s values, but
869 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400870 * are in 2 usec increments in the ITR registers, and make sure
871 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000872 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400873 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400874 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400875
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400876 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000877 case I40E_LOWEST_LATENCY:
878 if (bytes_per_int > 10)
879 new_latency_range = I40E_LOW_LATENCY;
880 break;
881 case I40E_LOW_LATENCY:
882 if (bytes_per_int > 20)
883 new_latency_range = I40E_BULK_LATENCY;
884 else if (bytes_per_int <= 10)
885 new_latency_range = I40E_LOWEST_LATENCY;
886 break;
887 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400888 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400889 default:
890 if (bytes_per_int <= 20)
891 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000892 break;
893 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400894
895 /* this is to adjust RX more aggressively when streaming small
896 * packets. The value of 40000 was picked as it is just beyond
897 * what the hardware can receive per second if in low latency
898 * mode.
899 */
900#define RX_ULTRA_PACKET_RATE 40000
901
902 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
903 (&qv->rx == rc))
904 new_latency_range = I40E_ULTRA_LATENCY;
905
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400906 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000907
908 switch (new_latency_range) {
909 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400910 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000911 break;
912 case I40E_LOW_LATENCY:
913 new_itr = I40E_ITR_20K;
914 break;
915 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400916 new_itr = I40E_ITR_18K;
917 break;
918 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000919 new_itr = I40E_ITR_8K;
920 break;
921 default:
922 break;
923 }
924
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000925 rc->total_bytes = 0;
926 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400927
928 if (new_itr != rc->itr) {
929 rc->itr = new_itr;
930 return true;
931 }
932
933 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000934}
935
936/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000937 * i40e_clean_programming_status - clean the programming status descriptor
938 * @rx_ring: the rx ring that has this descriptor
939 * @rx_desc: the rx descriptor written back by HW
940 *
941 * Flow director should handle FD_FILTER_STATUS to check its filter programming
942 * status being successful or not and take actions accordingly. FCoE should
943 * handle its context/filter programming/invalidation status and take actions.
944 *
945 **/
946static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
947 union i40e_rx_desc *rx_desc)
948{
949 u64 qw;
950 u8 id;
951
952 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
953 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
954 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
955
956 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000957 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700958#ifdef I40E_FCOE
959 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
960 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
961 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
962#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000963}
964
965/**
966 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
967 * @tx_ring: the tx ring to set up
968 *
969 * Return 0 on success, negative on error
970 **/
971int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
972{
973 struct device *dev = tx_ring->dev;
974 int bi_size;
975
976 if (!dev)
977 return -ENOMEM;
978
Jesse Brandeburge908f812015-07-23 16:54:42 -0400979 /* warn if we are about to overwrite the pointer */
980 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000981 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
982 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
983 if (!tx_ring->tx_bi)
984 goto err;
985
986 /* round up to nearest 4K */
987 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000988 /* add u32 for head writeback, align after this takes care of
989 * guaranteeing this is at least one cache line in size
990 */
991 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000992 tx_ring->size = ALIGN(tx_ring->size, 4096);
993 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
994 &tx_ring->dma, GFP_KERNEL);
995 if (!tx_ring->desc) {
996 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
997 tx_ring->size);
998 goto err;
999 }
1000
1001 tx_ring->next_to_use = 0;
1002 tx_ring->next_to_clean = 0;
1003 return 0;
1004
1005err:
1006 kfree(tx_ring->tx_bi);
1007 tx_ring->tx_bi = NULL;
1008 return -ENOMEM;
1009}
1010
1011/**
1012 * i40e_clean_rx_ring - Free Rx buffers
1013 * @rx_ring: ring to be cleaned
1014 **/
1015void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1016{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001017 unsigned long bi_size;
1018 u16 i;
1019
1020 /* ring already cleared, nothing to do */
1021 if (!rx_ring->rx_bi)
1022 return;
1023
Scott Petersone72e5652017-02-09 23:40:25 -08001024 if (rx_ring->skb) {
1025 dev_kfree_skb(rx_ring->skb);
1026 rx_ring->skb = NULL;
1027 }
1028
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001029 /* Free all the Rx ring sk_buffs */
1030 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001031 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1032
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001033 if (!rx_bi->page)
1034 continue;
1035
Alexander Duyck59605bc2017-01-30 12:29:35 -08001036 /* Invalidate cache lines that may have been written to by
1037 * device so that we avoid corrupting memory.
1038 */
1039 dma_sync_single_range_for_cpu(rx_ring->dev,
1040 rx_bi->dma,
1041 rx_bi->page_offset,
1042 I40E_RXBUFFER_2048,
1043 DMA_FROM_DEVICE);
1044
1045 /* free resources associated with mapping */
1046 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
1047 PAGE_SIZE,
1048 DMA_FROM_DEVICE,
1049 I40E_RX_DMA_ATTR);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001050 __free_pages(rx_bi->page, 0);
1051
1052 rx_bi->page = NULL;
1053 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001054 }
1055
1056 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1057 memset(rx_ring->rx_bi, 0, bi_size);
1058
1059 /* Zero out the descriptor ring */
1060 memset(rx_ring->desc, 0, rx_ring->size);
1061
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001062 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001063 rx_ring->next_to_clean = 0;
1064 rx_ring->next_to_use = 0;
1065}
1066
1067/**
1068 * i40e_free_rx_resources - Free Rx resources
1069 * @rx_ring: ring to clean the resources from
1070 *
1071 * Free all receive software resources
1072 **/
1073void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1074{
1075 i40e_clean_rx_ring(rx_ring);
1076 kfree(rx_ring->rx_bi);
1077 rx_ring->rx_bi = NULL;
1078
1079 if (rx_ring->desc) {
1080 dma_free_coherent(rx_ring->dev, rx_ring->size,
1081 rx_ring->desc, rx_ring->dma);
1082 rx_ring->desc = NULL;
1083 }
1084}
1085
1086/**
1087 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1088 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1089 *
1090 * Returns 0 on success, negative on failure
1091 **/
1092int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1093{
1094 struct device *dev = rx_ring->dev;
1095 int bi_size;
1096
Jesse Brandeburge908f812015-07-23 16:54:42 -04001097 /* warn if we are about to overwrite the pointer */
1098 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001099 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1100 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1101 if (!rx_ring->rx_bi)
1102 goto err;
1103
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001104 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001105
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001106 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001107 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001108 rx_ring->size = ALIGN(rx_ring->size, 4096);
1109 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1110 &rx_ring->dma, GFP_KERNEL);
1111
1112 if (!rx_ring->desc) {
1113 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1114 rx_ring->size);
1115 goto err;
1116 }
1117
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001118 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001119 rx_ring->next_to_clean = 0;
1120 rx_ring->next_to_use = 0;
1121
1122 return 0;
1123err:
1124 kfree(rx_ring->rx_bi);
1125 rx_ring->rx_bi = NULL;
1126 return -ENOMEM;
1127}
1128
1129/**
1130 * i40e_release_rx_desc - Store the new tail and head values
1131 * @rx_ring: ring to bump
1132 * @val: new head index
1133 **/
1134static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1135{
1136 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001137
1138 /* update next to alloc since we have filled the ring */
1139 rx_ring->next_to_alloc = val;
1140
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001141 /* Force memory writes to complete before letting h/w
1142 * know there are new descriptors to fetch. (Only
1143 * applicable for weak-ordered memory model archs,
1144 * such as IA-64).
1145 */
1146 wmb();
1147 writel(val, rx_ring->tail);
1148}
1149
1150/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001151 * i40e_alloc_mapped_page - recycle or make a new page
1152 * @rx_ring: ring to use
1153 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001154 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001155 * Returns true if the page was successfully allocated or
1156 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001157 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001158static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1159 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001160{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001161 struct page *page = bi->page;
1162 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001163
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001164 /* since we are recycling buffers we should seldom need to alloc */
1165 if (likely(page)) {
1166 rx_ring->rx_stats.page_reuse_count++;
1167 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001168 }
1169
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001170 /* alloc new page for storage */
1171 page = dev_alloc_page();
1172 if (unlikely(!page)) {
1173 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001174 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001175 }
1176
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001177 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001178 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
1179 PAGE_SIZE,
1180 DMA_FROM_DEVICE,
1181 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001182
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001183 /* if mapping failed free memory back to system since
1184 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001185 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001186 if (dma_mapping_error(rx_ring->dev, dma)) {
1187 __free_pages(page, 0);
1188 rx_ring->rx_stats.alloc_page_failed++;
1189 return false;
1190 }
1191
1192 bi->dma = dma;
1193 bi->page = page;
1194 bi->page_offset = 0;
1195
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001196 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001197}
1198
1199/**
1200 * i40e_receive_skb - Send a completed packet up the stack
1201 * @rx_ring: rx ring in play
1202 * @skb: packet to send up
1203 * @vlan_tag: vlan tag for packet
1204 **/
1205static void i40e_receive_skb(struct i40e_ring *rx_ring,
1206 struct sk_buff *skb, u16 vlan_tag)
1207{
1208 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001209
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001210 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1211 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001212 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1213
Alexander Duyck8b650352015-09-24 09:04:32 -07001214 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001215}
1216
1217/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001218 * i40e_alloc_rx_buffers - Replace used receive buffers
1219 * @rx_ring: ring to place buffers on
1220 * @cleaned_count: number of buffers to replace
1221 *
1222 * Returns false if all allocations were successful, true if any fail
1223 **/
1224bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1225{
1226 u16 ntu = rx_ring->next_to_use;
1227 union i40e_rx_desc *rx_desc;
1228 struct i40e_rx_buffer *bi;
1229
1230 /* do nothing if no valid netdev defined */
1231 if (!rx_ring->netdev || !cleaned_count)
1232 return false;
1233
1234 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1235 bi = &rx_ring->rx_bi[ntu];
1236
1237 do {
1238 if (!i40e_alloc_mapped_page(rx_ring, bi))
1239 goto no_buffers;
1240
Alexander Duyck59605bc2017-01-30 12:29:35 -08001241 /* sync the buffer for use by the device */
1242 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1243 bi->page_offset,
1244 I40E_RXBUFFER_2048,
1245 DMA_FROM_DEVICE);
1246
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001247 /* Refresh the desc even if buffer_addrs didn't change
1248 * because each write-back erases this info.
1249 */
1250 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001251
1252 rx_desc++;
1253 bi++;
1254 ntu++;
1255 if (unlikely(ntu == rx_ring->count)) {
1256 rx_desc = I40E_RX_DESC(rx_ring, 0);
1257 bi = rx_ring->rx_bi;
1258 ntu = 0;
1259 }
1260
1261 /* clear the status bits for the next_to_use descriptor */
1262 rx_desc->wb.qword1.status_error_len = 0;
1263
1264 cleaned_count--;
1265 } while (cleaned_count);
1266
1267 if (rx_ring->next_to_use != ntu)
1268 i40e_release_rx_desc(rx_ring, ntu);
1269
1270 return false;
1271
1272no_buffers:
1273 if (rx_ring->next_to_use != ntu)
1274 i40e_release_rx_desc(rx_ring, ntu);
1275
1276 /* make sure to come back via polling to try again after
1277 * allocation failure
1278 */
1279 return true;
1280}
1281
1282/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1284 * @vsi: the VSI we care about
1285 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001286 * @rx_desc: the receive descriptor
1287 *
1288 * skb->protocol must be set before this function is called
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001289 **/
1290static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1291 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001292 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001293{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001294 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001295 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001296 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001297 u8 ptype;
1298 u64 qword;
1299
1300 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1301 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1302 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1303 I40E_RXD_QW1_ERROR_SHIFT;
1304 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1305 I40E_RXD_QW1_STATUS_SHIFT;
1306 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001307
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001308 skb->ip_summed = CHECKSUM_NONE;
1309
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001310 skb_checksum_none_assert(skb);
1311
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001312 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001313 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001314 return;
1315
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001316 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001317 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001318 return;
1319
1320 /* both known and outer_ip must be set for the below code to work */
1321 if (!(decoded.known && decoded.outer_ip))
1322 return;
1323
Alexander Duyckfad57332016-01-24 21:17:22 -08001324 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1325 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1326 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1327 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001328
1329 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001330 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1331 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001332 goto checksum_fail;
1333
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001334 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001335 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001336 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001337 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001338 return;
1339
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001340 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001341 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001342 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001343
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001344 /* handle packets that were not able to be checksummed due
1345 * to arrival speed, in this case the stack can compute
1346 * the csum.
1347 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001348 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001349 return;
1350
Alexander Duyck858296c82016-06-14 15:45:42 -07001351 /* If there is an outer header present that might contain a checksum
1352 * we need to bump the checksum level by 1 to reflect the fact that
1353 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001354 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001355 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1356 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001357
Alexander Duyck858296c82016-06-14 15:45:42 -07001358 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1359 switch (decoded.inner_prot) {
1360 case I40E_RX_PTYPE_INNER_PROT_TCP:
1361 case I40E_RX_PTYPE_INNER_PROT_UDP:
1362 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1363 skb->ip_summed = CHECKSUM_UNNECESSARY;
1364 /* fall though */
1365 default:
1366 break;
1367 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001368
1369 return;
1370
1371checksum_fail:
1372 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001373}
1374
1375/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001376 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001377 * @ptype: the ptype value from the descriptor
1378 *
1379 * Returns a hash type to be used by skb_set_hash
1380 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001381static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001382{
1383 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1384
1385 if (!decoded.known)
1386 return PKT_HASH_TYPE_NONE;
1387
1388 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1389 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1390 return PKT_HASH_TYPE_L4;
1391 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1392 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1393 return PKT_HASH_TYPE_L3;
1394 else
1395 return PKT_HASH_TYPE_L2;
1396}
1397
1398/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001399 * i40e_rx_hash - set the hash value in the skb
1400 * @ring: descriptor ring
1401 * @rx_desc: specific descriptor
1402 **/
1403static inline void i40e_rx_hash(struct i40e_ring *ring,
1404 union i40e_rx_desc *rx_desc,
1405 struct sk_buff *skb,
1406 u8 rx_ptype)
1407{
1408 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001409 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001410 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1411 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1412
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001413 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001414 return;
1415
1416 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1417 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1418 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1419 }
1420}
1421
1422/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001423 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1424 * @rx_ring: rx descriptor ring packet is being transacted on
1425 * @rx_desc: pointer to the EOP Rx descriptor
1426 * @skb: pointer to current skb being populated
1427 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001428 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001429 * This function checks the ring, descriptor, and packet information in
1430 * order to populate the hash, checksum, VLAN, protocol, and
1431 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001432 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001433static inline
1434void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1435 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1436 u8 rx_ptype)
1437{
1438 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1439 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1440 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001441 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1442 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001443 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1444
Jacob Keller12490502016-10-05 09:30:44 -07001445 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001446 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001447
1448 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1449
1450 /* modifies the skb - consumes the enet header */
1451 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1452
1453 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1454
1455 skb_record_rx_queue(skb, rx_ring->queue_index);
1456}
1457
1458/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001459 * i40e_cleanup_headers - Correct empty headers
1460 * @rx_ring: rx descriptor ring packet is being transacted on
1461 * @skb: pointer to current skb being fixed
1462 *
1463 * Also address the case where we are pulling data in on pages only
1464 * and as such no data is present in the skb header.
1465 *
1466 * In addition if skb is not at least 60 bytes we need to pad it so that
1467 * it is large enough to qualify as a valid Ethernet frame.
1468 *
1469 * Returns true if an error was encountered and skb was freed.
1470 **/
1471static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1472{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001473 /* if eth_skb_pad returns an error the skb was freed */
1474 if (eth_skb_pad(skb))
1475 return true;
1476
1477 return false;
1478}
1479
1480/**
1481 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1482 * @rx_ring: rx descriptor ring to store buffers on
1483 * @old_buff: donor buffer to have page reused
1484 *
1485 * Synchronizes page for reuse by the adapter
1486 **/
1487static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1488 struct i40e_rx_buffer *old_buff)
1489{
1490 struct i40e_rx_buffer *new_buff;
1491 u16 nta = rx_ring->next_to_alloc;
1492
1493 new_buff = &rx_ring->rx_bi[nta];
1494
1495 /* update, and store next to alloc */
1496 nta++;
1497 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1498
1499 /* transfer page from old buffer to new buffer */
1500 *new_buff = *old_buff;
1501}
1502
1503/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001504 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001505 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001506 *
1507 * A page is not reusable if it was allocated under low memory
1508 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001509 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001510static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001511{
Scott Peterson9b37c932017-02-09 23:43:30 -08001512 return (page_to_nid(page) == numa_mem_id()) &&
1513 !page_is_pfmemalloc(page);
1514}
1515
1516/**
1517 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1518 * the adapter for another receive
1519 *
1520 * @rx_buffer: buffer containing the page
1521 * @page: page address from rx_buffer
1522 * @truesize: actual size of the buffer in this page
1523 *
1524 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1525 * an unused region in the page.
1526 *
1527 * For small pages, @truesize will be a constant value, half the size
1528 * of the memory at page. We'll attempt to alternate between high and
1529 * low halves of the page, with one half ready for use by the hardware
1530 * and the other half being consumed by the stack. We use the page
1531 * ref count to determine whether the stack has finished consuming the
1532 * portion of this page that was passed up with a previous packet. If
1533 * the page ref count is >1, we'll assume the "other" half page is
1534 * still busy, and this page cannot be reused.
1535 *
1536 * For larger pages, @truesize will be the actual space used by the
1537 * received packet (adjusted upward to an even multiple of the cache
1538 * line size). This will advance through the page by the amount
1539 * actually consumed by the received packets while there is still
1540 * space for a buffer. Each region of larger pages will be used at
1541 * most once, after which the page will not be reused.
1542 *
1543 * In either case, if the page is reusable its refcount is increased.
1544 **/
1545static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1546 struct page *page,
1547 const unsigned int truesize)
1548{
1549#if (PAGE_SIZE >= 8192)
1550 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1551#endif
1552
1553 /* Is any reuse possible? */
1554 if (unlikely(!i40e_page_is_reusable(page)))
1555 return false;
1556
1557#if (PAGE_SIZE < 8192)
1558 /* if we are only owner of page we can reuse it */
1559 if (unlikely(page_count(page) != 1))
1560 return false;
1561
1562 /* flip page offset to other buffer */
1563 rx_buffer->page_offset ^= truesize;
1564#else
1565 /* move offset up to the next cache line */
1566 rx_buffer->page_offset += truesize;
1567
1568 if (rx_buffer->page_offset > last_offset)
1569 return false;
1570#endif
1571
1572 /* Inc ref count on page before passing it up to the stack */
1573 get_page(page);
1574
1575 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001576}
1577
1578/**
1579 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1580 * @rx_ring: rx descriptor ring to transact packets on
1581 * @rx_buffer: buffer containing page to add
Scott Peterson7987dcd2017-02-09 23:37:28 -08001582 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001583 * @skb: sk_buff to place the data into
1584 *
1585 * This function will add the data contained in rx_buffer->page to the skb.
1586 * This is done either through a direct copy if the data in the buffer is
1587 * less than the skb header size, otherwise it will just attach the page as
1588 * a frag to the skb.
1589 *
1590 * The function will then update the page offset if necessary and return
1591 * true if the buffer can be reused by the adapter.
1592 **/
1593static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1594 struct i40e_rx_buffer *rx_buffer,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001595 unsigned int size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001596 struct sk_buff *skb)
1597{
1598 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001599 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001600#if (PAGE_SIZE < 8192)
1601 unsigned int truesize = I40E_RXBUFFER_2048;
1602#else
1603 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001604#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001605 unsigned int pull_len;
1606
1607 if (unlikely(skb_is_nonlinear(skb)))
1608 goto add_tail_frag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001609
1610 /* will the data fit in the skb we allocated? if so, just
1611 * copy it as it is pretty small anyway
1612 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001613 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001614 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1615
Scott Peterson9b37c932017-02-09 23:43:30 -08001616 /* page is reusable, we can reuse buffer as-is */
1617 if (likely(i40e_page_is_reusable(page)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001618 return true;
1619
1620 /* this page cannot be reused so discard it */
1621 __free_pages(page, 0);
1622 return false;
1623 }
1624
Scott Peterson9b37c932017-02-09 23:43:30 -08001625 /* we need the header to contain the greater of either
1626 * ETH_HLEN or 60 bytes if the skb->len is less than
1627 * 60 for skb_pad.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001628 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001629 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001630
Scott Peterson9b37c932017-02-09 23:43:30 -08001631 /* align pull length to size of long to optimize
1632 * memcpy performance
1633 */
1634 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1635
1636 /* update all of the pointers */
1637 va += pull_len;
1638 size -= pull_len;
1639
1640add_tail_frag:
1641 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1642 (unsigned long)va & ~PAGE_MASK, size, truesize);
1643
1644 return i40e_can_reuse_rx_page(rx_buffer, page, truesize);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001645}
1646
1647/**
1648 * i40e_fetch_rx_buffer - Allocate skb and populate it
1649 * @rx_ring: rx descriptor ring to transact packets on
1650 * @rx_desc: descriptor containing info written by hardware
1651 *
1652 * This function allocates an skb on the fly, and populates it with the page
1653 * data from the current receive descriptor, taking care to set up the skb
1654 * correctly, as well as handling calling the page recycle function if
1655 * necessary.
1656 */
1657static inline
1658struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
Scott Petersone72e5652017-02-09 23:40:25 -08001659 union i40e_rx_desc *rx_desc,
1660 struct sk_buff *skb)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001661{
Scott Peterson7987dcd2017-02-09 23:37:28 -08001662 u64 local_status_error_len =
1663 le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1664 unsigned int size =
1665 (local_status_error_len & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1666 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001667 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001668 struct page *page;
1669
1670 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1671 page = rx_buffer->page;
1672 prefetchw(page);
1673
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001674 if (likely(!skb)) {
1675 void *page_addr = page_address(page) + rx_buffer->page_offset;
1676
1677 /* prefetch first cache line of first page */
1678 prefetch(page_addr);
1679#if L1_CACHE_BYTES < 128
1680 prefetch(page_addr + L1_CACHE_BYTES);
1681#endif
1682
1683 /* allocate a skb to store the frags */
1684 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1685 I40E_RX_HDR_SIZE,
1686 GFP_ATOMIC | __GFP_NOWARN);
1687 if (unlikely(!skb)) {
1688 rx_ring->rx_stats.alloc_buff_failed++;
1689 return NULL;
1690 }
1691
1692 /* we will be copying header into skb->data in
1693 * pskb_may_pull so it is in our interest to prefetch
1694 * it now to avoid a possible cache miss
1695 */
1696 prefetchw(skb->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001697 }
1698
1699 /* we are reusing so sync this buffer for CPU use */
1700 dma_sync_single_range_for_cpu(rx_ring->dev,
1701 rx_buffer->dma,
1702 rx_buffer->page_offset,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001703 size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001704 DMA_FROM_DEVICE);
1705
1706 /* pull page into skb */
Scott Peterson7987dcd2017-02-09 23:37:28 -08001707 if (i40e_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001708 /* hand second half of page back to the ring */
1709 i40e_reuse_rx_page(rx_ring, rx_buffer);
1710 rx_ring->rx_stats.page_reuse_count++;
1711 } else {
1712 /* we are not reusing the buffer so unmap it */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001713 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1714 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001715 }
1716
1717 /* clear contents of buffer_info */
1718 rx_buffer->page = NULL;
1719
1720 return skb;
1721}
1722
1723/**
1724 * i40e_is_non_eop - process handling of non-EOP buffers
1725 * @rx_ring: Rx ring being processed
1726 * @rx_desc: Rx descriptor for current buffer
1727 * @skb: Current socket buffer containing buffer in progress
1728 *
1729 * This function updates next to clean. If the buffer is an EOP buffer
1730 * this function exits returning false, otherwise it will place the
1731 * sk_buff in the next buffer to be chained and return true indicating
1732 * that this is in fact a non-EOP buffer.
1733 **/
1734static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1735 union i40e_rx_desc *rx_desc,
1736 struct sk_buff *skb)
1737{
1738 u32 ntc = rx_ring->next_to_clean + 1;
1739
1740 /* fetch, update, and store next to clean */
1741 ntc = (ntc < rx_ring->count) ? ntc : 0;
1742 rx_ring->next_to_clean = ntc;
1743
1744 prefetch(I40E_RX_DESC(rx_ring, ntc));
1745
1746#define staterrlen rx_desc->wb.qword1.status_error_len
1747 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1748 i40e_clean_programming_status(rx_ring, rx_desc);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001749 return true;
1750 }
1751 /* if we are the last buffer then there is nothing else to do */
1752#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1753 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1754 return false;
1755
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001756 rx_ring->rx_stats.non_eop_descs++;
1757
1758 return true;
1759}
1760
1761/**
1762 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1763 * @rx_ring: rx descriptor ring to transact packets on
1764 * @budget: Total limit on number of packets to process
1765 *
1766 * This function provides a "bounce buffer" approach to Rx interrupt
1767 * processing. The advantage to this is that on systems that have
1768 * expensive overhead for IOMMU access this provides a means of avoiding
1769 * it by maintaining the mapping of the page to the system.
1770 *
1771 * Returns amount of work completed
1772 **/
1773static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001774{
1775 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001776 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001777 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001778 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001779
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001780 while (likely(total_rx_packets < budget)) {
1781 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001782 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001783 u8 rx_ptype;
1784 u64 qword;
1785
Mitch Williamsa132af22015-01-24 09:58:35 +00001786 /* return some buffers to hardware, one at a time is too slow */
1787 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001788 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001789 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001790 cleaned_count = 0;
1791 }
1792
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001793 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1794
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001795 /* status_error_len will always be zero for unused descriptors
1796 * because it's cleared in cleanup, and overlaps with hdr_addr
1797 * which is always zero because packet split isn't used, if the
1798 * hardware wrote DD then it will be non-zero
1799 */
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001800 if (!i40e_test_staterr(rx_desc,
1801 BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001802 break;
1803
Mitch Williamsa132af22015-01-24 09:58:35 +00001804 /* This memory barrier is needed to keep us from reading
1805 * any other fields out of the rx_desc until we know the
1806 * DD bit is set.
1807 */
Alexander Duyck67317162015-04-08 18:49:43 -07001808 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001809
Scott Petersone72e5652017-02-09 23:40:25 -08001810 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc, skb);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001811 if (!skb)
1812 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001813
Mitch Williamsa132af22015-01-24 09:58:35 +00001814 cleaned_count++;
1815
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001816 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001817 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001818
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001819 /* ERR_MASK will only have valid bits if EOP set, and
1820 * what we are doing here is actually checking
1821 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1822 * the error field
1823 */
1824 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001825 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001826 continue;
1827 }
1828
Scott Petersone72e5652017-02-09 23:40:25 -08001829 if (i40e_cleanup_headers(rx_ring, skb)) {
1830 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001831 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001832 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001833
1834 /* probably a little skewed due to removing CRC */
1835 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001836
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001837 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1838 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1839 I40E_RXD_QW1_PTYPE_SHIFT;
1840
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001841 /* populate checksum, VLAN, and protocol */
1842 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001843
Mitch Williamsa132af22015-01-24 09:58:35 +00001844#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001845 if (unlikely(
1846 i40e_rx_is_fcoe(rx_ptype) &&
1847 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001848 dev_kfree_skb_any(skb);
1849 continue;
1850 }
1851#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001852
1853 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1854 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1855
Mitch Williamsa132af22015-01-24 09:58:35 +00001856 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001857 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001858
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001859 /* update budget accounting */
1860 total_rx_packets++;
1861 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001862
Scott Petersone72e5652017-02-09 23:40:25 -08001863 rx_ring->skb = skb;
1864
Mitch Williamsa132af22015-01-24 09:58:35 +00001865 u64_stats_update_begin(&rx_ring->syncp);
1866 rx_ring->stats.packets += total_rx_packets;
1867 rx_ring->stats.bytes += total_rx_bytes;
1868 u64_stats_update_end(&rx_ring->syncp);
1869 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1870 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1871
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001872 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001873 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001874}
1875
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001876static u32 i40e_buildreg_itr(const int type, const u16 itr)
1877{
1878 u32 val;
1879
1880 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001881 /* Don't clear PBA because that can cause lost interrupts that
1882 * came in while we were cleaning/polling
1883 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001884 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1885 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1886
1887 return val;
1888}
1889
1890/* a small macro to shorten up some long lines */
1891#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001892static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001893{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001894 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001895}
1896
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001897static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001898{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001899 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001900}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001901
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001902/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001903 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1904 * @vsi: the VSI we care about
1905 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1906 *
1907 **/
1908static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1909 struct i40e_q_vector *q_vector)
1910{
1911 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001912 bool rx = false, tx = false;
1913 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001914 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05001915 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07001916 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001917
1918 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001919
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001920 /* avoid dynamic calculation if in countdown mode OR if
1921 * all dynamic is disabled
1922 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001923 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1924
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001925 rx_itr_setting = get_rx_itr(vsi, idx);
1926 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001927
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001928 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001929 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1930 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001931 goto enable_int;
1932 }
1933
Jacob Keller65e87c02016-09-12 14:18:44 -07001934 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001935 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1936 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001937 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001938
Jacob Keller65e87c02016-09-12 14:18:44 -07001939 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001940 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1941 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001942 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001943
1944 if (rx || tx) {
1945 /* get the higher of the two ITR adjustments and
1946 * use the same value for both ITR registers
1947 * when in adaptive mode (Rx and/or Tx)
1948 */
1949 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1950
1951 q_vector->tx.itr = q_vector->rx.itr = itr;
1952 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1953 tx = true;
1954 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1955 rx = true;
1956 }
1957
1958 /* only need to enable the interrupt once, but need
1959 * to possibly update both ITR values
1960 */
1961 if (rx) {
1962 /* set the INTENA_MSK_MASK so that this first write
1963 * won't actually enable the interrupt, instead just
1964 * updating the ITR (it's bit 31 PF and VF)
1965 */
1966 rxval |= BIT(31);
1967 /* don't check _DOWN because interrupt isn't being enabled */
1968 wr32(hw, INTREG(vector - 1), rxval);
1969 }
1970
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001971enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001972 if (!test_bit(__I40E_DOWN, &vsi->state))
1973 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001974
1975 if (q_vector->itr_countdown)
1976 q_vector->itr_countdown--;
1977 else
1978 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001979}
1980
1981/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001982 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1983 * @napi: napi struct with our devices info in it
1984 * @budget: amount of work driver is allowed to do this pass, in packets
1985 *
1986 * This function will clean all queues associated with a q_vector.
1987 *
1988 * Returns the amount of work done
1989 **/
1990int i40e_napi_poll(struct napi_struct *napi, int budget)
1991{
1992 struct i40e_q_vector *q_vector =
1993 container_of(napi, struct i40e_q_vector, napi);
1994 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001995 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001996 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001997 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001998 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001999 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002000
2001 if (test_bit(__I40E_DOWN, &vsi->state)) {
2002 napi_complete(napi);
2003 return 0;
2004 }
2005
Kiran Patil9c6c1252015-11-06 15:26:02 -08002006 /* Clear hung_detected bit */
2007 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002008 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002009 * budget and be more aggressive about cleaning up the Tx descriptors.
2010 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002011 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002012 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002013 clean_complete = false;
2014 continue;
2015 }
2016 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002017 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002018 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002019
Alexander Duyckc67cace2015-09-24 09:04:26 -07002020 /* Handle case where we are called by netpoll with a budget of 0 */
2021 if (budget <= 0)
2022 goto tx_only;
2023
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002024 /* We attempt to distribute budget to each Rx queue fairly, but don't
2025 * allow the budget to go below 1 because that would exit polling early.
2026 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002028
Mitch Williamsa132af22015-01-24 09:58:35 +00002029 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002030 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002031
2032 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002033 /* if we clean as many as budgeted, we must not be done */
2034 if (cleaned >= budget_per_ring)
2035 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002036 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002037
2038 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002039 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002040 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2041 int cpu_id = smp_processor_id();
2042
2043 /* It is possible that the interrupt affinity has changed but,
2044 * if the cpu is pegged at 100%, polling will never exit while
2045 * traffic continues and the interrupt will be stuck on this
2046 * cpu. We check to make sure affinity is correct before we
2047 * continue to poll, otherwise we must stop polling so the
2048 * interrupt can move to the correct cpu.
2049 */
2050 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2051 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002052tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002053 if (arm_wb) {
2054 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2055 i40e_enable_wb_on_itr(vsi, q_vector);
2056 }
2057 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002058 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002059 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002061 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2062 q_vector->arm_wb_state = false;
2063
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002064 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002065 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002066
2067 /* If we're prematurely stopping polling to fix the interrupt
2068 * affinity we want to make sure polling starts back up so we
2069 * issue a call to i40e_force_wb which triggers a SW interrupt.
2070 */
2071 if (!clean_complete)
2072 i40e_force_wb(vsi, q_vector);
2073 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002074 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002075 else
2076 i40e_update_enable_itr(vsi, q_vector);
2077
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002078 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002079}
2080
2081/**
2082 * i40e_atr - Add a Flow Director ATR filter
2083 * @tx_ring: ring to add programming descriptor to
2084 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002085 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002086 **/
2087static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002088 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002089{
2090 struct i40e_filter_program_desc *fdir_desc;
2091 struct i40e_pf *pf = tx_ring->vsi->back;
2092 union {
2093 unsigned char *network;
2094 struct iphdr *ipv4;
2095 struct ipv6hdr *ipv6;
2096 } hdr;
2097 struct tcphdr *th;
2098 unsigned int hlen;
2099 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002100 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002101 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002102
2103 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002104 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002105 return;
2106
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002107 if ((pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002108 return;
2109
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002110 /* if sampling is disabled do nothing */
2111 if (!tx_ring->atr_sample_rate)
2112 return;
2113
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002114 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002115 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002116 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002117
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002118 /* snag network header to get L4 type and address */
2119 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2120 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002121
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002122 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002123 * tx_enable_csum function if encap is enabled.
2124 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002125 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2126 /* access ihl as u8 to avoid unaligned access on ia64 */
2127 hlen = (hdr.network[0] & 0x0F) << 2;
2128 l4_proto = hdr.ipv4->protocol;
2129 } else {
2130 hlen = hdr.network - skb->data;
2131 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2132 hlen -= hdr.network - skb->data;
2133 }
2134
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002135 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002136 return;
2137
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002138 th = (struct tcphdr *)(hdr.network + hlen);
2139
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002140 /* Due to lack of space, no more new filters can be programmed */
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002141 if (th->syn && (pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002142 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002143 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002144 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002145 /* HW ATR eviction will take care of removing filters on FIN
2146 * and RST packets.
2147 */
2148 if (th->fin || th->rst)
2149 return;
2150 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002151
2152 tx_ring->atr_count++;
2153
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002154 /* sample on all syn/fin/rst packets or once every atr sample rate */
2155 if (!th->fin &&
2156 !th->syn &&
2157 !th->rst &&
2158 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159 return;
2160
2161 tx_ring->atr_count = 0;
2162
2163 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002164 i = tx_ring->next_to_use;
2165 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2166
2167 i++;
2168 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002169
2170 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2171 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002172 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002173 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2174 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2175 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2176 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2177
2178 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2179
2180 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2181
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002182 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002183 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2184 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2185 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2186 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2187
2188 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2189 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2190
2191 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2192 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2193
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002194 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002195 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002196 dtype_cmd |=
2197 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2198 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2199 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2200 else
2201 dtype_cmd |=
2202 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2203 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2204 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002205
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002206 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002207 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002208 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2209
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002210 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002211 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002212 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002213 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002214}
2215
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002216/**
2217 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2218 * @skb: send buffer
2219 * @tx_ring: ring to send buffer on
2220 * @flags: the tx flags to be set
2221 *
2222 * Checks the skb and set up correspondingly several generic transmit flags
2223 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2224 *
2225 * Returns error code indicate the frame should be dropped upon error and the
2226 * otherwise returns 0 to indicate the flags has been set properly.
2227 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002228#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002229inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002230 struct i40e_ring *tx_ring,
2231 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002232#else
2233static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2234 struct i40e_ring *tx_ring,
2235 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002236#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002237{
2238 __be16 protocol = skb->protocol;
2239 u32 tx_flags = 0;
2240
Greg Rose31eaacc2015-03-31 00:45:03 -07002241 if (protocol == htons(ETH_P_8021Q) &&
2242 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2243 /* When HW VLAN acceleration is turned off by the user the
2244 * stack sets the protocol to 8021q so that the driver
2245 * can take any steps required to support the SW only
2246 * VLAN handling. In our case the driver doesn't need
2247 * to take any further steps so just set the protocol
2248 * to the encapsulated ethertype.
2249 */
2250 skb->protocol = vlan_get_protocol(skb);
2251 goto out;
2252 }
2253
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002254 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002255 if (skb_vlan_tag_present(skb)) {
2256 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002257 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2258 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002259 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002260 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002261
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002262 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2263 if (!vhdr)
2264 return -EINVAL;
2265
2266 protocol = vhdr->h_vlan_encapsulated_proto;
2267 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2268 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2269 }
2270
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002271 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2272 goto out;
2273
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002274 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002275 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2276 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002277 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2278 tx_flags |= (skb->priority & 0x7) <<
2279 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2280 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2281 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002282 int rc;
2283
2284 rc = skb_cow_head(skb, 0);
2285 if (rc < 0)
2286 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002287 vhdr = (struct vlan_ethhdr *)skb->data;
2288 vhdr->h_vlan_TCI = htons(tx_flags >>
2289 I40E_TX_FLAGS_VLAN_SHIFT);
2290 } else {
2291 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2292 }
2293 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002294
2295out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002296 *flags = tx_flags;
2297 return 0;
2298}
2299
2300/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002302 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002303 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002304 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002305 *
2306 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2307 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002308static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2309 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002310{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002311 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002312 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002313 union {
2314 struct iphdr *v4;
2315 struct ipv6hdr *v6;
2316 unsigned char *hdr;
2317 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002318 union {
2319 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002320 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002321 unsigned char *hdr;
2322 } l4;
2323 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002324 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002325 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326
Shannon Nelsone9f65632016-01-04 10:33:04 -08002327 if (skb->ip_summed != CHECKSUM_PARTIAL)
2328 return 0;
2329
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002330 if (!skb_is_gso(skb))
2331 return 0;
2332
Francois Romieudd225bc2014-03-30 03:14:48 +00002333 err = skb_cow_head(skb, 0);
2334 if (err < 0)
2335 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002336
Alexander Duyckc7770192016-01-24 21:16:35 -08002337 ip.hdr = skb_network_header(skb);
2338 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002339
Alexander Duyckc7770192016-01-24 21:16:35 -08002340 /* initialize outer IP header fields */
2341 if (ip.v4->version == 4) {
2342 ip.v4->tot_len = 0;
2343 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002344 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002345 ip.v6->payload_len = 0;
2346 }
2347
Alexander Duyck577389a2016-04-02 00:06:56 -07002348 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002349 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002350 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002351 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002352 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002353 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002354 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2355 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2356 l4.udp->len = 0;
2357
Alexander Duyck54532052016-01-24 21:17:29 -08002358 /* determine offset of outer transport header */
2359 l4_offset = l4.hdr - skb->data;
2360
2361 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002362 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002363 csum_replace_by_diff(&l4.udp->check,
2364 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002365 }
2366
Alexander Duyckc7770192016-01-24 21:16:35 -08002367 /* reset pointers to inner headers */
2368 ip.hdr = skb_inner_network_header(skb);
2369 l4.hdr = skb_inner_transport_header(skb);
2370
2371 /* initialize inner IP header fields */
2372 if (ip.v4->version == 4) {
2373 ip.v4->tot_len = 0;
2374 ip.v4->check = 0;
2375 } else {
2376 ip.v6->payload_len = 0;
2377 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002378 }
2379
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002380 /* determine offset of inner transport header */
2381 l4_offset = l4.hdr - skb->data;
2382
2383 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002384 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002385 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002386
2387 /* compute length of segmentation header */
2388 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002389
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002390 /* pull values out of skb_shinfo */
2391 gso_size = skb_shinfo(skb)->gso_size;
2392 gso_segs = skb_shinfo(skb)->gso_segs;
2393
2394 /* update GSO size and bytecount with header size */
2395 first->gso_segs = gso_segs;
2396 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2397
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002398 /* find the field values */
2399 cd_cmd = I40E_TX_CTX_DESC_TSO;
2400 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002401 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002402 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2403 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2404 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002405 return 1;
2406}
2407
2408/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002409 * i40e_tsyn - set up the tsyn context descriptor
2410 * @tx_ring: ptr to the ring to send
2411 * @skb: ptr to the skb we're sending
2412 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002413 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002414 *
2415 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2416 **/
2417static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2418 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2419{
2420 struct i40e_pf *pf;
2421
2422 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2423 return 0;
2424
2425 /* Tx timestamps cannot be sampled when doing TSO */
2426 if (tx_flags & I40E_TX_FLAGS_TSO)
2427 return 0;
2428
2429 /* only timestamp the outbound packet if the user has requested it and
2430 * we are not already transmitting a packet to be timestamped
2431 */
2432 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002433 if (!(pf->flags & I40E_FLAG_PTP))
2434 return 0;
2435
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002436 if (pf->ptp_tx &&
2437 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002438 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2439 pf->ptp_tx_skb = skb_get(skb);
2440 } else {
2441 return 0;
2442 }
2443
2444 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2445 I40E_TXD_CTX_QW1_CMD_SHIFT;
2446
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002447 return 1;
2448}
2449
2450/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002451 * i40e_tx_enable_csum - Enable Tx checksum offloads
2452 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002453 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454 * @td_cmd: Tx descriptor command bits to set
2455 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002456 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002457 * @cd_tunneling: ptr to context desc bits
2458 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002459static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2460 u32 *td_cmd, u32 *td_offset,
2461 struct i40e_ring *tx_ring,
2462 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002463{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002464 union {
2465 struct iphdr *v4;
2466 struct ipv6hdr *v6;
2467 unsigned char *hdr;
2468 } ip;
2469 union {
2470 struct tcphdr *tcp;
2471 struct udphdr *udp;
2472 unsigned char *hdr;
2473 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002474 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002475 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002476 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002477 u8 l4_proto = 0;
2478
Alexander Duyck529f1f62016-01-24 21:17:10 -08002479 if (skb->ip_summed != CHECKSUM_PARTIAL)
2480 return 0;
2481
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002482 ip.hdr = skb_network_header(skb);
2483 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002484
Alexander Duyck475b4202016-01-24 21:17:01 -08002485 /* compute outer L2 header size */
2486 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2487
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002488 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002489 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002490 /* define outer network header type */
2491 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002492 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2493 I40E_TX_CTX_EXT_IP_IPV4 :
2494 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2495
Alexander Duycka0064722016-01-24 21:16:48 -08002496 l4_proto = ip.v4->protocol;
2497 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002498 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002499
2500 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002501 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002502 if (l4.hdr != exthdr)
2503 ipv6_skip_exthdr(skb, exthdr - skb->data,
2504 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002505 }
2506
2507 /* define outer transport */
2508 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002509 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002510 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002511 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002512 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002513 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002514 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002515 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002516 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002517 case IPPROTO_IPIP:
2518 case IPPROTO_IPV6:
2519 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2520 l4.hdr = skb_inner_network_header(skb);
2521 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002522 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002523 if (*tx_flags & I40E_TX_FLAGS_TSO)
2524 return -1;
2525
2526 skb_checksum_help(skb);
2527 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002528 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002529
Alexander Duyck577389a2016-04-02 00:06:56 -07002530 /* compute outer L3 header size */
2531 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2532 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2533
2534 /* switch IP header pointer from outer to inner header */
2535 ip.hdr = skb_inner_network_header(skb);
2536
Alexander Duyck475b4202016-01-24 21:17:01 -08002537 /* compute tunnel header size */
2538 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2539 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2540
Alexander Duyck54532052016-01-24 21:17:29 -08002541 /* indicate if we need to offload outer UDP header */
2542 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002543 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002544 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2545 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2546
Alexander Duyck475b4202016-01-24 21:17:01 -08002547 /* record tunnel offload values */
2548 *cd_tunneling |= tunnel;
2549
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002550 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002551 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002552 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002553
Alexander Duycka0064722016-01-24 21:16:48 -08002554 /* reset type as we transition from outer to inner headers */
2555 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2556 if (ip.v4->version == 4)
2557 *tx_flags |= I40E_TX_FLAGS_IPV4;
2558 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002559 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560 }
2561
2562 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002563 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002564 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002565 /* the stack computes the IP header already, the only time we
2566 * need the hardware to recompute it is in the case of TSO.
2567 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002568 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2569 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2570 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002571 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002572 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002573
2574 exthdr = ip.hdr + sizeof(*ip.v6);
2575 l4_proto = ip.v6->nexthdr;
2576 if (l4.hdr != exthdr)
2577 ipv6_skip_exthdr(skb, exthdr - skb->data,
2578 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002579 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002580
Alexander Duyck475b4202016-01-24 21:17:01 -08002581 /* compute inner L3 header size */
2582 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002583
2584 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002585 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002586 case IPPROTO_TCP:
2587 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002588 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2589 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002590 break;
2591 case IPPROTO_SCTP:
2592 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002593 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2594 offset |= (sizeof(struct sctphdr) >> 2) <<
2595 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002596 break;
2597 case IPPROTO_UDP:
2598 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002599 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2600 offset |= (sizeof(struct udphdr) >> 2) <<
2601 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002602 break;
2603 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002604 if (*tx_flags & I40E_TX_FLAGS_TSO)
2605 return -1;
2606 skb_checksum_help(skb);
2607 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002609
2610 *td_cmd |= cmd;
2611 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002612
2613 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002614}
2615
2616/**
2617 * i40e_create_tx_ctx Build the Tx context descriptor
2618 * @tx_ring: ring to create the descriptor on
2619 * @cd_type_cmd_tso_mss: Quad Word 1
2620 * @cd_tunneling: Quad Word 0 - bits 0-31
2621 * @cd_l2tag2: Quad Word 0 - bits 32-63
2622 **/
2623static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2624 const u64 cd_type_cmd_tso_mss,
2625 const u32 cd_tunneling, const u32 cd_l2tag2)
2626{
2627 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002628 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002629
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002630 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2631 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002632 return;
2633
2634 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002635 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2636
2637 i++;
2638 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002639
2640 /* cpu_to_le32 and assign to struct fields */
2641 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2642 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002643 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002644 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2645}
2646
2647/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002648 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2649 * @tx_ring: the ring to be checked
2650 * @size: the size buffer we want to assure is available
2651 *
2652 * Returns -EBUSY if a stop is needed, else 0
2653 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002654int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002655{
2656 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2657 /* Memory barrier before checking head and tail */
2658 smp_mb();
2659
2660 /* Check again in a case another CPU has just made room available. */
2661 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2662 return -EBUSY;
2663
2664 /* A reprieve! - use start_queue because it doesn't call schedule */
2665 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2666 ++tx_ring->tx_stats.restart_queue;
2667 return 0;
2668}
2669
2670/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002671 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002672 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002673 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002674 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2675 * and so we need to figure out the cases where we need to linearize the skb.
2676 *
2677 * For TSO we need to count the TSO header and segment payload separately.
2678 * As such we need to check cases where we have 7 fragments or more as we
2679 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2680 * the segment payload in the first descriptor, and another 7 for the
2681 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002682 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002683bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002684{
Alexander Duyck2d374902016-02-17 11:02:50 -08002685 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002686 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002687
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002688 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002689 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002690 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002691 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002692
Alexander Duyck2d374902016-02-17 11:02:50 -08002693 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002694 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002695 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002696 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002697 frag = &skb_shinfo(skb)->frags[0];
2698
2699 /* Initialize size to the negative value of gso_size minus 1. We
2700 * use this as the worst case scenerio in which the frag ahead
2701 * of us only provides one byte which is why we are limited to 6
2702 * descriptors for a single transmit as the header and previous
2703 * fragment are already consuming 2 descriptors.
2704 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002705 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002706
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002707 /* Add size of frags 0 through 4 to create our initial sum */
2708 sum += skb_frag_size(frag++);
2709 sum += skb_frag_size(frag++);
2710 sum += skb_frag_size(frag++);
2711 sum += skb_frag_size(frag++);
2712 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002713
2714 /* Walk through fragments adding latest fragment, testing it, and
2715 * then removing stale fragments from the sum.
2716 */
2717 stale = &skb_shinfo(skb)->frags[0];
2718 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002719 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002720
2721 /* if sum is negative we failed to make sufficient progress */
2722 if (sum < 0)
2723 return true;
2724
Alexander Duyck841493a2016-09-06 18:05:04 -07002725 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002726 break;
2727
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002728 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002729 }
2730
Alexander Duyck2d374902016-02-17 11:02:50 -08002731 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002732}
2733
2734/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002735 * i40e_tx_map - Build the Tx descriptor
2736 * @tx_ring: ring to send buffer on
2737 * @skb: send buffer
2738 * @first: first buffer info buffer to use
2739 * @tx_flags: collected send information
2740 * @hdr_len: size of the packet header
2741 * @td_cmd: the command field in the descriptor
2742 * @td_offset: offset for checksum or crc
2743 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002744#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002745inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002746 struct i40e_tx_buffer *first, u32 tx_flags,
2747 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002748#else
2749static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2750 struct i40e_tx_buffer *first, u32 tx_flags,
2751 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002752#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002754 unsigned int data_len = skb->data_len;
2755 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002756 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002757 struct i40e_tx_buffer *tx_bi;
2758 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002759 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760 u32 td_tag = 0;
2761 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002762 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002764 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2765 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2766 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2767 I40E_TX_FLAGS_VLAN_SHIFT;
2768 }
2769
Alexander Duycka5e9c572013-09-28 06:00:27 +00002770 first->tx_flags = tx_flags;
2771
2772 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2773
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002774 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002775 tx_bi = first;
2776
2777 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002778 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2779
Alexander Duycka5e9c572013-09-28 06:00:27 +00002780 if (dma_mapping_error(tx_ring->dev, dma))
2781 goto dma_error;
2782
2783 /* record length, and DMA address */
2784 dma_unmap_len_set(tx_bi, len, size);
2785 dma_unmap_addr_set(tx_bi, dma, dma);
2786
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002787 /* align size to end of page */
2788 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002789 tx_desc->buffer_addr = cpu_to_le64(dma);
2790
2791 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002792 tx_desc->cmd_type_offset_bsz =
2793 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002794 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002795
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796 tx_desc++;
2797 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002798 desc_count++;
2799
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002800 if (i == tx_ring->count) {
2801 tx_desc = I40E_TX_DESC(tx_ring, 0);
2802 i = 0;
2803 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002804
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002805 dma += max_data;
2806 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002807
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002808 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002809 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002810 }
2811
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002812 if (likely(!data_len))
2813 break;
2814
Alexander Duycka5e9c572013-09-28 06:00:27 +00002815 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2816 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002817
2818 tx_desc++;
2819 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002820 desc_count++;
2821
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002822 if (i == tx_ring->count) {
2823 tx_desc = I40E_TX_DESC(tx_ring, 0);
2824 i = 0;
2825 }
2826
Alexander Duycka5e9c572013-09-28 06:00:27 +00002827 size = skb_frag_size(frag);
2828 data_len -= size;
2829
2830 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2831 DMA_TO_DEVICE);
2832
2833 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002834 }
2835
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002836 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002837
2838 i++;
2839 if (i == tx_ring->count)
2840 i = 0;
2841
2842 tx_ring->next_to_use = i;
2843
Eric Dumazet4567dc12014-10-07 13:30:23 -07002844 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002845
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002846 /* write last descriptor with EOP bit */
2847 td_cmd |= I40E_TX_DESC_CMD_EOP;
2848
2849 /* We can OR these values together as they both are checked against
2850 * 4 below and at this point desc_count will be used as a boolean value
2851 * after this if/else block.
2852 */
2853 desc_count |= ++tx_ring->packet_stride;
2854
Anjali Singhai58044742015-09-25 18:26:13 -07002855 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002856 * if queue is stopped
2857 * mark RS bit
2858 * reset packet counter
2859 * else if xmit_more is supported and is true
2860 * advance packet counter to 4
2861 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07002862 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002863 * if desc_count >= 4
2864 * mark RS bit
2865 * reset packet counter
2866 * if desc_count > 0
2867 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07002868 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002869 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07002870 * pending and interrupts were disabled the service task will
2871 * trigger a force WB.
2872 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002873 if (netif_xmit_stopped(txring_txq(tx_ring))) {
2874 goto do_rs;
2875 } else if (skb->xmit_more) {
2876 /* set stride to arm on next packet and reset desc_count */
2877 tx_ring->packet_stride = WB_STRIDE;
2878 desc_count = 0;
2879 } else if (desc_count >= WB_STRIDE) {
2880do_rs:
2881 /* write last descriptor with RS bit set */
2882 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07002883 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07002884 }
Anjali Singhai58044742015-09-25 18:26:13 -07002885
2886 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002887 build_ctob(td_cmd, td_offset, size, td_tag);
2888
2889 /* Force memory writes to complete before letting h/w know there
2890 * are new descriptors to fetch.
2891 *
2892 * We also use this memory barrier to make certain all of the
2893 * status bits have been updated before next_to_watch is written.
2894 */
2895 wmb();
2896
2897 /* set next_to_watch value indicating a packet is present */
2898 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07002899
Alexander Duycka5e9c572013-09-28 06:00:27 +00002900 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002901 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07002902 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002903
2904 /* we need this if more than one processor can write to our tail
2905 * at a time, it synchronizes IO on IA64/Altix systems
2906 */
2907 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07002908 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002909
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002910 return;
2911
2912dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002913 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002914
2915 /* clear dma mappings for failed tx_bi map */
2916 for (;;) {
2917 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002918 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002919 if (tx_bi == first)
2920 break;
2921 if (i == 0)
2922 i = tx_ring->count;
2923 i--;
2924 }
2925
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002926 tx_ring->next_to_use = i;
2927}
2928
2929/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002930 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2931 * @skb: send buffer
2932 * @tx_ring: ring to send buffer on
2933 *
2934 * Returns NETDEV_TX_OK if sent, else an error code
2935 **/
2936static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2937 struct i40e_ring *tx_ring)
2938{
2939 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2940 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2941 struct i40e_tx_buffer *first;
2942 u32 td_offset = 0;
2943 u32 tx_flags = 0;
2944 __be16 protocol;
2945 u32 td_cmd = 0;
2946 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002947 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002948 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002949
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002950 /* prefetch the data, we'll need it later */
2951 prefetch(skb->data);
2952
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002953 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002954 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002955 if (__skb_linearize(skb)) {
2956 dev_kfree_skb_any(skb);
2957 return NETDEV_TX_OK;
2958 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002959 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002960 tx_ring->tx_stats.tx_linearize++;
2961 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002962
2963 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2964 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2965 * + 4 desc gap to avoid the cache line where head is,
2966 * + 1 desc for context descriptor,
2967 * otherwise try next time
2968 */
2969 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2970 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002971 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002972 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002973
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002974 /* record the location of the first descriptor for this packet */
2975 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2976 first->skb = skb;
2977 first->bytecount = skb->len;
2978 first->gso_segs = 1;
2979
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002980 /* prepare the xmit flags */
2981 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2982 goto out_drop;
2983
2984 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002985 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002986
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002987 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002988 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002989 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002990 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002991 tx_flags |= I40E_TX_FLAGS_IPV6;
2992
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002993 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002994
2995 if (tso < 0)
2996 goto out_drop;
2997 else if (tso)
2998 tx_flags |= I40E_TX_FLAGS_TSO;
2999
Alexander Duyck3bc67972016-02-17 11:02:56 -08003000 /* Always offload the checksum, since it's in the data descriptor */
3001 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3002 tx_ring, &cd_tunneling);
3003 if (tso < 0)
3004 goto out_drop;
3005
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003006 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3007
3008 if (tsyn)
3009 tx_flags |= I40E_TX_FLAGS_TSYN;
3010
Jakub Kicinski259afec2014-03-15 14:55:37 +00003011 skb_tx_timestamp(skb);
3012
Alexander Duyckb1941302013-09-28 06:00:32 +00003013 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003014 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3015
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003016 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3017 cd_tunneling, cd_l2tag2);
3018
3019 /* Add Flow Director ATR if it's enabled.
3020 *
3021 * NOTE: this must always be directly before the data descriptor.
3022 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003023 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003024
3025 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3026 td_cmd, td_offset);
3027
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003028 return NETDEV_TX_OK;
3029
3030out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003031 dev_kfree_skb_any(first->skb);
3032 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003033 return NETDEV_TX_OK;
3034}
3035
3036/**
3037 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3038 * @skb: send buffer
3039 * @netdev: network interface device structure
3040 *
3041 * Returns NETDEV_TX_OK if sent, else an error code
3042 **/
3043netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3044{
3045 struct i40e_netdev_priv *np = netdev_priv(netdev);
3046 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003047 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003048
3049 /* hardware can't handle really short frames, hardware padding works
3050 * beyond this point
3051 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003052 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3053 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003054
3055 return i40e_xmit_frame_ring(skb, tx_ring);
3056}