blob: 05f3d0d5a0046efee9c9f7f7eafd1307e98fe647 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070043/**
44 * i40e_fdir - Generate a Flow Director descriptor based on fdata
45 * @tx_ring: Tx ring to send buffer on
46 * @fdata: Flow director filter data
47 * @add: Indicate if we are adding a rule or deleting one
48 *
49 **/
50static void i40e_fdir(struct i40e_ring *tx_ring,
51 struct i40e_fdir_filter *fdata, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
54 struct i40e_pf *pf = tx_ring->vsi->back;
55 u32 flex_ptype, dtype_cmd;
56 u16 i;
57
58 /* grab the next descriptor */
59 i = tx_ring->next_to_use;
60 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
61
62 i++;
63 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
64
65 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
66 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
67
68 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
69 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
70
71 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
72 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
73
74 /* Use LAN VSI Id if not programmed by user */
75 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
76 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
77 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
78
79 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
80
81 dtype_cmd |= add ?
82 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
83 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
84 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
85 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
86
87 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
88 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
89
90 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
91 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
92
93 if (fdata->cnt_index) {
94 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
95 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
96 ((u32)fdata->cnt_index <<
97 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
98 }
99
100 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
101 fdir_desc->rsvd = cpu_to_le32(0);
102 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
103 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
104}
105
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000106#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000107/**
108 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000109 * @fdir_data: Packet data that will be filter parameters
110 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000111 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112 * @add: True for add/update, False for remove
113 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700114static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
115 u8 *raw_packet, struct i40e_pf *pf,
116 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000118 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000119 struct i40e_tx_desc *tx_desc;
120 struct i40e_ring *tx_ring;
121 struct i40e_vsi *vsi;
122 struct device *dev;
123 dma_addr_t dma;
124 u32 td_cmd = 0;
125 u16 i;
126
127 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700128 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000129 if (!vsi)
130 return -ENOENT;
131
Alexander Duyck9f65e152013-09-28 06:00:58 +0000132 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133 dev = tx_ring->dev;
134
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000135 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700136 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
137 if (!i)
138 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000139 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700140 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000141
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000142 dma = dma_map_single(dev, raw_packet,
143 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 if (dma_mapping_error(dev, dma))
145 goto dma_fail;
146
147 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000148 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000149 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700150 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000151
152 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
154 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000156
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000157 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
158
159 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000160
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000161 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000162 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000163 dma_unmap_addr_set(tx_buf, dma, dma);
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000166 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000168 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
169 tx_buf->raw_buf = (void *)raw_packet;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000172 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000174 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000175 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 */
177 wmb();
178
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000179 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000181
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000182 writel(tx_ring->next_to_use, tx_ring->tail);
183 return 0;
184
185dma_fail:
186 return -1;
187}
188
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189#define IP_HEADER_OFFSET 14
190#define I40E_UDPIP_DUMMY_PACKET_LEN 42
191/**
192 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
193 * @vsi: pointer to the targeted VSI
194 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000195 * @add: true adds a filter, false removes it
196 *
197 * Returns 0 if the filters were successfully added or removed
198 **/
199static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
200 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202{
203 struct i40e_pf *pf = vsi->back;
204 struct udphdr *udp;
205 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000208 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
209 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
210 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
211
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000212 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
213 if (!raw_packet)
214 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000215 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
216
217 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
218 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
219 + sizeof(struct iphdr));
220
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800221 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000222 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800223 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000224 udp->source = fd_data->src_port;
225
Kevin Scottb2d36c02014-04-09 05:58:59 +0000226 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
227 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
228 if (ret) {
229 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000230 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
231 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800232 /* Free the packet buffer since it wasn't added to the ring */
233 kfree(raw_packet);
234 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000235 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000236 if (add)
237 dev_info(&pf->pdev->dev,
238 "Filter OK for PCTYPE %d loc = %d\n",
239 fd_data->pctype, fd_data->fd_id);
240 else
241 dev_info(&pf->pdev->dev,
242 "Filter deleted for PCTYPE %d loc = %d\n",
243 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000244 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800245
Jacob Kellere5187ee2017-02-06 14:38:41 -0800246 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000247}
248
249#define I40E_TCPIP_DUMMY_PACKET_LEN 54
250/**
251 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
252 * @vsi: pointer to the targeted VSI
253 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000254 * @add: true adds a filter, false removes it
255 *
256 * Returns 0 if the filters were successfully added or removed
257 **/
258static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
259 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000260 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000261{
262 struct i40e_pf *pf = vsi->back;
263 struct tcphdr *tcp;
264 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000265 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000266 int ret;
267 /* Dummy packet */
268 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
269 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
270 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
271 0x0, 0x72, 0, 0, 0, 0};
272
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000273 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
274 if (!raw_packet)
275 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000276 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
277
278 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
279 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
280 + sizeof(struct iphdr));
281
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800282 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000283 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800284 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 tcp->source = fd_data->src_port;
286
Kevin Scottb2d36c02014-04-09 05:58:59 +0000287 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000289 if (ret) {
290 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000291 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
292 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800293 /* Free the packet buffer since it wasn't added to the ring */
294 kfree(raw_packet);
295 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000296 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000297 if (add)
298 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
299 fd_data->pctype, fd_data->fd_id);
300 else
301 dev_info(&pf->pdev->dev,
302 "Filter deleted for PCTYPE %d loc = %d\n",
303 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 }
305
Jacob Keller377cc242017-02-06 14:38:42 -0800306 if (add) {
307 pf->fd_tcp_rule++;
308 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
309 I40E_DEBUG_FD & pf->hw.debug_mask)
310 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
311 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
312 } else {
313 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
314 (pf->fd_tcp_rule - 1) : 0;
315 if (pf->fd_tcp_rule == 0) {
316 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
317 I40E_DEBUG_FD & pf->hw.debug_mask)
318 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
319 pf->hw_disabled_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
320 }
321 }
322
Jacob Kellere5187ee2017-02-06 14:38:41 -0800323 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000324}
325
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326#define I40E_IP_DUMMY_PACKET_LEN 34
327/**
328 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
329 * a specific flow spec
330 * @vsi: pointer to the targeted VSI
331 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 * @add: true adds a filter, false removes it
333 *
334 * Returns 0 if the filters were successfully added or removed
335 **/
336static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
337 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000338 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000339{
340 struct i40e_pf *pf = vsi->back;
341 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000342 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343 int ret;
344 int i;
345 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
346 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
347 0, 0, 0, 0};
348
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000349 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
350 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
352 if (!raw_packet)
353 return -ENOMEM;
354 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
355 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
356
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800357 ip->saddr = fd_data->src_ip;
358 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000359 ip->protocol = 0;
360
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000361 fd_data->pctype = i;
362 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000363 if (ret) {
364 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000365 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
366 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800367 /* The packet buffer wasn't added to the ring so we
368 * need to free it now.
369 */
370 kfree(raw_packet);
371 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000372 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000373 if (add)
374 dev_info(&pf->pdev->dev,
375 "Filter OK for PCTYPE %d loc = %d\n",
376 fd_data->pctype, fd_data->fd_id);
377 else
378 dev_info(&pf->pdev->dev,
379 "Filter deleted for PCTYPE %d loc = %d\n",
380 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000381 }
382 }
383
Jacob Kellere5187ee2017-02-06 14:38:41 -0800384 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000385}
386
387/**
388 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
389 * @vsi: pointer to the targeted VSI
390 * @cmd: command to get or set RX flow classification rules
391 * @add: true adds a filter, false removes it
392 *
393 **/
394int i40e_add_del_fdir(struct i40e_vsi *vsi,
395 struct i40e_fdir_filter *input, bool add)
396{
397 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000398 int ret;
399
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000400 switch (input->flow_type & ~FLOW_EXT) {
401 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000402 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000403 break;
404 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000405 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000407 case IP_USER_FLOW:
408 switch (input->ip4_proto) {
409 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000410 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000411 break;
412 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000413 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000414 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700415 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000416 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000417 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700418 default:
419 /* We cannot support masking based on protocol */
420 goto unsupported_flow;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 }
422 break;
423 default:
Alexander Duycke1da71c2016-09-14 16:24:35 -0700424unsupported_flow:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000425 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 input->flow_type);
427 ret = -EINVAL;
428 }
429
Jacob Kellera158aea2017-02-09 23:44:27 -0800430 /* The buffer allocated here will be normally be freed by
431 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
432 * completion. In the event of an error adding the buffer to the FDIR
433 * ring, it will immediately be freed. It may also be freed by
434 * i40e_clean_tx_ring() when closing the VSI.
435 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436 return ret;
437}
438
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000439/**
440 * i40e_fd_handle_status - check the Programming Status for FD
441 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000442 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000443 * @prog_id: the id originally used for programming
444 *
445 * This is used to verify if the FD programming or invalidation
446 * requested by SW to the HW is successful or not and take actions accordingly.
447 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
449 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000450{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000451 struct i40e_pf *pf = rx_ring->vsi->back;
452 struct pci_dev *pdev = pf->pdev;
453 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000455 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
459 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
460
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400461 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400462 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000463 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
464 (I40E_DEBUG_FD & pf->hw.debug_mask))
465 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400466 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000467
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000468 /* Check if the programming error is for ATR.
469 * If so, auto disable ATR and set a state for
470 * flush in progress. Next time we come here if flush is in
471 * progress do nothing, once flush is complete the state will
472 * be cleared.
473 */
474 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
475 return;
476
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000477 pf->fd_add_err++;
478 /* store the current atr filter count */
479 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
480
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000481 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800482 (pf->hw_disabled_flags & I40E_FLAG_FD_SB_ENABLED)) {
483 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000484 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
485 }
486
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000487 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000488 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000489 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000490 /* If ATR is running fcnt_prog can quickly change,
491 * if we are very close to full, it makes sense to disable
492 * FD ATR/SB and then re-enable it when there is room.
493 */
494 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000495 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800496 !(pf->hw_disabled_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000497 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400498 if (I40E_DEBUG_FD & pf->hw.debug_mask)
499 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800500 pf->hw_disabled_flags |=
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000501 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000503 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400504 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000505 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000506 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000507 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000508 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000509}
510
511/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000512 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000513 * @ring: the ring that owns the buffer
514 * @tx_buffer: the buffer to free
515 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000516static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
517 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000519 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700520 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
521 kfree(tx_buffer->raw_buf);
522 else
523 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000524 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000525 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000526 dma_unmap_addr(tx_buffer, dma),
527 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000529 } else if (dma_unmap_len(tx_buffer, len)) {
530 dma_unmap_page(ring->dev,
531 dma_unmap_addr(tx_buffer, dma),
532 dma_unmap_len(tx_buffer, len),
533 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000534 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800535
Alexander Duycka5e9c572013-09-28 06:00:27 +0000536 tx_buffer->next_to_watch = NULL;
537 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000538 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540}
541
542/**
543 * i40e_clean_tx_ring - Free any empty Tx buffers
544 * @tx_ring: ring to be cleaned
545 **/
546void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
547{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000548 unsigned long bi_size;
549 u16 i;
550
551 /* ring already cleared, nothing to do */
552 if (!tx_ring->tx_bi)
553 return;
554
555 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000556 for (i = 0; i < tx_ring->count; i++)
557 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000558
559 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
560 memset(tx_ring->tx_bi, 0, bi_size);
561
562 /* Zero out the descriptor ring */
563 memset(tx_ring->desc, 0, tx_ring->size);
564
565 tx_ring->next_to_use = 0;
566 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000567
568 if (!tx_ring->netdev)
569 return;
570
571 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700572 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573}
574
575/**
576 * i40e_free_tx_resources - Free Tx resources per queue
577 * @tx_ring: Tx descriptor ring for a specific queue
578 *
579 * Free all transmit software resources
580 **/
581void i40e_free_tx_resources(struct i40e_ring *tx_ring)
582{
583 i40e_clean_tx_ring(tx_ring);
584 kfree(tx_ring->tx_bi);
585 tx_ring->tx_bi = NULL;
586
587 if (tx_ring->desc) {
588 dma_free_coherent(tx_ring->dev, tx_ring->size,
589 tx_ring->desc, tx_ring->dma);
590 tx_ring->desc = NULL;
591 }
592}
593
Jesse Brandeburga68de582015-02-24 05:26:03 +0000594/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000595 * i40e_get_tx_pending - how many tx descriptors not processed
596 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800597 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000598 *
599 * Since there is no access to the ring head register
600 * in XL710, we need to use our local copies
601 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800602u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000603{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000604 u32 head, tail;
605
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800606 if (!in_sw)
607 head = i40e_get_head(ring);
608 else
609 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000610 tail = readl(ring->tail);
611
612 if (head != tail)
613 return (head < tail) ?
614 tail - head : (tail + ring->count - head);
615
616 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000617}
618
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700619#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000620
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000621/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000622 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800623 * @vsi: the VSI we care about
624 * @tx_ring: Tx ring to clean
625 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000626 *
627 * Returns true if there's any budget left (e.g. the clean is finished)
628 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800629static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
630 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000631{
632 u16 i = tx_ring->next_to_clean;
633 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000634 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000635 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800636 unsigned int total_bytes = 0, total_packets = 0;
637 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638
639 tx_buf = &tx_ring->tx_bi[i];
640 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000641 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000642
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000643 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
644
Alexander Duycka5e9c572013-09-28 06:00:27 +0000645 do {
646 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647
648 /* if next_to_watch is not set then there is no work pending */
649 if (!eop_desc)
650 break;
651
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 /* prevent any other reads prior to eop_desc */
653 read_barrier_depends();
654
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000655 /* we have caught up to head, no work left to do */
656 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000657 break;
658
Alexander Duyckc304fda2013-09-28 06:00:12 +0000659 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000660 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661
Alexander Duycka5e9c572013-09-28 06:00:27 +0000662 /* update the statistics for this packet */
663 total_bytes += tx_buf->bytecount;
664 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800667 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000668
Alexander Duycka5e9c572013-09-28 06:00:27 +0000669 /* unmap skb header data */
670 dma_unmap_single(tx_ring->dev,
671 dma_unmap_addr(tx_buf, dma),
672 dma_unmap_len(tx_buf, len),
673 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674
Alexander Duycka5e9c572013-09-28 06:00:27 +0000675 /* clear tx_buffer data */
676 tx_buf->skb = NULL;
677 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* unmap remaining buffers */
680 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000681
682 tx_buf++;
683 tx_desc++;
684 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000685 if (unlikely(!i)) {
686 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000687 tx_buf = tx_ring->tx_bi;
688 tx_desc = I40E_TX_DESC(tx_ring, 0);
689 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000690
Alexander Duycka5e9c572013-09-28 06:00:27 +0000691 /* unmap any remaining paged data */
692 if (dma_unmap_len(tx_buf, len)) {
693 dma_unmap_page(tx_ring->dev,
694 dma_unmap_addr(tx_buf, dma),
695 dma_unmap_len(tx_buf, len),
696 DMA_TO_DEVICE);
697 dma_unmap_len_set(tx_buf, len, 0);
698 }
699 }
700
701 /* move us one more past the eop_desc for start of next pkt */
702 tx_buf++;
703 tx_desc++;
704 i++;
705 if (unlikely(!i)) {
706 i -= tx_ring->count;
707 tx_buf = tx_ring->tx_bi;
708 tx_desc = I40E_TX_DESC(tx_ring, 0);
709 }
710
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000711 prefetch(tx_desc);
712
Alexander Duycka5e9c572013-09-28 06:00:27 +0000713 /* update budget accounting */
714 budget--;
715 } while (likely(budget));
716
717 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000718 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000719 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000720 tx_ring->stats.bytes += total_bytes;
721 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000722 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723 tx_ring->q_vector->tx.total_bytes += total_bytes;
724 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000725
Anjali Singhai58044742015-09-25 18:26:13 -0700726 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700727 /* check to see if there are < 4 descriptors
728 * waiting to be written back, then kick the hardware to force
729 * them to be written back in case we stay in NAPI.
730 * In this mode on X722 we do not enable Interrupt.
731 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700732 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700733
734 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700735 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800736 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700737 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
738 tx_ring->arm_wb = true;
739 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000740
Alexander Duycke486bdf2016-09-12 14:18:40 -0700741 /* notify netdev of completed buffers */
742 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000743 total_packets, total_bytes);
744
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000745#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
746 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
747 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
748 /* Make sure that anybody stopping the queue after this
749 * sees the new next_to_clean.
750 */
751 smp_mb();
752 if (__netif_subqueue_stopped(tx_ring->netdev,
753 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800754 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000755 netif_wake_subqueue(tx_ring->netdev,
756 tx_ring->queue_index);
757 ++tx_ring->tx_stats.restart_queue;
758 }
759 }
760
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000761 return !!budget;
762}
763
764/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800765 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
766 * @vsi: the VSI we care about
767 * @q_vector: the vector on which to enable writeback
768 *
769 **/
770static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
771 struct i40e_q_vector *q_vector)
772{
773 u16 flags = q_vector->tx.ring[0].flags;
774 u32 val;
775
776 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
777 return;
778
779 if (q_vector->arm_wb_state)
780 return;
781
782 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
783 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
784 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
785
786 wr32(&vsi->back->hw,
787 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
788 val);
789 } else {
790 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
791 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
792
793 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
794 }
795 q_vector->arm_wb_state = true;
796}
797
798/**
799 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000800 * @vsi: the VSI we care about
801 * @q_vector: the vector on which to force writeback
802 *
803 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400804void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000805{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800806 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400807 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
808 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
809 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
810 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
811 /* allow 00 to be written to the index */
812
813 wr32(&vsi->back->hw,
814 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
815 vsi->base_vector - 1), val);
816 } else {
817 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
818 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
819 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
820 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
821 /* allow 00 to be written to the index */
822
823 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
824 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000825}
826
827/**
828 * i40e_set_new_dynamic_itr - Find new ITR level
829 * @rc: structure containing ring performance data
830 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400831 * Returns true if ITR changed, false if not
832 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833 * Stores a new ITR value based on packets and byte counts during
834 * the last interrupt. The advantage of per interrupt computation
835 * is faster updates and more accurate ITR for the current traffic
836 * pattern. Constants in this function were computed based on
837 * theoretical maximum wire speed and thresholds were set based on
838 * testing data as well as attempting to minimize response time
839 * while increasing bulk throughput.
840 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400841static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000842{
843 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400844 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000845 u32 new_itr = rc->itr;
846 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400847 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000848
849 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400850 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000851
852 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400853 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000854 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400855 * 20-1249MB/s bulk (18000 ints/s)
856 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400857 *
858 * The math works out because the divisor is in 10^(-6) which
859 * turns the bytes/us input value into MB/s values, but
860 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400861 * are in 2 usec increments in the ITR registers, and make sure
862 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000863 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400864 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400865 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400866
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400867 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000868 case I40E_LOWEST_LATENCY:
869 if (bytes_per_int > 10)
870 new_latency_range = I40E_LOW_LATENCY;
871 break;
872 case I40E_LOW_LATENCY:
873 if (bytes_per_int > 20)
874 new_latency_range = I40E_BULK_LATENCY;
875 else if (bytes_per_int <= 10)
876 new_latency_range = I40E_LOWEST_LATENCY;
877 break;
878 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400879 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400880 default:
881 if (bytes_per_int <= 20)
882 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000883 break;
884 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400885
886 /* this is to adjust RX more aggressively when streaming small
887 * packets. The value of 40000 was picked as it is just beyond
888 * what the hardware can receive per second if in low latency
889 * mode.
890 */
891#define RX_ULTRA_PACKET_RATE 40000
892
893 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
894 (&qv->rx == rc))
895 new_latency_range = I40E_ULTRA_LATENCY;
896
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400897 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000898
899 switch (new_latency_range) {
900 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400901 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000902 break;
903 case I40E_LOW_LATENCY:
904 new_itr = I40E_ITR_20K;
905 break;
906 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400907 new_itr = I40E_ITR_18K;
908 break;
909 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000910 new_itr = I40E_ITR_8K;
911 break;
912 default:
913 break;
914 }
915
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000916 rc->total_bytes = 0;
917 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400918
919 if (new_itr != rc->itr) {
920 rc->itr = new_itr;
921 return true;
922 }
923
924 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000925}
926
927/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000928 * i40e_clean_programming_status - clean the programming status descriptor
929 * @rx_ring: the rx ring that has this descriptor
930 * @rx_desc: the rx descriptor written back by HW
931 *
932 * Flow director should handle FD_FILTER_STATUS to check its filter programming
933 * status being successful or not and take actions accordingly. FCoE should
934 * handle its context/filter programming/invalidation status and take actions.
935 *
936 **/
937static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
938 union i40e_rx_desc *rx_desc)
939{
940 u64 qw;
941 u8 id;
942
943 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
944 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
945 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
946
947 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000948 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700949#ifdef I40E_FCOE
950 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
951 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
952 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
953#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000954}
955
956/**
957 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
958 * @tx_ring: the tx ring to set up
959 *
960 * Return 0 on success, negative on error
961 **/
962int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
963{
964 struct device *dev = tx_ring->dev;
965 int bi_size;
966
967 if (!dev)
968 return -ENOMEM;
969
Jesse Brandeburge908f812015-07-23 16:54:42 -0400970 /* warn if we are about to overwrite the pointer */
971 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000972 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
973 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
974 if (!tx_ring->tx_bi)
975 goto err;
976
977 /* round up to nearest 4K */
978 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000979 /* add u32 for head writeback, align after this takes care of
980 * guaranteeing this is at least one cache line in size
981 */
982 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000983 tx_ring->size = ALIGN(tx_ring->size, 4096);
984 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
985 &tx_ring->dma, GFP_KERNEL);
986 if (!tx_ring->desc) {
987 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
988 tx_ring->size);
989 goto err;
990 }
991
992 tx_ring->next_to_use = 0;
993 tx_ring->next_to_clean = 0;
994 return 0;
995
996err:
997 kfree(tx_ring->tx_bi);
998 tx_ring->tx_bi = NULL;
999 return -ENOMEM;
1000}
1001
1002/**
1003 * i40e_clean_rx_ring - Free Rx buffers
1004 * @rx_ring: ring to be cleaned
1005 **/
1006void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1007{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001008 unsigned long bi_size;
1009 u16 i;
1010
1011 /* ring already cleared, nothing to do */
1012 if (!rx_ring->rx_bi)
1013 return;
1014
Scott Petersone72e5652017-02-09 23:40:25 -08001015 if (rx_ring->skb) {
1016 dev_kfree_skb(rx_ring->skb);
1017 rx_ring->skb = NULL;
1018 }
1019
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001020 /* Free all the Rx ring sk_buffs */
1021 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001022 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1023
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001024 if (!rx_bi->page)
1025 continue;
1026
Alexander Duyck59605bc2017-01-30 12:29:35 -08001027 /* Invalidate cache lines that may have been written to by
1028 * device so that we avoid corrupting memory.
1029 */
1030 dma_sync_single_range_for_cpu(rx_ring->dev,
1031 rx_bi->dma,
1032 rx_bi->page_offset,
1033 I40E_RXBUFFER_2048,
1034 DMA_FROM_DEVICE);
1035
1036 /* free resources associated with mapping */
1037 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
1038 PAGE_SIZE,
1039 DMA_FROM_DEVICE,
1040 I40E_RX_DMA_ATTR);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001041 __free_pages(rx_bi->page, 0);
1042
1043 rx_bi->page = NULL;
1044 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001045 }
1046
1047 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1048 memset(rx_ring->rx_bi, 0, bi_size);
1049
1050 /* Zero out the descriptor ring */
1051 memset(rx_ring->desc, 0, rx_ring->size);
1052
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001053 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001054 rx_ring->next_to_clean = 0;
1055 rx_ring->next_to_use = 0;
1056}
1057
1058/**
1059 * i40e_free_rx_resources - Free Rx resources
1060 * @rx_ring: ring to clean the resources from
1061 *
1062 * Free all receive software resources
1063 **/
1064void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1065{
1066 i40e_clean_rx_ring(rx_ring);
1067 kfree(rx_ring->rx_bi);
1068 rx_ring->rx_bi = NULL;
1069
1070 if (rx_ring->desc) {
1071 dma_free_coherent(rx_ring->dev, rx_ring->size,
1072 rx_ring->desc, rx_ring->dma);
1073 rx_ring->desc = NULL;
1074 }
1075}
1076
1077/**
1078 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1079 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1080 *
1081 * Returns 0 on success, negative on failure
1082 **/
1083int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1084{
1085 struct device *dev = rx_ring->dev;
1086 int bi_size;
1087
Jesse Brandeburge908f812015-07-23 16:54:42 -04001088 /* warn if we are about to overwrite the pointer */
1089 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001090 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1091 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1092 if (!rx_ring->rx_bi)
1093 goto err;
1094
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001095 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001096
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001097 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001098 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001099 rx_ring->size = ALIGN(rx_ring->size, 4096);
1100 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1101 &rx_ring->dma, GFP_KERNEL);
1102
1103 if (!rx_ring->desc) {
1104 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1105 rx_ring->size);
1106 goto err;
1107 }
1108
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001109 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001110 rx_ring->next_to_clean = 0;
1111 rx_ring->next_to_use = 0;
1112
1113 return 0;
1114err:
1115 kfree(rx_ring->rx_bi);
1116 rx_ring->rx_bi = NULL;
1117 return -ENOMEM;
1118}
1119
1120/**
1121 * i40e_release_rx_desc - Store the new tail and head values
1122 * @rx_ring: ring to bump
1123 * @val: new head index
1124 **/
1125static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1126{
1127 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001128
1129 /* update next to alloc since we have filled the ring */
1130 rx_ring->next_to_alloc = val;
1131
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001132 /* Force memory writes to complete before letting h/w
1133 * know there are new descriptors to fetch. (Only
1134 * applicable for weak-ordered memory model archs,
1135 * such as IA-64).
1136 */
1137 wmb();
1138 writel(val, rx_ring->tail);
1139}
1140
1141/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001142 * i40e_alloc_mapped_page - recycle or make a new page
1143 * @rx_ring: ring to use
1144 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001145 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001146 * Returns true if the page was successfully allocated or
1147 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001148 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001149static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1150 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001151{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001152 struct page *page = bi->page;
1153 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001154
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001155 /* since we are recycling buffers we should seldom need to alloc */
1156 if (likely(page)) {
1157 rx_ring->rx_stats.page_reuse_count++;
1158 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001159 }
1160
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001161 /* alloc new page for storage */
1162 page = dev_alloc_page();
1163 if (unlikely(!page)) {
1164 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001165 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001166 }
1167
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001168 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001169 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
1170 PAGE_SIZE,
1171 DMA_FROM_DEVICE,
1172 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001173
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001174 /* if mapping failed free memory back to system since
1175 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001176 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001177 if (dma_mapping_error(rx_ring->dev, dma)) {
1178 __free_pages(page, 0);
1179 rx_ring->rx_stats.alloc_page_failed++;
1180 return false;
1181 }
1182
1183 bi->dma = dma;
1184 bi->page = page;
1185 bi->page_offset = 0;
1186
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001187 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001188}
1189
1190/**
1191 * i40e_receive_skb - Send a completed packet up the stack
1192 * @rx_ring: rx ring in play
1193 * @skb: packet to send up
1194 * @vlan_tag: vlan tag for packet
1195 **/
1196static void i40e_receive_skb(struct i40e_ring *rx_ring,
1197 struct sk_buff *skb, u16 vlan_tag)
1198{
1199 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001201 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1202 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001203 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1204
Alexander Duyck8b650352015-09-24 09:04:32 -07001205 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001206}
1207
1208/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001209 * i40e_alloc_rx_buffers - Replace used receive buffers
1210 * @rx_ring: ring to place buffers on
1211 * @cleaned_count: number of buffers to replace
1212 *
1213 * Returns false if all allocations were successful, true if any fail
1214 **/
1215bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1216{
1217 u16 ntu = rx_ring->next_to_use;
1218 union i40e_rx_desc *rx_desc;
1219 struct i40e_rx_buffer *bi;
1220
1221 /* do nothing if no valid netdev defined */
1222 if (!rx_ring->netdev || !cleaned_count)
1223 return false;
1224
1225 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1226 bi = &rx_ring->rx_bi[ntu];
1227
1228 do {
1229 if (!i40e_alloc_mapped_page(rx_ring, bi))
1230 goto no_buffers;
1231
Alexander Duyck59605bc2017-01-30 12:29:35 -08001232 /* sync the buffer for use by the device */
1233 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1234 bi->page_offset,
1235 I40E_RXBUFFER_2048,
1236 DMA_FROM_DEVICE);
1237
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001238 /* Refresh the desc even if buffer_addrs didn't change
1239 * because each write-back erases this info.
1240 */
1241 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001242
1243 rx_desc++;
1244 bi++;
1245 ntu++;
1246 if (unlikely(ntu == rx_ring->count)) {
1247 rx_desc = I40E_RX_DESC(rx_ring, 0);
1248 bi = rx_ring->rx_bi;
1249 ntu = 0;
1250 }
1251
1252 /* clear the status bits for the next_to_use descriptor */
1253 rx_desc->wb.qword1.status_error_len = 0;
1254
1255 cleaned_count--;
1256 } while (cleaned_count);
1257
1258 if (rx_ring->next_to_use != ntu)
1259 i40e_release_rx_desc(rx_ring, ntu);
1260
1261 return false;
1262
1263no_buffers:
1264 if (rx_ring->next_to_use != ntu)
1265 i40e_release_rx_desc(rx_ring, ntu);
1266
1267 /* make sure to come back via polling to try again after
1268 * allocation failure
1269 */
1270 return true;
1271}
1272
1273/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001274 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1275 * @vsi: the VSI we care about
1276 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001277 * @rx_desc: the receive descriptor
1278 *
1279 * skb->protocol must be set before this function is called
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001280 **/
1281static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1282 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001283 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001284{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001285 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001286 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001287 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001288 u8 ptype;
1289 u64 qword;
1290
1291 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1292 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1293 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1294 I40E_RXD_QW1_ERROR_SHIFT;
1295 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1296 I40E_RXD_QW1_STATUS_SHIFT;
1297 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001298
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299 skb->ip_summed = CHECKSUM_NONE;
1300
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001301 skb_checksum_none_assert(skb);
1302
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001303 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001304 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001305 return;
1306
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001307 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001308 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001309 return;
1310
1311 /* both known and outer_ip must be set for the below code to work */
1312 if (!(decoded.known && decoded.outer_ip))
1313 return;
1314
Alexander Duyckfad57332016-01-24 21:17:22 -08001315 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1316 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1317 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1318 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001319
1320 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001321 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1322 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001323 goto checksum_fail;
1324
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001325 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001326 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001327 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001328 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001329 return;
1330
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001331 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001332 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001333 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001334
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001335 /* handle packets that were not able to be checksummed due
1336 * to arrival speed, in this case the stack can compute
1337 * the csum.
1338 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001339 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001340 return;
1341
Alexander Duyck858296c82016-06-14 15:45:42 -07001342 /* If there is an outer header present that might contain a checksum
1343 * we need to bump the checksum level by 1 to reflect the fact that
1344 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001345 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001346 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1347 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001348
Alexander Duyck858296c82016-06-14 15:45:42 -07001349 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1350 switch (decoded.inner_prot) {
1351 case I40E_RX_PTYPE_INNER_PROT_TCP:
1352 case I40E_RX_PTYPE_INNER_PROT_UDP:
1353 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1354 skb->ip_summed = CHECKSUM_UNNECESSARY;
1355 /* fall though */
1356 default:
1357 break;
1358 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001359
1360 return;
1361
1362checksum_fail:
1363 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001364}
1365
1366/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001367 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001368 * @ptype: the ptype value from the descriptor
1369 *
1370 * Returns a hash type to be used by skb_set_hash
1371 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001372static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001373{
1374 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1375
1376 if (!decoded.known)
1377 return PKT_HASH_TYPE_NONE;
1378
1379 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1380 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1381 return PKT_HASH_TYPE_L4;
1382 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1383 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1384 return PKT_HASH_TYPE_L3;
1385 else
1386 return PKT_HASH_TYPE_L2;
1387}
1388
1389/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001390 * i40e_rx_hash - set the hash value in the skb
1391 * @ring: descriptor ring
1392 * @rx_desc: specific descriptor
1393 **/
1394static inline void i40e_rx_hash(struct i40e_ring *ring,
1395 union i40e_rx_desc *rx_desc,
1396 struct sk_buff *skb,
1397 u8 rx_ptype)
1398{
1399 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001400 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001401 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1402 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1403
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001404 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001405 return;
1406
1407 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1408 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1409 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1410 }
1411}
1412
1413/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001414 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1415 * @rx_ring: rx descriptor ring packet is being transacted on
1416 * @rx_desc: pointer to the EOP Rx descriptor
1417 * @skb: pointer to current skb being populated
1418 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001419 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001420 * This function checks the ring, descriptor, and packet information in
1421 * order to populate the hash, checksum, VLAN, protocol, and
1422 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001423 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001424static inline
1425void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1426 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1427 u8 rx_ptype)
1428{
1429 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1430 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1431 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001432 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1433 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001434 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1435
Jacob Keller12490502016-10-05 09:30:44 -07001436 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001437 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001438
1439 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1440
1441 /* modifies the skb - consumes the enet header */
1442 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1443
1444 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1445
1446 skb_record_rx_queue(skb, rx_ring->queue_index);
1447}
1448
1449/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001450 * i40e_cleanup_headers - Correct empty headers
1451 * @rx_ring: rx descriptor ring packet is being transacted on
1452 * @skb: pointer to current skb being fixed
1453 *
1454 * Also address the case where we are pulling data in on pages only
1455 * and as such no data is present in the skb header.
1456 *
1457 * In addition if skb is not at least 60 bytes we need to pad it so that
1458 * it is large enough to qualify as a valid Ethernet frame.
1459 *
1460 * Returns true if an error was encountered and skb was freed.
1461 **/
1462static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1463{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001464 /* if eth_skb_pad returns an error the skb was freed */
1465 if (eth_skb_pad(skb))
1466 return true;
1467
1468 return false;
1469}
1470
1471/**
1472 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1473 * @rx_ring: rx descriptor ring to store buffers on
1474 * @old_buff: donor buffer to have page reused
1475 *
1476 * Synchronizes page for reuse by the adapter
1477 **/
1478static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1479 struct i40e_rx_buffer *old_buff)
1480{
1481 struct i40e_rx_buffer *new_buff;
1482 u16 nta = rx_ring->next_to_alloc;
1483
1484 new_buff = &rx_ring->rx_bi[nta];
1485
1486 /* update, and store next to alloc */
1487 nta++;
1488 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1489
1490 /* transfer page from old buffer to new buffer */
1491 *new_buff = *old_buff;
1492}
1493
1494/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001495 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001496 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001497 *
1498 * A page is not reusable if it was allocated under low memory
1499 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001500 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001501static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001502{
Scott Peterson9b37c932017-02-09 23:43:30 -08001503 return (page_to_nid(page) == numa_mem_id()) &&
1504 !page_is_pfmemalloc(page);
1505}
1506
1507/**
1508 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1509 * the adapter for another receive
1510 *
1511 * @rx_buffer: buffer containing the page
1512 * @page: page address from rx_buffer
1513 * @truesize: actual size of the buffer in this page
1514 *
1515 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1516 * an unused region in the page.
1517 *
1518 * For small pages, @truesize will be a constant value, half the size
1519 * of the memory at page. We'll attempt to alternate between high and
1520 * low halves of the page, with one half ready for use by the hardware
1521 * and the other half being consumed by the stack. We use the page
1522 * ref count to determine whether the stack has finished consuming the
1523 * portion of this page that was passed up with a previous packet. If
1524 * the page ref count is >1, we'll assume the "other" half page is
1525 * still busy, and this page cannot be reused.
1526 *
1527 * For larger pages, @truesize will be the actual space used by the
1528 * received packet (adjusted upward to an even multiple of the cache
1529 * line size). This will advance through the page by the amount
1530 * actually consumed by the received packets while there is still
1531 * space for a buffer. Each region of larger pages will be used at
1532 * most once, after which the page will not be reused.
1533 *
1534 * In either case, if the page is reusable its refcount is increased.
1535 **/
1536static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1537 struct page *page,
1538 const unsigned int truesize)
1539{
1540#if (PAGE_SIZE >= 8192)
1541 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1542#endif
1543
1544 /* Is any reuse possible? */
1545 if (unlikely(!i40e_page_is_reusable(page)))
1546 return false;
1547
1548#if (PAGE_SIZE < 8192)
1549 /* if we are only owner of page we can reuse it */
1550 if (unlikely(page_count(page) != 1))
1551 return false;
1552
1553 /* flip page offset to other buffer */
1554 rx_buffer->page_offset ^= truesize;
1555#else
1556 /* move offset up to the next cache line */
1557 rx_buffer->page_offset += truesize;
1558
1559 if (rx_buffer->page_offset > last_offset)
1560 return false;
1561#endif
1562
1563 /* Inc ref count on page before passing it up to the stack */
1564 get_page(page);
1565
1566 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001567}
1568
1569/**
1570 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1571 * @rx_ring: rx descriptor ring to transact packets on
1572 * @rx_buffer: buffer containing page to add
Scott Peterson7987dcd2017-02-09 23:37:28 -08001573 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001574 * @skb: sk_buff to place the data into
1575 *
1576 * This function will add the data contained in rx_buffer->page to the skb.
1577 * This is done either through a direct copy if the data in the buffer is
1578 * less than the skb header size, otherwise it will just attach the page as
1579 * a frag to the skb.
1580 *
1581 * The function will then update the page offset if necessary and return
1582 * true if the buffer can be reused by the adapter.
1583 **/
1584static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1585 struct i40e_rx_buffer *rx_buffer,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001586 unsigned int size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001587 struct sk_buff *skb)
1588{
1589 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001590 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001591#if (PAGE_SIZE < 8192)
1592 unsigned int truesize = I40E_RXBUFFER_2048;
1593#else
1594 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001595#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001596 unsigned int pull_len;
1597
1598 if (unlikely(skb_is_nonlinear(skb)))
1599 goto add_tail_frag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001600
1601 /* will the data fit in the skb we allocated? if so, just
1602 * copy it as it is pretty small anyway
1603 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001604 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001605 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1606
Scott Peterson9b37c932017-02-09 23:43:30 -08001607 /* page is reusable, we can reuse buffer as-is */
1608 if (likely(i40e_page_is_reusable(page)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001609 return true;
1610
1611 /* this page cannot be reused so discard it */
1612 __free_pages(page, 0);
1613 return false;
1614 }
1615
Scott Peterson9b37c932017-02-09 23:43:30 -08001616 /* we need the header to contain the greater of either
1617 * ETH_HLEN or 60 bytes if the skb->len is less than
1618 * 60 for skb_pad.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001619 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001620 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001621
Scott Peterson9b37c932017-02-09 23:43:30 -08001622 /* align pull length to size of long to optimize
1623 * memcpy performance
1624 */
1625 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1626
1627 /* update all of the pointers */
1628 va += pull_len;
1629 size -= pull_len;
1630
1631add_tail_frag:
1632 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1633 (unsigned long)va & ~PAGE_MASK, size, truesize);
1634
1635 return i40e_can_reuse_rx_page(rx_buffer, page, truesize);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001636}
1637
1638/**
1639 * i40e_fetch_rx_buffer - Allocate skb and populate it
1640 * @rx_ring: rx descriptor ring to transact packets on
1641 * @rx_desc: descriptor containing info written by hardware
1642 *
1643 * This function allocates an skb on the fly, and populates it with the page
1644 * data from the current receive descriptor, taking care to set up the skb
1645 * correctly, as well as handling calling the page recycle function if
1646 * necessary.
1647 */
1648static inline
1649struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
Scott Petersone72e5652017-02-09 23:40:25 -08001650 union i40e_rx_desc *rx_desc,
1651 struct sk_buff *skb)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001652{
Scott Peterson7987dcd2017-02-09 23:37:28 -08001653 u64 local_status_error_len =
1654 le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1655 unsigned int size =
1656 (local_status_error_len & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1657 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001658 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001659 struct page *page;
1660
1661 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1662 page = rx_buffer->page;
1663 prefetchw(page);
1664
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001665 if (likely(!skb)) {
1666 void *page_addr = page_address(page) + rx_buffer->page_offset;
1667
1668 /* prefetch first cache line of first page */
1669 prefetch(page_addr);
1670#if L1_CACHE_BYTES < 128
1671 prefetch(page_addr + L1_CACHE_BYTES);
1672#endif
1673
1674 /* allocate a skb to store the frags */
1675 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1676 I40E_RX_HDR_SIZE,
1677 GFP_ATOMIC | __GFP_NOWARN);
1678 if (unlikely(!skb)) {
1679 rx_ring->rx_stats.alloc_buff_failed++;
1680 return NULL;
1681 }
1682
1683 /* we will be copying header into skb->data in
1684 * pskb_may_pull so it is in our interest to prefetch
1685 * it now to avoid a possible cache miss
1686 */
1687 prefetchw(skb->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001688 }
1689
1690 /* we are reusing so sync this buffer for CPU use */
1691 dma_sync_single_range_for_cpu(rx_ring->dev,
1692 rx_buffer->dma,
1693 rx_buffer->page_offset,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001694 size,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001695 DMA_FROM_DEVICE);
1696
1697 /* pull page into skb */
Scott Peterson7987dcd2017-02-09 23:37:28 -08001698 if (i40e_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001699 /* hand second half of page back to the ring */
1700 i40e_reuse_rx_page(rx_ring, rx_buffer);
1701 rx_ring->rx_stats.page_reuse_count++;
1702 } else {
1703 /* we are not reusing the buffer so unmap it */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001704 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1705 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001706 }
1707
1708 /* clear contents of buffer_info */
1709 rx_buffer->page = NULL;
1710
1711 return skb;
1712}
1713
1714/**
1715 * i40e_is_non_eop - process handling of non-EOP buffers
1716 * @rx_ring: Rx ring being processed
1717 * @rx_desc: Rx descriptor for current buffer
1718 * @skb: Current socket buffer containing buffer in progress
1719 *
1720 * This function updates next to clean. If the buffer is an EOP buffer
1721 * this function exits returning false, otherwise it will place the
1722 * sk_buff in the next buffer to be chained and return true indicating
1723 * that this is in fact a non-EOP buffer.
1724 **/
1725static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1726 union i40e_rx_desc *rx_desc,
1727 struct sk_buff *skb)
1728{
1729 u32 ntc = rx_ring->next_to_clean + 1;
1730
1731 /* fetch, update, and store next to clean */
1732 ntc = (ntc < rx_ring->count) ? ntc : 0;
1733 rx_ring->next_to_clean = ntc;
1734
1735 prefetch(I40E_RX_DESC(rx_ring, ntc));
1736
1737#define staterrlen rx_desc->wb.qword1.status_error_len
1738 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1739 i40e_clean_programming_status(rx_ring, rx_desc);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001740 return true;
1741 }
1742 /* if we are the last buffer then there is nothing else to do */
1743#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1744 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1745 return false;
1746
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001747 rx_ring->rx_stats.non_eop_descs++;
1748
1749 return true;
1750}
1751
1752/**
1753 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1754 * @rx_ring: rx descriptor ring to transact packets on
1755 * @budget: Total limit on number of packets to process
1756 *
1757 * This function provides a "bounce buffer" approach to Rx interrupt
1758 * processing. The advantage to this is that on systems that have
1759 * expensive overhead for IOMMU access this provides a means of avoiding
1760 * it by maintaining the mapping of the page to the system.
1761 *
1762 * Returns amount of work completed
1763 **/
1764static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001765{
1766 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001767 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001768 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001769 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001770
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001771 while (likely(total_rx_packets < budget)) {
1772 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001773 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001774 u8 rx_ptype;
1775 u64 qword;
1776
Mitch Williamsa132af22015-01-24 09:58:35 +00001777 /* return some buffers to hardware, one at a time is too slow */
1778 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001779 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001780 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001781 cleaned_count = 0;
1782 }
1783
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001784 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1785
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001786 /* status_error_len will always be zero for unused descriptors
1787 * because it's cleared in cleanup, and overlaps with hdr_addr
1788 * which is always zero because packet split isn't used, if the
1789 * hardware wrote DD then it will be non-zero
1790 */
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001791 if (!i40e_test_staterr(rx_desc,
1792 BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001793 break;
1794
Mitch Williamsa132af22015-01-24 09:58:35 +00001795 /* This memory barrier is needed to keep us from reading
1796 * any other fields out of the rx_desc until we know the
1797 * DD bit is set.
1798 */
Alexander Duyck67317162015-04-08 18:49:43 -07001799 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001800
Scott Petersone72e5652017-02-09 23:40:25 -08001801 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc, skb);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001802 if (!skb)
1803 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001804
Mitch Williamsa132af22015-01-24 09:58:35 +00001805 cleaned_count++;
1806
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001807 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001808 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001809
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001810 /* ERR_MASK will only have valid bits if EOP set, and
1811 * what we are doing here is actually checking
1812 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1813 * the error field
1814 */
1815 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001816 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001817 continue;
1818 }
1819
Scott Petersone72e5652017-02-09 23:40:25 -08001820 if (i40e_cleanup_headers(rx_ring, skb)) {
1821 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001822 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001823 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001824
1825 /* probably a little skewed due to removing CRC */
1826 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001827
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001828 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1829 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1830 I40E_RXD_QW1_PTYPE_SHIFT;
1831
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001832 /* populate checksum, VLAN, and protocol */
1833 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001834
Mitch Williamsa132af22015-01-24 09:58:35 +00001835#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001836 if (unlikely(
1837 i40e_rx_is_fcoe(rx_ptype) &&
1838 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001839 dev_kfree_skb_any(skb);
1840 continue;
1841 }
1842#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001843
1844 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1845 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1846
Mitch Williamsa132af22015-01-24 09:58:35 +00001847 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001848 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001849
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001850 /* update budget accounting */
1851 total_rx_packets++;
1852 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001853
Scott Petersone72e5652017-02-09 23:40:25 -08001854 rx_ring->skb = skb;
1855
Mitch Williamsa132af22015-01-24 09:58:35 +00001856 u64_stats_update_begin(&rx_ring->syncp);
1857 rx_ring->stats.packets += total_rx_packets;
1858 rx_ring->stats.bytes += total_rx_bytes;
1859 u64_stats_update_end(&rx_ring->syncp);
1860 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1861 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1862
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001863 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001864 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001865}
1866
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001867static u32 i40e_buildreg_itr(const int type, const u16 itr)
1868{
1869 u32 val;
1870
1871 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001872 /* Don't clear PBA because that can cause lost interrupts that
1873 * came in while we were cleaning/polling
1874 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001875 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1876 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1877
1878 return val;
1879}
1880
1881/* a small macro to shorten up some long lines */
1882#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001883static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001884{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001885 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001886}
1887
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001888static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001889{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001890 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001891}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001892
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001893/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001894 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1895 * @vsi: the VSI we care about
1896 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1897 *
1898 **/
1899static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1900 struct i40e_q_vector *q_vector)
1901{
1902 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001903 bool rx = false, tx = false;
1904 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001905 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05001906 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07001907 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001908
1909 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001910
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001911 /* avoid dynamic calculation if in countdown mode OR if
1912 * all dynamic is disabled
1913 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001914 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1915
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001916 rx_itr_setting = get_rx_itr(vsi, idx);
1917 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001918
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001919 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001920 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1921 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001922 goto enable_int;
1923 }
1924
Jacob Keller65e87c02016-09-12 14:18:44 -07001925 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001926 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1927 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001928 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001929
Jacob Keller65e87c02016-09-12 14:18:44 -07001930 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001931 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1932 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001933 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001934
1935 if (rx || tx) {
1936 /* get the higher of the two ITR adjustments and
1937 * use the same value for both ITR registers
1938 * when in adaptive mode (Rx and/or Tx)
1939 */
1940 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1941
1942 q_vector->tx.itr = q_vector->rx.itr = itr;
1943 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1944 tx = true;
1945 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1946 rx = true;
1947 }
1948
1949 /* only need to enable the interrupt once, but need
1950 * to possibly update both ITR values
1951 */
1952 if (rx) {
1953 /* set the INTENA_MSK_MASK so that this first write
1954 * won't actually enable the interrupt, instead just
1955 * updating the ITR (it's bit 31 PF and VF)
1956 */
1957 rxval |= BIT(31);
1958 /* don't check _DOWN because interrupt isn't being enabled */
1959 wr32(hw, INTREG(vector - 1), rxval);
1960 }
1961
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001962enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001963 if (!test_bit(__I40E_DOWN, &vsi->state))
1964 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001965
1966 if (q_vector->itr_countdown)
1967 q_vector->itr_countdown--;
1968 else
1969 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001970}
1971
1972/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001973 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1974 * @napi: napi struct with our devices info in it
1975 * @budget: amount of work driver is allowed to do this pass, in packets
1976 *
1977 * This function will clean all queues associated with a q_vector.
1978 *
1979 * Returns the amount of work done
1980 **/
1981int i40e_napi_poll(struct napi_struct *napi, int budget)
1982{
1983 struct i40e_q_vector *q_vector =
1984 container_of(napi, struct i40e_q_vector, napi);
1985 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001986 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001987 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001988 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001989 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001990 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001991
1992 if (test_bit(__I40E_DOWN, &vsi->state)) {
1993 napi_complete(napi);
1994 return 0;
1995 }
1996
Kiran Patil9c6c1252015-11-06 15:26:02 -08001997 /* Clear hung_detected bit */
1998 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001999 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002000 * budget and be more aggressive about cleaning up the Tx descriptors.
2001 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002002 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002003 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002004 clean_complete = false;
2005 continue;
2006 }
2007 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002008 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002009 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002010
Alexander Duyckc67cace2015-09-24 09:04:26 -07002011 /* Handle case where we are called by netpoll with a budget of 0 */
2012 if (budget <= 0)
2013 goto tx_only;
2014
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002015 /* We attempt to distribute budget to each Rx queue fairly, but don't
2016 * allow the budget to go below 1 because that would exit polling early.
2017 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002018 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002019
Mitch Williamsa132af22015-01-24 09:58:35 +00002020 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002021 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002022
2023 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002024 /* if we clean as many as budgeted, we must not be done */
2025 if (cleaned >= budget_per_ring)
2026 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002027 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002028
2029 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002030 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002031 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2032 int cpu_id = smp_processor_id();
2033
2034 /* It is possible that the interrupt affinity has changed but,
2035 * if the cpu is pegged at 100%, polling will never exit while
2036 * traffic continues and the interrupt will be stuck on this
2037 * cpu. We check to make sure affinity is correct before we
2038 * continue to poll, otherwise we must stop polling so the
2039 * interrupt can move to the correct cpu.
2040 */
2041 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2042 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002043tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002044 if (arm_wb) {
2045 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2046 i40e_enable_wb_on_itr(vsi, q_vector);
2047 }
2048 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002049 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002050 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002051
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002052 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2053 q_vector->arm_wb_state = false;
2054
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002055 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002056 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002057
2058 /* If we're prematurely stopping polling to fix the interrupt
2059 * affinity we want to make sure polling starts back up so we
2060 * issue a call to i40e_force_wb which triggers a SW interrupt.
2061 */
2062 if (!clean_complete)
2063 i40e_force_wb(vsi, q_vector);
2064 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002065 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002066 else
2067 i40e_update_enable_itr(vsi, q_vector);
2068
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002069 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002070}
2071
2072/**
2073 * i40e_atr - Add a Flow Director ATR filter
2074 * @tx_ring: ring to add programming descriptor to
2075 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002076 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002077 **/
2078static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002079 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002080{
2081 struct i40e_filter_program_desc *fdir_desc;
2082 struct i40e_pf *pf = tx_ring->vsi->back;
2083 union {
2084 unsigned char *network;
2085 struct iphdr *ipv4;
2086 struct ipv6hdr *ipv6;
2087 } hdr;
2088 struct tcphdr *th;
2089 unsigned int hlen;
2090 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002091 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002092 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002093
2094 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002095 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002096 return;
2097
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002098 if ((pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002099 return;
2100
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002101 /* if sampling is disabled do nothing */
2102 if (!tx_ring->atr_sample_rate)
2103 return;
2104
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002105 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002106 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002107 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002108
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002109 /* snag network header to get L4 type and address */
2110 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2111 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002112
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002113 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002114 * tx_enable_csum function if encap is enabled.
2115 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002116 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2117 /* access ihl as u8 to avoid unaligned access on ia64 */
2118 hlen = (hdr.network[0] & 0x0F) << 2;
2119 l4_proto = hdr.ipv4->protocol;
2120 } else {
2121 hlen = hdr.network - skb->data;
2122 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2123 hlen -= hdr.network - skb->data;
2124 }
2125
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002126 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002127 return;
2128
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002129 th = (struct tcphdr *)(hdr.network + hlen);
2130
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002131 /* Due to lack of space, no more new filters can be programmed */
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002132 if (th->syn && (pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002133 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002134 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002135 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002136 /* HW ATR eviction will take care of removing filters on FIN
2137 * and RST packets.
2138 */
2139 if (th->fin || th->rst)
2140 return;
2141 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002142
2143 tx_ring->atr_count++;
2144
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002145 /* sample on all syn/fin/rst packets or once every atr sample rate */
2146 if (!th->fin &&
2147 !th->syn &&
2148 !th->rst &&
2149 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002150 return;
2151
2152 tx_ring->atr_count = 0;
2153
2154 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002155 i = tx_ring->next_to_use;
2156 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2157
2158 i++;
2159 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002160
2161 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2162 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002163 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002164 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2165 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2166 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2167 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2168
2169 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2170
2171 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2172
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002173 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002174 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2175 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2176 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2177 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2178
2179 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2180 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2181
2182 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2183 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2184
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002185 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002186 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002187 dtype_cmd |=
2188 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2189 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2190 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2191 else
2192 dtype_cmd |=
2193 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2194 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2195 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002196
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002197 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002198 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002199 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2200
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002201 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002202 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002204 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002205}
2206
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002207/**
2208 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2209 * @skb: send buffer
2210 * @tx_ring: ring to send buffer on
2211 * @flags: the tx flags to be set
2212 *
2213 * Checks the skb and set up correspondingly several generic transmit flags
2214 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2215 *
2216 * Returns error code indicate the frame should be dropped upon error and the
2217 * otherwise returns 0 to indicate the flags has been set properly.
2218 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002219#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002220inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002221 struct i40e_ring *tx_ring,
2222 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002223#else
2224static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2225 struct i40e_ring *tx_ring,
2226 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002227#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002228{
2229 __be16 protocol = skb->protocol;
2230 u32 tx_flags = 0;
2231
Greg Rose31eaacc2015-03-31 00:45:03 -07002232 if (protocol == htons(ETH_P_8021Q) &&
2233 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2234 /* When HW VLAN acceleration is turned off by the user the
2235 * stack sets the protocol to 8021q so that the driver
2236 * can take any steps required to support the SW only
2237 * VLAN handling. In our case the driver doesn't need
2238 * to take any further steps so just set the protocol
2239 * to the encapsulated ethertype.
2240 */
2241 skb->protocol = vlan_get_protocol(skb);
2242 goto out;
2243 }
2244
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002245 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002246 if (skb_vlan_tag_present(skb)) {
2247 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002248 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2249 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002250 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002251 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002252
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002253 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2254 if (!vhdr)
2255 return -EINVAL;
2256
2257 protocol = vhdr->h_vlan_encapsulated_proto;
2258 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2259 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2260 }
2261
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002262 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2263 goto out;
2264
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002266 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2267 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2269 tx_flags |= (skb->priority & 0x7) <<
2270 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2271 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2272 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002273 int rc;
2274
2275 rc = skb_cow_head(skb, 0);
2276 if (rc < 0)
2277 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278 vhdr = (struct vlan_ethhdr *)skb->data;
2279 vhdr->h_vlan_TCI = htons(tx_flags >>
2280 I40E_TX_FLAGS_VLAN_SHIFT);
2281 } else {
2282 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2283 }
2284 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002285
2286out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002287 *flags = tx_flags;
2288 return 0;
2289}
2290
2291/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002292 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002293 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002294 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002295 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002296 *
2297 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2298 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002299static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2300 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002302 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002303 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002304 union {
2305 struct iphdr *v4;
2306 struct ipv6hdr *v6;
2307 unsigned char *hdr;
2308 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002309 union {
2310 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002311 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002312 unsigned char *hdr;
2313 } l4;
2314 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002315 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002316 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002317
Shannon Nelsone9f65632016-01-04 10:33:04 -08002318 if (skb->ip_summed != CHECKSUM_PARTIAL)
2319 return 0;
2320
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002321 if (!skb_is_gso(skb))
2322 return 0;
2323
Francois Romieudd225bc2014-03-30 03:14:48 +00002324 err = skb_cow_head(skb, 0);
2325 if (err < 0)
2326 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002327
Alexander Duyckc7770192016-01-24 21:16:35 -08002328 ip.hdr = skb_network_header(skb);
2329 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002330
Alexander Duyckc7770192016-01-24 21:16:35 -08002331 /* initialize outer IP header fields */
2332 if (ip.v4->version == 4) {
2333 ip.v4->tot_len = 0;
2334 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002335 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002336 ip.v6->payload_len = 0;
2337 }
2338
Alexander Duyck577389a2016-04-02 00:06:56 -07002339 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002340 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002341 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002342 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002343 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002344 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002345 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2346 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2347 l4.udp->len = 0;
2348
Alexander Duyck54532052016-01-24 21:17:29 -08002349 /* determine offset of outer transport header */
2350 l4_offset = l4.hdr - skb->data;
2351
2352 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002353 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002354 csum_replace_by_diff(&l4.udp->check,
2355 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002356 }
2357
Alexander Duyckc7770192016-01-24 21:16:35 -08002358 /* reset pointers to inner headers */
2359 ip.hdr = skb_inner_network_header(skb);
2360 l4.hdr = skb_inner_transport_header(skb);
2361
2362 /* initialize inner IP header fields */
2363 if (ip.v4->version == 4) {
2364 ip.v4->tot_len = 0;
2365 ip.v4->check = 0;
2366 } else {
2367 ip.v6->payload_len = 0;
2368 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002369 }
2370
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002371 /* determine offset of inner transport header */
2372 l4_offset = l4.hdr - skb->data;
2373
2374 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002375 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002376 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002377
2378 /* compute length of segmentation header */
2379 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002380
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002381 /* pull values out of skb_shinfo */
2382 gso_size = skb_shinfo(skb)->gso_size;
2383 gso_segs = skb_shinfo(skb)->gso_segs;
2384
2385 /* update GSO size and bytecount with header size */
2386 first->gso_segs = gso_segs;
2387 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2388
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002389 /* find the field values */
2390 cd_cmd = I40E_TX_CTX_DESC_TSO;
2391 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002392 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002393 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2394 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2395 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002396 return 1;
2397}
2398
2399/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002400 * i40e_tsyn - set up the tsyn context descriptor
2401 * @tx_ring: ptr to the ring to send
2402 * @skb: ptr to the skb we're sending
2403 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002404 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002405 *
2406 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2407 **/
2408static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2409 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2410{
2411 struct i40e_pf *pf;
2412
2413 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2414 return 0;
2415
2416 /* Tx timestamps cannot be sampled when doing TSO */
2417 if (tx_flags & I40E_TX_FLAGS_TSO)
2418 return 0;
2419
2420 /* only timestamp the outbound packet if the user has requested it and
2421 * we are not already transmitting a packet to be timestamped
2422 */
2423 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002424 if (!(pf->flags & I40E_FLAG_PTP))
2425 return 0;
2426
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002427 if (pf->ptp_tx &&
2428 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002429 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2430 pf->ptp_tx_skb = skb_get(skb);
2431 } else {
2432 return 0;
2433 }
2434
2435 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2436 I40E_TXD_CTX_QW1_CMD_SHIFT;
2437
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002438 return 1;
2439}
2440
2441/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002442 * i40e_tx_enable_csum - Enable Tx checksum offloads
2443 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002444 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002445 * @td_cmd: Tx descriptor command bits to set
2446 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002447 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002448 * @cd_tunneling: ptr to context desc bits
2449 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002450static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2451 u32 *td_cmd, u32 *td_offset,
2452 struct i40e_ring *tx_ring,
2453 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002455 union {
2456 struct iphdr *v4;
2457 struct ipv6hdr *v6;
2458 unsigned char *hdr;
2459 } ip;
2460 union {
2461 struct tcphdr *tcp;
2462 struct udphdr *udp;
2463 unsigned char *hdr;
2464 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002465 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002466 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002467 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002468 u8 l4_proto = 0;
2469
Alexander Duyck529f1f62016-01-24 21:17:10 -08002470 if (skb->ip_summed != CHECKSUM_PARTIAL)
2471 return 0;
2472
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002473 ip.hdr = skb_network_header(skb);
2474 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002475
Alexander Duyck475b4202016-01-24 21:17:01 -08002476 /* compute outer L2 header size */
2477 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2478
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002479 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002480 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002481 /* define outer network header type */
2482 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002483 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2484 I40E_TX_CTX_EXT_IP_IPV4 :
2485 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2486
Alexander Duycka0064722016-01-24 21:16:48 -08002487 l4_proto = ip.v4->protocol;
2488 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002489 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002490
2491 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002492 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002493 if (l4.hdr != exthdr)
2494 ipv6_skip_exthdr(skb, exthdr - skb->data,
2495 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002496 }
2497
2498 /* define outer transport */
2499 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002500 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002501 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002502 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002503 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002504 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002505 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002506 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002507 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002508 case IPPROTO_IPIP:
2509 case IPPROTO_IPV6:
2510 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2511 l4.hdr = skb_inner_network_header(skb);
2512 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002513 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002514 if (*tx_flags & I40E_TX_FLAGS_TSO)
2515 return -1;
2516
2517 skb_checksum_help(skb);
2518 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002519 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002520
Alexander Duyck577389a2016-04-02 00:06:56 -07002521 /* compute outer L3 header size */
2522 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2523 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2524
2525 /* switch IP header pointer from outer to inner header */
2526 ip.hdr = skb_inner_network_header(skb);
2527
Alexander Duyck475b4202016-01-24 21:17:01 -08002528 /* compute tunnel header size */
2529 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2530 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2531
Alexander Duyck54532052016-01-24 21:17:29 -08002532 /* indicate if we need to offload outer UDP header */
2533 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002534 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002535 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2536 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2537
Alexander Duyck475b4202016-01-24 21:17:01 -08002538 /* record tunnel offload values */
2539 *cd_tunneling |= tunnel;
2540
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002541 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002542 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002543 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002544
Alexander Duycka0064722016-01-24 21:16:48 -08002545 /* reset type as we transition from outer to inner headers */
2546 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2547 if (ip.v4->version == 4)
2548 *tx_flags |= I40E_TX_FLAGS_IPV4;
2549 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002550 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002551 }
2552
2553 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002554 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002555 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002556 /* the stack computes the IP header already, the only time we
2557 * need the hardware to recompute it is in the case of TSO.
2558 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002559 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2560 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2561 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002562 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002563 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002564
2565 exthdr = ip.hdr + sizeof(*ip.v6);
2566 l4_proto = ip.v6->nexthdr;
2567 if (l4.hdr != exthdr)
2568 ipv6_skip_exthdr(skb, exthdr - skb->data,
2569 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002570 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002571
Alexander Duyck475b4202016-01-24 21:17:01 -08002572 /* compute inner L3 header size */
2573 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002574
2575 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002576 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002577 case IPPROTO_TCP:
2578 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002579 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2580 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002581 break;
2582 case IPPROTO_SCTP:
2583 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002584 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2585 offset |= (sizeof(struct sctphdr) >> 2) <<
2586 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002587 break;
2588 case IPPROTO_UDP:
2589 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002590 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2591 offset |= (sizeof(struct udphdr) >> 2) <<
2592 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002593 break;
2594 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002595 if (*tx_flags & I40E_TX_FLAGS_TSO)
2596 return -1;
2597 skb_checksum_help(skb);
2598 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002599 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002600
2601 *td_cmd |= cmd;
2602 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002603
2604 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002605}
2606
2607/**
2608 * i40e_create_tx_ctx Build the Tx context descriptor
2609 * @tx_ring: ring to create the descriptor on
2610 * @cd_type_cmd_tso_mss: Quad Word 1
2611 * @cd_tunneling: Quad Word 0 - bits 0-31
2612 * @cd_l2tag2: Quad Word 0 - bits 32-63
2613 **/
2614static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2615 const u64 cd_type_cmd_tso_mss,
2616 const u32 cd_tunneling, const u32 cd_l2tag2)
2617{
2618 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002619 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002620
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002621 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2622 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002623 return;
2624
2625 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002626 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2627
2628 i++;
2629 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002630
2631 /* cpu_to_le32 and assign to struct fields */
2632 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2633 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002634 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002635 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2636}
2637
2638/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002639 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2640 * @tx_ring: the ring to be checked
2641 * @size: the size buffer we want to assure is available
2642 *
2643 * Returns -EBUSY if a stop is needed, else 0
2644 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002645int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002646{
2647 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2648 /* Memory barrier before checking head and tail */
2649 smp_mb();
2650
2651 /* Check again in a case another CPU has just made room available. */
2652 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2653 return -EBUSY;
2654
2655 /* A reprieve! - use start_queue because it doesn't call schedule */
2656 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2657 ++tx_ring->tx_stats.restart_queue;
2658 return 0;
2659}
2660
2661/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002662 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002663 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002664 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002665 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2666 * and so we need to figure out the cases where we need to linearize the skb.
2667 *
2668 * For TSO we need to count the TSO header and segment payload separately.
2669 * As such we need to check cases where we have 7 fragments or more as we
2670 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2671 * the segment payload in the first descriptor, and another 7 for the
2672 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002673 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002674bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002675{
Alexander Duyck2d374902016-02-17 11:02:50 -08002676 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002677 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002678
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002679 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002680 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002681 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002682 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002683
Alexander Duyck2d374902016-02-17 11:02:50 -08002684 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002685 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002686 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002687 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002688 frag = &skb_shinfo(skb)->frags[0];
2689
2690 /* Initialize size to the negative value of gso_size minus 1. We
2691 * use this as the worst case scenerio in which the frag ahead
2692 * of us only provides one byte which is why we are limited to 6
2693 * descriptors for a single transmit as the header and previous
2694 * fragment are already consuming 2 descriptors.
2695 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002696 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002697
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002698 /* Add size of frags 0 through 4 to create our initial sum */
2699 sum += skb_frag_size(frag++);
2700 sum += skb_frag_size(frag++);
2701 sum += skb_frag_size(frag++);
2702 sum += skb_frag_size(frag++);
2703 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002704
2705 /* Walk through fragments adding latest fragment, testing it, and
2706 * then removing stale fragments from the sum.
2707 */
2708 stale = &skb_shinfo(skb)->frags[0];
2709 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002710 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002711
2712 /* if sum is negative we failed to make sufficient progress */
2713 if (sum < 0)
2714 return true;
2715
Alexander Duyck841493a2016-09-06 18:05:04 -07002716 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002717 break;
2718
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002719 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002720 }
2721
Alexander Duyck2d374902016-02-17 11:02:50 -08002722 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002723}
2724
2725/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002726 * i40e_tx_map - Build the Tx descriptor
2727 * @tx_ring: ring to send buffer on
2728 * @skb: send buffer
2729 * @first: first buffer info buffer to use
2730 * @tx_flags: collected send information
2731 * @hdr_len: size of the packet header
2732 * @td_cmd: the command field in the descriptor
2733 * @td_offset: offset for checksum or crc
2734 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002735#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002736inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737 struct i40e_tx_buffer *first, u32 tx_flags,
2738 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002739#else
2740static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2741 struct i40e_tx_buffer *first, u32 tx_flags,
2742 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002743#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002744{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002745 unsigned int data_len = skb->data_len;
2746 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002747 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002748 struct i40e_tx_buffer *tx_bi;
2749 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002750 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002751 u32 td_tag = 0;
2752 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002753 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002754
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002755 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2756 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2757 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2758 I40E_TX_FLAGS_VLAN_SHIFT;
2759 }
2760
Alexander Duycka5e9c572013-09-28 06:00:27 +00002761 first->tx_flags = tx_flags;
2762
2763 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2764
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002765 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002766 tx_bi = first;
2767
2768 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002769 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2770
Alexander Duycka5e9c572013-09-28 06:00:27 +00002771 if (dma_mapping_error(tx_ring->dev, dma))
2772 goto dma_error;
2773
2774 /* record length, and DMA address */
2775 dma_unmap_len_set(tx_bi, len, size);
2776 dma_unmap_addr_set(tx_bi, dma, dma);
2777
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002778 /* align size to end of page */
2779 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002780 tx_desc->buffer_addr = cpu_to_le64(dma);
2781
2782 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002783 tx_desc->cmd_type_offset_bsz =
2784 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002785 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002786
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002787 tx_desc++;
2788 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002789 desc_count++;
2790
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002791 if (i == tx_ring->count) {
2792 tx_desc = I40E_TX_DESC(tx_ring, 0);
2793 i = 0;
2794 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002795
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002796 dma += max_data;
2797 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002798
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002799 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002800 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002801 }
2802
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002803 if (likely(!data_len))
2804 break;
2805
Alexander Duycka5e9c572013-09-28 06:00:27 +00002806 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2807 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002808
2809 tx_desc++;
2810 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002811 desc_count++;
2812
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002813 if (i == tx_ring->count) {
2814 tx_desc = I40E_TX_DESC(tx_ring, 0);
2815 i = 0;
2816 }
2817
Alexander Duycka5e9c572013-09-28 06:00:27 +00002818 size = skb_frag_size(frag);
2819 data_len -= size;
2820
2821 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2822 DMA_TO_DEVICE);
2823
2824 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002825 }
2826
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002827 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002828
2829 i++;
2830 if (i == tx_ring->count)
2831 i = 0;
2832
2833 tx_ring->next_to_use = i;
2834
Eric Dumazet4567dc12014-10-07 13:30:23 -07002835 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002836
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002837 /* write last descriptor with EOP bit */
2838 td_cmd |= I40E_TX_DESC_CMD_EOP;
2839
2840 /* We can OR these values together as they both are checked against
2841 * 4 below and at this point desc_count will be used as a boolean value
2842 * after this if/else block.
2843 */
2844 desc_count |= ++tx_ring->packet_stride;
2845
Anjali Singhai58044742015-09-25 18:26:13 -07002846 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002847 * if queue is stopped
2848 * mark RS bit
2849 * reset packet counter
2850 * else if xmit_more is supported and is true
2851 * advance packet counter to 4
2852 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07002853 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002854 * if desc_count >= 4
2855 * mark RS bit
2856 * reset packet counter
2857 * if desc_count > 0
2858 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07002859 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002860 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07002861 * pending and interrupts were disabled the service task will
2862 * trigger a force WB.
2863 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002864 if (netif_xmit_stopped(txring_txq(tx_ring))) {
2865 goto do_rs;
2866 } else if (skb->xmit_more) {
2867 /* set stride to arm on next packet and reset desc_count */
2868 tx_ring->packet_stride = WB_STRIDE;
2869 desc_count = 0;
2870 } else if (desc_count >= WB_STRIDE) {
2871do_rs:
2872 /* write last descriptor with RS bit set */
2873 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07002874 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07002875 }
Anjali Singhai58044742015-09-25 18:26:13 -07002876
2877 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002878 build_ctob(td_cmd, td_offset, size, td_tag);
2879
2880 /* Force memory writes to complete before letting h/w know there
2881 * are new descriptors to fetch.
2882 *
2883 * We also use this memory barrier to make certain all of the
2884 * status bits have been updated before next_to_watch is written.
2885 */
2886 wmb();
2887
2888 /* set next_to_watch value indicating a packet is present */
2889 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07002890
Alexander Duycka5e9c572013-09-28 06:00:27 +00002891 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002892 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07002893 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002894
2895 /* we need this if more than one processor can write to our tail
2896 * at a time, it synchronizes IO on IA64/Altix systems
2897 */
2898 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07002899 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002900
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002901 return;
2902
2903dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002904 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002905
2906 /* clear dma mappings for failed tx_bi map */
2907 for (;;) {
2908 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002909 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002910 if (tx_bi == first)
2911 break;
2912 if (i == 0)
2913 i = tx_ring->count;
2914 i--;
2915 }
2916
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002917 tx_ring->next_to_use = i;
2918}
2919
2920/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002921 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2922 * @skb: send buffer
2923 * @tx_ring: ring to send buffer on
2924 *
2925 * Returns NETDEV_TX_OK if sent, else an error code
2926 **/
2927static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2928 struct i40e_ring *tx_ring)
2929{
2930 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2931 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2932 struct i40e_tx_buffer *first;
2933 u32 td_offset = 0;
2934 u32 tx_flags = 0;
2935 __be16 protocol;
2936 u32 td_cmd = 0;
2937 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002938 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002939 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002940
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002941 /* prefetch the data, we'll need it later */
2942 prefetch(skb->data);
2943
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002944 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002945 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002946 if (__skb_linearize(skb)) {
2947 dev_kfree_skb_any(skb);
2948 return NETDEV_TX_OK;
2949 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002950 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002951 tx_ring->tx_stats.tx_linearize++;
2952 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002953
2954 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2955 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2956 * + 4 desc gap to avoid the cache line where head is,
2957 * + 1 desc for context descriptor,
2958 * otherwise try next time
2959 */
2960 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2961 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002962 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002963 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002964
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002965 /* record the location of the first descriptor for this packet */
2966 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2967 first->skb = skb;
2968 first->bytecount = skb->len;
2969 first->gso_segs = 1;
2970
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002971 /* prepare the xmit flags */
2972 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2973 goto out_drop;
2974
2975 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002976 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002977
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002978 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002979 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002980 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002981 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002982 tx_flags |= I40E_TX_FLAGS_IPV6;
2983
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002984 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002985
2986 if (tso < 0)
2987 goto out_drop;
2988 else if (tso)
2989 tx_flags |= I40E_TX_FLAGS_TSO;
2990
Alexander Duyck3bc67972016-02-17 11:02:56 -08002991 /* Always offload the checksum, since it's in the data descriptor */
2992 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2993 tx_ring, &cd_tunneling);
2994 if (tso < 0)
2995 goto out_drop;
2996
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002997 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2998
2999 if (tsyn)
3000 tx_flags |= I40E_TX_FLAGS_TSYN;
3001
Jakub Kicinski259afec2014-03-15 14:55:37 +00003002 skb_tx_timestamp(skb);
3003
Alexander Duyckb1941302013-09-28 06:00:32 +00003004 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003005 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3006
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003007 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3008 cd_tunneling, cd_l2tag2);
3009
3010 /* Add Flow Director ATR if it's enabled.
3011 *
3012 * NOTE: this must always be directly before the data descriptor.
3013 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003014 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003015
3016 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3017 td_cmd, td_offset);
3018
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003019 return NETDEV_TX_OK;
3020
3021out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003022 dev_kfree_skb_any(first->skb);
3023 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003024 return NETDEV_TX_OK;
3025}
3026
3027/**
3028 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3029 * @skb: send buffer
3030 * @netdev: network interface device structure
3031 *
3032 * Returns NETDEV_TX_OK if sent, else an error code
3033 **/
3034netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3035{
3036 struct i40e_netdev_priv *np = netdev_priv(netdev);
3037 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003038 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003039
3040 /* hardware can't handle really short frames, hardware padding works
3041 * beyond this point
3042 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003043 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3044 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003045
3046 return i40e_xmit_frame_ring(skb, tx_ring);
3047}