blob: f5762cde288b55d2477167989ce636f99ea47839 [file] [log] [blame]
Brad Volkin351e3db2014-02-18 10:15:46 -08001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Brad Volkin <bradley.d.volkin@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29
30/**
Daniel Vetter122b2502014-04-25 16:59:00 +020031 * DOC: batch buffer command parser
Brad Volkin351e3db2014-02-18 10:15:46 -080032 *
33 * Motivation:
34 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
35 * require userspace code to submit batches containing commands such as
36 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
37 * generations of the hardware will noop these commands in "unsecure" batches
38 * (which includes all userspace batches submitted via i915) even though the
39 * commands may be safe and represent the intended programming model of the
40 * device.
41 *
42 * The software command parser is similar in operation to the command parsing
43 * done in hardware for unsecure batches. However, the software parser allows
44 * some operations that would be noop'd by hardware, if the parser determines
45 * the operation is safe, and submits the batch as "secure" to prevent hardware
46 * parsing.
47 *
48 * Threats:
49 * At a high level, the hardware (and software) checks attempt to prevent
50 * granting userspace undue privileges. There are three categories of privilege.
51 *
52 * First, commands which are explicitly defined as privileged or which should
53 * only be used by the kernel driver. The parser generally rejects such
54 * commands, though it may allow some from the drm master process.
55 *
56 * Second, commands which access registers. To support correct/enhanced
57 * userspace functionality, particularly certain OpenGL extensions, the parser
58 * provides a whitelist of registers which userspace may safely access (for both
59 * normal and drm master processes).
60 *
61 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
62 * The parser always rejects such commands.
63 *
64 * The majority of the problematic commands fall in the MI_* range, with only a
Chris Wilson33a051a2016-07-27 09:07:26 +010065 * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW).
Brad Volkin351e3db2014-02-18 10:15:46 -080066 *
67 * Implementation:
Chris Wilson33a051a2016-07-27 09:07:26 +010068 * Each engine maintains tables of commands and registers which the parser
69 * uses in scanning batch buffers submitted to that engine.
Brad Volkin351e3db2014-02-18 10:15:46 -080070 *
71 * Since the set of commands that the parser must check for is significantly
72 * smaller than the number of commands supported, the parser tables contain only
73 * those commands required by the parser. This generally works because command
74 * opcode ranges have standard command length encodings. So for commands that
75 * the parser does not need to check, it can easily skip them. This is
Chris Wilson33a051a2016-07-27 09:07:26 +010076 * implemented via a per-engine length decoding vfunc.
Brad Volkin351e3db2014-02-18 10:15:46 -080077 *
78 * Unfortunately, there are a number of commands that do not follow the standard
79 * length encoding for their opcode range, primarily amongst the MI_* commands.
80 * To handle this, the parser provides a way to define explicit "skip" entries
Chris Wilson33a051a2016-07-27 09:07:26 +010081 * in the per-engine command tables.
Brad Volkin351e3db2014-02-18 10:15:46 -080082 *
83 * Other command table entries map fairly directly to high level categories
84 * mentioned above: rejected, master-only, register whitelist. The parser
85 * implements a number of checks, including the privileged memory checks, via a
86 * general bitmasking mechanism.
87 */
88
Chris Wilsond6a4ead2016-08-18 17:17:14 +010089#define STD_MI_OPCODE_SHIFT (32 - 9)
90#define STD_3D_OPCODE_SHIFT (32 - 16)
91#define STD_2D_OPCODE_SHIFT (32 - 10)
92#define STD_MFX_OPCODE_SHIFT (32 - 16)
Chris Wilsonefdfd912016-08-18 17:17:15 +010093#define MIN_OPCODE_SHIFT 16
Brad Volkin3a6fa982014-02-18 10:15:47 -080094
95#define CMD(op, opm, f, lm, fl, ...) \
96 { \
97 .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
Chris Wilsond6a4ead2016-08-18 17:17:14 +010098 .cmd = { (op), ~0u << (opm) }, \
Brad Volkin3a6fa982014-02-18 10:15:47 -080099 .length = { (lm) }, \
100 __VA_ARGS__ \
101 }
102
103/* Convenience macros to compress the tables */
Chris Wilsond6a4ead2016-08-18 17:17:14 +0100104#define SMI STD_MI_OPCODE_SHIFT
105#define S3D STD_3D_OPCODE_SHIFT
106#define S2D STD_2D_OPCODE_SHIFT
107#define SMFX STD_MFX_OPCODE_SHIFT
Brad Volkin3a6fa982014-02-18 10:15:47 -0800108#define F true
109#define S CMD_DESC_SKIP
110#define R CMD_DESC_REJECT
111#define W CMD_DESC_REGISTER
112#define B CMD_DESC_BITMASK
113#define M CMD_DESC_MASTER
114
115/* Command Mask Fixed Len Action
116 ---------------------------------------------------------- */
117static const struct drm_i915_cmd_descriptor common_cmds[] = {
118 CMD( MI_NOOP, SMI, F, 1, S ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800119 CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
Brad Volkin17c1eb12014-02-18 10:15:49 -0800120 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800121 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
122 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
123 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800124 CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
125 CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800126 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
Francisco Jerez6a65c5b2015-05-29 16:44:13 +0300127 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ),
Chris Wilson614f4ad2015-09-02 12:29:40 +0100128 CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B,
Brad Volkind4d48032014-02-18 10:15:54 -0800129 .reg = { .offset = 1, .mask = 0x007FFFFC },
130 .bits = {{
131 .offset = 0,
132 .mask = MI_GLOBAL_GTT,
133 .expected = 0,
134 }}, ),
Chris Wilson614f4ad2015-09-02 12:29:40 +0100135 CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B,
Brad Volkind4d48032014-02-18 10:15:54 -0800136 .reg = { .offset = 1, .mask = 0x007FFFFC },
137 .bits = {{
138 .offset = 0,
139 .mask = MI_GLOBAL_GTT,
140 .expected = 0,
141 }}, ),
Brad Volkin42c71562014-10-16 12:24:42 -0700142 /*
143 * MI_BATCH_BUFFER_START requires some special handling. It's not
144 * really a 'skip' action but it doesn't seem like it's worth adding
145 * a new action. See i915_parse_cmds().
146 */
Brad Volkin3a6fa982014-02-18 10:15:47 -0800147 CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
148};
149
150static const struct drm_i915_cmd_descriptor render_cmds[] = {
151 CMD( MI_FLUSH, SMI, F, 1, S ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800152 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800153 CMD( MI_PREDICATE, SMI, F, 1, S ),
154 CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800155 CMD( MI_SET_APPID, SMI, F, 1, S ),
Hanno Böck9f585822015-07-29 10:29:58 +0200156 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800157 CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800158 CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800159 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
160 .bits = {{
161 .offset = 0,
162 .mask = MI_GLOBAL_GTT,
163 .expected = 0,
164 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800165 CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
Brad Volkind4d48032014-02-18 10:15:54 -0800166 CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
167 .bits = {{
168 .offset = 0,
169 .mask = MI_GLOBAL_GTT,
170 .expected = 0,
171 }}, ),
172 CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
173 .bits = {{
174 .offset = 1,
175 .mask = MI_REPORT_PERF_COUNT_GGTT,
176 .expected = 0,
177 }}, ),
178 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
179 .bits = {{
180 .offset = 0,
181 .mask = MI_GLOBAL_GTT,
182 .expected = 0,
183 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800184 CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
185 CMD( PIPELINE_SELECT, S3D, F, 1, S ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800186 CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
187 .bits = {{
188 .offset = 2,
189 .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
190 .expected = 0,
191 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800192 CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
193 CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
194 CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800195 CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
196 .bits = {{
197 .offset = 1,
Brad Volkinb18b3962014-02-18 10:15:53 -0800198 .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800199 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800200 },
201 {
202 .offset = 1,
Brad Volkin114d4f72014-02-18 10:15:55 -0800203 .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
204 PIPE_CONTROL_STORE_DATA_INDEX),
Brad Volkind4d48032014-02-18 10:15:54 -0800205 .expected = 0,
206 .condition_offset = 1,
207 .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
Brad Volkinf0a346b2014-02-18 10:15:52 -0800208 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800209};
210
211static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
212 CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
213 CMD( MI_RS_CONTROL, SMI, F, 1, S ),
214 CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800215 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800216 CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
Brad Volkin17c1eb12014-02-18 10:15:49 -0800217 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800218 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
Kenneth Graunke6761d0a2016-05-06 08:50:14 +0100219 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W,
220 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800221 CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
222 CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
223 CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
224 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
225 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
226
227 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
228 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
229 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
230 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
231 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
232};
233
234static const struct drm_i915_cmd_descriptor video_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800235 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800236 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800237 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
238 .bits = {{
239 .offset = 0,
240 .mask = MI_GLOBAL_GTT,
241 .expected = 0,
242 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800243 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800244 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
245 .bits = {{
246 .offset = 0,
247 .mask = MI_FLUSH_DW_NOTIFY,
248 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800249 },
250 {
251 .offset = 1,
252 .mask = MI_FLUSH_DW_USE_GTT,
253 .expected = 0,
254 .condition_offset = 0,
255 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800256 },
257 {
258 .offset = 0,
259 .mask = MI_FLUSH_DW_STORE_INDEX,
260 .expected = 0,
261 .condition_offset = 0,
262 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800263 }}, ),
Brad Volkind4d48032014-02-18 10:15:54 -0800264 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
265 .bits = {{
266 .offset = 0,
267 .mask = MI_GLOBAL_GTT,
268 .expected = 0,
269 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800270 /*
271 * MFX_WAIT doesn't fit the way we handle length for most commands.
272 * It has a length field but it uses a non-standard length bias.
273 * It is always 1 dword though, so just treat it as fixed length.
274 */
275 CMD( MFX_WAIT, SMFX, F, 1, S ),
276};
277
278static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800279 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800280 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800281 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
282 .bits = {{
283 .offset = 0,
284 .mask = MI_GLOBAL_GTT,
285 .expected = 0,
286 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800287 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800288 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
289 .bits = {{
290 .offset = 0,
291 .mask = MI_FLUSH_DW_NOTIFY,
292 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800293 },
294 {
295 .offset = 1,
296 .mask = MI_FLUSH_DW_USE_GTT,
297 .expected = 0,
298 .condition_offset = 0,
299 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800300 },
301 {
302 .offset = 0,
303 .mask = MI_FLUSH_DW_STORE_INDEX,
304 .expected = 0,
305 .condition_offset = 0,
306 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800307 }}, ),
Brad Volkind4d48032014-02-18 10:15:54 -0800308 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
309 .bits = {{
310 .offset = 0,
311 .mask = MI_GLOBAL_GTT,
312 .expected = 0,
313 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800314};
315
316static const struct drm_i915_cmd_descriptor blt_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800317 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
Brad Volkind4d48032014-02-18 10:15:54 -0800318 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
319 .bits = {{
320 .offset = 0,
321 .mask = MI_GLOBAL_GTT,
322 .expected = 0,
323 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800324 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800325 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
326 .bits = {{
327 .offset = 0,
328 .mask = MI_FLUSH_DW_NOTIFY,
329 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800330 },
331 {
332 .offset = 1,
333 .mask = MI_FLUSH_DW_USE_GTT,
334 .expected = 0,
335 .condition_offset = 0,
336 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800337 },
338 {
339 .offset = 0,
340 .mask = MI_FLUSH_DW_STORE_INDEX,
341 .expected = 0,
342 .condition_offset = 0,
343 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800344 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800345 CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
346 CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
347};
348
Brad Volkin9c640d12014-02-18 10:15:48 -0800349static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
Brad Volkin17c1eb12014-02-18 10:15:49 -0800350 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800351 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
352};
353
Chris Wilsonefdfd912016-08-18 17:17:15 +0100354static const struct drm_i915_cmd_descriptor noop_desc =
355 CMD(MI_NOOP, SMI, F, 1, S);
356
Brad Volkin3a6fa982014-02-18 10:15:47 -0800357#undef CMD
358#undef SMI
359#undef S3D
360#undef S2D
361#undef SMFX
362#undef F
363#undef S
364#undef R
365#undef W
366#undef B
367#undef M
368
369static const struct drm_i915_cmd_table gen7_render_cmds[] = {
370 { common_cmds, ARRAY_SIZE(common_cmds) },
371 { render_cmds, ARRAY_SIZE(render_cmds) },
372};
373
374static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
375 { common_cmds, ARRAY_SIZE(common_cmds) },
376 { render_cmds, ARRAY_SIZE(render_cmds) },
377 { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
378};
379
380static const struct drm_i915_cmd_table gen7_video_cmds[] = {
381 { common_cmds, ARRAY_SIZE(common_cmds) },
382 { video_cmds, ARRAY_SIZE(video_cmds) },
383};
384
385static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
386 { common_cmds, ARRAY_SIZE(common_cmds) },
387 { vecs_cmds, ARRAY_SIZE(vecs_cmds) },
388};
389
390static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
391 { common_cmds, ARRAY_SIZE(common_cmds) },
392 { blt_cmds, ARRAY_SIZE(blt_cmds) },
393};
394
Brad Volkin9c640d12014-02-18 10:15:48 -0800395static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
396 { common_cmds, ARRAY_SIZE(common_cmds) },
397 { blt_cmds, ARRAY_SIZE(blt_cmds) },
398 { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
399};
400
Brad Volkin5947de92014-02-18 10:15:50 -0800401/*
402 * Register whitelists, sorted by increasing register offset.
Francisco Jerez4e86f722015-05-29 16:44:14 +0300403 */
404
405/*
406 * An individual whitelist entry granting access to register addr. If
407 * mask is non-zero the argument of immediate register writes will be
408 * AND-ed with mask, and the command will be rejected if the result
409 * doesn't match value.
410 *
411 * Registers with non-zero mask are only allowed to be written using
412 * LRI.
413 */
414struct drm_i915_reg_descriptor {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200415 i915_reg_t addr;
Francisco Jerez4e86f722015-05-29 16:44:14 +0300416 u32 mask;
417 u32 value;
418};
419
420/* Convenience macro for adding 32-bit registers. */
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200421#define REG32(_reg, ...) \
422 { .addr = (_reg), __VA_ARGS__ }
Francisco Jerez4e86f722015-05-29 16:44:14 +0300423
424/*
425 * Convenience macro for adding 64-bit registers.
Brad Volkin5947de92014-02-18 10:15:50 -0800426 *
427 * Some registers that userspace accesses are 64 bits. The register
428 * access commands only allow 32-bit accesses. Hence, we have to include
429 * entries for both halves of the 64-bit registers.
430 */
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200431#define REG64(_reg) \
432 { .addr = _reg }, \
433 { .addr = _reg ## _UDW }
434
435#define REG64_IDX(_reg, idx) \
436 { .addr = _reg(idx) }, \
437 { .addr = _reg ## _UDW(idx) }
Brad Volkin5947de92014-02-18 10:15:50 -0800438
Francisco Jerez4e86f722015-05-29 16:44:14 +0300439static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
Jordan Justenc61200c2014-12-11 13:28:09 -0800440 REG64(GPGPU_THREADS_DISPATCHED),
Brad Volkin5947de92014-02-18 10:15:50 -0800441 REG64(HS_INVOCATION_COUNT),
442 REG64(DS_INVOCATION_COUNT),
443 REG64(IA_VERTICES_COUNT),
444 REG64(IA_PRIMITIVES_COUNT),
445 REG64(VS_INVOCATION_COUNT),
446 REG64(GS_INVOCATION_COUNT),
447 REG64(GS_PRIMITIVES_COUNT),
448 REG64(CL_INVOCATION_COUNT),
449 REG64(CL_PRIMITIVES_COUNT),
450 REG64(PS_INVOCATION_COUNT),
451 REG64(PS_DEPTH_COUNT),
Jordan Justena6573e12016-03-06 23:30:26 -0800452 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000453 REG64(MI_PREDICATE_SRC0),
454 REG64(MI_PREDICATE_SRC1),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300455 REG32(GEN7_3DPRIM_END_OFFSET),
456 REG32(GEN7_3DPRIM_START_VERTEX),
457 REG32(GEN7_3DPRIM_VERTEX_COUNT),
458 REG32(GEN7_3DPRIM_INSTANCE_COUNT),
459 REG32(GEN7_3DPRIM_START_INSTANCE),
460 REG32(GEN7_3DPRIM_BASE_VERTEX),
Jordan Justen7b9748c2015-10-01 23:09:58 -0700461 REG32(GEN7_GPGPU_DISPATCHDIMX),
462 REG32(GEN7_GPGPU_DISPATCHDIMY),
463 REG32(GEN7_GPGPU_DISPATCHDIMZ),
Chris Wilson068715b2016-08-18 17:17:11 +0100464 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200465 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
466 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
467 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
468 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
469 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
470 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
471 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
472 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300473 REG32(GEN7_SO_WRITE_OFFSET(0)),
474 REG32(GEN7_SO_WRITE_OFFSET(1)),
475 REG32(GEN7_SO_WRITE_OFFSET(2)),
476 REG32(GEN7_SO_WRITE_OFFSET(3)),
477 REG32(GEN7_L3SQCREG1),
478 REG32(GEN7_L3CNTLREG2),
479 REG32(GEN7_L3CNTLREG3),
Chris Wilson068715b2016-08-18 17:17:11 +0100480 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
Jordan Justen99c5aec2016-03-06 23:30:28 -0800481};
482
483static const struct drm_i915_reg_descriptor hsw_render_regs[] = {
Jordan Justen1b850662016-03-06 23:30:29 -0800484 REG64_IDX(HSW_CS_GPR, 0),
485 REG64_IDX(HSW_CS_GPR, 1),
486 REG64_IDX(HSW_CS_GPR, 2),
487 REG64_IDX(HSW_CS_GPR, 3),
488 REG64_IDX(HSW_CS_GPR, 4),
489 REG64_IDX(HSW_CS_GPR, 5),
490 REG64_IDX(HSW_CS_GPR, 6),
491 REG64_IDX(HSW_CS_GPR, 7),
492 REG64_IDX(HSW_CS_GPR, 8),
493 REG64_IDX(HSW_CS_GPR, 9),
494 REG64_IDX(HSW_CS_GPR, 10),
495 REG64_IDX(HSW_CS_GPR, 11),
496 REG64_IDX(HSW_CS_GPR, 12),
497 REG64_IDX(HSW_CS_GPR, 13),
498 REG64_IDX(HSW_CS_GPR, 14),
499 REG64_IDX(HSW_CS_GPR, 15),
Francisco Jerezd351f6d2015-05-29 16:44:15 +0300500 REG32(HSW_SCRATCH1,
501 .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
502 .value = 0),
503 REG32(HSW_ROW_CHICKEN3,
504 .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
505 HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
506 .value = 0),
Brad Volkin5947de92014-02-18 10:15:50 -0800507};
508
Francisco Jerez4e86f722015-05-29 16:44:14 +0300509static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
Chris Wilson068715b2016-08-18 17:17:11 +0100510 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
511 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300512 REG32(BCS_SWCTRL),
Chris Wilson068715b2016-08-18 17:17:11 +0100513 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
Brad Volkin5947de92014-02-18 10:15:50 -0800514};
515
Francisco Jerez4e86f722015-05-29 16:44:14 +0300516static const struct drm_i915_reg_descriptor ivb_master_regs[] = {
517 REG32(FORCEWAKE_MT),
518 REG32(DERRMR),
519 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)),
520 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)),
521 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)),
Brad Volkin220375a2014-02-18 10:15:51 -0800522};
523
Francisco Jerez4e86f722015-05-29 16:44:14 +0300524static const struct drm_i915_reg_descriptor hsw_master_regs[] = {
525 REG32(FORCEWAKE_MT),
526 REG32(DERRMR),
Brad Volkin220375a2014-02-18 10:15:51 -0800527};
528
Brad Volkin5947de92014-02-18 10:15:50 -0800529#undef REG64
Francisco Jerez4e86f722015-05-29 16:44:14 +0300530#undef REG32
Brad Volkin5947de92014-02-18 10:15:50 -0800531
Jordan Justen361b0272016-03-06 23:30:27 -0800532struct drm_i915_reg_table {
533 const struct drm_i915_reg_descriptor *regs;
534 int num_regs;
535 bool master;
536};
537
538static const struct drm_i915_reg_table ivb_render_reg_tables[] = {
539 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
540 { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
541};
542
543static const struct drm_i915_reg_table ivb_blt_reg_tables[] = {
544 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
545 { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
546};
547
548static const struct drm_i915_reg_table hsw_render_reg_tables[] = {
549 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
Jordan Justen99c5aec2016-03-06 23:30:28 -0800550 { hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false },
Jordan Justen361b0272016-03-06 23:30:27 -0800551 { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
552};
553
554static const struct drm_i915_reg_table hsw_blt_reg_tables[] = {
555 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
556 { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
557};
558
Brad Volkin351e3db2014-02-18 10:15:46 -0800559static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
560{
561 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
562 u32 subclient =
563 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
564
565 if (client == INSTR_MI_CLIENT)
566 return 0x3F;
567 else if (client == INSTR_RC_CLIENT) {
568 if (subclient == INSTR_MEDIA_SUBCLIENT)
569 return 0xFFFF;
570 else
571 return 0xFF;
572 }
573
574 DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
575 return 0;
576}
577
578static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
579{
580 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
581 u32 subclient =
582 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800583 u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
Brad Volkin351e3db2014-02-18 10:15:46 -0800584
585 if (client == INSTR_MI_CLIENT)
586 return 0x3F;
587 else if (client == INSTR_RC_CLIENT) {
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800588 if (subclient == INSTR_MEDIA_SUBCLIENT) {
589 if (op == 6)
590 return 0xFFFF;
591 else
592 return 0xFFF;
593 } else
Brad Volkin351e3db2014-02-18 10:15:46 -0800594 return 0xFF;
595 }
596
597 DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
598 return 0;
599}
600
601static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
602{
603 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
604
605 if (client == INSTR_MI_CLIENT)
606 return 0x3F;
607 else if (client == INSTR_BC_CLIENT)
608 return 0xFF;
609
610 DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
611 return 0;
612}
613
Chris Wilson33a051a2016-07-27 09:07:26 +0100614static bool validate_cmds_sorted(const struct intel_engine_cs *engine,
Brad Volkin44e895a2014-05-10 14:10:43 -0700615 const struct drm_i915_cmd_table *cmd_tables,
616 int cmd_table_count)
Brad Volkin351e3db2014-02-18 10:15:46 -0800617{
618 int i;
Brad Volkin300233e2014-03-27 11:43:38 -0700619 bool ret = true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800620
Brad Volkin44e895a2014-05-10 14:10:43 -0700621 if (!cmd_tables || cmd_table_count == 0)
Brad Volkin300233e2014-03-27 11:43:38 -0700622 return true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800623
Brad Volkin44e895a2014-05-10 14:10:43 -0700624 for (i = 0; i < cmd_table_count; i++) {
625 const struct drm_i915_cmd_table *table = &cmd_tables[i];
Brad Volkin351e3db2014-02-18 10:15:46 -0800626 u32 previous = 0;
627 int j;
628
629 for (j = 0; j < table->count; j++) {
630 const struct drm_i915_cmd_descriptor *desc =
Hanno Böck84535802015-07-29 10:31:04 +0200631 &table->table[j];
Brad Volkin351e3db2014-02-18 10:15:46 -0800632 u32 curr = desc->cmd.value & desc->cmd.mask;
633
Brad Volkin300233e2014-03-27 11:43:38 -0700634 if (curr < previous) {
Chris Wilson33a051a2016-07-27 09:07:26 +0100635 DRM_ERROR("CMD: %s [%d] command table not sorted: "
636 "table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
637 engine->name, engine->id,
638 i, j, curr, previous);
Brad Volkin300233e2014-03-27 11:43:38 -0700639 ret = false;
640 }
Brad Volkin351e3db2014-02-18 10:15:46 -0800641
642 previous = curr;
643 }
644 }
Brad Volkin300233e2014-03-27 11:43:38 -0700645
646 return ret;
Brad Volkin351e3db2014-02-18 10:15:46 -0800647}
648
Chris Wilson33a051a2016-07-27 09:07:26 +0100649static bool check_sorted(const struct intel_engine_cs *engine,
Francisco Jerez4e86f722015-05-29 16:44:14 +0300650 const struct drm_i915_reg_descriptor *reg_table,
651 int reg_count)
Brad Volkin351e3db2014-02-18 10:15:46 -0800652{
653 int i;
654 u32 previous = 0;
Brad Volkin300233e2014-03-27 11:43:38 -0700655 bool ret = true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800656
657 for (i = 0; i < reg_count; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200658 u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
Brad Volkin351e3db2014-02-18 10:15:46 -0800659
Brad Volkin300233e2014-03-27 11:43:38 -0700660 if (curr < previous) {
Chris Wilson33a051a2016-07-27 09:07:26 +0100661 DRM_ERROR("CMD: %s [%d] register table not sorted: "
662 "entry=%d reg=0x%08X prev=0x%08X\n",
663 engine->name, engine->id,
664 i, curr, previous);
Brad Volkin300233e2014-03-27 11:43:38 -0700665 ret = false;
666 }
Brad Volkin351e3db2014-02-18 10:15:46 -0800667
668 previous = curr;
669 }
Brad Volkin300233e2014-03-27 11:43:38 -0700670
671 return ret;
Brad Volkin351e3db2014-02-18 10:15:46 -0800672}
673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000674static bool validate_regs_sorted(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -0800675{
Jordan Justen361b0272016-03-06 23:30:27 -0800676 int i;
677 const struct drm_i915_reg_table *table;
678
679 for (i = 0; i < engine->reg_table_count; i++) {
680 table = &engine->reg_tables[i];
Chris Wilson33a051a2016-07-27 09:07:26 +0100681 if (!check_sorted(engine, table->regs, table->num_regs))
Jordan Justen361b0272016-03-06 23:30:27 -0800682 return false;
683 }
684
685 return true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800686}
687
Brad Volkin44e895a2014-05-10 14:10:43 -0700688struct cmd_node {
689 const struct drm_i915_cmd_descriptor *desc;
690 struct hlist_node node;
691};
692
693/*
694 * Different command ranges have different numbers of bits for the opcode. For
695 * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
696 * problem is that, for example, MI commands use bits 22:16 for other fields
697 * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
698 * we mask a command from a batch it could hash to the wrong bucket due to
699 * non-opcode bits being set. But if we don't include those bits, some 3D
700 * commands may hash to the same bucket due to not including opcode bits that
701 * make the command unique. For now, we will risk hashing to the same bucket.
Brad Volkin44e895a2014-05-10 14:10:43 -0700702 */
Chris Wilsond6a4ead2016-08-18 17:17:14 +0100703static inline u32 cmd_header_key(u32 x)
704{
705 u32 shift;
706
707 switch (x >> INSTR_CLIENT_SHIFT) {
708 default:
709 case INSTR_MI_CLIENT:
710 shift = STD_MI_OPCODE_SHIFT;
711 break;
712 case INSTR_RC_CLIENT:
713 shift = STD_3D_OPCODE_SHIFT;
714 break;
715 case INSTR_BC_CLIENT:
716 shift = STD_2D_OPCODE_SHIFT;
717 break;
718 }
719
720 return x >> shift;
721}
Brad Volkin44e895a2014-05-10 14:10:43 -0700722
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000723static int init_hash_table(struct intel_engine_cs *engine,
Brad Volkin44e895a2014-05-10 14:10:43 -0700724 const struct drm_i915_cmd_table *cmd_tables,
725 int cmd_table_count)
726{
727 int i, j;
728
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000729 hash_init(engine->cmd_hash);
Brad Volkin44e895a2014-05-10 14:10:43 -0700730
731 for (i = 0; i < cmd_table_count; i++) {
732 const struct drm_i915_cmd_table *table = &cmd_tables[i];
733
734 for (j = 0; j < table->count; j++) {
735 const struct drm_i915_cmd_descriptor *desc =
736 &table->table[j];
737 struct cmd_node *desc_node =
738 kmalloc(sizeof(*desc_node), GFP_KERNEL);
739
740 if (!desc_node)
741 return -ENOMEM;
742
743 desc_node->desc = desc;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000744 hash_add(engine->cmd_hash, &desc_node->node,
Chris Wilsond6a4ead2016-08-18 17:17:14 +0100745 cmd_header_key(desc->cmd.value));
Brad Volkin44e895a2014-05-10 14:10:43 -0700746 }
747 }
748
749 return 0;
750}
751
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000752static void fini_hash_table(struct intel_engine_cs *engine)
Brad Volkin44e895a2014-05-10 14:10:43 -0700753{
754 struct hlist_node *tmp;
755 struct cmd_node *desc_node;
756 int i;
757
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000758 hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700759 hash_del(&desc_node->node);
760 kfree(desc_node);
761 }
762}
763
Brad Volkin351e3db2014-02-18 10:15:46 -0800764/**
Chris Wilson33a051a2016-07-27 09:07:26 +0100765 * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100766 * @engine: the engine to initialize
Brad Volkin351e3db2014-02-18 10:15:46 -0800767 *
768 * Optionally initializes fields related to batch buffer command parsing in the
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100769 * struct intel_engine_cs based on whether the platform requires software
Brad Volkin351e3db2014-02-18 10:15:46 -0800770 * command parsing.
771 */
Chris Wilson7756e452016-08-18 17:17:10 +0100772void intel_engine_init_cmd_parser(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -0800773{
Brad Volkin44e895a2014-05-10 14:10:43 -0700774 const struct drm_i915_cmd_table *cmd_tables;
775 int cmd_table_count;
776 int ret;
777
Chris Wilsonc0336662016-05-06 15:40:21 +0100778 if (!IS_GEN7(engine->i915))
Chris Wilson7756e452016-08-18 17:17:10 +0100779 return;
Brad Volkin351e3db2014-02-18 10:15:46 -0800780
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000781 switch (engine->id) {
Brad Volkin351e3db2014-02-18 10:15:46 -0800782 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +0100783 if (IS_HASWELL(engine->i915)) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700784 cmd_tables = hsw_render_ring_cmds;
785 cmd_table_count =
Brad Volkin3a6fa982014-02-18 10:15:47 -0800786 ARRAY_SIZE(hsw_render_ring_cmds);
787 } else {
Brad Volkin44e895a2014-05-10 14:10:43 -0700788 cmd_tables = gen7_render_cmds;
789 cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
Brad Volkin3a6fa982014-02-18 10:15:47 -0800790 }
791
Chris Wilsonc0336662016-05-06 15:40:21 +0100792 if (IS_HASWELL(engine->i915)) {
Jordan Justen361b0272016-03-06 23:30:27 -0800793 engine->reg_tables = hsw_render_reg_tables;
794 engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables);
Brad Volkin220375a2014-02-18 10:15:51 -0800795 } else {
Jordan Justen361b0272016-03-06 23:30:27 -0800796 engine->reg_tables = ivb_render_reg_tables;
797 engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables);
Brad Volkin220375a2014-02-18 10:15:51 -0800798 }
799
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800801 break;
802 case VCS:
Brad Volkin44e895a2014-05-10 14:10:43 -0700803 cmd_tables = gen7_video_cmds;
804 cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800806 break;
807 case BCS:
Chris Wilsonc0336662016-05-06 15:40:21 +0100808 if (IS_HASWELL(engine->i915)) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700809 cmd_tables = hsw_blt_ring_cmds;
810 cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
Brad Volkin9c640d12014-02-18 10:15:48 -0800811 } else {
Brad Volkin44e895a2014-05-10 14:10:43 -0700812 cmd_tables = gen7_blt_cmds;
813 cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
Brad Volkin9c640d12014-02-18 10:15:48 -0800814 }
815
Chris Wilsonc0336662016-05-06 15:40:21 +0100816 if (IS_HASWELL(engine->i915)) {
Jordan Justen361b0272016-03-06 23:30:27 -0800817 engine->reg_tables = hsw_blt_reg_tables;
818 engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables);
Brad Volkin220375a2014-02-18 10:15:51 -0800819 } else {
Jordan Justen361b0272016-03-06 23:30:27 -0800820 engine->reg_tables = ivb_blt_reg_tables;
821 engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables);
Brad Volkin220375a2014-02-18 10:15:51 -0800822 }
823
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000824 engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800825 break;
826 case VECS:
Brad Volkin44e895a2014-05-10 14:10:43 -0700827 cmd_tables = hsw_vebox_cmds;
828 cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
Brad Volkin351e3db2014-02-18 10:15:46 -0800829 /* VECS can use the same length_mask function as VCS */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000830 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800831 break;
832 default:
Chris Wilson33a051a2016-07-27 09:07:26 +0100833 MISSING_CASE(engine->id);
Chris Wilson7756e452016-08-18 17:17:10 +0100834 return;
Brad Volkin351e3db2014-02-18 10:15:46 -0800835 }
836
Chris Wilson7756e452016-08-18 17:17:10 +0100837 if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) {
838 DRM_ERROR("%s: command descriptions are not sorted\n",
839 engine->name);
840 return;
841 }
842 if (!validate_regs_sorted(engine)) {
843 DRM_ERROR("%s: registers are not sorted\n", engine->name);
844 return;
845 }
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100846
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000847 ret = init_hash_table(engine, cmd_tables, cmd_table_count);
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100848 if (ret) {
Chris Wilson7756e452016-08-18 17:17:10 +0100849 DRM_ERROR("%s: initialised failed!\n", engine->name);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000850 fini_hash_table(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100851 return;
Brad Volkin44e895a2014-05-10 14:10:43 -0700852 }
853
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000854 engine->needs_cmd_parser = true;
Brad Volkin44e895a2014-05-10 14:10:43 -0700855}
856
857/**
Chris Wilson33a051a2016-07-27 09:07:26 +0100858 * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100859 * @engine: the engine to clean up
Brad Volkin44e895a2014-05-10 14:10:43 -0700860 *
861 * Releases any resources related to command parsing that may have been
Chris Wilson33a051a2016-07-27 09:07:26 +0100862 * initialized for the specified engine.
Brad Volkin44e895a2014-05-10 14:10:43 -0700863 */
Chris Wilson33a051a2016-07-27 09:07:26 +0100864void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine)
Brad Volkin44e895a2014-05-10 14:10:43 -0700865{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000866 if (!engine->needs_cmd_parser)
Brad Volkin44e895a2014-05-10 14:10:43 -0700867 return;
868
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000869 fini_hash_table(engine);
Brad Volkin351e3db2014-02-18 10:15:46 -0800870}
871
872static const struct drm_i915_cmd_descriptor*
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000873find_cmd_in_table(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -0800874 u32 cmd_header)
875{
Brad Volkin44e895a2014-05-10 14:10:43 -0700876 struct cmd_node *desc_node;
Brad Volkin351e3db2014-02-18 10:15:46 -0800877
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000878 hash_for_each_possible(engine->cmd_hash, desc_node, node,
Chris Wilsond6a4ead2016-08-18 17:17:14 +0100879 cmd_header_key(cmd_header)) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700880 const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
Chris Wilsond6a4ead2016-08-18 17:17:14 +0100881 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
Brad Volkin351e3db2014-02-18 10:15:46 -0800882 return desc;
883 }
884
885 return NULL;
886}
887
888/*
889 * Returns a pointer to a descriptor for the command specified by cmd_header.
890 *
891 * The caller must supply space for a default descriptor via the default_desc
Chris Wilson33a051a2016-07-27 09:07:26 +0100892 * parameter. If no descriptor for the specified command exists in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800893 * command parser tables, this function fills in default_desc based on the
Chris Wilson33a051a2016-07-27 09:07:26 +0100894 * engine's default length encoding and returns default_desc.
Brad Volkin351e3db2014-02-18 10:15:46 -0800895 */
896static const struct drm_i915_cmd_descriptor*
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000897find_cmd(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -0800898 u32 cmd_header,
Chris Wilsonefdfd912016-08-18 17:17:15 +0100899 const struct drm_i915_cmd_descriptor *desc,
Brad Volkin351e3db2014-02-18 10:15:46 -0800900 struct drm_i915_cmd_descriptor *default_desc)
901{
902 u32 mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800903
Chris Wilsonefdfd912016-08-18 17:17:15 +0100904 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
905 return desc;
906
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000907 desc = find_cmd_in_table(engine, cmd_header);
Brad Volkin44e895a2014-05-10 14:10:43 -0700908 if (desc)
909 return desc;
Brad Volkin351e3db2014-02-18 10:15:46 -0800910
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000911 mask = engine->get_cmd_length_mask(cmd_header);
Brad Volkin351e3db2014-02-18 10:15:46 -0800912 if (!mask)
913 return NULL;
914
Chris Wilsonefdfd912016-08-18 17:17:15 +0100915 default_desc->cmd.value = cmd_header;
916 default_desc->cmd.mask = ~0u << MIN_OPCODE_SHIFT;
Brad Volkin351e3db2014-02-18 10:15:46 -0800917 default_desc->length.mask = mask;
Chris Wilsonefdfd912016-08-18 17:17:15 +0100918 default_desc->flags = CMD_DESC_SKIP;
Brad Volkin351e3db2014-02-18 10:15:46 -0800919 return default_desc;
920}
921
Francisco Jerez4e86f722015-05-29 16:44:14 +0300922static const struct drm_i915_reg_descriptor *
Chris Wilson76ff4802016-08-18 17:17:17 +0100923__find_reg(const struct drm_i915_reg_descriptor *table, int count, u32 addr)
Brad Volkin351e3db2014-02-18 10:15:46 -0800924{
Chris Wilson76ff4802016-08-18 17:17:17 +0100925 int start = 0, end = count;
926 while (start < end) {
927 int mid = start + (end - start) / 2;
928 int ret = addr - i915_mmio_reg_offset(table[mid].addr);
929 if (ret < 0)
930 end = mid;
931 else if (ret > 0)
932 start = mid + 1;
933 else
934 return &table[mid];
Jordan Justen361b0272016-03-06 23:30:27 -0800935 }
Jordan Justen361b0272016-03-06 23:30:27 -0800936 return NULL;
937}
938
939static const struct drm_i915_reg_descriptor *
Chris Wilson76ff4802016-08-18 17:17:17 +0100940find_reg(const struct intel_engine_cs *engine, bool is_master, u32 addr)
Jordan Justen361b0272016-03-06 23:30:27 -0800941{
Chris Wilson76ff4802016-08-18 17:17:17 +0100942 const struct drm_i915_reg_table *table = engine->reg_tables;
943 int count = engine->reg_table_count;
Jordan Justen361b0272016-03-06 23:30:27 -0800944
Chris Wilson76ff4802016-08-18 17:17:17 +0100945 do {
Jordan Justen361b0272016-03-06 23:30:27 -0800946 if (!table->master || is_master) {
Chris Wilson76ff4802016-08-18 17:17:17 +0100947 const struct drm_i915_reg_descriptor *reg;
948
949 reg = __find_reg(table->regs, table->num_regs, addr);
Jordan Justen361b0272016-03-06 23:30:27 -0800950 if (reg != NULL)
951 return reg;
Brad Volkin351e3db2014-02-18 10:15:46 -0800952 }
Chris Wilson76ff4802016-08-18 17:17:17 +0100953 } while (table++, --count);
Brad Volkin351e3db2014-02-18 10:15:46 -0800954
Francisco Jerez4e86f722015-05-29 16:44:14 +0300955 return NULL;
Brad Volkin351e3db2014-02-18 10:15:46 -0800956}
957
Chris Wilson0b537272016-08-18 17:17:12 +0100958/* Returns a vmap'd pointer to dst_obj, which the caller must unmap */
959static u32 *copy_batch(struct drm_i915_gem_object *dst_obj,
Brad Volkinb9ffd802014-12-11 12:13:10 -0800960 struct drm_i915_gem_object *src_obj,
961 u32 batch_start_offset,
Chris Wilson0b537272016-08-18 17:17:12 +0100962 u32 batch_len,
963 bool *needs_clflush_after)
Brad Volkin78a42372014-12-11 12:13:09 -0800964{
Chris Wilson0b537272016-08-18 17:17:12 +0100965 unsigned int src_needs_clflush;
966 unsigned int dst_needs_clflush;
Chris Wilson52a42ce2016-08-18 17:17:18 +0100967 void *dst, *src;
Chris Wilson17cabf52015-01-14 11:20:57 +0000968 int ret;
Brad Volkinb9ffd802014-12-11 12:13:10 -0800969
Chris Wilson0b537272016-08-18 17:17:12 +0100970 ret = i915_gem_obj_prepare_shmem_read(src_obj, &src_needs_clflush);
971 if (ret)
Brad Volkin78a42372014-12-11 12:13:09 -0800972 return ERR_PTR(ret);
Brad Volkin78a42372014-12-11 12:13:09 -0800973
Chris Wilson0b537272016-08-18 17:17:12 +0100974 ret = i915_gem_obj_prepare_shmem_write(dst_obj, &dst_needs_clflush);
975 if (ret) {
976 dst = ERR_PTR(ret);
Brad Volkin78a42372014-12-11 12:13:09 -0800977 goto unpin_src;
978 }
979
Chris Wilson0b537272016-08-18 17:17:12 +0100980 dst = i915_gem_object_pin_map(dst_obj, I915_MAP_WB);
981 if (IS_ERR(dst))
Chris Wilsoned130332016-08-18 17:17:13 +0100982 goto unpin_dst;
Brad Volkin78a42372014-12-11 12:13:09 -0800983
Chris Wilson52a42ce2016-08-18 17:17:18 +0100984 src = ERR_PTR(-ENODEV);
985 if (src_needs_clflush &&
Jani Nikula911f4862016-09-15 16:28:55 +0300986 i915_memcpy_from_wc((void *)(uintptr_t)batch_start_offset, NULL, 0)) {
Chris Wilson52a42ce2016-08-18 17:17:18 +0100987 src = i915_gem_object_pin_map(src_obj, I915_MAP_WC);
988 if (!IS_ERR(src)) {
989 i915_memcpy_from_wc(dst,
990 src + batch_start_offset,
991 ALIGN(batch_len, 16));
992 i915_gem_object_unpin_map(src_obj);
993 }
994 }
995 if (IS_ERR(src)) {
996 void *ptr;
997 int offset, n;
Brad Volkinb9ffd802014-12-11 12:13:10 -0800998
Chris Wilson52a42ce2016-08-18 17:17:18 +0100999 offset = offset_in_page(batch_start_offset);
Chris Wilson0b537272016-08-18 17:17:12 +01001000
Chris Wilson52a42ce2016-08-18 17:17:18 +01001001 /* We can avoid clflushing partial cachelines before the write
1002 * if we only every write full cache-lines. Since we know that
1003 * both the source and destination are in multiples of
1004 * PAGE_SIZE, we can simply round up to the next cacheline.
1005 * We don't care about copying too much here as we only
1006 * validate up to the end of the batch.
1007 */
1008 if (dst_needs_clflush & CLFLUSH_BEFORE)
1009 batch_len = roundup(batch_len,
1010 boot_cpu_data.x86_clflush_size);
Chris Wilsoned130332016-08-18 17:17:13 +01001011
Chris Wilson52a42ce2016-08-18 17:17:18 +01001012 ptr = dst;
1013 for (n = batch_start_offset >> PAGE_SHIFT; batch_len; n++) {
1014 int len = min_t(int, batch_len, PAGE_SIZE - offset);
Chris Wilsoned130332016-08-18 17:17:13 +01001015
Chris Wilson52a42ce2016-08-18 17:17:18 +01001016 src = kmap_atomic(i915_gem_object_get_page(src_obj, n));
1017 if (src_needs_clflush)
1018 drm_clflush_virt_range(src + offset, len);
1019 memcpy(ptr, src + offset, len);
1020 kunmap_atomic(src);
1021
1022 ptr += len;
1023 batch_len -= len;
1024 offset = 0;
1025 }
Chris Wilsoned130332016-08-18 17:17:13 +01001026 }
Brad Volkin78a42372014-12-11 12:13:09 -08001027
Chris Wilson0b537272016-08-18 17:17:12 +01001028 /* dst_obj is returned with vmap pinned */
1029 *needs_clflush_after = dst_needs_clflush & CLFLUSH_AFTER;
1030
Chris Wilson0b537272016-08-18 17:17:12 +01001031unpin_dst:
1032 i915_gem_obj_finish_shmem_access(dst_obj);
Brad Volkin78a42372014-12-11 12:13:09 -08001033unpin_src:
Chris Wilson43394c72016-08-18 17:16:47 +01001034 i915_gem_obj_finish_shmem_access(src_obj);
Chris Wilson0b537272016-08-18 17:17:12 +01001035 return dst;
Brad Volkin78a42372014-12-11 12:13:09 -08001036}
1037
Brad Volkin351e3db2014-02-18 10:15:46 -08001038/**
Chris Wilson33a051a2016-07-27 09:07:26 +01001039 * intel_engine_needs_cmd_parser() - should a given engine use software
1040 * command parsing?
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001041 * @engine: the engine in question
Brad Volkin351e3db2014-02-18 10:15:46 -08001042 *
1043 * Only certain platforms require software batch buffer command parsing, and
Masanari Iida32197aa2014-10-20 23:53:13 +09001044 * only when enabled via module parameter.
Brad Volkin351e3db2014-02-18 10:15:46 -08001045 *
Chris Wilson33a051a2016-07-27 09:07:26 +01001046 * Return: true if the engine requires software command parsing
Brad Volkin351e3db2014-02-18 10:15:46 -08001047 */
Chris Wilson33a051a2016-07-27 09:07:26 +01001048bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -08001049{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001050 if (!engine->needs_cmd_parser)
Brad Volkin351e3db2014-02-18 10:15:46 -08001051 return false;
1052
Chris Wilsonc0336662016-05-06 15:40:21 +01001053 if (!USES_PPGTT(engine->i915))
Brad Volkind4d48032014-02-18 10:15:54 -08001054 return false;
1055
Brad Volkin351e3db2014-02-18 10:15:46 -08001056 return (i915.enable_cmd_parser == 1);
1057}
1058
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001059static bool check_cmd(const struct intel_engine_cs *engine,
Brad Volkinb6510002014-03-27 11:43:39 -07001060 const struct drm_i915_cmd_descriptor *desc,
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001061 const u32 *cmd, u32 length,
Robert Bragg10ff4012016-11-08 12:51:48 +00001062 const bool is_master)
Brad Volkinb6510002014-03-27 11:43:39 -07001063{
Chris Wilsonea884f02016-08-18 17:17:16 +01001064 if (desc->flags & CMD_DESC_SKIP)
1065 return true;
1066
Brad Volkinb6510002014-03-27 11:43:39 -07001067 if (desc->flags & CMD_DESC_REJECT) {
1068 DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
1069 return false;
1070 }
1071
1072 if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
1073 DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
1074 *cmd);
1075 return false;
1076 }
1077
1078 if (desc->flags & CMD_DESC_REGISTER) {
Brad Volkin6e66ea12014-03-28 10:21:50 -07001079 /*
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001080 * Get the distance between individual register offset
1081 * fields if the command can perform more than one
1082 * access at a time.
Brad Volkin6e66ea12014-03-28 10:21:50 -07001083 */
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001084 const u32 step = desc->reg.step ? desc->reg.step : length;
1085 u32 offset;
1086
1087 for (offset = desc->reg.offset; offset < length;
1088 offset += step) {
1089 const u32 reg_addr = cmd[offset] & desc->reg.mask;
Francisco Jerez4e86f722015-05-29 16:44:14 +03001090 const struct drm_i915_reg_descriptor *reg =
Chris Wilson76ff4802016-08-18 17:17:17 +01001091 find_reg(engine, is_master, reg_addr);
Francisco Jerez4e86f722015-05-29 16:44:14 +03001092
1093 if (!reg) {
Chris Wilson33a051a2016-07-27 09:07:26 +01001094 DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (exec_id=%d)\n",
1095 reg_addr, *cmd, engine->exec_id);
Francisco Jerez4e86f722015-05-29 16:44:14 +03001096 return false;
1097 }
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001098
1099 /*
Francisco Jerez4e86f722015-05-29 16:44:14 +03001100 * Check the value written to the register against the
1101 * allowed mask/value pair given in the whitelist entry.
1102 */
1103 if (reg->mask) {
Arun Siluveryf1afe242015-08-04 16:22:20 +01001104 if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
Francisco Jerez4e86f722015-05-29 16:44:14 +03001105 DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n",
1106 reg_addr);
1107 return false;
1108 }
1109
Kenneth Graunke6761d0a2016-05-06 08:50:14 +01001110 if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
1111 DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n",
1112 reg_addr);
1113 return false;
1114 }
1115
Francisco Jerez4e86f722015-05-29 16:44:14 +03001116 if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) &&
1117 (offset + 2 > length ||
1118 (cmd[offset + 1] & reg->mask) != reg->value)) {
1119 DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n",
1120 reg_addr);
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001121 return false;
1122 }
Brad Volkinb6510002014-03-27 11:43:39 -07001123 }
1124 }
1125 }
1126
1127 if (desc->flags & CMD_DESC_BITMASK) {
1128 int i;
1129
1130 for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
1131 u32 dword;
1132
1133 if (desc->bits[i].mask == 0)
1134 break;
1135
1136 if (desc->bits[i].condition_mask != 0) {
1137 u32 offset =
1138 desc->bits[i].condition_offset;
1139 u32 condition = cmd[offset] &
1140 desc->bits[i].condition_mask;
1141
1142 if (condition == 0)
1143 continue;
1144 }
1145
1146 dword = cmd[desc->bits[i].offset] &
1147 desc->bits[i].mask;
1148
1149 if (dword != desc->bits[i].expected) {
Chris Wilson33a051a2016-07-27 09:07:26 +01001150 DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (exec_id=%d)\n",
Brad Volkinb6510002014-03-27 11:43:39 -07001151 *cmd,
1152 desc->bits[i].mask,
1153 desc->bits[i].expected,
Chris Wilson33a051a2016-07-27 09:07:26 +01001154 dword, engine->exec_id);
Brad Volkinb6510002014-03-27 11:43:39 -07001155 return false;
1156 }
1157 }
1158 }
1159
1160 return true;
1161}
1162
Brad Volkin351e3db2014-02-18 10:15:46 -08001163#define LENGTH_BIAS 2
1164
1165/**
1166 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001167 * @engine: the engine on which the batch is to execute
Brad Volkin351e3db2014-02-18 10:15:46 -08001168 * @batch_obj: the batch buffer in question
Brad Volkin78a42372014-12-11 12:13:09 -08001169 * @shadow_batch_obj: copy of the batch buffer in question
Brad Volkin351e3db2014-02-18 10:15:46 -08001170 * @batch_start_offset: byte offset in the batch at which execution starts
Brad Volkinb9ffd802014-12-11 12:13:10 -08001171 * @batch_len: length of the commands in batch_obj
Brad Volkin351e3db2014-02-18 10:15:46 -08001172 * @is_master: is the submitting process the drm master?
1173 *
1174 * Parses the specified batch buffer looking for privilege violations as
1175 * described in the overview.
1176 *
Brad Volkin42c71562014-10-16 12:24:42 -07001177 * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
1178 * if the batch appears legal but should use hardware parsing
Brad Volkin351e3db2014-02-18 10:15:46 -08001179 */
Chris Wilson33a051a2016-07-27 09:07:26 +01001180int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1181 struct drm_i915_gem_object *batch_obj,
1182 struct drm_i915_gem_object *shadow_batch_obj,
1183 u32 batch_start_offset,
1184 u32 batch_len,
1185 bool is_master)
Brad Volkin351e3db2014-02-18 10:15:46 -08001186{
Chris Wilson0b537272016-08-18 17:17:12 +01001187 u32 *cmd, *batch_end;
Chris Wilsonefdfd912016-08-18 17:17:15 +01001188 struct drm_i915_cmd_descriptor default_desc = noop_desc;
1189 const struct drm_i915_cmd_descriptor *desc = &default_desc;
Chris Wilson0b537272016-08-18 17:17:12 +01001190 bool needs_clflush_after = false;
Chris Wilson17cabf52015-01-14 11:20:57 +00001191 int ret = 0;
Brad Volkin71745372014-12-11 12:13:12 -08001192
Chris Wilson0b537272016-08-18 17:17:12 +01001193 cmd = copy_batch(shadow_batch_obj, batch_obj,
1194 batch_start_offset, batch_len,
1195 &needs_clflush_after);
1196 if (IS_ERR(cmd)) {
Brad Volkin78a42372014-12-11 12:13:09 -08001197 DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
Chris Wilson0b537272016-08-18 17:17:12 +01001198 return PTR_ERR(cmd);
Brad Volkin351e3db2014-02-18 10:15:46 -08001199 }
1200
Brad Volkin78a42372014-12-11 12:13:09 -08001201 /*
Brad Volkinb9ffd802014-12-11 12:13:10 -08001202 * We use the batch length as size because the shadow object is as
Brad Volkin78a42372014-12-11 12:13:09 -08001203 * large or larger and copy_batch() will write MI_NOPs to the extra
1204 * space. Parsing should be faster in some cases this way.
1205 */
Chris Wilson0b537272016-08-18 17:17:12 +01001206 batch_end = cmd + (batch_len / sizeof(*batch_end));
Brad Volkin351e3db2014-02-18 10:15:46 -08001207 while (cmd < batch_end) {
Brad Volkin351e3db2014-02-18 10:15:46 -08001208 u32 length;
1209
1210 if (*cmd == MI_BATCH_BUFFER_END)
1211 break;
1212
Chris Wilsonefdfd912016-08-18 17:17:15 +01001213 desc = find_cmd(engine, *cmd, desc, &default_desc);
Brad Volkin351e3db2014-02-18 10:15:46 -08001214 if (!desc) {
1215 DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
1216 *cmd);
1217 ret = -EINVAL;
1218 break;
1219 }
1220
Brad Volkin42c71562014-10-16 12:24:42 -07001221 /*
1222 * If the batch buffer contains a chained batch, return an
1223 * error that tells the caller to abort and dispatch the
1224 * workload as a non-secure batch.
1225 */
1226 if (desc->cmd.value == MI_BATCH_BUFFER_START) {
1227 ret = -EACCES;
1228 break;
1229 }
1230
Brad Volkin351e3db2014-02-18 10:15:46 -08001231 if (desc->flags & CMD_DESC_FIXED)
1232 length = desc->length.fixed;
1233 else
1234 length = ((*cmd & desc->length.mask) + LENGTH_BIAS);
1235
1236 if ((batch_end - cmd) < length) {
Jani Nikula86a25122014-04-02 11:24:20 +03001237 DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
Brad Volkin351e3db2014-02-18 10:15:46 -08001238 *cmd,
1239 length,
Jan Moskyto Matejka4b6eab52014-04-28 15:03:23 +02001240 batch_end - cmd);
Brad Volkin351e3db2014-02-18 10:15:46 -08001241 ret = -EINVAL;
1242 break;
1243 }
1244
Robert Bragg10ff4012016-11-08 12:51:48 +00001245 if (!check_cmd(engine, desc, cmd, length, is_master)) {
Robert Bragg9bbeaed2016-11-07 19:49:49 +00001246 ret = -EACCES;
Brad Volkin351e3db2014-02-18 10:15:46 -08001247 break;
1248 }
1249
Brad Volkin351e3db2014-02-18 10:15:46 -08001250 cmd += length;
1251 }
1252
1253 if (cmd >= batch_end) {
1254 DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
1255 ret = -EINVAL;
1256 }
1257
Chris Wilson0b537272016-08-18 17:17:12 +01001258 if (ret == 0 && needs_clflush_after)
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001259 drm_clflush_virt_range(shadow_batch_obj->mm.mapping, batch_len);
Chris Wilson0b537272016-08-18 17:17:12 +01001260 i915_gem_object_unpin_map(shadow_batch_obj);
Brad Volkin351e3db2014-02-18 10:15:46 -08001261
Brad Volkin351e3db2014-02-18 10:15:46 -08001262 return ret;
1263}
Brad Volkind728c8e2014-02-18 10:15:56 -08001264
1265/**
1266 * i915_cmd_parser_get_version() - get the cmd parser version number
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001267 * @dev_priv: i915 device private
Brad Volkind728c8e2014-02-18 10:15:56 -08001268 *
1269 * The cmd parser maintains a simple increasing integer version number suitable
1270 * for passing to userspace clients to determine what operations are permitted.
1271 *
1272 * Return: the current version number of the cmd parser
1273 */
Chris Wilson1ca37122016-05-04 14:25:36 +01001274int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv)
Brad Volkind728c8e2014-02-18 10:15:56 -08001275{
Chris Wilson1ca37122016-05-04 14:25:36 +01001276 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301277 enum intel_engine_id id;
Chris Wilson1ca37122016-05-04 14:25:36 +01001278 bool active = false;
1279
1280 /* If the command parser is not enabled, report 0 - unsupported */
Akash Goel3b3f1652016-10-13 22:44:48 +05301281 for_each_engine(engine, dev_priv, id) {
Chris Wilson33a051a2016-07-27 09:07:26 +01001282 if (intel_engine_needs_cmd_parser(engine)) {
Chris Wilson1ca37122016-05-04 14:25:36 +01001283 active = true;
1284 break;
1285 }
1286 }
1287 if (!active)
1288 return 0;
1289
Brad Volkind728c8e2014-02-18 10:15:56 -08001290 /*
1291 * Command parser version history
1292 *
1293 * 1. Initial version. Checks batches and reports violations, but leaves
1294 * hardware parsing enabled (so does not allow new use cases).
Neil Robertsf1f55cc2014-11-07 19:00:26 +00001295 * 2. Allow access to the MI_PREDICATE_SRC0 and
1296 * MI_PREDICATE_SRC1 registers.
Jordan Justenc61200c2014-12-11 13:28:09 -08001297 * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
Francisco Jerez2bbe6bb2015-06-15 14:03:29 +03001298 * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3.
Jordan Justen7b9748c2015-10-01 23:09:58 -07001299 * 5. GPGPU dispatch compute indirect registers.
Jordan Justen6cf07162016-03-06 23:30:30 -08001300 * 6. TIMESTAMP register and Haswell CS GPR registers
Kenneth Graunke6761d0a2016-05-06 08:50:14 +01001301 * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers.
Robert Bragg9bbeaed2016-11-07 19:49:49 +00001302 * 8. Don't report cmd_check() failures as EINVAL errors to userspace;
1303 * rely on the HW to NOOP disallowed commands as it would without
1304 * the parser enabled.
Robert Bragg10ff4012016-11-08 12:51:48 +00001305 * 9. Don't whitelist or handle oacontrol specially, as ownership
1306 * for oacontrol state is moving to i915-perf.
Brad Volkind728c8e2014-02-18 10:15:56 -08001307 */
Robert Bragg10ff4012016-11-08 12:51:48 +00001308 return 9;
Brad Volkind728c8e2014-02-18 10:15:56 -08001309}