blob: d836c44b6cf0a783fd5eaa8487206dd98b358bc7 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100051 struct nvkm_device *device = nvxx_device(&drm->device);
52 struct nvkm_fb *fb = device->fb;
Ben Skeggsb1e45532015-08-20 14:54:06 +100053 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100058 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100061 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggs03c89522015-08-20 14:54:20 +100063 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064}
65
Ben Skeggsebb945a2012-07-20 08:17:34 +100066static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067nv10_bo_get_tile_region(struct drm_device *dev, int i)
68{
Ben Skeggs77145f12012-07-31 16:16:21 +100069 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100070 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100071
Ben Skeggsebb945a2012-07-20 08:17:34 +100072 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073
74 if (!tile->used &&
75 (!tile->fence || nouveau_fence_done(tile->fence)))
76 tile->used = true;
77 else
78 tile = NULL;
79
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081 return tile;
82}
83
84static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100085nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +020086 struct fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100087{
Ben Skeggs77145f12012-07-31 16:16:21 +100088 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089
90 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100091 spin_lock(&drm->tile.lock);
Maarten Lankhorst809e9442014-04-09 16:19:30 +020092 tile->fence = (struct nouveau_fence *)fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100093 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095 }
96}
97
Ben Skeggsebb945a2012-07-20 08:17:34 +100098static struct nouveau_drm_tile *
99nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
100 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000101{
Ben Skeggs77145f12012-07-31 16:16:21 +1000102 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsb1e45532015-08-20 14:54:06 +1000103 struct nvkm_fb *fb = nvxx_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000104 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000105 int i;
106
Ben Skeggsb1e45532015-08-20 14:54:06 +1000107 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 tile = nv10_bo_get_tile_region(dev, i);
109
110 if (pitch && !found) {
111 found = tile;
112 continue;
113
Ben Skeggsb1e45532015-08-20 14:54:06 +1000114 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000115 /* Kill an unused tile region. */
116 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
117 }
118
119 nv10_bo_put_tile_region(dev, tile, NULL);
120 }
121
122 if (found)
123 nv10_bo_update_tile_region(dev, found, addr, size,
124 pitch, flags);
125 return found;
126}
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128static void
129nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
130{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
132 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 struct nouveau_bo *nvbo = nouveau_bo(bo);
134
David Herrmann55fb74a2013-10-02 10:15:17 +0200135 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200137 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000138 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 kfree(nvbo);
140}
141
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100142static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000143nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000144 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100145{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000146 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000147 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100148
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000149 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000150 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000151 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100152 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000153 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000155 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000157 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100158
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000159 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000161 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000165 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166 }
167 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000168 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000169 *size = roundup(*size, (1 << nvbo->page_shift));
170 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100173 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174}
175
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176int
Ben Skeggs7375c952011-06-07 14:21:29 +1000177nouveau_bo_new(struct drm_device *dev, int size, int align,
178 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100179 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000180 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181{
Ben Skeggs77145f12012-07-31 16:16:21 +1000182 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500184 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000185 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100186 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200187 int lpg_shift = 12;
188 int max_size;
189
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000190 if (drm->client.vm)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000191 lpg_shift = drm->client.vm->mmu->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200193
194 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000195 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200196 return -EINVAL;
197 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100198
199 if (sg)
200 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201
202 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
203 if (!nvbo)
204 return -ENOMEM;
205 INIT_LIST_HEAD(&nvbo->head);
206 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000207 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 nvbo->tile_mode = tile_mode;
209 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000212 if (!nvxx_device(&drm->device)->func->cpu_coherent)
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900213 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
214
Ben Skeggsf91bac52011-06-06 14:15:46 +1000215 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000216 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000218 nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000219 }
220
221 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000222 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
223 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224
Ben Skeggsebb945a2012-07-20 08:17:34 +1000225 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500226 sizeof(struct nouveau_bo));
227
Ben Skeggsebb945a2012-07-20 08:17:34 +1000228 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100229 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000230 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100231 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 if (ret) {
233 /* ttm will call nouveau_bo_del_ttm if it fails.. */
234 return ret;
235 }
236
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 *pnvbo = nvbo;
238 return 0;
239}
240
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100241static void
Christian Königf1217ed2014-08-27 13:16:04 +0200242set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200247 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100248 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200249 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100250 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200251 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100252}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000253
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200254static void
255set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
256{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000257 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000258 u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200259 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200260
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000261 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100262 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100263 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200264 /*
265 * Make sure that the color and depth buffers are handled
266 * by independent memory controller units. Up to a 9x
267 * speed up when alpha-blending and depth-test are enabled
268 * at the same time.
269 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200270 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
Christian Königf1217ed2014-08-27 13:16:04 +0200271 fpfn = vram_pages / 2;
272 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200273 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200274 fpfn = 0;
275 lpfn = vram_pages / 2;
276 }
277 for (i = 0; i < nvbo->placement.num_placement; ++i) {
278 nvbo->placements[i].fpfn = fpfn;
279 nvbo->placements[i].lpfn = lpfn;
280 }
281 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
282 nvbo->busy_placements[i].fpfn = fpfn;
283 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200284 }
285 }
286}
287
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100288void
289nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
290{
291 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900292 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
293 TTM_PL_MASK_CACHING) |
294 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100295
296 pl->placement = nvbo->placements;
297 set_placement_list(nvbo->placements, &pl->num_placement,
298 type, flags);
299
300 pl->busy_placement = nvbo->busy_placements;
301 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
302 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200303
304 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305}
306
307int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000308nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000310 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000312 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100313 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314
Christian Königdfd5e502016-04-06 11:12:03 +0200315 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100316 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000317 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100318
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000319 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
320 memtype == TTM_PL_FLAG_VRAM && contig) {
321 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
322 if (bo->mem.mem_type == TTM_PL_VRAM) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000323 struct nvkm_mem *mem = bo->mem.mm_node;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000324 if (!list_is_singular(&mem->regions))
325 evict = true;
326 }
327 nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
328 force = true;
329 }
330 }
331
332 if (nvbo->pin_refcnt) {
333 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
334 NV_ERROR(drm, "bo %p pinned elsewhere: "
335 "0x%08x vs 0x%08x\n", bo,
336 1 << bo->mem.mem_type, memtype);
337 ret = -EBUSY;
338 }
339 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100340 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341 }
342
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000343 if (evict) {
344 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
345 ret = nouveau_bo_validate(nvbo, false, false);
346 if (ret)
347 goto out;
348 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000350 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100351 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000353 /* drop pin_refcnt temporarily, so we don't trip the assertion
354 * in nouveau_bo_move() that makes sure we're not trying to
355 * move a pinned buffer
356 */
357 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000358 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000359 if (ret)
360 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000361 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000362
363 switch (bo->mem.mem_type) {
364 case TTM_PL_VRAM:
365 drm->gem.vram_available -= bo->mem.size;
366 break;
367 case TTM_PL_TT:
368 drm->gem.gart_available -= bo->mem.size;
369 break;
370 default:
371 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900373
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000375 if (force && ret)
376 nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100377 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 return ret;
379}
380
381int
382nouveau_bo_unpin(struct nouveau_bo *nvbo)
383{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000384 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000385 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200386 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387
Christian Königdfd5e502016-04-06 11:12:03 +0200388 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389 if (ret)
390 return ret;
391
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200392 ref = --nvbo->pin_refcnt;
393 WARN_ON_ONCE(ref < 0);
394 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100395 goto out;
396
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100397 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000399 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000400 if (ret == 0) {
401 switch (bo->mem.mem_type) {
402 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000403 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404 break;
405 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000406 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 break;
408 default:
409 break;
410 }
411 }
412
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100413out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 ttm_bo_unreserve(bo);
415 return ret;
416}
417
418int
419nouveau_bo_map(struct nouveau_bo *nvbo)
420{
421 int ret;
422
Christian Königdfd5e502016-04-06 11:12:03 +0200423 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000424 if (ret)
425 return ret;
426
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900427 /*
428 * TTM buffers allocated using the DMA API already have a mapping, let's
429 * use it instead.
430 */
431 if (!nvbo->force_coherent)
432 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages,
433 &nvbo->kmap);
434
Ben Skeggs6ee73862009-12-11 19:24:15 +1000435 ttm_bo_unreserve(&nvbo->bo);
436 return ret;
437}
438
439void
440nouveau_bo_unmap(struct nouveau_bo *nvbo)
441{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900442 if (!nvbo)
443 return;
444
445 /*
446 * TTM buffers allocated using the DMA API already had a coherent
447 * mapping which we used, no need to unmap.
448 */
449 if (!nvbo->force_coherent)
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000450 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000451}
452
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900453void
454nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
455{
456 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000457 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900458 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
459 int i;
460
461 if (!ttm_dma)
462 return;
463
464 /* Don't waste time looping if the object is coherent */
465 if (nvbo->force_coherent)
466 return;
467
468 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000469 dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
470 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900471}
472
473void
474nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
475{
476 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000477 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900478 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
479 int i;
480
481 if (!ttm_dma)
482 return;
483
484 /* Don't waste time looping if the object is coherent */
485 if (nvbo->force_coherent)
486 return;
487
488 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000489 dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
490 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900491}
492
Ben Skeggs7a45d762010-11-22 08:50:27 +1000493int
494nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000495 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000496{
497 int ret;
498
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000499 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
500 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000501 if (ret)
502 return ret;
503
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900504 nouveau_bo_sync_for_device(nvbo);
505
Ben Skeggs7a45d762010-11-22 08:50:27 +1000506 return 0;
507}
508
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900509static inline void *
510_nouveau_bo_mem_index(struct nouveau_bo *nvbo, unsigned index, void *mem, u8 sz)
511{
512 struct ttm_dma_tt *dma_tt;
513 u8 *m = mem;
514
515 index *= sz;
516
517 if (m) {
518 /* kmap'd address, return the corresponding offset */
519 m += index;
520 } else {
521 /* DMA-API mapping, lookup the right address */
522 dma_tt = (struct ttm_dma_tt *)nvbo->bo.ttm;
523 m = dma_tt->cpu_address[index / PAGE_SIZE];
524 m += index % PAGE_SIZE;
525 }
526
527 return m;
528}
529#define nouveau_bo_mem_index(o, i, m) _nouveau_bo_mem_index(o, i, m, sizeof(*m))
530
Ben Skeggs6ee73862009-12-11 19:24:15 +1000531void
532nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
533{
534 bool is_iomem;
535 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900536
537 mem = nouveau_bo_mem_index(nvbo, index, mem);
538
Ben Skeggs6ee73862009-12-11 19:24:15 +1000539 if (is_iomem)
540 iowrite16_native(val, (void __force __iomem *)mem);
541 else
542 *mem = val;
543}
544
545u32
546nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
547{
548 bool is_iomem;
549 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900550
551 mem = nouveau_bo_mem_index(nvbo, index, mem);
552
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553 if (is_iomem)
554 return ioread32_native((void __force __iomem *)mem);
555 else
556 return *mem;
557}
558
559void
560nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
561{
562 bool is_iomem;
563 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900564
565 mem = nouveau_bo_mem_index(nvbo, index, mem);
566
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567 if (is_iomem)
568 iowrite32_native(val, (void __force __iomem *)mem);
569 else
570 *mem = val;
571}
572
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400573static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000574nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
575 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000576{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200577#if IS_ENABLED(CONFIG_AGP)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000578 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000579
Ben Skeggs340b0e72015-08-20 14:54:23 +1000580 if (drm->agp.bridge) {
581 return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000582 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000583 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400584#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000585
Ben Skeggsebb945a2012-07-20 08:17:34 +1000586 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587}
588
589static int
590nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
591{
592 /* We'll do this from user space. */
593 return 0;
594}
595
596static int
597nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
598 struct ttm_mem_type_manager *man)
599{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000600 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000601
602 switch (type) {
603 case TTM_PL_SYSTEM:
604 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
605 man->available_caching = TTM_PL_MASK_CACHING;
606 man->default_caching = TTM_PL_FLAG_CACHED;
607 break;
608 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900609 man->flags = TTM_MEMTYPE_FLAG_FIXED |
610 TTM_MEMTYPE_FLAG_MAPPABLE;
611 man->available_caching = TTM_PL_FLAG_UNCACHED |
612 TTM_PL_FLAG_WC;
613 man->default_caching = TTM_PL_FLAG_WC;
614
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000615 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900616 /* Some BARs do not support being ioremapped WC */
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000617 if (nvxx_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900618 man->available_caching = TTM_PL_FLAG_UNCACHED;
619 man->default_caching = TTM_PL_FLAG_UNCACHED;
620 }
621
Ben Skeggs573a2a32010-08-25 15:26:04 +1000622 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000623 man->io_reserve_fastpath = false;
624 man->use_io_reserve_lru = true;
625 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000626 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000627 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000628 break;
629 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000630 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000631 man->func = &nouveau_gart_manager;
632 else
Ben Skeggs340b0e72015-08-20 14:54:23 +1000633 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000634 man->func = &nv04_gart_manager;
635 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000636 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000637
Ben Skeggs340b0e72015-08-20 14:54:23 +1000638 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200639 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100640 man->available_caching = TTM_PL_FLAG_UNCACHED |
641 TTM_PL_FLAG_WC;
642 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000643 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000644 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
645 TTM_MEMTYPE_FLAG_CMA;
646 man->available_caching = TTM_PL_MASK_CACHING;
647 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000649
Ben Skeggs6ee73862009-12-11 19:24:15 +1000650 break;
651 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000652 return -EINVAL;
653 }
654 return 0;
655}
656
657static void
658nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
659{
660 struct nouveau_bo *nvbo = nouveau_bo(bo);
661
662 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100663 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100664 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
665 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100666 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100668 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000669 break;
670 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100671
672 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000673}
674
675
Ben Skeggs6ee73862009-12-11 19:24:15 +1000676static int
Ben Skeggs49981042012-08-06 19:38:25 +1000677nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
678{
679 int ret = RING_SPACE(chan, 2);
680 if (ret == 0) {
681 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000682 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000683 FIRE_RING (chan);
684 }
685 return ret;
686}
687
688static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000689nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
690 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
691{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000692 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000693 int ret = RING_SPACE(chan, 10);
694 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000695 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000696 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
697 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
698 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
699 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
700 OUT_RING (chan, PAGE_SIZE);
701 OUT_RING (chan, PAGE_SIZE);
702 OUT_RING (chan, PAGE_SIZE);
703 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000704 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000705 }
706 return ret;
707}
708
709static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000710nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
711{
712 int ret = RING_SPACE(chan, 2);
713 if (ret == 0) {
714 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
715 OUT_RING (chan, handle);
716 }
717 return ret;
718}
719
720static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000721nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
722 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
723{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000724 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs1a460982012-05-04 15:17:28 +1000725 u64 src_offset = node->vma[0].offset;
726 u64 dst_offset = node->vma[1].offset;
727 u32 page_count = new_mem->num_pages;
728 int ret;
729
730 page_count = new_mem->num_pages;
731 while (page_count) {
732 int line_count = (page_count > 8191) ? 8191 : page_count;
733
734 ret = RING_SPACE(chan, 11);
735 if (ret)
736 return ret;
737
738 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
739 OUT_RING (chan, upper_32_bits(src_offset));
740 OUT_RING (chan, lower_32_bits(src_offset));
741 OUT_RING (chan, upper_32_bits(dst_offset));
742 OUT_RING (chan, lower_32_bits(dst_offset));
743 OUT_RING (chan, PAGE_SIZE);
744 OUT_RING (chan, PAGE_SIZE);
745 OUT_RING (chan, PAGE_SIZE);
746 OUT_RING (chan, line_count);
747 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
748 OUT_RING (chan, 0x00000110);
749
750 page_count -= line_count;
751 src_offset += (PAGE_SIZE * line_count);
752 dst_offset += (PAGE_SIZE * line_count);
753 }
754
755 return 0;
756}
757
758static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000759nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
760 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
761{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000762 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000763 u64 src_offset = node->vma[0].offset;
764 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000765 u32 page_count = new_mem->num_pages;
766 int ret;
767
Ben Skeggs183720b2010-12-09 15:17:10 +1000768 page_count = new_mem->num_pages;
769 while (page_count) {
770 int line_count = (page_count > 2047) ? 2047 : page_count;
771
772 ret = RING_SPACE(chan, 12);
773 if (ret)
774 return ret;
775
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000776 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000777 OUT_RING (chan, upper_32_bits(dst_offset));
778 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000779 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000780 OUT_RING (chan, upper_32_bits(src_offset));
781 OUT_RING (chan, lower_32_bits(src_offset));
782 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
783 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
784 OUT_RING (chan, PAGE_SIZE); /* line_length */
785 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000786 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000787 OUT_RING (chan, 0x00100110);
788
789 page_count -= line_count;
790 src_offset += (PAGE_SIZE * line_count);
791 dst_offset += (PAGE_SIZE * line_count);
792 }
793
794 return 0;
795}
796
797static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000798nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
799 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
800{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000801 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000802 u64 src_offset = node->vma[0].offset;
803 u64 dst_offset = node->vma[1].offset;
804 u32 page_count = new_mem->num_pages;
805 int ret;
806
807 page_count = new_mem->num_pages;
808 while (page_count) {
809 int line_count = (page_count > 8191) ? 8191 : page_count;
810
811 ret = RING_SPACE(chan, 11);
812 if (ret)
813 return ret;
814
815 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
816 OUT_RING (chan, upper_32_bits(src_offset));
817 OUT_RING (chan, lower_32_bits(src_offset));
818 OUT_RING (chan, upper_32_bits(dst_offset));
819 OUT_RING (chan, lower_32_bits(dst_offset));
820 OUT_RING (chan, PAGE_SIZE);
821 OUT_RING (chan, PAGE_SIZE);
822 OUT_RING (chan, PAGE_SIZE);
823 OUT_RING (chan, line_count);
824 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
825 OUT_RING (chan, 0x00000110);
826
827 page_count -= line_count;
828 src_offset += (PAGE_SIZE * line_count);
829 dst_offset += (PAGE_SIZE * line_count);
830 }
831
832 return 0;
833}
834
835static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000836nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
837 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
838{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000839 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000840 int ret = RING_SPACE(chan, 7);
841 if (ret == 0) {
842 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
843 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
844 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
845 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
846 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
847 OUT_RING (chan, 0x00000000 /* COPY */);
848 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
849 }
850 return ret;
851}
852
853static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000854nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
855 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
856{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000857 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs4c193d22012-05-04 14:21:15 +1000858 int ret = RING_SPACE(chan, 7);
859 if (ret == 0) {
860 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
861 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
862 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
863 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
864 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
865 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
866 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
867 }
868 return ret;
869}
870
871static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000872nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
873{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000874 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000875 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000876 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
877 OUT_RING (chan, handle);
878 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000879 OUT_RING (chan, chan->drm->ntfy.handle);
880 OUT_RING (chan, chan->vram.handle);
881 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000882 }
883
884 return ret;
885}
886
887static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000888nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
889 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000890{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000891 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000892 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000893 u64 src_offset = node->vma[0].offset;
894 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100895 int src_tiled = !!node->memtype;
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000896 int dst_tiled = !!((struct nvkm_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000897 int ret;
898
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000899 while (length) {
900 u32 amount, stride, height;
901
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100902 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
903 if (ret)
904 return ret;
905
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000906 amount = min(length, (u64)(4 * 1024 * 1024));
907 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 height = amount / stride;
909
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100910 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000911 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000912 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000913 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000914 OUT_RING (chan, stride);
915 OUT_RING (chan, height);
916 OUT_RING (chan, 1);
917 OUT_RING (chan, 0);
918 OUT_RING (chan, 0);
919 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000920 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000921 OUT_RING (chan, 1);
922 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100923 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000924 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000925 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000926 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000927 OUT_RING (chan, stride);
928 OUT_RING (chan, height);
929 OUT_RING (chan, 1);
930 OUT_RING (chan, 0);
931 OUT_RING (chan, 0);
932 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000933 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000934 OUT_RING (chan, 1);
935 }
936
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000937 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000938 OUT_RING (chan, upper_32_bits(src_offset));
939 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000940 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000941 OUT_RING (chan, lower_32_bits(src_offset));
942 OUT_RING (chan, lower_32_bits(dst_offset));
943 OUT_RING (chan, stride);
944 OUT_RING (chan, stride);
945 OUT_RING (chan, stride);
946 OUT_RING (chan, height);
947 OUT_RING (chan, 0x00000101);
948 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000949 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000950 OUT_RING (chan, 0);
951
952 length -= amount;
953 src_offset += amount;
954 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955 }
956
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000957 return 0;
958}
959
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000960static int
961nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
962{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000963 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000964 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000965 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
966 OUT_RING (chan, handle);
967 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000968 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000969 }
970
971 return ret;
972}
973
Ben Skeggsa6704782011-02-16 09:10:20 +1000974static inline uint32_t
975nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
976 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
977{
978 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000979 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000980 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000981}
982
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000983static int
984nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
985 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
986{
Ben Skeggsd961db72010-08-05 10:48:18 +1000987 u32 src_offset = old_mem->start << PAGE_SHIFT;
988 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000989 u32 page_count = new_mem->num_pages;
990 int ret;
991
992 ret = RING_SPACE(chan, 3);
993 if (ret)
994 return ret;
995
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000996 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000997 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
998 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
999
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000 page_count = new_mem->num_pages;
1001 while (page_count) {
1002 int line_count = (page_count > 2047) ? 2047 : page_count;
1003
Ben Skeggs6ee73862009-12-11 19:24:15 +10001004 ret = RING_SPACE(chan, 11);
1005 if (ret)
1006 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001007
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001008 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001009 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001010 OUT_RING (chan, src_offset);
1011 OUT_RING (chan, dst_offset);
1012 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
1013 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
1014 OUT_RING (chan, PAGE_SIZE); /* line_length */
1015 OUT_RING (chan, line_count);
1016 OUT_RING (chan, 0x00000101);
1017 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001018 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001019 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001020
1021 page_count -= line_count;
1022 src_offset += (PAGE_SIZE * line_count);
1023 dst_offset += (PAGE_SIZE * line_count);
1024 }
1025
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001026 return 0;
1027}
1028
1029static int
Ben Skeggs3c57d852013-11-22 10:35:25 +10001030nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1031 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +10001032{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001033 struct nvkm_mem *old_node = bo->mem.mm_node;
1034 struct nvkm_mem *new_node = mem->mm_node;
Ben Skeggs3c57d852013-11-22 10:35:25 +10001035 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001036 int ret;
1037
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001038 ret = nvkm_vm_get(drm->client.vm, size, old_node->page_shift,
1039 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001040 if (ret)
1041 return ret;
1042
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001043 ret = nvkm_vm_get(drm->client.vm, size, new_node->page_shift,
1044 NV_MEM_ACCESS_RW, &old_node->vma[1]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001045 if (ret) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001046 nvkm_vm_put(&old_node->vma[0]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001047 return ret;
1048 }
1049
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001050 nvkm_vm_map(&old_node->vma[0], old_node);
1051 nvkm_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001052 return 0;
1053}
1054
1055static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001056nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001057 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001058{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001059 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001060 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001061 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001062 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001063 int ret;
1064
Ben Skeggsd2f966662011-06-06 20:54:42 +10001065 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001066 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001067 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001068 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001069 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +10001070 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001071 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001072 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001073 }
1074
Ben Skeggs0ad72862014-08-10 04:10:22 +10001075 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001076 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001077 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +10001078 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
1079 if (ret == 0) {
1080 ret = nouveau_fence_new(chan, false, &fence);
1081 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001082 ret = ttm_bo_move_accel_cleanup(bo,
1083 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001084 evict,
1085 no_wait_gpu,
1086 new_mem);
1087 nouveau_fence_unref(&fence);
1088 }
1089 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001090 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001091 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001092 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001093}
1094
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001095void
Ben Skeggs49981042012-08-06 19:38:25 +10001096nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001097{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001098 static const struct {
1099 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001100 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001101 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001102 int (*exec)(struct nouveau_channel *,
1103 struct ttm_buffer_object *,
1104 struct ttm_mem_reg *, struct ttm_mem_reg *);
1105 int (*init)(struct nouveau_channel *, u32 handle);
1106 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001107 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1108 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e15862016-07-09 10:41:01 +10001109 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1110 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001111 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1112 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001113 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001114 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001115 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1116 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1117 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1118 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1119 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1120 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1121 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001122 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001123 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001124 }, *mthd = _methods;
1125 const char *name = "CPU";
1126 int ret;
1127
1128 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001129 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001130
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001131 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001132 chan = drm->cechan;
1133 else
1134 chan = drm->channel;
1135 if (chan == NULL)
1136 continue;
1137
Ben Skeggsa01ca782015-08-20 14:54:15 +10001138 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001139 mthd->oclass | (mthd->engine << 16),
1140 mthd->oclass, NULL, 0,
1141 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001142 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001143 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001144 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001145 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001146 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001147 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001148
1149 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001150 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001151 name = mthd->name;
1152 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001153 }
1154 } while ((++mthd)->exec);
1155
Ben Skeggsebb945a2012-07-20 08:17:34 +10001156 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001157}
1158
Ben Skeggs6ee73862009-12-11 19:24:15 +10001159static int
1160nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001161 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001162{
Christian Königf1217ed2014-08-27 13:16:04 +02001163 struct ttm_place placement_memtype = {
1164 .fpfn = 0,
1165 .lpfn = 0,
1166 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1167 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001168 struct ttm_placement placement;
1169 struct ttm_mem_reg tmp_mem;
1170 int ret;
1171
Ben Skeggs6ee73862009-12-11 19:24:15 +10001172 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001173 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001174
1175 tmp_mem = *new_mem;
1176 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001177 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001178 if (ret)
1179 return ret;
1180
1181 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1182 if (ret)
1183 goto out;
1184
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001185 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001186 if (ret)
1187 goto out;
1188
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001189 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001190out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001191 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001192 return ret;
1193}
1194
1195static int
1196nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001197 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001198{
Christian Königf1217ed2014-08-27 13:16:04 +02001199 struct ttm_place placement_memtype = {
1200 .fpfn = 0,
1201 .lpfn = 0,
1202 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1203 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001204 struct ttm_placement placement;
1205 struct ttm_mem_reg tmp_mem;
1206 int ret;
1207
Ben Skeggs6ee73862009-12-11 19:24:15 +10001208 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001209 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001210
1211 tmp_mem = *new_mem;
1212 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001213 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001214 if (ret)
1215 return ret;
1216
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001217 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001218 if (ret)
1219 goto out;
1220
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001221 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001222 if (ret)
1223 goto out;
1224
1225out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001226 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001227 return ret;
1228}
1229
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001230static void
1231nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1232{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001233 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001234 struct nvkm_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001235
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001236 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1237 if (bo->destroy != nouveau_bo_del_ttm)
1238 return;
1239
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001240 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001241 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1242 (new_mem->mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001243 nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001244 nvkm_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001245 } else {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001246 nvkm_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001247 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001248 }
1249}
1250
Ben Skeggs6ee73862009-12-11 19:24:15 +10001251static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001252nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001253 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001254{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001255 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1256 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001257 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001258 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001259
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001260 *new_tile = NULL;
1261 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001262 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001263
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001264 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001265 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001266 nvbo->tile_mode,
1267 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001268 }
1269
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001270 return 0;
1271}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001272
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001273static void
1274nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001275 struct nouveau_drm_tile *new_tile,
1276 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001277{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001278 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1279 struct drm_device *dev = drm->dev;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001280 struct fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001281
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001282 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001283 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001284}
1285
1286static int
1287nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001288 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001289{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001290 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001291 struct nouveau_bo *nvbo = nouveau_bo(bo);
1292 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001293 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001294 int ret = 0;
1295
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001296 if (nvbo->pin_refcnt)
1297 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1298
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001299 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001300 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1301 if (ret)
1302 return ret;
1303 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001304
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001305 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001306 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1307 BUG_ON(bo->mem.mm_node != NULL);
1308 bo->mem = *new_mem;
1309 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001310 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001311 }
1312
Ben Skeggscef9e992013-11-22 10:52:54 +10001313 /* Hardware assisted copy. */
1314 if (drm->ttm.move) {
1315 if (new_mem->mem_type == TTM_PL_SYSTEM)
1316 ret = nouveau_bo_move_flipd(bo, evict, intr,
1317 no_wait_gpu, new_mem);
1318 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1319 ret = nouveau_bo_move_flips(bo, evict, intr,
1320 no_wait_gpu, new_mem);
1321 else
1322 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1323 no_wait_gpu, new_mem);
1324 if (!ret)
1325 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001326 }
1327
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001328 /* Fallback to software copy. */
Christian König8aa6d4f2016-04-06 11:12:04 +02001329 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001330 if (ret == 0)
1331 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001332
1333out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001334 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001335 if (ret)
1336 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1337 else
1338 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1339 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001340
1341 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001342}
1343
1344static int
1345nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1346{
David Herrmannacb46522013-08-25 18:28:59 +02001347 struct nouveau_bo *nvbo = nouveau_bo(bo);
1348
David Herrmann55fb74a2013-10-02 10:15:17 +02001349 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001350}
1351
Jerome Glissef32f02f2010-04-09 14:39:25 +02001352static int
1353nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1354{
1355 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001356 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001357 struct nvkm_device *device = nvxx_device(&drm->device);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001358 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001359 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001360
1361 mem->bus.addr = NULL;
1362 mem->bus.offset = 0;
1363 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1364 mem->bus.base = 0;
1365 mem->bus.is_iomem = false;
1366 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1367 return -EINVAL;
1368 switch (mem->mem_type) {
1369 case TTM_PL_SYSTEM:
1370 /* System memory */
1371 return 0;
1372 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001373#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001374 if (drm->agp.bridge) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001375 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001376 mem->bus.base = drm->agp.base;
Ben Skeggs340b0e72015-08-20 14:54:23 +10001377 mem->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001378 }
1379#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001380 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001381 /* untiled */
1382 break;
1383 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001384 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001385 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001386 mem->bus.base = device->func->resource_addr(device, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001387 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001388 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001389 struct nvkm_bar *bar = nvxx_bar(&drm->device);
Ben Skeggsd8e83992015-08-20 14:54:17 +10001390 int page_shift = 12;
1391 if (drm->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
1392 page_shift = node->page_shift;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001393
Ben Skeggs32932282015-08-20 14:54:20 +10001394 ret = nvkm_bar_umap(bar, node->size << 12, page_shift,
1395 &node->bar_vma);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001396 if (ret)
1397 return ret;
1398
Ben Skeggsd8e83992015-08-20 14:54:17 +10001399 nvkm_vm_map(&node->bar_vma, node);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001400 mem->bus.offset = node->bar_vma.offset;
1401 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001402 break;
1403 default:
1404 return -EINVAL;
1405 }
1406 return 0;
1407}
1408
1409static void
1410nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1411{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001412 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001413
Ben Skeggsd5f42392011-02-10 12:22:52 +10001414 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001415 return;
1416
Ben Skeggs32932282015-08-20 14:54:20 +10001417 nvkm_vm_unmap(&node->bar_vma);
1418 nvkm_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001419}
1420
1421static int
1422nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1423{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001424 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001425 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001426 struct nvkm_device *device = nvxx_device(&drm->device);
1427 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001428 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001429
1430 /* as long as the bo isn't in vram, and isn't tiled, we've got
1431 * nothing to do here.
1432 */
1433 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001434 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001435 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001436 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001437
1438 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1439 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1440
1441 ret = nouveau_bo_validate(nvbo, false, false);
1442 if (ret)
1443 return ret;
1444 }
1445 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001446 }
1447
1448 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001449 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001450 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001451 return 0;
1452
Christian Königf1217ed2014-08-27 13:16:04 +02001453 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1454 nvbo->placements[i].fpfn = 0;
1455 nvbo->placements[i].lpfn = mappable;
1456 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001457
Christian Königf1217ed2014-08-27 13:16:04 +02001458 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1459 nvbo->busy_placements[i].fpfn = 0;
1460 nvbo->busy_placements[i].lpfn = mappable;
1461 }
1462
Dave Airliec2848152012-05-18 15:31:12 +01001463 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001464 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001465}
1466
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001467static int
1468nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1469{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001470 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001471 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001472 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001473 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001474 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001475 unsigned i;
1476 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001477 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001478
1479 if (ttm->state != tt_unpopulated)
1480 return 0;
1481
Dave Airlie22b33e82012-04-02 11:53:06 +01001482 if (slave && ttm->sg) {
1483 /* make userspace faulting work */
1484 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1485 ttm_dma->dma_address, ttm->num_pages);
1486 ttm->state = tt_unbound;
1487 return 0;
1488 }
1489
Ben Skeggsebb945a2012-07-20 08:17:34 +10001490 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001491 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001492 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001493 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001494
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001495 /*
1496 * Objects matching this condition have been marked as force_coherent,
1497 * so use the DMA API for them.
1498 */
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001499 if (!nvxx_device(&drm->device)->func->cpu_coherent &&
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001500 ttm->caching_state == tt_uncached)
1501 return ttm_dma_populate(ttm_dma, dev->dev);
1502
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001503#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001504 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001505 return ttm_agp_tt_populate(ttm);
1506 }
1507#endif
1508
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001509#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001510 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001511 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001512 }
1513#endif
1514
1515 r = ttm_pool_populate(ttm);
1516 if (r) {
1517 return r;
1518 }
1519
1520 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001521 dma_addr_t addr;
1522
1523 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1524 DMA_BIDIRECTIONAL);
1525
1526 if (dma_mapping_error(pdev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001527 while (i--) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001528 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1529 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001530 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001531 }
1532 ttm_pool_unpopulate(ttm);
1533 return -EFAULT;
1534 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001535
1536 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001537 }
1538 return 0;
1539}
1540
1541static void
1542nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1543{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001544 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001545 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001546 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001547 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001548 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001549 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001550 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1551
1552 if (slave)
1553 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001554
Ben Skeggsebb945a2012-07-20 08:17:34 +10001555 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001556 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001557 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001558 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001559
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001560 /*
1561 * Objects matching this condition have been marked as force_coherent,
1562 * so use the DMA API for them.
1563 */
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001564 if (!nvxx_device(&drm->device)->func->cpu_coherent &&
Alexandre Courbotdcccdc12014-12-11 03:09:10 +09001565 ttm->caching_state == tt_uncached) {
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001566 ttm_dma_unpopulate(ttm_dma, dev->dev);
Alexandre Courbotdcccdc12014-12-11 03:09:10 +09001567 return;
1568 }
Alexandre Courbotc3a0c772014-10-27 18:49:17 +09001569
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001570#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001571 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001572 ttm_agp_tt_unpopulate(ttm);
1573 return;
1574 }
1575#endif
1576
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001577#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001578 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001579 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001580 return;
1581 }
1582#endif
1583
1584 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001585 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001586 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1587 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001588 }
1589 }
1590
1591 ttm_pool_unpopulate(ttm);
1592}
1593
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001594void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001595nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001596{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001597 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001598
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001599 if (exclusive)
1600 reservation_object_add_excl_fence(resv, &fence->base);
1601 else if (fence)
1602 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001603}
1604
Ben Skeggs6ee73862009-12-11 19:24:15 +10001605struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001606 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001607 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1608 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001609 .invalidate_caches = nouveau_bo_invalidate_caches,
1610 .init_mem_type = nouveau_bo_init_mem_type,
1611 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001612 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001613 .move = nouveau_bo_move,
1614 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001615 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1616 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1617 .io_mem_free = &nouveau_ttm_io_mem_free,
Christian König98c28722016-04-06 11:12:07 +02001618 .lru_tail = &ttm_bo_default_lru_tail,
1619 .swap_lru_tail = &ttm_bo_default_swap_lru_tail,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001620};
1621
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001622struct nvkm_vma *
1623nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001624{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001625 struct nvkm_vma *vma;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001626 list_for_each_entry(vma, &nvbo->vma_list, head) {
1627 if (vma->vm == vm)
1628 return vma;
1629 }
1630
1631 return NULL;
1632}
1633
1634int
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001635nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
1636 struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001637{
1638 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001639 int ret;
1640
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001641 ret = nvkm_vm_get(vm, size, nvbo->page_shift,
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001642 NV_MEM_ACCESS_RW, vma);
1643 if (ret)
1644 return ret;
1645
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001646 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1647 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001648 nvbo->page_shift != vma->vm->mmu->lpg_shift))
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001649 nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001650
1651 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001652 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001653 return 0;
1654}
1655
1656void
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001657nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001658{
1659 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001660 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001661 nvkm_vm_unmap(vma);
1662 nvkm_vm_put(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001663 list_del(&vma->head);
1664 }
1665}