blob: 768b35b1dca09bf37d3ccd7e457ab22b0b4be6da [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/types.h>
10#include <asm/byteorder.h>
11#include <linux/delay.h>
12#include <linux/errno.h>
13#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020014#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020015#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020016#include <linux/string.h>
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +020017#include <linux/etherdevice.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020018#include "qed.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040019#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020020#include "qed_hsi.h"
21#include "qed_hw.h"
22#include "qed_mcp.h"
23#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030024#include "qed_sriov.h"
25
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020026#define CHIP_MCP_RESP_ITER_US 10
27
28#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
29#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
30
31#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
32 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
33 _val)
34
35#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
36 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
37
38#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
39 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
40 offsetof(struct public_drv_mb, _field), _val)
41
42#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
43 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
44 offsetof(struct public_drv_mb, _field))
45
46#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
47 DRV_ID_PDA_COMP_VER_SHIFT)
48
49#define MCP_BYTES_PER_MBIT_SHIFT 17
50
51bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
52{
53 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
54 return false;
55 return true;
56}
57
Yuval Mintz1a635e42016-08-15 10:42:43 +030058void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059{
60 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
61 PUBLIC_PORT);
62 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
63
64 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
65 MFW_PORT(p_hwfn));
66 DP_VERBOSE(p_hwfn, QED_MSG_SP,
67 "port_addr = 0x%x, port_id 0x%02x\n",
68 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
69}
70
Yuval Mintz1a635e42016-08-15 10:42:43 +030071void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072{
73 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
74 u32 tmp, i;
75
76 if (!p_hwfn->mcp_info->public_base)
77 return;
78
79 for (i = 0; i < length; i++) {
80 tmp = qed_rd(p_hwfn, p_ptt,
81 p_hwfn->mcp_info->mfw_mb_addr +
82 (i << 2) + sizeof(u32));
83
84 /* The MB data is actually BE; Need to force it to cpu */
85 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
86 be32_to_cpu((__force __be32)tmp);
87 }
88}
89
90int qed_mcp_free(struct qed_hwfn *p_hwfn)
91{
92 if (p_hwfn->mcp_info) {
93 kfree(p_hwfn->mcp_info->mfw_mb_cur);
94 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
95 }
96 kfree(p_hwfn->mcp_info);
97
98 return 0;
99}
100
Yuval Mintz1a635e42016-08-15 10:42:43 +0300101static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200102{
103 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
104 u32 drv_mb_offsize, mfw_mb_offsize;
105 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
106
107 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
108 if (!p_info->public_base)
109 return 0;
110
111 p_info->public_base |= GRCBASE_MCP;
112
113 /* Calculate the driver and MFW mailbox address */
114 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
115 SECTION_OFFSIZE_ADDR(p_info->public_base,
116 PUBLIC_DRV_MB));
117 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
118 DP_VERBOSE(p_hwfn, QED_MSG_SP,
119 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
120 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
121
122 /* Set the MFW MB address */
123 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
124 SECTION_OFFSIZE_ADDR(p_info->public_base,
125 PUBLIC_MFW_MB));
126 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
127 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
128
129 /* Get the current driver mailbox sequence before sending
130 * the first command
131 */
132 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
133 DRV_MSG_SEQ_NUMBER_MASK;
134
135 /* Get current FW pulse sequence */
136 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
137 DRV_PULSE_SEQ_MASK;
138
139 p_info->mcp_hist = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
140
141 return 0;
142}
143
Yuval Mintz1a635e42016-08-15 10:42:43 +0300144int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200145{
146 struct qed_mcp_info *p_info;
147 u32 size;
148
149 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200150 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200151 if (!p_hwfn->mcp_info)
152 goto err;
153 p_info = p_hwfn->mcp_info;
154
155 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
156 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
157 /* Do not free mcp_info here, since public_base indicate that
158 * the MCP is not initialized
159 */
160 return 0;
161 }
162
163 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200164 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintz83aeb932016-08-15 10:42:44 +0300165 p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200166 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
167 goto err;
168
Tomer Tayar5529bad2016-03-09 09:16:24 +0200169 /* Initialize the MFW spinlock */
170 spin_lock_init(&p_info->lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200171
172 return 0;
173
174err:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200175 qed_mcp_free(p_hwfn);
176 return -ENOMEM;
177}
178
Tomer Tayar5529bad2016-03-09 09:16:24 +0200179/* Locks the MFW mailbox of a PF to ensure a single access.
180 * The lock is achieved in most cases by holding a spinlock, causing other
181 * threads to wait till a previous access is done.
182 * In some cases (currently when a [UN]LOAD_REQ commands are sent), the single
183 * access is achieved by setting a blocking flag, which will fail other
184 * competing contexts to send their mailboxes.
185 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300186static int qed_mcp_mb_lock(struct qed_hwfn *p_hwfn, u32 cmd)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200187{
188 spin_lock_bh(&p_hwfn->mcp_info->lock);
189
190 /* The spinlock shouldn't be acquired when the mailbox command is
191 * [UN]LOAD_REQ, since the engine is locked by the MFW, and a parallel
192 * pending [UN]LOAD_REQ command of another PF together with a spinlock
193 * (i.e. interrupts are disabled) - can lead to a deadlock.
194 * It is assumed that for a single PF, no other mailbox commands can be
195 * sent from another context while sending LOAD_REQ, and that any
196 * parallel commands to UNLOAD_REQ can be cancelled.
197 */
198 if (cmd == DRV_MSG_CODE_LOAD_DONE || cmd == DRV_MSG_CODE_UNLOAD_DONE)
199 p_hwfn->mcp_info->block_mb_sending = false;
200
201 if (p_hwfn->mcp_info->block_mb_sending) {
202 DP_NOTICE(p_hwfn,
203 "Trying to send a MFW mailbox command [0x%x] in parallel to [UN]LOAD_REQ. Aborting.\n",
204 cmd);
205 spin_unlock_bh(&p_hwfn->mcp_info->lock);
206 return -EBUSY;
207 }
208
209 if (cmd == DRV_MSG_CODE_LOAD_REQ || cmd == DRV_MSG_CODE_UNLOAD_REQ) {
210 p_hwfn->mcp_info->block_mb_sending = true;
211 spin_unlock_bh(&p_hwfn->mcp_info->lock);
212 }
213
214 return 0;
215}
216
Yuval Mintz1a635e42016-08-15 10:42:43 +0300217static void qed_mcp_mb_unlock(struct qed_hwfn *p_hwfn, u32 cmd)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200218{
219 if (cmd != DRV_MSG_CODE_LOAD_REQ && cmd != DRV_MSG_CODE_UNLOAD_REQ)
220 spin_unlock_bh(&p_hwfn->mcp_info->lock);
221}
222
Yuval Mintz1a635e42016-08-15 10:42:43 +0300223int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200224{
225 u32 seq = ++p_hwfn->mcp_info->drv_mb_seq;
226 u8 delay = CHIP_MCP_RESP_ITER_US;
227 u32 org_mcp_reset_seq, cnt = 0;
228 int rc = 0;
229
Tomer Tayar5529bad2016-03-09 09:16:24 +0200230 /* Ensure that only a single thread is accessing the mailbox at a
231 * certain time.
232 */
233 rc = qed_mcp_mb_lock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
234 if (rc != 0)
235 return rc;
236
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200237 /* Set drv command along with the updated sequence */
238 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
239 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header,
240 (DRV_MSG_CODE_MCP_RESET | seq));
241
242 do {
243 /* Wait for MFW response */
244 udelay(delay);
245 /* Give the FW up to 500 second (50*1000*10usec) */
246 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
247 MISCS_REG_GENERIC_POR_0)) &&
248 (cnt++ < QED_MCP_RESET_RETRIES));
249
250 if (org_mcp_reset_seq !=
251 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
252 DP_VERBOSE(p_hwfn, QED_MSG_SP,
253 "MCP was reset after %d usec\n", cnt * delay);
254 } else {
255 DP_ERR(p_hwfn, "Failed to reset MCP\n");
256 rc = -EAGAIN;
257 }
258
Tomer Tayar5529bad2016-03-09 09:16:24 +0200259 qed_mcp_mb_unlock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
260
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200261 return rc;
262}
263
264static int qed_do_mcp_cmd(struct qed_hwfn *p_hwfn,
265 struct qed_ptt *p_ptt,
266 u32 cmd,
267 u32 param,
268 u32 *o_mcp_resp,
269 u32 *o_mcp_param)
270{
271 u8 delay = CHIP_MCP_RESP_ITER_US;
272 u32 seq, cnt = 1, actual_mb_seq;
273 int rc = 0;
274
275 /* Get actual driver mailbox sequence */
276 actual_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
277 DRV_MSG_SEQ_NUMBER_MASK;
278
279 /* Use MCP history register to check if MCP reset occurred between
280 * init time and now.
281 */
282 if (p_hwfn->mcp_info->mcp_hist !=
283 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
284 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Rereading MCP offsets\n");
285 qed_load_mcp_offsets(p_hwfn, p_ptt);
286 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
287 }
288 seq = ++p_hwfn->mcp_info->drv_mb_seq;
289
290 /* Set drv param */
291 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, param);
292
293 /* Set drv command along with the updated sequence */
294 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (cmd | seq));
295
296 DP_VERBOSE(p_hwfn, QED_MSG_SP,
297 "wrote command (%x) to MFW MB param 0x%08x\n",
298 (cmd | seq), param);
299
300 do {
301 /* Wait for MFW response */
302 udelay(delay);
303 *o_mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
304
305 /* Give the FW up to 5 second (500*10ms) */
306 } while ((seq != (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) &&
307 (cnt++ < QED_DRV_MB_MAX_RETRIES));
308
309 DP_VERBOSE(p_hwfn, QED_MSG_SP,
310 "[after %d ms] read (%x) seq is (%x) from FW MB\n",
311 cnt * delay, *o_mcp_resp, seq);
312
313 /* Is this a reply to our command? */
314 if (seq == (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) {
315 *o_mcp_resp &= FW_MSG_CODE_MASK;
316 /* Get the MCP param */
317 *o_mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
318 } else {
319 /* FW BUG! */
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300320 DP_ERR(p_hwfn, "MFW failed to respond [cmd 0x%x param 0x%x]\n",
321 cmd, param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200322 *o_mcp_resp = 0;
323 rc = -EAGAIN;
324 }
325 return rc;
326}
327
Tomer Tayar5529bad2016-03-09 09:16:24 +0200328static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
329 struct qed_ptt *p_ptt,
330 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200331{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200332 u32 union_data_addr;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200333
Tomer Tayar5529bad2016-03-09 09:16:24 +0200334 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200335
336 /* MCP not initialized */
337 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300338 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200339 return -EBUSY;
340 }
341
Tomer Tayar5529bad2016-03-09 09:16:24 +0200342 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
343 offsetof(struct public_drv_mb, union_data);
344
345 /* Ensure that only a single thread is accessing the mailbox at a
346 * certain time.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347 */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200348 rc = qed_mcp_mb_lock(p_hwfn, p_mb_params->cmd);
349 if (rc)
350 return rc;
351
352 if (p_mb_params->p_data_src != NULL)
353 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr,
354 p_mb_params->p_data_src,
355 sizeof(*p_mb_params->p_data_src));
356
357 rc = qed_do_mcp_cmd(p_hwfn, p_ptt, p_mb_params->cmd,
358 p_mb_params->param, &p_mb_params->mcp_resp,
359 &p_mb_params->mcp_param);
360
361 if (p_mb_params->p_data_dst != NULL)
362 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
363 union_data_addr,
364 sizeof(*p_mb_params->p_data_dst));
365
366 qed_mcp_mb_unlock(p_hwfn, p_mb_params->cmd);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200367
368 return rc;
369}
370
Tomer Tayar5529bad2016-03-09 09:16:24 +0200371int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
372 struct qed_ptt *p_ptt,
373 u32 cmd,
374 u32 param,
375 u32 *o_mcp_resp,
376 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200377{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200378 struct qed_mcp_mb_params mb_params;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200379 union drv_union_data data_src;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200380 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200381
Tomer Tayar5529bad2016-03-09 09:16:24 +0200382 memset(&mb_params, 0, sizeof(mb_params));
Mintz, Yuval14d39642016-10-31 07:14:23 +0200383 memset(&data_src, 0, sizeof(data_src));
Tomer Tayar5529bad2016-03-09 09:16:24 +0200384 mb_params.cmd = cmd;
385 mb_params.param = param;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200386
387 /* In case of UNLOAD_DONE, set the primary MAC */
388 if ((cmd == DRV_MSG_CODE_UNLOAD_DONE) &&
389 (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED)) {
390 u8 *p_mac = p_hwfn->cdev->wol_mac;
391
392 data_src.wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
393 data_src.wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
394 p_mac[4] << 8 | p_mac[5];
395
396 DP_VERBOSE(p_hwfn,
397 (QED_MSG_SP | NETIF_MSG_IFDOWN),
398 "Setting WoL MAC: %pM --> [%08x,%08x]\n",
399 p_mac, data_src.wol_mac.mac_upper,
400 data_src.wol_mac.mac_lower);
401
402 mb_params.p_data_src = &data_src;
403 }
404
Tomer Tayar5529bad2016-03-09 09:16:24 +0200405 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
406 if (rc)
407 return rc;
408
409 *o_mcp_resp = mb_params.mcp_resp;
410 *o_mcp_param = mb_params.mcp_param;
411
412 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200413}
414
Tomer Tayar41024262016-09-05 14:35:10 +0300415int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
416 struct qed_ptt *p_ptt,
417 u32 cmd,
418 u32 param,
419 u32 *o_mcp_resp,
420 u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
421{
422 struct qed_mcp_mb_params mb_params;
423 union drv_union_data union_data;
424 int rc;
425
426 memset(&mb_params, 0, sizeof(mb_params));
427 mb_params.cmd = cmd;
428 mb_params.param = param;
429 mb_params.p_data_dst = &union_data;
430 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
431 if (rc)
432 return rc;
433
434 *o_mcp_resp = mb_params.mcp_resp;
435 *o_mcp_param = mb_params.mcp_param;
436
437 *o_txn_size = *o_mcp_param;
438 memcpy(o_buf, &union_data.raw_data, *o_txn_size);
439
440 return 0;
441}
442
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200443int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300444 struct qed_ptt *p_ptt, u32 *p_load_code)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445{
446 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200447 struct qed_mcp_mb_params mb_params;
448 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200449 int rc;
450
Tomer Tayar5529bad2016-03-09 09:16:24 +0200451 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200452 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200453 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
454 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
455 cdev->drv_type;
456 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
457 mb_params.p_data_src = &union_data;
458 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200459
460 /* if mcp fails to respond we must abort */
461 if (rc) {
462 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
463 return rc;
464 }
465
Tomer Tayar5529bad2016-03-09 09:16:24 +0200466 *p_load_code = mb_params.mcp_resp;
467
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200468 /* If MFW refused (e.g. other port is in diagnostic mode) we
469 * must abort. This can happen in the following cases:
470 * - Other port is in diagnostic mode
471 * - Previously loaded function on the engine is not compliant with
472 * the requester.
473 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
474 * -
475 */
476 if (!(*p_load_code) ||
477 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
478 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
479 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
480 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
481 return -EBUSY;
482 }
483
484 return 0;
485}
486
Yuval Mintz0b55e272016-05-11 16:36:15 +0300487static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
488 struct qed_ptt *p_ptt)
489{
490 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
491 PUBLIC_PATH);
492 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
493 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
494 QED_PATH_ID(p_hwfn));
495 u32 disabled_vfs[VF_MAX_STATIC / 32];
496 int i;
497
498 DP_VERBOSE(p_hwfn,
499 QED_MSG_SP,
500 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
501 mfw_path_offsize, path_addr);
502
503 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
504 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
505 path_addr +
506 offsetof(struct public_path,
507 mcp_vf_disabled) +
508 sizeof(u32) * i);
509 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
510 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
511 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
512 }
513
514 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
515 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
516}
517
518int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
519 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
520{
521 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
522 PUBLIC_FUNC);
523 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
524 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
525 MCP_PF_ID(p_hwfn));
526 struct qed_mcp_mb_params mb_params;
527 union drv_union_data union_data;
528 int rc;
529 int i;
530
531 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
532 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
533 "Acking VFs [%08x,...,%08x] - %08x\n",
534 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
535
536 memset(&mb_params, 0, sizeof(mb_params));
537 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
538 memcpy(&union_data.ack_vf_disabled, vfs_to_ack, VF_MAX_STATIC / 8);
539 mb_params.p_data_src = &union_data;
540 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
541 if (rc) {
542 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
543 return -EBUSY;
544 }
545
546 /* Clear the ACK bits */
547 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
548 qed_wr(p_hwfn, p_ptt,
549 func_addr +
550 offsetof(struct public_func, drv_ack_vf_disabled) +
551 i * sizeof(u32), 0);
552
553 return rc;
554}
555
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200556static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
557 struct qed_ptt *p_ptt)
558{
559 u32 transceiver_state;
560
561 transceiver_state = qed_rd(p_hwfn, p_ptt,
562 p_hwfn->mcp_info->port_addr +
563 offsetof(struct public_port,
564 transceiver_data));
565
566 DP_VERBOSE(p_hwfn,
567 (NETIF_MSG_HW | QED_MSG_SP),
568 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
569 transceiver_state,
570 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300571 offsetof(struct public_port, transceiver_data)));
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200572
573 transceiver_state = GET_FIELD(transceiver_state,
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300574 ETH_TRANSCEIVER_STATE);
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200575
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300576 if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200577 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
578 else
579 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
580}
581
Yuval Mintzcc875c22015-10-26 11:02:31 +0200582static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300583 struct qed_ptt *p_ptt, bool b_reset)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200584{
585 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400586 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200587 u32 status = 0;
588
589 p_link = &p_hwfn->mcp_info->link_output;
590 memset(p_link, 0, sizeof(*p_link));
591 if (!b_reset) {
592 status = qed_rd(p_hwfn, p_ptt,
593 p_hwfn->mcp_info->port_addr +
594 offsetof(struct public_port, link_status));
595 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
596 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
597 status,
598 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300599 offsetof(struct public_port, link_status)));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200600 } else {
601 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
602 "Resetting link indications\n");
603 return;
604 }
605
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200606 if (p_hwfn->b_drv_link_init)
607 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
608 else
609 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200610
611 p_link->full_duplex = true;
612 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
613 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
614 p_link->speed = 100000;
615 break;
616 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
617 p_link->speed = 50000;
618 break;
619 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
620 p_link->speed = 40000;
621 break;
622 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
623 p_link->speed = 25000;
624 break;
625 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
626 p_link->speed = 20000;
627 break;
628 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
629 p_link->speed = 10000;
630 break;
631 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
632 p_link->full_duplex = false;
633 /* Fall-through */
634 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
635 p_link->speed = 1000;
636 break;
637 default:
638 p_link->speed = 0;
639 }
640
Manish Chopra4b01e512016-04-26 10:56:09 -0400641 if (p_link->link_up && p_link->speed)
642 p_link->line_speed = p_link->speed;
643 else
644 p_link->line_speed = 0;
645
646 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400647 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -0400648
Manish Chopraa64b02d2016-04-26 10:56:10 -0400649 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -0400650 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200651
Manish Chopraa64b02d2016-04-26 10:56:10 -0400652 /* Min bandwidth configuration */
653 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
654 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_link->min_pf_rate);
655
Yuval Mintzcc875c22015-10-26 11:02:31 +0200656 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
657 p_link->an_complete = !!(status &
658 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
659 p_link->parallel_detection = !!(status &
660 LINK_STATUS_PARALLEL_DETECTION_USED);
661 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
662
663 p_link->partner_adv_speed |=
664 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
665 QED_LINK_PARTNER_SPEED_1G_FD : 0;
666 p_link->partner_adv_speed |=
667 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
668 QED_LINK_PARTNER_SPEED_1G_HD : 0;
669 p_link->partner_adv_speed |=
670 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
671 QED_LINK_PARTNER_SPEED_10G : 0;
672 p_link->partner_adv_speed |=
673 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
674 QED_LINK_PARTNER_SPEED_20G : 0;
675 p_link->partner_adv_speed |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -0400676 (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
677 QED_LINK_PARTNER_SPEED_25G : 0;
678 p_link->partner_adv_speed |=
Yuval Mintzcc875c22015-10-26 11:02:31 +0200679 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
680 QED_LINK_PARTNER_SPEED_40G : 0;
681 p_link->partner_adv_speed |=
682 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
683 QED_LINK_PARTNER_SPEED_50G : 0;
684 p_link->partner_adv_speed |=
685 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
686 QED_LINK_PARTNER_SPEED_100G : 0;
687
688 p_link->partner_tx_flow_ctrl_en =
689 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
690 p_link->partner_rx_flow_ctrl_en =
691 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
692
693 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
694 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
695 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
696 break;
697 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
698 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
699 break;
700 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
701 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
702 break;
703 default:
704 p_link->partner_adv_pause = 0;
705 }
706
707 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
708
709 qed_link_update(p_hwfn);
710}
711
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300712int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200713{
714 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200715 struct qed_mcp_mb_params mb_params;
716 union drv_union_data union_data;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300717 struct eth_phy_cfg *phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200718 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200719 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200720
721 /* Set the shmem configuration according to params */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200722 phy_cfg = &union_data.drv_phy_cfg;
723 memset(phy_cfg, 0, sizeof(*phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200724 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
725 if (!params->speed.autoneg)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200726 phy_cfg->speed = params->speed.forced_speed;
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300727 phy_cfg->pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
728 phy_cfg->pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
729 phy_cfg->pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200730 phy_cfg->adv_speed = params->speed.advertised_speeds;
731 phy_cfg->loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200732
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200733 p_hwfn->b_drv_link_init = b_up;
734
Yuval Mintzcc875c22015-10-26 11:02:31 +0200735 if (b_up) {
736 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
737 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar5529bad2016-03-09 09:16:24 +0200738 phy_cfg->speed,
739 phy_cfg->pause,
740 phy_cfg->adv_speed,
741 phy_cfg->loopback_mode,
742 phy_cfg->feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200743 } else {
744 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
745 "Resetting link\n");
746 }
747
Tomer Tayar5529bad2016-03-09 09:16:24 +0200748 memset(&mb_params, 0, sizeof(mb_params));
749 mb_params.cmd = cmd;
750 mb_params.p_data_src = &union_data;
751 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200752
753 /* if mcp fails to respond we must abort */
754 if (rc) {
755 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
756 return rc;
757 }
758
759 /* Reset the link status if needed */
760 if (!b_up)
761 qed_mcp_handle_link_change(p_hwfn, p_ptt, true);
762
763 return 0;
764}
765
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400766static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
767 struct qed_ptt *p_ptt,
768 enum MFW_DRV_MSG_TYPE type)
769{
770 enum qed_mcp_protocol_type stats_type;
771 union qed_mcp_protocol_stats stats;
772 struct qed_mcp_mb_params mb_params;
773 union drv_union_data union_data;
774 u32 hsi_param;
775
776 switch (type) {
777 case MFW_DRV_MSG_GET_LAN_STATS:
778 stats_type = QED_MCP_LAN_STATS;
779 hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
780 break;
781 case MFW_DRV_MSG_GET_FCOE_STATS:
782 stats_type = QED_MCP_FCOE_STATS;
783 hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
784 break;
785 case MFW_DRV_MSG_GET_ISCSI_STATS:
786 stats_type = QED_MCP_ISCSI_STATS;
787 hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
788 break;
789 case MFW_DRV_MSG_GET_RDMA_STATS:
790 stats_type = QED_MCP_RDMA_STATS;
791 hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
792 break;
793 default:
794 DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
795 return;
796 }
797
798 qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
799
800 memset(&mb_params, 0, sizeof(mb_params));
801 mb_params.cmd = DRV_MSG_CODE_GET_STATS;
802 mb_params.param = hsi_param;
803 memcpy(&union_data, &stats, sizeof(stats));
804 mb_params.p_data_src = &union_data;
805 qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
806}
807
Manish Chopra4b01e512016-04-26 10:56:09 -0400808static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
809 struct public_func *p_shmem_info)
810{
811 struct qed_mcp_function_info *p_info;
812
813 p_info = &p_hwfn->mcp_info->func_info;
814
815 p_info->bandwidth_min = (p_shmem_info->config &
816 FUNC_MF_CFG_MIN_BW_MASK) >>
817 FUNC_MF_CFG_MIN_BW_SHIFT;
818 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
819 DP_INFO(p_hwfn,
820 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
821 p_info->bandwidth_min);
822 p_info->bandwidth_min = 1;
823 }
824
825 p_info->bandwidth_max = (p_shmem_info->config &
826 FUNC_MF_CFG_MAX_BW_MASK) >>
827 FUNC_MF_CFG_MAX_BW_SHIFT;
828 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
829 DP_INFO(p_hwfn,
830 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
831 p_info->bandwidth_max);
832 p_info->bandwidth_max = 100;
833 }
834}
835
836static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
837 struct qed_ptt *p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300838 struct public_func *p_data, int pfid)
Manish Chopra4b01e512016-04-26 10:56:09 -0400839{
840 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
841 PUBLIC_FUNC);
842 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
843 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
844 u32 i, size;
845
846 memset(p_data, 0, sizeof(*p_data));
847
Yuval Mintz1a635e42016-08-15 10:42:43 +0300848 size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
Manish Chopra4b01e512016-04-26 10:56:09 -0400849 for (i = 0; i < size / sizeof(u32); i++)
850 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
851 func_addr + (i << 2));
852 return size;
853}
854
Yuval Mintz1a635e42016-08-15 10:42:43 +0300855static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Manish Chopra4b01e512016-04-26 10:56:09 -0400856{
857 struct qed_mcp_function_info *p_info;
858 struct public_func shmem_info;
859 u32 resp = 0, param = 0;
860
Yuval Mintz1a635e42016-08-15 10:42:43 +0300861 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Manish Chopra4b01e512016-04-26 10:56:09 -0400862
863 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
864
865 p_info = &p_hwfn->mcp_info->func_info;
866
Manish Chopraa64b02d2016-04-26 10:56:10 -0400867 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -0400868 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
869
870 /* Acknowledge the MFW */
871 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
872 &param);
873}
874
Yuval Mintzcc875c22015-10-26 11:02:31 +0200875int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
876 struct qed_ptt *p_ptt)
877{
878 struct qed_mcp_info *info = p_hwfn->mcp_info;
879 int rc = 0;
880 bool found = false;
881 u16 i;
882
883 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
884
885 /* Read Messages from MFW */
886 qed_mcp_read_mb(p_hwfn, p_ptt);
887
888 /* Compare current messages to old ones */
889 for (i = 0; i < info->mfw_mb_length; i++) {
890 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
891 continue;
892
893 found = true;
894
895 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
896 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
897 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
898
899 switch (i) {
900 case MFW_DRV_MSG_LINK_CHANGE:
901 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
902 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300903 case MFW_DRV_MSG_VF_DISABLED:
904 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
905 break;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400906 case MFW_DRV_MSG_LLDP_DATA_UPDATED:
907 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
908 QED_DCBX_REMOTE_LLDP_MIB);
909 break;
910 case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
911 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
912 QED_DCBX_REMOTE_MIB);
913 break;
914 case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
915 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
916 QED_DCBX_OPERATIONAL_MIB);
917 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200918 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
919 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
920 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400921 case MFW_DRV_MSG_GET_LAN_STATS:
922 case MFW_DRV_MSG_GET_FCOE_STATS:
923 case MFW_DRV_MSG_GET_ISCSI_STATS:
924 case MFW_DRV_MSG_GET_RDMA_STATS:
925 qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
926 break;
Manish Chopra4b01e512016-04-26 10:56:09 -0400927 case MFW_DRV_MSG_BW_UPDATE:
928 qed_mcp_update_bw(p_hwfn, p_ptt);
929 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200930 default:
931 DP_NOTICE(p_hwfn, "Unimplemented MFW message %d\n", i);
932 rc = -EINVAL;
933 }
934 }
935
936 /* ACK everything */
937 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
938 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
939
940 /* MFW expect answer in BE, so we force write in that format */
941 qed_wr(p_hwfn, p_ptt,
942 info->mfw_mb_addr + sizeof(u32) +
943 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
944 sizeof(u32) + i * sizeof(u32),
945 (__force u32)val);
946 }
947
948 if (!found) {
949 DP_NOTICE(p_hwfn,
950 "Received an MFW message indication but no new message!\n");
951 rc = -EINVAL;
952 }
953
954 /* Copy the new mfw messages into the shadow */
955 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
956
957 return rc;
958}
959
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300960int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
961 struct qed_ptt *p_ptt,
962 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200963{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200964 u32 global_offsize;
965
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300966 if (IS_VF(p_hwfn->cdev)) {
967 if (p_hwfn->vf_iov_info) {
968 struct pfvf_acquire_resp_tlv *p_resp;
969
970 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
971 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
972 return 0;
973 } else {
974 DP_VERBOSE(p_hwfn,
975 QED_MSG_IOV,
976 "VF requested MFW version prior to ACQUIRE\n");
977 return -EINVAL;
978 }
979 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200980
981 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300982 SECTION_OFFSIZE_ADDR(p_hwfn->
983 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200984 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300985 *p_mfw_ver =
986 qed_rd(p_hwfn, p_ptt,
987 SECTION_ADDR(global_offsize,
988 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200989
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300990 if (p_running_bundle_id != NULL) {
991 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
992 SECTION_ADDR(global_offsize, 0) +
993 offsetof(struct public_global,
994 running_bundle_id));
995 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200996
997 return 0;
998}
999
Yuval Mintz1a635e42016-08-15 10:42:43 +03001000int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001001{
1002 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
1003 struct qed_ptt *p_ptt;
1004
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001005 if (IS_VF(cdev))
1006 return -EINVAL;
1007
Yuval Mintzcc875c22015-10-26 11:02:31 +02001008 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001009 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzcc875c22015-10-26 11:02:31 +02001010 return -EBUSY;
1011 }
1012
1013 *p_media_type = MEDIA_UNSPECIFIED;
1014
1015 p_ptt = qed_ptt_acquire(p_hwfn);
1016 if (!p_ptt)
1017 return -EBUSY;
1018
1019 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1020 offsetof(struct public_port, media_type));
1021
1022 qed_ptt_release(p_hwfn, p_ptt);
1023
1024 return 0;
1025}
1026
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001027static int
1028qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
1029 struct public_func *p_info,
1030 enum qed_pci_personality *p_proto)
1031{
1032 int rc = 0;
1033
1034 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
1035 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001036 if (test_bit(QED_DEV_CAP_ROCE,
1037 &p_hwfn->hw_info.device_capabilities))
1038 *p_proto = QED_PCI_ETH_ROCE;
1039 else
1040 *p_proto = QED_PCI_ETH;
1041 break;
1042 case FUNC_MF_CFG_PROTOCOL_ISCSI:
1043 *p_proto = QED_PCI_ISCSI;
1044 break;
1045 case FUNC_MF_CFG_PROTOCOL_ROCE:
1046 DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
1047 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001048 break;
1049 default:
1050 rc = -EINVAL;
1051 }
1052
1053 return rc;
1054}
1055
1056int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
1057 struct qed_ptt *p_ptt)
1058{
1059 struct qed_mcp_function_info *info;
1060 struct public_func shmem_info;
1061
Yuval Mintz1a635e42016-08-15 10:42:43 +03001062 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001063 info = &p_hwfn->mcp_info->func_info;
1064
1065 info->pause_on_host = (shmem_info.config &
1066 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
1067
Yuval Mintz1a635e42016-08-15 10:42:43 +03001068 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, &info->protocol)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001069 DP_ERR(p_hwfn, "Unknown personality %08x\n",
1070 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1071 return -EINVAL;
1072 }
1073
Manish Chopra4b01e512016-04-26 10:56:09 -04001074 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001075
1076 if (shmem_info.mac_upper || shmem_info.mac_lower) {
1077 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1078 info->mac[1] = (u8)(shmem_info.mac_upper);
1079 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1080 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1081 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1082 info->mac[5] = (u8)(shmem_info.mac_lower);
Mintz, Yuval14d39642016-10-31 07:14:23 +02001083
1084 /* Store primary MAC for later possible WoL */
1085 memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001086 } else {
1087 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1088 }
1089
1090 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
1091 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
1092 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
1093 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
1094
1095 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1096
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001097 info->mtu = (u16)shmem_info.mtu_size;
1098
Mintz, Yuval14d39642016-10-31 07:14:23 +02001099 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
1100 p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
1101 if (qed_mcp_is_init(p_hwfn)) {
1102 u32 resp = 0, param = 0;
1103 int rc;
1104
1105 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1106 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
1107 if (rc)
1108 return rc;
1109 if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
1110 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
1111 }
1112
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001113 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
Mintz, Yuval14d39642016-10-31 07:14:23 +02001114 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001115 info->pause_on_host, info->protocol,
1116 info->bandwidth_min, info->bandwidth_max,
1117 info->mac[0], info->mac[1], info->mac[2],
1118 info->mac[3], info->mac[4], info->mac[5],
Mintz, Yuval14d39642016-10-31 07:14:23 +02001119 info->wwn_port, info->wwn_node,
1120 info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001121
1122 return 0;
1123}
1124
Yuval Mintzcc875c22015-10-26 11:02:31 +02001125struct qed_mcp_link_params
1126*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1127{
1128 if (!p_hwfn || !p_hwfn->mcp_info)
1129 return NULL;
1130 return &p_hwfn->mcp_info->link_input;
1131}
1132
1133struct qed_mcp_link_state
1134*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1135{
1136 if (!p_hwfn || !p_hwfn->mcp_info)
1137 return NULL;
1138 return &p_hwfn->mcp_info->link_output;
1139}
1140
1141struct qed_mcp_link_capabilities
1142*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1143{
1144 if (!p_hwfn || !p_hwfn->mcp_info)
1145 return NULL;
1146 return &p_hwfn->mcp_info->link_capabilities;
1147}
1148
Yuval Mintz1a635e42016-08-15 10:42:43 +03001149int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001150{
1151 u32 resp = 0, param = 0;
1152 int rc;
1153
1154 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001155 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001156
1157 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001158 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001159
1160 return rc;
1161}
1162
Manish Chopracee4d262015-10-26 11:02:28 +02001163int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001164 struct qed_ptt *p_ptt, u32 *p_flash_size)
Manish Chopracee4d262015-10-26 11:02:28 +02001165{
1166 u32 flash_size;
1167
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001168 if (IS_VF(p_hwfn->cdev))
1169 return -EINVAL;
1170
Manish Chopracee4d262015-10-26 11:02:28 +02001171 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1172 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1173 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1174 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1175
1176 *p_flash_size = flash_size;
1177
1178 return 0;
1179}
1180
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001181int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1182 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1183{
1184 u32 resp = 0, param = 0, rc_param = 0;
1185 int rc;
1186
1187 /* Only Leader can configure MSIX, and need to take CMT into account */
1188 if (!IS_LEAD_HWFN(p_hwfn))
1189 return 0;
1190 num *= p_hwfn->cdev->num_hwfns;
1191
1192 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1193 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1194 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1195 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1196
1197 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1198 &resp, &rc_param);
1199
1200 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1201 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1202 rc = -EINVAL;
1203 } else {
1204 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1205 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1206 num, vf_id);
1207 }
1208
1209 return rc;
1210}
1211
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001212int
1213qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1214 struct qed_ptt *p_ptt,
1215 struct qed_mcp_drv_version *p_ver)
1216{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001217 struct drv_version_stc *p_drv_version;
1218 struct qed_mcp_mb_params mb_params;
1219 union drv_union_data union_data;
1220 __be32 val;
1221 u32 i;
1222 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001223
Tomer Tayar5529bad2016-03-09 09:16:24 +02001224 p_drv_version = &union_data.drv_version;
1225 p_drv_version->version = p_ver->version;
Manish Chopra4b01e512016-04-26 10:56:09 -04001226
Yuval Mintz67a99b72016-09-19 17:47:41 +03001227 for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
1228 val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
Manish Chopra4b01e512016-04-26 10:56:09 -04001229 *(__be32 *)&p_drv_version->name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001230 }
1231
Tomer Tayar5529bad2016-03-09 09:16:24 +02001232 memset(&mb_params, 0, sizeof(mb_params));
1233 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
1234 mb_params.p_data_src = &union_data;
1235 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1236 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001237 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001238
Tomer Tayar5529bad2016-03-09 09:16:24 +02001239 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001240}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001241
Tomer Tayar41024262016-09-05 14:35:10 +03001242int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1243{
1244 u32 resp = 0, param = 0;
1245 int rc;
1246
1247 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
1248 &param);
1249 if (rc)
1250 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1251
1252 return rc;
1253}
1254
1255int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1256{
1257 u32 value, cpu_mode;
1258
1259 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
1260
1261 value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1262 value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
1263 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
1264 cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1265
1266 return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
1267}
1268
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001269int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
1270 struct qed_ptt *p_ptt,
1271 enum qed_ov_client client)
1272{
1273 u32 resp = 0, param = 0;
1274 u32 drv_mb_param;
1275 int rc;
1276
1277 switch (client) {
1278 case QED_OV_CLIENT_DRV:
1279 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
1280 break;
1281 case QED_OV_CLIENT_USER:
1282 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
1283 break;
1284 case QED_OV_CLIENT_VENDOR_SPEC:
1285 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
1286 break;
1287 default:
1288 DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
1289 return -EINVAL;
1290 }
1291
1292 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
1293 drv_mb_param, &resp, &param);
1294 if (rc)
1295 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1296
1297 return rc;
1298}
1299
1300int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
1301 struct qed_ptt *p_ptt,
1302 enum qed_ov_driver_state drv_state)
1303{
1304 u32 resp = 0, param = 0;
1305 u32 drv_mb_param;
1306 int rc;
1307
1308 switch (drv_state) {
1309 case QED_OV_DRIVER_STATE_NOT_LOADED:
1310 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
1311 break;
1312 case QED_OV_DRIVER_STATE_DISABLED:
1313 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
1314 break;
1315 case QED_OV_DRIVER_STATE_ACTIVE:
1316 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
1317 break;
1318 default:
1319 DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
1320 return -EINVAL;
1321 }
1322
1323 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
1324 drv_mb_param, &resp, &param);
1325 if (rc)
1326 DP_ERR(p_hwfn, "Failed to send driver state\n");
1327
1328 return rc;
1329}
1330
1331int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
1332 struct qed_ptt *p_ptt, u16 mtu)
1333{
1334 u32 resp = 0, param = 0;
1335 u32 drv_mb_param;
1336 int rc;
1337
1338 drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
1339 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
1340 drv_mb_param, &resp, &param);
1341 if (rc)
1342 DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
1343
1344 return rc;
1345}
1346
1347int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
1348 struct qed_ptt *p_ptt, u8 *mac)
1349{
1350 struct qed_mcp_mb_params mb_params;
1351 union drv_union_data union_data;
1352 int rc;
1353
1354 memset(&mb_params, 0, sizeof(mb_params));
1355 mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
1356 mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
1357 DRV_MSG_CODE_VMAC_TYPE_SHIFT;
1358 mb_params.param |= MCP_PF_ID(p_hwfn);
1359 ether_addr_copy(&union_data.raw_data[0], mac);
1360 mb_params.p_data_src = &union_data;
1361 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1362 if (rc)
1363 DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
1364
Mintz, Yuval14d39642016-10-31 07:14:23 +02001365 /* Store primary MAC for later possible WoL */
1366 memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
1367
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001368 return rc;
1369}
1370
1371int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
1372 struct qed_ptt *p_ptt, enum qed_ov_wol wol)
1373{
1374 u32 resp = 0, param = 0;
1375 u32 drv_mb_param;
1376 int rc;
1377
Mintz, Yuval14d39642016-10-31 07:14:23 +02001378 if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
1379 DP_VERBOSE(p_hwfn, QED_MSG_SP,
1380 "Can't change WoL configuration when WoL isn't supported\n");
1381 return -EINVAL;
1382 }
1383
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001384 switch (wol) {
1385 case QED_OV_WOL_DEFAULT:
1386 drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
1387 break;
1388 case QED_OV_WOL_DISABLED:
1389 drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
1390 break;
1391 case QED_OV_WOL_ENABLED:
1392 drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
1393 break;
1394 default:
1395 DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
1396 return -EINVAL;
1397 }
1398
1399 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
1400 drv_mb_param, &resp, &param);
1401 if (rc)
1402 DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
1403
Mintz, Yuval14d39642016-10-31 07:14:23 +02001404 /* Store the WoL update for a future unload */
1405 p_hwfn->cdev->wol_config = (u8)wol;
1406
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001407 return rc;
1408}
1409
1410int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
1411 struct qed_ptt *p_ptt,
1412 enum qed_ov_eswitch eswitch)
1413{
1414 u32 resp = 0, param = 0;
1415 u32 drv_mb_param;
1416 int rc;
1417
1418 switch (eswitch) {
1419 case QED_OV_ESWITCH_NONE:
1420 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
1421 break;
1422 case QED_OV_ESWITCH_VEB:
1423 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
1424 break;
1425 case QED_OV_ESWITCH_VEPA:
1426 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
1427 break;
1428 default:
1429 DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
1430 return -EINVAL;
1431 }
1432
1433 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
1434 drv_mb_param, &resp, &param);
1435 if (rc)
1436 DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
1437
1438 return rc;
1439}
1440
Yuval Mintz1a635e42016-08-15 10:42:43 +03001441int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
1442 struct qed_ptt *p_ptt, enum qed_led_mode mode)
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001443{
1444 u32 resp = 0, param = 0, drv_mb_param;
1445 int rc;
1446
1447 switch (mode) {
1448 case QED_LED_MODE_ON:
1449 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
1450 break;
1451 case QED_LED_MODE_OFF:
1452 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
1453 break;
1454 case QED_LED_MODE_RESTORE:
1455 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
1456 break;
1457 default:
1458 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
1459 return -EINVAL;
1460 }
1461
1462 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
1463 drv_mb_param, &resp, &param);
1464
1465 return rc;
1466}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001467
Tomer Tayar41024262016-09-05 14:35:10 +03001468int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
1469 struct qed_ptt *p_ptt, u32 mask_parities)
1470{
1471 u32 resp = 0, param = 0;
1472 int rc;
1473
1474 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
1475 mask_parities, &resp, &param);
1476
1477 if (rc) {
1478 DP_ERR(p_hwfn,
1479 "MCP response failure for mask parities, aborting\n");
1480 } else if (resp != FW_MSG_CODE_OK) {
1481 DP_ERR(p_hwfn,
1482 "MCP did not acknowledge mask parity request. Old MFW?\n");
1483 rc = -EINVAL;
1484 }
1485
1486 return rc;
1487}
1488
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001489int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
1490{
1491 u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
1492 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
1493 u32 resp = 0, resp_param = 0;
1494 struct qed_ptt *p_ptt;
1495 int rc = 0;
1496
1497 p_ptt = qed_ptt_acquire(p_hwfn);
1498 if (!p_ptt)
1499 return -EBUSY;
1500
1501 while (bytes_left > 0) {
1502 bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
1503
1504 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1505 DRV_MSG_CODE_NVM_READ_NVRAM,
1506 addr + offset +
1507 (bytes_to_copy <<
1508 DRV_MB_PARAM_NVM_LEN_SHIFT),
1509 &resp, &resp_param,
1510 &read_len,
1511 (u32 *)(p_buf + offset));
1512
1513 if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
1514 DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
1515 break;
1516 }
1517
1518 /* This can be a lengthy process, and it's possible scheduler
1519 * isn't preemptable. Sleep a bit to prevent CPU hogging.
1520 */
1521 if (bytes_left % 0x1000 <
1522 (bytes_left - read_len) % 0x1000)
1523 usleep_range(1000, 2000);
1524
1525 offset += read_len;
1526 bytes_left -= read_len;
1527 }
1528
1529 cdev->mcp_nvm_resp = resp;
1530 qed_ptt_release(p_hwfn, p_ptt);
1531
1532 return rc;
1533}
1534
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001535int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1536{
1537 u32 drv_mb_param = 0, rsp, param;
1538 int rc = 0;
1539
1540 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
1541 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1542
1543 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1544 drv_mb_param, &rsp, &param);
1545
1546 if (rc)
1547 return rc;
1548
1549 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1550 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1551 rc = -EAGAIN;
1552
1553 return rc;
1554}
1555
1556int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1557{
1558 u32 drv_mb_param, rsp, param;
1559 int rc = 0;
1560
1561 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
1562 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1563
1564 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1565 drv_mb_param, &rsp, &param);
1566
1567 if (rc)
1568 return rc;
1569
1570 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1571 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1572 rc = -EAGAIN;
1573
1574 return rc;
1575}
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001576
1577int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
1578 struct qed_ptt *p_ptt,
1579 u32 *num_images)
1580{
1581 u32 drv_mb_param = 0, rsp;
1582 int rc = 0;
1583
1584 drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
1585 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1586
1587 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1588 drv_mb_param, &rsp, num_images);
1589 if (rc)
1590 return rc;
1591
1592 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
1593 rc = -EINVAL;
1594
1595 return rc;
1596}
1597
1598int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
1599 struct qed_ptt *p_ptt,
1600 struct bist_nvm_image_att *p_image_att,
1601 u32 image_index)
1602{
1603 u32 buf_size = 0, param, resp = 0, resp_param = 0;
1604 int rc;
1605
1606 param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
1607 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
1608 param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
1609
1610 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1611 DRV_MSG_CODE_BIST_TEST, param,
1612 &resp, &resp_param,
1613 &buf_size,
1614 (u32 *)p_image_att);
1615 if (rc)
1616 return rc;
1617
1618 if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1619 (p_image_att->return_code != 1))
1620 rc = -EINVAL;
1621
1622 return rc;
1623}