blob: cde7d1ce4a3c79ce20e47f99a91af2c932cd6b63 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030053#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030054#include <rdma/ib_smi.h>
55#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020056#include <linux/in.h>
57#include <linux/etherdevice.h>
58#include <linux/mlx5/fs.h>
Or Gerlitz78984892016-11-30 20:33:33 +020059#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030060#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030061#include "cmd.h"
Huy Nguyenc85023e2017-05-30 09:42:54 +030062#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030063
64#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020065#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030066
67MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
68MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
69MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030070
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020073 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030074
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Moni Shouafd65f1b2017-05-30 09:56:05 +0300101static int get_port_state(struct ib_device *ibdev,
102 u8 port_num,
103 enum ib_port_state *state)
104{
105 struct ib_port_attr attr;
106 int ret;
107
108 memset(&attr, 0, sizeof(attr));
109 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
110 if (!ret)
111 *state = attr.state;
112 return ret;
113}
114
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200115static int mlx5_netdev_event(struct notifier_block *this,
116 unsigned long event, void *ptr)
117{
118 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
119 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
120 roce.nb);
121
Aviv Heller5ec8c832016-09-18 20:48:00 +0300122 switch (event) {
123 case NETDEV_REGISTER:
124 case NETDEV_UNREGISTER:
125 write_lock(&ibdev->roce.netdev_lock);
126 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
127 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
128 NULL : ndev;
129 write_unlock(&ibdev->roce.netdev_lock);
130 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200131
Moni Shouafd65f1b2017-05-30 09:56:05 +0300132 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300133 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300134 case NETDEV_DOWN: {
135 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
136 struct net_device *upper = NULL;
137
138 if (lag_ndev) {
139 upper = netdev_master_upper_dev_get(lag_ndev);
140 dev_put(lag_ndev);
141 }
142
143 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
144 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800145 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300146 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300147
Moni Shouafd65f1b2017-05-30 09:56:05 +0300148 if (get_port_state(&ibdev->ib_dev, 1, &port_state))
149 return NOTIFY_DONE;
150
151 if (ibdev->roce.last_port_state == port_state)
152 return NOTIFY_DONE;
153
154 ibdev->roce.last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300155 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300156 if (port_state == IB_PORT_DOWN)
157 ibev.event = IB_EVENT_PORT_ERR;
158 else if (port_state == IB_PORT_ACTIVE)
159 ibev.event = IB_EVENT_PORT_ACTIVE;
160 else
161 return NOTIFY_DONE;
162
Aviv Heller5ec8c832016-09-18 20:48:00 +0300163 ibev.element.port_num = 1;
164 ib_dispatch_event(&ibev);
165 }
166 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300167 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300168
169 default:
170 break;
171 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200172
173 return NOTIFY_DONE;
174}
175
176static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
177 u8 port_num)
178{
179 struct mlx5_ib_dev *ibdev = to_mdev(device);
180 struct net_device *ndev;
181
Aviv Heller88621df2016-09-18 20:48:02 +0300182 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
183 if (ndev)
184 return ndev;
185
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200186 /* Ensure ndev does not disappear before we invoke dev_hold()
187 */
188 read_lock(&ibdev->roce.netdev_lock);
189 ndev = ibdev->roce.netdev;
190 if (ndev)
191 dev_hold(ndev);
192 read_unlock(&ibdev->roce.netdev_lock);
193
194 return ndev;
195}
196
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300197static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
198 u8 *active_width)
199{
200 switch (eth_proto_oper) {
201 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
202 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
203 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
204 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
205 *active_width = IB_WIDTH_1X;
206 *active_speed = IB_SPEED_SDR;
207 break;
208 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
209 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
210 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
211 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
212 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
213 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
214 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
215 *active_width = IB_WIDTH_1X;
216 *active_speed = IB_SPEED_QDR;
217 break;
218 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
219 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
220 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
221 *active_width = IB_WIDTH_1X;
222 *active_speed = IB_SPEED_EDR;
223 break;
224 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
225 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
226 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
227 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
228 *active_width = IB_WIDTH_4X;
229 *active_speed = IB_SPEED_QDR;
230 break;
231 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
232 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
233 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
234 *active_width = IB_WIDTH_1X;
235 *active_speed = IB_SPEED_HDR;
236 break;
237 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
238 *active_width = IB_WIDTH_4X;
239 *active_speed = IB_SPEED_FDR;
240 break;
241 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
242 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
243 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
244 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
245 *active_width = IB_WIDTH_4X;
246 *active_speed = IB_SPEED_EDR;
247 break;
248 default:
249 return -EINVAL;
250 }
251
252 return 0;
253}
254
Ilan Tayari095b0922017-05-14 16:04:30 +0300255static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
256 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200257{
258 struct mlx5_ib_dev *dev = to_mdev(device);
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300259 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300260 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200261 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200262 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300263 u32 eth_prot_oper;
Ilan Tayari095b0922017-05-14 16:04:30 +0300264 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200265
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300266 /* Possible bad flows are checked before filling out props so in case
267 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300268 */
Ilan Tayari095b0922017-05-14 16:04:30 +0300269 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
270 if (err)
271 return err;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300272
273 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
274 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200275
276 props->port_cap_flags |= IB_PORT_CM_SUP;
277 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
278
279 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
280 roce_address_table_size);
281 props->max_mtu = IB_MTU_4096;
282 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
283 props->pkey_tbl_len = 1;
284 props->state = IB_PORT_DOWN;
285 props->phys_state = 3;
286
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200287 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
288 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200289
290 ndev = mlx5_ib_get_netdev(device, port_num);
291 if (!ndev)
Ilan Tayari095b0922017-05-14 16:04:30 +0300292 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200293
Aviv Heller88621df2016-09-18 20:48:02 +0300294 if (mlx5_lag_is_active(dev->mdev)) {
295 rcu_read_lock();
296 upper = netdev_master_upper_dev_get_rcu(ndev);
297 if (upper) {
298 dev_put(ndev);
299 ndev = upper;
300 dev_hold(ndev);
301 }
302 rcu_read_unlock();
303 }
304
Achiad Shochat3f89a642015-12-23 18:47:21 +0200305 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
306 props->state = IB_PORT_ACTIVE;
307 props->phys_state = 5;
308 }
309
310 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
311
312 dev_put(ndev);
313
314 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Ilan Tayari095b0922017-05-14 16:04:30 +0300315 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200316}
317
Ilan Tayari095b0922017-05-14 16:04:30 +0300318static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
319 unsigned int index, const union ib_gid *gid,
320 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200321{
Ilan Tayari095b0922017-05-14 16:04:30 +0300322 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
323 u8 roce_version = 0;
324 u8 roce_l3_type = 0;
325 bool vlan = false;
326 u8 mac[ETH_ALEN];
327 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200328
Ilan Tayari095b0922017-05-14 16:04:30 +0300329 if (gid) {
330 gid_type = attr->gid_type;
331 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200332
Ilan Tayari095b0922017-05-14 16:04:30 +0300333 if (is_vlan_dev(attr->ndev)) {
334 vlan = true;
335 vlan_id = vlan_dev_vlan_id(attr->ndev);
336 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200337 }
338
Ilan Tayari095b0922017-05-14 16:04:30 +0300339 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200340 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300341 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200342 break;
343 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300344 roce_version = MLX5_ROCE_VERSION_2;
345 if (ipv6_addr_v4mapped((void *)gid))
346 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
347 else
348 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200349 break;
350
351 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300352 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200353 }
354
Ilan Tayari095b0922017-05-14 16:04:30 +0300355 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
356 roce_l3_type, gid->raw, mac, vlan,
357 vlan_id);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200358}
359
360static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
361 unsigned int index, const union ib_gid *gid,
362 const struct ib_gid_attr *attr,
363 __always_unused void **context)
364{
Ilan Tayari095b0922017-05-14 16:04:30 +0300365 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200366}
367
368static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
369 unsigned int index, __always_unused void **context)
370{
Ilan Tayari095b0922017-05-14 16:04:30 +0300371 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200372}
373
Achiad Shochat2811ba52015-12-23 18:47:24 +0200374__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
375 int index)
376{
377 struct ib_gid_attr attr;
378 union ib_gid gid;
379
380 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
381 return 0;
382
383 if (!attr.ndev)
384 return 0;
385
386 dev_put(attr.ndev);
387
388 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
389 return 0;
390
391 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
392}
393
Majd Dibbinyed884512017-01-18 14:10:35 +0200394int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
395 int index, enum ib_gid_type *gid_type)
396{
397 struct ib_gid_attr attr;
398 union ib_gid gid;
399 int ret;
400
401 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
402 if (ret)
403 return ret;
404
405 if (!attr.ndev)
406 return -ENODEV;
407
408 dev_put(attr.ndev);
409
410 *gid_type = attr.gid_type;
411
412 return 0;
413}
414
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300415static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
416{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300417 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
418 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
419 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300420}
421
422enum {
423 MLX5_VPORT_ACCESS_METHOD_MAD,
424 MLX5_VPORT_ACCESS_METHOD_HCA,
425 MLX5_VPORT_ACCESS_METHOD_NIC,
426};
427
428static int mlx5_get_vport_access_method(struct ib_device *ibdev)
429{
430 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
431 return MLX5_VPORT_ACCESS_METHOD_MAD;
432
Achiad Shochatebd61f62015-12-23 18:47:16 +0200433 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300434 IB_LINK_LAYER_ETHERNET)
435 return MLX5_VPORT_ACCESS_METHOD_NIC;
436
437 return MLX5_VPORT_ACCESS_METHOD_HCA;
438}
439
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200440static void get_atomic_caps(struct mlx5_ib_dev *dev,
441 struct ib_device_attr *props)
442{
443 u8 tmp;
444 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
445 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
446 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300447 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200448
449 /* Check if HW supports 8 bytes standard atomic operations and capable
450 * of host endianness respond
451 */
452 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
453 if (((atomic_operations & tmp) == tmp) &&
454 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
455 (atomic_req_8B_endianness_mode)) {
456 props->atomic_cap = IB_ATOMIC_HCA;
457 } else {
458 props->atomic_cap = IB_ATOMIC_NONE;
459 }
460}
461
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300462static int mlx5_query_system_image_guid(struct ib_device *ibdev,
463 __be64 *sys_image_guid)
464{
465 struct mlx5_ib_dev *dev = to_mdev(ibdev);
466 struct mlx5_core_dev *mdev = dev->mdev;
467 u64 tmp;
468 int err;
469
470 switch (mlx5_get_vport_access_method(ibdev)) {
471 case MLX5_VPORT_ACCESS_METHOD_MAD:
472 return mlx5_query_mad_ifc_system_image_guid(ibdev,
473 sys_image_guid);
474
475 case MLX5_VPORT_ACCESS_METHOD_HCA:
476 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200477 break;
478
479 case MLX5_VPORT_ACCESS_METHOD_NIC:
480 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
481 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300482
483 default:
484 return -EINVAL;
485 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200486
487 if (!err)
488 *sys_image_guid = cpu_to_be64(tmp);
489
490 return err;
491
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300492}
493
494static int mlx5_query_max_pkeys(struct ib_device *ibdev,
495 u16 *max_pkeys)
496{
497 struct mlx5_ib_dev *dev = to_mdev(ibdev);
498 struct mlx5_core_dev *mdev = dev->mdev;
499
500 switch (mlx5_get_vport_access_method(ibdev)) {
501 case MLX5_VPORT_ACCESS_METHOD_MAD:
502 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
503
504 case MLX5_VPORT_ACCESS_METHOD_HCA:
505 case MLX5_VPORT_ACCESS_METHOD_NIC:
506 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
507 pkey_table_size));
508 return 0;
509
510 default:
511 return -EINVAL;
512 }
513}
514
515static int mlx5_query_vendor_id(struct ib_device *ibdev,
516 u32 *vendor_id)
517{
518 struct mlx5_ib_dev *dev = to_mdev(ibdev);
519
520 switch (mlx5_get_vport_access_method(ibdev)) {
521 case MLX5_VPORT_ACCESS_METHOD_MAD:
522 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
523
524 case MLX5_VPORT_ACCESS_METHOD_HCA:
525 case MLX5_VPORT_ACCESS_METHOD_NIC:
526 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
527
528 default:
529 return -EINVAL;
530 }
531}
532
533static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
534 __be64 *node_guid)
535{
536 u64 tmp;
537 int err;
538
539 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
540 case MLX5_VPORT_ACCESS_METHOD_MAD:
541 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
542
543 case MLX5_VPORT_ACCESS_METHOD_HCA:
544 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200545 break;
546
547 case MLX5_VPORT_ACCESS_METHOD_NIC:
548 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
549 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300550
551 default:
552 return -EINVAL;
553 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200554
555 if (!err)
556 *node_guid = cpu_to_be64(tmp);
557
558 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300559}
560
561struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700562 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300563};
564
565static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
566{
567 struct mlx5_reg_node_desc in;
568
569 if (mlx5_use_mad_ifc(dev))
570 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
571
572 memset(&in, 0, sizeof(in));
573
574 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
575 sizeof(struct mlx5_reg_node_desc),
576 MLX5_REG_NODE_DESC, 0, 0);
577}
578
Eli Cohene126ba92013-07-07 17:25:49 +0300579static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300580 struct ib_device_attr *props,
581 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300582{
583 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300584 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300585 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300586 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300587 int max_rq_sg;
588 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300589 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300590 struct mlx5_ib_query_device_resp resp = {};
591 size_t resp_len;
592 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300593
Bodong Wang402ca532016-06-17 15:02:20 +0300594 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
595 if (uhw->outlen && uhw->outlen < resp_len)
596 return -EINVAL;
597 else
598 resp.response_length = resp_len;
599
600 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300601 return -EINVAL;
602
Eli Cohene126ba92013-07-07 17:25:49 +0300603 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300604 err = mlx5_query_system_image_guid(ibdev,
605 &props->sys_image_guid);
606 if (err)
607 return err;
608
609 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
610 if (err)
611 return err;
612
613 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
614 if (err)
615 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300616
Jack Morgenstein9603b612014-07-28 23:30:22 +0300617 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
618 (fw_rev_min(dev->mdev) << 16) |
619 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300620 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
621 IB_DEVICE_PORT_ACTIVE_EVENT |
622 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200623 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300624
625 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300626 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300627 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300628 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300629 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300630 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300631 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300632 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200633 if (MLX5_CAP_GEN(mdev, imaicl)) {
634 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
635 IB_DEVICE_MEM_WINDOW_TYPE_2B;
636 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200637 /* We support 'Gappy' memory registration too */
638 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200639 }
Eli Cohene126ba92013-07-07 17:25:49 +0300640 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300641 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200642 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
643 /* At this stage no support for signature handover */
644 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
645 IB_PROT_T10DIF_TYPE_2 |
646 IB_PROT_T10DIF_TYPE_3;
647 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
648 IB_GUARD_T10DIF_CSUM;
649 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300650 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300651 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300652
Bodong Wang402ca532016-06-17 15:02:20 +0300653 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200654 if (MLX5_CAP_ETH(mdev, csum_cap)) {
655 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200656 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200657 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
658 }
659
660 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
661 props->raw_packet_caps |=
662 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200663
Bodong Wang402ca532016-06-17 15:02:20 +0300664 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
665 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
666 if (max_tso) {
667 resp.tso_caps.max_tso = 1 << max_tso;
668 resp.tso_caps.supported_qpts |=
669 1 << IB_QPT_RAW_PACKET;
670 resp.response_length += sizeof(resp.tso_caps);
671 }
672 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300673
674 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
675 resp.rss_caps.rx_hash_function =
676 MLX5_RX_HASH_FUNC_TOEPLITZ;
677 resp.rss_caps.rx_hash_fields_mask =
678 MLX5_RX_HASH_SRC_IPV4 |
679 MLX5_RX_HASH_DST_IPV4 |
680 MLX5_RX_HASH_SRC_IPV6 |
681 MLX5_RX_HASH_DST_IPV6 |
682 MLX5_RX_HASH_SRC_PORT_TCP |
683 MLX5_RX_HASH_DST_PORT_TCP |
684 MLX5_RX_HASH_SRC_PORT_UDP |
685 MLX5_RX_HASH_DST_PORT_UDP;
686 resp.response_length += sizeof(resp.rss_caps);
687 }
688 } else {
689 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
690 resp.response_length += sizeof(resp.tso_caps);
691 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
692 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300693 }
694
Erez Shitritf0313962016-02-21 16:27:17 +0200695 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
696 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
697 props->device_cap_flags |= IB_DEVICE_UD_TSO;
698 }
699
Maor Gottlieb03404e82017-05-30 10:29:13 +0300700 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
701 MLX5_CAP_GEN(dev->mdev, general_notification_event))
702 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
703
Yishai Hadas1d54f892017-06-08 16:15:11 +0300704 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
705 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
706 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
707
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300708 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200709 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
710 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300711 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200712 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
713 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300714
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300715 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
716 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
717
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300718 props->vendor_part_id = mdev->pdev->device;
719 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300720
721 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300722 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300723 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
724 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
725 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
726 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300727 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
728 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
729 sizeof(struct mlx5_wqe_raddr_seg)) /
730 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300731 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300732 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300733 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200734 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300735 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
736 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
737 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
738 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
739 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
740 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
741 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300742 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300743 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200744 props->max_fast_reg_page_list_len =
745 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200746 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300747 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300748 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
749 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300750 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
751 props->max_mcast_grp;
752 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300753 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200754 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
755 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300756
Haggai Eran8cdd3122014-12-11 17:04:20 +0200757#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300758 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200759 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
760 props->odp_caps = dev->odp_caps;
761#endif
762
Leon Romanovsky051f2632015-12-20 12:16:11 +0200763 if (MLX5_CAP_GEN(mdev, cd))
764 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
765
Eli Coheneff901d2016-03-11 22:58:42 +0200766 if (!mlx5_core_is_pf(mdev))
767 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
768
Yishai Hadas31f69a82016-08-28 11:28:45 +0300769 if (mlx5_ib_port_link_layer(ibdev, 1) ==
770 IB_LINK_LAYER_ETHERNET) {
771 props->rss_caps.max_rwq_indirection_tables =
772 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
773 props->rss_caps.max_rwq_indirection_table_size =
774 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
775 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
776 props->max_wq_type_rq =
777 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
778 }
779
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200780 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
781 resp.cqe_comp_caps.max_num =
782 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
783 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
784 resp.cqe_comp_caps.supported_format =
785 MLX5_IB_CQE_RES_FORMAT_HASH |
786 MLX5_IB_CQE_RES_FORMAT_CSUM;
787 resp.response_length += sizeof(resp.cqe_comp_caps);
788 }
789
Bodong Wangd9491672016-12-01 13:43:13 +0200790 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
791 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
792 MLX5_CAP_GEN(mdev, qos)) {
793 resp.packet_pacing_caps.qp_rate_limit_max =
794 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
795 resp.packet_pacing_caps.qp_rate_limit_min =
796 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
797 resp.packet_pacing_caps.supported_qpts |=
798 1 << IB_QPT_RAW_PACKET;
799 }
800 resp.response_length += sizeof(resp.packet_pacing_caps);
801 }
802
Leon Romanovsky9f885202017-01-02 11:37:39 +0200803 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
804 uhw->outlen)) {
805 resp.mlx5_ib_support_multi_pkt_send_wqes =
806 MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
807 resp.response_length +=
808 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
809 }
810
811 if (field_avail(typeof(resp), reserved, uhw->outlen))
812 resp.response_length += sizeof(resp.reserved);
813
Bodong Wang402ca532016-06-17 15:02:20 +0300814 if (uhw->outlen) {
815 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
816
817 if (err)
818 return err;
819 }
820
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300821 return 0;
822}
Eli Cohene126ba92013-07-07 17:25:49 +0300823
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300824enum mlx5_ib_width {
825 MLX5_IB_WIDTH_1X = 1 << 0,
826 MLX5_IB_WIDTH_2X = 1 << 1,
827 MLX5_IB_WIDTH_4X = 1 << 2,
828 MLX5_IB_WIDTH_8X = 1 << 3,
829 MLX5_IB_WIDTH_12X = 1 << 4
830};
831
832static int translate_active_width(struct ib_device *ibdev, u8 active_width,
833 u8 *ib_width)
834{
835 struct mlx5_ib_dev *dev = to_mdev(ibdev);
836 int err = 0;
837
838 if (active_width & MLX5_IB_WIDTH_1X) {
839 *ib_width = IB_WIDTH_1X;
840 } else if (active_width & MLX5_IB_WIDTH_2X) {
841 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
842 (int)active_width);
843 err = -EINVAL;
844 } else if (active_width & MLX5_IB_WIDTH_4X) {
845 *ib_width = IB_WIDTH_4X;
846 } else if (active_width & MLX5_IB_WIDTH_8X) {
847 *ib_width = IB_WIDTH_8X;
848 } else if (active_width & MLX5_IB_WIDTH_12X) {
849 *ib_width = IB_WIDTH_12X;
850 } else {
851 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
852 (int)active_width);
853 err = -EINVAL;
854 }
855
856 return err;
857}
858
859static int mlx5_mtu_to_ib_mtu(int mtu)
860{
861 switch (mtu) {
862 case 256: return 1;
863 case 512: return 2;
864 case 1024: return 3;
865 case 2048: return 4;
866 case 4096: return 5;
867 default:
868 pr_warn("invalid mtu\n");
869 return -1;
870 }
871}
872
873enum ib_max_vl_num {
874 __IB_MAX_VL_0 = 1,
875 __IB_MAX_VL_0_1 = 2,
876 __IB_MAX_VL_0_3 = 3,
877 __IB_MAX_VL_0_7 = 4,
878 __IB_MAX_VL_0_14 = 5,
879};
880
881enum mlx5_vl_hw_cap {
882 MLX5_VL_HW_0 = 1,
883 MLX5_VL_HW_0_1 = 2,
884 MLX5_VL_HW_0_2 = 3,
885 MLX5_VL_HW_0_3 = 4,
886 MLX5_VL_HW_0_4 = 5,
887 MLX5_VL_HW_0_5 = 6,
888 MLX5_VL_HW_0_6 = 7,
889 MLX5_VL_HW_0_7 = 8,
890 MLX5_VL_HW_0_14 = 15
891};
892
893static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
894 u8 *max_vl_num)
895{
896 switch (vl_hw_cap) {
897 case MLX5_VL_HW_0:
898 *max_vl_num = __IB_MAX_VL_0;
899 break;
900 case MLX5_VL_HW_0_1:
901 *max_vl_num = __IB_MAX_VL_0_1;
902 break;
903 case MLX5_VL_HW_0_3:
904 *max_vl_num = __IB_MAX_VL_0_3;
905 break;
906 case MLX5_VL_HW_0_7:
907 *max_vl_num = __IB_MAX_VL_0_7;
908 break;
909 case MLX5_VL_HW_0_14:
910 *max_vl_num = __IB_MAX_VL_0_14;
911 break;
912
913 default:
914 return -EINVAL;
915 }
916
917 return 0;
918}
919
920static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
921 struct ib_port_attr *props)
922{
923 struct mlx5_ib_dev *dev = to_mdev(ibdev);
924 struct mlx5_core_dev *mdev = dev->mdev;
925 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300926 u16 max_mtu;
927 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300928 int err;
929 u8 ib_link_width_oper;
930 u8 vl_hw_cap;
931
932 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
933 if (!rep) {
934 err = -ENOMEM;
935 goto out;
936 }
937
Or Gerlitzc4550c62017-01-24 13:02:39 +0200938 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300939
940 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
941 if (err)
942 goto out;
943
944 props->lid = rep->lid;
945 props->lmc = rep->lmc;
946 props->sm_lid = rep->sm_lid;
947 props->sm_sl = rep->sm_sl;
948 props->state = rep->vport_state;
949 props->phys_state = rep->port_physical_state;
950 props->port_cap_flags = rep->cap_mask1;
951 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
952 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
953 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
954 props->bad_pkey_cntr = rep->pkey_violation_counter;
955 props->qkey_viol_cntr = rep->qkey_violation_counter;
956 props->subnet_timeout = rep->subnet_timeout;
957 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200958 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300959
960 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
961 if (err)
962 goto out;
963
964 err = translate_active_width(ibdev, ib_link_width_oper,
965 &props->active_width);
966 if (err)
967 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300968 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300969 if (err)
970 goto out;
971
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300972 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300973
974 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
975
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300976 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300977
978 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
979
980 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
981 if (err)
982 goto out;
983
984 err = translate_max_vl_num(ibdev, vl_hw_cap,
985 &props->max_vl_num);
986out:
987 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300988 return err;
989}
990
991int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
992 struct ib_port_attr *props)
993{
Ilan Tayari095b0922017-05-14 16:04:30 +0300994 unsigned int count;
995 int ret;
996
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300997 switch (mlx5_get_vport_access_method(ibdev)) {
998 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +0300999 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1000 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001001
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001002 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001003 ret = mlx5_query_hca_port(ibdev, port, props);
1004 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001005
Achiad Shochat3f89a642015-12-23 18:47:21 +02001006 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001007 ret = mlx5_query_port_roce(ibdev, port, props);
1008 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001009
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001010 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001011 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001012 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001013
1014 if (!ret && props) {
1015 count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
1016 props->gid_tbl_len -= count;
1017 }
1018 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001019}
1020
1021static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1022 union ib_gid *gid)
1023{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001024 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1025 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001026
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001027 switch (mlx5_get_vport_access_method(ibdev)) {
1028 case MLX5_VPORT_ACCESS_METHOD_MAD:
1029 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001030
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001031 case MLX5_VPORT_ACCESS_METHOD_HCA:
1032 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001033
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001034 default:
1035 return -EINVAL;
1036 }
Eli Cohene126ba92013-07-07 17:25:49 +03001037
Eli Cohene126ba92013-07-07 17:25:49 +03001038}
1039
1040static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1041 u16 *pkey)
1042{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001043 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1044 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001045
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001046 switch (mlx5_get_vport_access_method(ibdev)) {
1047 case MLX5_VPORT_ACCESS_METHOD_MAD:
1048 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001049
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001050 case MLX5_VPORT_ACCESS_METHOD_HCA:
1051 case MLX5_VPORT_ACCESS_METHOD_NIC:
1052 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
1053 pkey);
1054 default:
1055 return -EINVAL;
1056 }
Eli Cohene126ba92013-07-07 17:25:49 +03001057}
1058
Eli Cohene126ba92013-07-07 17:25:49 +03001059static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1060 struct ib_device_modify *props)
1061{
1062 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1063 struct mlx5_reg_node_desc in;
1064 struct mlx5_reg_node_desc out;
1065 int err;
1066
1067 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1068 return -EOPNOTSUPP;
1069
1070 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1071 return 0;
1072
1073 /*
1074 * If possible, pass node desc to FW, so it can generate
1075 * a 144 trap. If cmd fails, just ignore.
1076 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001077 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001078 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001079 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1080 if (err)
1081 return err;
1082
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001083 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001084
1085 return err;
1086}
1087
Eli Cohencdbe33d2017-02-14 07:25:38 +02001088static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1089 u32 value)
1090{
1091 struct mlx5_hca_vport_context ctx = {};
1092 int err;
1093
1094 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1095 port_num, 0, &ctx);
1096 if (err)
1097 return err;
1098
1099 if (~ctx.cap_mask1_perm & mask) {
1100 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1101 mask, ctx.cap_mask1_perm);
1102 return -EINVAL;
1103 }
1104
1105 ctx.cap_mask1 = value;
1106 ctx.cap_mask1_perm = mask;
1107 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1108 port_num, 0, &ctx);
1109
1110 return err;
1111}
1112
Eli Cohene126ba92013-07-07 17:25:49 +03001113static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1114 struct ib_port_modify *props)
1115{
1116 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1117 struct ib_port_attr attr;
1118 u32 tmp;
1119 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001120 u32 change_mask;
1121 u32 value;
1122 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1123 IB_LINK_LAYER_INFINIBAND);
1124
1125 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1126 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1127 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1128 return set_port_caps_atomic(dev, port, change_mask, value);
1129 }
Eli Cohene126ba92013-07-07 17:25:49 +03001130
1131 mutex_lock(&dev->cap_mask_mutex);
1132
Or Gerlitzc4550c62017-01-24 13:02:39 +02001133 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001134 if (err)
1135 goto out;
1136
1137 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1138 ~props->clr_port_cap_mask;
1139
Jack Morgenstein9603b612014-07-28 23:30:22 +03001140 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001141
1142out:
1143 mutex_unlock(&dev->cap_mask_mutex);
1144 return err;
1145}
1146
Eli Cohen30aa60b2017-01-03 23:55:27 +02001147static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1148{
1149 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1150 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1151}
1152
Eli Cohenb037c292017-01-03 23:55:26 +02001153static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1154 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1155 u32 *num_sys_pages)
1156{
1157 int uars_per_sys_page;
1158 int bfregs_per_sys_page;
1159 int ref_bfregs = req->total_num_bfregs;
1160
1161 if (req->total_num_bfregs == 0)
1162 return -EINVAL;
1163
1164 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1165 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1166
1167 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1168 return -ENOMEM;
1169
1170 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1171 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1172 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1173 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1174
1175 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1176 return -EINVAL;
1177
Colin Ian King9c2d33d2017-06-27 08:40:59 +01001178 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001179 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1180 lib_uar_4k ? "yes" : "no", ref_bfregs,
1181 req->total_num_bfregs, *num_sys_pages);
1182
1183 return 0;
1184}
1185
1186static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1187{
1188 struct mlx5_bfreg_info *bfregi;
1189 int err;
1190 int i;
1191
1192 bfregi = &context->bfregi;
1193 for (i = 0; i < bfregi->num_sys_pages; i++) {
1194 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1195 if (err)
1196 goto error;
1197
1198 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1199 }
1200 return 0;
1201
1202error:
1203 for (--i; i >= 0; i--)
1204 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1205 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1206
1207 return err;
1208}
1209
1210static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1211{
1212 struct mlx5_bfreg_info *bfregi;
1213 int err;
1214 int i;
1215
1216 bfregi = &context->bfregi;
1217 for (i = 0; i < bfregi->num_sys_pages; i++) {
1218 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1219 if (err) {
1220 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1221 return err;
1222 }
1223 }
1224 return 0;
1225}
1226
Huy Nguyenc85023e2017-05-30 09:42:54 +03001227static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1228{
1229 int err;
1230
1231 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1232 if (err)
1233 return err;
1234
1235 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1236 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1237 return err;
1238
1239 mutex_lock(&dev->lb_mutex);
1240 dev->user_td++;
1241
1242 if (dev->user_td == 2)
1243 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1244
1245 mutex_unlock(&dev->lb_mutex);
1246 return err;
1247}
1248
1249static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1250{
1251 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1252
1253 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1254 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1255 return;
1256
1257 mutex_lock(&dev->lb_mutex);
1258 dev->user_td--;
1259
1260 if (dev->user_td < 2)
1261 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1262
1263 mutex_unlock(&dev->lb_mutex);
1264}
1265
Eli Cohene126ba92013-07-07 17:25:49 +03001266static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1267 struct ib_udata *udata)
1268{
1269 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001270 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1271 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001272 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001273 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001274 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001275 int err;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001276 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001277 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1278 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001279 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001280
1281 if (!dev->ib_active)
1282 return ERR_PTR(-EAGAIN);
1283
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001284 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
1285 return ERR_PTR(-EINVAL);
1286
Eli Cohen78c0f982014-01-30 13:49:48 +02001287 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
1288 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
1289 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001290 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001291 ver = 2;
1292 else
1293 return ERR_PTR(-EINVAL);
1294
Matan Barakb368d7c2015-12-15 20:30:12 +02001295 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001296 if (err)
1297 return ERR_PTR(err);
1298
Matan Barakb368d7c2015-12-15 20:30:12 +02001299 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001300 return ERR_PTR(-EINVAL);
1301
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001302 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001303 return ERR_PTR(-EOPNOTSUPP);
1304
Eli Cohen2f5ff262017-01-03 23:55:21 +02001305 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1306 MLX5_NON_FP_BFREGS_PER_UAR);
1307 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001308 return ERR_PTR(-EINVAL);
1309
Saeed Mahameed938fe832015-05-28 22:28:41 +03001310 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001311 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1312 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001313 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001314 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1315 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1316 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1317 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1318 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001319 resp.cqe_version = min_t(__u8,
1320 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1321 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001322 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1323 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1324 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1325 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001326 resp.response_length = min(offsetof(typeof(resp), response_length) +
1327 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001328
1329 context = kzalloc(sizeof(*context), GFP_KERNEL);
1330 if (!context)
1331 return ERR_PTR(-ENOMEM);
1332
Eli Cohen30aa60b2017-01-03 23:55:27 +02001333 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001334 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001335
1336 /* updates req->total_num_bfregs */
1337 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1338 if (err)
1339 goto out_ctx;
1340
Eli Cohen2f5ff262017-01-03 23:55:21 +02001341 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001342 bfregi->lib_uar_4k = lib_uar_4k;
1343 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1344 GFP_KERNEL);
1345 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001346 err = -ENOMEM;
1347 goto out_ctx;
1348 }
1349
Eli Cohenb037c292017-01-03 23:55:26 +02001350 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1351 sizeof(*bfregi->sys_pages),
1352 GFP_KERNEL);
1353 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001354 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001355 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001356 }
1357
Eli Cohenb037c292017-01-03 23:55:26 +02001358 err = allocate_uars(dev, context);
1359 if (err)
1360 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001361
Haggai Eranb4cfe442014-12-11 17:04:26 +02001362#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1363 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1364#endif
1365
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001366 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1367 if (!context->upd_xlt_page) {
1368 err = -ENOMEM;
1369 goto out_uars;
1370 }
1371 mutex_init(&context->upd_xlt_page_mutex);
1372
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001373 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001374 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001375 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001376 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001377 }
1378
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001379 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001380 INIT_LIST_HEAD(&context->db_page_list);
1381 mutex_init(&context->db_page_mutex);
1382
Eli Cohen2f5ff262017-01-03 23:55:21 +02001383 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001384 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001385
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001386 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1387 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001388
Bodong Wang402ca532016-06-17 15:02:20 +03001389 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001390 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1391 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001392 resp.response_length += sizeof(resp.cmds_supp_uhw);
1393 }
1394
Or Gerlitz78984892016-11-30 20:33:33 +02001395 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1396 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1397 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1398 resp.eth_min_inline++;
1399 }
1400 resp.response_length += sizeof(resp.eth_min_inline);
1401 }
1402
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001403 /*
1404 * We don't want to expose information from the PCI bar that is located
1405 * after 4096 bytes, so if the arch only supports larger pages, let's
1406 * pretend we don't support reading the HCA's core clock. This is also
1407 * forced by mmap function.
1408 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001409 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1410 if (PAGE_SIZE <= 4096) {
1411 resp.comp_mask |=
1412 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1413 resp.hca_core_clock_offset =
1414 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1415 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001416 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001417 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001418 }
1419
Eli Cohen30aa60b2017-01-03 23:55:27 +02001420 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1421 resp.response_length += sizeof(resp.log_uar_size);
1422
1423 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1424 resp.response_length += sizeof(resp.num_uars_per_page);
1425
Matan Barakb368d7c2015-12-15 20:30:12 +02001426 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001427 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001428 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001429
Eli Cohen2f5ff262017-01-03 23:55:21 +02001430 bfregi->ver = ver;
1431 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001432 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001433 context->lib_caps = req.lib_caps;
1434 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001435
Eli Cohene126ba92013-07-07 17:25:49 +03001436 return &context->ibucontext;
1437
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001438out_td:
1439 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001440 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001441
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001442out_page:
1443 free_page(context->upd_xlt_page);
1444
Eli Cohene126ba92013-07-07 17:25:49 +03001445out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001446 deallocate_uars(dev, context);
1447
1448out_sys_pages:
1449 kfree(bfregi->sys_pages);
1450
Eli Cohene126ba92013-07-07 17:25:49 +03001451out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001452 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001453
Eli Cohene126ba92013-07-07 17:25:49 +03001454out_ctx:
1455 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001456
Eli Cohene126ba92013-07-07 17:25:49 +03001457 return ERR_PTR(err);
1458}
1459
1460static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1461{
1462 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1463 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001464 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001465
Eli Cohenb037c292017-01-03 23:55:26 +02001466 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001467 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001468 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001469
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001470 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001471 deallocate_uars(dev, context);
1472 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001473 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001474 kfree(context);
1475
1476 return 0;
1477}
1478
Eli Cohenb037c292017-01-03 23:55:26 +02001479static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1480 struct mlx5_bfreg_info *bfregi,
1481 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001482{
Eli Cohenb037c292017-01-03 23:55:26 +02001483 int fw_uars_per_page;
1484
1485 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1486
1487 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1488 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001489}
1490
1491static int get_command(unsigned long offset)
1492{
1493 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1494}
1495
1496static int get_arg(unsigned long offset)
1497{
1498 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1499}
1500
1501static int get_index(unsigned long offset)
1502{
1503 return get_arg(offset);
1504}
1505
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001506static void mlx5_ib_vma_open(struct vm_area_struct *area)
1507{
1508 /* vma_open is called when a new VMA is created on top of our VMA. This
1509 * is done through either mremap flow or split_vma (usually due to
1510 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1511 * as this VMA is strongly hardware related. Therefore we set the
1512 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1513 * calling us again and trying to do incorrect actions. We assume that
1514 * the original VMA size is exactly a single page, and therefore all
1515 * "splitting" operation will not happen to it.
1516 */
1517 area->vm_ops = NULL;
1518}
1519
1520static void mlx5_ib_vma_close(struct vm_area_struct *area)
1521{
1522 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1523
1524 /* It's guaranteed that all VMAs opened on a FD are closed before the
1525 * file itself is closed, therefore no sync is needed with the regular
1526 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1527 * However need a sync with accessing the vma as part of
1528 * mlx5_ib_disassociate_ucontext.
1529 * The close operation is usually called under mm->mmap_sem except when
1530 * process is exiting.
1531 * The exiting case is handled explicitly as part of
1532 * mlx5_ib_disassociate_ucontext.
1533 */
1534 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1535
1536 /* setting the vma context pointer to null in the mlx5_ib driver's
1537 * private data, to protect a race condition in
1538 * mlx5_ib_disassociate_ucontext().
1539 */
1540 mlx5_ib_vma_priv_data->vma = NULL;
1541 list_del(&mlx5_ib_vma_priv_data->list);
1542 kfree(mlx5_ib_vma_priv_data);
1543}
1544
1545static const struct vm_operations_struct mlx5_ib_vm_ops = {
1546 .open = mlx5_ib_vma_open,
1547 .close = mlx5_ib_vma_close
1548};
1549
1550static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1551 struct mlx5_ib_ucontext *ctx)
1552{
1553 struct mlx5_ib_vma_private_data *vma_prv;
1554 struct list_head *vma_head = &ctx->vma_private_list;
1555
1556 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1557 if (!vma_prv)
1558 return -ENOMEM;
1559
1560 vma_prv->vma = vma;
1561 vma->vm_private_data = vma_prv;
1562 vma->vm_ops = &mlx5_ib_vm_ops;
1563
1564 list_add(&vma_prv->list, vma_head);
1565
1566 return 0;
1567}
1568
1569static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1570{
1571 int ret;
1572 struct vm_area_struct *vma;
1573 struct mlx5_ib_vma_private_data *vma_private, *n;
1574 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1575 struct task_struct *owning_process = NULL;
1576 struct mm_struct *owning_mm = NULL;
1577
1578 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1579 if (!owning_process)
1580 return;
1581
1582 owning_mm = get_task_mm(owning_process);
1583 if (!owning_mm) {
1584 pr_info("no mm, disassociate ucontext is pending task termination\n");
1585 while (1) {
1586 put_task_struct(owning_process);
1587 usleep_range(1000, 2000);
1588 owning_process = get_pid_task(ibcontext->tgid,
1589 PIDTYPE_PID);
1590 if (!owning_process ||
1591 owning_process->state == TASK_DEAD) {
1592 pr_info("disassociate ucontext done, task was terminated\n");
1593 /* in case task was dead need to release the
1594 * task struct.
1595 */
1596 if (owning_process)
1597 put_task_struct(owning_process);
1598 return;
1599 }
1600 }
1601 }
1602
1603 /* need to protect from a race on closing the vma as part of
1604 * mlx5_ib_vma_close.
1605 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001606 down_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001607 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1608 list) {
1609 vma = vma_private->vma;
1610 ret = zap_vma_ptes(vma, vma->vm_start,
1611 PAGE_SIZE);
1612 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1613 /* context going to be destroyed, should
1614 * not access ops any more.
1615 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001616 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001617 vma->vm_ops = NULL;
1618 list_del(&vma_private->list);
1619 kfree(vma_private);
1620 }
Maor Gottliebecc7d832017-03-29 06:03:02 +03001621 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001622 mmput(owning_mm);
1623 put_task_struct(owning_process);
1624}
1625
Guy Levi37aa5c32016-04-27 16:49:50 +03001626static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1627{
1628 switch (cmd) {
1629 case MLX5_IB_MMAP_WC_PAGE:
1630 return "WC";
1631 case MLX5_IB_MMAP_REGULAR_PAGE:
1632 return "best effort WC";
1633 case MLX5_IB_MMAP_NC_PAGE:
1634 return "NC";
1635 default:
1636 return NULL;
1637 }
1638}
1639
1640static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001641 struct vm_area_struct *vma,
1642 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001643{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001644 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001645 int err;
1646 unsigned long idx;
1647 phys_addr_t pfn, pa;
1648 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001649 int uars_per_page;
1650
1651 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1652 return -EINVAL;
1653
1654 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1655 idx = get_index(vma->vm_pgoff);
1656 if (idx % uars_per_page ||
1657 idx * uars_per_page >= bfregi->num_sys_pages) {
1658 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1659 return -EINVAL;
1660 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001661
1662 switch (cmd) {
1663 case MLX5_IB_MMAP_WC_PAGE:
1664/* Some architectures don't support WC memory */
1665#if defined(CONFIG_X86)
1666 if (!pat_enabled())
1667 return -EPERM;
1668#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1669 return -EPERM;
1670#endif
1671 /* fall through */
1672 case MLX5_IB_MMAP_REGULAR_PAGE:
1673 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1674 prot = pgprot_writecombine(vma->vm_page_prot);
1675 break;
1676 case MLX5_IB_MMAP_NC_PAGE:
1677 prot = pgprot_noncached(vma->vm_page_prot);
1678 break;
1679 default:
1680 return -EINVAL;
1681 }
1682
Eli Cohenb037c292017-01-03 23:55:26 +02001683 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001684 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1685
1686 vma->vm_page_prot = prot;
1687 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1688 PAGE_SIZE, vma->vm_page_prot);
1689 if (err) {
1690 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1691 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1692 return -EAGAIN;
1693 }
1694
1695 pa = pfn << PAGE_SHIFT;
1696 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1697 vma->vm_start, &pa);
1698
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001699 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001700}
1701
Eli Cohene126ba92013-07-07 17:25:49 +03001702static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1703{
1704 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1705 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001706 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001707 phys_addr_t pfn;
1708
1709 command = get_command(vma->vm_pgoff);
1710 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001711 case MLX5_IB_MMAP_WC_PAGE:
1712 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001713 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001714 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001715
1716 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1717 return -ENOSYS;
1718
Matan Barakd69e3bc2015-12-15 20:30:13 +02001719 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001720 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1721 return -EINVAL;
1722
Matan Barak6cbac1e2016-04-14 16:52:10 +03001723 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001724 return -EPERM;
1725
1726 /* Don't expose to user-space information it shouldn't have */
1727 if (PAGE_SIZE > 4096)
1728 return -EOPNOTSUPP;
1729
1730 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1731 pfn = (dev->mdev->iseg_base +
1732 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1733 PAGE_SHIFT;
1734 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1735 PAGE_SIZE, vma->vm_page_prot))
1736 return -EAGAIN;
1737
1738 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1739 vma->vm_start,
1740 (unsigned long long)pfn << PAGE_SHIFT);
1741 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001742
Eli Cohene126ba92013-07-07 17:25:49 +03001743 default:
1744 return -EINVAL;
1745 }
1746
1747 return 0;
1748}
1749
Eli Cohene126ba92013-07-07 17:25:49 +03001750static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1751 struct ib_ucontext *context,
1752 struct ib_udata *udata)
1753{
1754 struct mlx5_ib_alloc_pd_resp resp;
1755 struct mlx5_ib_pd *pd;
1756 int err;
1757
1758 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1759 if (!pd)
1760 return ERR_PTR(-ENOMEM);
1761
Jack Morgenstein9603b612014-07-28 23:30:22 +03001762 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001763 if (err) {
1764 kfree(pd);
1765 return ERR_PTR(err);
1766 }
1767
1768 if (context) {
1769 resp.pdn = pd->pdn;
1770 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001771 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001772 kfree(pd);
1773 return ERR_PTR(-EFAULT);
1774 }
Eli Cohene126ba92013-07-07 17:25:49 +03001775 }
1776
1777 return &pd->ibpd;
1778}
1779
1780static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1781{
1782 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1783 struct mlx5_ib_pd *mpd = to_mpd(pd);
1784
Jack Morgenstein9603b612014-07-28 23:30:22 +03001785 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001786 kfree(mpd);
1787
1788 return 0;
1789}
1790
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001791enum {
1792 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1793 MATCH_CRITERIA_ENABLE_MISC_BIT,
1794 MATCH_CRITERIA_ENABLE_INNER_BIT
1795};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001796
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001797#define HEADER_IS_ZERO(match_criteria, headers) \
1798 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1799 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1800
1801static u8 get_match_criteria_enable(u32 *match_criteria)
1802{
1803 u8 match_criteria_enable;
1804
1805 match_criteria_enable =
1806 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1807 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1808 match_criteria_enable |=
1809 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1810 MATCH_CRITERIA_ENABLE_MISC_BIT;
1811 match_criteria_enable |=
1812 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1813 MATCH_CRITERIA_ENABLE_INNER_BIT;
1814
1815 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001816}
1817
Maor Gottliebca0d4752016-08-30 16:58:35 +03001818static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1819{
1820 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1821 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1822}
1823
Moses Reuben2d1e6972016-11-14 19:04:52 +02001824static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1825 bool inner)
1826{
1827 if (inner) {
1828 MLX5_SET(fte_match_set_misc,
1829 misc_c, inner_ipv6_flow_label, mask);
1830 MLX5_SET(fte_match_set_misc,
1831 misc_v, inner_ipv6_flow_label, val);
1832 } else {
1833 MLX5_SET(fte_match_set_misc,
1834 misc_c, outer_ipv6_flow_label, mask);
1835 MLX5_SET(fte_match_set_misc,
1836 misc_v, outer_ipv6_flow_label, val);
1837 }
1838}
1839
Maor Gottliebca0d4752016-08-30 16:58:35 +03001840static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1841{
1842 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1843 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1844 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1845 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1846}
1847
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001848#define LAST_ETH_FIELD vlan_tag
1849#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001850#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001851#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001852#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001853#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001854#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001855#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001856
1857/* Field is the last supported field */
1858#define FIELDS_NOT_SUPPORTED(filter, field)\
1859 memchr_inv((void *)&filter.field +\
1860 sizeof(filter.field), 0,\
1861 sizeof(filter) -\
1862 offsetof(typeof(filter), field) -\
1863 sizeof(filter.field))
1864
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001865#define IPV4_VERSION 4
1866#define IPV6_VERSION 6
1867static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1868 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001869 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001870{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001871 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1872 misc_parameters);
1873 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1874 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001875 void *headers_c;
1876 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001877 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001878
Moses Reuben2d1e6972016-11-14 19:04:52 +02001879 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1880 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1881 inner_headers);
1882 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1883 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001884 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1885 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001886 } else {
1887 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1888 outer_headers);
1889 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1890 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001891 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1892 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001893 }
1894
1895 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001896 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001897 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001898 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001899
Moses Reuben2d1e6972016-11-14 19:04:52 +02001900 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001901 dmac_47_16),
1902 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001903 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001904 dmac_47_16),
1905 ib_spec->eth.val.dst_mac);
1906
Moses Reuben2d1e6972016-11-14 19:04:52 +02001907 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03001908 smac_47_16),
1909 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001910 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03001911 smac_47_16),
1912 ib_spec->eth.val.src_mac);
1913
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001914 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02001915 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001916 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001917 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001918 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001919
Moses Reuben2d1e6972016-11-14 19:04:52 +02001920 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001921 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001922 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001923 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1924
Moses Reuben2d1e6972016-11-14 19:04:52 +02001925 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001926 first_cfi,
1927 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001928 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001929 first_cfi,
1930 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1931
Moses Reuben2d1e6972016-11-14 19:04:52 +02001932 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001933 first_prio,
1934 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001935 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001936 first_prio,
1937 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1938 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02001939 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001940 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001941 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001942 ethertype, ntohs(ib_spec->eth.val.ether_type));
1943 break;
1944 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001945 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001946 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001947
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001948 if (match_ipv) {
1949 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1950 ip_version, 0xf);
1951 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1952 ip_version, IPV4_VERSION);
1953 } else {
1954 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1955 ethertype, 0xffff);
1956 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1957 ethertype, ETH_P_IP);
1958 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001959
Moses Reuben2d1e6972016-11-14 19:04:52 +02001960 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001961 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1962 &ib_spec->ipv4.mask.src_ip,
1963 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001964 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001965 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1966 &ib_spec->ipv4.val.src_ip,
1967 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001968 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001969 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1970 &ib_spec->ipv4.mask.dst_ip,
1971 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001972 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001973 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1974 &ib_spec->ipv4.val.dst_ip,
1975 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001976
Moses Reuben2d1e6972016-11-14 19:04:52 +02001977 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001978 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1979
Moses Reuben2d1e6972016-11-14 19:04:52 +02001980 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03001981 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001982 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001983 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001984 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001985 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001986
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001987 if (match_ipv) {
1988 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1989 ip_version, 0xf);
1990 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1991 ip_version, IPV6_VERSION);
1992 } else {
1993 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1994 ethertype, 0xffff);
1995 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1996 ethertype, ETH_P_IPV6);
1997 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03001998
Moses Reuben2d1e6972016-11-14 19:04:52 +02001999 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002000 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2001 &ib_spec->ipv6.mask.src_ip,
2002 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002003 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002004 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2005 &ib_spec->ipv6.val.src_ip,
2006 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002007 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002008 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2009 &ib_spec->ipv6.mask.dst_ip,
2010 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002011 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002012 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2013 &ib_spec->ipv6.val.dst_ip,
2014 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002015
Moses Reuben2d1e6972016-11-14 19:04:52 +02002016 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002017 ib_spec->ipv6.mask.traffic_class,
2018 ib_spec->ipv6.val.traffic_class);
2019
Moses Reuben2d1e6972016-11-14 19:04:52 +02002020 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002021 ib_spec->ipv6.mask.next_hdr,
2022 ib_spec->ipv6.val.next_hdr);
2023
Moses Reuben2d1e6972016-11-14 19:04:52 +02002024 set_flow_label(misc_params_c, misc_params_v,
2025 ntohl(ib_spec->ipv6.mask.flow_label),
2026 ntohl(ib_spec->ipv6.val.flow_label),
2027 ib_spec->type & IB_FLOW_SPEC_INNER);
2028
Maor Gottlieb026bae02016-06-17 15:14:51 +03002029 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002030 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002031 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2032 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002033 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002034
Moses Reuben2d1e6972016-11-14 19:04:52 +02002035 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002036 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002037 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002038 IPPROTO_TCP);
2039
Moses Reuben2d1e6972016-11-14 19:04:52 +02002040 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002041 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002042 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002043 ntohs(ib_spec->tcp_udp.val.src_port));
2044
Moses Reuben2d1e6972016-11-14 19:04:52 +02002045 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002046 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002047 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002048 ntohs(ib_spec->tcp_udp.val.dst_port));
2049 break;
2050 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002051 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2052 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002053 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002054
Moses Reuben2d1e6972016-11-14 19:04:52 +02002055 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002056 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002057 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002058 IPPROTO_UDP);
2059
Moses Reuben2d1e6972016-11-14 19:04:52 +02002060 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002061 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002062 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002063 ntohs(ib_spec->tcp_udp.val.src_port));
2064
Moses Reuben2d1e6972016-11-14 19:04:52 +02002065 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002066 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002067 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002068 ntohs(ib_spec->tcp_udp.val.dst_port));
2069 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002070 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2071 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2072 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002073 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002074
2075 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2076 ntohl(ib_spec->tunnel.mask.tunnel_id));
2077 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2078 ntohl(ib_spec->tunnel.val.tunnel_id));
2079 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002080 case IB_FLOW_SPEC_ACTION_TAG:
2081 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2082 LAST_FLOW_TAG_FIELD))
2083 return -EOPNOTSUPP;
2084 if (ib_spec->flow_tag.tag_id >= BIT(24))
2085 return -EINVAL;
2086
2087 *tag_id = ib_spec->flow_tag.tag_id;
2088 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002089 case IB_FLOW_SPEC_ACTION_DROP:
2090 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2091 LAST_DROP_FIELD))
2092 return -EOPNOTSUPP;
2093 *is_drop = true;
2094 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002095 default:
2096 return -EINVAL;
2097 }
2098
2099 return 0;
2100}
2101
2102/* If a flow could catch both multicast and unicast packets,
2103 * it won't fall into the multicast flow steering table and this rule
2104 * could steal other multicast packets.
2105 */
2106static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
2107{
Yishai Hadas81e30882017-06-08 16:15:09 +03002108 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002109
2110 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002111 ib_attr->num_of_specs < 1)
2112 return false;
2113
Yishai Hadas81e30882017-06-08 16:15:09 +03002114 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2115 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2116 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002117
Yishai Hadas81e30882017-06-08 16:15:09 +03002118 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2119 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2120 return true;
2121
2122 return false;
2123 }
2124
2125 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2126 struct ib_flow_spec_eth *eth_spec;
2127
2128 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2129 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2130 is_multicast_ether_addr(eth_spec->val.dst_mac);
2131 }
2132
2133 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002134}
2135
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002136static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2137 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002138 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002139{
2140 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002141 int match_ipv = check_inner ?
2142 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2143 ft_field_support.inner_ip_version) :
2144 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2145 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002146 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2147 bool ipv4_spec_valid, ipv6_spec_valid;
2148 unsigned int ip_spec_type = 0;
2149 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002150 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002151 bool mask_valid = true;
2152 u16 eth_type = 0;
2153 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002154
2155 /* Validate that ethertype is correct */
2156 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002157 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002158 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002159 mask_valid = (ib_spec->eth.mask.ether_type ==
2160 htons(0xffff));
2161 has_ethertype = true;
2162 eth_type = ntohs(ib_spec->eth.val.ether_type);
2163 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2164 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2165 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002166 }
2167 ib_spec = (void *)ib_spec + ib_spec->size;
2168 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002169
2170 type_valid = (!has_ethertype) || (!ip_spec_type);
2171 if (!type_valid && mask_valid) {
2172 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2173 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2174 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2175 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002176
2177 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2178 (((eth_type == ETH_P_MPLS_UC) ||
2179 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002180 }
2181
2182 return type_valid;
2183}
2184
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002185static bool is_valid_attr(struct mlx5_core_dev *mdev,
2186 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002187{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002188 return is_valid_ethertype(mdev, flow_attr, false) &&
2189 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002190}
2191
2192static void put_flow_table(struct mlx5_ib_dev *dev,
2193 struct mlx5_ib_flow_prio *prio, bool ft_added)
2194{
2195 prio->refcount -= !!ft_added;
2196 if (!prio->refcount) {
2197 mlx5_destroy_flow_table(prio->flow_table);
2198 prio->flow_table = NULL;
2199 }
2200}
2201
2202static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2203{
2204 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2205 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2206 struct mlx5_ib_flow_handler,
2207 ibflow);
2208 struct mlx5_ib_flow_handler *iter, *tmp;
2209
2210 mutex_lock(&dev->flow_db.lock);
2211
2212 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002213 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002214 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002215 list_del(&iter->list);
2216 kfree(iter);
2217 }
2218
Mark Bloch74491de2016-08-31 11:24:25 +00002219 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002220 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002221 mutex_unlock(&dev->flow_db.lock);
2222
2223 kfree(handler);
2224
2225 return 0;
2226}
2227
Maor Gottlieb35d190112016-03-07 18:51:47 +02002228static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2229{
2230 priority *= 2;
2231 if (!dont_trap)
2232 priority++;
2233 return priority;
2234}
2235
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002236enum flow_table_type {
2237 MLX5_IB_FT_RX,
2238 MLX5_IB_FT_TX
2239};
2240
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002241#define MLX5_FS_MAX_TYPES 6
2242#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002243static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002244 struct ib_flow_attr *flow_attr,
2245 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002246{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002247 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002248 struct mlx5_flow_namespace *ns = NULL;
2249 struct mlx5_ib_flow_prio *prio;
2250 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002251 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002252 int num_entries;
2253 int num_groups;
2254 int priority;
2255 int err = 0;
2256
Maor Gottliebdac388e2017-03-29 06:09:00 +03002257 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2258 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002259 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002260 if (flow_is_multicast_only(flow_attr) &&
2261 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002262 priority = MLX5_IB_FLOW_MCAST_PRIO;
2263 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002264 priority = ib_prio_to_core_prio(flow_attr->priority,
2265 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002266 ns = mlx5_get_flow_namespace(dev->mdev,
2267 MLX5_FLOW_NAMESPACE_BYPASS);
2268 num_entries = MLX5_FS_MAX_ENTRIES;
2269 num_groups = MLX5_FS_MAX_TYPES;
2270 prio = &dev->flow_db.prios[priority];
2271 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2272 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2273 ns = mlx5_get_flow_namespace(dev->mdev,
2274 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2275 build_leftovers_ft_param(&priority,
2276 &num_entries,
2277 &num_groups);
2278 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002279 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2280 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2281 allow_sniffer_and_nic_rx_shared_tir))
2282 return ERR_PTR(-ENOTSUPP);
2283
2284 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2285 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2286 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2287
2288 prio = &dev->flow_db.sniffer[ft_type];
2289 priority = 0;
2290 num_entries = 1;
2291 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002292 }
2293
2294 if (!ns)
2295 return ERR_PTR(-ENOTSUPP);
2296
Maor Gottliebdac388e2017-03-29 06:09:00 +03002297 if (num_entries > max_table_size)
2298 return ERR_PTR(-ENOMEM);
2299
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002300 ft = prio->flow_table;
2301 if (!ft) {
2302 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2303 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002304 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002305 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002306
2307 if (!IS_ERR(ft)) {
2308 prio->refcount = 0;
2309 prio->flow_table = ft;
2310 } else {
2311 err = PTR_ERR(ft);
2312 }
2313 }
2314
2315 return err ? ERR_PTR(err) : prio;
2316}
2317
2318static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2319 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03002320 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002321 struct mlx5_flow_destination *dst)
2322{
2323 struct mlx5_flow_table *ft = ft_prio->flow_table;
2324 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002325 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002326 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002327 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002328 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002329 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002330 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002331 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002332 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002333 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002334
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002335 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002336 return ERR_PTR(-EINVAL);
2337
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002338 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002339 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002340 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002341 err = -ENOMEM;
2342 goto free;
2343 }
2344
2345 INIT_LIST_HEAD(&handler->list);
2346
2347 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002348 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002349 spec->match_value,
2350 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002351 if (err < 0)
2352 goto free;
2353
2354 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2355 }
2356
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002357 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002358 if (is_drop) {
2359 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2360 rule_dst = NULL;
2361 dest_num = 0;
2362 } else {
2363 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2364 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2365 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002366
2367 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2368 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2369 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2370 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2371 flow_tag, flow_attr->type);
2372 err = -EINVAL;
2373 goto free;
2374 }
2375 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002376 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002377 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002378 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002379
2380 if (IS_ERR(handler->rule)) {
2381 err = PTR_ERR(handler->rule);
2382 goto free;
2383 }
2384
Maor Gottliebd9d49802016-08-28 14:16:33 +03002385 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002386 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002387
2388 ft_prio->flow_table = ft;
2389free:
2390 if (err)
2391 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002392 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002393 return err ? ERR_PTR(err) : handler;
2394}
2395
Maor Gottlieb35d190112016-03-07 18:51:47 +02002396static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2397 struct mlx5_ib_flow_prio *ft_prio,
2398 struct ib_flow_attr *flow_attr,
2399 struct mlx5_flow_destination *dst)
2400{
2401 struct mlx5_ib_flow_handler *handler_dst = NULL;
2402 struct mlx5_ib_flow_handler *handler = NULL;
2403
2404 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2405 if (!IS_ERR(handler)) {
2406 handler_dst = create_flow_rule(dev, ft_prio,
2407 flow_attr, dst);
2408 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002409 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002410 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002411 kfree(handler);
2412 handler = handler_dst;
2413 } else {
2414 list_add(&handler_dst->list, &handler->list);
2415 }
2416 }
2417
2418 return handler;
2419}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002420enum {
2421 LEFTOVERS_MC,
2422 LEFTOVERS_UC,
2423};
2424
2425static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2426 struct mlx5_ib_flow_prio *ft_prio,
2427 struct ib_flow_attr *flow_attr,
2428 struct mlx5_flow_destination *dst)
2429{
2430 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2431 struct mlx5_ib_flow_handler *handler = NULL;
2432
2433 static struct {
2434 struct ib_flow_attr flow_attr;
2435 struct ib_flow_spec_eth eth_flow;
2436 } leftovers_specs[] = {
2437 [LEFTOVERS_MC] = {
2438 .flow_attr = {
2439 .num_of_specs = 1,
2440 .size = sizeof(leftovers_specs[0])
2441 },
2442 .eth_flow = {
2443 .type = IB_FLOW_SPEC_ETH,
2444 .size = sizeof(struct ib_flow_spec_eth),
2445 .mask = {.dst_mac = {0x1} },
2446 .val = {.dst_mac = {0x1} }
2447 }
2448 },
2449 [LEFTOVERS_UC] = {
2450 .flow_attr = {
2451 .num_of_specs = 1,
2452 .size = sizeof(leftovers_specs[0])
2453 },
2454 .eth_flow = {
2455 .type = IB_FLOW_SPEC_ETH,
2456 .size = sizeof(struct ib_flow_spec_eth),
2457 .mask = {.dst_mac = {0x1} },
2458 .val = {.dst_mac = {} }
2459 }
2460 }
2461 };
2462
2463 handler = create_flow_rule(dev, ft_prio,
2464 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2465 dst);
2466 if (!IS_ERR(handler) &&
2467 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2468 handler_ucast = create_flow_rule(dev, ft_prio,
2469 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2470 dst);
2471 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002472 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002473 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002474 kfree(handler);
2475 handler = handler_ucast;
2476 } else {
2477 list_add(&handler_ucast->list, &handler->list);
2478 }
2479 }
2480
2481 return handler;
2482}
2483
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002484static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2485 struct mlx5_ib_flow_prio *ft_rx,
2486 struct mlx5_ib_flow_prio *ft_tx,
2487 struct mlx5_flow_destination *dst)
2488{
2489 struct mlx5_ib_flow_handler *handler_rx;
2490 struct mlx5_ib_flow_handler *handler_tx;
2491 int err;
2492 static const struct ib_flow_attr flow_attr = {
2493 .num_of_specs = 0,
2494 .size = sizeof(flow_attr)
2495 };
2496
2497 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2498 if (IS_ERR(handler_rx)) {
2499 err = PTR_ERR(handler_rx);
2500 goto err;
2501 }
2502
2503 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2504 if (IS_ERR(handler_tx)) {
2505 err = PTR_ERR(handler_tx);
2506 goto err_tx;
2507 }
2508
2509 list_add(&handler_tx->list, &handler_rx->list);
2510
2511 return handler_rx;
2512
2513err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002514 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002515 ft_rx->refcount--;
2516 kfree(handler_rx);
2517err:
2518 return ERR_PTR(err);
2519}
2520
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002521static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2522 struct ib_flow_attr *flow_attr,
2523 int domain)
2524{
2525 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002526 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002527 struct mlx5_ib_flow_handler *handler = NULL;
2528 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002529 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002530 struct mlx5_ib_flow_prio *ft_prio;
2531 int err;
2532
2533 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002534 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002535
2536 if (domain != IB_FLOW_DOMAIN_USER ||
2537 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002538 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002539 return ERR_PTR(-EINVAL);
2540
2541 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2542 if (!dst)
2543 return ERR_PTR(-ENOMEM);
2544
2545 mutex_lock(&dev->flow_db.lock);
2546
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002547 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002548 if (IS_ERR(ft_prio)) {
2549 err = PTR_ERR(ft_prio);
2550 goto unlock;
2551 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002552 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2553 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2554 if (IS_ERR(ft_prio_tx)) {
2555 err = PTR_ERR(ft_prio_tx);
2556 ft_prio_tx = NULL;
2557 goto destroy_ft;
2558 }
2559 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002560
2561 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002562 if (mqp->flags & MLX5_IB_QP_RSS)
2563 dst->tir_num = mqp->rss_qp.tirn;
2564 else
2565 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002566
2567 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002568 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2569 handler = create_dont_trap_rule(dev, ft_prio,
2570 flow_attr, dst);
2571 } else {
2572 handler = create_flow_rule(dev, ft_prio, flow_attr,
2573 dst);
2574 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002575 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2576 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2577 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2578 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002579 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2580 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002581 } else {
2582 err = -EINVAL;
2583 goto destroy_ft;
2584 }
2585
2586 if (IS_ERR(handler)) {
2587 err = PTR_ERR(handler);
2588 handler = NULL;
2589 goto destroy_ft;
2590 }
2591
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002592 mutex_unlock(&dev->flow_db.lock);
2593 kfree(dst);
2594
2595 return &handler->ibflow;
2596
2597destroy_ft:
2598 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002599 if (ft_prio_tx)
2600 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002601unlock:
2602 mutex_unlock(&dev->flow_db.lock);
2603 kfree(dst);
2604 kfree(handler);
2605 return ERR_PTR(err);
2606}
2607
Eli Cohene126ba92013-07-07 17:25:49 +03002608static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2609{
2610 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03002611 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03002612 int err;
2613
Yishai Hadas81e30882017-06-08 16:15:09 +03002614 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
2615 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2616 return -EOPNOTSUPP;
2617 }
2618
Jack Morgenstein9603b612014-07-28 23:30:22 +03002619 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002620 if (err)
2621 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2622 ibqp->qp_num, gid->raw);
2623
2624 return err;
2625}
2626
2627static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2628{
2629 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2630 int err;
2631
Jack Morgenstein9603b612014-07-28 23:30:22 +03002632 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002633 if (err)
2634 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2635 ibqp->qp_num, gid->raw);
2636
2637 return err;
2638}
2639
2640static int init_node_data(struct mlx5_ib_dev *dev)
2641{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002642 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002643
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002644 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002645 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002646 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002647
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002648 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002649
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002650 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002651}
2652
2653static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2654 char *buf)
2655{
2656 struct mlx5_ib_dev *dev =
2657 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2658
Jack Morgenstein9603b612014-07-28 23:30:22 +03002659 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002660}
2661
2662static ssize_t show_reg_pages(struct device *device,
2663 struct device_attribute *attr, char *buf)
2664{
2665 struct mlx5_ib_dev *dev =
2666 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2667
Haggai Eran6aec21f2014-12-11 17:04:23 +02002668 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002669}
2670
2671static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2672 char *buf)
2673{
2674 struct mlx5_ib_dev *dev =
2675 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002676 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002677}
2678
Eli Cohene126ba92013-07-07 17:25:49 +03002679static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2680 char *buf)
2681{
2682 struct mlx5_ib_dev *dev =
2683 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002684 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002685}
2686
2687static ssize_t show_board(struct device *device, struct device_attribute *attr,
2688 char *buf)
2689{
2690 struct mlx5_ib_dev *dev =
2691 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2692 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002693 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002694}
2695
2696static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002697static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2698static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2699static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2700static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2701
2702static struct device_attribute *mlx5_class_attributes[] = {
2703 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002704 &dev_attr_hca_type,
2705 &dev_attr_board_id,
2706 &dev_attr_fw_pages,
2707 &dev_attr_reg_pages,
2708};
2709
Haggai Eran7722f472016-02-29 15:45:07 +02002710static void pkey_change_handler(struct work_struct *work)
2711{
2712 struct mlx5_ib_port_resources *ports =
2713 container_of(work, struct mlx5_ib_port_resources,
2714 pkey_change_work);
2715
2716 mutex_lock(&ports->devr->mutex);
2717 mlx5_ib_gsi_pkey_change(ports->gsi);
2718 mutex_unlock(&ports->devr->mutex);
2719}
2720
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002721static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2722{
2723 struct mlx5_ib_qp *mqp;
2724 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2725 struct mlx5_core_cq *mcq;
2726 struct list_head cq_armed_list;
2727 unsigned long flags_qp;
2728 unsigned long flags_cq;
2729 unsigned long flags;
2730
2731 INIT_LIST_HEAD(&cq_armed_list);
2732
2733 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2734 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2735 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2736 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2737 if (mqp->sq.tail != mqp->sq.head) {
2738 send_mcq = to_mcq(mqp->ibqp.send_cq);
2739 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2740 if (send_mcq->mcq.comp &&
2741 mqp->ibqp.send_cq->comp_handler) {
2742 if (!send_mcq->mcq.reset_notify_added) {
2743 send_mcq->mcq.reset_notify_added = 1;
2744 list_add_tail(&send_mcq->mcq.reset_notify,
2745 &cq_armed_list);
2746 }
2747 }
2748 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2749 }
2750 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2751 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2752 /* no handling is needed for SRQ */
2753 if (!mqp->ibqp.srq) {
2754 if (mqp->rq.tail != mqp->rq.head) {
2755 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2756 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2757 if (recv_mcq->mcq.comp &&
2758 mqp->ibqp.recv_cq->comp_handler) {
2759 if (!recv_mcq->mcq.reset_notify_added) {
2760 recv_mcq->mcq.reset_notify_added = 1;
2761 list_add_tail(&recv_mcq->mcq.reset_notify,
2762 &cq_armed_list);
2763 }
2764 }
2765 spin_unlock_irqrestore(&recv_mcq->lock,
2766 flags_cq);
2767 }
2768 }
2769 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2770 }
2771 /*At that point all inflight post send were put to be executed as of we
2772 * lock/unlock above locks Now need to arm all involved CQs.
2773 */
2774 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2775 mcq->comp(mcq);
2776 }
2777 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2778}
2779
Maor Gottlieb03404e82017-05-30 10:29:13 +03002780static void delay_drop_handler(struct work_struct *work)
2781{
2782 int err;
2783 struct mlx5_ib_delay_drop *delay_drop =
2784 container_of(work, struct mlx5_ib_delay_drop,
2785 delay_drop_work);
2786
Maor Gottliebfe248c32017-05-30 10:29:14 +03002787 atomic_inc(&delay_drop->events_cnt);
2788
Maor Gottlieb03404e82017-05-30 10:29:13 +03002789 mutex_lock(&delay_drop->lock);
2790 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
2791 delay_drop->timeout);
2792 if (err) {
2793 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2794 delay_drop->timeout);
2795 delay_drop->activate = false;
2796 }
2797 mutex_unlock(&delay_drop->lock);
2798}
2799
Jack Morgenstein9603b612014-07-28 23:30:22 +03002800static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002801 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002802{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002803 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002804 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002805 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002806 u8 port = 0;
2807
2808 switch (event) {
2809 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002810 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002811 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002812 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002813 break;
2814
2815 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002816 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002817 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002818 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002819
2820 /* In RoCE, port up/down events are handled in
2821 * mlx5_netdev_event().
2822 */
2823 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2824 IB_LINK_LAYER_ETHERNET)
2825 return;
2826
2827 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2828 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002829 break;
2830
Eli Cohene126ba92013-07-07 17:25:49 +03002831 case MLX5_DEV_EVENT_LID_CHANGE:
2832 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002833 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002834 break;
2835
2836 case MLX5_DEV_EVENT_PKEY_CHANGE:
2837 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002838 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002839
2840 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002841 break;
2842
2843 case MLX5_DEV_EVENT_GUID_CHANGE:
2844 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002845 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002846 break;
2847
2848 case MLX5_DEV_EVENT_CLIENT_REREG:
2849 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002850 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002851 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002852 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
2853 schedule_work(&ibdev->delay_drop.delay_drop_work);
2854 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002855 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03002856 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03002857 }
2858
2859 ibev.device = &ibdev->ib_dev;
2860 ibev.element.port_num = port;
2861
Eli Cohena0c84c32013-09-11 16:35:27 +03002862 if (port < 1 || port > ibdev->num_ports) {
2863 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03002864 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03002865 }
2866
Eli Cohene126ba92013-07-07 17:25:49 +03002867 if (ibdev->ib_active)
2868 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002869
2870 if (fatal)
2871 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002872
2873out:
2874 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002875}
2876
Maor Gottliebc43f1112017-01-18 14:10:33 +02002877static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2878{
2879 struct mlx5_hca_vport_context vport_ctx;
2880 int err;
2881 int port;
2882
2883 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
2884 dev->mdev->port_caps[port - 1].has_smi = false;
2885 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2886 MLX5_CAP_PORT_TYPE_IB) {
2887 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2888 err = mlx5_query_hca_vport_context(dev->mdev, 0,
2889 port, 0,
2890 &vport_ctx);
2891 if (err) {
2892 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2893 port, err);
2894 return err;
2895 }
2896 dev->mdev->port_caps[port - 1].has_smi =
2897 vport_ctx.has_smi;
2898 } else {
2899 dev->mdev->port_caps[port - 1].has_smi = true;
2900 }
2901 }
2902 }
2903 return 0;
2904}
2905
Eli Cohene126ba92013-07-07 17:25:49 +03002906static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2907{
2908 int port;
2909
Saeed Mahameed938fe832015-05-28 22:28:41 +03002910 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002911 mlx5_query_ext_port_caps(dev, port);
2912}
2913
2914static int get_port_caps(struct mlx5_ib_dev *dev)
2915{
2916 struct ib_device_attr *dprops = NULL;
2917 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002918 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002919 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002920 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002921
2922 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2923 if (!pprops)
2924 goto out;
2925
2926 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2927 if (!dprops)
2928 goto out;
2929
Maor Gottliebc43f1112017-01-18 14:10:33 +02002930 err = set_has_smi_cap(dev);
2931 if (err)
2932 goto out;
2933
Matan Barak2528e332015-06-11 16:35:25 +03002934 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002935 if (err) {
2936 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2937 goto out;
2938 }
2939
Saeed Mahameed938fe832015-05-28 22:28:41 +03002940 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02002941 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03002942 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2943 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002944 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2945 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002946 break;
2947 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002948 dev->mdev->port_caps[port - 1].pkey_table_len =
2949 dprops->max_pkeys;
2950 dev->mdev->port_caps[port - 1].gid_table_len =
2951 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002952 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2953 dprops->max_pkeys, pprops->gid_tbl_len);
2954 }
2955
2956out:
2957 kfree(pprops);
2958 kfree(dprops);
2959
2960 return err;
2961}
2962
2963static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2964{
2965 int err;
2966
2967 err = mlx5_mr_cache_cleanup(dev);
2968 if (err)
2969 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2970
2971 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002972 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002973 ib_dealloc_pd(dev->umrc.pd);
2974}
2975
2976enum {
2977 MAX_UMR_WR = 128,
2978};
2979
2980static int create_umr_res(struct mlx5_ib_dev *dev)
2981{
2982 struct ib_qp_init_attr *init_attr = NULL;
2983 struct ib_qp_attr *attr = NULL;
2984 struct ib_pd *pd;
2985 struct ib_cq *cq;
2986 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002987 int ret;
2988
2989 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2990 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2991 if (!attr || !init_attr) {
2992 ret = -ENOMEM;
2993 goto error_0;
2994 }
2995
Christoph Hellwiged082d32016-09-05 12:56:17 +02002996 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002997 if (IS_ERR(pd)) {
2998 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2999 ret = PTR_ERR(pd);
3000 goto error_0;
3001 }
3002
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003003 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003004 if (IS_ERR(cq)) {
3005 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3006 ret = PTR_ERR(cq);
3007 goto error_2;
3008 }
Eli Cohene126ba92013-07-07 17:25:49 +03003009
3010 init_attr->send_cq = cq;
3011 init_attr->recv_cq = cq;
3012 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3013 init_attr->cap.max_send_wr = MAX_UMR_WR;
3014 init_attr->cap.max_send_sge = 1;
3015 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3016 init_attr->port_num = 1;
3017 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3018 if (IS_ERR(qp)) {
3019 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3020 ret = PTR_ERR(qp);
3021 goto error_3;
3022 }
3023 qp->device = &dev->ib_dev;
3024 qp->real_qp = qp;
3025 qp->uobject = NULL;
3026 qp->qp_type = MLX5_IB_QPT_REG_UMR;
3027
3028 attr->qp_state = IB_QPS_INIT;
3029 attr->port_num = 1;
3030 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3031 IB_QP_PORT, NULL);
3032 if (ret) {
3033 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3034 goto error_4;
3035 }
3036
3037 memset(attr, 0, sizeof(*attr));
3038 attr->qp_state = IB_QPS_RTR;
3039 attr->path_mtu = IB_MTU_256;
3040
3041 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3042 if (ret) {
3043 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3044 goto error_4;
3045 }
3046
3047 memset(attr, 0, sizeof(*attr));
3048 attr->qp_state = IB_QPS_RTS;
3049 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3050 if (ret) {
3051 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3052 goto error_4;
3053 }
3054
3055 dev->umrc.qp = qp;
3056 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003057 dev->umrc.pd = pd;
3058
3059 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3060 ret = mlx5_mr_cache_init(dev);
3061 if (ret) {
3062 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3063 goto error_4;
3064 }
3065
3066 kfree(attr);
3067 kfree(init_attr);
3068
3069 return 0;
3070
3071error_4:
3072 mlx5_ib_destroy_qp(qp);
3073
3074error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003075 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003076
3077error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003078 ib_dealloc_pd(pd);
3079
3080error_0:
3081 kfree(attr);
3082 kfree(init_attr);
3083 return ret;
3084}
3085
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003086static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3087{
3088 switch (umr_fence_cap) {
3089 case MLX5_CAP_UMR_FENCE_NONE:
3090 return MLX5_FENCE_MODE_NONE;
3091 case MLX5_CAP_UMR_FENCE_SMALL:
3092 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3093 default:
3094 return MLX5_FENCE_MODE_STRONG_ORDERING;
3095 }
3096}
3097
Eli Cohene126ba92013-07-07 17:25:49 +03003098static int create_dev_resources(struct mlx5_ib_resources *devr)
3099{
3100 struct ib_srq_init_attr attr;
3101 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003102 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003103 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003104 int ret = 0;
3105
3106 dev = container_of(devr, struct mlx5_ib_dev, devr);
3107
Haggai Erand16e91d2016-02-29 15:45:05 +02003108 mutex_init(&devr->mutex);
3109
Eli Cohene126ba92013-07-07 17:25:49 +03003110 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3111 if (IS_ERR(devr->p0)) {
3112 ret = PTR_ERR(devr->p0);
3113 goto error0;
3114 }
3115 devr->p0->device = &dev->ib_dev;
3116 devr->p0->uobject = NULL;
3117 atomic_set(&devr->p0->usecnt, 0);
3118
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003119 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003120 if (IS_ERR(devr->c0)) {
3121 ret = PTR_ERR(devr->c0);
3122 goto error1;
3123 }
3124 devr->c0->device = &dev->ib_dev;
3125 devr->c0->uobject = NULL;
3126 devr->c0->comp_handler = NULL;
3127 devr->c0->event_handler = NULL;
3128 devr->c0->cq_context = NULL;
3129 atomic_set(&devr->c0->usecnt, 0);
3130
3131 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3132 if (IS_ERR(devr->x0)) {
3133 ret = PTR_ERR(devr->x0);
3134 goto error2;
3135 }
3136 devr->x0->device = &dev->ib_dev;
3137 devr->x0->inode = NULL;
3138 atomic_set(&devr->x0->usecnt, 0);
3139 mutex_init(&devr->x0->tgt_qp_mutex);
3140 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3141
3142 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3143 if (IS_ERR(devr->x1)) {
3144 ret = PTR_ERR(devr->x1);
3145 goto error3;
3146 }
3147 devr->x1->device = &dev->ib_dev;
3148 devr->x1->inode = NULL;
3149 atomic_set(&devr->x1->usecnt, 0);
3150 mutex_init(&devr->x1->tgt_qp_mutex);
3151 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3152
3153 memset(&attr, 0, sizeof(attr));
3154 attr.attr.max_sge = 1;
3155 attr.attr.max_wr = 1;
3156 attr.srq_type = IB_SRQT_XRC;
3157 attr.ext.xrc.cq = devr->c0;
3158 attr.ext.xrc.xrcd = devr->x0;
3159
3160 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3161 if (IS_ERR(devr->s0)) {
3162 ret = PTR_ERR(devr->s0);
3163 goto error4;
3164 }
3165 devr->s0->device = &dev->ib_dev;
3166 devr->s0->pd = devr->p0;
3167 devr->s0->uobject = NULL;
3168 devr->s0->event_handler = NULL;
3169 devr->s0->srq_context = NULL;
3170 devr->s0->srq_type = IB_SRQT_XRC;
3171 devr->s0->ext.xrc.xrcd = devr->x0;
3172 devr->s0->ext.xrc.cq = devr->c0;
3173 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
3174 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
3175 atomic_inc(&devr->p0->usecnt);
3176 atomic_set(&devr->s0->usecnt, 0);
3177
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003178 memset(&attr, 0, sizeof(attr));
3179 attr.attr.max_sge = 1;
3180 attr.attr.max_wr = 1;
3181 attr.srq_type = IB_SRQT_BASIC;
3182 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3183 if (IS_ERR(devr->s1)) {
3184 ret = PTR_ERR(devr->s1);
3185 goto error5;
3186 }
3187 devr->s1->device = &dev->ib_dev;
3188 devr->s1->pd = devr->p0;
3189 devr->s1->uobject = NULL;
3190 devr->s1->event_handler = NULL;
3191 devr->s1->srq_context = NULL;
3192 devr->s1->srq_type = IB_SRQT_BASIC;
3193 devr->s1->ext.xrc.cq = devr->c0;
3194 atomic_inc(&devr->p0->usecnt);
3195 atomic_set(&devr->s0->usecnt, 0);
3196
Haggai Eran7722f472016-02-29 15:45:07 +02003197 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3198 INIT_WORK(&devr->ports[port].pkey_change_work,
3199 pkey_change_handler);
3200 devr->ports[port].devr = devr;
3201 }
3202
Eli Cohene126ba92013-07-07 17:25:49 +03003203 return 0;
3204
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003205error5:
3206 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003207error4:
3208 mlx5_ib_dealloc_xrcd(devr->x1);
3209error3:
3210 mlx5_ib_dealloc_xrcd(devr->x0);
3211error2:
3212 mlx5_ib_destroy_cq(devr->c0);
3213error1:
3214 mlx5_ib_dealloc_pd(devr->p0);
3215error0:
3216 return ret;
3217}
3218
3219static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3220{
Haggai Eran7722f472016-02-29 15:45:07 +02003221 struct mlx5_ib_dev *dev =
3222 container_of(devr, struct mlx5_ib_dev, devr);
3223 int port;
3224
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003225 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003226 mlx5_ib_destroy_srq(devr->s0);
3227 mlx5_ib_dealloc_xrcd(devr->x0);
3228 mlx5_ib_dealloc_xrcd(devr->x1);
3229 mlx5_ib_destroy_cq(devr->c0);
3230 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003231
3232 /* Make sure no change P_Key work items are still executing */
3233 for (port = 0; port < dev->num_ports; ++port)
3234 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003235}
3236
Achiad Shochate53505a2015-12-23 18:47:25 +02003237static u32 get_core_cap_flags(struct ib_device *ibdev)
3238{
3239 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3240 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3241 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3242 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3243 u32 ret = 0;
3244
3245 if (ll == IB_LINK_LAYER_INFINIBAND)
3246 return RDMA_CORE_PORT_IBA_IB;
3247
Or Gerlitz72cd5712017-01-24 13:02:36 +02003248 ret = RDMA_CORE_PORT_RAW_PACKET;
3249
Achiad Shochate53505a2015-12-23 18:47:25 +02003250 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003251 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003252
3253 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003254 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003255
3256 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3257 ret |= RDMA_CORE_PORT_IBA_ROCE;
3258
3259 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3260 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3261
3262 return ret;
3263}
3264
Ira Weiny77386132015-05-13 20:02:58 -04003265static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3266 struct ib_port_immutable *immutable)
3267{
3268 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003269 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3270 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003271 int err;
3272
Or Gerlitzc4550c62017-01-24 13:02:39 +02003273 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3274
3275 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003276 if (err)
3277 return err;
3278
3279 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3280 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003281 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003282 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3283 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003284
3285 return 0;
3286}
3287
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003288static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003289{
3290 struct mlx5_ib_dev *dev =
3291 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003292 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3293 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3294 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003295}
3296
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003297static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003298{
3299 struct mlx5_core_dev *mdev = dev->mdev;
3300 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3301 MLX5_FLOW_NAMESPACE_LAG);
3302 struct mlx5_flow_table *ft;
3303 int err;
3304
3305 if (!ns || !mlx5_lag_is_active(mdev))
3306 return 0;
3307
3308 err = mlx5_cmd_create_vport_lag(mdev);
3309 if (err)
3310 return err;
3311
3312 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3313 if (IS_ERR(ft)) {
3314 err = PTR_ERR(ft);
3315 goto err_destroy_vport_lag;
3316 }
3317
3318 dev->flow_db.lag_demux_ft = ft;
3319 return 0;
3320
3321err_destroy_vport_lag:
3322 mlx5_cmd_destroy_vport_lag(mdev);
3323 return err;
3324}
3325
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003326static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003327{
3328 struct mlx5_core_dev *mdev = dev->mdev;
3329
3330 if (dev->flow_db.lag_demux_ft) {
3331 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3332 dev->flow_db.lag_demux_ft = NULL;
3333
3334 mlx5_cmd_destroy_vport_lag(mdev);
3335 }
3336}
3337
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003338static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003339{
Achiad Shochate53505a2015-12-23 18:47:25 +02003340 int err;
3341
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003342 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003343 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003344 if (err) {
3345 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003346 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003347 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003348
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003349 return 0;
3350}
Achiad Shochate53505a2015-12-23 18:47:25 +02003351
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003352static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003353{
3354 if (dev->roce.nb.notifier_call) {
3355 unregister_netdevice_notifier(&dev->roce.nb);
3356 dev->roce.nb.notifier_call = NULL;
3357 }
3358}
3359
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003360static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003361{
Eli Cohene126ba92013-07-07 17:25:49 +03003362 int err;
3363
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003364 err = mlx5_add_netdev_notifier(dev);
3365 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003366 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003367
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003368 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3369 err = mlx5_nic_vport_enable_roce(dev->mdev);
3370 if (err)
3371 goto err_unregister_netdevice_notifier;
3372 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003373
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003374 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003375 if (err)
3376 goto err_disable_roce;
3377
Achiad Shochate53505a2015-12-23 18:47:25 +02003378 return 0;
3379
Aviv Heller9ef9c642016-09-18 20:48:01 +03003380err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003381 if (MLX5_CAP_GEN(dev->mdev, roce))
3382 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003383
Achiad Shochate53505a2015-12-23 18:47:25 +02003384err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003385 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003386 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003387}
3388
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003389static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003390{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003391 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003392 if (MLX5_CAP_GEN(dev->mdev, roce))
3393 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003394}
3395
Parav Pandite1f24a72017-04-16 07:29:29 +03003396struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003397 const char *name;
3398 size_t offset;
3399};
3400
3401#define INIT_Q_COUNTER(_name) \
3402 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3403
Parav Pandite1f24a72017-04-16 07:29:29 +03003404static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003405 INIT_Q_COUNTER(rx_write_requests),
3406 INIT_Q_COUNTER(rx_read_requests),
3407 INIT_Q_COUNTER(rx_atomic_requests),
3408 INIT_Q_COUNTER(out_of_buffer),
3409};
3410
Parav Pandite1f24a72017-04-16 07:29:29 +03003411static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003412 INIT_Q_COUNTER(out_of_sequence),
3413};
3414
Parav Pandite1f24a72017-04-16 07:29:29 +03003415static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003416 INIT_Q_COUNTER(duplicate_request),
3417 INIT_Q_COUNTER(rnr_nak_retry_err),
3418 INIT_Q_COUNTER(packet_seq_err),
3419 INIT_Q_COUNTER(implied_nak_seq_err),
3420 INIT_Q_COUNTER(local_ack_timeout_err),
3421};
3422
Parav Pandite1f24a72017-04-16 07:29:29 +03003423#define INIT_CONG_COUNTER(_name) \
3424 { .name = #_name, .offset = \
3425 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3426
3427static const struct mlx5_ib_counter cong_cnts[] = {
3428 INIT_CONG_COUNTER(rp_cnp_ignored),
3429 INIT_CONG_COUNTER(rp_cnp_handled),
3430 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3431 INIT_CONG_COUNTER(np_cnp_sent),
3432};
3433
Parav Pandit58dcb602017-06-19 07:19:37 +03003434static const struct mlx5_ib_counter extended_err_cnts[] = {
3435 INIT_Q_COUNTER(resp_local_length_error),
3436 INIT_Q_COUNTER(resp_cqe_error),
3437 INIT_Q_COUNTER(req_cqe_error),
3438 INIT_Q_COUNTER(req_remote_invalid_request),
3439 INIT_Q_COUNTER(req_remote_access_errors),
3440 INIT_Q_COUNTER(resp_remote_access_errors),
3441 INIT_Q_COUNTER(resp_cqe_flush_error),
3442 INIT_Q_COUNTER(req_cqe_flush_error),
3443};
3444
Parav Pandite1f24a72017-04-16 07:29:29 +03003445static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003446{
3447 unsigned int i;
3448
Kamal Heib7c16f472017-01-18 15:25:09 +02003449 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003450 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003451 dev->port[i].cnts.set_id);
3452 kfree(dev->port[i].cnts.names);
3453 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003454 }
3455}
3456
Parav Pandite1f24a72017-04-16 07:29:29 +03003457static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3458 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003459{
3460 u32 num_counters;
3461
3462 num_counters = ARRAY_SIZE(basic_q_cnts);
3463
3464 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3465 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3466
3467 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3468 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003469
3470 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
3471 num_counters += ARRAY_SIZE(extended_err_cnts);
3472
Parav Pandite1f24a72017-04-16 07:29:29 +03003473 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003474
Parav Pandite1f24a72017-04-16 07:29:29 +03003475 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3476 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3477 num_counters += ARRAY_SIZE(cong_cnts);
3478 }
3479
3480 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3481 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003482 return -ENOMEM;
3483
Parav Pandite1f24a72017-04-16 07:29:29 +03003484 cnts->offsets = kcalloc(num_counters,
3485 sizeof(cnts->offsets), GFP_KERNEL);
3486 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003487 goto err_names;
3488
Kamal Heib7c16f472017-01-18 15:25:09 +02003489 return 0;
3490
3491err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003492 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003493 return -ENOMEM;
3494}
3495
Parav Pandite1f24a72017-04-16 07:29:29 +03003496static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3497 const char **names,
3498 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003499{
3500 int i;
3501 int j = 0;
3502
3503 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3504 names[j] = basic_q_cnts[i].name;
3505 offsets[j] = basic_q_cnts[i].offset;
3506 }
3507
3508 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3509 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3510 names[j] = out_of_seq_q_cnts[i].name;
3511 offsets[j] = out_of_seq_q_cnts[i].offset;
3512 }
3513 }
3514
3515 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3516 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3517 names[j] = retrans_q_cnts[i].name;
3518 offsets[j] = retrans_q_cnts[i].offset;
3519 }
3520 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003521
Parav Pandit58dcb602017-06-19 07:19:37 +03003522 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
3523 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
3524 names[j] = extended_err_cnts[i].name;
3525 offsets[j] = extended_err_cnts[i].offset;
3526 }
3527 }
3528
Parav Pandite1f24a72017-04-16 07:29:29 +03003529 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3530 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3531 names[j] = cong_cnts[i].name;
3532 offsets[j] = cong_cnts[i].offset;
3533 }
3534 }
Mark Bloch0837e862016-06-17 15:10:55 +03003535}
3536
Parav Pandite1f24a72017-04-16 07:29:29 +03003537static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003538{
3539 int i;
3540 int ret;
3541
3542 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003543 struct mlx5_ib_port *port = &dev->port[i];
3544
Mark Bloch0837e862016-06-17 15:10:55 +03003545 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003546 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003547 if (ret) {
3548 mlx5_ib_warn(dev,
3549 "couldn't allocate queue counter for port %d, err %d\n",
3550 i + 1, ret);
3551 goto dealloc_counters;
3552 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003553
Parav Pandite1f24a72017-04-16 07:29:29 +03003554 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003555 if (ret)
3556 goto dealloc_counters;
3557
Parav Pandite1f24a72017-04-16 07:29:29 +03003558 mlx5_ib_fill_counters(dev, port->cnts.names,
3559 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003560 }
3561
3562 return 0;
3563
3564dealloc_counters:
3565 while (--i >= 0)
3566 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003567 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003568
3569 return ret;
3570}
3571
Mark Bloch0ad17a82016-06-17 15:10:56 +03003572static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3573 u8 port_num)
3574{
Kamal Heib7c16f472017-01-18 15:25:09 +02003575 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3576 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003577
3578 /* We support only per port stats */
3579 if (port_num == 0)
3580 return NULL;
3581
Parav Pandite1f24a72017-04-16 07:29:29 +03003582 return rdma_alloc_hw_stats_struct(port->cnts.names,
3583 port->cnts.num_q_counters +
3584 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003585 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3586}
3587
Parav Pandite1f24a72017-04-16 07:29:29 +03003588static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3589 struct mlx5_ib_port *port,
3590 struct rdma_hw_stats *stats)
3591{
3592 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3593 void *out;
3594 __be32 val;
3595 int ret, i;
3596
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003597 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003598 if (!out)
3599 return -ENOMEM;
3600
3601 ret = mlx5_core_query_q_counter(dev->mdev,
3602 port->cnts.set_id, 0,
3603 out, outlen);
3604 if (ret)
3605 goto free;
3606
3607 for (i = 0; i < port->cnts.num_q_counters; i++) {
3608 val = *(__be32 *)(out + port->cnts.offsets[i]);
3609 stats->value[i] = (u64)be32_to_cpu(val);
3610 }
3611
3612free:
3613 kvfree(out);
3614 return ret;
3615}
3616
3617static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
3618 struct mlx5_ib_port *port,
3619 struct rdma_hw_stats *stats)
3620{
3621 int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
3622 void *out;
3623 int ret, i;
3624 int offset = port->cnts.num_q_counters;
3625
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003626 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003627 if (!out)
3628 return -ENOMEM;
3629
3630 ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
3631 if (ret)
3632 goto free;
3633
3634 for (i = 0; i < port->cnts.num_cong_counters; i++) {
3635 stats->value[i + offset] =
3636 be64_to_cpup((__be64 *)(out +
3637 port->cnts.offsets[i + offset]));
3638 }
3639
3640free:
3641 kvfree(out);
3642 return ret;
3643}
3644
Mark Bloch0ad17a82016-06-17 15:10:56 +03003645static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3646 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003647 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003648{
3649 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003650 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003651 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003652
Kamal Heib7c16f472017-01-18 15:25:09 +02003653 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003654 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003655
Parav Pandite1f24a72017-04-16 07:29:29 +03003656 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003657 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003658 return ret;
3659 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003660
Parav Pandite1f24a72017-04-16 07:29:29 +03003661 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3662 ret = mlx5_ib_query_cong_counters(dev, port, stats);
3663 if (ret)
3664 return ret;
3665 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003666 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003667
Parav Pandite1f24a72017-04-16 07:29:29 +03003668 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003669}
3670
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003671static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
3672{
3673 return mlx5_rdma_netdev_free(netdev);
3674}
3675
Erez Shitrit693dfd52017-04-27 17:01:34 +03003676static struct net_device*
3677mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
3678 u8 port_num,
3679 enum rdma_netdev_t type,
3680 const char *name,
3681 unsigned char name_assign_type,
3682 void (*setup)(struct net_device *))
3683{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003684 struct net_device *netdev;
3685 struct rdma_netdev *rn;
3686
Erez Shitrit693dfd52017-04-27 17:01:34 +03003687 if (type != RDMA_NETDEV_IPOIB)
3688 return ERR_PTR(-EOPNOTSUPP);
3689
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003690 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
3691 name, setup);
3692 if (likely(!IS_ERR_OR_NULL(netdev))) {
3693 rn = netdev_priv(netdev);
3694 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
3695 }
3696 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03003697}
3698
Maor Gottliebfe248c32017-05-30 10:29:14 +03003699static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
3700{
3701 if (!dev->delay_drop.dbg)
3702 return;
3703 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
3704 kfree(dev->delay_drop.dbg);
3705 dev->delay_drop.dbg = NULL;
3706}
3707
Maor Gottlieb03404e82017-05-30 10:29:13 +03003708static void cancel_delay_drop(struct mlx5_ib_dev *dev)
3709{
3710 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3711 return;
3712
3713 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003714 delay_drop_debugfs_cleanup(dev);
3715}
3716
3717static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3718 size_t count, loff_t *pos)
3719{
3720 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3721 char lbuf[20];
3722 int len;
3723
3724 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3725 return simple_read_from_buffer(buf, count, pos, lbuf, len);
3726}
3727
3728static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3729 size_t count, loff_t *pos)
3730{
3731 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3732 u32 timeout;
3733 u32 var;
3734
3735 if (kstrtouint_from_user(buf, count, 0, &var))
3736 return -EFAULT;
3737
3738 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3739 1000);
3740 if (timeout != var)
3741 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3742 timeout);
3743
3744 delay_drop->timeout = timeout;
3745
3746 return count;
3747}
3748
3749static const struct file_operations fops_delay_drop_timeout = {
3750 .owner = THIS_MODULE,
3751 .open = simple_open,
3752 .write = delay_drop_timeout_write,
3753 .read = delay_drop_timeout_read,
3754};
3755
3756static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
3757{
3758 struct mlx5_ib_dbg_delay_drop *dbg;
3759
3760 if (!mlx5_debugfs_root)
3761 return 0;
3762
3763 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
3764 if (!dbg)
3765 return -ENOMEM;
3766
3767 dbg->dir_debugfs =
3768 debugfs_create_dir("delay_drop",
3769 dev->mdev->priv.dbg_root);
3770 if (!dbg->dir_debugfs)
3771 return -ENOMEM;
3772
3773 dbg->events_cnt_debugfs =
3774 debugfs_create_atomic_t("num_timeout_events", 0400,
3775 dbg->dir_debugfs,
3776 &dev->delay_drop.events_cnt);
3777 if (!dbg->events_cnt_debugfs)
3778 goto out_debugfs;
3779
3780 dbg->rqs_cnt_debugfs =
3781 debugfs_create_atomic_t("num_rqs", 0400,
3782 dbg->dir_debugfs,
3783 &dev->delay_drop.rqs_cnt);
3784 if (!dbg->rqs_cnt_debugfs)
3785 goto out_debugfs;
3786
3787 dbg->timeout_debugfs =
3788 debugfs_create_file("timeout", 0600,
3789 dbg->dir_debugfs,
3790 &dev->delay_drop,
3791 &fops_delay_drop_timeout);
3792 if (!dbg->timeout_debugfs)
3793 goto out_debugfs;
3794
3795 return 0;
3796
3797out_debugfs:
3798 delay_drop_debugfs_cleanup(dev);
3799 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003800}
3801
3802static void init_delay_drop(struct mlx5_ib_dev *dev)
3803{
3804 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3805 return;
3806
3807 mutex_init(&dev->delay_drop.lock);
3808 dev->delay_drop.dev = dev;
3809 dev->delay_drop.activate = false;
3810 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
3811 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003812 atomic_set(&dev->delay_drop.rqs_cnt, 0);
3813 atomic_set(&dev->delay_drop.events_cnt, 0);
3814
3815 if (delay_drop_debugfs_init(dev))
3816 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03003817}
3818
Sagi Grimberg40b24402017-07-13 11:09:42 +03003819const struct cpumask *mlx5_ib_get_vector_affinity(struct ib_device *ibdev,
3820 int comp_vector)
3821{
3822 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3823
3824 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
3825}
3826
Jack Morgenstein9603b612014-07-28 23:30:22 +03003827static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003828{
Eli Cohene126ba92013-07-07 17:25:49 +03003829 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003830 enum rdma_link_layer ll;
3831 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003832 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003833 int err;
3834 int i;
3835
Achiad Shochatebd61f62015-12-23 18:47:16 +02003836 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3837 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3838
Eli Cohene126ba92013-07-07 17:25:49 +03003839 printk_once(KERN_INFO "%s", mlx5_version);
3840
3841 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3842 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003843 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003844
Jack Morgenstein9603b612014-07-28 23:30:22 +03003845 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003846
Mark Bloch0837e862016-06-17 15:10:55 +03003847 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3848 GFP_KERNEL);
3849 if (!dev->port)
3850 goto err_dealloc;
3851
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003852 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003853 err = get_port_caps(dev);
3854 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003855 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003856
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003857 if (mlx5_use_mad_ifc(dev))
3858 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003859
Aviv Heller4babcf92016-09-18 20:48:03 +03003860 if (!mlx5_lag_is_active(mdev))
3861 name = "mlx5_%d";
3862 else
3863 name = "mlx5_bond_%d";
3864
3865 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003866 dev->ib_dev.owner = THIS_MODULE;
3867 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003868 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003869 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003870 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003871 dev->ib_dev.num_comp_vectors =
3872 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003873 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003874
3875 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3876 dev->ib_dev.uverbs_cmd_mask =
3877 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3878 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3879 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3880 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3881 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003882 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3883 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003884 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003885 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003886 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3887 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3888 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3889 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3890 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3891 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3892 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3893 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3894 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3895 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3896 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3897 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3898 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3899 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3900 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3901 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3902 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003903 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003904 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3905 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02003906 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
3907 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003908
3909 dev->ib_dev.query_device = mlx5_ib_query_device;
3910 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003911 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003912 if (ll == IB_LINK_LAYER_ETHERNET)
3913 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003914 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003915 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3916 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003917 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3918 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3919 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3920 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3921 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3922 dev->ib_dev.mmap = mlx5_ib_mmap;
3923 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3924 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3925 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3926 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3927 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3928 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3929 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3930 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3931 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3932 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3933 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3934 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3935 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3936 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3937 dev->ib_dev.post_send = mlx5_ib_post_send;
3938 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3939 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3940 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3941 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3942 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3943 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3944 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3945 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3946 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003947 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003948 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3949 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3950 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3951 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003952 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003953 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003954 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003955 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003956 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03003957 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003958 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03003959 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003960
Eli Coheneff901d2016-03-11 22:58:42 +02003961 if (mlx5_core_is_pf(mdev)) {
3962 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3963 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3964 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3965 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3966 }
Eli Cohene126ba92013-07-07 17:25:49 +03003967
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003968 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3969
Saeed Mahameed938fe832015-05-28 22:28:41 +03003970 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003971
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003972 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
3973
Matan Barakd2370e02016-02-29 18:05:30 +02003974 if (MLX5_CAP_GEN(mdev, imaicl)) {
3975 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3976 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3977 dev->ib_dev.uverbs_cmd_mask |=
3978 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3979 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3980 }
3981
Kamal Heib7c16f472017-01-18 15:25:09 +02003982 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03003983 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3984 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3985 }
3986
Saeed Mahameed938fe832015-05-28 22:28:41 +03003987 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003988 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3989 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3990 dev->ib_dev.uverbs_cmd_mask |=
3991 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3992 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3993 }
3994
Yishai Hadas81e30882017-06-08 16:15:09 +03003995 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3996 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
3997 dev->ib_dev.uverbs_ex_cmd_mask |=
3998 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
3999 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4000
Linus Torvalds048ccca2016-01-23 18:45:06 -08004001 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004002 IB_LINK_LAYER_ETHERNET) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03004003 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4004 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4005 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03004006 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4007 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004008 dev->ib_dev.uverbs_ex_cmd_mask |=
Yishai Hadas79b20a62016-05-23 15:20:50 +03004009 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4010 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03004011 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4012 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4013 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004014 }
Eli Cohene126ba92013-07-07 17:25:49 +03004015 err = init_node_data(dev);
4016 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004017 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004018
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004019 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004020 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004021 INIT_LIST_HEAD(&dev->qp_list);
4022 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004023
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004024 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004025 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004026 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004027 goto err_free_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +03004028 dev->roce.last_port_state = IB_PORT_DOWN;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004029 }
4030
Eli Cohene126ba92013-07-07 17:25:49 +03004031 err = create_dev_resources(&dev->devr);
4032 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004033 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03004034
Haggai Eran6aec21f2014-12-11 17:04:23 +02004035 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08004036 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03004037 goto err_rsrc;
4038
Kamal Heib45bded22017-01-18 14:10:32 +02004039 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03004040 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004041 if (err)
4042 goto err_odp;
4043 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02004044
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004045 err = mlx5_ib_init_cong_debugfs(dev);
4046 if (err)
4047 goto err_cnt;
4048
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004049 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4050 if (!dev->mdev->priv.uar)
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004051 goto err_cong;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004052
4053 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4054 if (err)
4055 goto err_uar_page;
4056
4057 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4058 if (err)
4059 goto err_bfreg;
4060
Mark Bloch0837e862016-06-17 15:10:55 +03004061 err = ib_register_device(&dev->ib_dev, NULL);
4062 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004063 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03004064
Eli Cohene126ba92013-07-07 17:25:49 +03004065 err = create_umr_res(dev);
4066 if (err)
4067 goto err_dev;
4068
Maor Gottlieb03404e82017-05-30 10:29:13 +03004069 init_delay_drop(dev);
4070
Eli Cohene126ba92013-07-07 17:25:49 +03004071 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004072 err = device_create_file(&dev->ib_dev.dev,
4073 mlx5_class_attributes[i]);
4074 if (err)
Maor Gottlieb03404e82017-05-30 10:29:13 +03004075 goto err_delay_drop;
Eli Cohene126ba92013-07-07 17:25:49 +03004076 }
4077
Huy Nguyenc85023e2017-05-30 09:42:54 +03004078 if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4079 MLX5_CAP_GEN(mdev, disable_local_lb))
4080 mutex_init(&dev->lb_mutex);
4081
Eli Cohene126ba92013-07-07 17:25:49 +03004082 dev->ib_active = true;
4083
Jack Morgenstein9603b612014-07-28 23:30:22 +03004084 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004085
Maor Gottlieb03404e82017-05-30 10:29:13 +03004086err_delay_drop:
4087 cancel_delay_drop(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004088 destroy_umrc_res(dev);
4089
4090err_dev:
4091 ib_unregister_device(&dev->ib_dev);
4092
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004093err_fp_bfreg:
4094 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4095
4096err_bfreg:
4097 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4098
4099err_uar_page:
4100 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4101
Parav Pandite1f24a72017-04-16 07:29:29 +03004102err_cnt:
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004103 mlx5_ib_cleanup_cong_debugfs(dev);
4104err_cong:
Kamal Heib45bded22017-01-18 14:10:32 +02004105 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004106 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004107
Haggai Eran6aec21f2014-12-11 17:04:23 +02004108err_odp:
4109 mlx5_ib_odp_remove_one(dev);
4110
Eli Cohene126ba92013-07-07 17:25:49 +03004111err_rsrc:
4112 destroy_dev_resources(&dev->devr);
4113
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004114err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03004115 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004116 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004117 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03004118 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004119
Mark Bloch0837e862016-06-17 15:10:55 +03004120err_free_port:
4121 kfree(dev->port);
4122
Jack Morgenstein9603b612014-07-28 23:30:22 +03004123err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03004124 ib_dealloc_device((struct ib_device *)dev);
4125
Jack Morgenstein9603b612014-07-28 23:30:22 +03004126 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004127}
4128
Jack Morgenstein9603b612014-07-28 23:30:22 +03004129static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03004130{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004131 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004132 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004133
Maor Gottlieb03404e82017-05-30 10:29:13 +03004134 cancel_delay_drop(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004135 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004136 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004137 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4138 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4139 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004140 mlx5_ib_cleanup_cong_debugfs(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004141 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004142 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03004143 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004144 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004145 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004146 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004147 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004148 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03004149 ib_dealloc_device(&dev->ib_dev);
4150}
4151
Jack Morgenstein9603b612014-07-28 23:30:22 +03004152static struct mlx5_interface mlx5_ib_interface = {
4153 .add = mlx5_ib_add,
4154 .remove = mlx5_ib_remove,
4155 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02004156#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4157 .pfault = mlx5_ib_pfault,
4158#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03004159 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03004160};
4161
4162static int __init mlx5_ib_init(void)
4163{
Haggai Eran6aec21f2014-12-11 17:04:23 +02004164 int err;
4165
Artemy Kovalyov81713d32017-01-18 16:58:11 +02004166 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03004167
Haggai Eran6aec21f2014-12-11 17:04:23 +02004168 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004169
4170 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004171}
4172
4173static void __exit mlx5_ib_cleanup(void)
4174{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004175 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03004176}
4177
4178module_init(mlx5_ib_init);
4179module_exit(mlx5_ib_cleanup);