blob: 55fc5810251557571e98a4f682808d41dd50a1f3 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng7fb77c52017-08-19 08:55:58 -040041#define DC_VER "3.1.01"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059
60 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
63
64struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040065 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040066 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040067 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040068 enum dc_scan_direction scan;
69};
70
71struct dc_dcc_setting {
72 unsigned int max_compressed_blk_size;
73 unsigned int max_uncompressed_blk_size;
74 bool independent_64b_blks;
75};
76
77struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040078 union {
79 struct {
80 struct dc_dcc_setting rgb;
81 } grph;
82
83 struct {
84 struct dc_dcc_setting luma;
85 struct dc_dcc_setting chroma;
86 } video;
87 };
Anthony Kooebf055f2017-06-14 10:19:57 -040088
89 bool capable;
90 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040091};
92
Sylvia Tsai94267b32017-04-21 15:29:55 -040093struct dc_static_screen_events {
94 bool cursor_update;
95 bool surface_update;
96 bool overlay_update;
97};
98
Harry Wentland45622362017-09-12 15:58:20 -040099/* Forward declaration*/
100struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400101struct dc_plane_state;
Harry Wentland45622362017-09-12 15:58:20 -0400102struct validate_context;
103
104struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400105 bool (*get_dcc_compression_cap)(const struct dc *dc,
106 const struct dc_dcc_surface_param *input,
107 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400108};
109
Harry Wentland0971c402017-07-27 09:33:33 -0400110struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400111 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400112 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400113 int num_streams,
114 int vmin,
115 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400116 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400117 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400118 int num_streams,
119 unsigned int *v_pos,
120 unsigned int *nom_v_pos);
121
Harry Wentland45622362017-09-12 15:58:20 -0400122 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400123 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400125 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400126 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400127
Sylvia Tsai94267b32017-04-21 15:29:55 -0400128 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400129 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400130 int num_streams,
131 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400132
Harry Wentland0971c402017-07-27 09:33:33 -0400133 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400134 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400135};
136
137struct link_training_settings;
138
139struct dc_link_funcs {
140 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500141 struct link_training_settings *lt_settings,
142 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400143 void (*perform_link_training)(struct dc *dc,
144 struct dc_link_settings *link_setting,
145 bool skip_video_pattern);
146 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500147 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400148 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400149 void (*enable_hpd)(const struct dc_link *link);
150 void (*disable_hpd)(const struct dc_link *link);
151 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400152 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400153 enum dp_test_pattern test_pattern,
154 const struct link_training_settings *p_link_settings,
155 const unsigned char *p_custom_pattern,
156 unsigned int cust_pattern_size);
157};
158
159/* Structure to hold configuration flags set by dm at dc creation. */
160struct dc_config {
161 bool gpu_vm_support;
162 bool disable_disp_pll_sharing;
163};
164
165struct dc_debug {
166 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400167 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400168 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400169 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500170 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400171 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400172 bool validation_trace;
173 bool disable_stutter;
174 bool disable_dcc;
175 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400176 bool disable_dpp_power_gate;
177 bool disable_hubp_power_gate;
178 bool disable_pplib_wm_range;
179 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400180 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400181 int sr_exit_time_dpm0_ns;
182 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400183 int sr_exit_time_ns;
184 int sr_enter_plus_exit_time_ns;
185 int urgent_latency_ns;
186 int percent_of_ideal_drambw;
187 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400188 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400189 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500191 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400192 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500193 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400194};
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400195struct validate_context;
196struct resource_pool;
197struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400198struct dc {
199 struct dc_caps caps;
200 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400201 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400202 struct dc_link_funcs link_funcs;
203 struct dc_config config;
204 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400205
206 struct dc_context *ctx;
207
208 uint8_t link_count;
209 struct dc_link *links[MAX_PIPES * 2];
210
211 struct validate_context *current_context;
212 struct resource_pool *res_pool;
213
214 /* Display Engine Clock levels */
215 struct dm_pp_clock_levels sclk_lvls;
216
217 /* Inputs into BW and WM calculations. */
218 struct bw_calcs_dceip *bw_dceip;
219 struct bw_calcs_vbios *bw_vbios;
220#ifdef CONFIG_DRM_AMD_DC_DCN1_0
221 struct dcn_soc_bounding_box *dcn_soc;
222 struct dcn_ip_params *dcn_ip;
223 struct display_mode_lib dml;
224#endif
225
226 /* HW functions */
227 struct hw_sequencer_funcs hwss;
228 struct dce_hwseq *hwseq;
229
230 /* temp store of dm_pp_display_configuration
231 * to compare to see if display config changed
232 */
233 struct dm_pp_display_configuration prev_display_config;
234
235 /* FBC compressor */
236#ifdef ENABLE_FBC
237 struct compressor *fbc_compressor;
238#endif
Harry Wentland45622362017-09-12 15:58:20 -0400239};
240
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400241enum frame_buffer_mode {
242 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
243 FRAME_BUFFER_MODE_ZFB_ONLY,
244 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
245} ;
246
247struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400248 int64_t zfb_phys_addr_base;
249 int64_t zfb_mc_base_addr;
250 uint64_t zfb_size_in_byte;
251 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400252 bool dchub_initialzied;
253 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400254};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400255
Harry Wentland45622362017-09-12 15:58:20 -0400256struct dc_init_data {
257 struct hw_asic_id asic_id;
258 void *driver; /* ctx */
259 struct cgs_device *cgs_device;
260
261 int num_virtual_links;
262 /*
263 * If 'vbios_override' not NULL, it will be called instead
264 * of the real VBIOS. Intended use is Diagnostics on FPGA.
265 */
266 struct dc_bios *vbios_override;
267 enum dce_environment dce_environment;
268
269 struct dc_config flags;
Roman Li690b5e32017-07-27 20:00:06 -0400270#ifdef ENABLE_FBC
271 uint64_t fbc_gpu_addr;
272#endif
Harry Wentland45622362017-09-12 15:58:20 -0400273};
274
275struct dc *dc_create(const struct dc_init_data *init_params);
276
277void dc_destroy(struct dc **dc);
278
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400279bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400280
Tony Cheng6d244be2017-07-20 00:12:20 -0400281void dc_log_hw_state(struct dc *dc);
282
Harry Wentland45622362017-09-12 15:58:20 -0400283/*******************************************************************************
284 * Surface Interfaces
285 ******************************************************************************/
286
287enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500288 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400289};
290
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500291struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500292 /* display chromaticities and white point in units of 0.00001 */
293 unsigned int chromaticity_green_x;
294 unsigned int chromaticity_green_y;
295 unsigned int chromaticity_blue_x;
296 unsigned int chromaticity_blue_y;
297 unsigned int chromaticity_red_x;
298 unsigned int chromaticity_red_y;
299 unsigned int chromaticity_white_point_x;
300 unsigned int chromaticity_white_point_y;
301
302 uint32_t min_luminance;
303 uint32_t max_luminance;
304 uint32_t maximum_content_light_level;
305 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400306
307 bool hdr_supported;
308 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500309};
310
Anthony Koofb735a92016-12-13 13:59:41 -0500311enum dc_transfer_func_type {
312 TF_TYPE_PREDEFINED,
313 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400314 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500315};
316
317struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500318 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
319 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
320 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
321
Anthony Koofb735a92016-12-13 13:59:41 -0500322 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500323 uint16_t x_point_at_y1_red;
324 uint16_t x_point_at_y1_green;
325 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500326};
327
328enum dc_transfer_func_predefined {
329 TRANSFER_FUNCTION_SRGB,
330 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500331 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500332 TRANSFER_FUNCTION_LINEAR,
333};
334
335struct dc_transfer_func {
Anthony Kooebf055f2017-06-14 10:19:57 -0400336 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500337 enum dc_transfer_func_type type;
338 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400339 struct dc_context *ctx;
Jerry Zuoe8cd2642017-07-31 17:10:44 -0400340 atomic_t ref_count;
Anthony Koofb735a92016-12-13 13:59:41 -0500341};
342
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400343/*
344 * This structure is filled in by dc_surface_get_status and contains
345 * the last requested address and the currently active address so the called
346 * can determine if there are any outstanding flips
347 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400348struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400349 struct dc_plane_address requested_address;
350 struct dc_plane_address current_address;
351 bool is_flip_pending;
352 bool is_right_eye;
353};
354
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400355struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400356 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400357 struct scaling_taps scaling_quality;
358 struct rect src_rect;
359 struct rect dst_rect;
360 struct rect clip_rect;
361
362 union plane_size plane_size;
363 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400364
Harry Wentland45622362017-09-12 15:58:20 -0400365 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500366 struct dc_hdr_static_metadata hdr_static_ctx;
367
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400368 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400369 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400370
371 enum dc_color_space color_space;
372 enum surface_pixel_format format;
373 enum dc_rotation_angle rotation;
374 enum plane_stereo_format stereo_format;
375
376 bool per_pixel_alpha;
377 bool visible;
378 bool flip_immediate;
379 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400380
381 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400382 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400383 struct dc_context *ctx;
384
385 /* private to dc_surface.c */
386 enum dc_irq_source irq_source;
Jerry Zuoe8cd2642017-07-31 17:10:44 -0400387 atomic_t ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400388};
389
390struct dc_plane_info {
391 union plane_size plane_size;
392 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500393 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400394 enum surface_pixel_format format;
395 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400396 enum plane_stereo_format stereo_format;
397 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400398 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400399 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400400 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400401};
402
403struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400404 struct rect src_rect;
405 struct rect dst_rect;
406 struct rect clip_rect;
407 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400408};
409
410struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400411 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400412
413 /* isr safe update parameters. null means no updates */
414 struct dc_flip_addrs *flip_addr;
415 struct dc_plane_info *plane_info;
416 struct dc_scaling_info *scaling_info;
417 /* following updates require alloc/sleep/spin that is not isr safe,
418 * null means no updates
419 */
Anthony Koofb735a92016-12-13 13:59:41 -0500420 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400421 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500422 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400423 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400424};
Harry Wentland45622362017-09-12 15:58:20 -0400425
426/*
427 * Create a new surface with default parameters;
428 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400429struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400430const struct dc_plane_status *dc_plane_get_status(
431 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400432
Harry Wentland3be5262e2017-07-27 09:55:38 -0400433void dc_plane_state_retain(struct dc_plane_state *plane_state);
434void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400435
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400436void dc_gamma_retain(struct dc_gamma *dc_gamma);
437void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400438struct dc_gamma *dc_create_gamma(void);
439
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400440void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
441void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500442struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500443
Harry Wentland45622362017-09-12 15:58:20 -0400444/*
445 * This structure holds a surface address. There could be multiple addresses
446 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
447 * as frame durations and DCC format can also be set.
448 */
449struct dc_flip_addrs {
450 struct dc_plane_address address;
451 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400452 /* TODO: add flip duration for FreeSync */
453};
454
455/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500456 * Set up surface attributes and associate to a stream
457 * The surfaces parameter is an absolute set of all surface active for the stream.
458 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400459 * Any flip related attribute changes must be done through this interface.
460 *
461 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500462 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400463 * This does not trigger a flip. No surface address is programmed.
464 */
465
Harry Wentland3be5262e2017-07-27 09:55:38 -0400466bool dc_commit_planes_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400467 struct dc *dc,
Harry Wentland3be5262e2017-07-27 09:55:38 -0400468 struct dc_plane_state **plane_states,
469 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400470 struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400471
Aric Cyrab2541b2016-12-29 15:27:12 -0500472bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400473 struct dc *dc);
474
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400475/* Surface update type is used by dc_update_surfaces_and_stream
476 * The update type is determined at the very beginning of the function based
477 * on parameters passed in and decides how much programming (or updating) is
478 * going to be done during the call.
479 *
480 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
481 * logical calculations or hardware register programming. This update MUST be
482 * ISR safe on windows. Currently fast update will only be used to flip surface
483 * address.
484 *
485 * UPDATE_TYPE_MED is used for slower updates which require significant hw
486 * re-programming however do not affect bandwidth consumption or clock
487 * requirements. At present, this is the level at which front end updates
488 * that do not require us to run bw_calcs happen. These are in/out transfer func
489 * updates, viewport offset changes, recout size changes and pixel depth changes.
490 * This update can be done at ISR, but we want to minimize how often this happens.
491 *
492 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
493 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
494 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
495 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
496 * a full update. This cannot be done at ISR level and should be a rare event.
497 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
498 * underscan we don't expect to see this call at all.
499 */
500
Leon Elazar5869b0f2017-03-01 12:30:11 -0500501enum surface_update_type {
502 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400503 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500504 UPDATE_TYPE_FULL, /* may need to shuffle resources */
505};
506
Harry Wentland45622362017-09-12 15:58:20 -0400507/*******************************************************************************
508 * Stream Interfaces
509 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400510
511struct dc_stream_status {
512 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400513 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400514 int plane_count;
515 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400516
517 /*
518 * link this stream passes through
519 */
520 struct dc_link *link;
521};
522
Harry Wentland0971c402017-07-27 09:33:33 -0400523struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400524 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400525 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400526
Aric Cyrab2541b2016-12-29 15:27:12 -0500527 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400528 struct rect dst; /* stream addressable area */
529
530 struct audio_info audio_info;
531
Harry Wentland45622362017-09-12 15:58:20 -0400532 struct freesync_context freesync_ctx;
533
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400534 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400535 struct colorspace_transform gamut_remap_matrix;
536 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400537
538 enum signal_type output_signal;
539
540 enum dc_color_space output_color_space;
541 enum dc_dither_option dither_option;
542
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500543 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400544
545 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400546 /* TODO: custom INFO packets */
547 /* TODO: ABM info (DMCU) */
548 /* TODO: PSR info */
549 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400550
551 /* from core_stream struct */
552 struct dc_context *ctx;
553
554 /* used by DCP and FMT */
555 struct bit_depth_reduction_params bit_depth_params;
556 struct clamping_and_pixel_encoding_params clamping;
557
558 int phy_pix_clk;
559 enum signal_type signal;
560
561 struct dc_stream_status status;
562
563 /* from stream struct */
Jerry Zuoe8cd2642017-07-31 17:10:44 -0400564 atomic_t ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400565};
566
Leon Elazara783e7b2017-03-09 14:38:15 -0500567struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500568 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500569 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400570 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500571};
572
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400573bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400574 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500575
576/*
577 * Setup stream attributes if no stream updates are provided
578 * there will be no impact on the stream parameters
579 *
580 * Set up surface attributes and associate to a stream
581 * The surfaces parameter is an absolute set of all surface active for the stream.
582 * If no surfaces are provided, the stream will be blanked; no memory read.
583 * Any flip related attribute changes must be done through this interface.
584 *
585 * After this call:
586 * Surfaces attributes are programmed and configured to be composed into stream.
587 * This does not trigger a flip. No surface address is programmed.
588 *
589 */
590
Harry Wentland3be5262e2017-07-27 09:55:38 -0400591void dc_update_planes_and_stream(struct dc *dc,
Leon Elazara783e7b2017-03-09 14:38:15 -0500592 struct dc_surface_update *surface_updates, int surface_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400593 struct dc_stream_state *dc_stream,
Leon Elazara783e7b2017-03-09 14:38:15 -0500594 struct dc_stream_update *stream_update);
595
Aric Cyrab2541b2016-12-29 15:27:12 -0500596/*
597 * Log the current stream state.
598 */
599void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400600 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500601 struct dal_logger *dc_logger,
602 enum dc_log_type log_type);
603
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400604uint8_t dc_get_current_stream_count(struct dc *dc);
605struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500606
607/*
608 * Return the current frame counter.
609 */
Harry Wentland0971c402017-07-27 09:33:33 -0400610uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500611
612/* TODO: Return parsed values rather than direct register read
613 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
614 * being refactored properly to be dce-specific
615 */
Harry Wentland0971c402017-07-27 09:33:33 -0400616bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400617 uint32_t *v_blank_start,
618 uint32_t *v_blank_end,
619 uint32_t *h_position,
620 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500621
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400622bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400623 struct dc *dc,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400624 struct validate_context *new_ctx,
625 struct dc_stream_state *stream);
626
627bool dc_remove_stream_from_ctx(
628 struct dc *dc,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400629 struct validate_context *new_ctx,
630 struct dc_stream_state *stream);
631
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400632
633bool dc_add_plane_to_context(
634 const struct dc *dc,
635 struct dc_stream_state *stream,
636 struct dc_plane_state *plane_state,
637 struct validate_context *context);
638
639bool dc_remove_plane_from_context(
640 const struct dc *dc,
641 struct dc_stream_state *stream,
642 struct dc_plane_state *plane_state,
643 struct validate_context *context);
644
645bool dc_rem_all_planes_for_stream(
646 const struct dc *dc,
647 struct dc_stream_state *stream,
648 struct validate_context *context);
649
650bool dc_add_all_planes_for_stream(
651 const struct dc *dc,
652 struct dc_stream_state *stream,
653 struct dc_plane_state * const *plane_states,
654 int plane_count,
655 struct validate_context *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400656
Aric Cyrab2541b2016-12-29 15:27:12 -0500657/*
658 * Structure to store surface/stream associations for validation
659 */
660struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400661 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400662 struct dc_plane_state *plane_states[MAX_SURFACES];
663 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500664};
665
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400666bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400667
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400668bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400669
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400670bool dc_validate_global_state(
671 struct dc *dc,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400672 struct validate_context *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400673
Aric Cyrab2541b2016-12-29 15:27:12 -0500674/*
675 * This function takes a stream and checks if it is guaranteed to be supported.
676 * Guaranteed means that MAX_COFUNC similar streams are supported.
677 *
678 * After this call:
679 * No hardware is programmed for call. Only validation is done.
680 */
681
Harry Wentland8122a252017-03-29 11:15:14 -0400682void dc_resource_validate_ctx_copy_construct(
683 const struct validate_context *src_ctx,
684 struct validate_context *dst_ctx);
685
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400686void dc_resource_validate_ctx_copy_construct_current(
687 const struct dc *dc,
688 struct validate_context *dst_ctx);
689
Harry Wentland8122a252017-03-29 11:15:14 -0400690void dc_resource_validate_ctx_destruct(struct validate_context *context);
691
Aric Cyrab2541b2016-12-29 15:27:12 -0500692/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500693 * TODO update to make it about validation sets
694 * Set up streams and links associated to drive sinks
695 * The streams parameter is an absolute set of all active streams.
696 *
697 * After this call:
698 * Phy, Encoder, Timing Generator are programmed and enabled.
699 * New streams are enabled with blank stream; no memory read.
700 */
Harry Wentlande2c7bb12017-06-28 13:23:04 -0400701bool dc_commit_context(struct dc *dc, struct validate_context *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500702
703/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500704 * Set up streams and links associated to drive sinks
705 * The streams parameter is an absolute set of all active streams.
706 *
707 * After this call:
708 * Phy, Encoder, Timing Generator are programmed and enabled.
709 * New streams are enabled with blank stream; no memory read.
710 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500711/*
712 * Enable stereo when commit_streams is not required,
713 * for example, frame alternate.
714 */
715bool dc_enable_stereo(
716 struct dc *dc,
717 struct validate_context *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400718 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500719 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500720
Harry Wentland45622362017-09-12 15:58:20 -0400721/**
722 * Create a new default stream for the requested sink
723 */
Harry Wentland0971c402017-07-27 09:33:33 -0400724struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400725
Harry Wentland0971c402017-07-27 09:33:33 -0400726void dc_stream_retain(struct dc_stream_state *dc_stream);
727void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400728
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400729struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400730 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400731
Leon Elazar5869b0f2017-03-01 12:30:11 -0500732enum surface_update_type dc_check_update_surfaces_for_stream(
733 struct dc *dc,
734 struct dc_surface_update *updates,
735 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400736 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500737 const struct dc_stream_status *stream_status);
738
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400739
Leo (Sunpeng) Li81c90ec2017-09-07 16:46:34 -0400740struct validate_context *dc_create_state(void);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400741void dc_retain_validate_context(struct validate_context *context);
742void dc_release_validate_context(struct validate_context *context);
743
Harry Wentland45622362017-09-12 15:58:20 -0400744/*******************************************************************************
745 * Link Interfaces
746 ******************************************************************************/
747
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400748struct dpcd_caps {
749 union dpcd_rev dpcd_rev;
750 union max_lane_count max_ln_count;
751 union max_down_spread max_down_spread;
752
753 /* dongle type (DP converter, CV smart dongle) */
754 enum display_dongle_type dongle_type;
755 /* Dongle's downstream count. */
756 union sink_count sink_count;
757 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
758 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
759 struct dc_dongle_caps dongle_caps;
760
761 uint32_t sink_dev_id;
762 uint32_t branch_dev_id;
763 int8_t branch_dev_name[6];
764 int8_t branch_hw_revision;
765
766 bool allow_invalid_MSA_timing_param;
767 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400768 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400769};
770
771struct dc_link_status {
772 struct dpcd_caps *dpcd_caps;
773};
774
775/* DP MST stream allocation (payload bandwidth number) */
776struct link_mst_stream_allocation {
777 /* DIG front */
778 const struct stream_encoder *stream_enc;
779 /* associate DRM payload table with DC stream encoder */
780 uint8_t vcp_id;
781 /* number of slots required for the DP stream in transport packet */
782 uint8_t slot_count;
783};
784
785/* DP MST stream allocation table */
786struct link_mst_stream_allocation_table {
787 /* number of DP video streams */
788 int stream_count;
789 /* array of stream allocations */
790 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
791};
792
Harry Wentland45622362017-09-12 15:58:20 -0400793/*
794 * A link contains one or more sinks and their connected status.
795 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
796 */
797struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400798 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400799 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400800 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400801 unsigned int link_index;
802 enum dc_connection_type type;
803 enum signal_type connector_signal;
804 enum dc_irq_source irq_source_hpd;
805 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
806 /* caps is the same as reported_link_cap. link_traing use
807 * reported_link_cap. Will clean up. TODO
808 */
809 struct dc_link_settings reported_link_cap;
810 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400811 struct dc_link_settings cur_link_settings;
812 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400813 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400814
815 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400816
817 uint8_t hpd_src;
818
Harry Wentland45622362017-09-12 15:58:20 -0400819 uint8_t link_enc_hw_inst;
820
Harry Wentland45622362017-09-12 15:58:20 -0400821 bool test_pattern_enabled;
822 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500823
824 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400825
826 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400827
828 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400829
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400830 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400831
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400832 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400833
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400834 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400835
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400836 struct link_encoder *link_enc;
837 struct graphics_object_id link_id;
838 union ddi_channel_mapping ddi_channel_mapping;
839 struct connector_device_tag_info device_tag;
840 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400841 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400842 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400843 enum edp_revision edp_revision;
844 bool psr_enabled;
845
846 /* MST record stream using this link */
847 struct link_flags {
848 bool dp_keep_receiver_powered;
849 } wa_flags;
850 struct link_mst_stream_allocation_table mst_stream_alloc_table;
851
852 struct dc_link_status link_status;
853
Harry Wentland45622362017-09-12 15:58:20 -0400854};
855
856const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
857
858/*
859 * Return an enumerated dc_link. dc_link order is constant and determined at
860 * boot time. They cannot be created or destroyed.
861 * Use dc_get_caps() to get number of links.
862 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400863struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
Harry Wentland45622362017-09-12 15:58:20 -0400864
Harry Wentland45622362017-09-12 15:58:20 -0400865/* Set backlight level of an embedded panel (eDP, LVDS). */
866bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400867 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400868
Harry Wentland45622362017-09-12 15:58:20 -0400869bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
870
Amy Zhang7db4ded2017-05-30 16:16:57 -0400871bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
872
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400873bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400874 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400875 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400876
877/* Request DC to detect if there is a Panel connected.
878 * boot - If this call is during initial boot.
879 * Return false for any type of detection failure or MST detection
880 * true otherwise. True meaning further action is required (status update
881 * and OS notification).
882 */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400883bool dc_link_detect(struct dc_link *dc_link, bool boot);
Harry Wentland45622362017-09-12 15:58:20 -0400884
885/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
886 * Return:
887 * true - Downstream port status changed. DM should call DC to do the
888 * detection.
889 * false - no change in Downstream port status. No further action required
890 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400891bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400892 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400893
894struct dc_sink_init_data;
895
896struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400897 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400898 const uint8_t *edid,
899 int len,
900 struct dc_sink_init_data *init_data);
901
902void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400903 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400904 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400905
906/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400907
908void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400909 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400910 struct link_training_settings *lt_settings);
911
Ding Wang820e3932017-07-13 12:09:57 -0400912enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400913 struct dc_link *link,
914 const struct dc_link_settings *link_setting,
915 bool skip_video_pattern);
916
917void dc_link_dp_enable_hpd(const struct dc_link *link);
918
919void dc_link_dp_disable_hpd(const struct dc_link *link);
920
921bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400922 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400923 enum dp_test_pattern test_pattern,
924 const struct link_training_settings *p_link_settings,
925 const unsigned char *p_custom_pattern,
926 unsigned int cust_pattern_size);
927
928/*******************************************************************************
929 * Sink Interfaces - A sink corresponds to a display output device
930 ******************************************************************************/
931
xhdu8c895312017-03-21 11:05:32 -0400932struct dc_container_id {
933 // 128bit GUID in binary form
934 unsigned char guid[16];
935 // 8 byte port ID -> ELD.PortID
936 unsigned int portId[2];
937 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
938 unsigned short manufacturerName;
939 // 2 byte product code -> ELD.ProductCode
940 unsigned short productCode;
941};
942
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500943
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500944
Harry Wentland45622362017-09-12 15:58:20 -0400945/*
946 * The sink structure contains EDID and other display device properties
947 */
948struct dc_sink {
949 enum signal_type sink_signal;
950 struct dc_edid dc_edid; /* raw edid */
951 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400952 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500953 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500954 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500955 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400956 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400957
958 /* private to DC core */
959 struct dc_link *link;
960 struct dc_context *ctx;
961
962 /* private to dc_sink.c */
Jerry Zuoe8cd2642017-07-31 17:10:44 -0400963 atomic_t ref_count;
Harry Wentland45622362017-09-12 15:58:20 -0400964};
965
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400966void dc_sink_retain(struct dc_sink *sink);
967void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400968
Harry Wentland45622362017-09-12 15:58:20 -0400969struct dc_sink_init_data {
970 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400971 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400972 uint32_t dongle_max_pix_clk;
973 bool converter_disable_audio;
974};
975
976struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
977
978/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500979 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400980 ******************************************************************************/
981/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500982bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -0400983 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400984 const struct dc_cursor_attributes *attributes);
985
Aric Cyrab2541b2016-12-29 15:27:12 -0500986bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -0400987 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400988 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400989
990/* Newer interfaces */
991struct dc_cursor {
992 struct dc_plane_address address;
993 struct dc_cursor_attributes attributes;
994};
995
Harry Wentland45622362017-09-12 15:58:20 -0400996/*******************************************************************************
997 * Interrupt interfaces
998 ******************************************************************************/
999enum dc_irq_source dc_interrupt_to_irq_source(
1000 struct dc *dc,
1001 uint32_t src_id,
1002 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001003void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001004void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1005enum dc_irq_source dc_get_hpd_irq_source_at_index(
1006 struct dc *dc, uint32_t link_index);
1007
1008/*******************************************************************************
1009 * Power Interfaces
1010 ******************************************************************************/
1011
1012void dc_set_power_state(
1013 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001014 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001015void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001016
Harry Wentland45622362017-09-12 15:58:20 -04001017/*
1018 * DPCD access interfaces
1019 */
1020
Harry Wentland45622362017-09-12 15:58:20 -04001021bool dc_submit_i2c(
1022 struct dc *dc,
1023 uint32_t link_index,
1024 struct i2c_command *cmd);
1025
Anthony Koo5e7773a2017-01-23 16:55:20 -05001026
Harry Wentland45622362017-09-12 15:58:20 -04001027#endif /* DC_INTERFACE_H_ */