blob: 65fe4940f20dfdc6ef4ea1effced3b0cfb947173 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Rahul Verma15582962017-04-06 15:58:29 +030072static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn,
73 struct qed_ptt *p_ptt, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020074{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030075 u32 bar_reg = (bar_id == BAR_ID_0 ?
76 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
77 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020078
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030079 if (IS_VF(p_hwfn->cdev))
Mintz, Yuval1a850bf2017-06-04 13:31:07 +030080 return qed_vf_hw_bar_size(p_hwfn, bar_id);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030081
Rahul Verma15582962017-04-06 15:58:29 +030082 val = qed_rd(p_hwfn, p_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020083 if (val)
84 return 1 << (val + 15);
85
86 /* Old MFW initialized above registered only conditionally */
87 if (p_hwfn->cdev->num_hwfns > 1) {
88 DP_INFO(p_hwfn,
89 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
90 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
91 } else {
92 DP_INFO(p_hwfn,
93 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
94 return 512 * 1024;
95 }
96}
97
Yuval Mintz1a635e42016-08-15 10:42:43 +030098void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020099{
100 u32 i;
101
102 cdev->dp_level = dp_level;
103 cdev->dp_module = dp_module;
104 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
105 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
106
107 p_hwfn->dp_level = dp_level;
108 p_hwfn->dp_module = dp_module;
109 }
110}
111
112void qed_init_struct(struct qed_dev *cdev)
113{
114 u8 i;
115
116 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
117 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
118
119 p_hwfn->cdev = cdev;
120 p_hwfn->my_id = i;
121 p_hwfn->b_active = false;
122
123 mutex_init(&p_hwfn->dmae_info.mutex);
124 }
125
126 /* hwfn 0 is always active */
127 cdev->hwfns[0].b_active = true;
128
129 /* set the default cache alignment to 128 */
130 cdev->cache_shift = 7;
131}
132
133static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
134{
135 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
136
137 kfree(qm_info->qm_pq_params);
138 qm_info->qm_pq_params = NULL;
139 kfree(qm_info->qm_vport_params);
140 qm_info->qm_vport_params = NULL;
141 kfree(qm_info->qm_port_params);
142 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400143 kfree(qm_info->wfq_data);
144 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200145}
146
147void qed_resc_free(struct qed_dev *cdev)
148{
149 int i;
150
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300151 if (IS_VF(cdev)) {
152 for_each_hwfn(cdev, i)
153 qed_l2_free(&cdev->hwfns[i]);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300154 return;
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300155 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300156
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200157 kfree(cdev->fw_data);
158 cdev->fw_data = NULL;
159
160 kfree(cdev->reset_stats);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300161 cdev->reset_stats = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200162
163 for_each_hwfn(cdev, i) {
164 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
165
166 qed_cxt_mngr_free(p_hwfn);
167 qed_qm_info_free(p_hwfn);
168 qed_spq_free(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300169 qed_eq_free(p_hwfn);
170 qed_consq_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200171 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300172#ifdef CONFIG_QED_LL2
Tomer Tayar3587cb82017-05-21 12:10:56 +0300173 qed_ll2_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300174#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800175 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +0300176 qed_fcoe_free(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -0800177
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800178 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300179 qed_iscsi_free(p_hwfn);
180 qed_ooo_free(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800181 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300182 qed_iov_free(p_hwfn);
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300183 qed_l2_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 qed_dmae_info_free(p_hwfn);
sudarsana.kalluru@cavium.com270837b2017-04-20 22:31:16 -0700185 qed_dcbx_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186 }
187}
188
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300189/******************** QM initialization *******************/
190#define ACTIVE_TCS_BMAP 0x9f
191#define ACTIVE_TCS_BMAP_4PORT_K2 0xf
192
193/* determines the physical queue flags for a given PF. */
194static u32 qed_get_pq_flags(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200195{
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300196 u32 flags;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200197
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300198 /* common flags */
199 flags = PQ_FLAGS_LB;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200200
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300201 /* feature flags */
202 if (IS_QED_SRIOV(p_hwfn->cdev))
203 flags |= PQ_FLAGS_VFS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200204
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300205 /* protocol flags */
206 switch (p_hwfn->hw_info.personality) {
207 case QED_PCI_ETH:
208 flags |= PQ_FLAGS_MCOS;
209 break;
210 case QED_PCI_FCOE:
211 flags |= PQ_FLAGS_OFLD;
212 break;
213 case QED_PCI_ISCSI:
214 flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
215 break;
216 case QED_PCI_ETH_ROCE:
217 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD | PQ_FLAGS_LLT;
218 break;
219 default:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200220 DP_ERR(p_hwfn,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300221 "unknown personality %d\n", p_hwfn->hw_info.personality);
222 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223 }
224
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300225 return flags;
226}
227
228/* Getters for resource amounts necessary for qm initialization */
229u8 qed_init_qm_get_num_tcs(struct qed_hwfn *p_hwfn)
230{
231 return p_hwfn->hw_info.num_hw_tc;
232}
233
234u16 qed_init_qm_get_num_vfs(struct qed_hwfn *p_hwfn)
235{
236 return IS_QED_SRIOV(p_hwfn->cdev) ?
237 p_hwfn->cdev->p_iov_info->total_vfs : 0;
238}
239
240#define NUM_DEFAULT_RLS 1
241
242u16 qed_init_qm_get_num_pf_rls(struct qed_hwfn *p_hwfn)
243{
244 u16 num_pf_rls, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
245
246 /* num RLs can't exceed resource amount of rls or vports */
247 num_pf_rls = (u16) min_t(u32, RESC_NUM(p_hwfn, QED_RL),
248 RESC_NUM(p_hwfn, QED_VPORT));
249
250 /* Make sure after we reserve there's something left */
251 if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS)
252 return 0;
253
254 /* subtract rls necessary for VFs and one default one for the PF */
255 num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
256
257 return num_pf_rls;
258}
259
260u16 qed_init_qm_get_num_vports(struct qed_hwfn *p_hwfn)
261{
262 u32 pq_flags = qed_get_pq_flags(p_hwfn);
263
264 /* all pqs share the same vport, except for vfs and pf_rl pqs */
265 return (!!(PQ_FLAGS_RLS & pq_flags)) *
266 qed_init_qm_get_num_pf_rls(p_hwfn) +
267 (!!(PQ_FLAGS_VFS & pq_flags)) *
268 qed_init_qm_get_num_vfs(p_hwfn) + 1;
269}
270
271/* calc amount of PQs according to the requested flags */
272u16 qed_init_qm_get_num_pqs(struct qed_hwfn *p_hwfn)
273{
274 u32 pq_flags = qed_get_pq_flags(p_hwfn);
275
276 return (!!(PQ_FLAGS_RLS & pq_flags)) *
277 qed_init_qm_get_num_pf_rls(p_hwfn) +
278 (!!(PQ_FLAGS_MCOS & pq_flags)) *
279 qed_init_qm_get_num_tcs(p_hwfn) +
280 (!!(PQ_FLAGS_LB & pq_flags)) + (!!(PQ_FLAGS_OOO & pq_flags)) +
281 (!!(PQ_FLAGS_ACK & pq_flags)) + (!!(PQ_FLAGS_OFLD & pq_flags)) +
282 (!!(PQ_FLAGS_LLT & pq_flags)) +
283 (!!(PQ_FLAGS_VFS & pq_flags)) * qed_init_qm_get_num_vfs(p_hwfn);
284}
285
286/* initialize the top level QM params */
287static void qed_init_qm_params(struct qed_hwfn *p_hwfn)
288{
289 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
290 bool four_port;
291
292 /* pq and vport bases for this PF */
293 qm_info->start_pq = (u16) RESC_START(p_hwfn, QED_PQ);
294 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
295
296 /* rate limiting and weighted fair queueing are always enabled */
297 qm_info->vport_rl_en = 1;
298 qm_info->vport_wfq_en = 1;
299
300 /* TC config is different for AH 4 port */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300301 four_port = p_hwfn->cdev->num_ports_in_engine == MAX_NUM_PORTS_K2;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300302
303 /* in AH 4 port we have fewer TCs per port */
304 qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
305 NUM_OF_PHYS_TCS;
306
307 /* unless MFW indicated otherwise, ooo_tc == 3 for
308 * AH 4-port and 4 otherwise.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200309 */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300310 if (!qm_info->ooo_tc)
311 qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
312 DCBX_TCP_OOO_TC;
313}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200314
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300315/* initialize qm vport params */
316static void qed_init_qm_vport_params(struct qed_hwfn *p_hwfn)
317{
318 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
319 u8 i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200320
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300321 /* all vports participate in weighted fair queueing */
322 for (i = 0; i < qed_init_qm_get_num_vports(p_hwfn); i++)
323 qm_info->qm_vport_params[i].vport_wfq = 1;
324}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200325
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300326/* initialize qm port params */
327static void qed_init_qm_port_params(struct qed_hwfn *p_hwfn)
328{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200329 /* Initialize qm port parameters */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300330 u8 i, active_phys_tcs, num_ports = p_hwfn->cdev->num_ports_in_engine;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300331
332 /* indicate how ooo and high pri traffic is dealt with */
333 active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
334 ACTIVE_TCS_BMAP_4PORT_K2 :
335 ACTIVE_TCS_BMAP;
336
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200337 for (i = 0; i < num_ports; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300338 struct init_qm_port_params *p_qm_port =
339 &p_hwfn->qm_info.qm_port_params[i];
340
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200341 p_qm_port->active = 1;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300342 p_qm_port->active_phys_tcs = active_phys_tcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200343 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
344 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
345 }
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300346}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300348/* Reset the params which must be reset for qm init. QM init may be called as
349 * a result of flows other than driver load (e.g. dcbx renegotiation). Other
350 * params may be affected by the init but would simply recalculate to the same
351 * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
352 * affected as these amounts stay the same.
353 */
354static void qed_init_qm_reset_params(struct qed_hwfn *p_hwfn)
355{
356 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200357
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300358 qm_info->num_pqs = 0;
359 qm_info->num_vports = 0;
360 qm_info->num_pf_rls = 0;
361 qm_info->num_vf_pqs = 0;
362 qm_info->first_vf_pq = 0;
363 qm_info->first_mcos_pq = 0;
364 qm_info->first_rl_pq = 0;
365}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200366
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300367static void qed_init_qm_advance_vport(struct qed_hwfn *p_hwfn)
368{
369 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
370
371 qm_info->num_vports++;
372
373 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
374 DP_ERR(p_hwfn,
375 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
376 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
377}
378
379/* initialize a single pq and manage qm_info resources accounting.
380 * The pq_init_flags param determines whether the PQ is rate limited
381 * (for VF or PF) and whether a new vport is allocated to the pq or not
382 * (i.e. vport will be shared).
383 */
384
385/* flags for pq init */
386#define PQ_INIT_SHARE_VPORT (1 << 0)
387#define PQ_INIT_PF_RL (1 << 1)
388#define PQ_INIT_VF_RL (1 << 2)
389
390/* defines for pq init */
391#define PQ_INIT_DEFAULT_WRR_GROUP 1
392#define PQ_INIT_DEFAULT_TC 0
393#define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc)
394
395static void qed_init_qm_pq(struct qed_hwfn *p_hwfn,
396 struct qed_qm_info *qm_info,
397 u8 tc, u32 pq_init_flags)
398{
399 u16 pq_idx = qm_info->num_pqs, max_pq = qed_init_qm_get_num_pqs(p_hwfn);
400
401 if (pq_idx > max_pq)
402 DP_ERR(p_hwfn,
403 "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
404
405 /* init pq params */
406 qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
407 qm_info->num_vports;
408 qm_info->qm_pq_params[pq_idx].tc_id = tc;
409 qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
410 qm_info->qm_pq_params[pq_idx].rl_valid =
411 (pq_init_flags & PQ_INIT_PF_RL || pq_init_flags & PQ_INIT_VF_RL);
412
413 /* qm params accounting */
414 qm_info->num_pqs++;
415 if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
416 qm_info->num_vports++;
417
418 if (pq_init_flags & PQ_INIT_PF_RL)
419 qm_info->num_pf_rls++;
420
421 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
422 DP_ERR(p_hwfn,
423 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
424 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
425
426 if (qm_info->num_pf_rls > qed_init_qm_get_num_pf_rls(p_hwfn))
427 DP_ERR(p_hwfn,
428 "rl overflow! qm_info->num_pf_rls %d, qm_init_get_num_pf_rls() %d\n",
429 qm_info->num_pf_rls, qed_init_qm_get_num_pf_rls(p_hwfn));
430}
431
432/* get pq index according to PQ_FLAGS */
433static u16 *qed_init_qm_get_idx_from_flags(struct qed_hwfn *p_hwfn,
434 u32 pq_flags)
435{
436 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
437
438 /* Can't have multiple flags set here */
439 if (bitmap_weight((unsigned long *)&pq_flags, sizeof(pq_flags)) > 1)
440 goto err;
441
442 switch (pq_flags) {
443 case PQ_FLAGS_RLS:
444 return &qm_info->first_rl_pq;
445 case PQ_FLAGS_MCOS:
446 return &qm_info->first_mcos_pq;
447 case PQ_FLAGS_LB:
448 return &qm_info->pure_lb_pq;
449 case PQ_FLAGS_OOO:
450 return &qm_info->ooo_pq;
451 case PQ_FLAGS_ACK:
452 return &qm_info->pure_ack_pq;
453 case PQ_FLAGS_OFLD:
454 return &qm_info->offload_pq;
455 case PQ_FLAGS_LLT:
456 return &qm_info->low_latency_pq;
457 case PQ_FLAGS_VFS:
458 return &qm_info->first_vf_pq;
459 default:
460 goto err;
461 }
462
463err:
464 DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
465 return NULL;
466}
467
468/* save pq index in qm info */
469static void qed_init_qm_set_idx(struct qed_hwfn *p_hwfn,
470 u32 pq_flags, u16 pq_val)
471{
472 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
473
474 *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
475}
476
477/* get tx pq index, with the PQ TX base already set (ready for context init) */
478u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags)
479{
480 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
481
482 return *base_pq_idx + CM_TX_PQ_BASE;
483}
484
485u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc)
486{
487 u8 max_tc = qed_init_qm_get_num_tcs(p_hwfn);
488
489 if (tc > max_tc)
490 DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
491
492 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc;
493}
494
495u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf)
496{
497 u16 max_vf = qed_init_qm_get_num_vfs(p_hwfn);
498
499 if (vf > max_vf)
500 DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
501
502 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf;
503}
504
505u16 qed_get_cm_pq_idx_rl(struct qed_hwfn *p_hwfn, u8 rl)
506{
507 u16 max_rl = qed_init_qm_get_num_pf_rls(p_hwfn);
508
509 if (rl > max_rl)
510 DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl);
511
512 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl;
513}
514
515/* Functions for creating specific types of pqs */
516static void qed_init_qm_lb_pq(struct qed_hwfn *p_hwfn)
517{
518 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
519
520 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
521 return;
522
523 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
524 qed_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
525}
526
527static void qed_init_qm_ooo_pq(struct qed_hwfn *p_hwfn)
528{
529 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
530
531 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
532 return;
533
534 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
535 qed_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
536}
537
538static void qed_init_qm_pure_ack_pq(struct qed_hwfn *p_hwfn)
539{
540 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
541
542 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
543 return;
544
545 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
546 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
547}
548
549static void qed_init_qm_offload_pq(struct qed_hwfn *p_hwfn)
550{
551 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
552
553 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
554 return;
555
556 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
557 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
558}
559
560static void qed_init_qm_low_latency_pq(struct qed_hwfn *p_hwfn)
561{
562 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
563
564 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LLT))
565 return;
566
567 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LLT, qm_info->num_pqs);
568 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
569}
570
571static void qed_init_qm_mcos_pqs(struct qed_hwfn *p_hwfn)
572{
573 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
574 u8 tc_idx;
575
576 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
577 return;
578
579 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
580 for (tc_idx = 0; tc_idx < qed_init_qm_get_num_tcs(p_hwfn); tc_idx++)
581 qed_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
582}
583
584static void qed_init_qm_vf_pqs(struct qed_hwfn *p_hwfn)
585{
586 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
587 u16 vf_idx, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
588
589 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
590 return;
591
592 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300593 qm_info->num_vf_pqs = num_vfs;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300594 for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
595 qed_init_qm_pq(p_hwfn,
596 qm_info, PQ_INIT_DEFAULT_TC, PQ_INIT_VF_RL);
597}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200598
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300599static void qed_init_qm_rl_pqs(struct qed_hwfn *p_hwfn)
600{
601 u16 pf_rls_idx, num_pf_rls = qed_init_qm_get_num_pf_rls(p_hwfn);
602 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400603
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300604 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
605 return;
606
607 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
608 for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
609 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_PF_RL);
610}
611
612static void qed_init_qm_pq_params(struct qed_hwfn *p_hwfn)
613{
614 /* rate limited pqs, must come first (FW assumption) */
615 qed_init_qm_rl_pqs(p_hwfn);
616
617 /* pqs for multi cos */
618 qed_init_qm_mcos_pqs(p_hwfn);
619
620 /* pure loopback pq */
621 qed_init_qm_lb_pq(p_hwfn);
622
623 /* out of order pq */
624 qed_init_qm_ooo_pq(p_hwfn);
625
626 /* pure ack pq */
627 qed_init_qm_pure_ack_pq(p_hwfn);
628
629 /* pq for offloaded protocol */
630 qed_init_qm_offload_pq(p_hwfn);
631
632 /* low latency pq */
633 qed_init_qm_low_latency_pq(p_hwfn);
634
635 /* done sharing vports */
636 qed_init_qm_advance_vport(p_hwfn);
637
638 /* pqs for vfs */
639 qed_init_qm_vf_pqs(p_hwfn);
640}
641
642/* compare values of getters against resources amounts */
643static int qed_init_qm_sanity(struct qed_hwfn *p_hwfn)
644{
645 if (qed_init_qm_get_num_vports(p_hwfn) > RESC_NUM(p_hwfn, QED_VPORT)) {
646 DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
647 return -EINVAL;
648 }
649
650 if (qed_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, QED_PQ)) {
651 DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
652 return -EINVAL;
653 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200654
655 return 0;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300656}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200657
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300658static void qed_dp_init_qm_params(struct qed_hwfn *p_hwfn)
659{
660 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
661 struct init_qm_vport_params *vport;
662 struct init_qm_port_params *port;
663 struct init_qm_pq_params *pq;
664 int i, tc;
665
666 /* top level params */
667 DP_VERBOSE(p_hwfn,
668 NETIF_MSG_HW,
669 "qm init top level params: start_pq %d, start_vport %d, pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
670 qm_info->start_pq,
671 qm_info->start_vport,
672 qm_info->pure_lb_pq,
673 qm_info->offload_pq, qm_info->pure_ack_pq);
674 DP_VERBOSE(p_hwfn,
675 NETIF_MSG_HW,
676 "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d, num_vports %d, max_phys_tcs_per_port %d\n",
677 qm_info->ooo_pq,
678 qm_info->first_vf_pq,
679 qm_info->num_pqs,
680 qm_info->num_vf_pqs,
681 qm_info->num_vports, qm_info->max_phys_tcs_per_port);
682 DP_VERBOSE(p_hwfn,
683 NETIF_MSG_HW,
684 "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d, pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
685 qm_info->pf_rl_en,
686 qm_info->pf_wfq_en,
687 qm_info->vport_rl_en,
688 qm_info->vport_wfq_en,
689 qm_info->pf_wfq,
690 qm_info->pf_rl,
691 qm_info->num_pf_rls, qed_get_pq_flags(p_hwfn));
692
693 /* port table */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300694 for (i = 0; i < p_hwfn->cdev->num_ports_in_engine; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300695 port = &(qm_info->qm_port_params[i]);
696 DP_VERBOSE(p_hwfn,
697 NETIF_MSG_HW,
698 "port idx %d, active %d, active_phys_tcs %d, num_pbf_cmd_lines %d, num_btb_blocks %d, reserved %d\n",
699 i,
700 port->active,
701 port->active_phys_tcs,
702 port->num_pbf_cmd_lines,
703 port->num_btb_blocks, port->reserved);
704 }
705
706 /* vport table */
707 for (i = 0; i < qm_info->num_vports; i++) {
708 vport = &(qm_info->qm_vport_params[i]);
709 DP_VERBOSE(p_hwfn,
710 NETIF_MSG_HW,
711 "vport idx %d, vport_rl %d, wfq %d, first_tx_pq_id [ ",
712 qm_info->start_vport + i,
713 vport->vport_rl, vport->vport_wfq);
714 for (tc = 0; tc < NUM_OF_TCS; tc++)
715 DP_VERBOSE(p_hwfn,
716 NETIF_MSG_HW,
717 "%d ", vport->first_tx_pq_id[tc]);
718 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "]\n");
719 }
720
721 /* pq table */
722 for (i = 0; i < qm_info->num_pqs; i++) {
723 pq = &(qm_info->qm_pq_params[i]);
724 DP_VERBOSE(p_hwfn,
725 NETIF_MSG_HW,
726 "pq idx %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d\n",
727 qm_info->start_pq + i,
728 pq->vport_id,
729 pq->tc_id, pq->wrr_group, pq->rl_valid);
730 }
731}
732
733static void qed_init_qm_info(struct qed_hwfn *p_hwfn)
734{
735 /* reset params required for init run */
736 qed_init_qm_reset_params(p_hwfn);
737
738 /* init QM top level params */
739 qed_init_qm_params(p_hwfn);
740
741 /* init QM port params */
742 qed_init_qm_port_params(p_hwfn);
743
744 /* init QM vport params */
745 qed_init_qm_vport_params(p_hwfn);
746
747 /* init QM physical queue params */
748 qed_init_qm_pq_params(p_hwfn);
749
750 /* display all that init */
751 qed_dp_init_qm_params(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200752}
753
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400754/* This function reconfigures the QM pf on the fly.
755 * For this purpose we:
756 * 1. reconfigure the QM database
757 * 2. set new values to runtime arrat
758 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
759 * 4. activate init tool in QM_PF stage
760 * 5. send an sdm_qm_cmd through rbc interface to release the QM
761 */
762int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
763{
764 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
765 bool b_rc;
766 int rc;
767
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400768 /* initialize qed's qm data structure */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300769 qed_init_qm_info(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400770
771 /* stop PF's qm queues */
772 spin_lock_bh(&qm_lock);
773 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
774 qm_info->start_pq, qm_info->num_pqs);
775 spin_unlock_bh(&qm_lock);
776 if (!b_rc)
777 return -EINVAL;
778
779 /* clear the QM_PF runtime phase leftovers from previous init */
780 qed_init_clear_rt_data(p_hwfn);
781
782 /* prepare QM portion of runtime array */
Rahul Verma15582962017-04-06 15:58:29 +0300783 qed_qm_init_pf(p_hwfn, p_ptt);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400784
785 /* activate init tool on runtime array */
786 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
787 p_hwfn->hw_info.hw_mode);
788 if (rc)
789 return rc;
790
791 /* start PF's qm queues */
792 spin_lock_bh(&qm_lock);
793 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
794 qm_info->start_pq, qm_info->num_pqs);
795 spin_unlock_bh(&qm_lock);
796 if (!b_rc)
797 return -EINVAL;
798
799 return 0;
800}
801
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300802static int qed_alloc_qm_data(struct qed_hwfn *p_hwfn)
803{
804 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
805 int rc;
806
807 rc = qed_init_qm_sanity(p_hwfn);
808 if (rc)
809 goto alloc_err;
810
811 qm_info->qm_pq_params = kzalloc(sizeof(*qm_info->qm_pq_params) *
812 qed_init_qm_get_num_pqs(p_hwfn),
813 GFP_KERNEL);
814 if (!qm_info->qm_pq_params)
815 goto alloc_err;
816
817 qm_info->qm_vport_params = kzalloc(sizeof(*qm_info->qm_vport_params) *
818 qed_init_qm_get_num_vports(p_hwfn),
819 GFP_KERNEL);
820 if (!qm_info->qm_vport_params)
821 goto alloc_err;
822
Wei Yongjun2f7878c2017-04-25 07:07:18 +0000823 qm_info->qm_port_params = kzalloc(sizeof(*qm_info->qm_port_params) *
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300824 p_hwfn->cdev->num_ports_in_engine,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300825 GFP_KERNEL);
826 if (!qm_info->qm_port_params)
827 goto alloc_err;
828
829 qm_info->wfq_data = kzalloc(sizeof(*qm_info->wfq_data) *
830 qed_init_qm_get_num_vports(p_hwfn),
831 GFP_KERNEL);
832 if (!qm_info->wfq_data)
833 goto alloc_err;
834
835 return 0;
836
837alloc_err:
838 DP_NOTICE(p_hwfn, "Failed to allocate memory for QM params\n");
839 qed_qm_info_free(p_hwfn);
840 return -ENOMEM;
841}
842
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200843int qed_resc_alloc(struct qed_dev *cdev)
844{
Ram Amranif9dc4d12017-04-03 12:21:13 +0300845 u32 rdma_tasks, excess_tasks;
Ram Amranif9dc4d12017-04-03 12:21:13 +0300846 u32 line_count;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200847 int i, rc = 0;
848
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300849 if (IS_VF(cdev)) {
850 for_each_hwfn(cdev, i) {
851 rc = qed_l2_alloc(&cdev->hwfns[i]);
852 if (rc)
853 return rc;
854 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300855 return rc;
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300856 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300857
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200858 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
859 if (!cdev->fw_data)
860 return -ENOMEM;
861
862 for_each_hwfn(cdev, i) {
863 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300864 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200865
866 /* First allocate the context manager structure */
867 rc = qed_cxt_mngr_alloc(p_hwfn);
868 if (rc)
869 goto alloc_err;
870
871 /* Set the HW cid/tid numbers (in the contest manager)
872 * Must be done prior to any further computations.
873 */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300874 rc = qed_cxt_set_pf_params(p_hwfn, RDMA_MAX_TIDS);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200875 if (rc)
876 goto alloc_err;
877
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300878 rc = qed_alloc_qm_data(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200879 if (rc)
880 goto alloc_err;
881
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300882 /* init qm info */
883 qed_init_qm_info(p_hwfn);
884
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200885 /* Compute the ILT client partition */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300886 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
887 if (rc) {
888 DP_NOTICE(p_hwfn,
889 "too many ILT lines; re-computing with less lines\n");
890 /* In case there are not enough ILT lines we reduce the
891 * number of RDMA tasks and re-compute.
892 */
893 excess_tasks =
894 qed_cxt_cfg_ilt_compute_excess(p_hwfn, line_count);
895 if (!excess_tasks)
896 goto alloc_err;
897
898 rdma_tasks = RDMA_MAX_TIDS - excess_tasks;
899 rc = qed_cxt_set_pf_params(p_hwfn, rdma_tasks);
900 if (rc)
901 goto alloc_err;
902
903 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
904 if (rc) {
905 DP_ERR(p_hwfn,
906 "failed ILT compute. Requested too many lines: %u\n",
907 line_count);
908
909 goto alloc_err;
910 }
911 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200912
913 /* CID map / ILT shadow table / T2
914 * The talbes sizes are determined by the computations above
915 */
916 rc = qed_cxt_tables_alloc(p_hwfn);
917 if (rc)
918 goto alloc_err;
919
920 /* SPQ, must follow ILT because initializes SPQ context */
921 rc = qed_spq_alloc(p_hwfn);
922 if (rc)
923 goto alloc_err;
924
925 /* SP status block allocation */
926 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
927 RESERVED_PTT_DPC);
928
929 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
930 if (rc)
931 goto alloc_err;
932
Yuval Mintz32a47e72016-05-11 16:36:12 +0300933 rc = qed_iov_alloc(p_hwfn);
934 if (rc)
935 goto alloc_err;
936
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200937 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300938 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
939 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
940 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
941 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300942 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300943 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
944 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
945 num_cons =
946 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300947 PROTOCOLID_ISCSI,
948 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300949 n_eqes += 2 * num_cons;
950 }
951
952 if (n_eqes > 0xFFFF) {
953 DP_ERR(p_hwfn,
954 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
955 n_eqes, 0xFFFF);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300956 goto alloc_no_mem;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300957 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300958
Tomer Tayar3587cb82017-05-21 12:10:56 +0300959 rc = qed_eq_alloc(p_hwfn, (u16) n_eqes);
960 if (rc)
961 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200962
Tomer Tayar3587cb82017-05-21 12:10:56 +0300963 rc = qed_consq_alloc(p_hwfn);
964 if (rc)
965 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200966
Mintz, Yuval0db711b2017-06-04 13:31:00 +0300967 rc = qed_l2_alloc(p_hwfn);
968 if (rc)
969 goto alloc_err;
970
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300971#ifdef CONFIG_QED_LL2
972 if (p_hwfn->using_ll2) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300973 rc = qed_ll2_alloc(p_hwfn);
974 if (rc)
975 goto alloc_err;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300976 }
977#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800978
979 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300980 rc = qed_fcoe_alloc(p_hwfn);
981 if (rc)
982 goto alloc_err;
Arun Easi1e128c82017-02-15 06:28:22 -0800983 }
984
Yuval Mintzfc831822016-12-01 00:21:06 -0800985 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300986 rc = qed_iscsi_alloc(p_hwfn);
987 if (rc)
988 goto alloc_err;
989 rc = qed_ooo_alloc(p_hwfn);
990 if (rc)
991 goto alloc_err;
Yuval Mintzfc831822016-12-01 00:21:06 -0800992 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300993
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200994 /* DMA info initialization */
995 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700996 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200997 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400998
999 /* DCBX initialization */
1000 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07001001 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001002 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001003 }
1004
1005 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07001006 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +03001007 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001008
1009 return 0;
1010
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001011alloc_no_mem:
1012 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001013alloc_err:
1014 qed_resc_free(cdev);
1015 return rc;
1016}
1017
1018void qed_resc_setup(struct qed_dev *cdev)
1019{
1020 int i;
1021
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001022 if (IS_VF(cdev)) {
1023 for_each_hwfn(cdev, i)
1024 qed_l2_setup(&cdev->hwfns[i]);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001025 return;
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001026 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001027
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001028 for_each_hwfn(cdev, i) {
1029 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1030
1031 qed_cxt_mngr_setup(p_hwfn);
1032 qed_spq_setup(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +03001033 qed_eq_setup(p_hwfn);
1034 qed_consq_setup(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001035
1036 /* Read shadow of current MFW mailbox */
1037 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
1038 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
1039 p_hwfn->mcp_info->mfw_mb_cur,
1040 p_hwfn->mcp_info->mfw_mb_length);
1041
1042 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +03001043
Mintz, Yuval0db711b2017-06-04 13:31:00 +03001044 qed_l2_setup(p_hwfn);
Mintz, Yuval1ee240e2017-06-01 15:29:11 +03001045 qed_iov_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001046#ifdef CONFIG_QED_LL2
1047 if (p_hwfn->using_ll2)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001048 qed_ll2_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001049#endif
Arun Easi1e128c82017-02-15 06:28:22 -08001050 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001051 qed_fcoe_setup(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -08001052
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001053 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +03001054 qed_iscsi_setup(p_hwfn);
1055 qed_ooo_setup(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001056 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001057 }
1058}
1059
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001060#define FINAL_CLEANUP_POLL_CNT (100)
1061#define FINAL_CLEANUP_POLL_TIME (10)
1062int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +03001063 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001064{
1065 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
1066 int rc = -EBUSY;
1067
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001068 addr = GTT_BAR0_MAP_REG_USDM_RAM +
1069 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001070
Yuval Mintz0b55e272016-05-11 16:36:15 +03001071 if (is_vf)
1072 id += 0x10;
1073
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001074 command |= X_FINAL_CLEANUP_AGG_INT <<
1075 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
1076 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
1077 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
1078 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001079
1080 /* Make sure notification is not set before initiating final cleanup */
1081 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +03001082 DP_NOTICE(p_hwfn,
1083 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001084 REG_WR(p_hwfn, addr, 0);
1085 }
1086
1087 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1088 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
1089 id, command);
1090
1091 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
1092
1093 /* Poll until completion */
1094 while (!REG_RD(p_hwfn, addr) && count--)
1095 msleep(FINAL_CLEANUP_POLL_TIME);
1096
1097 if (REG_RD(p_hwfn, addr))
1098 rc = 0;
1099 else
1100 DP_NOTICE(p_hwfn,
1101 "Failed to receive FW final cleanup notification\n");
1102
1103 /* Cleanup afterwards */
1104 REG_WR(p_hwfn, addr, 0);
1105
1106 return rc;
1107}
1108
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001109static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001110{
1111 int hw_mode = 0;
1112
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001113 if (QED_IS_BB_B0(p_hwfn->cdev)) {
1114 hw_mode |= 1 << MODE_BB;
1115 } else if (QED_IS_AH(p_hwfn->cdev)) {
1116 hw_mode |= 1 << MODE_K2;
1117 } else {
1118 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
1119 p_hwfn->cdev->type);
1120 return -EINVAL;
1121 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001122
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001123 switch (p_hwfn->cdev->num_ports_in_engine) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001124 case 1:
1125 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
1126 break;
1127 case 2:
1128 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
1129 break;
1130 case 4:
1131 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
1132 break;
1133 default:
1134 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001135 p_hwfn->cdev->num_ports_in_engine);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001136 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001137 }
1138
1139 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001140 case QED_MF_DEFAULT:
1141 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001142 hw_mode |= 1 << MODE_MF_SI;
1143 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001144 case QED_MF_OVLAN:
1145 hw_mode |= 1 << MODE_MF_SD;
1146 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001147 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001148 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
1149 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001150 }
1151
1152 hw_mode |= 1 << MODE_ASIC;
1153
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001154 if (p_hwfn->cdev->num_hwfns > 1)
1155 hw_mode |= 1 << MODE_100G;
1156
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001157 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001158
1159 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
1160 "Configuring function for hw_mode: 0x%08x\n",
1161 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001162
1163 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001164}
1165
1166/* Init run time data for all PFs on an engine. */
1167static void qed_init_cau_rt_data(struct qed_dev *cdev)
1168{
1169 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
Mintz, Yuvald0315482017-06-01 15:29:04 +03001170 int i, igu_sb_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001171
1172 for_each_hwfn(cdev, i) {
1173 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1174 struct qed_igu_info *p_igu_info;
1175 struct qed_igu_block *p_block;
1176 struct cau_sb_entry sb_entry;
1177
1178 p_igu_info = p_hwfn->hw_info.p_igu_info;
1179
Mintz, Yuvald0315482017-06-01 15:29:04 +03001180 for (igu_sb_id = 0;
1181 igu_sb_id < QED_MAPPING_MEMORY_SIZE(cdev); igu_sb_id++) {
1182 p_block = &p_igu_info->entry[igu_sb_id];
1183
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001184 if (!p_block->is_pf)
1185 continue;
1186
1187 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001188 p_block->function_id, 0, 0);
Mintz, Yuvald0315482017-06-01 15:29:04 +03001189 STORE_RT_REG_AGG(p_hwfn, offset + igu_sb_id * 2,
1190 sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001191 }
1192 }
1193}
1194
Tomer Tayar60afed72017-04-06 15:58:30 +03001195static void qed_init_cache_line_size(struct qed_hwfn *p_hwfn,
1196 struct qed_ptt *p_ptt)
1197{
1198 u32 val, wr_mbs, cache_line_size;
1199
1200 val = qed_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0);
1201 switch (val) {
1202 case 0:
1203 wr_mbs = 128;
1204 break;
1205 case 1:
1206 wr_mbs = 256;
1207 break;
1208 case 2:
1209 wr_mbs = 512;
1210 break;
1211 default:
1212 DP_INFO(p_hwfn,
1213 "Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1214 val);
1215 return;
1216 }
1217
1218 cache_line_size = min_t(u32, L1_CACHE_BYTES, wr_mbs);
1219 switch (cache_line_size) {
1220 case 32:
1221 val = 0;
1222 break;
1223 case 64:
1224 val = 1;
1225 break;
1226 case 128:
1227 val = 2;
1228 break;
1229 case 256:
1230 val = 3;
1231 break;
1232 default:
1233 DP_INFO(p_hwfn,
1234 "Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1235 cache_line_size);
1236 }
1237
1238 if (L1_CACHE_BYTES > wr_mbs)
1239 DP_INFO(p_hwfn,
1240 "The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n",
1241 L1_CACHE_BYTES, wr_mbs);
1242
1243 STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val);
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001244 if (val > 0) {
1245 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET, val);
1246 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET, val);
1247 }
Tomer Tayar60afed72017-04-06 15:58:30 +03001248}
1249
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001250static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001251 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001252{
1253 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
1254 struct qed_qm_common_rt_init_params params;
1255 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001256 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001257 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001258 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001259 int rc = 0;
1260
1261 qed_init_cau_rt_data(cdev);
1262
1263 /* Program GTT windows */
1264 qed_gtt_init(p_hwfn);
1265
1266 if (p_hwfn->mcp_info) {
1267 if (p_hwfn->mcp_info->func_info.bandwidth_max)
1268 qm_info->pf_rl_en = 1;
1269 if (p_hwfn->mcp_info->func_info.bandwidth_min)
1270 qm_info->pf_wfq_en = 1;
1271 }
1272
1273 memset(&params, 0, sizeof(params));
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001274 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engine;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001275 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
1276 params.pf_rl_en = qm_info->pf_rl_en;
1277 params.pf_wfq_en = qm_info->pf_wfq_en;
1278 params.vport_rl_en = qm_info->vport_rl_en;
1279 params.vport_wfq_en = qm_info->vport_wfq_en;
1280 params.port_params = qm_info->qm_port_params;
1281
1282 qed_qm_common_rt_init(p_hwfn, &params);
1283
1284 qed_cxt_hw_init_common(p_hwfn);
1285
Tomer Tayar60afed72017-04-06 15:58:30 +03001286 qed_init_cache_line_size(p_hwfn, p_ptt);
1287
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001288 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001289 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001290 return rc;
1291
1292 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
1293 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
1294
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001295 if (QED_IS_BB(p_hwfn->cdev)) {
1296 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
1297 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
1298 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
1299 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1300 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1301 }
1302 /* pretend to original PF */
1303 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1304 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001305
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001306 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
1307 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001308 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
1309 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
1310 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001311 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
1312 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
1313 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001314 }
1315 /* pretend to original PF */
1316 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1317
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001318 return rc;
1319}
1320
Ram Amrani51ff1722016-10-01 21:59:57 +03001321static int
1322qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
1323 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
1324{
Ram Amrani107392b2017-04-30 11:49:09 +03001325 u32 dpi_bit_shift, dpi_count, dpi_page_size;
Ram Amrani51ff1722016-10-01 21:59:57 +03001326 u32 min_dpis;
Ram Amrani107392b2017-04-30 11:49:09 +03001327 u32 n_wids;
Ram Amrani51ff1722016-10-01 21:59:57 +03001328
1329 /* Calculate DPI size */
Ram Amrani107392b2017-04-30 11:49:09 +03001330 n_wids = max_t(u32, QED_MIN_WIDS, n_cpus);
1331 dpi_page_size = QED_WID_SIZE * roundup_pow_of_two(n_wids);
1332 dpi_page_size = (dpi_page_size + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001333 dpi_bit_shift = ilog2(dpi_page_size / 4096);
Ram Amrani51ff1722016-10-01 21:59:57 +03001334 dpi_count = pwm_region_size / dpi_page_size;
1335
1336 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
1337 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
1338
1339 p_hwfn->dpi_size = dpi_page_size;
1340 p_hwfn->dpi_count = dpi_count;
1341
1342 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
1343
1344 if (dpi_count < min_dpis)
1345 return -EINVAL;
1346
1347 return 0;
1348}
1349
1350enum QED_ROCE_EDPM_MODE {
1351 QED_ROCE_EDPM_MODE_ENABLE = 0,
1352 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
1353 QED_ROCE_EDPM_MODE_DISABLE = 2,
1354};
1355
1356static int
1357qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1358{
1359 u32 pwm_regsize, norm_regsize;
1360 u32 non_pwm_conn, min_addr_reg1;
Ram Amrani20b1bd92017-04-30 11:49:10 +03001361 u32 db_bar_size, n_cpus = 1;
Ram Amrani51ff1722016-10-01 21:59:57 +03001362 u32 roce_edpm_mode;
1363 u32 pf_dems_shift;
1364 int rc = 0;
1365 u8 cond;
1366
Rahul Verma15582962017-04-06 15:58:29 +03001367 db_bar_size = qed_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001368 if (p_hwfn->cdev->num_hwfns > 1)
1369 db_bar_size /= 2;
1370
1371 /* Calculate doorbell regions */
1372 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
1373 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
1374 NULL) +
1375 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
1376 NULL);
Ram Amrania82dadb2017-05-09 15:07:50 +03001377 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, PAGE_SIZE);
Ram Amrani51ff1722016-10-01 21:59:57 +03001378 min_addr_reg1 = norm_regsize / 4096;
1379 pwm_regsize = db_bar_size - norm_regsize;
1380
1381 /* Check that the normal and PWM sizes are valid */
1382 if (db_bar_size < norm_regsize) {
1383 DP_ERR(p_hwfn->cdev,
1384 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
1385 db_bar_size, norm_regsize);
1386 return -EINVAL;
1387 }
1388
1389 if (pwm_regsize < QED_MIN_PWM_REGION) {
1390 DP_ERR(p_hwfn->cdev,
1391 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
1392 pwm_regsize,
1393 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
1394 return -EINVAL;
1395 }
1396
1397 /* Calculate number of DPIs */
1398 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
1399 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
1400 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
1401 /* Either EDPM is mandatory, or we are attempting to allocate a
1402 * WID per CPU.
1403 */
Ram Amranic2dedf82017-02-20 22:43:33 +02001404 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +03001405 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1406 }
1407
1408 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
1409 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
1410 if (cond || p_hwfn->dcbx_no_edpm) {
1411 /* Either EDPM is disabled from user configuration, or it is
1412 * disabled via DCBx, or it is not mandatory and we failed to
1413 * allocated a WID per CPU.
1414 */
1415 n_cpus = 1;
1416 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1417
1418 if (cond)
1419 qed_rdma_dpm_bar(p_hwfn, p_ptt);
1420 }
1421
Ram Amrani20b1bd92017-04-30 11:49:10 +03001422 p_hwfn->wid_count = (u16) n_cpus;
1423
Ram Amrani51ff1722016-10-01 21:59:57 +03001424 DP_INFO(p_hwfn,
1425 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
1426 norm_regsize,
1427 pwm_regsize,
1428 p_hwfn->dpi_size,
1429 p_hwfn->dpi_count,
1430 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
1431 "disabled" : "enabled");
1432
1433 if (rc) {
1434 DP_ERR(p_hwfn,
1435 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
1436 p_hwfn->dpi_count,
1437 p_hwfn->pf_params.rdma_pf_params.min_dpis);
1438 return -EINVAL;
1439 }
1440
1441 p_hwfn->dpi_start_offset = norm_regsize;
1442
1443 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
1444 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
1445 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
1446 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
1447
1448 return 0;
1449}
1450
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001451static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001452 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001453{
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001454 int rc = 0;
1455
1456 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PORT, p_hwfn->port_id, hw_mode);
1457 if (rc)
1458 return rc;
1459
1460 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE, 0);
1461
1462 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001463}
1464
1465static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
1466 struct qed_ptt *p_ptt,
Chopra, Manish199684302017-04-24 10:00:44 -07001467 struct qed_tunnel_info *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001468 int hw_mode,
1469 bool b_hw_start,
1470 enum qed_int_mode int_mode,
1471 bool allow_npar_tx_switch)
1472{
1473 u8 rel_pf_id = p_hwfn->rel_pf_id;
1474 int rc = 0;
1475
1476 if (p_hwfn->mcp_info) {
1477 struct qed_mcp_function_info *p_info;
1478
1479 p_info = &p_hwfn->mcp_info->func_info;
1480 if (p_info->bandwidth_min)
1481 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
1482
1483 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -04001484 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001485 }
1486
Rahul Verma15582962017-04-06 15:58:29 +03001487 qed_cxt_hw_init_pf(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001488
1489 qed_int_igu_init_rt(p_hwfn);
1490
1491 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001492 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001493 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1494 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1495 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1496 p_hwfn->hw_info.ovlan);
1497 }
1498
1499 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001500 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001501 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1502 "Configuring TAGMAC_CLS_TYPE\n");
1503 STORE_RT_REG(p_hwfn,
1504 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1505 }
1506
1507 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001508 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1509 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001510 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1511 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001512 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1513
1514 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001515 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001516 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001517 return rc;
1518
1519 /* PF Init sequence */
1520 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1521 if (rc)
1522 return rc;
1523
1524 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1525 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1526 if (rc)
1527 return rc;
1528
1529 /* Pure runtime initializations - directly to the HW */
1530 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1531
Ram Amrani51ff1722016-10-01 21:59:57 +03001532 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1533 if (rc)
1534 return rc;
1535
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001536 if (b_hw_start) {
1537 /* enable interrupts */
1538 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1539
1540 /* send function start command */
Manish Chopra4f646752017-05-23 09:41:20 +03001541 rc = qed_sp_pf_start(p_hwfn, p_ptt, p_tunn,
1542 p_hwfn->cdev->mf_mode,
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001543 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001544 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001545 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001546 return rc;
1547 }
1548 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1549 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1550 qed_wr(p_hwfn, p_ptt,
1551 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1552 0x100);
1553 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001554 }
1555 return rc;
1556}
1557
1558static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1559 struct qed_ptt *p_ptt,
1560 u8 enable)
1561{
1562 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1563
1564 /* Change PF in PXP */
1565 qed_wr(p_hwfn, p_ptt,
1566 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1567
1568 /* wait until value is set - try for 1 second every 50us */
1569 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1570 val = qed_rd(p_hwfn, p_ptt,
1571 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1572 if (val == set_val)
1573 break;
1574
1575 usleep_range(50, 60);
1576 }
1577
1578 if (val != set_val) {
1579 DP_NOTICE(p_hwfn,
1580 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1581 return -EAGAIN;
1582 }
1583
1584 return 0;
1585}
1586
1587static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1588 struct qed_ptt *p_main_ptt)
1589{
1590 /* Read shadow of current MFW mailbox */
1591 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1592 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001593 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001594}
1595
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001596static void
1597qed_fill_load_req_params(struct qed_load_req_params *p_load_req,
1598 struct qed_drv_load_params *p_drv_load)
1599{
1600 memset(p_load_req, 0, sizeof(*p_load_req));
1601
1602 p_load_req->drv_role = p_drv_load->is_crash_kernel ?
1603 QED_DRV_ROLE_KDUMP : QED_DRV_ROLE_OS;
1604 p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
1605 p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
1606 p_load_req->override_force_load = p_drv_load->override_force_load;
1607}
1608
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001609static int qed_vf_start(struct qed_hwfn *p_hwfn,
1610 struct qed_hw_init_params *p_params)
1611{
1612 if (p_params->p_tunn) {
1613 qed_vf_set_vf_start_tunn_update_param(p_params->p_tunn);
1614 qed_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn);
1615 }
1616
1617 p_hwfn->b_int_enabled = 1;
1618
1619 return 0;
1620}
1621
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001622int qed_hw_init(struct qed_dev *cdev, struct qed_hw_init_params *p_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001623{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001624 struct qed_load_req_params load_req_params;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001625 u32 load_code, param, drv_mb_param;
1626 bool b_default_mtu = true;
1627 struct qed_hwfn *p_hwfn;
1628 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001629
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001630 if ((p_params->int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001631 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1632 return -EINVAL;
1633 }
1634
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001635 if (IS_PF(cdev)) {
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001636 rc = qed_init_fw_data(cdev, p_params->bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001637 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001638 return rc;
1639 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001640
1641 for_each_hwfn(cdev, i) {
1642 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1643
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001644 /* If management didn't provide a default, set one of our own */
1645 if (!p_hwfn->hw_info.mtu) {
1646 p_hwfn->hw_info.mtu = 1500;
1647 b_default_mtu = false;
1648 }
1649
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001650 if (IS_VF(cdev)) {
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001651 qed_vf_start(p_hwfn, p_params);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001652 continue;
1653 }
1654
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001655 /* Enable DMAE in PXP */
1656 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1657
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001658 rc = qed_calc_hw_mode(p_hwfn);
1659 if (rc)
1660 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001661
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001662 qed_fill_load_req_params(&load_req_params,
1663 p_params->p_drv_load_params);
1664 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
1665 &load_req_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001666 if (rc) {
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001667 DP_NOTICE(p_hwfn, "Failed sending a LOAD_REQ command\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001668 return rc;
1669 }
1670
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001671 load_code = load_req_params.load_code;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001672 DP_VERBOSE(p_hwfn, QED_MSG_SP,
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001673 "Load request was sent. Load code: 0x%x\n",
1674 load_code);
1675
1676 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001677
1678 p_hwfn->first_on_engine = (load_code ==
1679 FW_MSG_CODE_DRV_LOAD_ENGINE);
1680
1681 switch (load_code) {
1682 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1683 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1684 p_hwfn->hw_info.hw_mode);
1685 if (rc)
1686 break;
1687 /* Fall into */
1688 case FW_MSG_CODE_DRV_LOAD_PORT:
1689 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1690 p_hwfn->hw_info.hw_mode);
1691 if (rc)
1692 break;
1693
1694 /* Fall into */
1695 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1696 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001697 p_params->p_tunn,
1698 p_hwfn->hw_info.hw_mode,
1699 p_params->b_hw_start,
1700 p_params->int_mode,
1701 p_params->allow_npar_tx_switch);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001702 break;
1703 default:
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001704 DP_NOTICE(p_hwfn,
1705 "Unexpected load code [0x%08x]", load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001706 rc = -EINVAL;
1707 break;
1708 }
1709
1710 if (rc)
1711 DP_NOTICE(p_hwfn,
1712 "init phase failed for loadcode 0x%x (rc %d)\n",
1713 load_code, rc);
1714
1715 /* ACK mfw regardless of success or failure of initialization */
1716 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1717 DRV_MSG_CODE_LOAD_DONE,
1718 0, &load_code, &param);
1719 if (rc)
1720 return rc;
1721 if (mfw_rc) {
1722 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1723 return mfw_rc;
1724 }
1725
Tomer Tayarfc561c82017-05-23 09:41:21 +03001726 /* Check if there is a DID mismatch between nvm-cfg/efuse */
1727 if (param & FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR)
1728 DP_NOTICE(p_hwfn,
1729 "warning: device configuration is not supported on this board type. The device may not function as expected.\n");
1730
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001731 /* send DCBX attention request command */
1732 DP_VERBOSE(p_hwfn,
1733 QED_MSG_DCB,
1734 "sending phony dcbx set command to trigger DCBx attention handling\n");
1735 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1736 DRV_MSG_CODE_SET_DCBX,
1737 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1738 &load_code, &param);
1739 if (mfw_rc) {
1740 DP_NOTICE(p_hwfn,
1741 "Failed to send DCBX attention request\n");
1742 return mfw_rc;
1743 }
1744
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001745 p_hwfn->hw_init_done = true;
1746 }
1747
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001748 if (IS_PF(cdev)) {
1749 p_hwfn = QED_LEADING_HWFN(cdev);
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001750 drv_mb_param = STORM_FW_VERSION;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001751 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1752 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1753 drv_mb_param, &load_code, &param);
1754 if (rc)
1755 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1756
1757 if (!b_default_mtu) {
1758 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1759 p_hwfn->hw_info.mtu);
1760 if (rc)
1761 DP_INFO(p_hwfn,
1762 "Failed to update default mtu\n");
1763 }
1764
1765 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1766 p_hwfn->p_main_ptt,
1767 QED_OV_DRIVER_STATE_DISABLED);
1768 if (rc)
1769 DP_INFO(p_hwfn, "Failed to update driver state\n");
1770
1771 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1772 QED_OV_ESWITCH_VEB);
1773 if (rc)
1774 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1775 }
1776
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001777 return 0;
1778}
1779
1780#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001781static void qed_hw_timers_stop(struct qed_dev *cdev,
1782 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001783{
1784 int i;
1785
1786 /* close timers */
1787 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1788 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1789
1790 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1791 if ((!qed_rd(p_hwfn, p_ptt,
1792 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001793 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001794 break;
1795
1796 /* Dependent on number of connection/tasks, possibly
1797 * 1ms sleep is required between polls
1798 */
1799 usleep_range(1000, 2000);
1800 }
1801
1802 if (i < QED_HW_STOP_RETRY_LIMIT)
1803 return;
1804
1805 DP_NOTICE(p_hwfn,
1806 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1807 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1808 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1809}
1810
1811void qed_hw_timers_stop_all(struct qed_dev *cdev)
1812{
1813 int j;
1814
1815 for_each_hwfn(cdev, j) {
1816 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1817 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1818
1819 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1820 }
1821}
1822
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001823int qed_hw_stop(struct qed_dev *cdev)
1824{
Tomer Tayar12263372017-03-28 15:12:50 +03001825 struct qed_hwfn *p_hwfn;
1826 struct qed_ptt *p_ptt;
1827 int rc, rc2 = 0;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001828 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001829
1830 for_each_hwfn(cdev, j) {
Tomer Tayar12263372017-03-28 15:12:50 +03001831 p_hwfn = &cdev->hwfns[j];
1832 p_ptt = p_hwfn->p_main_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001833
1834 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1835
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001836 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001837 qed_vf_pf_int_cleanup(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +03001838 rc = qed_vf_pf_reset(p_hwfn);
1839 if (rc) {
1840 DP_NOTICE(p_hwfn,
1841 "qed_vf_pf_reset failed. rc = %d.\n",
1842 rc);
1843 rc2 = -EINVAL;
1844 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001845 continue;
1846 }
1847
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001848 /* mark the hw as uninitialized... */
1849 p_hwfn->hw_init_done = false;
1850
Tomer Tayar12263372017-03-28 15:12:50 +03001851 /* Send unload command to MCP */
1852 rc = qed_mcp_unload_req(p_hwfn, p_ptt);
1853 if (rc) {
Yuval Mintz8c925c42016-03-02 20:26:03 +02001854 DP_NOTICE(p_hwfn,
Tomer Tayar12263372017-03-28 15:12:50 +03001855 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
1856 rc);
1857 rc2 = -EINVAL;
1858 }
1859
1860 qed_slowpath_irq_sync(p_hwfn);
1861
1862 /* After this point no MFW attentions are expected, e.g. prevent
1863 * race between pf stop and dcbx pf update.
1864 */
1865 rc = qed_sp_pf_stop(p_hwfn);
1866 if (rc) {
1867 DP_NOTICE(p_hwfn,
1868 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
1869 rc);
1870 rc2 = -EINVAL;
1871 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001872
1873 qed_wr(p_hwfn, p_ptt,
1874 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1875
1876 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1877 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1878 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1879 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1880 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1881
Yuval Mintz8c925c42016-03-02 20:26:03 +02001882 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001883
1884 /* Disable Attention Generation */
1885 qed_int_igu_disable_int(p_hwfn, p_ptt);
1886
1887 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1888 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1889
1890 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1891
1892 /* Need to wait 1ms to guarantee SBs are cleared */
1893 usleep_range(1000, 2000);
Tomer Tayar12263372017-03-28 15:12:50 +03001894
1895 /* Disable PF in HW blocks */
1896 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1897 qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
1898
1899 qed_mcp_unload_done(p_hwfn, p_ptt);
1900 if (rc) {
1901 DP_NOTICE(p_hwfn,
1902 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
1903 rc);
1904 rc2 = -EINVAL;
1905 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001906 }
1907
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001908 if (IS_PF(cdev)) {
Tomer Tayar12263372017-03-28 15:12:50 +03001909 p_hwfn = QED_LEADING_HWFN(cdev);
1910 p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt;
1911
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001912 /* Disable DMAE in PXP - in CMT, this should only be done for
1913 * first hw-function, and only after all transactions have
1914 * stopped for all active hw-functions.
1915 */
Tomer Tayar12263372017-03-28 15:12:50 +03001916 rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false);
1917 if (rc) {
1918 DP_NOTICE(p_hwfn,
1919 "qed_change_pci_hwfn failed. rc = %d.\n", rc);
1920 rc2 = -EINVAL;
1921 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001922 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001923
Tomer Tayar12263372017-03-28 15:12:50 +03001924 return rc2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001925}
1926
Rahul Verma15582962017-04-06 15:58:29 +03001927int qed_hw_stop_fastpath(struct qed_dev *cdev)
Manish Chopracee4d262015-10-26 11:02:28 +02001928{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001929 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001930
1931 for_each_hwfn(cdev, j) {
1932 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Rahul Verma15582962017-04-06 15:58:29 +03001933 struct qed_ptt *p_ptt;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001934
1935 if (IS_VF(cdev)) {
1936 qed_vf_pf_int_cleanup(p_hwfn);
1937 continue;
1938 }
Rahul Verma15582962017-04-06 15:58:29 +03001939 p_ptt = qed_ptt_acquire(p_hwfn);
1940 if (!p_ptt)
1941 return -EAGAIN;
Manish Chopracee4d262015-10-26 11:02:28 +02001942
1943 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001944 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001945
1946 qed_wr(p_hwfn, p_ptt,
1947 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1948
1949 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1950 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1951 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1952 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1953 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1954
Manish Chopracee4d262015-10-26 11:02:28 +02001955 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1956
1957 /* Need to wait 1ms to guarantee SBs are cleared */
1958 usleep_range(1000, 2000);
Rahul Verma15582962017-04-06 15:58:29 +03001959 qed_ptt_release(p_hwfn, p_ptt);
Manish Chopracee4d262015-10-26 11:02:28 +02001960 }
Rahul Verma15582962017-04-06 15:58:29 +03001961
1962 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001963}
1964
Rahul Verma15582962017-04-06 15:58:29 +03001965int qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
Manish Chopracee4d262015-10-26 11:02:28 +02001966{
Rahul Verma15582962017-04-06 15:58:29 +03001967 struct qed_ptt *p_ptt;
1968
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001969 if (IS_VF(p_hwfn->cdev))
Rahul Verma15582962017-04-06 15:58:29 +03001970 return 0;
1971
1972 p_ptt = qed_ptt_acquire(p_hwfn);
1973 if (!p_ptt)
1974 return -EAGAIN;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001975
Michal Kalderonf855df22017-05-23 09:41:25 +03001976 /* If roce info is allocated it means roce is initialized and should
1977 * be enabled in searcher.
1978 */
1979 if (p_hwfn->p_rdma_info &&
1980 p_hwfn->b_rdma_enabled_in_prs)
1981 qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0x1);
1982
Manish Chopracee4d262015-10-26 11:02:28 +02001983 /* Re-open incoming traffic */
Rahul Verma15582962017-04-06 15:58:29 +03001984 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1985 qed_ptt_release(p_hwfn, p_ptt);
1986
1987 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001988}
1989
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001990/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1991static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1992{
1993 qed_ptt_pool_free(p_hwfn);
1994 kfree(p_hwfn->hw_info.p_igu_info);
Tomer Tayar3587cb82017-05-21 12:10:56 +03001995 p_hwfn->hw_info.p_igu_info = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001996}
1997
1998/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001999static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002000{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002001 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002002 if (QED_IS_AH(p_hwfn->cdev)) {
2003 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2004 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
2005 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2006 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
2007 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2008 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
2009 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2010 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
2011 } else {
2012 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2013 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
2014 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2015 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
2016 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2017 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
2018 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2019 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
2020 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002021
2022 /* Clean Previous errors if such exist */
2023 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03002024 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002025
2026 /* enable internal target-read */
2027 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2028 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002029}
2030
2031static void get_function_id(struct qed_hwfn *p_hwfn)
2032{
2033 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002034 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
2035 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002036
2037 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
2038
2039 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
2040 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2041 PXP_CONCRETE_FID_PFID);
2042 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2043 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002044
2045 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
2046 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
2047 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002048}
2049
Yuval Mintz25c089d2015-10-26 11:02:26 +02002050static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
2051{
2052 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002053 struct qed_sb_cnt_info sb_cnt;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002054 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02002055
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002056 memset(&sb_cnt, 0, sizeof(sb_cnt));
2057 qed_int_get_num_sbs(p_hwfn, &sb_cnt);
2058
Yuval Mintz0189efb2016-10-13 22:57:02 +03002059 if (IS_ENABLED(CONFIG_QED_RDMA) &&
2060 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
2061 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
2062 * the status blocks equally between L2 / RoCE but with
2063 * consideration as to how many l2 queues / cnqs we have.
2064 */
Ram Amrani51ff1722016-10-01 21:59:57 +03002065 feat_num[QED_RDMA_CNQ] =
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002066 min_t(u32, sb_cnt.cnt / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03002067 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002068
2069 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03002070 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03002071
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002072 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
2073 p_hwfn->hw_info.personality == QED_PCI_ETH) {
2074 /* Start by allocating VF queues, then PF's */
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002075 feat_num[QED_VF_L2_QUE] = min_t(u32,
2076 RESC_NUM(p_hwfn, QED_L2_QUEUE),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002077 sb_cnt.iov_cnt);
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002078 feat_num[QED_PF_L2_QUE] = min_t(u32,
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002079 sb_cnt.cnt - non_l2_sbs,
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002080 RESC_NUM(p_hwfn,
2081 QED_L2_QUEUE) -
2082 FEAT_NUM(p_hwfn,
2083 QED_VF_L2_QUE));
2084 }
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002085
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002086 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2087 feat_num[QED_FCOE_CQ] = min_t(u32, sb_cnt.cnt,
2088 RESC_NUM(p_hwfn,
2089 QED_CMDQS_CQS));
2090
Mintz, Yuval08737a32017-04-06 15:58:33 +03002091 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002092 feat_num[QED_ISCSI_CQ] = min_t(u32, sb_cnt.cnt,
Mintz, Yuval08737a32017-04-06 15:58:33 +03002093 RESC_NUM(p_hwfn,
2094 QED_CMDQS_CQS));
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002095 DP_VERBOSE(p_hwfn,
2096 NETIF_MSG_PROBE,
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002097 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d FCOE_CQ=%d ISCSI_CQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002098 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
2099 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
2100 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002101 (int)FEAT_NUM(p_hwfn, QED_FCOE_CQ),
Mintz, Yuval08737a32017-04-06 15:58:33 +03002102 (int)FEAT_NUM(p_hwfn, QED_ISCSI_CQ),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002103 (int)sb_cnt.cnt);
Yuval Mintz25c089d2015-10-26 11:02:26 +02002104}
2105
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002106const char *qed_hw_get_resc_name(enum qed_resources res_id)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002107{
2108 switch (res_id) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002109 case QED_L2_QUEUE:
2110 return "L2_QUEUE";
2111 case QED_VPORT:
2112 return "VPORT";
2113 case QED_RSS_ENG:
2114 return "RSS_ENG";
2115 case QED_PQ:
2116 return "PQ";
2117 case QED_RL:
2118 return "RL";
2119 case QED_MAC:
2120 return "MAC";
2121 case QED_VLAN:
2122 return "VLAN";
2123 case QED_RDMA_CNQ_RAM:
2124 return "RDMA_CNQ_RAM";
2125 case QED_ILT:
2126 return "ILT";
2127 case QED_LL2_QUEUE:
2128 return "LL2_QUEUE";
2129 case QED_CMDQS_CQS:
2130 return "CMDQS_CQS";
2131 case QED_RDMA_STATS_QUEUE:
2132 return "RDMA_STATS_QUEUE";
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002133 case QED_BDQ:
2134 return "BDQ";
2135 case QED_SB:
2136 return "SB";
Tomer Tayar2edbff82016-10-31 07:14:27 +02002137 default:
2138 return "UNKNOWN_RESOURCE";
2139 }
2140}
2141
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002142static int
2143__qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn,
2144 struct qed_ptt *p_ptt,
2145 enum qed_resources res_id,
2146 u32 resc_max_val, u32 *p_mcp_resp)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002147{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002148 int rc;
2149
2150 rc = qed_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
2151 resc_max_val, p_mcp_resp);
2152 if (rc) {
2153 DP_NOTICE(p_hwfn,
2154 "MFW response failure for a max value setting of resource %d [%s]\n",
2155 res_id, qed_hw_get_resc_name(res_id));
2156 return rc;
2157 }
2158
2159 if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
2160 DP_INFO(p_hwfn,
2161 "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
2162 res_id, qed_hw_get_resc_name(res_id), *p_mcp_resp);
2163
2164 return 0;
2165}
2166
2167static int
2168qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2169{
2170 bool b_ah = QED_IS_AH(p_hwfn->cdev);
2171 u32 resc_max_val, mcp_resp;
2172 u8 res_id;
2173 int rc;
2174
2175 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2176 switch (res_id) {
2177 case QED_LL2_QUEUE:
2178 resc_max_val = MAX_NUM_LL2_RX_QUEUES;
2179 break;
2180 case QED_RDMA_CNQ_RAM:
2181 /* No need for a case for QED_CMDQS_CQS since
2182 * CNQ/CMDQS are the same resource.
2183 */
2184 resc_max_val = NUM_OF_CMDQS_CQS;
2185 break;
2186 case QED_RDMA_STATS_QUEUE:
2187 resc_max_val = b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
2188 : RDMA_NUM_STATISTIC_COUNTERS_BB;
2189 break;
2190 case QED_BDQ:
2191 resc_max_val = BDQ_NUM_RESOURCES;
2192 break;
2193 default:
2194 continue;
2195 }
2196
2197 rc = __qed_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
2198 resc_max_val, &mcp_resp);
2199 if (rc)
2200 return rc;
2201
2202 /* There's no point to continue to the next resource if the
2203 * command is not supported by the MFW.
2204 * We do continue if the command is supported but the resource
2205 * is unknown to the MFW. Such a resource will be later
2206 * configured with the default allocation values.
2207 */
2208 if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
2209 return -EINVAL;
2210 }
2211
2212 return 0;
2213}
2214
2215static
2216int qed_hw_get_dflt_resc(struct qed_hwfn *p_hwfn,
2217 enum qed_resources res_id,
2218 u32 *p_resc_num, u32 *p_resc_start)
2219{
2220 u8 num_funcs = p_hwfn->num_funcs_on_engine;
2221 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002222
2223 switch (res_id) {
2224 case QED_L2_QUEUE:
2225 *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 :
2226 MAX_NUM_L2_QUEUES_BB) / num_funcs;
2227 break;
2228 case QED_VPORT:
2229 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
2230 MAX_NUM_VPORTS_BB) / num_funcs;
2231 break;
2232 case QED_RSS_ENG:
2233 *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 :
2234 ETH_RSS_ENGINE_NUM_BB) / num_funcs;
2235 break;
2236 case QED_PQ:
2237 *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 :
2238 MAX_QM_TX_QUEUES_BB) / num_funcs;
2239 *p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */
2240 break;
2241 case QED_RL:
2242 *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
2243 break;
2244 case QED_MAC:
2245 case QED_VLAN:
2246 /* Each VFC resource can accommodate both a MAC and a VLAN */
2247 *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
2248 break;
2249 case QED_ILT:
2250 *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 :
2251 PXP_NUM_ILT_RECORDS_BB) / num_funcs;
2252 break;
2253 case QED_LL2_QUEUE:
2254 *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
2255 break;
2256 case QED_RDMA_CNQ_RAM:
2257 case QED_CMDQS_CQS:
2258 /* CNQ/CMDQS are the same resource */
2259 *p_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
2260 break;
2261 case QED_RDMA_STATS_QUEUE:
2262 *p_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 :
2263 RDMA_NUM_STATISTIC_COUNTERS_BB) / num_funcs;
2264 break;
2265 case QED_BDQ:
2266 if (p_hwfn->hw_info.personality != QED_PCI_ISCSI &&
2267 p_hwfn->hw_info.personality != QED_PCI_FCOE)
2268 *p_resc_num = 0;
2269 else
2270 *p_resc_num = 1;
2271 break;
2272 case QED_SB:
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002273 /* Since we want its value to reflect whether MFW supports
2274 * the new scheme, have a default of 0.
2275 */
2276 *p_resc_num = 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002277 break;
2278 default:
2279 return -EINVAL;
2280 }
2281
2282 switch (res_id) {
2283 case QED_BDQ:
2284 if (!*p_resc_num)
2285 *p_resc_start = 0;
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002286 else if (p_hwfn->cdev->num_ports_in_engine == 4)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002287 *p_resc_start = p_hwfn->port_id;
2288 else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
2289 *p_resc_start = p_hwfn->port_id;
2290 else if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2291 *p_resc_start = p_hwfn->port_id + 2;
2292 break;
2293 default:
2294 *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
2295 break;
2296 }
2297
2298 return 0;
2299}
2300
2301static int __qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
2302 enum qed_resources res_id)
2303{
2304 u32 dflt_resc_num = 0, dflt_resc_start = 0;
2305 u32 mcp_resp, *p_resc_num, *p_resc_start;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002306 int rc;
2307
2308 p_resc_num = &RESC_NUM(p_hwfn, res_id);
2309 p_resc_start = &RESC_START(p_hwfn, res_id);
2310
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002311 rc = qed_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
2312 &dflt_resc_start);
2313 if (rc) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002314 DP_ERR(p_hwfn,
2315 "Failed to get default amount for resource %d [%s]\n",
2316 res_id, qed_hw_get_resc_name(res_id));
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002317 return rc;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002318 }
2319
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002320 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
2321 &mcp_resp, p_resc_num, p_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002322 if (rc) {
2323 DP_NOTICE(p_hwfn,
2324 "MFW response failure for an allocation request for resource %d [%s]\n",
2325 res_id, qed_hw_get_resc_name(res_id));
2326 return rc;
2327 }
2328
2329 /* Default driver values are applied in the following cases:
2330 * - The resource allocation MB command is not supported by the MFW
2331 * - There is an internal error in the MFW while processing the request
2332 * - The resource ID is unknown to the MFW
2333 */
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002334 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
2335 DP_INFO(p_hwfn,
2336 "Failed to receive allocation info for resource %d [%s]. mcp_resp = 0x%x. Applying default values [%d,%d].\n",
2337 res_id,
2338 qed_hw_get_resc_name(res_id),
2339 mcp_resp, dflt_resc_num, dflt_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002340 *p_resc_num = dflt_resc_num;
2341 *p_resc_start = dflt_resc_start;
2342 goto out;
2343 }
2344
Tomer Tayar2edbff82016-10-31 07:14:27 +02002345out:
2346 /* PQs have to divide by 8 [that's the HW granularity].
2347 * Reduce number so it would fit.
2348 */
2349 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
2350 DP_INFO(p_hwfn,
2351 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
2352 *p_resc_num,
2353 (*p_resc_num) & ~0x7,
2354 *p_resc_start, (*p_resc_start) & ~0x7);
2355 *p_resc_num &= ~0x7;
2356 *p_resc_start &= ~0x7;
2357 }
2358
2359 return 0;
2360}
2361
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002362static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002363{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002364 int rc;
2365 u8 res_id;
2366
2367 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2368 rc = __qed_hw_set_resc_info(p_hwfn, res_id);
2369 if (rc)
2370 return rc;
2371 }
2372
2373 return 0;
2374}
2375
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002376static int qed_hw_get_resc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2377{
2378 struct qed_resc_unlock_params resc_unlock_params;
2379 struct qed_resc_lock_params resc_lock_params;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002380 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002381 u8 res_id;
2382 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002383
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002384 /* Setting the max values of the soft resources and the following
2385 * resources allocation queries should be atomic. Since several PFs can
2386 * run in parallel - a resource lock is needed.
2387 * If either the resource lock or resource set value commands are not
2388 * supported - skip the the max values setting, release the lock if
2389 * needed, and proceed to the queries. Other failures, including a
2390 * failure to acquire the lock, will cause this function to fail.
2391 */
sudarsana.kalluru@cavium.comf470f222017-04-26 09:00:49 -07002392 qed_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params,
2393 QED_RESC_LOCK_RESC_ALLOC, false);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002394
2395 rc = qed_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
2396 if (rc && rc != -EINVAL) {
2397 return rc;
2398 } else if (rc == -EINVAL) {
2399 DP_INFO(p_hwfn,
2400 "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
2401 } else if (!rc && !resc_lock_params.b_granted) {
2402 DP_NOTICE(p_hwfn,
2403 "Failed to acquire the resource lock for the resource allocation commands\n");
2404 return -EBUSY;
2405 } else {
2406 rc = qed_hw_set_soft_resc_size(p_hwfn, p_ptt);
2407 if (rc && rc != -EINVAL) {
2408 DP_NOTICE(p_hwfn,
2409 "Failed to set the max values of the soft resources\n");
2410 goto unlock_and_exit;
2411 } else if (rc == -EINVAL) {
2412 DP_INFO(p_hwfn,
2413 "Skip the max values setting of the soft resources since it is not supported by the MFW\n");
2414 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt,
2415 &resc_unlock_params);
2416 if (rc)
2417 DP_INFO(p_hwfn,
2418 "Failed to release the resource lock for the resource allocation commands\n");
2419 }
2420 }
2421
2422 rc = qed_hw_set_resc_info(p_hwfn);
2423 if (rc)
2424 goto unlock_and_exit;
2425
2426 if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
2427 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002428 if (rc)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002429 DP_INFO(p_hwfn,
2430 "Failed to release the resource lock for the resource allocation commands\n");
Tomer Tayar2edbff82016-10-31 07:14:27 +02002431 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002432
2433 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002434 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
2435 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002436 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
2437 RESC_START(p_hwfn, QED_ILT),
2438 RESC_END(p_hwfn, QED_ILT) - 1);
2439 return -EINVAL;
2440 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002441
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002442 /* This will also learn the number of SBs from MFW */
2443 if (qed_int_igu_reset_cam(p_hwfn, p_ptt))
2444 return -EINVAL;
2445
Yuval Mintz25c089d2015-10-26 11:02:26 +02002446 qed_hw_set_feat(p_hwfn);
2447
Tomer Tayar2edbff82016-10-31 07:14:27 +02002448 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
2449 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
2450 qed_hw_get_resc_name(res_id),
2451 RESC_NUM(p_hwfn, res_id),
2452 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002453
2454 return 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002455
2456unlock_and_exit:
2457 if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
2458 qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
2459 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002460}
2461
Yuval Mintz1a635e42016-08-15 10:42:43 +03002462static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002463{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002464 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08002465 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002466 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002467
2468 /* Read global nvm_cfg address */
2469 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2470
2471 /* Verify MCP has initialized it */
2472 if (!nvm_cfg_addr) {
2473 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
2474 return -EINVAL;
2475 }
2476
2477 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
2478 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2479
Yuval Mintzcc875c22015-10-26 11:02:31 +02002480 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2481 offsetof(struct nvm_cfg1, glob) +
2482 offsetof(struct nvm_cfg1_glob, core_cfg);
2483
2484 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
2485
2486 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
2487 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002488 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002489 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
2490 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002491 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002492 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
2493 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002494 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002495 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
2496 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002497 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002498 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
2499 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002500 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002501 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
2502 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002503 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002504 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
2505 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002506 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002507 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
2508 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002509 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002510 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
2511 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002512 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
2513 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
2514 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002515 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002516 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
2517 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002518 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
2519 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
2520 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002521 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002522 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002523 break;
2524 }
2525
Yuval Mintzcc875c22015-10-26 11:02:31 +02002526 /* Read default link configuration */
2527 link = &p_hwfn->mcp_info->link_input;
2528 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2529 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
2530 link_temp = qed_rd(p_hwfn, p_ptt,
2531 port_cfg_addr +
2532 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03002533 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
2534 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002535
Yuval Mintz83aeb932016-08-15 10:42:44 +03002536 link_temp = link->speed.advertised_speeds;
2537 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002538
2539 link_temp = qed_rd(p_hwfn, p_ptt,
2540 port_cfg_addr +
2541 offsetof(struct nvm_cfg1_port, link_settings));
2542 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
2543 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
2544 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
2545 link->speed.autoneg = true;
2546 break;
2547 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
2548 link->speed.forced_speed = 1000;
2549 break;
2550 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
2551 link->speed.forced_speed = 10000;
2552 break;
2553 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
2554 link->speed.forced_speed = 25000;
2555 break;
2556 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
2557 link->speed.forced_speed = 40000;
2558 break;
2559 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
2560 link->speed.forced_speed = 50000;
2561 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002562 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002563 link->speed.forced_speed = 100000;
2564 break;
2565 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002566 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002567 }
2568
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07002569 p_hwfn->mcp_info->link_capabilities.default_speed_autoneg =
2570 link->speed.autoneg;
2571
Yuval Mintzcc875c22015-10-26 11:02:31 +02002572 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
2573 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
2574 link->pause.autoneg = !!(link_temp &
2575 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
2576 link->pause.forced_rx = !!(link_temp &
2577 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
2578 link->pause.forced_tx = !!(link_temp &
2579 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
2580 link->loopback_mode = 0;
2581
2582 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2583 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
2584 link->speed.forced_speed, link->speed.advertised_speeds,
2585 link->speed.autoneg, link->pause.autoneg);
2586
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002587 /* Read Multi-function information from shmem */
2588 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2589 offsetof(struct nvm_cfg1, glob) +
2590 offsetof(struct nvm_cfg1_glob, generic_cont0);
2591
2592 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
2593
2594 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
2595 NVM_CFG1_GLOB_MF_MODE_OFFSET;
2596
2597 switch (mf_mode) {
2598 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002599 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002600 break;
2601 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002602 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002603 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002604 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
2605 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002606 break;
2607 }
2608 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
2609 p_hwfn->cdev->mf_mode);
2610
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002611 /* Read Multi-function information from shmem */
2612 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2613 offsetof(struct nvm_cfg1, glob) +
2614 offsetof(struct nvm_cfg1_glob, device_capabilities);
2615
2616 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
2617 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
2618 __set_bit(QED_DEV_CAP_ETH,
2619 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08002620 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
2621 __set_bit(QED_DEV_CAP_FCOE,
2622 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03002623 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
2624 __set_bit(QED_DEV_CAP_ISCSI,
2625 &p_hwfn->hw_info.device_capabilities);
2626 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
2627 __set_bit(QED_DEV_CAP_ROCE,
2628 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002629
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002630 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
2631}
2632
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002633static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2634{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002635 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
2636 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002637 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002638
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002639 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002640
2641 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
2642 * in the other bits are selected.
2643 * Bits 1-15 are for functions 1-15, respectively, and their value is
2644 * '0' only for enabled functions (function 0 always exists and
2645 * enabled).
2646 * In case of CMT, only the "even" functions are enabled, and thus the
2647 * number of functions for both hwfns is learnt from the same bits.
2648 */
2649 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2650
2651 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002652 if (QED_IS_BB(cdev)) {
2653 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2654 num_funcs = 0;
2655 eng_mask = 0xaaaa;
2656 } else {
2657 num_funcs = 1;
2658 eng_mask = 0x5554;
2659 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002660 } else {
2661 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002662 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002663 }
2664
2665 /* Get the number of the enabled functions on the engine */
2666 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2667 while (tmp) {
2668 if (tmp & 0x1)
2669 num_funcs++;
2670 tmp >>= 0x1;
2671 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002672
2673 /* Get the PF index within the enabled functions */
2674 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2675 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2676 while (tmp) {
2677 if (tmp & 0x1)
2678 enabled_func_idx--;
2679 tmp >>= 0x1;
2680 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002681 }
2682
2683 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002684 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002685
2686 DP_VERBOSE(p_hwfn,
2687 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002688 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002689 p_hwfn->rel_pf_id,
2690 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002691 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002692}
2693
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002694static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2695 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002696{
2697 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002698
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002699 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002700
2701 if (port_mode < 3) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002702 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002703 } else if (port_mode <= 5) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002704 p_hwfn->cdev->num_ports_in_engine = 2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002705 } else {
2706 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002707 p_hwfn->cdev->num_ports_in_engine);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002708
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002709 /* Default num_ports_in_engine to something */
2710 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002711 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002712}
2713
2714static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2715 struct qed_ptt *p_ptt)
2716{
2717 u32 port;
2718 int i;
2719
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002720 p_hwfn->cdev->num_ports_in_engine = 0;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002721
2722 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2723 port = qed_rd(p_hwfn, p_ptt,
2724 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2725 if (port & 1)
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002726 p_hwfn->cdev->num_ports_in_engine++;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002727 }
2728
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002729 if (!p_hwfn->cdev->num_ports_in_engine) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002730 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2731
2732 /* Default num_ports_in_engine to something */
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002733 p_hwfn->cdev->num_ports_in_engine = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002734 }
2735}
2736
2737static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2738{
2739 if (QED_IS_BB(p_hwfn->cdev))
2740 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2741 else
2742 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2743}
2744
2745static int
2746qed_get_hw_info(struct qed_hwfn *p_hwfn,
2747 struct qed_ptt *p_ptt,
2748 enum qed_pci_personality personality)
2749{
2750 int rc;
2751
2752 /* Since all information is common, only first hwfns should do this */
2753 if (IS_LEAD_HWFN(p_hwfn)) {
2754 rc = qed_iov_hw_info(p_hwfn);
2755 if (rc)
2756 return rc;
2757 }
2758
2759 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002760
2761 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2762
2763 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2764 if (rc)
2765 return rc;
2766
2767 if (qed_mcp_is_init(p_hwfn))
2768 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2769 p_hwfn->mcp_info->func_info.mac);
2770 else
2771 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2772
2773 if (qed_mcp_is_init(p_hwfn)) {
2774 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2775 p_hwfn->hw_info.ovlan =
2776 p_hwfn->mcp_info->func_info.ovlan;
2777
2778 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2779 }
2780
2781 if (qed_mcp_is_init(p_hwfn)) {
2782 enum qed_pci_personality protocol;
2783
2784 protocol = p_hwfn->mcp_info->func_info.protocol;
2785 p_hwfn->hw_info.personality = protocol;
2786 }
2787
Ariel Eliorb5a9ee72017-04-03 12:21:09 +03002788 p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
2789 p_hwfn->hw_info.num_active_tc = 1;
2790
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002791 qed_get_num_funcs(p_hwfn, p_ptt);
2792
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002793 if (qed_mcp_is_init(p_hwfn))
2794 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2795
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002796 return qed_hw_get_resc(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002797}
2798
Rahul Verma15582962017-04-06 15:58:29 +03002799static int qed_get_dev_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002800{
Rahul Verma15582962017-04-06 15:58:29 +03002801 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002802 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002803 u32 tmp;
2804
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002805 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002806 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2807 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2808
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002809 /* Determine type */
2810 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2811 switch (device_id_mask) {
2812 case QED_DEV_ID_MASK_BB:
2813 cdev->type = QED_DEV_TYPE_BB;
2814 break;
2815 case QED_DEV_ID_MASK_AH:
2816 cdev->type = QED_DEV_TYPE_AH;
2817 break;
2818 default:
2819 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2820 return -EBUSY;
2821 }
2822
Rahul Verma15582962017-04-06 15:58:29 +03002823 cdev->chip_num = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM);
2824 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
2825
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002826 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2827
2828 /* Learn number of HW-functions */
Rahul Verma15582962017-04-06 15:58:29 +03002829 tmp = qed_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002830
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002831 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002832 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2833 cdev->num_hwfns = 2;
2834 } else {
2835 cdev->num_hwfns = 1;
2836 }
2837
Rahul Verma15582962017-04-06 15:58:29 +03002838 cdev->chip_bond_id = qed_rd(p_hwfn, p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002839 MISCS_REG_CHIP_TEST_REG) >> 4;
2840 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Rahul Verma15582962017-04-06 15:58:29 +03002841 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002842 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2843
2844 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002845 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2846 QED_IS_BB(cdev) ? "BB" : "AH",
2847 'A' + cdev->chip_rev,
2848 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002849 cdev->chip_num, cdev->chip_rev,
2850 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002851
Yuval Mintz12e09c62016-03-02 20:26:01 +02002852 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002853}
2854
2855static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2856 void __iomem *p_regview,
2857 void __iomem *p_doorbells,
2858 enum qed_pci_personality personality)
2859{
2860 int rc = 0;
2861
2862 /* Split PCI bars evenly between hwfns */
2863 p_hwfn->regview = p_regview;
2864 p_hwfn->doorbells = p_doorbells;
2865
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002866 if (IS_VF(p_hwfn->cdev))
2867 return qed_vf_hw_prepare(p_hwfn);
2868
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002869 /* Validate that chip access is feasible */
2870 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2871 DP_ERR(p_hwfn,
2872 "Reading the ME register returns all Fs; Preventing further chip access\n");
2873 return -EINVAL;
2874 }
2875
2876 get_function_id(p_hwfn);
2877
Yuval Mintz12e09c62016-03-02 20:26:01 +02002878 /* Allocate PTT pool */
2879 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002880 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002881 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002882
Yuval Mintz12e09c62016-03-02 20:26:01 +02002883 /* Allocate the main PTT */
2884 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2885
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002886 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002887 if (!p_hwfn->my_id) {
Rahul Verma15582962017-04-06 15:58:29 +03002888 rc = qed_get_dev_info(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002889 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002890 goto err1;
2891 }
2892
2893 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002894
2895 /* Initialize MCP structure */
2896 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2897 if (rc) {
2898 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2899 goto err1;
2900 }
2901
2902 /* Read the device configuration information from the HW and SHMEM */
2903 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2904 if (rc) {
2905 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2906 goto err2;
2907 }
2908
Mintz, Yuval18a69e32017-03-28 15:12:53 +03002909 /* Sending a mailbox to the MFW should be done after qed_get_hw_info()
2910 * is called as it sets the ports number in an engine.
2911 */
2912 if (IS_LEAD_HWFN(p_hwfn)) {
2913 rc = qed_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
2914 if (rc)
2915 DP_NOTICE(p_hwfn, "Failed to initiate PF FLR\n");
2916 }
2917
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002918 /* Allocate the init RT array and initialize the init-ops engine */
2919 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002920 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002921 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002922
2923 return rc;
2924err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002925 if (IS_LEAD_HWFN(p_hwfn))
2926 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002927 qed_mcp_free(p_hwfn);
2928err1:
2929 qed_hw_hwfn_free(p_hwfn);
2930err0:
2931 return rc;
2932}
2933
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002934int qed_hw_prepare(struct qed_dev *cdev,
2935 int personality)
2936{
Ariel Eliorc78df142015-12-07 06:25:58 -05002937 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2938 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002939
2940 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002941 if (IS_PF(cdev))
2942 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002943
2944 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002945 rc = qed_hw_prepare_single(p_hwfn,
2946 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002947 cdev->doorbells, personality);
2948 if (rc)
2949 return rc;
2950
Ariel Eliorc78df142015-12-07 06:25:58 -05002951 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002952
2953 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002954 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002955 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002956 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002957
Ariel Eliorc78df142015-12-07 06:25:58 -05002958 /* adjust bar offset for second engine */
Rahul Verma15582962017-04-06 15:58:29 +03002959 addr = cdev->regview +
2960 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2961 BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002962 p_regview = addr;
2963
Rahul Verma15582962017-04-06 15:58:29 +03002964 addr = cdev->doorbells +
2965 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2966 BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002967 p_doorbell = addr;
2968
2969 /* prepare second hw function */
2970 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002971 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002972
2973 /* in case of error, need to free the previously
2974 * initiliazed hwfn 0.
2975 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002976 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002977 if (IS_PF(cdev)) {
2978 qed_init_free(p_hwfn);
2979 qed_mcp_free(p_hwfn);
2980 qed_hw_hwfn_free(p_hwfn);
2981 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002982 }
2983 }
2984
Ariel Eliorc78df142015-12-07 06:25:58 -05002985 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002986}
2987
2988void qed_hw_remove(struct qed_dev *cdev)
2989{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002990 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002991 int i;
2992
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002993 if (IS_PF(cdev))
2994 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
2995 QED_OV_DRIVER_STATE_NOT_LOADED);
2996
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002997 for_each_hwfn(cdev, i) {
2998 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2999
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03003000 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03003001 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03003002 continue;
3003 }
3004
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003005 qed_init_free(p_hwfn);
3006 qed_hw_hwfn_free(p_hwfn);
3007 qed_mcp_free(p_hwfn);
3008 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03003009
3010 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003011}
3012
Yuval Mintza91eb522016-06-03 14:35:32 +03003013static void qed_chain_free_next_ptr(struct qed_dev *cdev,
3014 struct qed_chain *p_chain)
3015{
3016 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
3017 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
3018 struct qed_chain_next *p_next;
3019 u32 size, i;
3020
3021 if (!p_virt)
3022 return;
3023
3024 size = p_chain->elem_size * p_chain->usable_per_page;
3025
3026 for (i = 0; i < p_chain->page_cnt; i++) {
3027 if (!p_virt)
3028 break;
3029
3030 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
3031 p_virt_next = p_next->next_virt;
3032 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
3033
3034 dma_free_coherent(&cdev->pdev->dev,
3035 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
3036
3037 p_virt = p_virt_next;
3038 p_phys = p_phys_next;
3039 }
3040}
3041
3042static void qed_chain_free_single(struct qed_dev *cdev,
3043 struct qed_chain *p_chain)
3044{
3045 if (!p_chain->p_virt_addr)
3046 return;
3047
3048 dma_free_coherent(&cdev->pdev->dev,
3049 QED_CHAIN_PAGE_SIZE,
3050 p_chain->p_virt_addr, p_chain->p_phys_addr);
3051}
3052
3053static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3054{
3055 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
3056 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003057 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03003058
3059 if (!pp_virt_addr_tbl)
3060 return;
3061
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003062 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003063 goto out;
3064
3065 for (i = 0; i < page_cnt; i++) {
3066 if (!pp_virt_addr_tbl[i])
3067 break;
3068
3069 dma_free_coherent(&cdev->pdev->dev,
3070 QED_CHAIN_PAGE_SIZE,
3071 pp_virt_addr_tbl[i],
3072 *(dma_addr_t *)p_pbl_virt);
3073
3074 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3075 }
3076
3077 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3078 dma_free_coherent(&cdev->pdev->dev,
3079 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003080 p_chain->pbl_sp.p_virt_table,
3081 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03003082out:
3083 vfree(p_chain->pbl.pp_virt_addr_tbl);
3084}
3085
3086void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
3087{
3088 switch (p_chain->mode) {
3089 case QED_CHAIN_MODE_NEXT_PTR:
3090 qed_chain_free_next_ptr(cdev, p_chain);
3091 break;
3092 case QED_CHAIN_MODE_SINGLE:
3093 qed_chain_free_single(cdev, p_chain);
3094 break;
3095 case QED_CHAIN_MODE_PBL:
3096 qed_chain_free_pbl(cdev, p_chain);
3097 break;
3098 }
3099}
3100
3101static int
3102qed_chain_alloc_sanity_check(struct qed_dev *cdev,
3103 enum qed_chain_cnt_type cnt_type,
3104 size_t elem_size, u32 page_cnt)
3105{
3106 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
3107
3108 /* The actual chain size can be larger than the maximal possible value
3109 * after rounding up the requested elements number to pages, and after
3110 * taking into acount the unusuable elements (next-ptr elements).
3111 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
3112 * size/capacity fields are of a u32 type.
3113 */
3114 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02003115 chain_size > ((u32)U16_MAX + 1)) ||
3116 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03003117 DP_NOTICE(cdev,
3118 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
3119 chain_size);
3120 return -EINVAL;
3121 }
3122
3123 return 0;
3124}
3125
3126static int
3127qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
3128{
3129 void *p_virt = NULL, *p_virt_prev = NULL;
3130 dma_addr_t p_phys = 0;
3131 u32 i;
3132
3133 for (i = 0; i < p_chain->page_cnt; i++) {
3134 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3135 QED_CHAIN_PAGE_SIZE,
3136 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003137 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003138 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003139
3140 if (i == 0) {
3141 qed_chain_init_mem(p_chain, p_virt, p_phys);
3142 qed_chain_reset(p_chain);
3143 } else {
3144 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3145 p_virt, p_phys);
3146 }
3147
3148 p_virt_prev = p_virt;
3149 }
3150 /* Last page's next element should point to the beginning of the
3151 * chain.
3152 */
3153 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3154 p_chain->p_virt_addr,
3155 p_chain->p_phys_addr);
3156
3157 return 0;
3158}
3159
3160static int
3161qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
3162{
3163 dma_addr_t p_phys = 0;
3164 void *p_virt = NULL;
3165
3166 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3167 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003168 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003169 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003170
3171 qed_chain_init_mem(p_chain, p_virt, p_phys);
3172 qed_chain_reset(p_chain);
3173
3174 return 0;
3175}
3176
3177static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3178{
3179 u32 page_cnt = p_chain->page_cnt, size, i;
3180 dma_addr_t p_phys = 0, p_pbl_phys = 0;
3181 void **pp_virt_addr_tbl = NULL;
3182 u8 *p_pbl_virt = NULL;
3183 void *p_virt = NULL;
3184
3185 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003186 pp_virt_addr_tbl = vzalloc(size);
3187 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03003188 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003189
3190 /* The allocation of the PBL table is done with its full size, since it
3191 * is expected to be successive.
3192 * qed_chain_init_pbl_mem() is called even in a case of an allocation
3193 * failure, since pp_virt_addr_tbl was previously allocated, and it
3194 * should be saved to allow its freeing during the error flow.
3195 */
3196 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3197 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
3198 size, &p_pbl_phys, GFP_KERNEL);
3199 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
3200 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003201 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003202 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003203
3204 for (i = 0; i < page_cnt; i++) {
3205 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3206 QED_CHAIN_PAGE_SIZE,
3207 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003208 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003209 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003210
3211 if (i == 0) {
3212 qed_chain_init_mem(p_chain, p_virt, p_phys);
3213 qed_chain_reset(p_chain);
3214 }
3215
3216 /* Fill the PBL table with the physical address of the page */
3217 *(dma_addr_t *)p_pbl_virt = p_phys;
3218 /* Keep the virtual address of the page */
3219 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
3220
3221 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3222 }
3223
3224 return 0;
3225}
3226
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003227int qed_chain_alloc(struct qed_dev *cdev,
3228 enum qed_chain_use_mode intended_use,
3229 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03003230 enum qed_chain_cnt_type cnt_type,
3231 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003232{
Yuval Mintza91eb522016-06-03 14:35:32 +03003233 u32 page_cnt;
3234 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003235
3236 if (mode == QED_CHAIN_MODE_SINGLE)
3237 page_cnt = 1;
3238 else
3239 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
3240
Yuval Mintza91eb522016-06-03 14:35:32 +03003241 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
3242 if (rc) {
3243 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07003244 "Cannot allocate a chain with the given arguments:\n");
3245 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03003246 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
3247 intended_use, mode, cnt_type, num_elems, elem_size);
3248 return rc;
3249 }
3250
3251 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
3252 mode, cnt_type);
3253
3254 switch (mode) {
3255 case QED_CHAIN_MODE_NEXT_PTR:
3256 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
3257 break;
3258 case QED_CHAIN_MODE_SINGLE:
3259 rc = qed_chain_alloc_single(cdev, p_chain);
3260 break;
3261 case QED_CHAIN_MODE_PBL:
3262 rc = qed_chain_alloc_pbl(cdev, p_chain);
3263 break;
3264 }
3265 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003266 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003267
3268 return 0;
3269
3270nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03003271 qed_chain_free(cdev, p_chain);
3272 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003273}
3274
Yuval Mintza91eb522016-06-03 14:35:32 +03003275int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003276{
3277 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
3278 u16 min, max;
3279
Yuval Mintza91eb522016-06-03 14:35:32 +03003280 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02003281 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
3282 DP_NOTICE(p_hwfn,
3283 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
3284 src_id, min, max);
3285
3286 return -EINVAL;
3287 }
3288
3289 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
3290
3291 return 0;
3292}
3293
Yuval Mintz1a635e42016-08-15 10:42:43 +03003294int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003295{
3296 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
3297 u8 min, max;
3298
3299 min = (u8)RESC_START(p_hwfn, QED_VPORT);
3300 max = min + RESC_NUM(p_hwfn, QED_VPORT);
3301 DP_NOTICE(p_hwfn,
3302 "vport id [%d] is not valid, available indices [%d - %d]\n",
3303 src_id, min, max);
3304
3305 return -EINVAL;
3306 }
3307
3308 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
3309
3310 return 0;
3311}
3312
Yuval Mintz1a635e42016-08-15 10:42:43 +03003313int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003314{
3315 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
3316 u8 min, max;
3317
3318 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
3319 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
3320 DP_NOTICE(p_hwfn,
3321 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
3322 src_id, min, max);
3323
3324 return -EINVAL;
3325 }
3326
3327 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
3328
3329 return 0;
3330}
Manish Choprabcd197c2016-04-26 10:56:08 -04003331
Yuval Mintz0a7fb112016-10-01 21:59:55 +03003332static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
3333 u8 *p_filter)
3334{
3335 *p_high = p_filter[1] | (p_filter[0] << 8);
3336 *p_low = p_filter[5] | (p_filter[4] << 8) |
3337 (p_filter[3] << 16) | (p_filter[2] << 24);
3338}
3339
3340int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
3341 struct qed_ptt *p_ptt, u8 *p_filter)
3342{
3343 u32 high = 0, low = 0, en;
3344 int i;
3345
3346 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3347 return 0;
3348
3349 qed_llh_mac_to_filter(&high, &low, p_filter);
3350
3351 /* Find a free entry and utilize it */
3352 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3353 en = qed_rd(p_hwfn, p_ptt,
3354 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3355 if (en)
3356 continue;
3357 qed_wr(p_hwfn, p_ptt,
3358 NIG_REG_LLH_FUNC_FILTER_VALUE +
3359 2 * i * sizeof(u32), low);
3360 qed_wr(p_hwfn, p_ptt,
3361 NIG_REG_LLH_FUNC_FILTER_VALUE +
3362 (2 * i + 1) * sizeof(u32), high);
3363 qed_wr(p_hwfn, p_ptt,
3364 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3365 qed_wr(p_hwfn, p_ptt,
3366 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3367 i * sizeof(u32), 0);
3368 qed_wr(p_hwfn, p_ptt,
3369 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3370 break;
3371 }
3372 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3373 DP_NOTICE(p_hwfn,
3374 "Failed to find an empty LLH filter to utilize\n");
3375 return -EINVAL;
3376 }
3377
3378 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3379 "mac: %pM is added at %d\n",
3380 p_filter, i);
3381
3382 return 0;
3383}
3384
3385void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
3386 struct qed_ptt *p_ptt, u8 *p_filter)
3387{
3388 u32 high = 0, low = 0;
3389 int i;
3390
3391 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3392 return;
3393
3394 qed_llh_mac_to_filter(&high, &low, p_filter);
3395
3396 /* Find the entry and clean it */
3397 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3398 if (qed_rd(p_hwfn, p_ptt,
3399 NIG_REG_LLH_FUNC_FILTER_VALUE +
3400 2 * i * sizeof(u32)) != low)
3401 continue;
3402 if (qed_rd(p_hwfn, p_ptt,
3403 NIG_REG_LLH_FUNC_FILTER_VALUE +
3404 (2 * i + 1) * sizeof(u32)) != high)
3405 continue;
3406
3407 qed_wr(p_hwfn, p_ptt,
3408 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3409 qed_wr(p_hwfn, p_ptt,
3410 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3411 qed_wr(p_hwfn, p_ptt,
3412 NIG_REG_LLH_FUNC_FILTER_VALUE +
3413 (2 * i + 1) * sizeof(u32), 0);
3414
3415 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3416 "mac: %pM is removed from %d\n",
3417 p_filter, i);
3418 break;
3419 }
3420 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3421 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3422}
3423
Arun Easi1e128c82017-02-15 06:28:22 -08003424int
3425qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
3426 struct qed_ptt *p_ptt,
3427 u16 source_port_or_eth_type,
3428 u16 dest_port, enum qed_llh_port_filter_type_t type)
3429{
3430 u32 high = 0, low = 0, en;
3431 int i;
3432
3433 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3434 return 0;
3435
3436 switch (type) {
3437 case QED_LLH_FILTER_ETHERTYPE:
3438 high = source_port_or_eth_type;
3439 break;
3440 case QED_LLH_FILTER_TCP_SRC_PORT:
3441 case QED_LLH_FILTER_UDP_SRC_PORT:
3442 low = source_port_or_eth_type << 16;
3443 break;
3444 case QED_LLH_FILTER_TCP_DEST_PORT:
3445 case QED_LLH_FILTER_UDP_DEST_PORT:
3446 low = dest_port;
3447 break;
3448 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3449 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3450 low = (source_port_or_eth_type << 16) | dest_port;
3451 break;
3452 default:
3453 DP_NOTICE(p_hwfn,
3454 "Non valid LLH protocol filter type %d\n", type);
3455 return -EINVAL;
3456 }
3457 /* Find a free entry and utilize it */
3458 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3459 en = qed_rd(p_hwfn, p_ptt,
3460 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3461 if (en)
3462 continue;
3463 qed_wr(p_hwfn, p_ptt,
3464 NIG_REG_LLH_FUNC_FILTER_VALUE +
3465 2 * i * sizeof(u32), low);
3466 qed_wr(p_hwfn, p_ptt,
3467 NIG_REG_LLH_FUNC_FILTER_VALUE +
3468 (2 * i + 1) * sizeof(u32), high);
3469 qed_wr(p_hwfn, p_ptt,
3470 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
3471 qed_wr(p_hwfn, p_ptt,
3472 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3473 i * sizeof(u32), 1 << type);
3474 qed_wr(p_hwfn, p_ptt,
3475 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3476 break;
3477 }
3478 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3479 DP_NOTICE(p_hwfn,
3480 "Failed to find an empty LLH filter to utilize\n");
3481 return -EINVAL;
3482 }
3483 switch (type) {
3484 case QED_LLH_FILTER_ETHERTYPE:
3485 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3486 "ETH type %x is added at %d\n",
3487 source_port_or_eth_type, i);
3488 break;
3489 case QED_LLH_FILTER_TCP_SRC_PORT:
3490 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3491 "TCP src port %x is added at %d\n",
3492 source_port_or_eth_type, i);
3493 break;
3494 case QED_LLH_FILTER_UDP_SRC_PORT:
3495 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3496 "UDP src port %x is added at %d\n",
3497 source_port_or_eth_type, i);
3498 break;
3499 case QED_LLH_FILTER_TCP_DEST_PORT:
3500 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3501 "TCP dst port %x is added at %d\n", dest_port, i);
3502 break;
3503 case QED_LLH_FILTER_UDP_DEST_PORT:
3504 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3505 "UDP dst port %x is added at %d\n", dest_port, i);
3506 break;
3507 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3508 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3509 "TCP src/dst ports %x/%x are added at %d\n",
3510 source_port_or_eth_type, dest_port, i);
3511 break;
3512 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3513 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3514 "UDP src/dst ports %x/%x are added at %d\n",
3515 source_port_or_eth_type, dest_port, i);
3516 break;
3517 }
3518 return 0;
3519}
3520
3521void
3522qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
3523 struct qed_ptt *p_ptt,
3524 u16 source_port_or_eth_type,
3525 u16 dest_port,
3526 enum qed_llh_port_filter_type_t type)
3527{
3528 u32 high = 0, low = 0;
3529 int i;
3530
3531 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3532 return;
3533
3534 switch (type) {
3535 case QED_LLH_FILTER_ETHERTYPE:
3536 high = source_port_or_eth_type;
3537 break;
3538 case QED_LLH_FILTER_TCP_SRC_PORT:
3539 case QED_LLH_FILTER_UDP_SRC_PORT:
3540 low = source_port_or_eth_type << 16;
3541 break;
3542 case QED_LLH_FILTER_TCP_DEST_PORT:
3543 case QED_LLH_FILTER_UDP_DEST_PORT:
3544 low = dest_port;
3545 break;
3546 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3547 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3548 low = (source_port_or_eth_type << 16) | dest_port;
3549 break;
3550 default:
3551 DP_NOTICE(p_hwfn,
3552 "Non valid LLH protocol filter type %d\n", type);
3553 return;
3554 }
3555
3556 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3557 if (!qed_rd(p_hwfn, p_ptt,
3558 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
3559 continue;
3560 if (!qed_rd(p_hwfn, p_ptt,
3561 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
3562 continue;
3563 if (!(qed_rd(p_hwfn, p_ptt,
3564 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3565 i * sizeof(u32)) & BIT(type)))
3566 continue;
3567 if (qed_rd(p_hwfn, p_ptt,
3568 NIG_REG_LLH_FUNC_FILTER_VALUE +
3569 2 * i * sizeof(u32)) != low)
3570 continue;
3571 if (qed_rd(p_hwfn, p_ptt,
3572 NIG_REG_LLH_FUNC_FILTER_VALUE +
3573 (2 * i + 1) * sizeof(u32)) != high)
3574 continue;
3575
3576 qed_wr(p_hwfn, p_ptt,
3577 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3578 qed_wr(p_hwfn, p_ptt,
3579 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3580 qed_wr(p_hwfn, p_ptt,
3581 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3582 i * sizeof(u32), 0);
3583 qed_wr(p_hwfn, p_ptt,
3584 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3585 qed_wr(p_hwfn, p_ptt,
3586 NIG_REG_LLH_FUNC_FILTER_VALUE +
3587 (2 * i + 1) * sizeof(u32), 0);
3588 break;
3589 }
3590
3591 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3592 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3593}
3594
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003595static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3596 u32 hw_addr, void *p_eth_qzone,
3597 size_t eth_qzone_size, u8 timeset)
3598{
3599 struct coalescing_timeset *p_coal_timeset;
3600
3601 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
3602 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
3603 return -EINVAL;
3604 }
3605
3606 p_coal_timeset = p_eth_qzone;
3607 memset(p_coal_timeset, 0, eth_qzone_size);
3608 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
3609 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
3610 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
3611
3612 return 0;
3613}
3614
3615int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003616 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003617{
3618 struct ustorm_eth_queue_zone eth_qzone;
3619 u8 timeset, timer_res;
3620 u16 fw_qid = 0;
3621 u32 address;
3622 int rc;
3623
3624 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3625 if (coalesce <= 0x7F) {
3626 timer_res = 0;
3627 } else if (coalesce <= 0xFF) {
3628 timer_res = 1;
3629 } else if (coalesce <= 0x1FF) {
3630 timer_res = 2;
3631 } else {
3632 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3633 return -EINVAL;
3634 }
3635 timeset = (u8)(coalesce >> timer_res);
3636
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003637 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003638 if (rc)
3639 return rc;
3640
3641 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
3642 if (rc)
3643 goto out;
3644
3645 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3646
3647 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3648 sizeof(struct ustorm_eth_queue_zone), timeset);
3649 if (rc)
3650 goto out;
3651
3652 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3653out:
3654 return rc;
3655}
3656
3657int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003658 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003659{
3660 struct xstorm_eth_queue_zone eth_qzone;
3661 u8 timeset, timer_res;
3662 u16 fw_qid = 0;
3663 u32 address;
3664 int rc;
3665
3666 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3667 if (coalesce <= 0x7F) {
3668 timer_res = 0;
3669 } else if (coalesce <= 0xFF) {
3670 timer_res = 1;
3671 } else if (coalesce <= 0x1FF) {
3672 timer_res = 2;
3673 } else {
3674 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3675 return -EINVAL;
3676 }
3677 timeset = (u8)(coalesce >> timer_res);
3678
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003679 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003680 if (rc)
3681 return rc;
3682
3683 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3684 if (rc)
3685 goto out;
3686
3687 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3688
3689 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3690 sizeof(struct xstorm_eth_queue_zone), timeset);
3691 if (rc)
3692 goto out;
3693
3694 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3695out:
3696 return rc;
3697}
3698
Manish Choprabcd197c2016-04-26 10:56:08 -04003699/* Calculate final WFQ values for all vports and configure them.
3700 * After this configuration each vport will have
3701 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3702 */
3703static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3704 struct qed_ptt *p_ptt,
3705 u32 min_pf_rate)
3706{
3707 struct init_qm_vport_params *vport_params;
3708 int i;
3709
3710 vport_params = p_hwfn->qm_info.qm_vport_params;
3711
3712 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3713 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3714
3715 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3716 min_pf_rate;
3717 qed_init_vport_wfq(p_hwfn, p_ptt,
3718 vport_params[i].first_tx_pq_id,
3719 vport_params[i].vport_wfq);
3720 }
3721}
3722
3723static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3724 u32 min_pf_rate)
3725
3726{
3727 int i;
3728
3729 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3730 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3731}
3732
3733static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3734 struct qed_ptt *p_ptt,
3735 u32 min_pf_rate)
3736{
3737 struct init_qm_vport_params *vport_params;
3738 int i;
3739
3740 vport_params = p_hwfn->qm_info.qm_vport_params;
3741
3742 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3743 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3744 qed_init_vport_wfq(p_hwfn, p_ptt,
3745 vport_params[i].first_tx_pq_id,
3746 vport_params[i].vport_wfq);
3747 }
3748}
3749
3750/* This function performs several validations for WFQ
3751 * configuration and required min rate for a given vport
3752 * 1. req_rate must be greater than one percent of min_pf_rate.
3753 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3754 * rates to get less than one percent of min_pf_rate.
3755 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3756 */
3757static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003758 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003759{
3760 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3761 int non_requested_count = 0, req_count = 0, i, num_vports;
3762
3763 num_vports = p_hwfn->qm_info.num_vports;
3764
3765 /* Accounting for the vports which are configured for WFQ explicitly */
3766 for (i = 0; i < num_vports; i++) {
3767 u32 tmp_speed;
3768
3769 if ((i != vport_id) &&
3770 p_hwfn->qm_info.wfq_data[i].configured) {
3771 req_count++;
3772 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3773 total_req_min_rate += tmp_speed;
3774 }
3775 }
3776
3777 /* Include current vport data as well */
3778 req_count++;
3779 total_req_min_rate += req_rate;
3780 non_requested_count = num_vports - req_count;
3781
3782 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3783 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3784 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3785 vport_id, req_rate, min_pf_rate);
3786 return -EINVAL;
3787 }
3788
3789 if (num_vports > QED_WFQ_UNIT) {
3790 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3791 "Number of vports is greater than %d\n",
3792 QED_WFQ_UNIT);
3793 return -EINVAL;
3794 }
3795
3796 if (total_req_min_rate > min_pf_rate) {
3797 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3798 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3799 total_req_min_rate, min_pf_rate);
3800 return -EINVAL;
3801 }
3802
3803 total_left_rate = min_pf_rate - total_req_min_rate;
3804
3805 left_rate_per_vp = total_left_rate / non_requested_count;
3806 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3807 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3808 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3809 left_rate_per_vp, min_pf_rate);
3810 return -EINVAL;
3811 }
3812
3813 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3814 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3815
3816 for (i = 0; i < num_vports; i++) {
3817 if (p_hwfn->qm_info.wfq_data[i].configured)
3818 continue;
3819
3820 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3821 }
3822
3823 return 0;
3824}
3825
Yuval Mintz733def62016-05-11 16:36:22 +03003826static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3827 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3828{
3829 struct qed_mcp_link_state *p_link;
3830 int rc = 0;
3831
3832 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3833
3834 if (!p_link->min_pf_rate) {
3835 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3836 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3837 return rc;
3838 }
3839
3840 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3841
Yuval Mintz1a635e42016-08-15 10:42:43 +03003842 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003843 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3844 p_link->min_pf_rate);
3845 else
3846 DP_NOTICE(p_hwfn,
3847 "Validation failed while configuring min rate\n");
3848
3849 return rc;
3850}
3851
Manish Choprabcd197c2016-04-26 10:56:08 -04003852static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3853 struct qed_ptt *p_ptt,
3854 u32 min_pf_rate)
3855{
3856 bool use_wfq = false;
3857 int rc = 0;
3858 u16 i;
3859
3860 /* Validate all pre configured vports for wfq */
3861 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3862 u32 rate;
3863
3864 if (!p_hwfn->qm_info.wfq_data[i].configured)
3865 continue;
3866
3867 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3868 use_wfq = true;
3869
3870 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3871 if (rc) {
3872 DP_NOTICE(p_hwfn,
3873 "WFQ validation failed while configuring min rate\n");
3874 break;
3875 }
3876 }
3877
3878 if (!rc && use_wfq)
3879 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3880 else
3881 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3882
3883 return rc;
3884}
3885
Yuval Mintz733def62016-05-11 16:36:22 +03003886/* Main API for qed clients to configure vport min rate.
3887 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3888 * rate - Speed in Mbps needs to be assigned to a given vport.
3889 */
3890int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3891{
3892 int i, rc = -EINVAL;
3893
3894 /* Currently not supported; Might change in future */
3895 if (cdev->num_hwfns > 1) {
3896 DP_NOTICE(cdev,
3897 "WFQ configuration is not supported for this device\n");
3898 return rc;
3899 }
3900
3901 for_each_hwfn(cdev, i) {
3902 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3903 struct qed_ptt *p_ptt;
3904
3905 p_ptt = qed_ptt_acquire(p_hwfn);
3906 if (!p_ptt)
3907 return -EBUSY;
3908
3909 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3910
Yuval Mintzd572c432016-07-27 14:45:23 +03003911 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003912 qed_ptt_release(p_hwfn, p_ptt);
3913 return rc;
3914 }
3915
3916 qed_ptt_release(p_hwfn, p_ptt);
3917 }
3918
3919 return rc;
3920}
3921
Manish Choprabcd197c2016-04-26 10:56:08 -04003922/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003923void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3924 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003925{
3926 int i;
3927
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003928 if (cdev->num_hwfns > 1) {
3929 DP_VERBOSE(cdev,
3930 NETIF_MSG_LINK,
3931 "WFQ configuration is not supported for this device\n");
3932 return;
3933 }
3934
Manish Choprabcd197c2016-04-26 10:56:08 -04003935 for_each_hwfn(cdev, i) {
3936 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3937
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003938 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003939 min_pf_rate);
3940 }
3941}
Manish Chopra4b01e512016-04-26 10:56:09 -04003942
3943int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3944 struct qed_ptt *p_ptt,
3945 struct qed_mcp_link_state *p_link,
3946 u8 max_bw)
3947{
3948 int rc = 0;
3949
3950 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3951
3952 if (!p_link->line_speed && (max_bw != 100))
3953 return rc;
3954
3955 p_link->speed = (p_link->line_speed * max_bw) / 100;
3956 p_hwfn->qm_info.pf_rl = p_link->speed;
3957
3958 /* Since the limiter also affects Tx-switched traffic, we don't want it
3959 * to limit such traffic in case there's no actual limit.
3960 * In that case, set limit to imaginary high boundary.
3961 */
3962 if (max_bw == 100)
3963 p_hwfn->qm_info.pf_rl = 100000;
3964
3965 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3966 p_hwfn->qm_info.pf_rl);
3967
3968 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3969 "Configured MAX bandwidth to be %08x Mb/sec\n",
3970 p_link->speed);
3971
3972 return rc;
3973}
3974
3975/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3976int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3977{
3978 int i, rc = -EINVAL;
3979
3980 if (max_bw < 1 || max_bw > 100) {
3981 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3982 return rc;
3983 }
3984
3985 for_each_hwfn(cdev, i) {
3986 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3987 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3988 struct qed_mcp_link_state *p_link;
3989 struct qed_ptt *p_ptt;
3990
3991 p_link = &p_lead->mcp_info->link_output;
3992
3993 p_ptt = qed_ptt_acquire(p_hwfn);
3994 if (!p_ptt)
3995 return -EBUSY;
3996
3997 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
3998 p_link, max_bw);
3999
4000 qed_ptt_release(p_hwfn, p_ptt);
4001
4002 if (rc)
4003 break;
4004 }
4005
4006 return rc;
4007}
Manish Chopraa64b02d2016-04-26 10:56:10 -04004008
4009int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
4010 struct qed_ptt *p_ptt,
4011 struct qed_mcp_link_state *p_link,
4012 u8 min_bw)
4013{
4014 int rc = 0;
4015
4016 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
4017 p_hwfn->qm_info.pf_wfq = min_bw;
4018
4019 if (!p_link->line_speed)
4020 return rc;
4021
4022 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
4023
4024 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
4025
4026 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
4027 "Configured MIN bandwidth to be %d Mb/sec\n",
4028 p_link->min_pf_rate);
4029
4030 return rc;
4031}
4032
4033/* Main API to configure PF min bandwidth where bw range is [1-100] */
4034int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
4035{
4036 int i, rc = -EINVAL;
4037
4038 if (min_bw < 1 || min_bw > 100) {
4039 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
4040 return rc;
4041 }
4042
4043 for_each_hwfn(cdev, i) {
4044 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
4045 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
4046 struct qed_mcp_link_state *p_link;
4047 struct qed_ptt *p_ptt;
4048
4049 p_link = &p_lead->mcp_info->link_output;
4050
4051 p_ptt = qed_ptt_acquire(p_hwfn);
4052 if (!p_ptt)
4053 return -EBUSY;
4054
4055 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
4056 p_link, min_bw);
4057 if (rc) {
4058 qed_ptt_release(p_hwfn, p_ptt);
4059 return rc;
4060 }
4061
4062 if (p_link->min_pf_rate) {
4063 u32 min_rate = p_link->min_pf_rate;
4064
4065 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
4066 p_ptt,
4067 min_rate);
4068 }
4069
4070 qed_ptt_release(p_hwfn, p_ptt);
4071 }
4072
4073 return rc;
4074}
Yuval Mintz733def62016-05-11 16:36:22 +03004075
4076void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
4077{
4078 struct qed_mcp_link_state *p_link;
4079
4080 p_link = &p_hwfn->mcp_info->link_output;
4081
4082 if (p_link->min_pf_rate)
4083 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
4084 p_link->min_pf_rate);
4085
4086 memset(p_hwfn->qm_info.wfq_data, 0,
4087 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
4088}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02004089
4090int qed_device_num_engines(struct qed_dev *cdev)
4091{
4092 return QED_IS_BB(cdev) ? 2 : 1;
4093}
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004094
4095static int qed_device_num_ports(struct qed_dev *cdev)
4096{
4097 /* in CMT always only one port */
4098 if (cdev->num_hwfns > 1)
4099 return 1;
4100
Tomer Tayar78cea9f2017-05-23 09:41:22 +03004101 return cdev->num_ports_in_engine * qed_device_num_engines(cdev);
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004102}
4103
4104int qed_device_get_port_id(struct qed_dev *cdev)
4105{
4106 return (QED_LEADING_HWFN(cdev)->abs_pf_id) % qed_device_num_ports(cdev);
4107}