blob: dadd586f05277ca8d79d2d237e23b3472fd2d0d0 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567 const struct drm_display_mode *mode =
568 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100570 htotal = mode->crtc_htotal;
571 hsync_start = mode->crtc_hsync_start;
572 vbl_start = mode->crtc_vblank_start;
573 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
574 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300575
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300576 /* Convert to pixel count */
577 vbl_start *= htotal;
578
579 /* Start of vblank event occurs at start of hsync */
580 vbl_start -= htotal - hsync_start;
581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 high_frame = PIPEFRAME(pipe);
583 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100584
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585 /*
586 * High & low register fields aren't synchronized, so make sure
587 * we get a low value that's stable across two reads of the high
588 * register.
589 */
590 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700594 } while (high1 != high2);
595
Chris Wilson5eddb702010-09-11 13:48:45 +0100596 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100598 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300599
600 /*
601 * The frame counter increments at beginning of active.
602 * Cook up a vblank counter by also checking the pixel
603 * counter against vblank start.
604 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200605 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700606}
607
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700608static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800609{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800613 return I915_READ(reg);
614}
615
Mario Kleinerad3543e2013-10-30 05:13:08 +0100616/* raw reads, only for fast reads of display block, no need for forcewake etc. */
617#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100618
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620{
621 struct drm_device *dev = crtc->base.dev;
622 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200623 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300624 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300625 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300626
Ville Syrjälä80715b22014-05-15 20:23:23 +0300627 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300628 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629 vtotal /= 2;
630
631 if (IS_GEN2(dev))
632 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633 else
634 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635
636 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300637 * See update_scanline_offset() for the details on the
638 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300639 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300640 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300641}
642
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700643static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200644 unsigned int flags, int *vpos, int *hpos,
645 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100646{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300647 struct drm_i915_private *dev_priv = dev->dev_private;
648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200650 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300651 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300652 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 bool in_vbl = true;
654 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100655 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100658 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800659 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100660 return 0;
661 }
662
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300663 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300664 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300665 vtotal = mode->crtc_vtotal;
666 vbl_start = mode->crtc_vblank_start;
667 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100668
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200669 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670 vbl_start = DIV_ROUND_UP(vbl_start, 2);
671 vbl_end /= 2;
672 vtotal /= 2;
673 }
674
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300675 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676
Mario Kleinerad3543e2013-10-30 05:13:08 +0100677 /*
678 * Lock uncore.lock, as we will do multiple timing critical raw
679 * register reads, potentially with preemption disabled, so the
680 * following code must not block on uncore.lock.
681 */
682 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300683
Mario Kleinerad3543e2013-10-30 05:13:08 +0100684 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685
686 /* Get optional system timestamp before query. */
687 if (stime)
688 *stime = ktime_get();
689
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300690 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691 /* No obvious pixelcount register. Only query vertical
692 * scanout position from Display scan line register.
693 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300694 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695 } else {
696 /* Have access to pixelcount since start of frame.
697 * We can split this into vertical and horizontal
698 * scanout position.
699 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100700 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100701
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300702 /* convert to pixel counts */
703 vbl_start *= htotal;
704 vbl_end *= htotal;
705 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300706
707 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300708 * In interlaced modes, the pixel counter counts all pixels,
709 * so one field will have htotal more pixels. In order to avoid
710 * the reported position from jumping backwards when the pixel
711 * counter is beyond the length of the shorter field, just
712 * clamp the position the length of the shorter field. This
713 * matches how the scanline counter based position works since
714 * the scanline counter doesn't count the two half lines.
715 */
716 if (position >= vtotal)
717 position = vtotal - 1;
718
719 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300720 * Start of vblank interrupt is triggered at start of hsync,
721 * just prior to the first active line of vblank. However we
722 * consider lines to start at the leading edge of horizontal
723 * active. So, should we get here before we've crossed into
724 * the horizontal active of the first line in vblank, we would
725 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
726 * always add htotal-hsync_start to the current pixel position.
727 */
728 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300729 }
730
Mario Kleinerad3543e2013-10-30 05:13:08 +0100731 /* Get optional system timestamp after query. */
732 if (etime)
733 *etime = ktime_get();
734
735 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736
737 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300739 in_vbl = position >= vbl_start && position < vbl_end;
740
741 /*
742 * While in vblank, position will be negative
743 * counting up towards 0 at vbl_end. And outside
744 * vblank, position will be positive counting
745 * up since vbl_end.
746 */
747 if (position >= vbl_start)
748 position -= vbl_end;
749 else
750 position += vtotal - vbl_end;
751
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300752 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300753 *vpos = position;
754 *hpos = 0;
755 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100756 *vpos = position / htotal;
757 *hpos = position - (*vpos * htotal);
758 }
759
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760 /* In vblank? */
761 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200762 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
764 return ret;
765}
766
Ville Syrjäläa225f072014-04-29 13:35:45 +0300767int intel_get_crtc_scanline(struct intel_crtc *crtc)
768{
769 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770 unsigned long irqflags;
771 int position;
772
773 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774 position = __intel_get_crtc_scanline(crtc);
775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
777 return position;
778}
779
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700780static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781 int *max_error,
782 struct timeval *vblank_time,
783 unsigned flags)
784{
Chris Wilson4041b852011-01-22 10:07:56 +0000785 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000788 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 return -EINVAL;
790 }
791
792 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000793 crtc = intel_get_crtc_for_pipe(dev, pipe);
794 if (crtc == NULL) {
795 DRM_ERROR("Invalid crtc %d\n", pipe);
796 return -EINVAL;
797 }
798
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +0200799 if (!crtc->state->active) {
Chris Wilson4041b852011-01-22 10:07:56 +0000800 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
801 return -EBUSY;
802 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803
804 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000805 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
806 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300807 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200808 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809}
810
Jani Nikula67c347f2013-09-17 14:26:34 +0300811static bool intel_hpd_irq_event(struct drm_device *dev,
812 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200813{
814 enum drm_connector_status old_status;
815
816 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817 old_status = connector->status;
818
819 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 if (old_status == connector->status)
821 return false;
822
823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300825 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300826 drm_get_connector_status_name(old_status),
827 drm_get_connector_status_name(connector->status));
828
829 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200830}
831
Dave Airlie13cf5502014-06-18 11:29:35 +1000832static void i915_digport_work_func(struct work_struct *work)
833{
834 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300835 container_of(work, struct drm_i915_private, hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 u32 long_port_mask, short_port_mask;
837 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100838 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000839 u32 old_bits = 0;
840
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300842 long_port_mask = dev_priv->hotplug.long_port_mask;
843 dev_priv->hotplug.long_port_mask = 0;
844 short_port_mask = dev_priv->hotplug.short_port_mask;
845 dev_priv->hotplug.short_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200846 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000847
848 for (i = 0; i < I915_MAX_PORTS; i++) {
849 bool valid = false;
850 bool long_hpd = false;
Jani Nikula5fcece82015-05-27 15:03:42 +0300851 intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie13cf5502014-06-18 11:29:35 +1000852 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
853 continue;
854
855 if (long_port_mask & (1 << i)) {
856 valid = true;
857 long_hpd = true;
858 } else if (short_port_mask & (1 << i))
859 valid = true;
860
861 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100862 enum irqreturn ret;
863
Dave Airlie13cf5502014-06-18 11:29:35 +1000864 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100865 if (ret == IRQ_NONE) {
866 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000867 old_bits |= (1 << intel_dig_port->base.hpd_pin);
868 }
869 }
870 }
871
872 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200873 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300874 dev_priv->hotplug.event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200875 spin_unlock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300876 schedule_work(&dev_priv->hotplug.hotplug_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000877 }
878}
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880/*
881 * Handle hotplug events outside the interrupt handler proper.
882 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200883#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884
Jesse Barnes5ca58282009-03-31 14:11:15 -0700885static void i915_hotplug_work_func(struct work_struct *work)
886{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300887 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300888 container_of(work, struct drm_i915_private, hotplug.hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700889 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700890 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200891 struct intel_connector *intel_connector;
892 struct intel_encoder *intel_encoder;
893 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200894 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200895 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200896 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700897
Keith Packarda65e34c2011-07-25 10:04:56 -0700898 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800899 DRM_DEBUG_KMS("running encoder hotplug functions\n");
900
Daniel Vetter4cb21832014-09-15 14:55:26 +0200901 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200902
Jani Nikula5fcece82015-05-27 15:03:42 +0300903 hpd_event_bits = dev_priv->hotplug.event_bits;
904 dev_priv->hotplug.event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200905 list_for_each_entry(connector, &mode_config->connector_list, head) {
906 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000907 if (!intel_connector->encoder)
908 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200909 intel_encoder = intel_connector->encoder;
910 if (intel_encoder->hpd_pin > HPD_NONE &&
Jani Nikula5fcece82015-05-27 15:03:42 +0300911 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_MARK_DISABLED &&
Egbert Eichcd569ae2013-04-16 13:36:57 +0200912 connector->polled == DRM_CONNECTOR_POLL_HPD) {
913 DRM_INFO("HPD interrupt storm detected on connector %s: "
914 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300915 connector->name);
Jani Nikula5fcece82015-05-27 15:03:42 +0300916 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state = HPD_DISABLED;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200917 connector->polled = DRM_CONNECTOR_POLL_CONNECT
918 | DRM_CONNECTOR_POLL_DISCONNECT;
919 hpd_disabled = true;
920 }
Egbert Eich142e2392013-04-11 15:57:57 +0200921 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300923 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200924 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 }
926 /* if there were no outputs to poll, poll was disabled,
927 * therefore make sure it's enabled when disabling HPD on
928 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200929 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930 drm_kms_helper_poll_enable(dev);
Jani Nikula5fcece82015-05-27 15:03:42 +0300931 mod_delayed_work(system_wq, &dev_priv->hotplug.reenable_work,
Imre Deak63237512014-08-18 15:37:02 +0300932 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200933 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200934
Daniel Vetter4cb21832014-09-15 14:55:26 +0200935 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200936
Egbert Eich321a1b32013-04-11 16:00:26 +0200937 list_for_each_entry(connector, &mode_config->connector_list, head) {
938 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000939 if (!intel_connector->encoder)
940 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200941 intel_encoder = intel_connector->encoder;
942 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943 if (intel_encoder->hot_plug)
944 intel_encoder->hot_plug(intel_encoder);
945 if (intel_hpd_irq_event(dev, connector))
946 changed = true;
947 }
948 }
Keith Packard40ee3382011-07-28 15:31:19 -0700949 mutex_unlock(&mode_config->mutex);
950
Egbert Eich321a1b32013-04-11 16:00:26 +0200951 if (changed)
952 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700953}
954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300957 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000958 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200959 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200961 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800962
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200963 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
964
Daniel Vetter20e4d402012-08-08 23:35:39 +0200965 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Jesse Barnes7648fa92010-05-20 14:28:11 -0700967 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 busy_up = I915_READ(RCPREVBSYTUPAVG);
969 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 max_avg = I915_READ(RCBMAXAVG);
971 min_avg = I915_READ(RCBMINAVG);
972
973 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
976 new_delay = dev_priv->ips.cur_delay - 1;
977 if (new_delay < dev_priv->ips.max_delay)
978 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000979 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200980 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
981 new_delay = dev_priv->ips.cur_delay + 1;
982 if (new_delay > dev_priv->ips.min_delay)
983 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800984 }
985
Jesse Barnes7648fa92010-05-20 14:28:11 -0700986 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200987 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800988
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200989 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200990
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991 return;
992}
993
Chris Wilson74cdb332015-04-07 16:21:05 +0100994static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100995{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100996 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000997 return;
998
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000999 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001000
Chris Wilson549f7362010-10-19 11:19:32 +01001001 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001002}
1003
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004static void vlv_c0_read(struct drm_i915_private *dev_priv,
1005 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001006{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1008 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1009 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001010}
1011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1013 const struct intel_rps_ei *old,
1014 const struct intel_rps_ei *now,
1015 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001016{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 if (old->cz_clock == 0)
1020 return false;
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022 time = now->cz_clock - old->cz_clock;
1023 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001024
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001025 /* Workload can be split between render + media, e.g. SwapBuffers
1026 * being blitted in X after being rendered in mesa. To account for
1027 * this we need to combine both engines into our activity counter.
1028 */
1029 c0 = now->render_c0 - old->render_c0;
1030 c0 += now->media_c0 - old->media_c0;
1031 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 return c0 >= time;
1034}
Deepak S31685c22014-07-03 17:33:01 -04001035
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1037{
1038 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1039 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040}
1041
1042static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1043{
1044 struct intel_rps_ei now;
1045 u32 events = 0;
1046
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001047 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 return 0;
1049
1050 vlv_c0_read(dev_priv, &now);
1051 if (now.cz_clock == 0)
1052 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001053
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1055 if (!vlv_c0_above(dev_priv,
1056 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001057 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1059 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001060 }
1061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1063 if (vlv_c0_above(dev_priv,
1064 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_UP_THRESHOLD;
1067 dev_priv->rps.up_ei = now;
1068 }
1069
1070 return events;
Deepak S31685c22014-07-03 17:33:01 -04001071}
1072
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001073static bool any_waiters(struct drm_i915_private *dev_priv)
1074{
1075 struct intel_engine_cs *ring;
1076 int i;
1077
1078 for_each_ring(ring, dev_priv, i)
1079 if (ring->irq_refcount)
1080 return true;
1081
1082 return false;
1083}
1084
Ben Widawsky4912d042011-04-25 11:25:20 -07001085static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001087 struct drm_i915_private *dev_priv =
1088 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001089 bool client_boost;
1090 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092
Daniel Vetter59cdb632013-07-04 23:35:28 +02001093 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 /* Speed up work cancelation during disabling rps interrupts. */
1095 if (!dev_priv->rps.interrupts_enabled) {
1096 spin_unlock_irq(&dev_priv->irq_lock);
1097 return;
1098 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001099 pm_iir = dev_priv->rps.pm_iir;
1100 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001101 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1102 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001103 client_boost = dev_priv->rps.client_boost;
1104 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001105 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001106
Paulo Zanoni60611c12013-08-15 11:50:01 -03001107 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301108 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001109
Chris Wilson8d3afd72015-05-21 21:01:47 +01001110 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111 return;
1112
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001113 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001114
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001115 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1116
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001119 min = dev_priv->rps.min_freq_softlimit;
1120 max = dev_priv->rps.max_freq_softlimit;
1121
1122 if (client_boost) {
1123 new_delay = dev_priv->rps.max_freq_softlimit;
1124 adj = 0;
1125 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 if (adj > 0)
1127 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001128 else /* CHV needs even encode values */
1129 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001130 /*
1131 * For better performance, jump directly
1132 * to RPe if we're below it.
1133 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001134 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001135 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001136 adj = 0;
1137 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001138 } else if (any_waiters(dev_priv)) {
1139 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001141 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1142 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001144 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001145 adj = 0;
1146 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1147 if (adj < 0)
1148 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 else /* CHV needs even encode values */
1150 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Chris Wilsonedcf2842015-04-07 16:20:29 +01001155 dev_priv->rps.last_adj = adj;
1156
Ben Widawsky79249632012-09-07 19:43:42 -07001157 /* sysfs frequency interfaces may have snuck in while servicing the
1158 * interrupt
1159 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301162
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001163 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001165 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166}
1167
Ben Widawskye3689192012-05-25 16:56:22 -07001168
1169/**
1170 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1171 * occurred.
1172 * @work: workqueue struct
1173 *
1174 * Doesn't actually do anything except notify userspace. As a consequence of
1175 * this event, userspace should try to remap the bad rows since statistically
1176 * it is likely the same row is more likely to go bad again.
1177 */
1178static void ivybridge_parity_work(struct work_struct *work)
1179{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001180 struct drm_i915_private *dev_priv =
1181 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001182 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001184 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001185 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001186
1187 /* We must turn off DOP level clock gating to access the L3 registers.
1188 * In order to prevent a get/put style interface, acquire struct mutex
1189 * any time we access those registers.
1190 */
1191 mutex_lock(&dev_priv->dev->struct_mutex);
1192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 /* If we've screwed up tracking, just let the interrupt fire again */
1194 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1195 goto out;
1196
Ben Widawskye3689192012-05-25 16:56:22 -07001197 misccpctl = I915_READ(GEN7_MISCCPCTL);
1198 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1199 POSTING_READ(GEN7_MISCCPCTL);
1200
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001201 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1202 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001204 slice--;
1205 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1206 break;
1207
1208 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1209
1210 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1211
1212 error_status = I915_READ(reg);
1213 row = GEN7_PARITY_ERROR_ROW(error_status);
1214 bank = GEN7_PARITY_ERROR_BANK(error_status);
1215 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1216
1217 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1218 POSTING_READ(reg);
1219
1220 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1221 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1222 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1223 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1224 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1225 parity_event[5] = NULL;
1226
Dave Airlie5bdebb12013-10-11 14:07:25 +10001227 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 KOBJ_CHANGE, parity_event);
1229
1230 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1231 slice, row, bank, subbank);
1232
1233 kfree(parity_event[4]);
1234 kfree(parity_event[3]);
1235 kfree(parity_event[2]);
1236 kfree(parity_event[1]);
1237 }
Ben Widawskye3689192012-05-25 16:56:22 -07001238
1239 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1240
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241out:
1242 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001243 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001244 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001245 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001246
1247 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001248}
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001251{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001252 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001253
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001254 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001255 return;
1256
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001257 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001258 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001259 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001260
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001261 iir &= GT_PARITY_ERROR(dev);
1262 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1263 dev_priv->l3_parity.which_slice |= 1 << 1;
1264
1265 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1266 dev_priv->l3_parity.which_slice |= 1 << 0;
1267
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001268 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001269}
1270
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001271static void ilk_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275 if (gt_iir &
1276 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001277 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001278 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001279 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001280}
1281
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282static void snb_gt_irq_handler(struct drm_device *dev,
1283 struct drm_i915_private *dev_priv,
1284 u32 gt_iir)
1285{
1286
Ben Widawskycc609d52013-05-28 19:22:29 -07001287 if (gt_iir &
1288 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001289 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001290 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001291 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001292 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001293 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001294
Ben Widawskycc609d52013-05-28 19:22:29 -07001295 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1296 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001297 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1298 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001299
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001300 if (gt_iir & GT_PARITY_ERROR(dev))
1301 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001302}
1303
Chris Wilson74cdb332015-04-07 16:21:05 +01001304static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001305 u32 master_ctl)
1306{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001307 irqreturn_t ret = IRQ_NONE;
1308
1309 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001310 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001312 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001313 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001314
Chris Wilson74cdb332015-04-07 16:21:05 +01001315 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1316 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1317 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1318 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319
Chris Wilson74cdb332015-04-07 16:21:05 +01001320 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1321 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1322 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1323 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001324 } else
1325 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1326 }
1327
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001328 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001329 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001331 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001333
Chris Wilson74cdb332015-04-07 16:21:05 +01001334 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1335 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1336 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1337 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001338
Chris Wilson74cdb332015-04-07 16:21:05 +01001339 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1340 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1341 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1342 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001343 } else
1344 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1345 }
1346
Chris Wilson74cdb332015-04-07 16:21:05 +01001347 if (master_ctl & GEN8_GT_VECS_IRQ) {
1348 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1349 if (tmp) {
1350 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1351 ret = IRQ_HANDLED;
1352
1353 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1354 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1355 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1356 notify_ring(&dev_priv->ring[VECS]);
1357 } else
1358 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1359 }
1360
Ben Widawsky09610212014-05-15 20:58:08 +03001361 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001362 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001363 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001364 I915_WRITE_FW(GEN8_GT_IIR(2),
1365 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001366 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001367 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001368 } else
1369 DRM_ERROR("The master control interrupt lied (PM)!\n");
1370 }
1371
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 return ret;
1373}
1374
Egbert Eichb543fb02013-04-16 13:36:54 +02001375#define HPD_STORM_DETECT_PERIOD 1000
1376#define HPD_STORM_THRESHOLD 5
1377
Jani Nikulaa2ee48d2015-05-29 16:14:37 +03001378/**
1379 * intel_hpd_irq_storm - gather stats and detect HPD irq storm on a pin
1380 * @dev_priv: private driver data pointer
1381 * @pin: the pin to gather stats on
1382 *
1383 * Gather stats about HPD irqs from the specified @pin, and detect irq
1384 * storms. Only the pin specific stats and state are changed, the caller is
1385 * responsible for further action.
1386 *
1387 * @HPD_STORM_THRESHOLD irqs are allowed within @HPD_STORM_DETECT_PERIOD ms,
1388 * otherwise it's considered an irq storm, and the irq state is set to
1389 * @HPD_MARK_DISABLED.
1390 *
1391 * Return true if an irq storm was detected on @pin.
1392 */
1393static bool intel_hpd_irq_storm(struct drm_i915_private *dev_priv,
1394 enum hpd_pin pin)
1395{
1396 unsigned long start = dev_priv->hotplug.stats[pin].last_jiffies;
1397 unsigned long end = start + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD);
1398 bool storm = false;
1399
1400 if (!time_in_range(jiffies, start, end)) {
1401 dev_priv->hotplug.stats[pin].last_jiffies = jiffies;
1402 dev_priv->hotplug.stats[pin].count = 0;
1403 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", pin);
1404 } else if (dev_priv->hotplug.stats[pin].count > HPD_STORM_THRESHOLD) {
1405 dev_priv->hotplug.stats[pin].state = HPD_MARK_DISABLED;
1406 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", pin);
1407 storm = true;
1408 } else {
1409 dev_priv->hotplug.stats[pin].count++;
1410 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", pin,
1411 dev_priv->hotplug.stats[pin].count);
1412 }
1413
1414 return storm;
1415}
1416
Jani Nikula676574d2015-05-28 15:43:53 +03001417static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001418{
1419 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001420 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001421 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001422 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001423 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001424 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001425 return val & PORTD_HOTPLUG_LONG_DETECT;
1426 default:
1427 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001428 }
1429}
1430
Jani Nikula676574d2015-05-28 15:43:53 +03001431static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001432{
1433 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001434 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001435 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001437 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001438 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001439 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1440 default:
1441 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001442 }
1443}
1444
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001445static enum port get_port_from_pin(enum hpd_pin pin)
Dave Airlie13cf5502014-06-18 11:29:35 +10001446{
1447 switch (pin) {
1448 case HPD_PORT_B:
1449 return PORT_B;
1450 case HPD_PORT_C:
1451 return PORT_C;
1452 case HPD_PORT_D:
1453 return PORT_D;
1454 default:
1455 return PORT_A; /* no hpd */
1456 }
1457}
1458
Jani Nikula676574d2015-05-28 15:43:53 +03001459/* Get a bit mask of pins that have triggered, and which ones may be long. */
1460static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1461 u32 hotplug_trigger, u32 dig_hotplug_reg, const u32 hpd[HPD_NUM_PINS])
1462{
1463 int i;
1464
1465 *pin_mask = 0;
1466 *long_mask = 0;
1467
1468 if (!hotplug_trigger)
1469 return;
1470
1471 for_each_hpd_pin(i) {
1472 if (hpd[i] & hotplug_trigger) {
1473 *pin_mask |= BIT(i);
1474
1475 if (pch_port_hotplug_long_detect(get_port_from_pin(i), dig_hotplug_reg))
1476 *long_mask |= BIT(i);
1477 }
1478 }
1479
1480 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1481 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1482
1483}
1484
1485/* Get a bit mask of pins that have triggered, and which ones may be long. */
1486static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1487 u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
1488{
1489 int i;
1490
1491 *pin_mask = 0;
1492 *long_mask = 0;
1493
1494 if (!hotplug_trigger)
1495 return;
1496
1497 for_each_hpd_pin(i) {
1498 if (hpd[i] & hotplug_trigger) {
1499 *pin_mask |= BIT(i);
1500
1501 if (i9xx_port_hotplug_long_detect(get_port_from_pin(i), hotplug_trigger))
1502 *long_mask |= BIT(i);
1503 }
1504 }
1505
1506 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
1507 hotplug_trigger, *pin_mask);
1508}
1509
1510/**
1511 * intel_hpd_irq_handler - main hotplug irq handler
1512 * @dev: drm device
1513 * @pin_mask: a mask of hpd pins that have triggered the irq
1514 * @long_mask: a mask of hpd pins that may be long hpd pulses
1515 *
1516 * This is the main hotplug irq handler for all platforms. The platform specific
1517 * irq handlers call the platform specific hotplug irq handlers, which read and
1518 * decode the appropriate registers into bitmasks about hpd pins that have
1519 * triggered (@pin_mask), and which of those pins may be long pulses
1520 * (@long_mask). The @long_mask is ignored if the port corresponding to the pin
1521 * is not a digital port.
1522 *
1523 * Here, we do hotplug irq storm detection and mitigation, and pass further
1524 * processing to appropriate bottom halves.
1525 */
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001526static void intel_hpd_irq_handler(struct drm_device *dev,
Jani Nikula676574d2015-05-28 15:43:53 +03001527 u32 pin_mask, u32 long_mask)
Egbert Eichb543fb02013-04-16 13:36:54 +02001528{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001529 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001530 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001531 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001532 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001533 bool queue_dig = false, queue_hp = false;
Jani Nikulac8727232015-05-28 15:43:52 +03001534 bool is_dig_port;
Egbert Eichb543fb02013-04-16 13:36:54 +02001535
Jani Nikula676574d2015-05-28 15:43:53 +03001536 if (!pin_mask)
Daniel Vetter91d131d2013-06-27 17:52:14 +02001537 return;
1538
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001539 spin_lock(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03001540 for_each_hpd_pin(i) {
Jani Nikula676574d2015-05-28 15:43:53 +03001541 if (!(BIT(i) & pin_mask))
Dave Airlie13cf5502014-06-18 11:29:35 +10001542 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001543
Dave Airlie13cf5502014-06-18 11:29:35 +10001544 port = get_port_from_pin(i);
Jani Nikulac8727232015-05-28 15:43:52 +03001545 is_dig_port = port && dev_priv->hotplug.irq_port[port];
1546
1547 if (is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001548 bool long_hpd = long_mask & BIT(i);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001549
1550 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", port_name(port),
1551 long_hpd ? "long" : "short");
1552 /*
1553 * For long HPD pulses we want to have the digital queue happen,
1554 * but we still want HPD storm detection to function.
1555 */
Jani Nikula9ace0432015-05-28 15:43:51 +03001556 queue_dig = true;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001557 if (long_hpd) {
1558 dev_priv->hotplug.long_port_mask |= (1 << port);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001559 } else {
1560 /* for short HPD just trigger the digital queue */
1561 dev_priv->hotplug.short_port_mask |= (1 << port);
Jani Nikula9ace0432015-05-28 15:43:51 +03001562 continue;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001563 }
Dave Airlie13cf5502014-06-18 11:29:35 +10001564 }
Jani Nikula641a9692015-05-28 15:43:49 +03001565
1566 if (dev_priv->hotplug.stats[i].state == HPD_DISABLED) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001567 /*
1568 * On GMCH platforms the interrupt mask bits only
1569 * prevent irq generation, not the setting of the
1570 * hotplug bits itself. So only WARN about unexpected
1571 * interrupts on saner platforms.
1572 */
1573 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
Jani Nikula676574d2015-05-28 15:43:53 +03001574 "Received HPD interrupt on pin %d although disabled\n", i);
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001575 continue;
1576 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001577
Jani Nikula641a9692015-05-28 15:43:49 +03001578 if (dev_priv->hotplug.stats[i].state != HPD_ENABLED)
Egbert Eichb543fb02013-04-16 13:36:54 +02001579 continue;
1580
Jani Nikulac8727232015-05-28 15:43:52 +03001581 if (!is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001582 dev_priv->hotplug.event_bits |= BIT(i);
Dave Airlie13cf5502014-06-18 11:29:35 +10001583 queue_hp = true;
1584 }
1585
Jani Nikulaa2ee48d2015-05-29 16:14:37 +03001586 if (intel_hpd_irq_storm(dev_priv, i)) {
Jani Nikula676574d2015-05-28 15:43:53 +03001587 dev_priv->hotplug.event_bits &= ~BIT(i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001588 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001589 }
1590 }
1591
Daniel Vetter10a504d2013-06-27 17:52:12 +02001592 if (storm_detected)
1593 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001594 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001595
Daniel Vetter645416f2013-09-02 16:22:25 +02001596 /*
1597 * Our hotplug handler can grab modeset locks (by calling down into the
1598 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1599 * queue for otherwise the flush_work in the pageflip code will
1600 * deadlock.
1601 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001602 if (queue_dig)
Jani Nikula5fcece82015-05-27 15:03:42 +03001603 queue_work(dev_priv->hotplug.dp_wq, &dev_priv->hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001604 if (queue_hp)
Jani Nikula5fcece82015-05-27 15:03:42 +03001605 schedule_work(&dev_priv->hotplug.hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001606}
1607
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001608static void gmbus_irq_handler(struct drm_device *dev)
1609{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001610 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001611
Daniel Vetter28c70f12012-12-01 13:53:45 +01001612 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001613}
1614
Daniel Vetterce99c252012-12-01 13:53:47 +01001615static void dp_aux_irq_handler(struct drm_device *dev)
1616{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001617 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001618
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001619 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001620}
1621
Shuang He8bf1e9f2013-10-15 18:55:27 +01001622#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001623static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1624 uint32_t crc0, uint32_t crc1,
1625 uint32_t crc2, uint32_t crc3,
1626 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001627{
1628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1630 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001631 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001632
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001633 spin_lock(&pipe_crc->lock);
1634
Damien Lespiau0c912c72013-10-15 18:55:37 +01001635 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001636 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001637 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001638 return;
1639 }
1640
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001641 head = pipe_crc->head;
1642 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001643
1644 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001645 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001646 DRM_ERROR("CRC buffer overflowing\n");
1647 return;
1648 }
1649
1650 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001651
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001652 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001653 entry->crc[0] = crc0;
1654 entry->crc[1] = crc1;
1655 entry->crc[2] = crc2;
1656 entry->crc[3] = crc3;
1657 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001658
1659 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001660 pipe_crc->head = head;
1661
1662 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001663
1664 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001665}
Daniel Vetter277de952013-10-18 16:37:07 +02001666#else
1667static inline void
1668display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1669 uint32_t crc0, uint32_t crc1,
1670 uint32_t crc2, uint32_t crc3,
1671 uint32_t crc4) {}
1672#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001673
Daniel Vetter277de952013-10-18 16:37:07 +02001674
1675static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001676{
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678
Daniel Vetter277de952013-10-18 16:37:07 +02001679 display_pipe_crc_irq_handler(dev, pipe,
1680 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1681 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001682}
1683
Daniel Vetter277de952013-10-18 16:37:07 +02001684static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001685{
1686 struct drm_i915_private *dev_priv = dev->dev_private;
1687
Daniel Vetter277de952013-10-18 16:37:07 +02001688 display_pipe_crc_irq_handler(dev, pipe,
1689 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1690 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1691 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1692 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1693 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001694}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001695
Daniel Vetter277de952013-10-18 16:37:07 +02001696static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001697{
1698 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001699 uint32_t res1, res2;
1700
1701 if (INTEL_INFO(dev)->gen >= 3)
1702 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1703 else
1704 res1 = 0;
1705
1706 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1707 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1708 else
1709 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001710
Daniel Vetter277de952013-10-18 16:37:07 +02001711 display_pipe_crc_irq_handler(dev, pipe,
1712 I915_READ(PIPE_CRC_RES_RED(pipe)),
1713 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1714 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1715 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001716}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001717
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001718/* The RPS events need forcewake, so we add them to a work queue and mask their
1719 * IMR bits until the work is done. Other interrupts can be processed without
1720 * the work queue. */
1721static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001722{
Deepak Sa6706b42014-03-15 20:23:22 +05301723 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001724 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001725 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001726 if (dev_priv->rps.interrupts_enabled) {
1727 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1728 queue_work(dev_priv->wq, &dev_priv->rps.work);
1729 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001730 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001731 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001732
Imre Deakc9a9a262014-11-05 20:48:37 +02001733 if (INTEL_INFO(dev_priv)->gen >= 8)
1734 return;
1735
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001736 if (HAS_VEBOX(dev_priv->dev)) {
1737 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001738 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001739
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001740 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1741 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001742 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001743}
1744
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001745static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1746{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001747 if (!drm_handle_vblank(dev, pipe))
1748 return false;
1749
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001750 return true;
1751}
1752
Imre Deakc1874ed2014-02-04 21:35:46 +02001753static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1754{
1755 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001756 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001757 int pipe;
1758
Imre Deak58ead0d2014-02-04 21:35:47 +02001759 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001760 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001761 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001762 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001763
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001764 /*
1765 * PIPESTAT bits get signalled even when the interrupt is
1766 * disabled with the mask bits, and some of the status bits do
1767 * not generate interrupts at all (like the underrun bit). Hence
1768 * we need to be careful that we only handle what we want to
1769 * handle.
1770 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001771
1772 /* fifo underruns are filterered in the underrun handler. */
1773 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001774
1775 switch (pipe) {
1776 case PIPE_A:
1777 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1778 break;
1779 case PIPE_B:
1780 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1781 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001782 case PIPE_C:
1783 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1784 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001785 }
1786 if (iir & iir_bit)
1787 mask |= dev_priv->pipestat_irq_mask[pipe];
1788
1789 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001790 continue;
1791
1792 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001793 mask |= PIPESTAT_INT_ENABLE_MASK;
1794 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001795
1796 /*
1797 * Clear the PIPE*STAT regs before the IIR
1798 */
Imre Deak91d181d2014-02-10 18:42:49 +02001799 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1800 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001801 I915_WRITE(reg, pipe_stats[pipe]);
1802 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001803 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001804
Damien Lespiau055e3932014-08-18 13:49:10 +01001805 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001806 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1807 intel_pipe_handle_vblank(dev, pipe))
1808 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001809
Imre Deak579a9b02014-02-04 21:35:48 +02001810 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001811 intel_prepare_page_flip(dev, pipe);
1812 intel_finish_page_flip(dev, pipe);
1813 }
1814
1815 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1816 i9xx_pipe_crc_irq_handler(dev, pipe);
1817
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001818 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1819 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001820 }
1821
1822 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1823 gmbus_irq_handler(dev);
1824}
1825
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001826static void i9xx_hpd_irq_handler(struct drm_device *dev)
1827{
1828 struct drm_i915_private *dev_priv = dev->dev_private;
1829 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001830 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001831
Jani Nikula0d2e4292015-05-27 15:03:39 +03001832 if (!hotplug_status)
1833 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001834
Jani Nikula0d2e4292015-05-27 15:03:39 +03001835 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1836 /*
1837 * Make sure hotplug status is cleared before we clear IIR, or else we
1838 * may miss hotplug events.
1839 */
1840 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001841
Jani Nikula0d2e4292015-05-27 15:03:39 +03001842 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1843 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001844
Jani Nikula676574d2015-05-28 15:43:53 +03001845 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
1846 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001847
1848 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1849 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001850 } else {
1851 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001852
Jani Nikula676574d2015-05-28 15:43:53 +03001853 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
1854 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001855 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001856}
1857
Daniel Vetterff1f5252012-10-02 15:10:55 +02001858static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001859{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001860 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001861 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001862 u32 iir, gt_iir, pm_iir;
1863 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001864
Imre Deak2dd2a882015-02-24 11:14:30 +02001865 if (!intel_irqs_enabled(dev_priv))
1866 return IRQ_NONE;
1867
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001869 /* Find, clear, then process each source of interrupt */
1870
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001871 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001872 if (gt_iir)
1873 I915_WRITE(GTIIR, gt_iir);
1874
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001875 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001876 if (pm_iir)
1877 I915_WRITE(GEN6_PMIIR, pm_iir);
1878
1879 iir = I915_READ(VLV_IIR);
1880 if (iir) {
1881 /* Consume port before clearing IIR or we'll miss events */
1882 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1883 i9xx_hpd_irq_handler(dev);
1884 I915_WRITE(VLV_IIR, iir);
1885 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001886
1887 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1888 goto out;
1889
1890 ret = IRQ_HANDLED;
1891
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001892 if (gt_iir)
1893 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001894 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001895 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896 /* Call regardless, as some status bits might not be
1897 * signalled in iir */
1898 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001899 }
1900
1901out:
1902 return ret;
1903}
1904
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001905static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1906{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001907 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001908 struct drm_i915_private *dev_priv = dev->dev_private;
1909 u32 master_ctl, iir;
1910 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001911
Imre Deak2dd2a882015-02-24 11:14:30 +02001912 if (!intel_irqs_enabled(dev_priv))
1913 return IRQ_NONE;
1914
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001915 for (;;) {
1916 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1917 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001918
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001919 if (master_ctl == 0 && iir == 0)
1920 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001921
Oscar Mateo27b6c122014-06-16 16:11:00 +01001922 ret = IRQ_HANDLED;
1923
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001924 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001925
Oscar Mateo27b6c122014-06-16 16:11:00 +01001926 /* Find, clear, then process each source of interrupt */
1927
1928 if (iir) {
1929 /* Consume port before clearing IIR or we'll miss events */
1930 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1931 i9xx_hpd_irq_handler(dev);
1932 I915_WRITE(VLV_IIR, iir);
1933 }
1934
Chris Wilson74cdb332015-04-07 16:21:05 +01001935 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001936
Oscar Mateo27b6c122014-06-16 16:11:00 +01001937 /* Call regardless, as some status bits might not be
1938 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001939 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001940
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001941 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1942 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001943 }
1944
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001945 return ret;
1946}
1947
Adam Jackson23e81d62012-06-06 15:45:44 -04001948static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001949{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001950 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001951 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001952 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001953 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03001954 u32 pin_mask, long_mask;
Jesse Barnes776ad802011-01-04 15:09:39 -08001955
Dave Airlie13cf5502014-06-18 11:29:35 +10001956 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1957 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1958
Jani Nikula676574d2015-05-28 15:43:53 +03001959 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1960 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001961
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001962 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1963 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1964 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001965 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001966 port_name(port));
1967 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001968
Daniel Vetterce99c252012-12-01 13:53:47 +01001969 if (pch_iir & SDE_AUX_MASK)
1970 dp_aux_irq_handler(dev);
1971
Jesse Barnes776ad802011-01-04 15:09:39 -08001972 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001973 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001974
1975 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1976 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1977
1978 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1979 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1980
1981 if (pch_iir & SDE_POISON)
1982 DRM_ERROR("PCH poison interrupt\n");
1983
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001984 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001985 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001986 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1987 pipe_name(pipe),
1988 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001989
1990 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1991 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1992
1993 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1994 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1995
Jesse Barnes776ad802011-01-04 15:09:39 -08001996 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001997 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002000 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002001}
2002
2003static void ivb_err_int_handler(struct drm_device *dev)
2004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002007 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002008
Paulo Zanonide032bf2013-04-12 17:57:58 -03002009 if (err_int & ERR_INT_POISON)
2010 DRM_ERROR("Poison interrupt\n");
2011
Damien Lespiau055e3932014-08-18 13:49:10 +01002012 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002013 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2014 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002015
Daniel Vetter5a69b892013-10-16 22:55:52 +02002016 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2017 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002018 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002019 else
Daniel Vetter277de952013-10-18 16:37:07 +02002020 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002021 }
2022 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002023
Paulo Zanoni86642812013-04-12 17:57:57 -03002024 I915_WRITE(GEN7_ERR_INT, err_int);
2025}
2026
2027static void cpt_serr_int_handler(struct drm_device *dev)
2028{
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 u32 serr_int = I915_READ(SERR_INT);
2031
Paulo Zanonide032bf2013-04-12 17:57:58 -03002032 if (serr_int & SERR_INT_POISON)
2033 DRM_ERROR("PCH poison interrupt\n");
2034
Paulo Zanoni86642812013-04-12 17:57:57 -03002035 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002036 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002037
2038 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002039 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002040
2041 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002042 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002043
2044 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002045}
2046
Adam Jackson23e81d62012-06-06 15:45:44 -04002047static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2048{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002049 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002050 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002051 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002052 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03002053 u32 pin_mask, long_mask;
Adam Jackson23e81d62012-06-06 15:45:44 -04002054
Dave Airlie13cf5502014-06-18 11:29:35 +10002055 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2056 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2057
Jani Nikula676574d2015-05-28 15:43:53 +03002058 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2059 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002060
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002061 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2062 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2063 SDE_AUDIO_POWER_SHIFT_CPT);
2064 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2065 port_name(port));
2066 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002067
2068 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002069 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002070
2071 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002072 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002073
2074 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2075 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2076
2077 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2078 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2079
2080 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002081 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002082 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2083 pipe_name(pipe),
2084 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002085
2086 if (pch_iir & SDE_ERROR_CPT)
2087 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002088}
2089
Paulo Zanonic008bc62013-07-12 16:35:10 -03002090static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2091{
2092 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002093 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002094
2095 if (de_iir & DE_AUX_CHANNEL_A)
2096 dp_aux_irq_handler(dev);
2097
2098 if (de_iir & DE_GSE)
2099 intel_opregion_asle_intr(dev);
2100
Paulo Zanonic008bc62013-07-12 16:35:10 -03002101 if (de_iir & DE_POISON)
2102 DRM_ERROR("Poison interrupt\n");
2103
Damien Lespiau055e3932014-08-18 13:49:10 +01002104 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002105 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2106 intel_pipe_handle_vblank(dev, pipe))
2107 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002108
Daniel Vetter40da17c22013-10-21 18:04:36 +02002109 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002110 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002111
Daniel Vetter40da17c22013-10-21 18:04:36 +02002112 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2113 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002114
Daniel Vetter40da17c22013-10-21 18:04:36 +02002115 /* plane/pipes map 1:1 on ilk+ */
2116 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2117 intel_prepare_page_flip(dev, pipe);
2118 intel_finish_page_flip_plane(dev, pipe);
2119 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002120 }
2121
2122 /* check event from PCH */
2123 if (de_iir & DE_PCH_EVENT) {
2124 u32 pch_iir = I915_READ(SDEIIR);
2125
2126 if (HAS_PCH_CPT(dev))
2127 cpt_irq_handler(dev, pch_iir);
2128 else
2129 ibx_irq_handler(dev, pch_iir);
2130
2131 /* should clear PCH hotplug event before clear CPU irq */
2132 I915_WRITE(SDEIIR, pch_iir);
2133 }
2134
2135 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2136 ironlake_rps_change_irq_handler(dev);
2137}
2138
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002139static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2140{
2141 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002142 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002143
2144 if (de_iir & DE_ERR_INT_IVB)
2145 ivb_err_int_handler(dev);
2146
2147 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2148 dp_aux_irq_handler(dev);
2149
2150 if (de_iir & DE_GSE_IVB)
2151 intel_opregion_asle_intr(dev);
2152
Damien Lespiau055e3932014-08-18 13:49:10 +01002153 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002154 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2155 intel_pipe_handle_vblank(dev, pipe))
2156 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002157
2158 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002159 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2160 intel_prepare_page_flip(dev, pipe);
2161 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002162 }
2163 }
2164
2165 /* check event from PCH */
2166 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2167 u32 pch_iir = I915_READ(SDEIIR);
2168
2169 cpt_irq_handler(dev, pch_iir);
2170
2171 /* clear PCH hotplug event before clear CPU irq */
2172 I915_WRITE(SDEIIR, pch_iir);
2173 }
2174}
2175
Oscar Mateo72c90f62014-06-16 16:10:57 +01002176/*
2177 * To handle irqs with the minimum potential races with fresh interrupts, we:
2178 * 1 - Disable Master Interrupt Control.
2179 * 2 - Find the source(s) of the interrupt.
2180 * 3 - Clear the Interrupt Identity bits (IIR).
2181 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2182 * 5 - Re-enable Master Interrupt Control.
2183 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002184static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002185{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002186 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002187 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002188 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002189 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002190
Imre Deak2dd2a882015-02-24 11:14:30 +02002191 if (!intel_irqs_enabled(dev_priv))
2192 return IRQ_NONE;
2193
Paulo Zanoni86642812013-04-12 17:57:57 -03002194 /* We get interrupts on unclaimed registers, so check for this before we
2195 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002196 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002197
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002198 /* disable master interrupt before clearing iir */
2199 de_ier = I915_READ(DEIER);
2200 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002201 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002202
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002203 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2204 * interrupts will will be stored on its back queue, and then we'll be
2205 * able to process them after we restore SDEIER (as soon as we restore
2206 * it, we'll get an interrupt if SDEIIR still has something to process
2207 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002208 if (!HAS_PCH_NOP(dev)) {
2209 sde_ier = I915_READ(SDEIER);
2210 I915_WRITE(SDEIER, 0);
2211 POSTING_READ(SDEIER);
2212 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002213
Oscar Mateo72c90f62014-06-16 16:10:57 +01002214 /* Find, clear, then process each source of interrupt */
2215
Chris Wilson0e434062012-05-09 21:45:44 +01002216 gt_iir = I915_READ(GTIIR);
2217 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002218 I915_WRITE(GTIIR, gt_iir);
2219 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002220 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002221 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002222 else
2223 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002224 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002225
2226 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002227 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002228 I915_WRITE(DEIIR, de_iir);
2229 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002230 if (INTEL_INFO(dev)->gen >= 7)
2231 ivb_display_irq_handler(dev, de_iir);
2232 else
2233 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002234 }
2235
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002236 if (INTEL_INFO(dev)->gen >= 6) {
2237 u32 pm_iir = I915_READ(GEN6_PMIIR);
2238 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002239 I915_WRITE(GEN6_PMIIR, pm_iir);
2240 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002241 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002242 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002243 }
2244
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002245 I915_WRITE(DEIER, de_ier);
2246 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002247 if (!HAS_PCH_NOP(dev)) {
2248 I915_WRITE(SDEIER, sde_ier);
2249 POSTING_READ(SDEIER);
2250 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002251
2252 return ret;
2253}
2254
Shashank Sharmad04a4922014-08-22 17:40:41 +05302255static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002258 u32 hp_control, hp_trigger;
2259 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302260
2261 /* Get the status */
2262 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2263 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2264
2265 /* Hotplug not enabled ? */
2266 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2267 DRM_ERROR("Interrupt when HPD disabled\n");
2268 return;
2269 }
2270
Shashank Sharmad04a4922014-08-22 17:40:41 +05302271 /* Clear sticky bits in hpd status */
2272 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002273
2274 pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
2275 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302276}
2277
Ben Widawskyabd58f02013-11-02 21:07:09 -07002278static irqreturn_t gen8_irq_handler(int irq, void *arg)
2279{
2280 struct drm_device *dev = arg;
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282 u32 master_ctl;
2283 irqreturn_t ret = IRQ_NONE;
2284 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002285 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002286 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2287
Imre Deak2dd2a882015-02-24 11:14:30 +02002288 if (!intel_irqs_enabled(dev_priv))
2289 return IRQ_NONE;
2290
Jesse Barnes88e04702014-11-13 17:51:48 +00002291 if (IS_GEN9(dev))
2292 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2293 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002294
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002295 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002296 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2297 if (!master_ctl)
2298 return IRQ_NONE;
2299
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002300 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002301
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002302 /* Find, clear, then process each source of interrupt */
2303
Chris Wilson74cdb332015-04-07 16:21:05 +01002304 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002305
2306 if (master_ctl & GEN8_DE_MISC_IRQ) {
2307 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002308 if (tmp) {
2309 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2310 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002311 if (tmp & GEN8_DE_MISC_GSE)
2312 intel_opregion_asle_intr(dev);
2313 else
2314 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002315 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002316 else
2317 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002318 }
2319
Daniel Vetter6d766f02013-11-07 14:49:55 +01002320 if (master_ctl & GEN8_DE_PORT_IRQ) {
2321 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002322 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302323 bool found = false;
2324
Daniel Vetter6d766f02013-11-07 14:49:55 +01002325 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2326 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002327
Shashank Sharmad04a4922014-08-22 17:40:41 +05302328 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002329 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302330 found = true;
2331 }
2332
2333 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2334 bxt_hpd_handler(dev, tmp);
2335 found = true;
2336 }
2337
Shashank Sharma9e637432014-08-22 17:40:43 +05302338 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2339 gmbus_irq_handler(dev);
2340 found = true;
2341 }
2342
Shashank Sharmad04a4922014-08-22 17:40:41 +05302343 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002344 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002345 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002346 else
2347 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002348 }
2349
Damien Lespiau055e3932014-08-18 13:49:10 +01002350 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002351 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002352
Daniel Vetterc42664c2013-11-07 11:05:40 +01002353 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2354 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002355
Daniel Vetterc42664c2013-11-07 11:05:40 +01002356 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002357 if (pipe_iir) {
2358 ret = IRQ_HANDLED;
2359 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002360
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002361 if (pipe_iir & GEN8_PIPE_VBLANK &&
2362 intel_pipe_handle_vblank(dev, pipe))
2363 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002364
Damien Lespiau770de832014-03-20 20:45:01 +00002365 if (IS_GEN9(dev))
2366 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2367 else
2368 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2369
2370 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002371 intel_prepare_page_flip(dev, pipe);
2372 intel_finish_page_flip_plane(dev, pipe);
2373 }
2374
2375 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2376 hsw_pipe_crc_irq_handler(dev, pipe);
2377
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002378 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2379 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2380 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002381
Damien Lespiau770de832014-03-20 20:45:01 +00002382
2383 if (IS_GEN9(dev))
2384 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2385 else
2386 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2387
2388 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002389 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2390 pipe_name(pipe),
2391 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002392 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002393 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2394 }
2395
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302396 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2397 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002398 /*
2399 * FIXME(BDW): Assume for now that the new interrupt handling
2400 * scheme also closed the SDE interrupt handling race we've seen
2401 * on older pch-split platforms. But this needs testing.
2402 */
2403 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002404 if (pch_iir) {
2405 I915_WRITE(SDEIIR, pch_iir);
2406 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002407 cpt_irq_handler(dev, pch_iir);
2408 } else
2409 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2410
Daniel Vetter92d03a82013-11-07 11:05:43 +01002411 }
2412
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002413 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2414 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002415
2416 return ret;
2417}
2418
Daniel Vetter17e1df02013-09-08 21:57:13 +02002419static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2420 bool reset_completed)
2421{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002422 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002423 int i;
2424
2425 /*
2426 * Notify all waiters for GPU completion events that reset state has
2427 * been changed, and that they need to restart their wait after
2428 * checking for potential errors (and bail out to drop locks if there is
2429 * a gpu reset pending so that i915_error_work_func can acquire them).
2430 */
2431
2432 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2433 for_each_ring(ring, dev_priv, i)
2434 wake_up_all(&ring->irq_queue);
2435
2436 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2437 wake_up_all(&dev_priv->pending_flip_queue);
2438
2439 /*
2440 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2441 * reset state is cleared.
2442 */
2443 if (reset_completed)
2444 wake_up_all(&dev_priv->gpu_error.reset_queue);
2445}
2446
Jesse Barnes8a905232009-07-11 16:48:03 -04002447/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002448 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002449 *
2450 * Fire an error uevent so userspace can see that a hang or error
2451 * was detected.
2452 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002453static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002454{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002455 struct drm_i915_private *dev_priv = to_i915(dev);
2456 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002457 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2458 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2459 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002460 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002461
Dave Airlie5bdebb12013-10-11 14:07:25 +10002462 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002463
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002464 /*
2465 * Note that there's only one work item which does gpu resets, so we
2466 * need not worry about concurrent gpu resets potentially incrementing
2467 * error->reset_counter twice. We only need to take care of another
2468 * racing irq/hangcheck declaring the gpu dead for a second time. A
2469 * quick check for that is good enough: schedule_work ensures the
2470 * correct ordering between hang detection and this work item, and since
2471 * the reset in-progress bit is only ever set by code outside of this
2472 * work we don't need to worry about any other races.
2473 */
2474 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002475 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002476 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002477 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002478
Daniel Vetter17e1df02013-09-08 21:57:13 +02002479 /*
Imre Deakf454c692014-04-23 01:09:04 +03002480 * In most cases it's guaranteed that we get here with an RPM
2481 * reference held, for example because there is a pending GPU
2482 * request that won't finish until the reset is done. This
2483 * isn't the case at least when we get here by doing a
2484 * simulated reset via debugs, so get an RPM reference.
2485 */
2486 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002487
2488 intel_prepare_reset(dev);
2489
Imre Deakf454c692014-04-23 01:09:04 +03002490 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002491 * All state reset _must_ be completed before we update the
2492 * reset counter, for otherwise waiters might miss the reset
2493 * pending state and not properly drop locks, resulting in
2494 * deadlocks with the reset work.
2495 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002496 ret = i915_reset(dev);
2497
Ville Syrjälä75147472014-11-24 18:28:11 +02002498 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002499
Imre Deakf454c692014-04-23 01:09:04 +03002500 intel_runtime_pm_put(dev_priv);
2501
Daniel Vetterf69061b2012-12-06 09:01:42 +01002502 if (ret == 0) {
2503 /*
2504 * After all the gem state is reset, increment the reset
2505 * counter and wake up everyone waiting for the reset to
2506 * complete.
2507 *
2508 * Since unlock operations are a one-sided barrier only,
2509 * we need to insert a barrier here to order any seqno
2510 * updates before
2511 * the counter increment.
2512 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002513 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002514 atomic_inc(&dev_priv->gpu_error.reset_counter);
2515
Dave Airlie5bdebb12013-10-11 14:07:25 +10002516 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002517 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002518 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002519 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002520 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002521
Daniel Vetter17e1df02013-09-08 21:57:13 +02002522 /*
2523 * Note: The wake_up also serves as a memory barrier so that
2524 * waiters see the update value of the reset counter atomic_t.
2525 */
2526 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002527 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002528}
2529
Chris Wilson35aed2e2010-05-27 13:18:12 +01002530static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002531{
2532 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002533 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002534 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002535 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002536
Chris Wilson35aed2e2010-05-27 13:18:12 +01002537 if (!eir)
2538 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002539
Joe Perchesa70491c2012-03-18 13:00:11 -07002540 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002541
Ben Widawskybd9854f2012-08-23 15:18:09 -07002542 i915_get_extra_instdone(dev, instdone);
2543
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 if (IS_G4X(dev)) {
2545 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2546 u32 ipeir = I915_READ(IPEIR_I965);
2547
Joe Perchesa70491c2012-03-18 13:00:11 -07002548 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2549 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002550 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2551 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002552 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002553 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002555 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002556 }
2557 if (eir & GM45_ERROR_PAGE_TABLE) {
2558 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002559 pr_err("page table error\n");
2560 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002561 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002562 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002563 }
2564 }
2565
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002566 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002567 if (eir & I915_ERROR_PAGE_TABLE) {
2568 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002569 pr_err("page table error\n");
2570 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002571 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002572 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002573 }
2574 }
2575
2576 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002577 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002578 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002579 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002580 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002581 /* pipestat has already been acked */
2582 }
2583 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002584 pr_err("instruction error\n");
2585 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002586 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2587 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002588 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002589 u32 ipeir = I915_READ(IPEIR);
2590
Joe Perchesa70491c2012-03-18 13:00:11 -07002591 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2592 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002593 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002594 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002595 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002596 } else {
2597 u32 ipeir = I915_READ(IPEIR_I965);
2598
Joe Perchesa70491c2012-03-18 13:00:11 -07002599 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2600 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002601 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002602 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002603 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002604 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002605 }
2606 }
2607
2608 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002609 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002610 eir = I915_READ(EIR);
2611 if (eir) {
2612 /*
2613 * some errors might have become stuck,
2614 * mask them.
2615 */
2616 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2617 I915_WRITE(EMR, I915_READ(EMR) | eir);
2618 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2619 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002620}
2621
2622/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002623 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002624 * @dev: drm device
2625 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002626 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002627 * dump it to the syslog. Also call i915_capture_error_state() to make
2628 * sure we get a record and make it available in debugfs. Fire a uevent
2629 * so userspace knows something bad happened (should trigger collection
2630 * of a ring dump etc.).
2631 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002632void i915_handle_error(struct drm_device *dev, bool wedged,
2633 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002634{
2635 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002636 va_list args;
2637 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002638
Mika Kuoppala58174462014-02-25 17:11:26 +02002639 va_start(args, fmt);
2640 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2641 va_end(args);
2642
2643 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002644 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002645
Ben Gamariba1234d2009-09-14 17:48:47 -04002646 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002647 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2648 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002649
Ben Gamari11ed50e2009-09-14 17:48:45 -04002650 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002651 * Wakeup waiting processes so that the reset function
2652 * i915_reset_and_wakeup doesn't deadlock trying to grab
2653 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002654 * processes will see a reset in progress and back off,
2655 * releasing their locks and then wait for the reset completion.
2656 * We must do this for _all_ gpu waiters that might hold locks
2657 * that the reset work needs to acquire.
2658 *
2659 * Note: The wake_up serves as the required memory barrier to
2660 * ensure that the waiters see the updated value of the reset
2661 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002662 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002663 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002664 }
2665
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002666 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002667}
2668
Keith Packard42f52ef2008-10-18 19:39:29 -07002669/* Called from drm generic code, passed 'crtc' which
2670 * we use as a pipe index
2671 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002672static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002674 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002675 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002676
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002677 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002678 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002679 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002680 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002681 else
Keith Packard7c463582008-11-04 02:03:27 -08002682 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002683 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002684 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002685
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002686 return 0;
2687}
2688
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002689static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002690{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002691 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002692 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002693 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002694 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002695
Jesse Barnesf796cf82011-04-07 13:58:17 -07002696 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002697 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002698 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2699
2700 return 0;
2701}
2702
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002703static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2704{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002706 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002707
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002708 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002709 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002710 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002711 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2712
2713 return 0;
2714}
2715
Ben Widawskyabd58f02013-11-02 21:07:09 -07002716static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2717{
2718 struct drm_i915_private *dev_priv = dev->dev_private;
2719 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002720
Ben Widawskyabd58f02013-11-02 21:07:09 -07002721 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002722 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2723 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2724 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002725 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2726 return 0;
2727}
2728
Keith Packard42f52ef2008-10-18 19:39:29 -07002729/* Called from drm generic code, passed 'crtc' which
2730 * we use as a pipe index
2731 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002732static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002733{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002734 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002735 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002736
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002737 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002738 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002739 PIPE_VBLANK_INTERRUPT_STATUS |
2740 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002741 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2742}
2743
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002744static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002745{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002747 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002748 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002749 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002750
2751 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002752 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002753 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2754}
2755
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002756static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2757{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002759 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002760
2761 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002762 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002763 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002764 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2765}
2766
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002771
Ben Widawskyabd58f02013-11-02 21:07:09 -07002772 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002773 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2774 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2775 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002776 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2777}
2778
John Harrison44cdd6d2014-11-24 18:49:40 +00002779static struct drm_i915_gem_request *
2780ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002781{
Chris Wilson893eead2010-10-27 14:44:35 +01002782 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002783 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002784}
2785
Chris Wilson9107e9d2013-06-10 11:20:20 +01002786static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002787ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002788{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002789 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002790 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002791}
2792
Daniel Vettera028c4b2014-03-15 00:08:56 +01002793static bool
2794ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2795{
2796 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002797 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002798 } else {
2799 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2800 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2801 MI_SEMAPHORE_REGISTER);
2802 }
2803}
2804
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002805static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002806semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002807{
2808 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002809 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002810 int i;
2811
2812 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002813 for_each_ring(signaller, dev_priv, i) {
2814 if (ring == signaller)
2815 continue;
2816
2817 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2818 return signaller;
2819 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002820 } else {
2821 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2822
2823 for_each_ring(signaller, dev_priv, i) {
2824 if(ring == signaller)
2825 continue;
2826
Ben Widawskyebc348b2014-04-29 14:52:28 -07002827 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002828 return signaller;
2829 }
2830 }
2831
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002832 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2833 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002834
2835 return NULL;
2836}
2837
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002838static struct intel_engine_cs *
2839semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002840{
2841 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002842 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002843 u64 offset = 0;
2844 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002845
2846 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002847 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002848 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002849
Daniel Vetter88fe4292014-03-15 00:08:55 +01002850 /*
2851 * HEAD is likely pointing to the dword after the actual command,
2852 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002853 * or 4 dwords depending on the semaphore wait command size.
2854 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002855 * point at at batch, and semaphores are always emitted into the
2856 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002857 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002858 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002859 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002860
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002861 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002862 /*
2863 * Be paranoid and presume the hw has gone off into the wild -
2864 * our ring is smaller than what the hardware (and hence
2865 * HEAD_ADDR) allows. Also handles wrap-around.
2866 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002867 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002868
2869 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002870 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002871 if (cmd == ipehr)
2872 break;
2873
Daniel Vetter88fe4292014-03-15 00:08:55 +01002874 head -= 4;
2875 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002876
Daniel Vetter88fe4292014-03-15 00:08:55 +01002877 if (!i)
2878 return NULL;
2879
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002880 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002881 if (INTEL_INFO(ring->dev)->gen >= 8) {
2882 offset = ioread32(ring->buffer->virtual_start + head + 12);
2883 offset <<= 32;
2884 offset = ioread32(ring->buffer->virtual_start + head + 8);
2885 }
2886 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002887}
2888
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002889static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002890{
2891 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002892 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002893 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002894
Chris Wilson4be17382014-06-06 10:22:29 +01002895 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002896
2897 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002898 if (signaller == NULL)
2899 return -1;
2900
2901 /* Prevent pathological recursion due to driver bugs */
2902 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002903 return -1;
2904
Chris Wilson4be17382014-06-06 10:22:29 +01002905 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2906 return 1;
2907
Chris Wilsona0d036b2014-07-19 12:40:42 +01002908 /* cursory check for an unkickable deadlock */
2909 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2910 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002911 return -1;
2912
2913 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002914}
2915
2916static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2917{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002918 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002919 int i;
2920
2921 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002922 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002923}
2924
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002925static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002926ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002927{
2928 struct drm_device *dev = ring->dev;
2929 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002930 u32 tmp;
2931
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002932 if (acthd != ring->hangcheck.acthd) {
2933 if (acthd > ring->hangcheck.max_acthd) {
2934 ring->hangcheck.max_acthd = acthd;
2935 return HANGCHECK_ACTIVE;
2936 }
2937
2938 return HANGCHECK_ACTIVE_LOOP;
2939 }
Chris Wilson6274f212013-06-10 11:20:21 +01002940
Chris Wilson9107e9d2013-06-10 11:20:20 +01002941 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002942 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002943
2944 /* Is the chip hanging on a WAIT_FOR_EVENT?
2945 * If so we can simply poke the RB_WAIT bit
2946 * and break the hang. This should work on
2947 * all but the second generation chipsets.
2948 */
2949 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002950 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002951 i915_handle_error(dev, false,
2952 "Kicking stuck wait on %s",
2953 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002954 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002955 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002956 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002957
Chris Wilson6274f212013-06-10 11:20:21 +01002958 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2959 switch (semaphore_passed(ring)) {
2960 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002961 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002962 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002963 i915_handle_error(dev, false,
2964 "Kicking stuck semaphore on %s",
2965 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002966 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002967 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002968 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002969 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002970 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002971 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002972
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002973 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002974}
2975
Chris Wilson737b1502015-01-26 18:03:03 +02002976/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002977 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002978 * batchbuffers in a long time. We keep track per ring seqno progress and
2979 * if there are no progress, hangcheck score for that ring is increased.
2980 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2981 * we kick the ring. If we see no progress on three subsequent calls
2982 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002983 */
Chris Wilson737b1502015-01-26 18:03:03 +02002984static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002985{
Chris Wilson737b1502015-01-26 18:03:03 +02002986 struct drm_i915_private *dev_priv =
2987 container_of(work, typeof(*dev_priv),
2988 gpu_error.hangcheck_work.work);
2989 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002990 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002991 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002992 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002993 bool stuck[I915_NUM_RINGS] = { 0 };
2994#define BUSY 1
2995#define KICK 5
2996#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002997
Jani Nikulad330a952014-01-21 11:24:25 +02002998 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002999 return;
3000
Chris Wilsonb4519512012-05-11 14:29:30 +01003001 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003002 u64 acthd;
3003 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003004 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003005
Chris Wilson6274f212013-06-10 11:20:21 +01003006 semaphore_clear_deadlocks(dev_priv);
3007
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003008 seqno = ring->get_seqno(ring, false);
3009 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003010
Chris Wilson9107e9d2013-06-10 11:20:20 +01003011 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00003012 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003013 ring->hangcheck.action = HANGCHECK_IDLE;
3014
Chris Wilson9107e9d2013-06-10 11:20:20 +01003015 if (waitqueue_active(&ring->irq_queue)) {
3016 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003017 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003018 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3019 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3020 ring->name);
3021 else
3022 DRM_INFO("Fake missed irq on %s\n",
3023 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003024 wake_up_all(&ring->irq_queue);
3025 }
3026 /* Safeguard against driver failure */
3027 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003028 } else
3029 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003030 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003031 /* We always increment the hangcheck score
3032 * if the ring is busy and still processing
3033 * the same request, so that no single request
3034 * can run indefinitely (such as a chain of
3035 * batches). The only time we do not increment
3036 * the hangcheck score on this ring, if this
3037 * ring is in a legitimate wait for another
3038 * ring. In that case the waiting ring is a
3039 * victim and we want to be sure we catch the
3040 * right culprit. Then every time we do kick
3041 * the ring, add a small increment to the
3042 * score so that we can catch a batch that is
3043 * being repeatedly kicked and so responsible
3044 * for stalling the machine.
3045 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003046 ring->hangcheck.action = ring_stuck(ring,
3047 acthd);
3048
3049 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003050 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003051 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003052 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003053 break;
3054 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003055 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003056 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003057 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003058 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003059 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003060 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003061 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003062 stuck[i] = true;
3063 break;
3064 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003065 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003066 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003067 ring->hangcheck.action = HANGCHECK_ACTIVE;
3068
Chris Wilson9107e9d2013-06-10 11:20:20 +01003069 /* Gradually reduce the count so that we catch DoS
3070 * attempts across multiple batches.
3071 */
3072 if (ring->hangcheck.score > 0)
3073 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003074
3075 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003076 }
3077
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003078 ring->hangcheck.seqno = seqno;
3079 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003080 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003081 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003082
Mika Kuoppala92cab732013-05-24 17:16:07 +03003083 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003084 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003085 DRM_INFO("%s on %s\n",
3086 stuck[i] ? "stuck" : "no progress",
3087 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003088 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003089 }
3090 }
3091
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003092 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003093 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003094
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003095 if (busy_count)
3096 /* Reset timer case chip hangs without another request
3097 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003098 i915_queue_hangcheck(dev);
3099}
3100
3101void i915_queue_hangcheck(struct drm_device *dev)
3102{
Chris Wilson737b1502015-01-26 18:03:03 +02003103 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003104
Jani Nikulad330a952014-01-21 11:24:25 +02003105 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003106 return;
3107
Chris Wilson737b1502015-01-26 18:03:03 +02003108 /* Don't continually defer the hangcheck so that it is always run at
3109 * least once after work has been scheduled on any ring. Otherwise,
3110 * we will ignore a hung ring if a second ring is kept busy.
3111 */
3112
3113 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3114 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003115}
3116
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003117static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003118{
3119 struct drm_i915_private *dev_priv = dev->dev_private;
3120
3121 if (HAS_PCH_NOP(dev))
3122 return;
3123
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003124 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003125
3126 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3127 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003128}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003129
Paulo Zanoni622364b2014-04-01 15:37:22 -03003130/*
3131 * SDEIER is also touched by the interrupt handler to work around missed PCH
3132 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3133 * instead we unconditionally enable all PCH interrupt sources here, but then
3134 * only unmask them as needed with SDEIMR.
3135 *
3136 * This function needs to be called before interrupts are enabled.
3137 */
3138static void ibx_irq_pre_postinstall(struct drm_device *dev)
3139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141
3142 if (HAS_PCH_NOP(dev))
3143 return;
3144
3145 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003146 I915_WRITE(SDEIER, 0xffffffff);
3147 POSTING_READ(SDEIER);
3148}
3149
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003150static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003151{
3152 struct drm_i915_private *dev_priv = dev->dev_private;
3153
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003154 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003155 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003156 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003157}
3158
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159/* drm_dma.h hooks
3160*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003161static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003162{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003163 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003164
Paulo Zanoni0c841212014-04-01 15:37:27 -03003165 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003166
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003167 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003168 if (IS_GEN7(dev))
3169 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003170
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003171 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003172
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003173 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003174}
3175
Ville Syrjälä70591a42014-10-30 19:42:58 +02003176static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3177{
3178 enum pipe pipe;
3179
3180 I915_WRITE(PORT_HOTPLUG_EN, 0);
3181 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3182
3183 for_each_pipe(dev_priv, pipe)
3184 I915_WRITE(PIPESTAT(pipe), 0xffff);
3185
3186 GEN5_IRQ_RESET(VLV_);
3187}
3188
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003189static void valleyview_irq_preinstall(struct drm_device *dev)
3190{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003192
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003193 /* VLV magic */
3194 I915_WRITE(VLV_IMR, 0);
3195 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3196 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3197 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3198
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003199 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003200
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003201 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003202
Ville Syrjälä70591a42014-10-30 19:42:58 +02003203 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003204}
3205
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003206static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3207{
3208 GEN8_IRQ_RESET_NDX(GT, 0);
3209 GEN8_IRQ_RESET_NDX(GT, 1);
3210 GEN8_IRQ_RESET_NDX(GT, 2);
3211 GEN8_IRQ_RESET_NDX(GT, 3);
3212}
3213
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003214static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003215{
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 int pipe;
3218
Ben Widawskyabd58f02013-11-02 21:07:09 -07003219 I915_WRITE(GEN8_MASTER_IRQ, 0);
3220 POSTING_READ(GEN8_MASTER_IRQ);
3221
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003222 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003223
Damien Lespiau055e3932014-08-18 13:49:10 +01003224 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003225 if (intel_display_power_is_enabled(dev_priv,
3226 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003227 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003228
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003229 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3230 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3231 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003232
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303233 if (HAS_PCH_SPLIT(dev))
3234 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003235}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003236
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003237void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3238 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003239{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003240 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003241
Daniel Vetter13321782014-09-15 14:55:29 +02003242 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003243 if (pipe_mask & 1 << PIPE_A)
3244 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3245 dev_priv->de_irq_mask[PIPE_A],
3246 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003247 if (pipe_mask & 1 << PIPE_B)
3248 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3249 dev_priv->de_irq_mask[PIPE_B],
3250 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3251 if (pipe_mask & 1 << PIPE_C)
3252 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3253 dev_priv->de_irq_mask[PIPE_C],
3254 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003255 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003256}
3257
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003258static void cherryview_irq_preinstall(struct drm_device *dev)
3259{
3260 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003261
3262 I915_WRITE(GEN8_MASTER_IRQ, 0);
3263 POSTING_READ(GEN8_MASTER_IRQ);
3264
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003265 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003266
3267 GEN5_IRQ_RESET(GEN8_PCU_);
3268
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003269 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3270
Ville Syrjälä70591a42014-10-30 19:42:58 +02003271 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003272}
3273
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003274static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003275{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003277 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003278 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003279
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003280 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003281 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003282 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003283 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003284 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003285 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003286 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003287 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003288 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003289 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003290 }
3291
Daniel Vetterfee884e2013-07-04 23:35:21 +02003292 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003293
3294 /*
3295 * Enable digital hotplug on the PCH, and configure the DP short pulse
3296 * duration to 2ms (which is the minimum in the Display Port spec)
3297 *
3298 * This register is the same on all known PCH chips.
3299 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003300 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3301 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3302 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3303 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3304 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3305 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3306}
3307
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003308static void bxt_hpd_irq_setup(struct drm_device *dev)
3309{
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_encoder *intel_encoder;
3312 u32 hotplug_port = 0;
3313 u32 hotplug_ctrl;
3314
3315 /* Now, enable HPD */
3316 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003317 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003318 == HPD_ENABLED)
3319 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3320 }
3321
3322 /* Mask all HPD control bits */
3323 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3324
3325 /* Enable requested port in hotplug control */
3326 /* TODO: implement (short) HPD support on port A */
3327 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3328 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3329 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3330 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3331 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3332 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3333
3334 /* Unmask DDI hotplug in IMR */
3335 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3336 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3337
3338 /* Enable DDI hotplug in IER */
3339 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3340 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3341 POSTING_READ(GEN8_DE_PORT_IER);
3342}
3343
Paulo Zanonid46da432013-02-08 17:35:15 -02003344static void ibx_irq_postinstall(struct drm_device *dev)
3345{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003346 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003347 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003348
Daniel Vetter692a04c2013-05-29 21:43:05 +02003349 if (HAS_PCH_NOP(dev))
3350 return;
3351
Paulo Zanoni105b1222014-04-01 15:37:17 -03003352 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003353 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003354 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003355 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003356
Paulo Zanoni337ba012014-04-01 15:37:16 -03003357 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003358 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003359}
3360
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003361static void gen5_gt_irq_postinstall(struct drm_device *dev)
3362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 u32 pm_irqs, gt_irqs;
3365
3366 pm_irqs = gt_irqs = 0;
3367
3368 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003369 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003370 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003371 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3372 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003373 }
3374
3375 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3376 if (IS_GEN5(dev)) {
3377 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3378 ILK_BSD_USER_INTERRUPT;
3379 } else {
3380 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3381 }
3382
Paulo Zanoni35079892014-04-01 15:37:15 -03003383 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003384
3385 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003386 /*
3387 * RPS interrupts will get enabled/disabled on demand when RPS
3388 * itself is enabled/disabled.
3389 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003390 if (HAS_VEBOX(dev))
3391 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3392
Paulo Zanoni605cd252013-08-06 18:57:15 -03003393 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003394 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003395 }
3396}
3397
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003398static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003399{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003401 u32 display_mask, extra_mask;
3402
3403 if (INTEL_INFO(dev)->gen >= 7) {
3404 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3405 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3406 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003407 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003408 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003409 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003410 } else {
3411 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3412 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003413 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003414 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3415 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003416 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3417 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003418 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003419
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003420 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003421
Paulo Zanoni0c841212014-04-01 15:37:27 -03003422 I915_WRITE(HWSTAM, 0xeffe);
3423
Paulo Zanoni622364b2014-04-01 15:37:22 -03003424 ibx_irq_pre_postinstall(dev);
3425
Paulo Zanoni35079892014-04-01 15:37:15 -03003426 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003427
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003428 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003429
Paulo Zanonid46da432013-02-08 17:35:15 -02003430 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003431
Jesse Barnesf97108d2010-01-29 11:27:07 -08003432 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003433 /* Enable PCU event interrupts
3434 *
3435 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003436 * setup is guaranteed to run in single-threaded context. But we
3437 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003438 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003439 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003440 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003441 }
3442
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003443 return 0;
3444}
3445
Imre Deakf8b79e52014-03-04 19:23:07 +02003446static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3447{
3448 u32 pipestat_mask;
3449 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003450 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003451
3452 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3453 PIPE_FIFO_UNDERRUN_STATUS;
3454
Ville Syrjälä120dda42014-10-30 19:42:57 +02003455 for_each_pipe(dev_priv, pipe)
3456 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003457 POSTING_READ(PIPESTAT(PIPE_A));
3458
3459 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3460 PIPE_CRC_DONE_INTERRUPT_STATUS;
3461
Ville Syrjälä120dda42014-10-30 19:42:57 +02003462 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3463 for_each_pipe(dev_priv, pipe)
3464 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003465
3466 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3467 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3468 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003469 if (IS_CHERRYVIEW(dev_priv))
3470 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003471 dev_priv->irq_mask &= ~iir_mask;
3472
3473 I915_WRITE(VLV_IIR, iir_mask);
3474 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003475 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003476 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3477 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003478}
3479
3480static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3481{
3482 u32 pipestat_mask;
3483 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003484 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003485
3486 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3487 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003488 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003489 if (IS_CHERRYVIEW(dev_priv))
3490 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003491
3492 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003493 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003494 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003495 I915_WRITE(VLV_IIR, iir_mask);
3496 I915_WRITE(VLV_IIR, iir_mask);
3497 POSTING_READ(VLV_IIR);
3498
3499 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3500 PIPE_CRC_DONE_INTERRUPT_STATUS;
3501
Ville Syrjälä120dda42014-10-30 19:42:57 +02003502 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3503 for_each_pipe(dev_priv, pipe)
3504 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003505
3506 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3507 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003508
3509 for_each_pipe(dev_priv, pipe)
3510 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003511 POSTING_READ(PIPESTAT(PIPE_A));
3512}
3513
3514void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3515{
3516 assert_spin_locked(&dev_priv->irq_lock);
3517
3518 if (dev_priv->display_irqs_enabled)
3519 return;
3520
3521 dev_priv->display_irqs_enabled = true;
3522
Imre Deak950eaba2014-09-08 15:21:09 +03003523 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003524 valleyview_display_irqs_install(dev_priv);
3525}
3526
3527void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3528{
3529 assert_spin_locked(&dev_priv->irq_lock);
3530
3531 if (!dev_priv->display_irqs_enabled)
3532 return;
3533
3534 dev_priv->display_irqs_enabled = false;
3535
Imre Deak950eaba2014-09-08 15:21:09 +03003536 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003537 valleyview_display_irqs_uninstall(dev_priv);
3538}
3539
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003540static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003541{
Imre Deakf8b79e52014-03-04 19:23:07 +02003542 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003543
Daniel Vetter20afbda2012-12-11 14:05:07 +01003544 I915_WRITE(PORT_HOTPLUG_EN, 0);
3545 POSTING_READ(PORT_HOTPLUG_EN);
3546
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003547 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003548 I915_WRITE(VLV_IIR, 0xffffffff);
3549 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3550 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3551 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003552
Daniel Vetterb79480b2013-06-27 17:52:10 +02003553 /* Interrupt setup is already guaranteed to be single-threaded, this is
3554 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003555 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003556 if (dev_priv->display_irqs_enabled)
3557 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003558 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003559}
3560
3561static int valleyview_irq_postinstall(struct drm_device *dev)
3562{
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564
3565 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003566
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003567 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003568
3569 /* ack & enable invalid PTE error interrupts */
3570#if 0 /* FIXME: add support to irq handler for checking these bits */
3571 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3572 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3573#endif
3574
3575 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003576
3577 return 0;
3578}
3579
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3581{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003582 /* These are interrupts we'll toggle with the ring mask register */
3583 uint32_t gt_interrupts[] = {
3584 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003585 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003586 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003587 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3588 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003589 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003590 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3591 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3592 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003593 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003594 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3595 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003596 };
3597
Ben Widawsky09610212014-05-15 20:58:08 +03003598 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303599 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3600 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003601 /*
3602 * RPS interrupts will get enabled/disabled on demand when RPS itself
3603 * is enabled/disabled.
3604 */
3605 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303606 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003607}
3608
3609static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3610{
Damien Lespiau770de832014-03-20 20:45:01 +00003611 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3612 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003613 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303614 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003615
Jesse Barnes88e04702014-11-13 17:51:48 +00003616 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003617 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3618 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303619 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003620 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303621
3622 if (IS_BROXTON(dev_priv))
3623 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003624 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003625 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3626 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3627
3628 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3629 GEN8_PIPE_FIFO_UNDERRUN;
3630
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003631 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3632 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3633 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003634
Damien Lespiau055e3932014-08-18 13:49:10 +01003635 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003636 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003637 POWER_DOMAIN_PIPE(pipe)))
3638 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3639 dev_priv->de_irq_mask[pipe],
3640 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641
Shashank Sharma9e637432014-08-22 17:40:43 +05303642 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003643}
3644
3645static int gen8_irq_postinstall(struct drm_device *dev)
3646{
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303649 if (HAS_PCH_SPLIT(dev))
3650 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003651
Ben Widawskyabd58f02013-11-02 21:07:09 -07003652 gen8_gt_irq_postinstall(dev_priv);
3653 gen8_de_irq_postinstall(dev_priv);
3654
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303655 if (HAS_PCH_SPLIT(dev))
3656 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003657
3658 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3659 POSTING_READ(GEN8_MASTER_IRQ);
3660
3661 return 0;
3662}
3663
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003664static int cherryview_irq_postinstall(struct drm_device *dev)
3665{
3666 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003668 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003669
3670 gen8_gt_irq_postinstall(dev_priv);
3671
3672 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3673 POSTING_READ(GEN8_MASTER_IRQ);
3674
3675 return 0;
3676}
3677
Ben Widawskyabd58f02013-11-02 21:07:09 -07003678static void gen8_irq_uninstall(struct drm_device *dev)
3679{
3680 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003681
3682 if (!dev_priv)
3683 return;
3684
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003685 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003686}
3687
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003688static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3689{
3690 /* Interrupt setup is already guaranteed to be single-threaded, this is
3691 * just to make the assert_spin_locked check happy. */
3692 spin_lock_irq(&dev_priv->irq_lock);
3693 if (dev_priv->display_irqs_enabled)
3694 valleyview_display_irqs_uninstall(dev_priv);
3695 spin_unlock_irq(&dev_priv->irq_lock);
3696
3697 vlv_display_irq_reset(dev_priv);
3698
Imre Deakc352d1b2014-11-20 16:05:55 +02003699 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003700}
3701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003702static void valleyview_irq_uninstall(struct drm_device *dev)
3703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003705
3706 if (!dev_priv)
3707 return;
3708
Imre Deak843d0e72014-04-14 20:24:23 +03003709 I915_WRITE(VLV_MASTER_IER, 0);
3710
Ville Syrjälä893fce82014-10-30 19:42:56 +02003711 gen5_gt_irq_reset(dev);
3712
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003713 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003714
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003715 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003716}
3717
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003718static void cherryview_irq_uninstall(struct drm_device *dev)
3719{
3720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003721
3722 if (!dev_priv)
3723 return;
3724
3725 I915_WRITE(GEN8_MASTER_IRQ, 0);
3726 POSTING_READ(GEN8_MASTER_IRQ);
3727
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003728 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003729
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003730 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003731
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003732 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003733}
3734
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003735static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003736{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003737 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003738
3739 if (!dev_priv)
3740 return;
3741
Paulo Zanonibe30b292014-04-01 15:37:25 -03003742 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003743}
3744
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745static void i8xx_irq_preinstall(struct drm_device * dev)
3746{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 int pipe;
3749
Damien Lespiau055e3932014-08-18 13:49:10 +01003750 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003751 I915_WRITE(PIPESTAT(pipe), 0);
3752 I915_WRITE16(IMR, 0xffff);
3753 I915_WRITE16(IER, 0x0);
3754 POSTING_READ16(IER);
3755}
3756
3757static int i8xx_irq_postinstall(struct drm_device *dev)
3758{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003760
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761 I915_WRITE16(EMR,
3762 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3763
3764 /* Unmask the interrupts that we always want on. */
3765 dev_priv->irq_mask =
3766 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3767 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3768 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003769 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003770 I915_WRITE16(IMR, dev_priv->irq_mask);
3771
3772 I915_WRITE16(IER,
3773 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3774 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003775 I915_USER_INTERRUPT);
3776 POSTING_READ16(IER);
3777
Daniel Vetter379ef822013-10-16 22:55:56 +02003778 /* Interrupt setup is already guaranteed to be single-threaded, this is
3779 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003780 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003781 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3782 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003783 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003784
Chris Wilsonc2798b12012-04-22 21:13:57 +01003785 return 0;
3786}
3787
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003788/*
3789 * Returns true when a page flip has completed.
3790 */
3791static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003792 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003793{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003794 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003795 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003796
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003797 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003798 return false;
3799
3800 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003801 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003802
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003803 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3804 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3805 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3806 * the flip is completed (no longer pending). Since this doesn't raise
3807 * an interrupt per se, we watch for the change at vblank.
3808 */
3809 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003810 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003811
Ville Syrjälä7d475592014-12-17 23:08:03 +02003812 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003814 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003815
3816check_page_flip:
3817 intel_check_page_flip(dev, pipe);
3818 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003819}
3820
Daniel Vetterff1f5252012-10-02 15:10:55 +02003821static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003822{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003823 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003825 u16 iir, new_iir;
3826 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003827 int pipe;
3828 u16 flip_mask =
3829 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3830 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3831
Imre Deak2dd2a882015-02-24 11:14:30 +02003832 if (!intel_irqs_enabled(dev_priv))
3833 return IRQ_NONE;
3834
Chris Wilsonc2798b12012-04-22 21:13:57 +01003835 iir = I915_READ16(IIR);
3836 if (iir == 0)
3837 return IRQ_NONE;
3838
3839 while (iir & ~flip_mask) {
3840 /* Can't rely on pipestat interrupt bit in iir as it might
3841 * have been cleared after the pipestat interrupt was received.
3842 * It doesn't set the bit in iir again, but it still produces
3843 * interrupts (for non-MSI).
3844 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003845 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003846 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003847 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003848
Damien Lespiau055e3932014-08-18 13:49:10 +01003849 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 int reg = PIPESTAT(pipe);
3851 pipe_stats[pipe] = I915_READ(reg);
3852
3853 /*
3854 * Clear the PIPE*STAT regs before the IIR
3855 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003856 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003857 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003859 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003860
3861 I915_WRITE16(IIR, iir & ~flip_mask);
3862 new_iir = I915_READ16(IIR); /* Flush posted writes */
3863
Chris Wilsonc2798b12012-04-22 21:13:57 +01003864 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003865 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003866
Damien Lespiau055e3932014-08-18 13:49:10 +01003867 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003868 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003869 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003870 plane = !plane;
3871
Daniel Vetter4356d582013-10-16 22:55:55 +02003872 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003873 i8xx_handle_vblank(dev, plane, pipe, iir))
3874 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003875
Daniel Vetter4356d582013-10-16 22:55:55 +02003876 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003877 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003878
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003879 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3880 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3881 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003882 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003883
3884 iir = new_iir;
3885 }
3886
3887 return IRQ_HANDLED;
3888}
3889
3890static void i8xx_irq_uninstall(struct drm_device * dev)
3891{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003893 int pipe;
3894
Damien Lespiau055e3932014-08-18 13:49:10 +01003895 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003896 /* Clear enable bits; then clear status bits */
3897 I915_WRITE(PIPESTAT(pipe), 0);
3898 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3899 }
3900 I915_WRITE16(IMR, 0xffff);
3901 I915_WRITE16(IER, 0x0);
3902 I915_WRITE16(IIR, I915_READ16(IIR));
3903}
3904
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905static void i915_irq_preinstall(struct drm_device * dev)
3906{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 int pipe;
3909
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 if (I915_HAS_HOTPLUG(dev)) {
3911 I915_WRITE(PORT_HOTPLUG_EN, 0);
3912 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3913 }
3914
Chris Wilson00d98eb2012-04-24 22:59:48 +01003915 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003916 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917 I915_WRITE(PIPESTAT(pipe), 0);
3918 I915_WRITE(IMR, 0xffffffff);
3919 I915_WRITE(IER, 0x0);
3920 POSTING_READ(IER);
3921}
3922
3923static int i915_irq_postinstall(struct drm_device *dev)
3924{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003926 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927
Chris Wilson38bde182012-04-24 22:59:50 +01003928 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3929
3930 /* Unmask the interrupts that we always want on. */
3931 dev_priv->irq_mask =
3932 ~(I915_ASLE_INTERRUPT |
3933 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3934 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3935 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003936 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003937
3938 enable_mask =
3939 I915_ASLE_INTERRUPT |
3940 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3941 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003942 I915_USER_INTERRUPT;
3943
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003945 I915_WRITE(PORT_HOTPLUG_EN, 0);
3946 POSTING_READ(PORT_HOTPLUG_EN);
3947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 /* Enable in IER... */
3949 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3950 /* and unmask in IMR */
3951 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3952 }
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 I915_WRITE(IMR, dev_priv->irq_mask);
3955 I915_WRITE(IER, enable_mask);
3956 POSTING_READ(IER);
3957
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003958 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003959
Daniel Vetter379ef822013-10-16 22:55:56 +02003960 /* Interrupt setup is already guaranteed to be single-threaded, this is
3961 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003962 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003963 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3964 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003965 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003966
Daniel Vetter20afbda2012-12-11 14:05:07 +01003967 return 0;
3968}
3969
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003970/*
3971 * Returns true when a page flip has completed.
3972 */
3973static bool i915_handle_vblank(struct drm_device *dev,
3974 int plane, int pipe, u32 iir)
3975{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003976 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003977 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3978
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003979 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003980 return false;
3981
3982 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003983 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003985 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3986 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3987 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3988 * the flip is completed (no longer pending). Since this doesn't raise
3989 * an interrupt per se, we watch for the change at vblank.
3990 */
3991 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003992 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993
Ville Syrjälä7d475592014-12-17 23:08:03 +02003994 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003995 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003996 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003997
3998check_page_flip:
3999 intel_check_page_flip(dev, pipe);
4000 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004001}
4002
Daniel Vetterff1f5252012-10-02 15:10:55 +02004003static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004005 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004006 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004007 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004008 u32 flip_mask =
4009 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4010 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004011 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012
Imre Deak2dd2a882015-02-24 11:14:30 +02004013 if (!intel_irqs_enabled(dev_priv))
4014 return IRQ_NONE;
4015
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004017 do {
4018 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004019 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
4021 /* Can't rely on pipestat interrupt bit in iir as it might
4022 * have been cleared after the pipestat interrupt was received.
4023 * It doesn't set the bit in iir again, but it still produces
4024 * interrupts (for non-MSI).
4025 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004026 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004028 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029
Damien Lespiau055e3932014-08-18 13:49:10 +01004030 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 int reg = PIPESTAT(pipe);
4032 pipe_stats[pipe] = I915_READ(reg);
4033
Chris Wilson38bde182012-04-24 22:59:50 +01004034 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004036 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004037 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038 }
4039 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004040 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041
4042 if (!irq_received)
4043 break;
4044
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004046 if (I915_HAS_HOTPLUG(dev) &&
4047 iir & I915_DISPLAY_PORT_INTERRUPT)
4048 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049
Chris Wilson38bde182012-04-24 22:59:50 +01004050 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 new_iir = I915_READ(IIR); /* Flush posted writes */
4052
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004054 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055
Damien Lespiau055e3932014-08-18 13:49:10 +01004056 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004057 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004058 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004059 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004060
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004061 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4062 i915_handle_vblank(dev, plane, pipe, iir))
4063 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064
4065 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4066 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004067
4068 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004069 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004070
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004071 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4072 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4073 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 }
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4077 intel_opregion_asle_intr(dev);
4078
4079 /* With MSI, interrupts are only generated when iir
4080 * transitions from zero to nonzero. If another bit got
4081 * set while we were handling the existing iir bits, then
4082 * we would never get another interrupt.
4083 *
4084 * This is fine on non-MSI as well, as if we hit this path
4085 * we avoid exiting the interrupt handler only to generate
4086 * another one.
4087 *
4088 * Note that for MSI this could cause a stray interrupt report
4089 * if an interrupt landed in the time between writing IIR and
4090 * the posting read. This should be rare enough to never
4091 * trigger the 99% of 100,000 interrupts test for disabling
4092 * stray interrupts.
4093 */
Chris Wilson38bde182012-04-24 22:59:50 +01004094 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004096 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097
4098 return ret;
4099}
4100
4101static void i915_irq_uninstall(struct drm_device * dev)
4102{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004103 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104 int pipe;
4105
Chris Wilsona266c7d2012-04-24 22:59:44 +01004106 if (I915_HAS_HOTPLUG(dev)) {
4107 I915_WRITE(PORT_HOTPLUG_EN, 0);
4108 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4109 }
4110
Chris Wilson00d98eb2012-04-24 22:59:48 +01004111 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004112 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004113 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004115 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4116 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117 I915_WRITE(IMR, 0xffffffff);
4118 I915_WRITE(IER, 0x0);
4119
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 I915_WRITE(IIR, I915_READ(IIR));
4121}
4122
4123static void i965_irq_preinstall(struct drm_device * dev)
4124{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004125 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 int pipe;
4127
Chris Wilsonadca4732012-05-11 18:01:31 +01004128 I915_WRITE(PORT_HOTPLUG_EN, 0);
4129 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130
4131 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004132 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 I915_WRITE(PIPESTAT(pipe), 0);
4134 I915_WRITE(IMR, 0xffffffff);
4135 I915_WRITE(IER, 0x0);
4136 POSTING_READ(IER);
4137}
4138
4139static int i965_irq_postinstall(struct drm_device *dev)
4140{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004142 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 u32 error_mask;
4144
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004146 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004147 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004148 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4149 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4150 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4151 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4152 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4153
4154 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004155 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4156 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004157 enable_mask |= I915_USER_INTERRUPT;
4158
4159 if (IS_G4X(dev))
4160 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161
Daniel Vetterb79480b2013-06-27 17:52:10 +02004162 /* Interrupt setup is already guaranteed to be single-threaded, this is
4163 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004164 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004165 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4166 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4167 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004168 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170 /*
4171 * Enable some error detection, note the instruction error mask
4172 * bit is reserved, so we leave it masked.
4173 */
4174 if (IS_G4X(dev)) {
4175 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4176 GM45_ERROR_MEM_PRIV |
4177 GM45_ERROR_CP_PRIV |
4178 I915_ERROR_MEMORY_REFRESH);
4179 } else {
4180 error_mask = ~(I915_ERROR_PAGE_TABLE |
4181 I915_ERROR_MEMORY_REFRESH);
4182 }
4183 I915_WRITE(EMR, error_mask);
4184
4185 I915_WRITE(IMR, dev_priv->irq_mask);
4186 I915_WRITE(IER, enable_mask);
4187 POSTING_READ(IER);
4188
Daniel Vetter20afbda2012-12-11 14:05:07 +01004189 I915_WRITE(PORT_HOTPLUG_EN, 0);
4190 POSTING_READ(PORT_HOTPLUG_EN);
4191
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004192 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004193
4194 return 0;
4195}
4196
Egbert Eichbac56d52013-02-25 12:06:51 -05004197static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004198{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004199 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004200 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004201 u32 hotplug_en;
4202
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004203 assert_spin_locked(&dev_priv->irq_lock);
4204
Ville Syrjälä778eb332015-01-09 14:21:13 +02004205 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4206 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4207 /* Note HDMI and DP share hotplug bits */
4208 /* enable bits are the same for all generations */
4209 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03004210 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02004211 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4212 /* Programming the CRT detection parameters tends
4213 to generate a spurious hotplug event about three
4214 seconds later. So just do it once.
4215 */
4216 if (IS_G4X(dev))
4217 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4218 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4219 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220
Ville Syrjälä778eb332015-01-09 14:21:13 +02004221 /* Ignore TV since it's buggy */
4222 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223}
4224
Daniel Vetterff1f5252012-10-02 15:10:55 +02004225static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004227 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 u32 iir, new_iir;
4230 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004232 u32 flip_mask =
4233 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4234 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235
Imre Deak2dd2a882015-02-24 11:14:30 +02004236 if (!intel_irqs_enabled(dev_priv))
4237 return IRQ_NONE;
4238
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 iir = I915_READ(IIR);
4240
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004242 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004243 bool blc_event = false;
4244
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245 /* Can't rely on pipestat interrupt bit in iir as it might
4246 * have been cleared after the pipestat interrupt was received.
4247 * It doesn't set the bit in iir again, but it still produces
4248 * interrupts (for non-MSI).
4249 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004250 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004252 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004253
Damien Lespiau055e3932014-08-18 13:49:10 +01004254 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255 int reg = PIPESTAT(pipe);
4256 pipe_stats[pipe] = I915_READ(reg);
4257
4258 /*
4259 * Clear the PIPE*STAT regs before the IIR
4260 */
4261 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004263 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264 }
4265 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004266 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004267
4268 if (!irq_received)
4269 break;
4270
4271 ret = IRQ_HANDLED;
4272
4273 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004274 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4275 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004276
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004277 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 new_iir = I915_READ(IIR); /* Flush posted writes */
4279
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004281 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004283 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284
Damien Lespiau055e3932014-08-18 13:49:10 +01004285 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004286 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004287 i915_handle_vblank(dev, pipe, pipe, iir))
4288 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289
4290 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4291 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004292
4293 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004294 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004296 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4297 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004298 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299
4300 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4301 intel_opregion_asle_intr(dev);
4302
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004303 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4304 gmbus_irq_handler(dev);
4305
Chris Wilsona266c7d2012-04-24 22:59:44 +01004306 /* With MSI, interrupts are only generated when iir
4307 * transitions from zero to nonzero. If another bit got
4308 * set while we were handling the existing iir bits, then
4309 * we would never get another interrupt.
4310 *
4311 * This is fine on non-MSI as well, as if we hit this path
4312 * we avoid exiting the interrupt handler only to generate
4313 * another one.
4314 *
4315 * Note that for MSI this could cause a stray interrupt report
4316 * if an interrupt landed in the time between writing IIR and
4317 * the posting read. This should be rare enough to never
4318 * trigger the 99% of 100,000 interrupts test for disabling
4319 * stray interrupts.
4320 */
4321 iir = new_iir;
4322 }
4323
4324 return ret;
4325}
4326
4327static void i965_irq_uninstall(struct drm_device * dev)
4328{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004329 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004330 int pipe;
4331
4332 if (!dev_priv)
4333 return;
4334
Chris Wilsonadca4732012-05-11 18:01:31 +01004335 I915_WRITE(PORT_HOTPLUG_EN, 0);
4336 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004337
4338 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004339 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004340 I915_WRITE(PIPESTAT(pipe), 0);
4341 I915_WRITE(IMR, 0xffffffff);
4342 I915_WRITE(IER, 0x0);
4343
Damien Lespiau055e3932014-08-18 13:49:10 +01004344 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004345 I915_WRITE(PIPESTAT(pipe),
4346 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4347 I915_WRITE(IIR, I915_READ(IIR));
4348}
4349
Daniel Vetter4cb21832014-09-15 14:55:26 +02004350static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004351{
Imre Deak63237512014-08-18 15:37:02 +03004352 struct drm_i915_private *dev_priv =
4353 container_of(work, typeof(*dev_priv),
Jani Nikula5fcece82015-05-27 15:03:42 +03004354 hotplug.reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004355 struct drm_device *dev = dev_priv->dev;
4356 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004357 int i;
4358
Imre Deak63237512014-08-18 15:37:02 +03004359 intel_runtime_pm_get(dev_priv);
4360
Daniel Vetter4cb21832014-09-15 14:55:26 +02004361 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03004362 for_each_hpd_pin(i) {
Egbert Eichac4c16c2013-04-16 13:36:58 +02004363 struct drm_connector *connector;
4364
Jani Nikula5fcece82015-05-27 15:03:42 +03004365 if (dev_priv->hotplug.stats[i].state != HPD_DISABLED)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004366 continue;
4367
Jani Nikula5fcece82015-05-27 15:03:42 +03004368 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004369
4370 list_for_each_entry(connector, &mode_config->connector_list, head) {
4371 struct intel_connector *intel_connector = to_intel_connector(connector);
4372
4373 if (intel_connector->encoder->hpd_pin == i) {
4374 if (connector->polled != intel_connector->polled)
4375 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004376 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004377 connector->polled = intel_connector->polled;
4378 if (!connector->polled)
4379 connector->polled = DRM_CONNECTOR_POLL_HPD;
4380 }
4381 }
4382 }
4383 if (dev_priv->display.hpd_irq_setup)
4384 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004385 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004386
4387 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004388}
4389
Daniel Vetterfca52a52014-09-30 10:56:45 +02004390/**
4391 * intel_irq_init - initializes irq support
4392 * @dev_priv: i915 device instance
4393 *
4394 * This function initializes all the irq support including work items, timers
4395 * and all the vtables. It does not setup the interrupt itself though.
4396 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004397void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004398{
Daniel Vetterb9632912014-09-30 10:56:44 +02004399 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004400
Jani Nikula5fcece82015-05-27 15:03:42 +03004401 INIT_WORK(&dev_priv->hotplug.hotplug_work, i915_hotplug_work_func);
4402 INIT_WORK(&dev_priv->hotplug.dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004403 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004404 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004405
Deepak Sa6706b42014-03-15 20:23:22 +05304406 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004407 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004408 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004409 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004410 else
4411 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304412
Chris Wilson737b1502015-01-26 18:03:03 +02004413 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4414 i915_hangcheck_elapsed);
Jani Nikula5fcece82015-05-27 15:03:42 +03004415 INIT_DELAYED_WORK(&dev_priv->hotplug.reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004416 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004417
Tomas Janousek97a19a22012-12-08 13:48:13 +01004418 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004419
Daniel Vetterb9632912014-09-30 10:56:44 +02004420 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004421 dev->max_vblank_count = 0;
4422 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004423 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004424 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4425 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004426 } else {
4427 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4428 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004429 }
4430
Ville Syrjälä21da2702014-08-06 14:49:55 +03004431 /*
4432 * Opt out of the vblank disable timer on everything except gen2.
4433 * Gen2 doesn't have a hardware frame counter and so depends on
4434 * vblank interrupts to produce sane vblank seuquence numbers.
4435 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004436 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004437 dev->vblank_disable_immediate = true;
4438
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004439 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4440 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004441
Daniel Vetterb9632912014-09-30 10:56:44 +02004442 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004443 dev->driver->irq_handler = cherryview_irq_handler;
4444 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4445 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4446 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4447 dev->driver->enable_vblank = valleyview_enable_vblank;
4448 dev->driver->disable_vblank = valleyview_disable_vblank;
4449 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004450 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004451 dev->driver->irq_handler = valleyview_irq_handler;
4452 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4453 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4454 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4455 dev->driver->enable_vblank = valleyview_enable_vblank;
4456 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004457 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004458 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004459 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004460 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004461 dev->driver->irq_postinstall = gen8_irq_postinstall;
4462 dev->driver->irq_uninstall = gen8_irq_uninstall;
4463 dev->driver->enable_vblank = gen8_enable_vblank;
4464 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004465 if (HAS_PCH_SPLIT(dev))
4466 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4467 else
4468 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004469 } else if (HAS_PCH_SPLIT(dev)) {
4470 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004471 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004472 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4473 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4474 dev->driver->enable_vblank = ironlake_enable_vblank;
4475 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004476 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004477 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004478 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004479 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4480 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4481 dev->driver->irq_handler = i8xx_irq_handler;
4482 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004483 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004484 dev->driver->irq_preinstall = i915_irq_preinstall;
4485 dev->driver->irq_postinstall = i915_irq_postinstall;
4486 dev->driver->irq_uninstall = i915_irq_uninstall;
4487 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004488 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004489 dev->driver->irq_preinstall = i965_irq_preinstall;
4490 dev->driver->irq_postinstall = i965_irq_postinstall;
4491 dev->driver->irq_uninstall = i965_irq_uninstall;
4492 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004493 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004494 if (I915_HAS_HOTPLUG(dev_priv))
4495 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004496 dev->driver->enable_vblank = i915_enable_vblank;
4497 dev->driver->disable_vblank = i915_disable_vblank;
4498 }
4499}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004500
Daniel Vetterfca52a52014-09-30 10:56:45 +02004501/**
4502 * intel_hpd_init - initializes and enables hpd support
4503 * @dev_priv: i915 device instance
4504 *
4505 * This function enables the hotplug support. It requires that interrupts have
4506 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4507 * poll request can run concurrently to other code, so locking rules must be
4508 * obeyed.
4509 *
4510 * This is a separate step from interrupt enabling to simplify the locking rules
4511 * in the driver load and resume code.
4512 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004513void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004514{
Daniel Vetterb9632912014-09-30 10:56:44 +02004515 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004516 struct drm_mode_config *mode_config = &dev->mode_config;
4517 struct drm_connector *connector;
4518 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004519
Jani Nikulac91711f2015-05-28 15:43:48 +03004520 for_each_hpd_pin(i) {
Jani Nikula5fcece82015-05-27 15:03:42 +03004521 dev_priv->hotplug.stats[i].count = 0;
4522 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eich821450c2013-04-16 13:36:55 +02004523 }
4524 list_for_each_entry(connector, &mode_config->connector_list, head) {
4525 struct intel_connector *intel_connector = to_intel_connector(connector);
4526 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004527 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4528 connector->polled = DRM_CONNECTOR_POLL_HPD;
4529 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004530 connector->polled = DRM_CONNECTOR_POLL_HPD;
4531 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004532
4533 /* Interrupt setup is already guaranteed to be single-threaded, this is
4534 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004535 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004536 if (dev_priv->display.hpd_irq_setup)
4537 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004538 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004539}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004540
Daniel Vetterfca52a52014-09-30 10:56:45 +02004541/**
4542 * intel_irq_install - enables the hardware interrupt
4543 * @dev_priv: i915 device instance
4544 *
4545 * This function enables the hardware interrupt handling, but leaves the hotplug
4546 * handling still disabled. It is called after intel_irq_init().
4547 *
4548 * In the driver load and resume code we need working interrupts in a few places
4549 * but don't want to deal with the hassle of concurrent probe and hotplug
4550 * workers. Hence the split into this two-stage approach.
4551 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004552int intel_irq_install(struct drm_i915_private *dev_priv)
4553{
4554 /*
4555 * We enable some interrupt sources in our postinstall hooks, so mark
4556 * interrupts as enabled _before_ actually enabling them to avoid
4557 * special cases in our ordering checks.
4558 */
4559 dev_priv->pm.irqs_enabled = true;
4560
4561 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4562}
4563
Daniel Vetterfca52a52014-09-30 10:56:45 +02004564/**
4565 * intel_irq_uninstall - finilizes all irq handling
4566 * @dev_priv: i915 device instance
4567 *
4568 * This stops interrupt and hotplug handling and unregisters and frees all
4569 * resources acquired in the init functions.
4570 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004571void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4572{
4573 drm_irq_uninstall(dev_priv->dev);
4574 intel_hpd_cancel_work(dev_priv);
4575 dev_priv->pm.irqs_enabled = false;
4576}
4577
Daniel Vetterfca52a52014-09-30 10:56:45 +02004578/**
4579 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4580 * @dev_priv: i915 device instance
4581 *
4582 * This function is used to disable interrupts at runtime, both in the runtime
4583 * pm and the system suspend/resume code.
4584 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004585void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004586{
Daniel Vetterb9632912014-09-30 10:56:44 +02004587 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004588 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004589 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004590}
4591
Daniel Vetterfca52a52014-09-30 10:56:45 +02004592/**
4593 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4594 * @dev_priv: i915 device instance
4595 *
4596 * This function is used to enable interrupts at runtime, both in the runtime
4597 * pm and the system suspend/resume code.
4598 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004599void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004600{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004601 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004602 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4603 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004604}