blob: 559a12b6184de38c67ef4f2001963600f41f8753 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Feng Wu28b835d2015-09-18 22:29:54 +080041#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080042#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080043#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020044#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020045#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080046#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020047#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020048#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010049#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080050#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010051#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080052#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070053#include <asm/mmu_context.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020054#include <asm/spec-ctrl.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010055#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080056
Marcelo Tosatti229456f2009-06-17 09:22:14 -030057#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020058#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010059#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030060
Avi Kivity4ecac3f2008-05-13 13:23:38 +030061#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040062#define __ex_clear(x, reg) \
63 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030064
Avi Kivity6aa8b732006-12-10 02:21:36 -080065MODULE_AUTHOR("Qumranet");
66MODULE_LICENSE("GPL");
67
Josh Triplette9bda3b2012-03-20 23:33:51 -070068static const struct x86_cpu_id vmx_cpu_id[] = {
69 X86_FEATURE_MATCH(X86_FEATURE_VMX),
70 {}
71};
72MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
73
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080076
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010077static bool __read_mostly enable_vnmi = 1;
78module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
79
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070087module_param_named(unrestricted_guest,
88 enable_unrestricted_guest, bool, S_IRUGO);
89
Xudong Hao83c3a332012-05-28 19:33:35 +080090static bool __read_mostly enable_ept_ad_bits = 1;
91module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
92
Avi Kivitya27685c2012-06-12 20:30:18 +030093static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020094module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030095
Rusty Russell476bc002012-01-13 09:32:18 +103096static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030097module_param(fasteoi, bool, S_IRUGO);
98
Yang Zhang5a717852013-04-11 19:25:16 +080099static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800100module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800101
Abel Gordonabc4fc52013-04-18 14:35:25 +0300102static bool __read_mostly enable_shadow_vmcs = 1;
103module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Rusty Russell476bc002012-01-13 09:32:18 +1030109static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Kai Huang843e4332015-01-28 10:54:28 +0800114static bool __read_mostly enable_pml = 1;
115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_TYPE_R 1
118#define MSR_TYPE_W 2
119#define MSR_TYPE_RW 3
120
121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
123#define MSR_BITMAP_MODE_LM 4
124
Haozhong Zhang64903d62015-10-20 15:39:09 +0800125#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
126
Yunhong Jiang64672c92016-06-13 14:19:59 -0700127/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
128static int __read_mostly cpu_preemption_timer_multi;
129static bool __read_mostly enable_preemption_timer = 1;
130#ifdef CONFIG_X86_64
131module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
132#endif
133
Gleb Natapov50378782013-02-04 16:00:28 +0200134#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800135#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
136#define KVM_VM_CR0_ALWAYS_ON \
137 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
138 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200139#define KVM_CR4_GUEST_OWNED_BITS \
140 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800141 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200142
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800143#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200144#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
145#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
146
Avi Kivity78ac8b42010-04-08 18:19:35 +0300147#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
148
Jan Kiszkaf4124502014-03-07 20:03:13 +0100149#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
150
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800151/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300152 * Hyper-V requires all of these, so mark them as supported even though
153 * they are just treated the same as all-context.
154 */
155#define VMX_VPID_EXTENT_SUPPORTED_MASK \
156 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
157 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
158 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
159 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
160
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800161/*
162 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
163 * ple_gap: upper bound on the amount of time between two successive
164 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500165 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166 * ple_window: upper bound on the amount of time a guest is allowed to execute
167 * in a PAUSE loop. Tests indicate that most spinlocks are held for
168 * less than 2^12 cycles
169 * Time is measured based on a counter that runs at the same rate as the TSC,
170 * refer SDM volume 3b section 21.6.13 & 22.1.3.
171 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200173
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
175module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800176
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200177/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400178static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400179module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
181/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400182static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400183module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200184
185/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
187module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200188
Avi Kivity83287ea422012-09-16 15:10:57 +0300189extern const ulong vmx_return;
190
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700191struct kvm_vmx {
192 struct kvm kvm;
193
194 unsigned int tss_addr;
195 bool ept_identity_pagetable_done;
196 gpa_t ept_identity_map_addr;
197};
198
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200199#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300200
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400201struct vmcs {
202 u32 revision_id;
203 u32 abort;
204 char data[0];
205};
206
Nadav Har'Eld462b812011-05-24 15:26:10 +0300207/*
208 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
209 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
210 * loaded on this CPU (so we can clear them if the CPU goes down).
211 */
212struct loaded_vmcs {
213 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700214 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300215 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200216 bool launched;
217 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200218 unsigned long vmcs_host_cr3; /* May not match real cr3 */
219 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100220 /* Support for vnmi-less CPUs */
221 int soft_vnmi_blocked;
222 ktime_t entry_time;
223 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100224 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300225 struct list_head loaded_vmcss_on_cpu_link;
226};
227
Avi Kivity26bb0982009-09-07 11:14:12 +0300228struct shared_msr_entry {
229 unsigned index;
230 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200231 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300232};
233
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300234/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300235 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
236 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
237 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
238 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
239 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
240 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600241 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300242 * underlying hardware which will be used to run L2.
243 * This structure is packed to ensure that its layout is identical across
244 * machines (necessary for live migration).
Jim Mattsonb348e792018-05-01 15:40:27 -0700245 *
246 * IMPORTANT: Changing the layout of existing fields in this structure
247 * will break save/restore compatibility with older kvm releases. When
248 * adding new fields, either use space in the reserved padding* arrays
249 * or add the new fields to the end of the structure.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300250 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300251typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300252struct __packed vmcs12 {
253 /* According to the Intel spec, a VMCS region must start with the
254 * following two fields. Then follow implementation-specific data.
255 */
256 u32 revision_id;
257 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300258
Nadav Har'El27d6c862011-05-25 23:06:59 +0300259 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
260 u32 padding[7]; /* room for future expansion */
261
Nadav Har'El22bd0352011-05-25 23:05:57 +0300262 u64 io_bitmap_a;
263 u64 io_bitmap_b;
264 u64 msr_bitmap;
265 u64 vm_exit_msr_store_addr;
266 u64 vm_exit_msr_load_addr;
267 u64 vm_entry_msr_load_addr;
268 u64 tsc_offset;
269 u64 virtual_apic_page_addr;
270 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800271 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300272 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800273 u64 eoi_exit_bitmap0;
274 u64 eoi_exit_bitmap1;
275 u64 eoi_exit_bitmap2;
276 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800277 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300278 u64 guest_physical_address;
279 u64 vmcs_link_pointer;
280 u64 guest_ia32_debugctl;
281 u64 guest_ia32_pat;
282 u64 guest_ia32_efer;
283 u64 guest_ia32_perf_global_ctrl;
284 u64 guest_pdptr0;
285 u64 guest_pdptr1;
286 u64 guest_pdptr2;
287 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100288 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300289 u64 host_ia32_pat;
290 u64 host_ia32_efer;
291 u64 host_ia32_perf_global_ctrl;
Jim Mattsonb348e792018-05-01 15:40:27 -0700292 u64 vmread_bitmap;
293 u64 vmwrite_bitmap;
294 u64 vm_function_control;
295 u64 eptp_list_address;
296 u64 pml_address;
297 u64 padding64[3]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300298 /*
299 * To allow migration of L1 (complete with its L2 guests) between
300 * machines of different natural widths (32 or 64 bit), we cannot have
301 * unsigned long fields with no explict size. We use u64 (aliased
302 * natural_width) instead. Luckily, x86 is little-endian.
303 */
304 natural_width cr0_guest_host_mask;
305 natural_width cr4_guest_host_mask;
306 natural_width cr0_read_shadow;
307 natural_width cr4_read_shadow;
308 natural_width cr3_target_value0;
309 natural_width cr3_target_value1;
310 natural_width cr3_target_value2;
311 natural_width cr3_target_value3;
312 natural_width exit_qualification;
313 natural_width guest_linear_address;
314 natural_width guest_cr0;
315 natural_width guest_cr3;
316 natural_width guest_cr4;
317 natural_width guest_es_base;
318 natural_width guest_cs_base;
319 natural_width guest_ss_base;
320 natural_width guest_ds_base;
321 natural_width guest_fs_base;
322 natural_width guest_gs_base;
323 natural_width guest_ldtr_base;
324 natural_width guest_tr_base;
325 natural_width guest_gdtr_base;
326 natural_width guest_idtr_base;
327 natural_width guest_dr7;
328 natural_width guest_rsp;
329 natural_width guest_rip;
330 natural_width guest_rflags;
331 natural_width guest_pending_dbg_exceptions;
332 natural_width guest_sysenter_esp;
333 natural_width guest_sysenter_eip;
334 natural_width host_cr0;
335 natural_width host_cr3;
336 natural_width host_cr4;
337 natural_width host_fs_base;
338 natural_width host_gs_base;
339 natural_width host_tr_base;
340 natural_width host_gdtr_base;
341 natural_width host_idtr_base;
342 natural_width host_ia32_sysenter_esp;
343 natural_width host_ia32_sysenter_eip;
344 natural_width host_rsp;
345 natural_width host_rip;
346 natural_width paddingl[8]; /* room for future expansion */
347 u32 pin_based_vm_exec_control;
348 u32 cpu_based_vm_exec_control;
349 u32 exception_bitmap;
350 u32 page_fault_error_code_mask;
351 u32 page_fault_error_code_match;
352 u32 cr3_target_count;
353 u32 vm_exit_controls;
354 u32 vm_exit_msr_store_count;
355 u32 vm_exit_msr_load_count;
356 u32 vm_entry_controls;
357 u32 vm_entry_msr_load_count;
358 u32 vm_entry_intr_info_field;
359 u32 vm_entry_exception_error_code;
360 u32 vm_entry_instruction_len;
361 u32 tpr_threshold;
362 u32 secondary_vm_exec_control;
363 u32 vm_instruction_error;
364 u32 vm_exit_reason;
365 u32 vm_exit_intr_info;
366 u32 vm_exit_intr_error_code;
367 u32 idt_vectoring_info_field;
368 u32 idt_vectoring_error_code;
369 u32 vm_exit_instruction_len;
370 u32 vmx_instruction_info;
371 u32 guest_es_limit;
372 u32 guest_cs_limit;
373 u32 guest_ss_limit;
374 u32 guest_ds_limit;
375 u32 guest_fs_limit;
376 u32 guest_gs_limit;
377 u32 guest_ldtr_limit;
378 u32 guest_tr_limit;
379 u32 guest_gdtr_limit;
380 u32 guest_idtr_limit;
381 u32 guest_es_ar_bytes;
382 u32 guest_cs_ar_bytes;
383 u32 guest_ss_ar_bytes;
384 u32 guest_ds_ar_bytes;
385 u32 guest_fs_ar_bytes;
386 u32 guest_gs_ar_bytes;
387 u32 guest_ldtr_ar_bytes;
388 u32 guest_tr_ar_bytes;
389 u32 guest_interruptibility_info;
390 u32 guest_activity_state;
391 u32 guest_sysenter_cs;
392 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100393 u32 vmx_preemption_timer_value;
394 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300395 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800396 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300397 u16 guest_es_selector;
398 u16 guest_cs_selector;
399 u16 guest_ss_selector;
400 u16 guest_ds_selector;
401 u16 guest_fs_selector;
402 u16 guest_gs_selector;
403 u16 guest_ldtr_selector;
404 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800405 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300406 u16 host_es_selector;
407 u16 host_cs_selector;
408 u16 host_ss_selector;
409 u16 host_ds_selector;
410 u16 host_fs_selector;
411 u16 host_gs_selector;
412 u16 host_tr_selector;
Jim Mattsonb348e792018-05-01 15:40:27 -0700413 u16 guest_pml_index;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300414};
415
416/*
Jim Mattson21ebf532018-05-01 15:40:28 -0700417 * For save/restore compatibility, the vmcs12 field offsets must not change.
418 */
419#define CHECK_OFFSET(field, loc) \
420 BUILD_BUG_ON_MSG(offsetof(struct vmcs12, field) != (loc), \
421 "Offset of " #field " in struct vmcs12 has changed.")
422
423static inline void vmx_check_vmcs12_offsets(void) {
424 CHECK_OFFSET(revision_id, 0);
425 CHECK_OFFSET(abort, 4);
426 CHECK_OFFSET(launch_state, 8);
427 CHECK_OFFSET(io_bitmap_a, 40);
428 CHECK_OFFSET(io_bitmap_b, 48);
429 CHECK_OFFSET(msr_bitmap, 56);
430 CHECK_OFFSET(vm_exit_msr_store_addr, 64);
431 CHECK_OFFSET(vm_exit_msr_load_addr, 72);
432 CHECK_OFFSET(vm_entry_msr_load_addr, 80);
433 CHECK_OFFSET(tsc_offset, 88);
434 CHECK_OFFSET(virtual_apic_page_addr, 96);
435 CHECK_OFFSET(apic_access_addr, 104);
436 CHECK_OFFSET(posted_intr_desc_addr, 112);
437 CHECK_OFFSET(ept_pointer, 120);
438 CHECK_OFFSET(eoi_exit_bitmap0, 128);
439 CHECK_OFFSET(eoi_exit_bitmap1, 136);
440 CHECK_OFFSET(eoi_exit_bitmap2, 144);
441 CHECK_OFFSET(eoi_exit_bitmap3, 152);
442 CHECK_OFFSET(xss_exit_bitmap, 160);
443 CHECK_OFFSET(guest_physical_address, 168);
444 CHECK_OFFSET(vmcs_link_pointer, 176);
445 CHECK_OFFSET(guest_ia32_debugctl, 184);
446 CHECK_OFFSET(guest_ia32_pat, 192);
447 CHECK_OFFSET(guest_ia32_efer, 200);
448 CHECK_OFFSET(guest_ia32_perf_global_ctrl, 208);
449 CHECK_OFFSET(guest_pdptr0, 216);
450 CHECK_OFFSET(guest_pdptr1, 224);
451 CHECK_OFFSET(guest_pdptr2, 232);
452 CHECK_OFFSET(guest_pdptr3, 240);
453 CHECK_OFFSET(guest_bndcfgs, 248);
454 CHECK_OFFSET(host_ia32_pat, 256);
455 CHECK_OFFSET(host_ia32_efer, 264);
456 CHECK_OFFSET(host_ia32_perf_global_ctrl, 272);
457 CHECK_OFFSET(vmread_bitmap, 280);
458 CHECK_OFFSET(vmwrite_bitmap, 288);
459 CHECK_OFFSET(vm_function_control, 296);
460 CHECK_OFFSET(eptp_list_address, 304);
461 CHECK_OFFSET(pml_address, 312);
462 CHECK_OFFSET(cr0_guest_host_mask, 344);
463 CHECK_OFFSET(cr4_guest_host_mask, 352);
464 CHECK_OFFSET(cr0_read_shadow, 360);
465 CHECK_OFFSET(cr4_read_shadow, 368);
466 CHECK_OFFSET(cr3_target_value0, 376);
467 CHECK_OFFSET(cr3_target_value1, 384);
468 CHECK_OFFSET(cr3_target_value2, 392);
469 CHECK_OFFSET(cr3_target_value3, 400);
470 CHECK_OFFSET(exit_qualification, 408);
471 CHECK_OFFSET(guest_linear_address, 416);
472 CHECK_OFFSET(guest_cr0, 424);
473 CHECK_OFFSET(guest_cr3, 432);
474 CHECK_OFFSET(guest_cr4, 440);
475 CHECK_OFFSET(guest_es_base, 448);
476 CHECK_OFFSET(guest_cs_base, 456);
477 CHECK_OFFSET(guest_ss_base, 464);
478 CHECK_OFFSET(guest_ds_base, 472);
479 CHECK_OFFSET(guest_fs_base, 480);
480 CHECK_OFFSET(guest_gs_base, 488);
481 CHECK_OFFSET(guest_ldtr_base, 496);
482 CHECK_OFFSET(guest_tr_base, 504);
483 CHECK_OFFSET(guest_gdtr_base, 512);
484 CHECK_OFFSET(guest_idtr_base, 520);
485 CHECK_OFFSET(guest_dr7, 528);
486 CHECK_OFFSET(guest_rsp, 536);
487 CHECK_OFFSET(guest_rip, 544);
488 CHECK_OFFSET(guest_rflags, 552);
489 CHECK_OFFSET(guest_pending_dbg_exceptions, 560);
490 CHECK_OFFSET(guest_sysenter_esp, 568);
491 CHECK_OFFSET(guest_sysenter_eip, 576);
492 CHECK_OFFSET(host_cr0, 584);
493 CHECK_OFFSET(host_cr3, 592);
494 CHECK_OFFSET(host_cr4, 600);
495 CHECK_OFFSET(host_fs_base, 608);
496 CHECK_OFFSET(host_gs_base, 616);
497 CHECK_OFFSET(host_tr_base, 624);
498 CHECK_OFFSET(host_gdtr_base, 632);
499 CHECK_OFFSET(host_idtr_base, 640);
500 CHECK_OFFSET(host_ia32_sysenter_esp, 648);
501 CHECK_OFFSET(host_ia32_sysenter_eip, 656);
502 CHECK_OFFSET(host_rsp, 664);
503 CHECK_OFFSET(host_rip, 672);
504 CHECK_OFFSET(pin_based_vm_exec_control, 744);
505 CHECK_OFFSET(cpu_based_vm_exec_control, 748);
506 CHECK_OFFSET(exception_bitmap, 752);
507 CHECK_OFFSET(page_fault_error_code_mask, 756);
508 CHECK_OFFSET(page_fault_error_code_match, 760);
509 CHECK_OFFSET(cr3_target_count, 764);
510 CHECK_OFFSET(vm_exit_controls, 768);
511 CHECK_OFFSET(vm_exit_msr_store_count, 772);
512 CHECK_OFFSET(vm_exit_msr_load_count, 776);
513 CHECK_OFFSET(vm_entry_controls, 780);
514 CHECK_OFFSET(vm_entry_msr_load_count, 784);
515 CHECK_OFFSET(vm_entry_intr_info_field, 788);
516 CHECK_OFFSET(vm_entry_exception_error_code, 792);
517 CHECK_OFFSET(vm_entry_instruction_len, 796);
518 CHECK_OFFSET(tpr_threshold, 800);
519 CHECK_OFFSET(secondary_vm_exec_control, 804);
520 CHECK_OFFSET(vm_instruction_error, 808);
521 CHECK_OFFSET(vm_exit_reason, 812);
522 CHECK_OFFSET(vm_exit_intr_info, 816);
523 CHECK_OFFSET(vm_exit_intr_error_code, 820);
524 CHECK_OFFSET(idt_vectoring_info_field, 824);
525 CHECK_OFFSET(idt_vectoring_error_code, 828);
526 CHECK_OFFSET(vm_exit_instruction_len, 832);
527 CHECK_OFFSET(vmx_instruction_info, 836);
528 CHECK_OFFSET(guest_es_limit, 840);
529 CHECK_OFFSET(guest_cs_limit, 844);
530 CHECK_OFFSET(guest_ss_limit, 848);
531 CHECK_OFFSET(guest_ds_limit, 852);
532 CHECK_OFFSET(guest_fs_limit, 856);
533 CHECK_OFFSET(guest_gs_limit, 860);
534 CHECK_OFFSET(guest_ldtr_limit, 864);
535 CHECK_OFFSET(guest_tr_limit, 868);
536 CHECK_OFFSET(guest_gdtr_limit, 872);
537 CHECK_OFFSET(guest_idtr_limit, 876);
538 CHECK_OFFSET(guest_es_ar_bytes, 880);
539 CHECK_OFFSET(guest_cs_ar_bytes, 884);
540 CHECK_OFFSET(guest_ss_ar_bytes, 888);
541 CHECK_OFFSET(guest_ds_ar_bytes, 892);
542 CHECK_OFFSET(guest_fs_ar_bytes, 896);
543 CHECK_OFFSET(guest_gs_ar_bytes, 900);
544 CHECK_OFFSET(guest_ldtr_ar_bytes, 904);
545 CHECK_OFFSET(guest_tr_ar_bytes, 908);
546 CHECK_OFFSET(guest_interruptibility_info, 912);
547 CHECK_OFFSET(guest_activity_state, 916);
548 CHECK_OFFSET(guest_sysenter_cs, 920);
549 CHECK_OFFSET(host_ia32_sysenter_cs, 924);
550 CHECK_OFFSET(vmx_preemption_timer_value, 928);
551 CHECK_OFFSET(virtual_processor_id, 960);
552 CHECK_OFFSET(posted_intr_nv, 962);
553 CHECK_OFFSET(guest_es_selector, 964);
554 CHECK_OFFSET(guest_cs_selector, 966);
555 CHECK_OFFSET(guest_ss_selector, 968);
556 CHECK_OFFSET(guest_ds_selector, 970);
557 CHECK_OFFSET(guest_fs_selector, 972);
558 CHECK_OFFSET(guest_gs_selector, 974);
559 CHECK_OFFSET(guest_ldtr_selector, 976);
560 CHECK_OFFSET(guest_tr_selector, 978);
561 CHECK_OFFSET(guest_intr_status, 980);
562 CHECK_OFFSET(host_es_selector, 982);
563 CHECK_OFFSET(host_cs_selector, 984);
564 CHECK_OFFSET(host_ss_selector, 986);
565 CHECK_OFFSET(host_ds_selector, 988);
566 CHECK_OFFSET(host_fs_selector, 990);
567 CHECK_OFFSET(host_gs_selector, 992);
568 CHECK_OFFSET(host_tr_selector, 994);
569 CHECK_OFFSET(guest_pml_index, 996);
570}
571
572/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300573 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
574 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
575 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
Jim Mattsonb348e792018-05-01 15:40:27 -0700576 *
577 * IMPORTANT: Changing this value will break save/restore compatibility with
578 * older kvm releases.
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300579 */
580#define VMCS12_REVISION 0x11e57ed0
581
582/*
583 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
584 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
585 * current implementation, 4K are reserved to avoid future complications.
586 */
587#define VMCS12_SIZE 0x1000
588
589/*
Jim Mattson5b157062017-12-22 12:11:12 -0800590 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
591 * supported VMCS12 field encoding.
592 */
593#define VMCS12_MAX_FIELD_INDEX 0x17
594
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100595struct nested_vmx_msrs {
596 /*
597 * We only store the "true" versions of the VMX capability MSRs. We
598 * generate the "non-true" versions by setting the must-be-1 bits
599 * according to the SDM.
600 */
601 u32 procbased_ctls_low;
602 u32 procbased_ctls_high;
603 u32 secondary_ctls_low;
604 u32 secondary_ctls_high;
605 u32 pinbased_ctls_low;
606 u32 pinbased_ctls_high;
607 u32 exit_ctls_low;
608 u32 exit_ctls_high;
609 u32 entry_ctls_low;
610 u32 entry_ctls_high;
611 u32 misc_low;
612 u32 misc_high;
613 u32 ept_caps;
614 u32 vpid_caps;
615 u64 basic;
616 u64 cr0_fixed0;
617 u64 cr0_fixed1;
618 u64 cr4_fixed0;
619 u64 cr4_fixed1;
620 u64 vmcs_enum;
621 u64 vmfunc_controls;
622};
623
Jim Mattson5b157062017-12-22 12:11:12 -0800624/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300625 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
626 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
627 */
628struct nested_vmx {
629 /* Has the level1 guest done vmxon? */
630 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400631 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400632 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300633
634 /* The guest-physical address of the current VMCS L1 keeps for L2 */
635 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700636 /*
637 * Cache of the guest's VMCS, existing outside of guest memory.
638 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700639 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700640 */
641 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300642 /*
643 * Indicates if the shadow vmcs must be updated with the
644 * data hold by vmcs12
645 */
646 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100647 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300648
Jim Mattson8d860bb2018-05-09 16:56:05 -0400649 bool change_vmcs01_virtual_apic_mode;
650
Nadav Har'El644d7112011-05-25 23:12:35 +0300651 /* L2 must run next, and mustn't decide to exit to L1. */
652 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600653
654 struct loaded_vmcs vmcs02;
655
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300656 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600657 * Guest pages referred to in the vmcs02 with host-physical
658 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300659 */
660 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800661 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800662 struct page *pi_desc_page;
663 struct pi_desc *pi_desc;
664 bool pi_pending;
665 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100666
667 struct hrtimer preemption_timer;
668 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200669
670 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
671 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800672
Wanpeng Li5c614b32015-10-13 09:18:36 -0700673 u16 vpid02;
674 u16 last_vpid;
675
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100676 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200677
678 /* SMM related state */
679 struct {
680 /* in VMX operation on SMM entry? */
681 bool vmxon;
682 /* in guest mode on SMM entry? */
683 bool guest_mode;
684 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300685};
686
Yang Zhang01e439b2013-04-11 19:25:12 +0800687#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800688#define POSTED_INTR_SN 1
689
Yang Zhang01e439b2013-04-11 19:25:12 +0800690/* Posted-Interrupt Descriptor */
691struct pi_desc {
692 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800693 union {
694 struct {
695 /* bit 256 - Outstanding Notification */
696 u16 on : 1,
697 /* bit 257 - Suppress Notification */
698 sn : 1,
699 /* bit 271:258 - Reserved */
700 rsvd_1 : 14;
701 /* bit 279:272 - Notification Vector */
702 u8 nv;
703 /* bit 287:280 - Reserved */
704 u8 rsvd_2;
705 /* bit 319:288 - Notification Destination */
706 u32 ndst;
707 };
708 u64 control;
709 };
710 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800711} __aligned(64);
712
Yang Zhanga20ed542013-04-11 19:25:15 +0800713static bool pi_test_and_set_on(struct pi_desc *pi_desc)
714{
715 return test_and_set_bit(POSTED_INTR_ON,
716 (unsigned long *)&pi_desc->control);
717}
718
719static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
720{
721 return test_and_clear_bit(POSTED_INTR_ON,
722 (unsigned long *)&pi_desc->control);
723}
724
725static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
726{
727 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
728}
729
Feng Wuebbfc762015-09-18 22:29:46 +0800730static inline void pi_clear_sn(struct pi_desc *pi_desc)
731{
732 return clear_bit(POSTED_INTR_SN,
733 (unsigned long *)&pi_desc->control);
734}
735
736static inline void pi_set_sn(struct pi_desc *pi_desc)
737{
738 return set_bit(POSTED_INTR_SN,
739 (unsigned long *)&pi_desc->control);
740}
741
Paolo Bonziniad361092016-09-20 16:15:05 +0200742static inline void pi_clear_on(struct pi_desc *pi_desc)
743{
744 clear_bit(POSTED_INTR_ON,
745 (unsigned long *)&pi_desc->control);
746}
747
Feng Wuebbfc762015-09-18 22:29:46 +0800748static inline int pi_test_on(struct pi_desc *pi_desc)
749{
750 return test_bit(POSTED_INTR_ON,
751 (unsigned long *)&pi_desc->control);
752}
753
754static inline int pi_test_sn(struct pi_desc *pi_desc)
755{
756 return test_bit(POSTED_INTR_SN,
757 (unsigned long *)&pi_desc->control);
758}
759
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400760struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000761 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300762 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300763 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100764 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300765 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200766 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200767 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300768 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400769 int nmsrs;
770 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800771 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400772#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300773 u64 msr_host_kernel_gs_base;
774 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400775#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100776
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100777 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100778 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100779
Gleb Natapov2961e8762013-11-25 15:37:13 +0200780 u32 vm_entry_controls_shadow;
781 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200782 u32 secondary_exec_control;
783
Nadav Har'Eld462b812011-05-24 15:26:10 +0300784 /*
785 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
786 * non-nested (L1) guest, it always points to vmcs01. For a nested
787 * guest (L2), it points to a different VMCS.
788 */
789 struct loaded_vmcs vmcs01;
790 struct loaded_vmcs *loaded_vmcs;
791 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300792 struct msr_autoload {
793 unsigned nr;
794 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
795 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
796 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400797 struct {
798 int loaded;
799 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300800#ifdef CONFIG_X86_64
801 u16 ds_sel, es_sel;
802#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200803 int gs_ldt_reload_needed;
804 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000805 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400806 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200807 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300809 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300810 struct kvm_segment segs[8];
811 } rmode;
812 struct {
813 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300814 struct kvm_save_segment {
815 u16 selector;
816 unsigned long base;
817 u32 limit;
818 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300819 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300820 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800821 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300822 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200823
Andi Kleena0861c02009-06-08 17:37:09 +0800824 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800825
Yang Zhang01e439b2013-04-11 19:25:12 +0800826 /* Posted interrupt descriptor */
827 struct pi_desc pi_desc;
828
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300829 /* Support for a guest hypervisor (nested VMX) */
830 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200831
832 /* Dynamic PLE window. */
833 int ple_window;
834 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800835
836 /* Support for PML */
837#define PML_ENTITY_NUM 512
838 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800839
Yunhong Jiang64672c92016-06-13 14:19:59 -0700840 /* apic deadline value in host tsc */
841 u64 hv_deadline_tsc;
842
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800843 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800844
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800845 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800846
Wanpeng Li74c55932017-11-29 01:31:20 -0800847 unsigned long host_debugctlmsr;
848
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800849 /*
850 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
851 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
852 * in msr_ia32_feature_control_valid_bits.
853 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800854 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800855 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400856};
857
Avi Kivity2fb92db2011-04-27 19:42:18 +0300858enum segment_cache_field {
859 SEG_FIELD_SEL = 0,
860 SEG_FIELD_BASE = 1,
861 SEG_FIELD_LIMIT = 2,
862 SEG_FIELD_AR = 3,
863
864 SEG_FIELD_NR = 4
865};
866
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700867static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
868{
869 return container_of(kvm, struct kvm_vmx, kvm);
870}
871
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400872static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
873{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000874 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400875}
876
Feng Wuefc64402015-09-18 22:29:51 +0800877static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
878{
879 return &(to_vmx(vcpu)->pi_desc);
880}
881
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800882#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +0300883#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800884#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
885#define FIELD64(number, name) \
886 FIELD(number, name), \
887 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +0300888
Abel Gordon4607c2d2013-04-18 14:35:55 +0300889
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100890static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100891#define SHADOW_FIELD_RO(x) x,
892#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300893};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400894static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300895 ARRAY_SIZE(shadow_read_only_fields);
896
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100897static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100898#define SHADOW_FIELD_RW(x) x,
899#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300900};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400901static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300902 ARRAY_SIZE(shadow_read_write_fields);
903
Mathias Krause772e0312012-08-30 01:30:19 +0200904static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300905 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800906 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300907 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
908 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
909 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
910 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
911 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
912 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
913 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
914 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800915 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400916 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300917 FIELD(HOST_ES_SELECTOR, host_es_selector),
918 FIELD(HOST_CS_SELECTOR, host_cs_selector),
919 FIELD(HOST_SS_SELECTOR, host_ss_selector),
920 FIELD(HOST_DS_SELECTOR, host_ds_selector),
921 FIELD(HOST_FS_SELECTOR, host_fs_selector),
922 FIELD(HOST_GS_SELECTOR, host_gs_selector),
923 FIELD(HOST_TR_SELECTOR, host_tr_selector),
924 FIELD64(IO_BITMAP_A, io_bitmap_a),
925 FIELD64(IO_BITMAP_B, io_bitmap_b),
926 FIELD64(MSR_BITMAP, msr_bitmap),
927 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
928 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
929 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
Jim Mattsonb348e792018-05-01 15:40:27 -0700930 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300931 FIELD64(TSC_OFFSET, tsc_offset),
932 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
933 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800934 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400935 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300936 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800937 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
938 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
939 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
940 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400941 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Jim Mattsonb348e792018-05-01 15:40:27 -0700942 FIELD64(VMREAD_BITMAP, vmread_bitmap),
943 FIELD64(VMWRITE_BITMAP, vmwrite_bitmap),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800944 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300945 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
946 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
947 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
948 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
949 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
950 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
951 FIELD64(GUEST_PDPTR0, guest_pdptr0),
952 FIELD64(GUEST_PDPTR1, guest_pdptr1),
953 FIELD64(GUEST_PDPTR2, guest_pdptr2),
954 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100955 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300956 FIELD64(HOST_IA32_PAT, host_ia32_pat),
957 FIELD64(HOST_IA32_EFER, host_ia32_efer),
958 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
959 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
960 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
961 FIELD(EXCEPTION_BITMAP, exception_bitmap),
962 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
963 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
964 FIELD(CR3_TARGET_COUNT, cr3_target_count),
965 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
966 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
967 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
968 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
969 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
970 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
971 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
972 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
973 FIELD(TPR_THRESHOLD, tpr_threshold),
974 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
975 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
976 FIELD(VM_EXIT_REASON, vm_exit_reason),
977 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
978 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
979 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
980 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
981 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
982 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
983 FIELD(GUEST_ES_LIMIT, guest_es_limit),
984 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
985 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
986 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
987 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
988 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
989 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
990 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
991 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
992 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
993 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
994 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
995 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
996 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
997 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
998 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
999 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
1000 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
1001 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
1002 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
1003 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
1004 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +01001005 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +03001006 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
1007 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
1008 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
1009 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
1010 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
1011 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
1012 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
1013 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
1014 FIELD(EXIT_QUALIFICATION, exit_qualification),
1015 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
1016 FIELD(GUEST_CR0, guest_cr0),
1017 FIELD(GUEST_CR3, guest_cr3),
1018 FIELD(GUEST_CR4, guest_cr4),
1019 FIELD(GUEST_ES_BASE, guest_es_base),
1020 FIELD(GUEST_CS_BASE, guest_cs_base),
1021 FIELD(GUEST_SS_BASE, guest_ss_base),
1022 FIELD(GUEST_DS_BASE, guest_ds_base),
1023 FIELD(GUEST_FS_BASE, guest_fs_base),
1024 FIELD(GUEST_GS_BASE, guest_gs_base),
1025 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
1026 FIELD(GUEST_TR_BASE, guest_tr_base),
1027 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
1028 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
1029 FIELD(GUEST_DR7, guest_dr7),
1030 FIELD(GUEST_RSP, guest_rsp),
1031 FIELD(GUEST_RIP, guest_rip),
1032 FIELD(GUEST_RFLAGS, guest_rflags),
1033 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
1034 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
1035 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
1036 FIELD(HOST_CR0, host_cr0),
1037 FIELD(HOST_CR3, host_cr3),
1038 FIELD(HOST_CR4, host_cr4),
1039 FIELD(HOST_FS_BASE, host_fs_base),
1040 FIELD(HOST_GS_BASE, host_gs_base),
1041 FIELD(HOST_TR_BASE, host_tr_base),
1042 FIELD(HOST_GDTR_BASE, host_gdtr_base),
1043 FIELD(HOST_IDTR_BASE, host_idtr_base),
1044 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
1045 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
1046 FIELD(HOST_RSP, host_rsp),
1047 FIELD(HOST_RIP, host_rip),
1048};
Nadav Har'El22bd0352011-05-25 23:05:57 +03001049
1050static inline short vmcs_field_to_offset(unsigned long field)
1051{
Dan Williams085331d2018-01-31 17:47:03 -08001052 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
1053 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001054 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001055
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001056 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -08001057 return -ENOENT;
1058
Jim Mattson58e9ffa2017-12-22 12:13:13 -08001059 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -08001060 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -08001061 return -ENOENT;
1062
Linus Torvalds15303ba2018-02-10 13:16:35 -08001063 index = array_index_nospec(index, size);
1064 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -08001065 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01001066 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -08001067 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +03001068}
1069
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001070static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
1071{
David Matlack4f2777b2016-07-13 17:16:37 -07001072 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03001073}
1074
Peter Feiner995f00a2017-06-30 17:26:32 -07001075static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03001076static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -07001077static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +08001078static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +03001079static void vmx_set_segment(struct kvm_vcpu *vcpu,
1080 struct kvm_segment *var, int seg);
1081static void vmx_get_segment(struct kvm_vcpu *vcpu,
1082 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +02001083static bool guest_state_valid(struct kvm_vcpu *vcpu);
1084static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +03001085static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +02001086static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
1087static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
1088static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
1089 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001090static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +01001091static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
1092 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +03001093
Avi Kivity6aa8b732006-12-10 02:21:36 -08001094static DEFINE_PER_CPU(struct vmcs *, vmxarea);
1095static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001096/*
1097 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
1098 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
1099 */
1100static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001101
Feng Wubf9f6ac2015-09-18 22:29:55 +08001102/*
1103 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
1104 * can find which vCPU should be waken up.
1105 */
1106static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
1107static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
1108
Radim Krčmář23611332016-09-29 22:41:33 +02001109enum {
Radim Krčmář23611332016-09-29 22:41:33 +02001110 VMX_VMREAD_BITMAP,
1111 VMX_VMWRITE_BITMAP,
1112 VMX_BITMAP_NR
1113};
1114
1115static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
1116
Radim Krčmář23611332016-09-29 22:41:33 +02001117#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
1118#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +03001119
Avi Kivity110312c2010-12-21 12:54:20 +02001120static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001121static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +02001122
Sheng Yang2384d2b2008-01-17 15:14:33 +08001123static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
1124static DEFINE_SPINLOCK(vmx_vpid_lock);
1125
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001126static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127 int size;
1128 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001129 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001131 u32 pin_based_exec_ctrl;
1132 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001133 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001134 u32 vmexit_ctrl;
1135 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +01001136 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03001137} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001138
Hannes Ederefff9e52008-11-28 17:02:06 +01001139static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +08001140 u32 ept;
1141 u32 vpid;
1142} vmx_capability;
1143
Avi Kivity6aa8b732006-12-10 02:21:36 -08001144#define VMX_SEGMENT_FIELD(seg) \
1145 [VCPU_SREG_##seg] = { \
1146 .selector = GUEST_##seg##_SELECTOR, \
1147 .base = GUEST_##seg##_BASE, \
1148 .limit = GUEST_##seg##_LIMIT, \
1149 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1150 }
1151
Mathias Krause772e0312012-08-30 01:30:19 +02001152static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 unsigned selector;
1154 unsigned base;
1155 unsigned limit;
1156 unsigned ar_bytes;
1157} kvm_vmx_segment_fields[] = {
1158 VMX_SEGMENT_FIELD(CS),
1159 VMX_SEGMENT_FIELD(DS),
1160 VMX_SEGMENT_FIELD(ES),
1161 VMX_SEGMENT_FIELD(FS),
1162 VMX_SEGMENT_FIELD(GS),
1163 VMX_SEGMENT_FIELD(SS),
1164 VMX_SEGMENT_FIELD(TR),
1165 VMX_SEGMENT_FIELD(LDTR),
1166};
1167
Avi Kivity26bb0982009-09-07 11:14:12 +03001168static u64 host_efer;
1169
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001170static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1171
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001172/*
Brian Gerst8c065852010-07-17 09:03:26 -04001173 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001174 * away by decrementing the array size.
1175 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001176static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001177#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001178 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001180 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001181};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001182
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001183DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1184
1185#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1186
1187#define KVM_EVMCS_VERSION 1
1188
1189#if IS_ENABLED(CONFIG_HYPERV)
1190static bool __read_mostly enlightened_vmcs = true;
1191module_param(enlightened_vmcs, bool, 0444);
1192
1193static inline void evmcs_write64(unsigned long field, u64 value)
1194{
1195 u16 clean_field;
1196 int offset = get_evmcs_offset(field, &clean_field);
1197
1198 if (offset < 0)
1199 return;
1200
1201 *(u64 *)((char *)current_evmcs + offset) = value;
1202
1203 current_evmcs->hv_clean_fields &= ~clean_field;
1204}
1205
1206static inline void evmcs_write32(unsigned long field, u32 value)
1207{
1208 u16 clean_field;
1209 int offset = get_evmcs_offset(field, &clean_field);
1210
1211 if (offset < 0)
1212 return;
1213
1214 *(u32 *)((char *)current_evmcs + offset) = value;
1215 current_evmcs->hv_clean_fields &= ~clean_field;
1216}
1217
1218static inline void evmcs_write16(unsigned long field, u16 value)
1219{
1220 u16 clean_field;
1221 int offset = get_evmcs_offset(field, &clean_field);
1222
1223 if (offset < 0)
1224 return;
1225
1226 *(u16 *)((char *)current_evmcs + offset) = value;
1227 current_evmcs->hv_clean_fields &= ~clean_field;
1228}
1229
1230static inline u64 evmcs_read64(unsigned long field)
1231{
1232 int offset = get_evmcs_offset(field, NULL);
1233
1234 if (offset < 0)
1235 return 0;
1236
1237 return *(u64 *)((char *)current_evmcs + offset);
1238}
1239
1240static inline u32 evmcs_read32(unsigned long field)
1241{
1242 int offset = get_evmcs_offset(field, NULL);
1243
1244 if (offset < 0)
1245 return 0;
1246
1247 return *(u32 *)((char *)current_evmcs + offset);
1248}
1249
1250static inline u16 evmcs_read16(unsigned long field)
1251{
1252 int offset = get_evmcs_offset(field, NULL);
1253
1254 if (offset < 0)
1255 return 0;
1256
1257 return *(u16 *)((char *)current_evmcs + offset);
1258}
1259
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001260static inline void evmcs_touch_msr_bitmap(void)
1261{
1262 if (unlikely(!current_evmcs))
1263 return;
1264
1265 if (current_evmcs->hv_enlightenments_control.msr_bitmap)
1266 current_evmcs->hv_clean_fields &=
1267 ~HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP;
1268}
1269
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001270static void evmcs_load(u64 phys_addr)
1271{
1272 struct hv_vp_assist_page *vp_ap =
1273 hv_get_vp_assist_page(smp_processor_id());
1274
1275 vp_ap->current_nested_vmcs = phys_addr;
1276 vp_ap->enlighten_vmentry = 1;
1277}
1278
1279static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1280{
1281 /*
1282 * Enlightened VMCSv1 doesn't support these:
1283 *
1284 * POSTED_INTR_NV = 0x00000002,
1285 * GUEST_INTR_STATUS = 0x00000810,
1286 * APIC_ACCESS_ADDR = 0x00002014,
1287 * POSTED_INTR_DESC_ADDR = 0x00002016,
1288 * EOI_EXIT_BITMAP0 = 0x0000201c,
1289 * EOI_EXIT_BITMAP1 = 0x0000201e,
1290 * EOI_EXIT_BITMAP2 = 0x00002020,
1291 * EOI_EXIT_BITMAP3 = 0x00002022,
1292 */
1293 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1294 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1295 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1296 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1297 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1298 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1299 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1300
1301 /*
1302 * GUEST_PML_INDEX = 0x00000812,
1303 * PML_ADDRESS = 0x0000200e,
1304 */
1305 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1306
1307 /* VM_FUNCTION_CONTROL = 0x00002018, */
1308 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1309
1310 /*
1311 * EPTP_LIST_ADDRESS = 0x00002024,
1312 * VMREAD_BITMAP = 0x00002026,
1313 * VMWRITE_BITMAP = 0x00002028,
1314 */
1315 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1316
1317 /*
1318 * TSC_MULTIPLIER = 0x00002032,
1319 */
1320 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1321
1322 /*
1323 * PLE_GAP = 0x00004020,
1324 * PLE_WINDOW = 0x00004022,
1325 */
1326 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1327
1328 /*
1329 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1330 */
1331 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1332
1333 /*
1334 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1335 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1336 */
1337 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1338 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1339
1340 /*
1341 * Currently unsupported in KVM:
1342 * GUEST_IA32_RTIT_CTL = 0x00002814,
1343 */
1344}
1345#else /* !IS_ENABLED(CONFIG_HYPERV) */
1346static inline void evmcs_write64(unsigned long field, u64 value) {}
1347static inline void evmcs_write32(unsigned long field, u32 value) {}
1348static inline void evmcs_write16(unsigned long field, u16 value) {}
1349static inline u64 evmcs_read64(unsigned long field) { return 0; }
1350static inline u32 evmcs_read32(unsigned long field) { return 0; }
1351static inline u16 evmcs_read16(unsigned long field) { return 0; }
1352static inline void evmcs_load(u64 phys_addr) {}
1353static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001354static inline void evmcs_touch_msr_bitmap(void) {}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001355#endif /* IS_ENABLED(CONFIG_HYPERV) */
1356
Jan Kiszka5bb16012016-02-09 20:14:21 +01001357static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001358{
1359 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1360 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001361 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1362}
1363
Jan Kiszka6f054852016-02-09 20:15:18 +01001364static inline bool is_debug(u32 intr_info)
1365{
1366 return is_exception_n(intr_info, DB_VECTOR);
1367}
1368
1369static inline bool is_breakpoint(u32 intr_info)
1370{
1371 return is_exception_n(intr_info, BP_VECTOR);
1372}
1373
Jan Kiszka5bb16012016-02-09 20:14:21 +01001374static inline bool is_page_fault(u32 intr_info)
1375{
1376 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001377}
1378
Gui Jianfeng31299942010-03-15 17:29:09 +08001379static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001380{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001381 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001382}
1383
Gui Jianfeng31299942010-03-15 17:29:09 +08001384static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001385{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001386 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001387}
1388
Liran Alon9e869482018-03-12 13:12:51 +02001389static inline bool is_gp_fault(u32 intr_info)
1390{
1391 return is_exception_n(intr_info, GP_VECTOR);
1392}
1393
Gui Jianfeng31299942010-03-15 17:29:09 +08001394static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
1396 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1397 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1398}
1399
Gui Jianfeng31299942010-03-15 17:29:09 +08001400static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001401{
1402 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1403 INTR_INFO_VALID_MASK)) ==
1404 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1405}
1406
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001407/* Undocumented: icebp/int1 */
1408static inline bool is_icebp(u32 intr_info)
1409{
1410 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1411 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1412}
1413
Gui Jianfeng31299942010-03-15 17:29:09 +08001414static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001415{
Sheng Yang04547152009-04-01 15:52:31 +08001416 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001417}
1418
Gui Jianfeng31299942010-03-15 17:29:09 +08001419static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001420{
Sheng Yang04547152009-04-01 15:52:31 +08001421 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001422}
1423
Paolo Bonzini35754c92015-07-29 12:05:37 +02001424static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001425{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001426 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001427}
1428
Gui Jianfeng31299942010-03-15 17:29:09 +08001429static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001430{
Sheng Yang04547152009-04-01 15:52:31 +08001431 return vmcs_config.cpu_based_exec_ctrl &
1432 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001433}
1434
Avi Kivity774ead32007-12-26 13:57:04 +02001435static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001436{
Sheng Yang04547152009-04-01 15:52:31 +08001437 return vmcs_config.cpu_based_2nd_exec_ctrl &
1438 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1439}
1440
Yang Zhang8d146952013-01-25 10:18:50 +08001441static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1442{
1443 return vmcs_config.cpu_based_2nd_exec_ctrl &
1444 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1445}
1446
Yang Zhang83d4c282013-01-25 10:18:49 +08001447static inline bool cpu_has_vmx_apic_register_virt(void)
1448{
1449 return vmcs_config.cpu_based_2nd_exec_ctrl &
1450 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1451}
1452
Yang Zhangc7c9c562013-01-25 10:18:51 +08001453static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1454{
1455 return vmcs_config.cpu_based_2nd_exec_ctrl &
1456 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1457}
1458
Yunhong Jiang64672c92016-06-13 14:19:59 -07001459/*
1460 * Comment's format: document - errata name - stepping - processor name.
1461 * Refer from
1462 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1463 */
1464static u32 vmx_preemption_cpu_tfms[] = {
1465/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
14660x000206E6,
1467/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1468/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1469/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
14700x00020652,
1471/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
14720x00020655,
1473/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1474/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1475/*
1476 * 320767.pdf - AAP86 - B1 -
1477 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1478 */
14790x000106E5,
1480/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
14810x000106A0,
1482/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
14830x000106A1,
1484/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
14850x000106A4,
1486 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1487 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1488 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
14890x000106A5,
1490};
1491
1492static inline bool cpu_has_broken_vmx_preemption_timer(void)
1493{
1494 u32 eax = cpuid_eax(0x00000001), i;
1495
1496 /* Clear the reserved bits */
1497 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001498 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001499 if (eax == vmx_preemption_cpu_tfms[i])
1500 return true;
1501
1502 return false;
1503}
1504
1505static inline bool cpu_has_vmx_preemption_timer(void)
1506{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001507 return vmcs_config.pin_based_exec_ctrl &
1508 PIN_BASED_VMX_PREEMPTION_TIMER;
1509}
1510
Yang Zhang01e439b2013-04-11 19:25:12 +08001511static inline bool cpu_has_vmx_posted_intr(void)
1512{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001513 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1514 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001515}
1516
1517static inline bool cpu_has_vmx_apicv(void)
1518{
1519 return cpu_has_vmx_apic_register_virt() &&
1520 cpu_has_vmx_virtual_intr_delivery() &&
1521 cpu_has_vmx_posted_intr();
1522}
1523
Sheng Yang04547152009-04-01 15:52:31 +08001524static inline bool cpu_has_vmx_flexpriority(void)
1525{
1526 return cpu_has_vmx_tpr_shadow() &&
1527 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001528}
1529
Marcelo Tosattie7997942009-06-11 12:07:40 -03001530static inline bool cpu_has_vmx_ept_execute_only(void)
1531{
Gui Jianfeng31299942010-03-15 17:29:09 +08001532 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001533}
1534
Marcelo Tosattie7997942009-06-11 12:07:40 -03001535static inline bool cpu_has_vmx_ept_2m_page(void)
1536{
Gui Jianfeng31299942010-03-15 17:29:09 +08001537 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001538}
1539
Sheng Yang878403b2010-01-05 19:02:29 +08001540static inline bool cpu_has_vmx_ept_1g_page(void)
1541{
Gui Jianfeng31299942010-03-15 17:29:09 +08001542 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001543}
1544
Sheng Yang4bc9b982010-06-02 14:05:24 +08001545static inline bool cpu_has_vmx_ept_4levels(void)
1546{
1547 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1548}
1549
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001550static inline bool cpu_has_vmx_ept_mt_wb(void)
1551{
1552 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1553}
1554
Yu Zhang855feb62017-08-24 20:27:55 +08001555static inline bool cpu_has_vmx_ept_5levels(void)
1556{
1557 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1558}
1559
Xudong Hao83c3a332012-05-28 19:33:35 +08001560static inline bool cpu_has_vmx_ept_ad_bits(void)
1561{
1562 return vmx_capability.ept & VMX_EPT_AD_BIT;
1563}
1564
Gui Jianfeng31299942010-03-15 17:29:09 +08001565static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001566{
Gui Jianfeng31299942010-03-15 17:29:09 +08001567 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001568}
1569
Gui Jianfeng31299942010-03-15 17:29:09 +08001570static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001571{
Gui Jianfeng31299942010-03-15 17:29:09 +08001572 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001573}
1574
Liran Aloncd9a4912018-05-22 17:16:15 +03001575static inline bool cpu_has_vmx_invvpid_individual_addr(void)
1576{
1577 return vmx_capability.vpid & VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT;
1578}
1579
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001580static inline bool cpu_has_vmx_invvpid_single(void)
1581{
1582 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1583}
1584
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001585static inline bool cpu_has_vmx_invvpid_global(void)
1586{
1587 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1588}
1589
Wanpeng Li08d839c2017-03-23 05:30:08 -07001590static inline bool cpu_has_vmx_invvpid(void)
1591{
1592 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1593}
1594
Gui Jianfeng31299942010-03-15 17:29:09 +08001595static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001596{
Sheng Yang04547152009-04-01 15:52:31 +08001597 return vmcs_config.cpu_based_2nd_exec_ctrl &
1598 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001599}
1600
Gui Jianfeng31299942010-03-15 17:29:09 +08001601static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001602{
1603 return vmcs_config.cpu_based_2nd_exec_ctrl &
1604 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1605}
1606
Gui Jianfeng31299942010-03-15 17:29:09 +08001607static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001608{
1609 return vmcs_config.cpu_based_2nd_exec_ctrl &
1610 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1611}
1612
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001613static inline bool cpu_has_vmx_basic_inout(void)
1614{
1615 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1616}
1617
Paolo Bonzini35754c92015-07-29 12:05:37 +02001618static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001619{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001620 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001621}
1622
Gui Jianfeng31299942010-03-15 17:29:09 +08001623static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001624{
Sheng Yang04547152009-04-01 15:52:31 +08001625 return vmcs_config.cpu_based_2nd_exec_ctrl &
1626 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001627}
1628
Gui Jianfeng31299942010-03-15 17:29:09 +08001629static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001630{
1631 return vmcs_config.cpu_based_2nd_exec_ctrl &
1632 SECONDARY_EXEC_RDTSCP;
1633}
1634
Mao, Junjiead756a12012-07-02 01:18:48 +00001635static inline bool cpu_has_vmx_invpcid(void)
1636{
1637 return vmcs_config.cpu_based_2nd_exec_ctrl &
1638 SECONDARY_EXEC_ENABLE_INVPCID;
1639}
1640
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001641static inline bool cpu_has_virtual_nmis(void)
1642{
1643 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1644}
1645
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001646static inline bool cpu_has_vmx_wbinvd_exit(void)
1647{
1648 return vmcs_config.cpu_based_2nd_exec_ctrl &
1649 SECONDARY_EXEC_WBINVD_EXITING;
1650}
1651
Abel Gordonabc4fc52013-04-18 14:35:25 +03001652static inline bool cpu_has_vmx_shadow_vmcs(void)
1653{
1654 u64 vmx_msr;
1655 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1656 /* check if the cpu supports writing r/o exit information fields */
1657 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1658 return false;
1659
1660 return vmcs_config.cpu_based_2nd_exec_ctrl &
1661 SECONDARY_EXEC_SHADOW_VMCS;
1662}
1663
Kai Huang843e4332015-01-28 10:54:28 +08001664static inline bool cpu_has_vmx_pml(void)
1665{
1666 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1667}
1668
Haozhong Zhang64903d62015-10-20 15:39:09 +08001669static inline bool cpu_has_vmx_tsc_scaling(void)
1670{
1671 return vmcs_config.cpu_based_2nd_exec_ctrl &
1672 SECONDARY_EXEC_TSC_SCALING;
1673}
1674
Bandan Das2a499e42017-08-03 15:54:41 -04001675static inline bool cpu_has_vmx_vmfunc(void)
1676{
1677 return vmcs_config.cpu_based_2nd_exec_ctrl &
1678 SECONDARY_EXEC_ENABLE_VMFUNC;
1679}
1680
Sean Christopherson64f7a112018-04-30 10:01:06 -07001681static bool vmx_umip_emulated(void)
1682{
1683 return vmcs_config.cpu_based_2nd_exec_ctrl &
1684 SECONDARY_EXEC_DESC;
1685}
1686
Sheng Yang04547152009-04-01 15:52:31 +08001687static inline bool report_flexpriority(void)
1688{
1689 return flexpriority_enabled;
1690}
1691
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001692static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1693{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001694 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001695}
1696
Jim Mattsonf4160e42018-05-29 09:11:33 -07001697/*
1698 * Do the virtual VMX capability MSRs specify that L1 can use VMWRITE
1699 * to modify any valid field of the VMCS, or are the VM-exit
1700 * information fields read-only?
1701 */
1702static inline bool nested_cpu_has_vmwrite_any_field(struct kvm_vcpu *vcpu)
1703{
1704 return to_vmx(vcpu)->nested.msrs.misc_low &
1705 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS;
1706}
1707
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001708static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1709{
1710 return vmcs12->cpu_based_vm_exec_control & bit;
1711}
1712
1713static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1714{
1715 return (vmcs12->cpu_based_vm_exec_control &
1716 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1717 (vmcs12->secondary_vm_exec_control & bit);
1718}
1719
Jan Kiszkaf4124502014-03-07 20:03:13 +01001720static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1721{
1722 return vmcs12->pin_based_vm_exec_control &
1723 PIN_BASED_VMX_PREEMPTION_TIMER;
1724}
1725
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001726static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1727{
1728 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1729}
1730
1731static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1732{
1733 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1734}
1735
Nadav Har'El155a97a2013-08-05 11:07:16 +03001736static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1737{
1738 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1739}
1740
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001741static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1742{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001743 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001744}
1745
Bandan Dasc5f983f2017-05-05 15:25:14 -04001746static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1747{
1748 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1749}
1750
Wincy Vanf2b93282015-02-03 23:56:03 +08001751static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1752{
1753 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1754}
1755
Wanpeng Li5c614b32015-10-13 09:18:36 -07001756static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1757{
1758 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1759}
1760
Wincy Van82f0dd42015-02-03 23:57:18 +08001761static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1762{
1763 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1764}
1765
Wincy Van608406e2015-02-03 23:57:51 +08001766static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1767{
1768 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1769}
1770
Wincy Van705699a2015-02-03 23:58:17 +08001771static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1772{
1773 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1774}
1775
Bandan Das27c42a12017-08-03 15:54:42 -04001776static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1777{
1778 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1779}
1780
Bandan Das41ab9372017-08-03 15:54:43 -04001781static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1782{
1783 return nested_cpu_has_vmfunc(vmcs12) &&
1784 (vmcs12->vm_function_control &
1785 VMX_VMFUNC_EPTP_SWITCHING);
1786}
1787
Jim Mattsonef85b672016-12-12 11:01:37 -08001788static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001789{
1790 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001791 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001792}
1793
Jan Kiszka533558b2014-01-04 18:47:20 +01001794static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1795 u32 exit_intr_info,
1796 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001797static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1798 struct vmcs12 *vmcs12,
1799 u32 reason, unsigned long qualification);
1800
Rusty Russell8b9cf982007-07-30 16:31:43 +10001801static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001802{
1803 int i;
1804
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001805 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001806 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001807 return i;
1808 return -1;
1809}
1810
Sheng Yang2384d2b2008-01-17 15:14:33 +08001811static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1812{
1813 struct {
1814 u64 vpid : 16;
1815 u64 rsvd : 48;
1816 u64 gva;
1817 } operand = { vpid, 0, gva };
1818
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001819 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001820 /* CF==1 or ZF==1 --> rc = -1 */
1821 "; ja 1f ; ud2 ; 1:"
1822 : : "a"(&operand), "c"(ext) : "cc", "memory");
1823}
1824
Sheng Yang14394422008-04-28 12:24:45 +08001825static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1826{
1827 struct {
1828 u64 eptp, gpa;
1829 } operand = {eptp, gpa};
1830
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001831 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001832 /* CF==1 or ZF==1 --> rc = -1 */
1833 "; ja 1f ; ud2 ; 1:\n"
1834 : : "a" (&operand), "c" (ext) : "cc", "memory");
1835}
1836
Avi Kivity26bb0982009-09-07 11:14:12 +03001837static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001838{
1839 int i;
1840
Rusty Russell8b9cf982007-07-30 16:31:43 +10001841 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001842 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001843 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001844 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001845}
1846
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847static void vmcs_clear(struct vmcs *vmcs)
1848{
1849 u64 phys_addr = __pa(vmcs);
1850 u8 error;
1851
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001852 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001853 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001854 : "cc", "memory");
1855 if (error)
1856 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1857 vmcs, phys_addr);
1858}
1859
Nadav Har'Eld462b812011-05-24 15:26:10 +03001860static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1861{
1862 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001863 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1864 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001865 loaded_vmcs->cpu = -1;
1866 loaded_vmcs->launched = 0;
1867}
1868
Dongxiao Xu7725b892010-05-11 18:29:38 +08001869static void vmcs_load(struct vmcs *vmcs)
1870{
1871 u64 phys_addr = __pa(vmcs);
1872 u8 error;
1873
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001874 if (static_branch_unlikely(&enable_evmcs))
1875 return evmcs_load(phys_addr);
1876
Dongxiao Xu7725b892010-05-11 18:29:38 +08001877 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001878 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001879 : "cc", "memory");
1880 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001881 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001882 vmcs, phys_addr);
1883}
1884
Dave Young2965faa2015-09-09 15:38:55 -07001885#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001886/*
1887 * This bitmap is used to indicate whether the vmclear
1888 * operation is enabled on all cpus. All disabled by
1889 * default.
1890 */
1891static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1892
1893static inline void crash_enable_local_vmclear(int cpu)
1894{
1895 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1896}
1897
1898static inline void crash_disable_local_vmclear(int cpu)
1899{
1900 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1901}
1902
1903static inline int crash_local_vmclear_enabled(int cpu)
1904{
1905 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1906}
1907
1908static void crash_vmclear_local_loaded_vmcss(void)
1909{
1910 int cpu = raw_smp_processor_id();
1911 struct loaded_vmcs *v;
1912
1913 if (!crash_local_vmclear_enabled(cpu))
1914 return;
1915
1916 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1917 loaded_vmcss_on_cpu_link)
1918 vmcs_clear(v->vmcs);
1919}
1920#else
1921static inline void crash_enable_local_vmclear(int cpu) { }
1922static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001923#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001924
Nadav Har'Eld462b812011-05-24 15:26:10 +03001925static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001926{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001927 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001928 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001929
Nadav Har'Eld462b812011-05-24 15:26:10 +03001930 if (loaded_vmcs->cpu != cpu)
1931 return; /* vcpu migration can race with cpu offline */
1932 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001934 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001935 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001936
1937 /*
1938 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1939 * is before setting loaded_vmcs->vcpu to -1 which is done in
1940 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1941 * then adds the vmcs into percpu list before it is deleted.
1942 */
1943 smp_wmb();
1944
Nadav Har'Eld462b812011-05-24 15:26:10 +03001945 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001946 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947}
1948
Nadav Har'Eld462b812011-05-24 15:26:10 +03001949static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001950{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001951 int cpu = loaded_vmcs->cpu;
1952
1953 if (cpu != -1)
1954 smp_call_function_single(cpu,
1955 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001956}
1957
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001958static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001959{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001960 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001961 return;
1962
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001963 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001964 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001965}
1966
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001967static inline void vpid_sync_vcpu_global(void)
1968{
1969 if (cpu_has_vmx_invvpid_global())
1970 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1971}
1972
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001973static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001974{
1975 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001976 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001977 else
1978 vpid_sync_vcpu_global();
1979}
1980
Sheng Yang14394422008-04-28 12:24:45 +08001981static inline void ept_sync_global(void)
1982{
David Hildenbrandf5f51582017-08-24 20:51:30 +02001983 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08001984}
1985
1986static inline void ept_sync_context(u64 eptp)
1987{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02001988 if (cpu_has_vmx_invept_context())
1989 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1990 else
1991 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08001992}
1993
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001994static __always_inline void vmcs_check16(unsigned long field)
1995{
1996 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1997 "16-bit accessor invalid for 64-bit field");
1998 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1999 "16-bit accessor invalid for 64-bit high field");
2000 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2001 "16-bit accessor invalid for 32-bit high field");
2002 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2003 "16-bit accessor invalid for natural width field");
2004}
2005
2006static __always_inline void vmcs_check32(unsigned long field)
2007{
2008 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2009 "32-bit accessor invalid for 16-bit field");
2010 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2011 "32-bit accessor invalid for natural width field");
2012}
2013
2014static __always_inline void vmcs_check64(unsigned long field)
2015{
2016 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2017 "64-bit accessor invalid for 16-bit field");
2018 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2019 "64-bit accessor invalid for 64-bit high field");
2020 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2021 "64-bit accessor invalid for 32-bit field");
2022 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
2023 "64-bit accessor invalid for natural width field");
2024}
2025
2026static __always_inline void vmcs_checkl(unsigned long field)
2027{
2028 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
2029 "Natural width accessor invalid for 16-bit field");
2030 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
2031 "Natural width accessor invalid for 64-bit field");
2032 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
2033 "Natural width accessor invalid for 64-bit high field");
2034 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
2035 "Natural width accessor invalid for 32-bit field");
2036}
2037
2038static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002039{
Avi Kivity5e520e62011-05-15 10:13:12 -04002040 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002041
Avi Kivity5e520e62011-05-15 10:13:12 -04002042 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
2043 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08002044 return value;
2045}
2046
Avi Kivity96304212011-05-15 10:13:13 -04002047static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002048{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002049 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002050 if (static_branch_unlikely(&enable_evmcs))
2051 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002052 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053}
2054
Avi Kivity96304212011-05-15 10:13:13 -04002055static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002056{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002057 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002058 if (static_branch_unlikely(&enable_evmcs))
2059 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002060 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002061}
2062
Avi Kivity96304212011-05-15 10:13:13 -04002063static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002064{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002065 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002066 if (static_branch_unlikely(&enable_evmcs))
2067 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002068#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002069 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002070#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002071 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002072#endif
2073}
2074
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002075static __always_inline unsigned long vmcs_readl(unsigned long field)
2076{
2077 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002078 if (static_branch_unlikely(&enable_evmcs))
2079 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002080 return __vmcs_readl(field);
2081}
2082
Avi Kivitye52de1b2007-01-05 16:36:56 -08002083static noinline void vmwrite_error(unsigned long field, unsigned long value)
2084{
2085 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
2086 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
2087 dump_stack();
2088}
2089
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002090static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002091{
2092 u8 error;
2093
Avi Kivity4ecac3f2008-05-13 13:23:38 +03002094 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04002095 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08002096 if (unlikely(error))
2097 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002098}
2099
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002100static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002101{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002102 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002103 if (static_branch_unlikely(&enable_evmcs))
2104 return evmcs_write16(field, value);
2105
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002106 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002107}
2108
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002109static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002110{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002111 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002112 if (static_branch_unlikely(&enable_evmcs))
2113 return evmcs_write32(field, value);
2114
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002115 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002116}
2117
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002118static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002119{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002120 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002121 if (static_branch_unlikely(&enable_evmcs))
2122 return evmcs_write64(field, value);
2123
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002124 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03002125#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002126 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002127 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002128#endif
2129}
2130
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002131static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002132{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002133 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002134 if (static_branch_unlikely(&enable_evmcs))
2135 return evmcs_write64(field, value);
2136
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002137 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002138}
2139
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002140static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002141{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002142 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2143 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002144 if (static_branch_unlikely(&enable_evmcs))
2145 return evmcs_write32(field, evmcs_read32(field) & ~mask);
2146
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002147 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
2148}
2149
2150static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
2151{
2152 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
2153 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002154 if (static_branch_unlikely(&enable_evmcs))
2155 return evmcs_write32(field, evmcs_read32(field) | mask);
2156
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01002157 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03002158}
2159
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002160static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
2161{
2162 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
2163}
2164
Gleb Natapov2961e8762013-11-25 15:37:13 +02002165static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
2166{
2167 vmcs_write32(VM_ENTRY_CONTROLS, val);
2168 vmx->vm_entry_controls_shadow = val;
2169}
2170
2171static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
2172{
2173 if (vmx->vm_entry_controls_shadow != val)
2174 vm_entry_controls_init(vmx, val);
2175}
2176
2177static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
2178{
2179 return vmx->vm_entry_controls_shadow;
2180}
2181
2182
2183static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2184{
2185 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
2186}
2187
2188static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2189{
2190 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
2191}
2192
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002193static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
2194{
2195 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2196}
2197
Gleb Natapov2961e8762013-11-25 15:37:13 +02002198static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2199{
2200 vmcs_write32(VM_EXIT_CONTROLS, val);
2201 vmx->vm_exit_controls_shadow = val;
2202}
2203
2204static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2205{
2206 if (vmx->vm_exit_controls_shadow != val)
2207 vm_exit_controls_init(vmx, val);
2208}
2209
2210static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2211{
2212 return vmx->vm_exit_controls_shadow;
2213}
2214
2215
2216static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2217{
2218 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2219}
2220
2221static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2222{
2223 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2224}
2225
Avi Kivity2fb92db2011-04-27 19:42:18 +03002226static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2227{
2228 vmx->segment_cache.bitmask = 0;
2229}
2230
2231static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2232 unsigned field)
2233{
2234 bool ret;
2235 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2236
2237 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2238 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2239 vmx->segment_cache.bitmask = 0;
2240 }
2241 ret = vmx->segment_cache.bitmask & mask;
2242 vmx->segment_cache.bitmask |= mask;
2243 return ret;
2244}
2245
2246static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2247{
2248 u16 *p = &vmx->segment_cache.seg[seg].selector;
2249
2250 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2251 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2252 return *p;
2253}
2254
2255static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2256{
2257 ulong *p = &vmx->segment_cache.seg[seg].base;
2258
2259 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2260 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2261 return *p;
2262}
2263
2264static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2265{
2266 u32 *p = &vmx->segment_cache.seg[seg].limit;
2267
2268 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2269 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2270 return *p;
2271}
2272
2273static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2274{
2275 u32 *p = &vmx->segment_cache.seg[seg].ar;
2276
2277 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2278 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2279 return *p;
2280}
2281
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002282static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2283{
2284 u32 eb;
2285
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002286 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002287 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002288 /*
2289 * Guest access to VMware backdoor ports could legitimately
2290 * trigger #GP because of TSS I/O permission bitmap.
2291 * We intercept those #GP and allow access to them anyway
2292 * as VMware does.
2293 */
2294 if (enable_vmware_backdoor)
2295 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002296 if ((vcpu->guest_debug &
2297 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2298 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2299 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002300 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002301 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002302 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002303 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002304
2305 /* When we are running a nested L2 guest and L1 specified for it a
2306 * certain exception bitmap, we must trap the same exceptions and pass
2307 * them to L1. When running L2, we will only handle the exceptions
2308 * specified above if L1 did not want them.
2309 */
2310 if (is_guest_mode(vcpu))
2311 eb |= get_vmcs12(vcpu)->exception_bitmap;
2312
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002313 vmcs_write32(EXCEPTION_BITMAP, eb);
2314}
2315
Ashok Raj15d45072018-02-01 22:59:43 +01002316/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002317 * Check if MSR is intercepted for currently loaded MSR bitmap.
2318 */
2319static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2320{
2321 unsigned long *msr_bitmap;
2322 int f = sizeof(unsigned long);
2323
2324 if (!cpu_has_vmx_msr_bitmap())
2325 return true;
2326
2327 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2328
2329 if (msr <= 0x1fff) {
2330 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2331 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2332 msr &= 0x1fff;
2333 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2334 }
2335
2336 return true;
2337}
2338
2339/*
Ashok Raj15d45072018-02-01 22:59:43 +01002340 * Check if MSR is intercepted for L01 MSR bitmap.
2341 */
2342static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2343{
2344 unsigned long *msr_bitmap;
2345 int f = sizeof(unsigned long);
2346
2347 if (!cpu_has_vmx_msr_bitmap())
2348 return true;
2349
2350 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2351
2352 if (msr <= 0x1fff) {
2353 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2354 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2355 msr &= 0x1fff;
2356 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2357 }
2358
2359 return true;
2360}
2361
Gleb Natapov2961e8762013-11-25 15:37:13 +02002362static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2363 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002364{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002365 vm_entry_controls_clearbit(vmx, entry);
2366 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002367}
2368
Avi Kivity61d2ef22010-04-28 16:40:38 +03002369static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2370{
2371 unsigned i;
2372 struct msr_autoload *m = &vmx->msr_autoload;
2373
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002374 switch (msr) {
2375 case MSR_EFER:
2376 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002377 clear_atomic_switch_msr_special(vmx,
2378 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002379 VM_EXIT_LOAD_IA32_EFER);
2380 return;
2381 }
2382 break;
2383 case MSR_CORE_PERF_GLOBAL_CTRL:
2384 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002385 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002386 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2387 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2388 return;
2389 }
2390 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002391 }
2392
Avi Kivity61d2ef22010-04-28 16:40:38 +03002393 for (i = 0; i < m->nr; ++i)
2394 if (m->guest[i].index == msr)
2395 break;
2396
2397 if (i == m->nr)
2398 return;
2399 --m->nr;
2400 m->guest[i] = m->guest[m->nr];
2401 m->host[i] = m->host[m->nr];
2402 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2403 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2404}
2405
Gleb Natapov2961e8762013-11-25 15:37:13 +02002406static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2407 unsigned long entry, unsigned long exit,
2408 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2409 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002410{
2411 vmcs_write64(guest_val_vmcs, guest_val);
2412 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002413 vm_entry_controls_setbit(vmx, entry);
2414 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002415}
2416
Avi Kivity61d2ef22010-04-28 16:40:38 +03002417static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
2418 u64 guest_val, u64 host_val)
2419{
2420 unsigned i;
2421 struct msr_autoload *m = &vmx->msr_autoload;
2422
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002423 switch (msr) {
2424 case MSR_EFER:
2425 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002426 add_atomic_switch_msr_special(vmx,
2427 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002428 VM_EXIT_LOAD_IA32_EFER,
2429 GUEST_IA32_EFER,
2430 HOST_IA32_EFER,
2431 guest_val, host_val);
2432 return;
2433 }
2434 break;
2435 case MSR_CORE_PERF_GLOBAL_CTRL:
2436 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002437 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002438 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2439 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2440 GUEST_IA32_PERF_GLOBAL_CTRL,
2441 HOST_IA32_PERF_GLOBAL_CTRL,
2442 guest_val, host_val);
2443 return;
2444 }
2445 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002446 case MSR_IA32_PEBS_ENABLE:
2447 /* PEBS needs a quiescent period after being disabled (to write
2448 * a record). Disabling PEBS through VMX MSR swapping doesn't
2449 * provide that period, so a CPU could write host's record into
2450 * guest's memory.
2451 */
2452 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002453 }
2454
Avi Kivity61d2ef22010-04-28 16:40:38 +03002455 for (i = 0; i < m->nr; ++i)
2456 if (m->guest[i].index == msr)
2457 break;
2458
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002459 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002460 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002461 "Can't add msr %x\n", msr);
2462 return;
2463 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002464 ++m->nr;
2465 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2466 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2467 }
2468
2469 m->guest[i].index = msr;
2470 m->guest[i].value = guest_val;
2471 m->host[i].index = msr;
2472 m->host[i].value = host_val;
2473}
2474
Avi Kivity92c0d902009-10-29 11:00:16 +02002475static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002476{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002477 u64 guest_efer = vmx->vcpu.arch.efer;
2478 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002479
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002480 if (!enable_ept) {
2481 /*
2482 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2483 * host CPUID is more efficient than testing guest CPUID
2484 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2485 */
2486 if (boot_cpu_has(X86_FEATURE_SMEP))
2487 guest_efer |= EFER_NX;
2488 else if (!(guest_efer & EFER_NX))
2489 ignore_bits |= EFER_NX;
2490 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002491
Avi Kivity51c6cf62007-08-29 03:48:05 +03002492 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002493 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002494 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002495 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002496#ifdef CONFIG_X86_64
2497 ignore_bits |= EFER_LMA | EFER_LME;
2498 /* SCE is meaningful only in long mode on Intel */
2499 if (guest_efer & EFER_LMA)
2500 ignore_bits &= ~(u64)EFER_SCE;
2501#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002502
2503 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002504
2505 /*
2506 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2507 * On CPUs that support "load IA32_EFER", always switch EFER
2508 * atomically, since it's faster than switching it manually.
2509 */
2510 if (cpu_has_load_ia32_efer ||
2511 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002512 if (!(guest_efer & EFER_LMA))
2513 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002514 if (guest_efer != host_efer)
2515 add_atomic_switch_msr(vmx, MSR_EFER,
2516 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002517 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002518 } else {
2519 guest_efer &= ~ignore_bits;
2520 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002521
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002522 vmx->guest_msrs[efer_offset].data = guest_efer;
2523 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2524
2525 return true;
2526 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002527}
2528
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002529#ifdef CONFIG_X86_32
2530/*
2531 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2532 * VMCS rather than the segment table. KVM uses this helper to figure
2533 * out the current bases to poke them into the VMCS before entry.
2534 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002535static unsigned long segment_base(u16 selector)
2536{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002537 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002538 unsigned long v;
2539
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002540 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002541 return 0;
2542
Thomas Garnier45fc8752017-03-14 10:05:08 -07002543 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002544
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002545 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002546 u16 ldt_selector = kvm_read_ldt();
2547
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002548 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002549 return 0;
2550
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002551 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002552 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002553 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002554 return v;
2555}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002556#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002557
Avi Kivity04d2cc72007-09-10 18:10:54 +03002558static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002559{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002560 struct vcpu_vmx *vmx = to_vmx(vcpu);
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002561#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002562 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002563#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03002564 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002565
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002566 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002567 return;
2568
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002569 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002570 /*
2571 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2572 * allow segment selectors with cpl > 0 or ti == 1.
2573 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002574 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002575 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002576
2577#ifdef CONFIG_X86_64
2578 save_fsgs_for_kvm();
2579 vmx->host_state.fs_sel = current->thread.fsindex;
2580 vmx->host_state.gs_sel = current->thread.gsindex;
2581#else
Avi Kivity9581d442010-10-19 16:46:55 +02002582 savesegment(fs, vmx->host_state.fs_sel);
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002583 savesegment(gs, vmx->host_state.gs_sel);
2584#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002585 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002586 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002587 vmx->host_state.fs_reload_needed = 0;
2588 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002589 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002590 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002591 }
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002592 if (!(vmx->host_state.gs_sel & 7))
2593 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002594 else {
2595 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002596 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002597 }
2598
2599#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002600 savesegment(ds, vmx->host_state.ds_sel);
2601 savesegment(es, vmx->host_state.es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002602
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002603 vmcs_writel(HOST_FS_BASE, current->thread.fsbase);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002604 vmcs_writel(HOST_GS_BASE, cpu_kernelmode_gs_base(cpu));
Avi Kivity707c0872007-05-02 17:33:43 +03002605
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002606 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Avi Kivityc8770e72010-11-11 12:37:26 +02002607 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002608 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002609#else
2610 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2611 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2612#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002613 if (boot_cpu_has(X86_FEATURE_MPX))
2614 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002615 for (i = 0; i < vmx->save_nmsrs; ++i)
2616 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002617 vmx->guest_msrs[i].data,
2618 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002619}
2620
Avi Kivitya9b21b62008-06-24 11:48:49 +03002621static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002622{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002623 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002624 return;
2625
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002626 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002627 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002628#ifdef CONFIG_X86_64
2629 if (is_long_mode(&vmx->vcpu))
2630 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2631#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002632 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002633 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002634#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002635 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002636#else
2637 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002638#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002639 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002640 if (vmx->host_state.fs_reload_needed)
2641 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002642#ifdef CONFIG_X86_64
2643 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2644 loadsegment(ds, vmx->host_state.ds_sel);
2645 loadsegment(es, vmx->host_state.es_sel);
2646 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002647#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002648 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002649#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002650 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002651#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002652 if (vmx->host_state.msr_host_bndcfgs)
2653 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002654 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002655}
2656
Avi Kivitya9b21b62008-06-24 11:48:49 +03002657static void vmx_load_host_state(struct vcpu_vmx *vmx)
2658{
2659 preempt_disable();
2660 __vmx_load_host_state(vmx);
2661 preempt_enable();
2662}
2663
Feng Wu28b835d2015-09-18 22:29:54 +08002664static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2665{
2666 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2667 struct pi_desc old, new;
2668 unsigned int dest;
2669
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002670 /*
2671 * In case of hot-plug or hot-unplug, we may have to undo
2672 * vmx_vcpu_pi_put even if there is no assigned device. And we
2673 * always keep PI.NDST up to date for simplicity: it makes the
2674 * code easier, and CPU migration is not a fast path.
2675 */
2676 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002677 return;
2678
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002679 /*
2680 * First handle the simple case where no cmpxchg is necessary; just
2681 * allow posting non-urgent interrupts.
2682 *
2683 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2684 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2685 * expects the VCPU to be on the blocked_vcpu_list that matches
2686 * PI.NDST.
2687 */
2688 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2689 vcpu->cpu == cpu) {
2690 pi_clear_sn(pi_desc);
2691 return;
2692 }
2693
2694 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002695 do {
2696 old.control = new.control = pi_desc->control;
2697
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002698 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002699
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002700 if (x2apic_enabled())
2701 new.ndst = dest;
2702 else
2703 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002704
Feng Wu28b835d2015-09-18 22:29:54 +08002705 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002706 } while (cmpxchg64(&pi_desc->control, old.control,
2707 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002708}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002709
Peter Feinerc95ba922016-08-17 09:36:47 -07002710static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2711{
2712 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2713 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2714}
2715
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716/*
2717 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2718 * vcpu mutex is already taken.
2719 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002720static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002722 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002723 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002725 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002726 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002727 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002728 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002729
2730 /*
2731 * Read loaded_vmcs->cpu should be before fetching
2732 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2733 * See the comments in __loaded_vmcs_clear().
2734 */
2735 smp_rmb();
2736
Nadav Har'Eld462b812011-05-24 15:26:10 +03002737 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2738 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002739 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002740 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002741 }
2742
2743 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2744 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2745 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01002746 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002747 }
2748
2749 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002750 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002751 unsigned long sysenter_esp;
2752
2753 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002754
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755 /*
2756 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002757 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002759 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01002760 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002761 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002763 /*
2764 * VM exits change the host TR limit to 0x67 after a VM
2765 * exit. This is okay, since 0x67 covers everything except
2766 * the IO bitmap and have have code to handle the IO bitmap
2767 * being lost after a VM exit.
2768 */
2769 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2770
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2772 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002773
Nadav Har'Eld462b812011-05-24 15:26:10 +03002774 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775 }
Feng Wu28b835d2015-09-18 22:29:54 +08002776
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002777 /* Setup TSC multiplier */
2778 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002779 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2780 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002781
Feng Wu28b835d2015-09-18 22:29:54 +08002782 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002783 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08002784 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08002785}
2786
2787static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2788{
2789 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2790
2791 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002792 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2793 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002794 return;
2795
2796 /* Set SN when the vCPU is preempted */
2797 if (vcpu->preempted)
2798 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799}
2800
2801static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2802{
Feng Wu28b835d2015-09-18 22:29:54 +08002803 vmx_vcpu_pi_put(vcpu);
2804
Avi Kivitya9b21b62008-06-24 11:48:49 +03002805 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806}
2807
Wanpeng Lif244dee2017-07-20 01:11:54 -07002808static bool emulation_required(struct kvm_vcpu *vcpu)
2809{
2810 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2811}
2812
Avi Kivityedcafe32009-12-30 18:07:40 +02002813static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2814
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002815/*
2816 * Return the cr0 value that a nested guest would read. This is a combination
2817 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2818 * its hypervisor (cr0_read_shadow).
2819 */
2820static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2821{
2822 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2823 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2824}
2825static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2826{
2827 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2828 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2829}
2830
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2832{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002833 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002834
Avi Kivity6de12732011-03-07 12:51:22 +02002835 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2836 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2837 rflags = vmcs_readl(GUEST_RFLAGS);
2838 if (to_vmx(vcpu)->rmode.vm86_active) {
2839 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2840 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2841 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2842 }
2843 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002844 }
Avi Kivity6de12732011-03-07 12:51:22 +02002845 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846}
2847
2848static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2849{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002850 unsigned long old_rflags = vmx_get_rflags(vcpu);
2851
Avi Kivity6de12732011-03-07 12:51:22 +02002852 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2853 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002854 if (to_vmx(vcpu)->rmode.vm86_active) {
2855 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002856 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002857 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002858 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002859
2860 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2861 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002862}
2863
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002864static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002865{
2866 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2867 int ret = 0;
2868
2869 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002870 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002871 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002872 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002873
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002874 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002875}
2876
2877static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2878{
2879 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2880 u32 interruptibility = interruptibility_old;
2881
2882 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2883
Jan Kiszka48005f62010-02-19 19:38:07 +01002884 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002885 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002886 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002887 interruptibility |= GUEST_INTR_STATE_STI;
2888
2889 if ((interruptibility != interruptibility_old))
2890 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2891}
2892
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2894{
2895 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002897 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002899 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002900
Glauber Costa2809f5d2009-05-12 16:21:05 -04002901 /* skipping an emulated instruction also counts */
2902 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903}
2904
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002905static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2906 unsigned long exit_qual)
2907{
2908 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2909 unsigned int nr = vcpu->arch.exception.nr;
2910 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2911
2912 if (vcpu->arch.exception.has_error_code) {
2913 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2914 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2915 }
2916
2917 if (kvm_exception_is_soft(nr))
2918 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2919 else
2920 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2921
2922 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2923 vmx_get_nmi_mask(vcpu))
2924 intr_info |= INTR_INFO_UNBLOCK_NMI;
2925
2926 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2927}
2928
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002929/*
2930 * KVM wants to inject page-faults which it got to the guest. This function
2931 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002932 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002933static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002934{
2935 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002936 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002937
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002938 if (nr == PF_VECTOR) {
2939 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002940 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002941 return 1;
2942 }
2943 /*
2944 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2945 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2946 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2947 * can be written only when inject_pending_event runs. This should be
2948 * conditional on a new capability---if the capability is disabled,
2949 * kvm_multiple_exception would write the ancillary information to
2950 * CR2 or DR6, for backwards ABI-compatibility.
2951 */
2952 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2953 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002954 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002955 return 1;
2956 }
2957 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002958 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002959 if (nr == DB_VECTOR)
2960 *exit_qual = vcpu->arch.dr6;
2961 else
2962 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002963 return 1;
2964 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002965 }
2966
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002967 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002968}
2969
Wanpeng Licaa057a2018-03-12 04:53:03 -07002970static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
2971{
2972 /*
2973 * Ensure that we clear the HLT state in the VMCS. We don't need to
2974 * explicitly skip the instruction because if the HLT state is set,
2975 * then the instruction is already executing and RIP has already been
2976 * advanced.
2977 */
2978 if (kvm_hlt_in_guest(vcpu->kvm) &&
2979 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
2980 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
2981}
2982
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002983static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002984{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002985 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002986 unsigned nr = vcpu->arch.exception.nr;
2987 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002988 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002989 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002990
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002991 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002992 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002993 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2994 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002995
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002996 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002997 int inc_eip = 0;
2998 if (kvm_exception_is_soft(nr))
2999 inc_eip = vcpu->arch.event_exit_inst_len;
3000 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003001 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02003002 return;
3003 }
3004
Sean Christophersonadd5ff72018-03-23 09:34:00 -07003005 WARN_ON_ONCE(vmx->emulation_required);
3006
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003007 if (kvm_exception_is_soft(nr)) {
3008 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
3009 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01003010 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3011 } else
3012 intr_info |= INTR_TYPE_HARD_EXCEPTION;
3013
3014 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07003015
3016 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02003017}
3018
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003019static bool vmx_rdtscp_supported(void)
3020{
3021 return cpu_has_vmx_rdtscp();
3022}
3023
Mao, Junjiead756a12012-07-02 01:18:48 +00003024static bool vmx_invpcid_supported(void)
3025{
3026 return cpu_has_vmx_invpcid() && enable_ept;
3027}
3028
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029/*
Eddie Donga75beee2007-05-17 18:55:15 +03003030 * Swap MSR entry in host/guest MSR entry array.
3031 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003032static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03003033{
Avi Kivity26bb0982009-09-07 11:14:12 +03003034 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003035
3036 tmp = vmx->guest_msrs[to];
3037 vmx->guest_msrs[to] = vmx->guest_msrs[from];
3038 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03003039}
3040
3041/*
Avi Kivitye38aea32007-04-19 13:22:48 +03003042 * Set up the vmcs to automatically save and restore system
3043 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
3044 * mode, as fiddling with msrs is very expensive.
3045 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003046static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03003047{
Avi Kivity26bb0982009-09-07 11:14:12 +03003048 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03003049
Eddie Donga75beee2007-05-17 18:55:15 +03003050 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003051#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10003052 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10003053 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03003054 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003055 move_msr_up(vmx, index, save_nmsrs++);
3056 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003057 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003058 move_msr_up(vmx, index, save_nmsrs++);
3059 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03003060 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10003061 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003062 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02003063 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003064 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03003065 /*
Brian Gerst8c065852010-07-17 09:03:26 -04003066 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03003067 * if efer.sce is enabled.
3068 */
Brian Gerst8c065852010-07-17 09:03:26 -04003069 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02003070 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10003071 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003072 }
Eddie Donga75beee2007-05-17 18:55:15 +03003073#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02003074 index = __find_msr_index(vmx, MSR_EFER);
3075 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03003076 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03003077
Avi Kivity26bb0982009-09-07 11:14:12 +03003078 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02003079
Yang Zhang8d146952013-01-25 10:18:50 +08003080 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003081 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03003082}
3083
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003084static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003086 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003087
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02003088 if (is_guest_mode(vcpu) &&
3089 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
3090 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
3091
3092 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093}
3094
3095/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10003096 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10003098static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003099{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003100 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03003101 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003102 * We're here if L1 chose not to trap WRMSR to TSC. According
3103 * to the spec, this should set L1's TSC; The offset that L1
3104 * set for L2 remains unchanged, and still needs to be added
3105 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03003106 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003107 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003108 /* recalculate vmcs02.TSC_OFFSET: */
3109 vmcs12 = get_vmcs12(vcpu);
3110 vmcs_write64(TSC_OFFSET, offset +
3111 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
3112 vmcs12->tsc_offset : 0));
3113 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09003114 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
3115 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03003116 vmcs_write64(TSC_OFFSET, offset);
3117 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118}
3119
Nadav Har'El801d3422011-05-25 23:02:23 +03003120/*
3121 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
3122 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
3123 * all guests if the "nested" module option is off, and can also be disabled
3124 * for a single guest by disabling its VMX cpuid bit.
3125 */
3126static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
3127{
Radim Krčmářd6321d42017-08-05 00:12:49 +02003128 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03003129}
3130
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003132 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
3133 * returned for the various VMX controls MSRs when nested VMX is enabled.
3134 * The same values should also be used to verify that vmcs12 control fields are
3135 * valid during nested entry from L1 to L2.
3136 * Each of these control msrs has a low and high 32-bit half: A low bit is on
3137 * if the corresponding bit in the (32-bit) control field *must* be on, and a
3138 * bit in the high half is on if the corresponding bit in the control field
3139 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003141static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003142{
Paolo Bonzini13893092018-02-26 13:40:09 +01003143 if (!nested) {
3144 memset(msrs, 0, sizeof(*msrs));
3145 return;
3146 }
3147
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003148 /*
3149 * Note that as a general rule, the high half of the MSRs (bits in
3150 * the control fields which may be 1) should be initialized by the
3151 * intersection of the underlying hardware's MSR (i.e., features which
3152 * can be supported) and the list of features we want to expose -
3153 * because they are known to be properly supported in our code.
3154 * Also, usually, the low half of the MSRs (bits which must be 1) can
3155 * be set to 0, meaning that L1 may turn off any of these bits. The
3156 * reason is that if one of these bits is necessary, it will appear
3157 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
3158 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02003159 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003160 * These rules have exceptions below.
3161 */
3162
3163 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01003164 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003165 msrs->pinbased_ctls_low,
3166 msrs->pinbased_ctls_high);
3167 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003168 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003169 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003170 PIN_BASED_EXT_INTR_MASK |
3171 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01003172 PIN_BASED_VIRTUAL_NMIS |
3173 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003174 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003175 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01003176 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003177
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02003178 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003179 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003180 msrs->exit_ctls_low,
3181 msrs->exit_ctls_high);
3182 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003183 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04003184
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003185 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003186#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003187 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003188#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01003189 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003190 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003191 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003192 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003193 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3194
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003195 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003196 msrs->exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197
Jan Kiszka2996fca2014-06-16 13:59:43 +02003198 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003199 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003200
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003201 /* entry controls */
3202 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003203 msrs->entry_ctls_low,
3204 msrs->entry_ctls_high);
3205 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003206 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003207 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003208#ifdef CONFIG_X86_64
3209 VM_ENTRY_IA32E_MODE |
3210#endif
3211 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003212 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003213 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003214 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003215 msrs->entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02003216
Jan Kiszka2996fca2014-06-16 13:59:43 +02003217 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003218 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003219
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003220 /* cpu-based controls */
3221 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003222 msrs->procbased_ctls_low,
3223 msrs->procbased_ctls_high);
3224 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003225 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003226 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003227 CPU_BASED_VIRTUAL_INTR_PENDING |
3228 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003229 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3230 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3231 CPU_BASED_CR3_STORE_EXITING |
3232#ifdef CONFIG_X86_64
3233 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3234#endif
3235 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003236 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3237 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3238 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3239 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003240 /*
3241 * We can allow some features even when not supported by the
3242 * hardware. For example, L1 can specify an MSR bitmap - and we
3243 * can use it to avoid exits to L1 - even when L0 runs L2
3244 * without MSR bitmaps.
3245 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003246 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003247 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003248 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003249
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003250 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003251 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003252 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3253
Paolo Bonzini80154d72017-08-24 13:55:35 +02003254 /*
3255 * secondary cpu-based controls. Do not include those that
3256 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3257 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003258 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003259 msrs->secondary_ctls_low,
3260 msrs->secondary_ctls_high);
3261 msrs->secondary_ctls_low = 0;
3262 msrs->secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01003263 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02003264 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003265 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003266 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003267 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003268 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003269
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003270 if (enable_ept) {
3271 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003272 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003273 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003274 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003275 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003276 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003277 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003278 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003279 msrs->ept_caps &= vmx_capability.ept;
3280 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003281 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3282 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003283 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003284 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003285 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003286 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003287 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003288 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003289
Bandan Das27c42a12017-08-03 15:54:42 -04003290 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003291 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003292 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003293 /*
3294 * Advertise EPTP switching unconditionally
3295 * since we emulate it
3296 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003297 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003298 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003299 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003300 }
3301
Paolo Bonzinief697a72016-03-18 16:58:38 +01003302 /*
3303 * Old versions of KVM use the single-context version without
3304 * checking for support, so declare that it is supported even
3305 * though it is treated as global context. The alternative is
3306 * not failing the single-context invvpid, and it is worse.
3307 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003308 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003309 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003310 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003311 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003312 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003313 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003314
Radim Krčmář0790ec12015-03-17 14:02:32 +01003315 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003316 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003317 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3318
Jan Kiszkac18911a2013-03-13 16:06:41 +01003319 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003320 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003321 msrs->misc_low,
3322 msrs->misc_high);
3323 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3324 msrs->misc_low |=
Jim Mattsonf4160e42018-05-29 09:11:33 -07003325 MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS |
Wincy Vanb9c237b2015-02-03 23:56:30 +08003326 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003327 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003328 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003329
3330 /*
3331 * This MSR reports some information about VMX support. We
3332 * should return information about the VMX we emulate for the
3333 * guest, and the VMCS structure we give it - not about the
3334 * VMX support of the underlying hardware.
3335 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003336 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003337 VMCS12_REVISION |
3338 VMX_BASIC_TRUE_CTLS |
3339 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3340 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3341
3342 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003343 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003344
3345 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003346 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003347 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3348 * We picked the standard core2 setting.
3349 */
3350#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3351#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003352 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3353 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003354
3355 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003356 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3357 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003358
3359 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003360 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003361}
3362
David Matlack38991522016-11-29 18:14:08 -08003363/*
3364 * if fixed0[i] == 1: val[i] must be 1
3365 * if fixed1[i] == 0: val[i] must be 0
3366 */
3367static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3368{
3369 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003370}
3371
3372static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3373{
David Matlack38991522016-11-29 18:14:08 -08003374 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003375}
3376
3377static inline u64 vmx_control_msr(u32 low, u32 high)
3378{
3379 return low | ((u64)high << 32);
3380}
3381
David Matlack62cc6b9d2016-11-29 18:14:07 -08003382static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3383{
3384 superset &= mask;
3385 subset &= mask;
3386
3387 return (superset | subset) == superset;
3388}
3389
3390static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3391{
3392 const u64 feature_and_reserved =
3393 /* feature (except bit 48; see below) */
3394 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3395 /* reserved */
3396 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003397 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003398
3399 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3400 return -EINVAL;
3401
3402 /*
3403 * KVM does not emulate a version of VMX that constrains physical
3404 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3405 */
3406 if (data & BIT_ULL(48))
3407 return -EINVAL;
3408
3409 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3410 vmx_basic_vmcs_revision_id(data))
3411 return -EINVAL;
3412
3413 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3414 return -EINVAL;
3415
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003416 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003417 return 0;
3418}
3419
3420static int
3421vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3422{
3423 u64 supported;
3424 u32 *lowp, *highp;
3425
3426 switch (msr_index) {
3427 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003428 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3429 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003430 break;
3431 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003432 lowp = &vmx->nested.msrs.procbased_ctls_low;
3433 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003434 break;
3435 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003436 lowp = &vmx->nested.msrs.exit_ctls_low;
3437 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003438 break;
3439 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003440 lowp = &vmx->nested.msrs.entry_ctls_low;
3441 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003442 break;
3443 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003444 lowp = &vmx->nested.msrs.secondary_ctls_low;
3445 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003446 break;
3447 default:
3448 BUG();
3449 }
3450
3451 supported = vmx_control_msr(*lowp, *highp);
3452
3453 /* Check must-be-1 bits are still 1. */
3454 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3455 return -EINVAL;
3456
3457 /* Check must-be-0 bits are still 0. */
3458 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3459 return -EINVAL;
3460
3461 *lowp = data;
3462 *highp = data >> 32;
3463 return 0;
3464}
3465
3466static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3467{
3468 const u64 feature_and_reserved_bits =
3469 /* feature */
3470 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3471 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3472 /* reserved */
3473 GENMASK_ULL(13, 9) | BIT_ULL(31);
3474 u64 vmx_misc;
3475
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003476 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3477 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003478
3479 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3480 return -EINVAL;
3481
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003482 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003483 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3484 vmx_misc_preemption_timer_rate(data) !=
3485 vmx_misc_preemption_timer_rate(vmx_misc))
3486 return -EINVAL;
3487
3488 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3489 return -EINVAL;
3490
3491 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3492 return -EINVAL;
3493
3494 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3495 return -EINVAL;
3496
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003497 vmx->nested.msrs.misc_low = data;
3498 vmx->nested.msrs.misc_high = data >> 32;
Jim Mattsonf4160e42018-05-29 09:11:33 -07003499
3500 /*
3501 * If L1 has read-only VM-exit information fields, use the
3502 * less permissive vmx_vmwrite_bitmap to specify write
3503 * permissions for the shadow VMCS.
3504 */
3505 if (enable_shadow_vmcs && !nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
3506 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
3507
David Matlack62cc6b9d2016-11-29 18:14:07 -08003508 return 0;
3509}
3510
3511static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3512{
3513 u64 vmx_ept_vpid_cap;
3514
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003515 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3516 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003517
3518 /* Every bit is either reserved or a feature bit. */
3519 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3520 return -EINVAL;
3521
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003522 vmx->nested.msrs.ept_caps = data;
3523 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003524 return 0;
3525}
3526
3527static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3528{
3529 u64 *msr;
3530
3531 switch (msr_index) {
3532 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003533 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003534 break;
3535 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003536 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003537 break;
3538 default:
3539 BUG();
3540 }
3541
3542 /*
3543 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3544 * must be 1 in the restored value.
3545 */
3546 if (!is_bitwise_subset(data, *msr, -1ULL))
3547 return -EINVAL;
3548
3549 *msr = data;
3550 return 0;
3551}
3552
3553/*
3554 * Called when userspace is restoring VMX MSRs.
3555 *
3556 * Returns 0 on success, non-0 otherwise.
3557 */
3558static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3559{
3560 struct vcpu_vmx *vmx = to_vmx(vcpu);
3561
Jim Mattsona943ac52018-05-29 09:11:32 -07003562 /*
3563 * Don't allow changes to the VMX capability MSRs while the vCPU
3564 * is in VMX operation.
3565 */
3566 if (vmx->nested.vmxon)
3567 return -EBUSY;
3568
David Matlack62cc6b9d2016-11-29 18:14:07 -08003569 switch (msr_index) {
3570 case MSR_IA32_VMX_BASIC:
3571 return vmx_restore_vmx_basic(vmx, data);
3572 case MSR_IA32_VMX_PINBASED_CTLS:
3573 case MSR_IA32_VMX_PROCBASED_CTLS:
3574 case MSR_IA32_VMX_EXIT_CTLS:
3575 case MSR_IA32_VMX_ENTRY_CTLS:
3576 /*
3577 * The "non-true" VMX capability MSRs are generated from the
3578 * "true" MSRs, so we do not support restoring them directly.
3579 *
3580 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3581 * should restore the "true" MSRs with the must-be-1 bits
3582 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3583 * DEFAULT SETTINGS".
3584 */
3585 return -EINVAL;
3586 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3587 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3588 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3589 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3590 case MSR_IA32_VMX_PROCBASED_CTLS2:
3591 return vmx_restore_control_msr(vmx, msr_index, data);
3592 case MSR_IA32_VMX_MISC:
3593 return vmx_restore_vmx_misc(vmx, data);
3594 case MSR_IA32_VMX_CR0_FIXED0:
3595 case MSR_IA32_VMX_CR4_FIXED0:
3596 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3597 case MSR_IA32_VMX_CR0_FIXED1:
3598 case MSR_IA32_VMX_CR4_FIXED1:
3599 /*
3600 * These MSRs are generated based on the vCPU's CPUID, so we
3601 * do not support restoring them directly.
3602 */
3603 return -EINVAL;
3604 case MSR_IA32_VMX_EPT_VPID_CAP:
3605 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3606 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003607 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003608 return 0;
3609 default:
3610 /*
3611 * The rest of the VMX capability MSRs do not support restore.
3612 */
3613 return -EINVAL;
3614 }
3615}
3616
Jan Kiszkacae50132014-01-04 18:47:22 +01003617/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003618static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003619{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003620 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003621 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003622 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003623 break;
3624 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3625 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003626 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003627 msrs->pinbased_ctls_low,
3628 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003629 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3630 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003631 break;
3632 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3633 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003634 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003635 msrs->procbased_ctls_low,
3636 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003637 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3638 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003639 break;
3640 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3641 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003642 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003643 msrs->exit_ctls_low,
3644 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003645 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3646 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003647 break;
3648 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3649 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003650 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003651 msrs->entry_ctls_low,
3652 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003653 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3654 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003655 break;
3656 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003657 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003658 msrs->misc_low,
3659 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003660 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003661 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003662 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003663 break;
3664 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003665 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003666 break;
3667 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003668 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003669 break;
3670 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003671 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003672 break;
3673 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003674 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003675 break;
3676 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003677 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003678 msrs->secondary_ctls_low,
3679 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003680 break;
3681 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003682 *pdata = msrs->ept_caps |
3683 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003684 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003685 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003686 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04003687 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003688 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003689 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003690 }
3691
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003692 return 0;
3693}
3694
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003695static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3696 uint64_t val)
3697{
3698 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3699
3700 return !(val & ~valid_bits);
3701}
3702
Tom Lendacky801e4592018-02-21 13:39:51 -06003703static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
3704{
Paolo Bonzini13893092018-02-26 13:40:09 +01003705 switch (msr->index) {
3706 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3707 if (!nested)
3708 return 1;
3709 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
3710 default:
3711 return 1;
3712 }
3713
3714 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06003715}
3716
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003717/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718 * Reads an msr value (of 'msr_index') into 'pdata'.
3719 * Returns 0 on success, non-0 otherwise.
3720 * Assumes vcpu_load() was already called.
3721 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003722static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723{
Borislav Petkova6cb0992017-12-20 12:50:28 +01003724 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003725 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003726
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003727 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003728#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003730 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 break;
3732 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003733 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003734 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003735 case MSR_KERNEL_GS_BASE:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003736 vmx_load_host_state(vmx);
3737 msr_info->data = vmx->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003738 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003739#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003740 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003741 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003742 case MSR_IA32_SPEC_CTRL:
3743 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003744 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3745 return 1;
3746
3747 msr_info->data = to_vmx(vcpu)->spec_ctrl;
3748 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003749 case MSR_IA32_ARCH_CAPABILITIES:
3750 if (!msr_info->host_initiated &&
3751 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3752 return 1;
3753 msr_info->data = to_vmx(vcpu)->arch_capabilities;
3754 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003755 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003756 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003757 break;
3758 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003759 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003760 break;
3761 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003762 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003763 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003764 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003765 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003766 (!msr_info->host_initiated &&
3767 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003768 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003769 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003770 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003771 case MSR_IA32_MCG_EXT_CTL:
3772 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01003773 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08003774 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003775 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003776 msr_info->data = vcpu->arch.mcg_ext_ctl;
3777 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003778 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003779 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003780 break;
3781 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3782 if (!nested_vmx_allowed(vcpu))
3783 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003784 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
3785 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003786 case MSR_IA32_XSS:
3787 if (!vmx_xsaves_supported())
3788 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003789 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003790 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003791 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003792 if (!msr_info->host_initiated &&
3793 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003794 return 1;
3795 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003797 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003798 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003799 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003800 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003801 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003802 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803 }
3804
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805 return 0;
3806}
3807
Jan Kiszkacae50132014-01-04 18:47:22 +01003808static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3809
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810/*
3811 * Writes msr value into into the appropriate "register".
3812 * Returns 0 on success, non-0 otherwise.
3813 * Assumes vcpu_load() was already called.
3814 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003815static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003816{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003817 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003818 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003819 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003820 u32 msr_index = msr_info->index;
3821 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003822
Avi Kivity6aa8b732006-12-10 02:21:36 -08003823 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003824 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003825 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003826 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003827#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003829 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830 vmcs_writel(GUEST_FS_BASE, data);
3831 break;
3832 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003833 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834 vmcs_writel(GUEST_GS_BASE, data);
3835 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003836 case MSR_KERNEL_GS_BASE:
3837 vmx_load_host_state(vmx);
3838 vmx->msr_guest_kernel_gs_base = data;
3839 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003840#endif
3841 case MSR_IA32_SYSENTER_CS:
3842 vmcs_write32(GUEST_SYSENTER_CS, data);
3843 break;
3844 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003845 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003846 break;
3847 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003848 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003850 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003851 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003852 (!msr_info->host_initiated &&
3853 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003854 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003855 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003856 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003857 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003858 vmcs_write64(GUEST_BNDCFGS, data);
3859 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003860 case MSR_IA32_SPEC_CTRL:
3861 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003862 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3863 return 1;
3864
3865 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02003866 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003867 return 1;
3868
3869 vmx->spec_ctrl = data;
3870
3871 if (!data)
3872 break;
3873
3874 /*
3875 * For non-nested:
3876 * When it's written (to non-zero) for the first time, pass
3877 * it through.
3878 *
3879 * For nested:
3880 * The handling of the MSR bitmap for L2 guests is done in
3881 * nested_vmx_merge_msr_bitmap. We should not touch the
3882 * vmcs02.msr_bitmap here since it gets completely overwritten
3883 * in the merging. We update the vmcs01 here for L1 as well
3884 * since it will end up touching the MSR anyway now.
3885 */
3886 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
3887 MSR_IA32_SPEC_CTRL,
3888 MSR_TYPE_RW);
3889 break;
Ashok Raj15d45072018-02-01 22:59:43 +01003890 case MSR_IA32_PRED_CMD:
3891 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01003892 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3893 return 1;
3894
3895 if (data & ~PRED_CMD_IBPB)
3896 return 1;
3897
3898 if (!data)
3899 break;
3900
3901 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
3902
3903 /*
3904 * For non-nested:
3905 * When it's written (to non-zero) for the first time, pass
3906 * it through.
3907 *
3908 * For nested:
3909 * The handling of the MSR bitmap for L2 guests is done in
3910 * nested_vmx_merge_msr_bitmap. We should not touch the
3911 * vmcs02.msr_bitmap here since it gets completely overwritten
3912 * in the merging.
3913 */
3914 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
3915 MSR_TYPE_W);
3916 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003917 case MSR_IA32_ARCH_CAPABILITIES:
3918 if (!msr_info->host_initiated)
3919 return 1;
3920 vmx->arch_capabilities = data;
3921 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003922 case MSR_IA32_CR_PAT:
3923 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003924 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3925 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003926 vmcs_write64(GUEST_IA32_PAT, data);
3927 vcpu->arch.pat = data;
3928 break;
3929 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003930 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003931 break;
Will Auldba904632012-11-29 12:42:50 -08003932 case MSR_IA32_TSC_ADJUST:
3933 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003934 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003935 case MSR_IA32_MCG_EXT_CTL:
3936 if ((!msr_info->host_initiated &&
3937 !(to_vmx(vcpu)->msr_ia32_feature_control &
3938 FEATURE_CONTROL_LMCE)) ||
3939 (data & ~MCG_EXT_CTL_LMCE_EN))
3940 return 1;
3941 vcpu->arch.mcg_ext_ctl = data;
3942 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003943 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003944 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003945 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003946 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3947 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003948 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003949 if (msr_info->host_initiated && data == 0)
3950 vmx_leave_nested(vcpu);
3951 break;
3952 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003953 if (!msr_info->host_initiated)
3954 return 1; /* they are read-only */
3955 if (!nested_vmx_allowed(vcpu))
3956 return 1;
3957 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003958 case MSR_IA32_XSS:
3959 if (!vmx_xsaves_supported())
3960 return 1;
3961 /*
3962 * The only supported bit as of Skylake is bit 8, but
3963 * it is not supported on KVM.
3964 */
3965 if (data != 0)
3966 return 1;
3967 vcpu->arch.ia32_xss = data;
3968 if (vcpu->arch.ia32_xss != host_xss)
3969 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3970 vcpu->arch.ia32_xss, host_xss);
3971 else
3972 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3973 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003974 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003975 if (!msr_info->host_initiated &&
3976 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003977 return 1;
3978 /* Check reserved bit, higher 32 bits should be zero */
3979 if ((data >> 32) != 0)
3980 return 1;
3981 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003982 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003983 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003984 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003985 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003986 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003987 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3988 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003989 ret = kvm_set_shared_msr(msr->index, msr->data,
3990 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003991 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003992 if (ret)
3993 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003994 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003995 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003996 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003997 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998 }
3999
Eddie Dong2cc51562007-05-21 07:28:09 +03004000 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004001}
4002
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004003static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004004{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004005 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
4006 switch (reg) {
4007 case VCPU_REGS_RSP:
4008 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
4009 break;
4010 case VCPU_REGS_RIP:
4011 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
4012 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004013 case VCPU_EXREG_PDPTR:
4014 if (enable_ept)
4015 ept_save_pdptrs(vcpu);
4016 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004017 default:
4018 break;
4019 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020}
4021
Avi Kivity6aa8b732006-12-10 02:21:36 -08004022static __init int cpu_has_kvm_support(void)
4023{
Eduardo Habkost6210e372008-11-17 19:03:16 -02004024 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004025}
4026
4027static __init int vmx_disabled_by_bios(void)
4028{
4029 u64 msr;
4030
4031 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04004032 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08004033 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04004034 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
4035 && tboot_enabled())
4036 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08004037 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04004038 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08004039 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08004040 && !tboot_enabled()) {
4041 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08004042 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04004043 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08004044 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08004045 /* launched w/o TXT and VMX disabled */
4046 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
4047 && !tboot_enabled())
4048 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04004049 }
4050
4051 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004052}
4053
Dongxiao Xu7725b892010-05-11 18:29:38 +08004054static void kvm_cpu_vmxon(u64 addr)
4055{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004056 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004057 intel_pt_handle_vmx(1);
4058
Dongxiao Xu7725b892010-05-11 18:29:38 +08004059 asm volatile (ASM_VMX_VMXON_RAX
4060 : : "a"(&addr), "m"(addr)
4061 : "memory", "cc");
4062}
4063
Radim Krčmář13a34e02014-08-28 15:13:03 +02004064static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065{
4066 int cpu = raw_smp_processor_id();
4067 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04004068 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004069
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004070 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02004071 return -EBUSY;
4072
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004073 /*
4074 * This can happen if we hot-added a CPU but failed to allocate
4075 * VP assist page for it.
4076 */
4077 if (static_branch_unlikely(&enable_evmcs) &&
4078 !hv_get_vp_assist_page(cpu))
4079 return -EFAULT;
4080
Nadav Har'Eld462b812011-05-24 15:26:10 +03004081 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08004082 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
4083 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08004084
4085 /*
4086 * Now we can enable the vmclear operation in kdump
4087 * since the loaded_vmcss_on_cpu list on this cpu
4088 * has been initialized.
4089 *
4090 * Though the cpu is not in VMX operation now, there
4091 * is no problem to enable the vmclear operation
4092 * for the loaded_vmcss_on_cpu list is empty!
4093 */
4094 crash_enable_local_vmclear(cpu);
4095
Avi Kivity6aa8b732006-12-10 02:21:36 -08004096 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04004097
4098 test_bits = FEATURE_CONTROL_LOCKED;
4099 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
4100 if (tboot_enabled())
4101 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
4102
4103 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04004105 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
4106 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004107 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02004108 if (enable_ept)
4109 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02004110
4111 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004112}
4113
Nadav Har'Eld462b812011-05-24 15:26:10 +03004114static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03004115{
4116 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03004117 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03004118
Nadav Har'Eld462b812011-05-24 15:26:10 +03004119 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
4120 loaded_vmcss_on_cpu_link)
4121 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03004122}
4123
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004124
4125/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
4126 * tricks.
4127 */
4128static void kvm_cpu_vmxoff(void)
4129{
4130 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03004131
4132 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004133 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02004134}
4135
Radim Krčmář13a34e02014-08-28 15:13:03 +02004136static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004137{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01004138 vmclear_local_loaded_vmcss();
4139 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140}
4141
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004142static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04004143 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004144{
4145 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004146 u32 ctl = ctl_min | ctl_opt;
4147
4148 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4149
4150 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
4151 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
4152
4153 /* Ensure minimum (required) set of control bits are supported. */
4154 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004155 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004156
4157 *result = ctl;
4158 return 0;
4159}
4160
Avi Kivity110312c2010-12-21 12:54:20 +02004161static __init bool allow_1_setting(u32 msr, u32 ctl)
4162{
4163 u32 vmx_msr_low, vmx_msr_high;
4164
4165 rdmsr(msr, vmx_msr_low, vmx_msr_high);
4166 return vmx_msr_high & ctl;
4167}
4168
Yang, Sheng002c7f72007-07-31 14:23:01 +03004169static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004170{
4171 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08004172 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004173 u32 _pin_based_exec_control = 0;
4174 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004175 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004176 u32 _vmexit_control = 0;
4177 u32 _vmentry_control = 0;
4178
Paolo Bonzini13893092018-02-26 13:40:09 +01004179 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05304180 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004181#ifdef CONFIG_X86_64
4182 CPU_BASED_CR8_LOAD_EXITING |
4183 CPU_BASED_CR8_STORE_EXITING |
4184#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08004185 CPU_BASED_CR3_LOAD_EXITING |
4186 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08004187 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004188 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03004189 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07004190 CPU_BASED_MWAIT_EXITING |
4191 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02004192 CPU_BASED_INVLPG_EXITING |
4193 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06004194
Sheng Yangf78e0e22007-10-29 09:40:42 +08004195 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08004196 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08004197 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004198 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
4199 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004200 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004201#ifdef CONFIG_X86_64
4202 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4203 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4204 ~CPU_BASED_CR8_STORE_EXITING;
4205#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004206 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004207 min2 = 0;
4208 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004209 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004210 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004211 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004212 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004213 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004214 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004215 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004216 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004217 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004218 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004219 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004220 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004221 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004222 SECONDARY_EXEC_RDSEED_EXITING |
4223 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004224 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004225 SECONDARY_EXEC_TSC_SCALING |
4226 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08004227 if (adjust_vmx_controls(min2, opt2,
4228 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004229 &_cpu_based_2nd_exec_control) < 0)
4230 return -EIO;
4231 }
4232#ifndef CONFIG_X86_64
4233 if (!(_cpu_based_2nd_exec_control &
4234 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4235 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4236#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004237
4238 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4239 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004240 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004241 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4242 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004243
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004244 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4245 &vmx_capability.ept, &vmx_capability.vpid);
4246
Sheng Yangd56f5462008-04-25 10:13:16 +08004247 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004248 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4249 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004250 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4251 CPU_BASED_CR3_STORE_EXITING |
4252 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004253 } else if (vmx_capability.ept) {
4254 vmx_capability.ept = 0;
4255 pr_warn_once("EPT CAP should not exist if not support "
4256 "1-setting enable EPT VM-execution control\n");
4257 }
4258 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4259 vmx_capability.vpid) {
4260 vmx_capability.vpid = 0;
4261 pr_warn_once("VPID CAP should not exist if not support "
4262 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004263 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004264
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004265 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004266#ifdef CONFIG_X86_64
4267 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4268#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004269 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004270 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004271 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4272 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004273 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004274
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004275 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4276 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4277 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004278 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4279 &_pin_based_exec_control) < 0)
4280 return -EIO;
4281
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004282 if (cpu_has_broken_vmx_preemption_timer())
4283 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004284 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004285 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004286 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4287
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004288 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004289 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004290 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4291 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004292 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004293
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004294 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004295
4296 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4297 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004298 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004299
4300#ifdef CONFIG_X86_64
4301 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4302 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004303 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004304#endif
4305
4306 /* Require Write-Back (WB) memory type for VMCS accesses. */
4307 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004308 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004309
Yang, Sheng002c7f72007-07-31 14:23:01 +03004310 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004311 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004312 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004313
4314 /* KVM supports Enlightened VMCS v1 only */
4315 if (static_branch_unlikely(&enable_evmcs))
4316 vmcs_conf->revision_id = KVM_EVMCS_VERSION;
4317 else
4318 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004319
Yang, Sheng002c7f72007-07-31 14:23:01 +03004320 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4321 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004322 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004323 vmcs_conf->vmexit_ctrl = _vmexit_control;
4324 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004325
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004326 if (static_branch_unlikely(&enable_evmcs))
4327 evmcs_sanitize_exec_ctrls(vmcs_conf);
4328
Avi Kivity110312c2010-12-21 12:54:20 +02004329 cpu_has_load_ia32_efer =
4330 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4331 VM_ENTRY_LOAD_IA32_EFER)
4332 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4333 VM_EXIT_LOAD_IA32_EFER);
4334
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004335 cpu_has_load_perf_global_ctrl =
4336 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4337 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4338 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4339 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4340
4341 /*
4342 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004343 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004344 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4345 *
4346 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4347 *
4348 * AAK155 (model 26)
4349 * AAP115 (model 30)
4350 * AAT100 (model 37)
4351 * BC86,AAY89,BD102 (model 44)
4352 * BA97 (model 46)
4353 *
4354 */
4355 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4356 switch (boot_cpu_data.x86_model) {
4357 case 26:
4358 case 30:
4359 case 37:
4360 case 44:
4361 case 46:
4362 cpu_has_load_perf_global_ctrl = false;
4363 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4364 "does not work properly. Using workaround\n");
4365 break;
4366 default:
4367 break;
4368 }
4369 }
4370
Borislav Petkov782511b2016-04-04 22:25:03 +02004371 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004372 rdmsrl(MSR_IA32_XSS, host_xss);
4373
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004374 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004375}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376
4377static struct vmcs *alloc_vmcs_cpu(int cpu)
4378{
4379 int node = cpu_to_node(cpu);
4380 struct page *pages;
4381 struct vmcs *vmcs;
4382
Vlastimil Babka96db8002015-09-08 15:03:50 -07004383 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004384 if (!pages)
4385 return NULL;
4386 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004387 memset(vmcs, 0, vmcs_config.size);
4388 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004389 return vmcs;
4390}
4391
Avi Kivity6aa8b732006-12-10 02:21:36 -08004392static void free_vmcs(struct vmcs *vmcs)
4393{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004394 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395}
4396
Nadav Har'Eld462b812011-05-24 15:26:10 +03004397/*
4398 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4399 */
4400static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4401{
4402 if (!loaded_vmcs->vmcs)
4403 return;
4404 loaded_vmcs_clear(loaded_vmcs);
4405 free_vmcs(loaded_vmcs->vmcs);
4406 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004407 if (loaded_vmcs->msr_bitmap)
4408 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004409 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004410}
4411
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004412static struct vmcs *alloc_vmcs(void)
4413{
4414 return alloc_vmcs_cpu(raw_smp_processor_id());
4415}
4416
4417static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4418{
4419 loaded_vmcs->vmcs = alloc_vmcs();
4420 if (!loaded_vmcs->vmcs)
4421 return -ENOMEM;
4422
4423 loaded_vmcs->shadow_vmcs = NULL;
4424 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004425
4426 if (cpu_has_vmx_msr_bitmap()) {
4427 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4428 if (!loaded_vmcs->msr_bitmap)
4429 goto out_vmcs;
4430 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004431
Arnd Bergmann1f008e12018-05-25 17:36:17 +02004432 if (IS_ENABLED(CONFIG_HYPERV) &&
4433 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004434 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
4435 struct hv_enlightened_vmcs *evmcs =
4436 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
4437
4438 evmcs->hv_enlightenments_control.msr_bitmap = 1;
4439 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004440 }
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004441 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004442
4443out_vmcs:
4444 free_loaded_vmcs(loaded_vmcs);
4445 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004446}
4447
Sam Ravnborg39959582007-06-01 00:47:13 -07004448static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449{
4450 int cpu;
4451
Zachary Amsden3230bb42009-09-29 11:38:37 -10004452 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004453 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004454 per_cpu(vmxarea, cpu) = NULL;
4455 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004456}
4457
Jim Mattsond37f4262017-12-22 12:12:16 -08004458enum vmcs_field_width {
4459 VMCS_FIELD_WIDTH_U16 = 0,
4460 VMCS_FIELD_WIDTH_U64 = 1,
4461 VMCS_FIELD_WIDTH_U32 = 2,
4462 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004463};
4464
Jim Mattsond37f4262017-12-22 12:12:16 -08004465static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004466{
4467 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004468 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004469 return (field >> 13) & 0x3 ;
4470}
4471
4472static inline int vmcs_field_readonly(unsigned long field)
4473{
4474 return (((field >> 10) & 0x3) == 1);
4475}
4476
Bandan Dasfe2b2012014-04-21 15:20:14 -04004477static void init_vmcs_shadow_fields(void)
4478{
4479 int i, j;
4480
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004481 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4482 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004483 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004484 (i + 1 == max_shadow_read_only_fields ||
4485 shadow_read_only_fields[i + 1] != field + 1))
4486 pr_err("Missing field from shadow_read_only_field %x\n",
4487 field + 1);
4488
4489 clear_bit(field, vmx_vmread_bitmap);
4490#ifdef CONFIG_X86_64
4491 if (field & 1)
4492 continue;
4493#endif
4494 if (j < i)
4495 shadow_read_only_fields[j] = field;
4496 j++;
4497 }
4498 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004499
4500 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004501 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004502 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004503 (i + 1 == max_shadow_read_write_fields ||
4504 shadow_read_write_fields[i + 1] != field + 1))
4505 pr_err("Missing field from shadow_read_write_field %x\n",
4506 field + 1);
4507
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004508 /*
4509 * PML and the preemption timer can be emulated, but the
4510 * processor cannot vmwrite to fields that don't exist
4511 * on bare metal.
4512 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004513 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004514 case GUEST_PML_INDEX:
4515 if (!cpu_has_vmx_pml())
4516 continue;
4517 break;
4518 case VMX_PREEMPTION_TIMER_VALUE:
4519 if (!cpu_has_vmx_preemption_timer())
4520 continue;
4521 break;
4522 case GUEST_INTR_STATUS:
4523 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004524 continue;
4525 break;
4526 default:
4527 break;
4528 }
4529
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004530 clear_bit(field, vmx_vmwrite_bitmap);
4531 clear_bit(field, vmx_vmread_bitmap);
4532#ifdef CONFIG_X86_64
4533 if (field & 1)
4534 continue;
4535#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004536 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004537 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004538 j++;
4539 }
4540 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004541}
4542
Avi Kivity6aa8b732006-12-10 02:21:36 -08004543static __init int alloc_kvm_area(void)
4544{
4545 int cpu;
4546
Zachary Amsden3230bb42009-09-29 11:38:37 -10004547 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004548 struct vmcs *vmcs;
4549
4550 vmcs = alloc_vmcs_cpu(cpu);
4551 if (!vmcs) {
4552 free_kvm_area();
4553 return -ENOMEM;
4554 }
4555
4556 per_cpu(vmxarea, cpu) = vmcs;
4557 }
4558 return 0;
4559}
4560
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004561static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004562 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004563{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004564 if (!emulate_invalid_guest_state) {
4565 /*
4566 * CS and SS RPL should be equal during guest entry according
4567 * to VMX spec, but in reality it is not always so. Since vcpu
4568 * is in the middle of the transition from real mode to
4569 * protected mode it is safe to assume that RPL 0 is a good
4570 * default value.
4571 */
4572 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004573 save->selector &= ~SEGMENT_RPL_MASK;
4574 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004575 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004576 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004577 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578}
4579
4580static void enter_pmode(struct kvm_vcpu *vcpu)
4581{
4582 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004583 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004584
Gleb Natapovd99e4152012-12-20 16:57:45 +02004585 /*
4586 * Update real mode segment cache. It may be not up-to-date if sement
4587 * register was written while vcpu was in a guest mode.
4588 */
4589 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4590 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4591 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4592 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4593 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4594 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4595
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004596 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597
Avi Kivity2fb92db2011-04-27 19:42:18 +03004598 vmx_segment_cache_clear(vmx);
4599
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004600 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004601
4602 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004603 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4604 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004605 vmcs_writel(GUEST_RFLAGS, flags);
4606
Rusty Russell66aee912007-07-17 23:34:16 +10004607 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4608 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004609
4610 update_exception_bitmap(vcpu);
4611
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004612 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4613 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4614 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4615 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4616 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4617 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004618}
4619
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004620static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004621{
Mathias Krause772e0312012-08-30 01:30:19 +02004622 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004623 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624
Gleb Natapovd99e4152012-12-20 16:57:45 +02004625 var.dpl = 0x3;
4626 if (seg == VCPU_SREG_CS)
4627 var.type = 0x3;
4628
4629 if (!emulate_invalid_guest_state) {
4630 var.selector = var.base >> 4;
4631 var.base = var.base & 0xffff0;
4632 var.limit = 0xffff;
4633 var.g = 0;
4634 var.db = 0;
4635 var.present = 1;
4636 var.s = 1;
4637 var.l = 0;
4638 var.unusable = 0;
4639 var.type = 0x3;
4640 var.avl = 0;
4641 if (save->base & 0xf)
4642 printk_once(KERN_WARNING "kvm: segment base is not "
4643 "paragraph aligned when entering "
4644 "protected mode (seg=%d)", seg);
4645 }
4646
4647 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004648 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004649 vmcs_write32(sf->limit, var.limit);
4650 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004651}
4652
4653static void enter_rmode(struct kvm_vcpu *vcpu)
4654{
4655 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004656 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004657 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004659 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4660 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4661 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4662 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4663 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004664 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4665 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004666
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004667 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668
Gleb Natapov776e58e2011-03-13 12:34:27 +02004669 /*
4670 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004671 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004672 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004673 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004674 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4675 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004676
Avi Kivity2fb92db2011-04-27 19:42:18 +03004677 vmx_segment_cache_clear(vmx);
4678
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004679 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004681 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4682
4683 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004684 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004686 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687
4688 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004689 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690 update_exception_bitmap(vcpu);
4691
Gleb Natapovd99e4152012-12-20 16:57:45 +02004692 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4693 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4694 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4695 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4696 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4697 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004698
Eddie Dong8668a3c2007-10-10 14:26:45 +08004699 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004700}
4701
Amit Shah401d10d2009-02-20 22:53:37 +05304702static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4703{
4704 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004705 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4706
4707 if (!msr)
4708 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304709
Avi Kivity44ea2b12009-09-06 15:55:37 +03004710 /*
4711 * Force kernel_gs_base reloading before EFER changes, as control
4712 * of this msr depends on is_long_mode().
4713 */
4714 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004715 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304716 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004717 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304718 msr->data = efer;
4719 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004720 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304721
4722 msr->data = efer & ~EFER_LME;
4723 }
4724 setup_msrs(vmx);
4725}
4726
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004727#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728
4729static void enter_lmode(struct kvm_vcpu *vcpu)
4730{
4731 u32 guest_tr_ar;
4732
Avi Kivity2fb92db2011-04-27 19:42:18 +03004733 vmx_segment_cache_clear(to_vmx(vcpu));
4734
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004736 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004737 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4738 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004739 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004740 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4741 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004742 }
Avi Kivityda38f432010-07-06 11:30:49 +03004743 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744}
4745
4746static void exit_lmode(struct kvm_vcpu *vcpu)
4747{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004748 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004749 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750}
4751
4752#endif
4753
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004754static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
4755 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004756{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004757 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004758 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4759 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004760 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004761 } else {
4762 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004763 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004764}
4765
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004766static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004767{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004768 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004769}
4770
Avi Kivitye8467fd2009-12-29 18:43:06 +02004771static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4772{
4773 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4774
4775 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4776 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4777}
4778
Avi Kivityaff48ba2010-12-05 18:56:11 +02004779static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4780{
Sean Christophersonb4d18512018-03-05 12:04:40 -08004781 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02004782 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4783 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4784}
4785
Anthony Liguori25c4c272007-04-27 09:29:21 +03004786static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004787{
Avi Kivityfc78f512009-12-07 12:16:48 +02004788 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4789
4790 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4791 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004792}
4793
Sheng Yang14394422008-04-28 12:24:45 +08004794static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4795{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004796 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4797
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004798 if (!test_bit(VCPU_EXREG_PDPTR,
4799 (unsigned long *)&vcpu->arch.regs_dirty))
4800 return;
4801
Sheng Yang14394422008-04-28 12:24:45 +08004802 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004803 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4804 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4805 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4806 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004807 }
4808}
4809
Avi Kivity8f5d5492009-05-31 18:41:29 +03004810static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4811{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004812 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4813
Avi Kivity8f5d5492009-05-31 18:41:29 +03004814 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004815 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4816 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4817 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4818 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004819 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004820
4821 __set_bit(VCPU_EXREG_PDPTR,
4822 (unsigned long *)&vcpu->arch.regs_avail);
4823 __set_bit(VCPU_EXREG_PDPTR,
4824 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004825}
4826
David Matlack38991522016-11-29 18:14:08 -08004827static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4828{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004829 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4830 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004831 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4832
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004833 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08004834 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4835 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4836 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4837
4838 return fixed_bits_valid(val, fixed0, fixed1);
4839}
4840
4841static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4842{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004843 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4844 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004845
4846 return fixed_bits_valid(val, fixed0, fixed1);
4847}
4848
4849static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4850{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004851 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
4852 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004853
4854 return fixed_bits_valid(val, fixed0, fixed1);
4855}
4856
4857/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4858#define nested_guest_cr4_valid nested_cr4_valid
4859#define nested_host_cr4_valid nested_cr4_valid
4860
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004861static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004862
4863static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4864 unsigned long cr0,
4865 struct kvm_vcpu *vcpu)
4866{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004867 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4868 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004869 if (!(cr0 & X86_CR0_PG)) {
4870 /* From paging/starting to nonpaging */
4871 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004872 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004873 (CPU_BASED_CR3_LOAD_EXITING |
4874 CPU_BASED_CR3_STORE_EXITING));
4875 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004876 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004877 } else if (!is_paging(vcpu)) {
4878 /* From nonpaging to paging */
4879 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004880 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004881 ~(CPU_BASED_CR3_LOAD_EXITING |
4882 CPU_BASED_CR3_STORE_EXITING));
4883 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004884 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004885 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004886
4887 if (!(cr0 & X86_CR0_WP))
4888 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004889}
4890
Avi Kivity6aa8b732006-12-10 02:21:36 -08004891static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4892{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004893 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004894 unsigned long hw_cr0;
4895
Gleb Natapov50378782013-02-04 16:00:28 +02004896 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004897 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004898 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004899 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004900 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004901
Gleb Natapov218e7632013-01-21 15:36:45 +02004902 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4903 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004904
Gleb Natapov218e7632013-01-21 15:36:45 +02004905 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4906 enter_rmode(vcpu);
4907 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004909#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004910 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004911 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004912 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004913 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004914 exit_lmode(vcpu);
4915 }
4916#endif
4917
Sean Christophersonb4d18512018-03-05 12:04:40 -08004918 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08004919 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4920
Avi Kivity6aa8b732006-12-10 02:21:36 -08004921 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004922 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004923 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004924
4925 /* depends on vcpu->arch.cr0 to be set to a new value */
4926 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927}
4928
Yu Zhang855feb62017-08-24 20:27:55 +08004929static int get_ept_level(struct kvm_vcpu *vcpu)
4930{
4931 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4932 return 5;
4933 return 4;
4934}
4935
Peter Feiner995f00a2017-06-30 17:26:32 -07004936static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004937{
Yu Zhang855feb62017-08-24 20:27:55 +08004938 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004939
Yu Zhang855feb62017-08-24 20:27:55 +08004940 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004941
Peter Feiner995f00a2017-06-30 17:26:32 -07004942 if (enable_ept_ad_bits &&
4943 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004944 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004945 eptp |= (root_hpa & PAGE_MASK);
4946
4947 return eptp;
4948}
4949
Avi Kivity6aa8b732006-12-10 02:21:36 -08004950static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4951{
Sheng Yang14394422008-04-28 12:24:45 +08004952 unsigned long guest_cr3;
4953 u64 eptp;
4954
4955 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004956 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004957 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004958 vmcs_write64(EPT_POINTER, eptp);
Sean Christophersone90008d2018-03-05 12:04:37 -08004959 if (enable_unrestricted_guest || is_paging(vcpu) ||
4960 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004961 guest_cr3 = kvm_read_cr3(vcpu);
4962 else
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004963 guest_cr3 = to_kvm_vmx(vcpu->kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004964 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004965 }
4966
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004967 vmx_flush_tlb(vcpu, true);
Sheng Yang14394422008-04-28 12:24:45 +08004968 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004969}
4970
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004971static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004973 /*
4974 * Pass through host's Machine Check Enable value to hw_cr4, which
4975 * is in force while we are in guest mode. Do not let guests control
4976 * this bit, even if host CR4.MCE == 0.
4977 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004978 unsigned long hw_cr4;
4979
4980 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
4981 if (enable_unrestricted_guest)
4982 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
4983 else if (to_vmx(vcpu)->rmode.vm86_active)
4984 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
4985 else
4986 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004987
Sean Christopherson64f7a112018-04-30 10:01:06 -07004988 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
4989 if (cr4 & X86_CR4_UMIP) {
4990 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02004991 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07004992 hw_cr4 &= ~X86_CR4_UMIP;
4993 } else if (!is_guest_mode(vcpu) ||
4994 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
4995 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4996 SECONDARY_EXEC_DESC);
4997 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02004998
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004999 if (cr4 & X86_CR4_VMXE) {
5000 /*
5001 * To use VMXON (and later other VMX instructions), a guest
5002 * must first be able to turn on cr4.VMXE (see handle_vmon()).
5003 * So basically the check on whether to allow nested VMX
5004 * is here.
5005 */
5006 if (!nested_vmx_allowed(vcpu))
5007 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005008 }
David Matlack38991522016-11-29 18:14:08 -08005009
5010 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005011 return 1;
5012
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005013 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08005014
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005015 if (!enable_unrestricted_guest) {
5016 if (enable_ept) {
5017 if (!is_paging(vcpu)) {
5018 hw_cr4 &= ~X86_CR4_PAE;
5019 hw_cr4 |= X86_CR4_PSE;
5020 } else if (!(cr4 & X86_CR4_PAE)) {
5021 hw_cr4 &= ~X86_CR4_PAE;
5022 }
5023 }
5024
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005025 /*
Huaitong Handdba2622016-03-22 16:51:15 +08005026 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
5027 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
5028 * to be manually disabled when guest switches to non-paging
5029 * mode.
5030 *
5031 * If !enable_unrestricted_guest, the CPU is always running
5032 * with CR0.PG=1 and CR4 needs to be modified.
5033 * If enable_unrestricted_guest, the CPU automatically
5034 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005035 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08005036 if (!is_paging(vcpu))
5037 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
5038 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01005039
Sheng Yang14394422008-04-28 12:24:45 +08005040 vmcs_writel(CR4_READ_SHADOW, cr4);
5041 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03005042 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005043}
5044
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045static void vmx_get_segment(struct kvm_vcpu *vcpu,
5046 struct kvm_segment *var, int seg)
5047{
Avi Kivitya9179492011-01-03 14:28:52 +02005048 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005049 u32 ar;
5050
Gleb Natapovc6ad11532012-12-12 19:10:51 +02005051 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005052 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02005053 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03005054 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03005055 return;
Avi Kivity1390a282012-08-21 17:07:08 +03005056 var->base = vmx_read_guest_seg_base(vmx, seg);
5057 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5058 return;
Avi Kivitya9179492011-01-03 14:28:52 +02005059 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005060 var->base = vmx_read_guest_seg_base(vmx, seg);
5061 var->limit = vmx_read_guest_seg_limit(vmx, seg);
5062 var->selector = vmx_read_guest_seg_selector(vmx, seg);
5063 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03005064 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065 var->type = ar & 15;
5066 var->s = (ar >> 4) & 1;
5067 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03005068 /*
5069 * Some userspaces do not preserve unusable property. Since usable
5070 * segment has to be present according to VMX spec we can use present
5071 * property to amend userspace bug by making unusable segment always
5072 * nonpresent. vmx_segment_access_rights() already marks nonpresent
5073 * segment as unusable.
5074 */
5075 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005076 var->avl = (ar >> 12) & 1;
5077 var->l = (ar >> 13) & 1;
5078 var->db = (ar >> 14) & 1;
5079 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005080}
5081
Avi Kivitya9179492011-01-03 14:28:52 +02005082static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
5083{
Avi Kivitya9179492011-01-03 14:28:52 +02005084 struct kvm_segment s;
5085
5086 if (to_vmx(vcpu)->rmode.vm86_active) {
5087 vmx_get_segment(vcpu, &s, seg);
5088 return s.base;
5089 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03005090 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02005091}
5092
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005093static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02005094{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02005095 struct vcpu_vmx *vmx = to_vmx(vcpu);
5096
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005097 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02005098 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02005099 else {
5100 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005101 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02005102 }
Avi Kivity69c73022011-03-07 15:26:44 +02005103}
5104
Avi Kivity653e3102007-05-07 10:55:37 +03005105static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005106{
Avi Kivity6aa8b732006-12-10 02:21:36 -08005107 u32 ar;
5108
Avi Kivityf0495f92012-06-07 17:06:10 +03005109 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005110 ar = 1 << 16;
5111 else {
5112 ar = var->type & 15;
5113 ar |= (var->s & 1) << 4;
5114 ar |= (var->dpl & 3) << 5;
5115 ar |= (var->present & 1) << 7;
5116 ar |= (var->avl & 1) << 12;
5117 ar |= (var->l & 1) << 13;
5118 ar |= (var->db & 1) << 14;
5119 ar |= (var->g & 1) << 15;
5120 }
Avi Kivity653e3102007-05-07 10:55:37 +03005121
5122 return ar;
5123}
5124
5125static void vmx_set_segment(struct kvm_vcpu *vcpu,
5126 struct kvm_segment *var, int seg)
5127{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005128 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02005129 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03005130
Avi Kivity2fb92db2011-04-27 19:42:18 +03005131 vmx_segment_cache_clear(vmx);
5132
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005133 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
5134 vmx->rmode.segs[seg] = *var;
5135 if (seg == VCPU_SREG_TR)
5136 vmcs_write16(sf->selector, var->selector);
5137 else if (var->s)
5138 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02005139 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03005140 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02005141
Avi Kivity653e3102007-05-07 10:55:37 +03005142 vmcs_writel(sf->base, var->base);
5143 vmcs_write32(sf->limit, var->limit);
5144 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005145
5146 /*
5147 * Fix the "Accessed" bit in AR field of segment registers for older
5148 * qemu binaries.
5149 * IA32 arch specifies that at the time of processor reset the
5150 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08005151 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005152 * state vmexit when "unrestricted guest" mode is turned on.
5153 * Fix for this setup issue in cpu_reset is being pushed in the qemu
5154 * tree. Newer qemu binaries with that qemu fix would not need this
5155 * kvm hack.
5156 */
5157 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02005158 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005159
Gleb Natapovf924d662012-12-12 19:10:55 +02005160 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02005161
5162out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005163 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005164}
5165
Avi Kivity6aa8b732006-12-10 02:21:36 -08005166static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
5167{
Avi Kivity2fb92db2011-04-27 19:42:18 +03005168 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005169
5170 *db = (ar >> 14) & 1;
5171 *l = (ar >> 13) & 1;
5172}
5173
Gleb Natapov89a27f42010-02-16 10:51:48 +02005174static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005175{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005176 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
5177 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005178}
5179
Gleb Natapov89a27f42010-02-16 10:51:48 +02005180static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005181{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005182 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
5183 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005184}
5185
Gleb Natapov89a27f42010-02-16 10:51:48 +02005186static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005187{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005188 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
5189 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005190}
5191
Gleb Natapov89a27f42010-02-16 10:51:48 +02005192static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005193{
Gleb Natapov89a27f42010-02-16 10:51:48 +02005194 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
5195 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005196}
5197
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005198static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5199{
5200 struct kvm_segment var;
5201 u32 ar;
5202
5203 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005204 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005205 if (seg == VCPU_SREG_CS)
5206 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005207 ar = vmx_segment_access_rights(&var);
5208
5209 if (var.base != (var.selector << 4))
5210 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005211 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005212 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005213 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005214 return false;
5215
5216 return true;
5217}
5218
5219static bool code_segment_valid(struct kvm_vcpu *vcpu)
5220{
5221 struct kvm_segment cs;
5222 unsigned int cs_rpl;
5223
5224 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005225 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005226
Avi Kivity1872a3f2009-01-04 23:26:52 +02005227 if (cs.unusable)
5228 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005229 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005230 return false;
5231 if (!cs.s)
5232 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005233 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005234 if (cs.dpl > cs_rpl)
5235 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005236 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005237 if (cs.dpl != cs_rpl)
5238 return false;
5239 }
5240 if (!cs.present)
5241 return false;
5242
5243 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5244 return true;
5245}
5246
5247static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5248{
5249 struct kvm_segment ss;
5250 unsigned int ss_rpl;
5251
5252 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005253 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005254
Avi Kivity1872a3f2009-01-04 23:26:52 +02005255 if (ss.unusable)
5256 return true;
5257 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005258 return false;
5259 if (!ss.s)
5260 return false;
5261 if (ss.dpl != ss_rpl) /* DPL != RPL */
5262 return false;
5263 if (!ss.present)
5264 return false;
5265
5266 return true;
5267}
5268
5269static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5270{
5271 struct kvm_segment var;
5272 unsigned int rpl;
5273
5274 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005275 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005276
Avi Kivity1872a3f2009-01-04 23:26:52 +02005277 if (var.unusable)
5278 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005279 if (!var.s)
5280 return false;
5281 if (!var.present)
5282 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005283 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005284 if (var.dpl < rpl) /* DPL < RPL */
5285 return false;
5286 }
5287
5288 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5289 * rights flags
5290 */
5291 return true;
5292}
5293
5294static bool tr_valid(struct kvm_vcpu *vcpu)
5295{
5296 struct kvm_segment tr;
5297
5298 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5299
Avi Kivity1872a3f2009-01-04 23:26:52 +02005300 if (tr.unusable)
5301 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005302 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005303 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005304 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005305 return false;
5306 if (!tr.present)
5307 return false;
5308
5309 return true;
5310}
5311
5312static bool ldtr_valid(struct kvm_vcpu *vcpu)
5313{
5314 struct kvm_segment ldtr;
5315
5316 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5317
Avi Kivity1872a3f2009-01-04 23:26:52 +02005318 if (ldtr.unusable)
5319 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005320 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005321 return false;
5322 if (ldtr.type != 2)
5323 return false;
5324 if (!ldtr.present)
5325 return false;
5326
5327 return true;
5328}
5329
5330static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5331{
5332 struct kvm_segment cs, ss;
5333
5334 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5335 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5336
Nadav Amitb32a9912015-03-29 16:33:04 +03005337 return ((cs.selector & SEGMENT_RPL_MASK) ==
5338 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005339}
5340
5341/*
5342 * Check if guest state is valid. Returns true if valid, false if
5343 * not.
5344 * We assume that registers are always usable
5345 */
5346static bool guest_state_valid(struct kvm_vcpu *vcpu)
5347{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005348 if (enable_unrestricted_guest)
5349 return true;
5350
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005351 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005352 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005353 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5354 return false;
5355 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5356 return false;
5357 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5358 return false;
5359 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5360 return false;
5361 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5362 return false;
5363 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5364 return false;
5365 } else {
5366 /* protected mode guest state checks */
5367 if (!cs_ss_rpl_check(vcpu))
5368 return false;
5369 if (!code_segment_valid(vcpu))
5370 return false;
5371 if (!stack_segment_valid(vcpu))
5372 return false;
5373 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5374 return false;
5375 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5376 return false;
5377 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5378 return false;
5379 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5380 return false;
5381 if (!tr_valid(vcpu))
5382 return false;
5383 if (!ldtr_valid(vcpu))
5384 return false;
5385 }
5386 /* TODO:
5387 * - Add checks on RIP
5388 * - Add checks on RFLAGS
5389 */
5390
5391 return true;
5392}
5393
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005394static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5395{
5396 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5397}
5398
Mike Dayd77c26f2007-10-08 09:02:08 -04005399static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005400{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005401 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005402 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005403 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005404
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005405 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005406 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005407 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5408 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005409 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005410 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005411 r = kvm_write_guest_page(kvm, fn++, &data,
5412 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005413 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005414 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005415 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5416 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005417 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005418 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5419 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005420 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005421 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005422 r = kvm_write_guest_page(kvm, fn, &data,
5423 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5424 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005425out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005426 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005427 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005428}
5429
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005430static int init_rmode_identity_map(struct kvm *kvm)
5431{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005432 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005433 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005434 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005435 u32 tmp;
5436
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005437 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005438 mutex_lock(&kvm->slots_lock);
5439
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005440 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005441 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005442
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005443 if (!kvm_vmx->ept_identity_map_addr)
5444 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5445 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005446
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005447 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005448 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005449 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005450 goto out2;
5451
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005452 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005453 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5454 if (r < 0)
5455 goto out;
5456 /* Set up identity-mapping pagetable for EPT in real mode */
5457 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5458 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5459 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5460 r = kvm_write_guest_page(kvm, identity_map_pfn,
5461 &tmp, i * sizeof(tmp), sizeof(tmp));
5462 if (r < 0)
5463 goto out;
5464 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005465 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005466
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005467out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005468 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005469
5470out2:
5471 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005472 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005473}
5474
Avi Kivity6aa8b732006-12-10 02:21:36 -08005475static void seg_setup(int seg)
5476{
Mathias Krause772e0312012-08-30 01:30:19 +02005477 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005478 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005479
5480 vmcs_write16(sf->selector, 0);
5481 vmcs_writel(sf->base, 0);
5482 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005483 ar = 0x93;
5484 if (seg == VCPU_SREG_CS)
5485 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005486
5487 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005488}
5489
Sheng Yangf78e0e22007-10-29 09:40:42 +08005490static int alloc_apic_access_page(struct kvm *kvm)
5491{
Xiao Guangrong44841412012-09-07 14:14:20 +08005492 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005493 int r = 0;
5494
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005495 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005496 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005497 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005498 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5499 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005500 if (r)
5501 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005502
Tang Chen73a6d942014-09-11 13:38:00 +08005503 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005504 if (is_error_page(page)) {
5505 r = -EFAULT;
5506 goto out;
5507 }
5508
Tang Chenc24ae0d2014-09-24 15:57:58 +08005509 /*
5510 * Do not pin the page in memory, so that memory hot-unplug
5511 * is able to migrate it.
5512 */
5513 put_page(page);
5514 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005515out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005516 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005517 return r;
5518}
5519
Wanpeng Li991e7a02015-09-16 17:30:05 +08005520static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005521{
5522 int vpid;
5523
Avi Kivity919818a2009-03-23 18:01:29 +02005524 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005525 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005526 spin_lock(&vmx_vpid_lock);
5527 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005528 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005529 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005530 else
5531 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005532 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005533 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005534}
5535
Wanpeng Li991e7a02015-09-16 17:30:05 +08005536static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005537{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005538 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005539 return;
5540 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005541 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005542 spin_unlock(&vmx_vpid_lock);
5543}
5544
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005545static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5546 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005547{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005548 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005549
5550 if (!cpu_has_vmx_msr_bitmap())
5551 return;
5552
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005553 if (static_branch_unlikely(&enable_evmcs))
5554 evmcs_touch_msr_bitmap();
5555
Sheng Yang25c5f222008-03-28 13:18:56 +08005556 /*
5557 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5558 * have the write-low and read-high bitmap offsets the wrong way round.
5559 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5560 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005561 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005562 if (type & MSR_TYPE_R)
5563 /* read-low */
5564 __clear_bit(msr, msr_bitmap + 0x000 / f);
5565
5566 if (type & MSR_TYPE_W)
5567 /* write-low */
5568 __clear_bit(msr, msr_bitmap + 0x800 / f);
5569
Sheng Yang25c5f222008-03-28 13:18:56 +08005570 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5571 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005572 if (type & MSR_TYPE_R)
5573 /* read-high */
5574 __clear_bit(msr, msr_bitmap + 0x400 / f);
5575
5576 if (type & MSR_TYPE_W)
5577 /* write-high */
5578 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5579
5580 }
5581}
5582
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005583static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5584 u32 msr, int type)
5585{
5586 int f = sizeof(unsigned long);
5587
5588 if (!cpu_has_vmx_msr_bitmap())
5589 return;
5590
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005591 if (static_branch_unlikely(&enable_evmcs))
5592 evmcs_touch_msr_bitmap();
5593
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005594 /*
5595 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5596 * have the write-low and read-high bitmap offsets the wrong way round.
5597 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5598 */
5599 if (msr <= 0x1fff) {
5600 if (type & MSR_TYPE_R)
5601 /* read-low */
5602 __set_bit(msr, msr_bitmap + 0x000 / f);
5603
5604 if (type & MSR_TYPE_W)
5605 /* write-low */
5606 __set_bit(msr, msr_bitmap + 0x800 / f);
5607
5608 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5609 msr &= 0x1fff;
5610 if (type & MSR_TYPE_R)
5611 /* read-high */
5612 __set_bit(msr, msr_bitmap + 0x400 / f);
5613
5614 if (type & MSR_TYPE_W)
5615 /* write-high */
5616 __set_bit(msr, msr_bitmap + 0xc00 / f);
5617
5618 }
5619}
5620
5621static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5622 u32 msr, int type, bool value)
5623{
5624 if (value)
5625 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
5626 else
5627 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
5628}
5629
Wincy Vanf2b93282015-02-03 23:56:03 +08005630/*
5631 * If a msr is allowed by L0, we should check whether it is allowed by L1.
5632 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
5633 */
5634static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
5635 unsigned long *msr_bitmap_nested,
5636 u32 msr, int type)
5637{
5638 int f = sizeof(unsigned long);
5639
Wincy Vanf2b93282015-02-03 23:56:03 +08005640 /*
5641 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5642 * have the write-low and read-high bitmap offsets the wrong way round.
5643 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5644 */
5645 if (msr <= 0x1fff) {
5646 if (type & MSR_TYPE_R &&
5647 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
5648 /* read-low */
5649 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
5650
5651 if (type & MSR_TYPE_W &&
5652 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
5653 /* write-low */
5654 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
5655
5656 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5657 msr &= 0x1fff;
5658 if (type & MSR_TYPE_R &&
5659 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
5660 /* read-high */
5661 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
5662
5663 if (type & MSR_TYPE_W &&
5664 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
5665 /* write-high */
5666 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
5667
5668 }
5669}
5670
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005671static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02005672{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005673 u8 mode = 0;
5674
5675 if (cpu_has_secondary_exec_ctrls() &&
5676 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
5677 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
5678 mode |= MSR_BITMAP_MODE_X2APIC;
5679 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
5680 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
5681 }
5682
5683 if (is_long_mode(vcpu))
5684 mode |= MSR_BITMAP_MODE_LM;
5685
5686 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08005687}
5688
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005689#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
5690
5691static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
5692 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08005693{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005694 int msr;
5695
5696 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
5697 unsigned word = msr / BITS_PER_LONG;
5698 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
5699 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005700 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005701
5702 if (mode & MSR_BITMAP_MODE_X2APIC) {
5703 /*
5704 * TPR reads and writes can be virtualized even if virtual interrupt
5705 * delivery is not in use.
5706 */
5707 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
5708 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
5709 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
5710 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
5711 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
5712 }
5713 }
5714}
5715
5716static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
5717{
5718 struct vcpu_vmx *vmx = to_vmx(vcpu);
5719 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
5720 u8 mode = vmx_msr_bitmap_mode(vcpu);
5721 u8 changed = mode ^ vmx->msr_bitmap_mode;
5722
5723 if (!changed)
5724 return;
5725
5726 vmx_set_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW,
5727 !(mode & MSR_BITMAP_MODE_LM));
5728
5729 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
5730 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
5731
5732 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02005733}
5734
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005735static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005736{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005737 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005738}
5739
David Matlackc9f04402017-08-01 14:00:40 -07005740static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5741{
5742 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5743 gfn_t gfn;
5744
5745 /*
5746 * Don't need to mark the APIC access page dirty; it is never
5747 * written to by the CPU during APIC virtualization.
5748 */
5749
5750 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5751 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5752 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5753 }
5754
5755 if (nested_cpu_has_posted_intr(vmcs12)) {
5756 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5757 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5758 }
5759}
5760
5761
David Hildenbrand6342c502017-01-25 11:58:58 +01005762static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005763{
5764 struct vcpu_vmx *vmx = to_vmx(vcpu);
5765 int max_irr;
5766 void *vapic_page;
5767 u16 status;
5768
David Matlackc9f04402017-08-01 14:00:40 -07005769 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5770 return;
Wincy Van705699a2015-02-03 23:58:17 +08005771
David Matlackc9f04402017-08-01 14:00:40 -07005772 vmx->nested.pi_pending = false;
5773 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5774 return;
Wincy Van705699a2015-02-03 23:58:17 +08005775
David Matlackc9f04402017-08-01 14:00:40 -07005776 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5777 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005778 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02005779 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
5780 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08005781 kunmap(vmx->nested.virtual_apic_page);
5782
5783 status = vmcs_read16(GUEST_INTR_STATUS);
5784 if ((u8)max_irr > ((u8)status & 0xff)) {
5785 status &= ~0xff;
5786 status |= (u8)max_irr;
5787 vmcs_write16(GUEST_INTR_STATUS, status);
5788 }
5789 }
David Matlackc9f04402017-08-01 14:00:40 -07005790
5791 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005792}
5793
Wincy Van06a55242017-04-28 13:13:59 +08005794static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5795 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005796{
5797#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005798 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5799
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005800 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005801 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005802 * The vector of interrupt to be delivered to vcpu had
5803 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005804 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005805 * Following cases will be reached in this block, and
5806 * we always send a notification event in all cases as
5807 * explained below.
5808 *
5809 * Case 1: vcpu keeps in non-root mode. Sending a
5810 * notification event posts the interrupt to vcpu.
5811 *
5812 * Case 2: vcpu exits to root mode and is still
5813 * runnable. PIR will be synced to vIRR before the
5814 * next vcpu entry. Sending a notification event in
5815 * this case has no effect, as vcpu is not in root
5816 * mode.
5817 *
5818 * Case 3: vcpu exits to root mode and is blocked.
5819 * vcpu_block() has already synced PIR to vIRR and
5820 * never blocks vcpu if vIRR is not cleared. Therefore,
5821 * a blocked vcpu here does not wait for any requested
5822 * interrupts in PIR, and sending a notification event
5823 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005824 */
Feng Wu28b835d2015-09-18 22:29:54 +08005825
Wincy Van06a55242017-04-28 13:13:59 +08005826 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005827 return true;
5828 }
5829#endif
5830 return false;
5831}
5832
Wincy Van705699a2015-02-03 23:58:17 +08005833static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5834 int vector)
5835{
5836 struct vcpu_vmx *vmx = to_vmx(vcpu);
5837
5838 if (is_guest_mode(vcpu) &&
5839 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08005840 /*
5841 * If a posted intr is not recognized by hardware,
5842 * we will accomplish it in the next vmentry.
5843 */
5844 vmx->nested.pi_pending = true;
5845 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02005846 /* the PIR and ON have been set by L1. */
5847 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
5848 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005849 return 0;
5850 }
5851 return -1;
5852}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005854 * Send interrupt to vcpu via posted interrupt way.
5855 * 1. If target vcpu is running(non-root mode), send posted interrupt
5856 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5857 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5858 * interrupt from PIR in next vmentry.
5859 */
5860static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5861{
5862 struct vcpu_vmx *vmx = to_vmx(vcpu);
5863 int r;
5864
Wincy Van705699a2015-02-03 23:58:17 +08005865 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5866 if (!r)
5867 return;
5868
Yang Zhanga20ed542013-04-11 19:25:15 +08005869 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5870 return;
5871
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005872 /* If a previous notification has sent the IPI, nothing to do. */
5873 if (pi_test_and_set_on(&vmx->pi_desc))
5874 return;
5875
Wincy Van06a55242017-04-28 13:13:59 +08005876 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005877 kvm_vcpu_kick(vcpu);
5878}
5879
Avi Kivity6aa8b732006-12-10 02:21:36 -08005880/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005881 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5882 * will not change in the lifetime of the guest.
5883 * Note that host-state that does change is set elsewhere. E.g., host-state
5884 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5885 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005886static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005887{
5888 u32 low32, high32;
5889 unsigned long tmpl;
5890 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005891 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005892
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005893 cr0 = read_cr0();
5894 WARN_ON(cr0 & X86_CR0_TS);
5895 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005896
5897 /*
5898 * Save the most likely value for this task's CR3 in the VMCS.
5899 * We can't use __get_current_cr3_fast() because we're not atomic.
5900 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005901 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005902 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005903 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005904
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005905 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005906 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005907 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005908 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005909
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005910 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005911#ifdef CONFIG_X86_64
5912 /*
5913 * Load null selectors, so we can avoid reloading them in
5914 * __vmx_load_host_state(), in case userspace uses the null selectors
5915 * too (the expected case).
5916 */
5917 vmcs_write16(HOST_DS_SELECTOR, 0);
5918 vmcs_write16(HOST_ES_SELECTOR, 0);
5919#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005920 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5921 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005922#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005923 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5924 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5925
Juergen Gross87930012017-09-04 12:25:27 +02005926 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005927 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005928 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005929
Avi Kivity83287ea422012-09-16 15:10:57 +03005930 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005931
5932 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5933 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5934 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5935 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5936
5937 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5938 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5939 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5940 }
5941}
5942
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005943static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5944{
5945 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5946 if (enable_ept)
5947 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005948 if (is_guest_mode(&vmx->vcpu))
5949 vmx->vcpu.arch.cr4_guest_owned_bits &=
5950 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005951 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5952}
5953
Yang Zhang01e439b2013-04-11 19:25:12 +08005954static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5955{
5956 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5957
Andrey Smetanind62caab2015-11-10 15:36:33 +03005958 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005959 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005960
5961 if (!enable_vnmi)
5962 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
5963
Yunhong Jiang64672c92016-06-13 14:19:59 -07005964 /* Enable the preemption timer dynamically */
5965 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005966 return pin_based_exec_ctrl;
5967}
5968
Andrey Smetanind62caab2015-11-10 15:36:33 +03005969static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5970{
5971 struct vcpu_vmx *vmx = to_vmx(vcpu);
5972
5973 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005974 if (cpu_has_secondary_exec_ctrls()) {
5975 if (kvm_vcpu_apicv_active(vcpu))
5976 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5977 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5978 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5979 else
5980 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5981 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5982 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5983 }
5984
5985 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005986 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005987}
5988
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005989static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5990{
5991 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005992
5993 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5994 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5995
Paolo Bonzini35754c92015-07-29 12:05:37 +02005996 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005997 exec_control &= ~CPU_BASED_TPR_SHADOW;
5998#ifdef CONFIG_X86_64
5999 exec_control |= CPU_BASED_CR8_STORE_EXITING |
6000 CPU_BASED_CR8_LOAD_EXITING;
6001#endif
6002 }
6003 if (!enable_ept)
6004 exec_control |= CPU_BASED_CR3_STORE_EXITING |
6005 CPU_BASED_CR3_LOAD_EXITING |
6006 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07006007 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
6008 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
6009 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006010 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
6011 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006012 return exec_control;
6013}
6014
Jim Mattson45ec3682017-08-23 16:32:04 -07006015static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006016{
Jim Mattson45ec3682017-08-23 16:32:04 -07006017 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006018 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006019}
6020
Jim Mattson75f4fc82017-08-23 16:32:03 -07006021static bool vmx_rdseed_supported(void)
6022{
6023 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02006024 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006025}
6026
Paolo Bonzini80154d72017-08-24 13:55:35 +02006027static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006028{
Paolo Bonzini80154d72017-08-24 13:55:35 +02006029 struct kvm_vcpu *vcpu = &vmx->vcpu;
6030
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006031 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006032
Paolo Bonzini80154d72017-08-24 13:55:35 +02006033 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006034 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6035 if (vmx->vpid == 0)
6036 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
6037 if (!enable_ept) {
6038 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
6039 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00006040 /* Enable INVPCID for non-ept guests may cause performance regression. */
6041 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006042 }
6043 if (!enable_unrestricted_guest)
6044 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07006045 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006046 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02006047 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08006048 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
6049 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08006050 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02006051
6052 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
6053 * in vmx_set_cr4. */
6054 exec_control &= ~SECONDARY_EXEC_DESC;
6055
Abel Gordonabc4fc52013-04-18 14:35:25 +03006056 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
6057 (handle_vmptrld).
6058 We can NOT enable shadow_vmcs here because we don't have yet
6059 a current VMCS12
6060 */
6061 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08006062
6063 if (!enable_pml)
6064 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08006065
Paolo Bonzini3db13482017-08-24 14:48:03 +02006066 if (vmx_xsaves_supported()) {
6067 /* Exposing XSAVES only when XSAVE is exposed */
6068 bool xsaves_enabled =
6069 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
6070 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
6071
6072 if (!xsaves_enabled)
6073 exec_control &= ~SECONDARY_EXEC_XSAVES;
6074
6075 if (nested) {
6076 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006077 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006078 SECONDARY_EXEC_XSAVES;
6079 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006080 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02006081 ~SECONDARY_EXEC_XSAVES;
6082 }
6083 }
6084
Paolo Bonzini80154d72017-08-24 13:55:35 +02006085 if (vmx_rdtscp_supported()) {
6086 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
6087 if (!rdtscp_enabled)
6088 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6089
6090 if (nested) {
6091 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006092 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006093 SECONDARY_EXEC_RDTSCP;
6094 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006095 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006096 ~SECONDARY_EXEC_RDTSCP;
6097 }
6098 }
6099
6100 if (vmx_invpcid_supported()) {
6101 /* Exposing INVPCID only when PCID is exposed */
6102 bool invpcid_enabled =
6103 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
6104 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
6105
6106 if (!invpcid_enabled) {
6107 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6108 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
6109 }
6110
6111 if (nested) {
6112 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006113 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006114 SECONDARY_EXEC_ENABLE_INVPCID;
6115 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006116 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02006117 ~SECONDARY_EXEC_ENABLE_INVPCID;
6118 }
6119 }
6120
Jim Mattson45ec3682017-08-23 16:32:04 -07006121 if (vmx_rdrand_supported()) {
6122 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
6123 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006124 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006125
6126 if (nested) {
6127 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006128 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006129 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006130 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006131 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006132 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07006133 }
6134 }
6135
Jim Mattson75f4fc82017-08-23 16:32:03 -07006136 if (vmx_rdseed_supported()) {
6137 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
6138 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02006139 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006140
6141 if (nested) {
6142 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006143 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006144 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006145 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006146 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02006147 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07006148 }
6149 }
6150
Paolo Bonzini80154d72017-08-24 13:55:35 +02006151 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006152}
6153
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006154static void ept_set_mmio_spte_mask(void)
6155{
6156 /*
6157 * EPT Misconfigurations can be generated if the value of bits 2:0
6158 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006159 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07006160 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
6161 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006162}
6163
Wanpeng Lif53cd632014-12-02 19:14:58 +08006164#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03006165/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006166 * Sets up the vmcs for emulated real mode.
6167 */
David Hildenbrand12d79912017-08-24 20:51:26 +02006168static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006169{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02006170#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006171 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02006172#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08006173 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006174
Abel Gordon4607c2d2013-04-18 14:35:55 +03006175 if (enable_shadow_vmcs) {
Jim Mattsonf4160e42018-05-29 09:11:33 -07006176 /*
6177 * At vCPU creation, "VMWRITE to any supported field
6178 * in the VMCS" is supported, so use the more
6179 * permissive vmx_vmread_bitmap to specify both read
6180 * and write permissions for the shadow VMCS.
6181 */
Abel Gordon4607c2d2013-04-18 14:35:55 +03006182 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
Jim Mattsonf4160e42018-05-29 09:11:33 -07006183 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmread_bitmap));
Abel Gordon4607c2d2013-04-18 14:35:55 +03006184 }
Sheng Yang25c5f222008-03-28 13:18:56 +08006185 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006186 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08006187
Avi Kivity6aa8b732006-12-10 02:21:36 -08006188 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
6189
Avi Kivity6aa8b732006-12-10 02:21:36 -08006190 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08006191 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07006192 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006193
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006194 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006195
Dan Williamsdfa169b2016-06-02 11:17:24 -07006196 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02006197 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006198 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02006199 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07006200 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08006201
Andrey Smetanind62caab2015-11-10 15:36:33 +03006202 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006203 vmcs_write64(EOI_EXIT_BITMAP0, 0);
6204 vmcs_write64(EOI_EXIT_BITMAP1, 0);
6205 vmcs_write64(EOI_EXIT_BITMAP2, 0);
6206 vmcs_write64(EOI_EXIT_BITMAP3, 0);
6207
6208 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006209
Li RongQing0bcf2612015-12-03 13:29:34 +08006210 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006211 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006212 }
6213
Wanpeng Lib31c1142018-03-12 04:53:04 -07006214 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006215 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006216 vmx->ple_window = ple_window;
6217 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006218 }
6219
Xiao Guangrongc3707952011-07-12 03:28:04 +08006220 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6221 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006222 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6223
Avi Kivity9581d442010-10-19 16:46:55 +02006224 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6225 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006226 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006227#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006228 rdmsrl(MSR_FS_BASE, a);
6229 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
6230 rdmsrl(MSR_GS_BASE, a);
6231 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
6232#else
6233 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6234 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
6235#endif
6236
Bandan Das2a499e42017-08-03 15:54:41 -04006237 if (cpu_has_vmx_vmfunc())
6238 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6239
Eddie Dong2cc51562007-05-21 07:28:09 +03006240 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6241 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006242 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03006243 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006244 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006245
Radim Krčmář74545702015-04-27 15:11:25 +02006246 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6247 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006248
Paolo Bonzini03916db2014-07-24 14:21:57 +02006249 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006250 u32 index = vmx_msr_index[i];
6251 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006252 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006253
6254 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6255 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006256 if (wrmsr_safe(index, data_low, data_high) < 0)
6257 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006258 vmx->guest_msrs[j].index = i;
6259 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006260 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006261 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006262 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006263
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01006264 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
6265 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, vmx->arch_capabilities);
Gleb Natapov2961e8762013-11-25 15:37:13 +02006266
6267 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006268
6269 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006270 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006271
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006272 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6273 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6274
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006275 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006276
Wanpeng Lif53cd632014-12-02 19:14:58 +08006277 if (vmx_xsaves_supported())
6278 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6279
Peter Feiner4e595162016-07-07 14:49:58 -07006280 if (enable_pml) {
6281 ASSERT(vmx->pml_pg);
6282 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6283 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6284 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006285}
6286
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006287static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006288{
6289 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006290 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006291 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006292
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006293 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006294 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006295
Wanpeng Li518e7b92018-02-28 14:03:31 +08006296 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006297 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006298 kvm_set_cr8(vcpu, 0);
6299
6300 if (!init_event) {
6301 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6302 MSR_IA32_APICBASE_ENABLE;
6303 if (kvm_vcpu_is_reset_bsp(vcpu))
6304 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6305 apic_base_msr.host_initiated = true;
6306 kvm_set_apic_base(vcpu, &apic_base_msr);
6307 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006308
Avi Kivity2fb92db2011-04-27 19:42:18 +03006309 vmx_segment_cache_clear(vmx);
6310
Avi Kivity5706be02008-08-20 15:07:31 +03006311 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006312 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006313 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006314
6315 seg_setup(VCPU_SREG_DS);
6316 seg_setup(VCPU_SREG_ES);
6317 seg_setup(VCPU_SREG_FS);
6318 seg_setup(VCPU_SREG_GS);
6319 seg_setup(VCPU_SREG_SS);
6320
6321 vmcs_write16(GUEST_TR_SELECTOR, 0);
6322 vmcs_writel(GUEST_TR_BASE, 0);
6323 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6324 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6325
6326 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6327 vmcs_writel(GUEST_LDTR_BASE, 0);
6328 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6329 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6330
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006331 if (!init_event) {
6332 vmcs_write32(GUEST_SYSENTER_CS, 0);
6333 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6334 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6335 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6336 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006337
Wanpeng Lic37c2872017-11-20 14:52:21 -08006338 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006339 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006340
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006341 vmcs_writel(GUEST_GDTR_BASE, 0);
6342 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6343
6344 vmcs_writel(GUEST_IDTR_BASE, 0);
6345 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6346
Anthony Liguori443381a2010-12-06 10:53:38 -06006347 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006348 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006349 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006350 if (kvm_mpx_supported())
6351 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006352
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006353 setup_msrs(vmx);
6354
Avi Kivity6aa8b732006-12-10 02:21:36 -08006355 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6356
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006357 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006358 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006359 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006360 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006361 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006362 vmcs_write32(TPR_THRESHOLD, 0);
6363 }
6364
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006365 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006366
Sheng Yang2384d2b2008-01-17 15:14:33 +08006367 if (vmx->vpid != 0)
6368 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6369
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006370 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006371 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006372 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006373 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006374 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006375
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006376 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006377
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006378 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006379 if (init_event)
6380 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006381}
6382
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006383/*
6384 * In nested virtualization, check if L1 asked to exit on external interrupts.
6385 * For most existing hypervisors, this will always return true.
6386 */
6387static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6388{
6389 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6390 PIN_BASED_EXT_INTR_MASK;
6391}
6392
Bandan Das77b0f5d2014-04-19 18:17:45 -04006393/*
6394 * In nested virtualization, check if L1 has set
6395 * VM_EXIT_ACK_INTR_ON_EXIT
6396 */
6397static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6398{
6399 return get_vmcs12(vcpu)->vm_exit_controls &
6400 VM_EXIT_ACK_INTR_ON_EXIT;
6401}
6402
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006403static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6404{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006405 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006406}
6407
Jan Kiszkac9a79532014-03-07 20:03:15 +01006408static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006409{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006410 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6411 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006412}
6413
Jan Kiszkac9a79532014-03-07 20:03:15 +01006414static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006415{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006416 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006417 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006418 enable_irq_window(vcpu);
6419 return;
6420 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006421
Paolo Bonzini47c01522016-12-19 11:44:07 +01006422 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6423 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006424}
6425
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006426static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006427{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006428 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006429 uint32_t intr;
6430 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006431
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006432 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006433
Avi Kivityfa89a812008-09-01 15:57:51 +03006434 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006435 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006436 int inc_eip = 0;
6437 if (vcpu->arch.interrupt.soft)
6438 inc_eip = vcpu->arch.event_exit_inst_len;
6439 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006440 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006441 return;
6442 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006443 intr = irq | INTR_INFO_VALID_MASK;
6444 if (vcpu->arch.interrupt.soft) {
6445 intr |= INTR_TYPE_SOFT_INTR;
6446 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6447 vmx->vcpu.arch.event_exit_inst_len);
6448 } else
6449 intr |= INTR_TYPE_EXT_INTR;
6450 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006451
6452 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006453}
6454
Sheng Yangf08864b2008-05-15 18:23:25 +08006455static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6456{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006457 struct vcpu_vmx *vmx = to_vmx(vcpu);
6458
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006459 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006460 /*
6461 * Tracking the NMI-blocked state in software is built upon
6462 * finding the next open IRQ window. This, in turn, depends on
6463 * well-behaving guests: They have to keep IRQs disabled at
6464 * least as long as the NMI handler runs. Otherwise we may
6465 * cause NMI nesting, maybe breaking the guest. But as this is
6466 * highly unlikely, we can live with the residual risk.
6467 */
6468 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6469 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6470 }
6471
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006472 ++vcpu->stat.nmi_injections;
6473 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006474
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006475 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006476 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006477 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006478 return;
6479 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006480
Sheng Yangf08864b2008-05-15 18:23:25 +08006481 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6482 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006483
6484 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006485}
6486
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006487static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6488{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006489 struct vcpu_vmx *vmx = to_vmx(vcpu);
6490 bool masked;
6491
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006492 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006493 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006494 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006495 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006496 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6497 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6498 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006499}
6500
6501static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6502{
6503 struct vcpu_vmx *vmx = to_vmx(vcpu);
6504
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006505 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006506 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6507 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6508 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6509 }
6510 } else {
6511 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6512 if (masked)
6513 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6514 GUEST_INTR_STATE_NMI);
6515 else
6516 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6517 GUEST_INTR_STATE_NMI);
6518 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006519}
6520
Jan Kiszka2505dc92013-04-14 12:12:47 +02006521static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6522{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006523 if (to_vmx(vcpu)->nested.nested_run_pending)
6524 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006525
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006526 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006527 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6528 return 0;
6529
Jan Kiszka2505dc92013-04-14 12:12:47 +02006530 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6531 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6532 | GUEST_INTR_STATE_NMI));
6533}
6534
Gleb Natapov78646122009-03-23 12:12:11 +02006535static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6536{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006537 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6538 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006539 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6540 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006541}
6542
Izik Eiduscbc94022007-10-25 00:29:55 +02006543static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6544{
6545 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006546
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006547 if (enable_unrestricted_guest)
6548 return 0;
6549
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006550 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6551 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006552 if (ret)
6553 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006554 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006555 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006556}
6557
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006558static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6559{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006560 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006561 return 0;
6562}
6563
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006564static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006565{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006566 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006567 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006568 /*
6569 * Update instruction length as we may reinject the exception
6570 * from user space while in guest debugging mode.
6571 */
6572 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6573 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006574 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006575 return false;
6576 /* fall through */
6577 case DB_VECTOR:
6578 if (vcpu->guest_debug &
6579 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6580 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006581 /* fall through */
6582 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006583 case OF_VECTOR:
6584 case BR_VECTOR:
6585 case UD_VECTOR:
6586 case DF_VECTOR:
6587 case SS_VECTOR:
6588 case GP_VECTOR:
6589 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006590 return true;
6591 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006592 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006593 return false;
6594}
6595
6596static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6597 int vec, u32 err_code)
6598{
6599 /*
6600 * Instruction with address size override prefix opcode 0x67
6601 * Cause the #SS fault with 0 error code in VM86 mode.
6602 */
6603 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
6604 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
6605 if (vcpu->arch.halt_request) {
6606 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006607 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006608 }
6609 return 1;
6610 }
6611 return 0;
6612 }
6613
6614 /*
6615 * Forward all other exceptions that are valid in real mode.
6616 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
6617 * the required debugging infrastructure rework.
6618 */
6619 kvm_queue_exception(vcpu, vec);
6620 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006621}
6622
Andi Kleena0861c02009-06-08 17:37:09 +08006623/*
6624 * Trigger machine check on the host. We assume all the MSRs are already set up
6625 * by the CPU and that we still run on the same CPU as the MCE occurred on.
6626 * We pass a fake environment to the machine check handler because we want
6627 * the guest to be always treated like user space, no matter what context
6628 * it used internally.
6629 */
6630static void kvm_machine_check(void)
6631{
6632#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
6633 struct pt_regs regs = {
6634 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
6635 .flags = X86_EFLAGS_IF,
6636 };
6637
6638 do_machine_check(&regs, 0);
6639#endif
6640}
6641
Avi Kivity851ba692009-08-24 11:10:17 +03006642static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08006643{
6644 /* already handled by vcpu_run */
6645 return 1;
6646}
6647
Avi Kivity851ba692009-08-24 11:10:17 +03006648static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649{
Avi Kivity1155f762007-11-22 11:30:47 +02006650 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006651 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006652 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006653 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006654 u32 vect_info;
6655 enum emulation_result er;
6656
Avi Kivity1155f762007-11-22 11:30:47 +02006657 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02006658 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006659
Andi Kleena0861c02009-06-08 17:37:09 +08006660 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03006661 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006662
Jim Mattsonef85b672016-12-12 11:01:37 -08006663 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02006664 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03006665
Wanpeng Li082d06e2018-04-03 16:28:48 -07006666 if (is_invalid_opcode(intr_info))
6667 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05006668
Avi Kivity6aa8b732006-12-10 02:21:36 -08006669 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06006670 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006671 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006672
Liran Alon9e869482018-03-12 13:12:51 +02006673 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
6674 WARN_ON_ONCE(!enable_vmware_backdoor);
6675 er = emulate_instruction(vcpu,
6676 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
6677 if (er == EMULATE_USER_EXIT)
6678 return 0;
6679 else if (er != EMULATE_DONE)
6680 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
6681 return 1;
6682 }
6683
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006684 /*
6685 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
6686 * MMIO, it is better to report an internal error.
6687 * See the comments in vmx_handle_exit.
6688 */
6689 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
6690 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
6691 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6692 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006693 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006694 vcpu->run->internal.data[0] = vect_info;
6695 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006696 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006697 return 0;
6698 }
6699
Avi Kivity6aa8b732006-12-10 02:21:36 -08006700 if (is_page_fault(intr_info)) {
6701 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006702 /* EPT won't cause page fault directly */
6703 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02006704 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006705 }
6706
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006707 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006708
6709 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
6710 return handle_rmode_exception(vcpu, ex_no, error_code);
6711
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006712 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01006713 case AC_VECTOR:
6714 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
6715 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006716 case DB_VECTOR:
6717 dr6 = vmcs_readl(EXIT_QUALIFICATION);
6718 if (!(vcpu->guest_debug &
6719 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01006720 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006721 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07006722 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01006723 skip_emulated_instruction(vcpu);
6724
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006725 kvm_queue_exception(vcpu, DB_VECTOR);
6726 return 1;
6727 }
6728 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
6729 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
6730 /* fall through */
6731 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006732 /*
6733 * Update instruction length as we may reinject #BP from
6734 * user space while in guest debugging mode. Reading it for
6735 * #DB as well causes no harm, it is not used in that case.
6736 */
6737 vmx->vcpu.arch.event_exit_inst_len =
6738 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006739 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03006740 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006741 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
6742 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006743 break;
6744 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006745 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
6746 kvm_run->ex.exception = ex_no;
6747 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006748 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006749 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006750 return 0;
6751}
6752
Avi Kivity851ba692009-08-24 11:10:17 +03006753static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006754{
Avi Kivity1165f5f2007-04-19 17:27:43 +03006755 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006756 return 1;
6757}
6758
Avi Kivity851ba692009-08-24 11:10:17 +03006759static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08006760{
Avi Kivity851ba692009-08-24 11:10:17 +03006761 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07006762 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08006763 return 0;
6764}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006765
Avi Kivity851ba692009-08-24 11:10:17 +03006766static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006767{
He, Qingbfdaab02007-09-12 14:18:28 +08006768 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08006769 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02006770 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006771
He, Qingbfdaab02007-09-12 14:18:28 +08006772 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02006773 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03006774
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006775 ++vcpu->stat.io_exits;
6776
Sean Christopherson432baf62018-03-08 08:57:26 -08006777 if (string)
Andre Przywara51d8b662010-12-21 11:12:02 +01006778 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006779
6780 port = exit_qualification >> 16;
6781 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08006782 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006783
Sean Christophersondca7f122018-03-08 08:57:27 -08006784 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006785}
6786
Ingo Molnar102d8322007-02-19 14:37:47 +02006787static void
6788vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6789{
6790 /*
6791 * Patch in the VMCALL instruction:
6792 */
6793 hypercall[0] = 0x0f;
6794 hypercall[1] = 0x01;
6795 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006796}
6797
Guo Chao0fa06072012-06-28 15:16:19 +08006798/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006799static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6800{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006801 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006802 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6803 unsigned long orig_val = val;
6804
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006805 /*
6806 * We get here when L2 changed cr0 in a way that did not change
6807 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006808 * but did change L0 shadowed bits. So we first calculate the
6809 * effective cr0 value that L1 would like to write into the
6810 * hardware. It consists of the L2-owned bits from the new
6811 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006812 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006813 val = (val & ~vmcs12->cr0_guest_host_mask) |
6814 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6815
David Matlack38991522016-11-29 18:14:08 -08006816 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006817 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006818
6819 if (kvm_set_cr0(vcpu, val))
6820 return 1;
6821 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006822 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006823 } else {
6824 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006825 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006826 return 1;
David Matlack38991522016-11-29 18:14:08 -08006827
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006828 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006829 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006830}
6831
6832static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6833{
6834 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006835 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6836 unsigned long orig_val = val;
6837
6838 /* analogously to handle_set_cr0 */
6839 val = (val & ~vmcs12->cr4_guest_host_mask) |
6840 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6841 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006842 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006843 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006844 return 0;
6845 } else
6846 return kvm_set_cr4(vcpu, val);
6847}
6848
Paolo Bonzini0367f202016-07-12 10:44:55 +02006849static int handle_desc(struct kvm_vcpu *vcpu)
6850{
6851 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
6852 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6853}
6854
Avi Kivity851ba692009-08-24 11:10:17 +03006855static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006856{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006857 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006858 int cr;
6859 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006860 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006861 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006862
He, Qingbfdaab02007-09-12 14:18:28 +08006863 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006864 cr = exit_qualification & 15;
6865 reg = (exit_qualification >> 8) & 15;
6866 switch ((exit_qualification >> 4) & 3) {
6867 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006868 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006869 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006870 switch (cr) {
6871 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006872 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006873 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006874 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006875 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03006876 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006877 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006878 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006879 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006880 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006881 case 8: {
6882 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006883 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006884 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006885 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006886 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006887 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006888 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006889 return ret;
6890 /*
6891 * TODO: we might be squashing a
6892 * KVM_GUESTDBG_SINGLESTEP-triggered
6893 * KVM_EXIT_DEBUG here.
6894 */
Avi Kivity851ba692009-08-24 11:10:17 +03006895 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006896 return 0;
6897 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006898 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006899 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006900 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006901 WARN_ONCE(1, "Guest should always own CR0.TS");
6902 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006903 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006904 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006905 case 1: /*mov from cr*/
6906 switch (cr) {
6907 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006908 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02006909 val = kvm_read_cr3(vcpu);
6910 kvm_register_write(vcpu, reg, val);
6911 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006912 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006913 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006914 val = kvm_get_cr8(vcpu);
6915 kvm_register_write(vcpu, reg, val);
6916 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006917 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006918 }
6919 break;
6920 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006921 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006922 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006923 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006924
Kyle Huey6affcbe2016-11-29 12:40:40 -08006925 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006926 default:
6927 break;
6928 }
Avi Kivity851ba692009-08-24 11:10:17 +03006929 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006930 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006931 (int)(exit_qualification >> 4) & 3, cr);
6932 return 0;
6933}
6934
Avi Kivity851ba692009-08-24 11:10:17 +03006935static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006936{
He, Qingbfdaab02007-09-12 14:18:28 +08006937 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006938 int dr, dr7, reg;
6939
6940 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6941 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6942
6943 /* First, if DR does not exist, trigger UD */
6944 if (!kvm_require_dr(vcpu, dr))
6945 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006946
Jan Kiszkaf2483412010-01-20 18:20:20 +01006947 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006948 if (!kvm_require_cpl(vcpu, 0))
6949 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006950 dr7 = vmcs_readl(GUEST_DR7);
6951 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006952 /*
6953 * As the vm-exit takes precedence over the debug trap, we
6954 * need to emulate the latter, either for the host or the
6955 * guest debugging itself.
6956 */
6957 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006958 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006959 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006960 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006961 vcpu->run->debug.arch.exception = DB_VECTOR;
6962 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006963 return 0;
6964 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006965 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006966 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006967 kvm_queue_exception(vcpu, DB_VECTOR);
6968 return 1;
6969 }
6970 }
6971
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006972 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006973 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6974 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006975
6976 /*
6977 * No more DR vmexits; force a reload of the debug registers
6978 * and reenter on this instruction. The next vmexit will
6979 * retrieve the full state of the debug registers.
6980 */
6981 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6982 return 1;
6983 }
6984
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006985 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6986 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006987 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006988
6989 if (kvm_get_dr(vcpu, dr, &val))
6990 return 1;
6991 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006992 } else
Nadav Amit57773922014-06-18 17:19:23 +03006993 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006994 return 1;
6995
Kyle Huey6affcbe2016-11-29 12:40:40 -08006996 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006997}
6998
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006999static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
7000{
7001 return vcpu->arch.dr6;
7002}
7003
7004static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
7005{
7006}
7007
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007008static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
7009{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007010 get_debugreg(vcpu->arch.db[0], 0);
7011 get_debugreg(vcpu->arch.db[1], 1);
7012 get_debugreg(vcpu->arch.db[2], 2);
7013 get_debugreg(vcpu->arch.db[3], 3);
7014 get_debugreg(vcpu->arch.dr6, 6);
7015 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
7016
7017 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01007018 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007019}
7020
Gleb Natapov020df072010-04-13 10:05:23 +03007021static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
7022{
7023 vmcs_writel(GUEST_DR7, val);
7024}
7025
Avi Kivity851ba692009-08-24 11:10:17 +03007026static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007027{
Kyle Huey6a908b62016-11-29 12:40:37 -08007028 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007029}
7030
Avi Kivity851ba692009-08-24 11:10:17 +03007031static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007032{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007033 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007034 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007035
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007036 msr_info.index = ecx;
7037 msr_info.host_initiated = false;
7038 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02007039 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007040 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007041 return 1;
7042 }
7043
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007044 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007045
Avi Kivity6aa8b732006-12-10 02:21:36 -08007046 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02007047 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
7048 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08007049 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007050}
7051
Avi Kivity851ba692009-08-24 11:10:17 +03007052static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007053{
Will Auld8fe8ab42012-11-29 12:42:12 -08007054 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007055 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
7056 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
7057 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007058
Will Auld8fe8ab42012-11-29 12:42:12 -08007059 msr.data = data;
7060 msr.index = ecx;
7061 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03007062 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02007063 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02007064 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007065 return 1;
7066 }
7067
Avi Kivity59200272010-01-25 19:47:02 +02007068 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007069 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007070}
7071
Avi Kivity851ba692009-08-24 11:10:17 +03007072static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007073{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01007074 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007075 return 1;
7076}
7077
Avi Kivity851ba692009-08-24 11:10:17 +03007078static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007079{
Paolo Bonzini47c01522016-12-19 11:44:07 +01007080 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7081 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04007082
Avi Kivity3842d132010-07-27 12:30:24 +03007083 kvm_make_request(KVM_REQ_EVENT, vcpu);
7084
Jan Kiszkaa26bf122008-09-26 09:30:45 +02007085 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007086 return 1;
7087}
7088
Avi Kivity851ba692009-08-24 11:10:17 +03007089static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007090{
Avi Kivityd3bef152007-06-05 15:53:05 +03007091 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007092}
7093
Avi Kivity851ba692009-08-24 11:10:17 +03007094static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02007095{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03007096 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02007097}
7098
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007099static int handle_invd(struct kvm_vcpu *vcpu)
7100{
Andre Przywara51d8b662010-12-21 11:12:02 +01007101 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007102}
7103
Avi Kivity851ba692009-08-24 11:10:17 +03007104static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03007105{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007106 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007107
7108 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007109 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03007110}
7111
Avi Kivityfee84b02011-11-10 14:57:25 +02007112static int handle_rdpmc(struct kvm_vcpu *vcpu)
7113{
7114 int err;
7115
7116 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007117 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02007118}
7119
Avi Kivity851ba692009-08-24 11:10:17 +03007120static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02007121{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007122 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02007123}
7124
Dexuan Cui2acf9232010-06-10 11:27:12 +08007125static int handle_xsetbv(struct kvm_vcpu *vcpu)
7126{
7127 u64 new_bv = kvm_read_edx_eax(vcpu);
7128 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
7129
7130 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08007131 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08007132 return 1;
7133}
7134
Wanpeng Lif53cd632014-12-02 19:14:58 +08007135static int handle_xsaves(struct kvm_vcpu *vcpu)
7136{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007137 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007138 WARN(1, "this should never happen\n");
7139 return 1;
7140}
7141
7142static int handle_xrstors(struct kvm_vcpu *vcpu)
7143{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007144 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08007145 WARN(1, "this should never happen\n");
7146 return 1;
7147}
7148
Avi Kivity851ba692009-08-24 11:10:17 +03007149static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08007150{
Kevin Tian58fbbf22011-08-30 13:56:17 +03007151 if (likely(fasteoi)) {
7152 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7153 int access_type, offset;
7154
7155 access_type = exit_qualification & APIC_ACCESS_TYPE;
7156 offset = exit_qualification & APIC_ACCESS_OFFSET;
7157 /*
7158 * Sane guest uses MOV to write EOI, with written value
7159 * not cared. So make a short-circuit here by avoiding
7160 * heavy instruction emulation.
7161 */
7162 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
7163 (offset == APIC_EOI)) {
7164 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007165 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03007166 }
7167 }
Andre Przywara51d8b662010-12-21 11:12:02 +01007168 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08007169}
7170
Yang Zhangc7c9c562013-01-25 10:18:51 +08007171static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
7172{
7173 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7174 int vector = exit_qualification & 0xff;
7175
7176 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
7177 kvm_apic_set_eoi_accelerated(vcpu, vector);
7178 return 1;
7179}
7180
Yang Zhang83d4c282013-01-25 10:18:49 +08007181static int handle_apic_write(struct kvm_vcpu *vcpu)
7182{
7183 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7184 u32 offset = exit_qualification & 0xfff;
7185
7186 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
7187 kvm_apic_write_nodecode(vcpu, offset);
7188 return 1;
7189}
7190
Avi Kivity851ba692009-08-24 11:10:17 +03007191static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02007192{
Jan Kiszka60637aa2008-09-26 09:30:47 +02007193 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02007194 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02007195 bool has_error_code = false;
7196 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02007197 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007198 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007199
7200 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007201 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007202 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02007203
7204 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7205
7206 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007207 if (reason == TASK_SWITCH_GATE && idt_v) {
7208 switch (type) {
7209 case INTR_TYPE_NMI_INTR:
7210 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007211 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007212 break;
7213 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007214 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007215 kvm_clear_interrupt_queue(vcpu);
7216 break;
7217 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007218 if (vmx->idt_vectoring_info &
7219 VECTORING_INFO_DELIVER_CODE_MASK) {
7220 has_error_code = true;
7221 error_code =
7222 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7223 }
7224 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007225 case INTR_TYPE_SOFT_EXCEPTION:
7226 kvm_clear_exception_queue(vcpu);
7227 break;
7228 default:
7229 break;
7230 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007231 }
Izik Eidus37817f22008-03-24 23:14:53 +02007232 tss_selector = exit_qualification;
7233
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007234 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7235 type != INTR_TYPE_EXT_INTR &&
7236 type != INTR_TYPE_NMI_INTR))
7237 skip_emulated_instruction(vcpu);
7238
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007239 if (kvm_task_switch(vcpu, tss_selector,
7240 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7241 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007242 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7243 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7244 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007245 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007246 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007247
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007248 /*
7249 * TODO: What about debug traps on tss switch?
7250 * Are we supposed to inject them and update dr6?
7251 */
7252
7253 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007254}
7255
Avi Kivity851ba692009-08-24 11:10:17 +03007256static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007257{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007258 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007259 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007260 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007261
Sheng Yangf9c617f2009-03-25 10:08:52 +08007262 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007263
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007264 /*
7265 * EPT violation happened while executing iret from NMI,
7266 * "blocked by NMI" bit has to be set before next VM entry.
7267 * There are errata that may cause this bit to not be set:
7268 * AAK134, BY25.
7269 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007270 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007271 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007272 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007273 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7274
Sheng Yang14394422008-04-28 12:24:45 +08007275 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007276 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007277
Junaid Shahid27959a42016-12-06 16:46:10 -08007278 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007279 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007280 ? PFERR_USER_MASK : 0;
7281 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007282 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007283 ? PFERR_WRITE_MASK : 0;
7284 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007285 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007286 ? PFERR_FETCH_MASK : 0;
7287 /* ept page table entry is present? */
7288 error_code |= (exit_qualification &
7289 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7290 EPT_VIOLATION_EXECUTABLE))
7291 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007292
Paolo Bonzinieebed242016-11-28 14:39:58 +01007293 error_code |= (exit_qualification & 0x100) != 0 ?
7294 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007295
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007296 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007297 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007298}
7299
Avi Kivity851ba692009-08-24 11:10:17 +03007300static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007301{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007302 gpa_t gpa;
7303
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007304 /*
7305 * A nested guest cannot optimize MMIO vmexits, because we have an
7306 * nGPA here instead of the required GPA.
7307 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007308 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007309 if (!is_guest_mode(vcpu) &&
7310 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007311 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007312 /*
7313 * Doing kvm_skip_emulated_instruction() depends on undefined
7314 * behavior: Intel's manual doesn't mandate
7315 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7316 * occurs and while on real hardware it was observed to be set,
7317 * other hypervisors (namely Hyper-V) don't set it, we end up
7318 * advancing IP with some random value. Disable fast mmio when
7319 * running nested and keep it for real hardware in hope that
7320 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7321 */
7322 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7323 return kvm_skip_emulated_instruction(vcpu);
7324 else
7325 return x86_emulate_instruction(vcpu, gpa, EMULTYPE_SKIP,
7326 NULL, 0) == EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007327 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007328
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007329 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007330}
7331
Avi Kivity851ba692009-08-24 11:10:17 +03007332static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007333{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007334 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007335 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7336 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007337 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007338 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007339
7340 return 1;
7341}
7342
Mohammed Gamal80ced182009-09-01 12:48:18 +02007343static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007344{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007345 struct vcpu_vmx *vmx = to_vmx(vcpu);
7346 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007347 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007348 u32 cpu_exec_ctrl;
7349 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007350 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007351
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007352 /*
7353 * We should never reach the point where we are emulating L2
7354 * due to invalid guest state as that means we incorrectly
7355 * allowed a nested VMEntry with an invalid vmcs12.
7356 */
7357 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7358
Avi Kivity49e9d552010-09-19 14:34:08 +02007359 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7360 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007361
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007362 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007363 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007364 return handle_interrupt_window(&vmx->vcpu);
7365
Radim Krčmář72875d82017-04-26 22:32:19 +02007366 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007367 return 1;
7368
Liran Alon9b8ae632017-11-05 16:56:34 +02007369 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007370
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007371 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007372 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007373 ret = 0;
7374 goto out;
7375 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007376
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007377 if (err != EMULATE_DONE)
7378 goto emulation_error;
7379
7380 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7381 vcpu->arch.exception.pending)
7382 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007383
Gleb Natapov8d76c492013-05-08 18:38:44 +03007384 if (vcpu->arch.halt_request) {
7385 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007386 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007387 goto out;
7388 }
7389
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007390 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007391 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007392 if (need_resched())
7393 schedule();
7394 }
7395
Mohammed Gamal80ced182009-09-01 12:48:18 +02007396out:
7397 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007398
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007399emulation_error:
7400 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7401 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7402 vcpu->run->internal.ndata = 0;
7403 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007404}
7405
7406static void grow_ple_window(struct kvm_vcpu *vcpu)
7407{
7408 struct vcpu_vmx *vmx = to_vmx(vcpu);
7409 int old = vmx->ple_window;
7410
Babu Mogerc8e88712018-03-16 16:37:24 -04007411 vmx->ple_window = __grow_ple_window(old, ple_window,
7412 ple_window_grow,
7413 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007414
7415 if (vmx->ple_window != old)
7416 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007417
7418 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007419}
7420
7421static void shrink_ple_window(struct kvm_vcpu *vcpu)
7422{
7423 struct vcpu_vmx *vmx = to_vmx(vcpu);
7424 int old = vmx->ple_window;
7425
Babu Mogerc8e88712018-03-16 16:37:24 -04007426 vmx->ple_window = __shrink_ple_window(old, ple_window,
7427 ple_window_shrink,
7428 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007429
7430 if (vmx->ple_window != old)
7431 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007432
7433 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007434}
7435
7436/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007437 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7438 */
7439static void wakeup_handler(void)
7440{
7441 struct kvm_vcpu *vcpu;
7442 int cpu = smp_processor_id();
7443
7444 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7445 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7446 blocked_vcpu_list) {
7447 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7448
7449 if (pi_test_on(pi_desc) == 1)
7450 kvm_vcpu_kick(vcpu);
7451 }
7452 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7453}
7454
Peng Haoe01bca22018-04-07 05:47:32 +08007455static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007456{
7457 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7458 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7459 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7460 0ull, VMX_EPT_EXECUTABLE_MASK,
7461 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007462 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007463
7464 ept_set_mmio_spte_mask();
7465 kvm_enable_tdp();
7466}
7467
Tiejun Chenf2c76482014-10-28 10:14:47 +08007468static __init int hardware_setup(void)
7469{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007470 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007471
7472 rdmsrl_safe(MSR_EFER, &host_efer);
7473
7474 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7475 kvm_define_shared_msr(i, vmx_msr_index[i]);
7476
Radim Krčmář23611332016-09-29 22:41:33 +02007477 for (i = 0; i < VMX_BITMAP_NR; i++) {
7478 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7479 if (!vmx_bitmap[i])
7480 goto out;
7481 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007482
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007483 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7484 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7485
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007486 if (setup_vmcs_config(&vmcs_config) < 0) {
7487 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007488 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007489 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007490
7491 if (boot_cpu_has(X86_FEATURE_NX))
7492 kvm_enable_efer_bits(EFER_NX);
7493
Wanpeng Li08d839c2017-03-23 05:30:08 -07007494 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7495 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007496 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007497
Tiejun Chenf2c76482014-10-28 10:14:47 +08007498 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007499 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007500 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007501 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007502 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007503
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007504 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007505 enable_ept_ad_bits = 0;
7506
Wanpeng Li8ad81822017-10-09 15:51:53 -07007507 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007508 enable_unrestricted_guest = 0;
7509
Paolo Bonziniad15a292015-01-30 16:18:49 +01007510 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007511 flexpriority_enabled = 0;
7512
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007513 if (!cpu_has_virtual_nmis())
7514 enable_vnmi = 0;
7515
Paolo Bonziniad15a292015-01-30 16:18:49 +01007516 /*
7517 * set_apic_access_page_addr() is used to reload apic access
7518 * page upon invalidation. No need to do anything if not
7519 * using the APIC_ACCESS_ADDR VMCS field.
7520 */
7521 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007522 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007523
7524 if (!cpu_has_vmx_tpr_shadow())
7525 kvm_x86_ops->update_cr8_intercept = NULL;
7526
7527 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7528 kvm_disable_largepages();
7529
Wanpeng Li0f107682017-09-28 18:06:24 -07007530 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007531 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007532 ple_window = 0;
7533 ple_window_grow = 0;
7534 ple_window_max = 0;
7535 ple_window_shrink = 0;
7536 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007537
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007538 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007539 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007540 kvm_x86_ops->sync_pir_to_irr = NULL;
7541 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007542
Haozhong Zhang64903d62015-10-20 15:39:09 +08007543 if (cpu_has_vmx_tsc_scaling()) {
7544 kvm_has_tsc_control = true;
7545 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7546 kvm_tsc_scaling_ratio_frac_bits = 48;
7547 }
7548
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007549 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7550
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007551 if (enable_ept)
7552 vmx_enable_tdp();
7553 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007554 kvm_disable_tdp();
7555
Kai Huang843e4332015-01-28 10:54:28 +08007556 /*
7557 * Only enable PML when hardware supports PML feature, and both EPT
7558 * and EPT A/D bit features are enabled -- PML depends on them to work.
7559 */
7560 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7561 enable_pml = 0;
7562
7563 if (!enable_pml) {
7564 kvm_x86_ops->slot_enable_log_dirty = NULL;
7565 kvm_x86_ops->slot_disable_log_dirty = NULL;
7566 kvm_x86_ops->flush_log_dirty = NULL;
7567 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7568 }
7569
Yunhong Jiang64672c92016-06-13 14:19:59 -07007570 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7571 u64 vmx_msr;
7572
7573 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7574 cpu_preemption_timer_multi =
7575 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7576 } else {
7577 kvm_x86_ops->set_hv_timer = NULL;
7578 kvm_x86_ops->cancel_hv_timer = NULL;
7579 }
7580
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007581 if (!cpu_has_vmx_shadow_vmcs())
7582 enable_shadow_vmcs = 0;
7583 if (enable_shadow_vmcs)
7584 init_vmcs_shadow_fields();
7585
Feng Wubf9f6ac2015-09-18 22:29:55 +08007586 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007587 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007588
Ashok Rajc45dcc72016-06-22 14:59:56 +08007589 kvm_mce_cap_supported |= MCG_LMCE_P;
7590
Tiejun Chenf2c76482014-10-28 10:14:47 +08007591 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007592
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007593out:
Radim Krčmář23611332016-09-29 22:41:33 +02007594 for (i = 0; i < VMX_BITMAP_NR; i++)
7595 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007596
7597 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007598}
7599
7600static __exit void hardware_unsetup(void)
7601{
Radim Krčmář23611332016-09-29 22:41:33 +02007602 int i;
7603
7604 for (i = 0; i < VMX_BITMAP_NR; i++)
7605 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007606
Tiejun Chenf2c76482014-10-28 10:14:47 +08007607 free_kvm_area();
7608}
7609
Avi Kivity6aa8b732006-12-10 02:21:36 -08007610/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007611 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
7612 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
7613 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03007614static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007615{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007616 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007617 grow_ple_window(vcpu);
7618
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08007619 /*
7620 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
7621 * VM-execution control is ignored if CPL > 0. OTOH, KVM
7622 * never set PAUSE_EXITING and just set PLE if supported,
7623 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
7624 */
7625 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007626 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007627}
7628
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007629static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08007630{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007631 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08007632}
7633
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007634static int handle_mwait(struct kvm_vcpu *vcpu)
7635{
7636 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
7637 return handle_nop(vcpu);
7638}
7639
Jim Mattson45ec3682017-08-23 16:32:04 -07007640static int handle_invalid_op(struct kvm_vcpu *vcpu)
7641{
7642 kvm_queue_exception(vcpu, UD_VECTOR);
7643 return 1;
7644}
7645
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007646static int handle_monitor_trap(struct kvm_vcpu *vcpu)
7647{
7648 return 1;
7649}
7650
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007651static int handle_monitor(struct kvm_vcpu *vcpu)
7652{
7653 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
7654 return handle_nop(vcpu);
7655}
7656
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007657/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007658 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7659 * set the success or error code of an emulated VMX instruction, as specified
7660 * by Vol 2B, VMX Instruction Reference, "Conventions".
7661 */
7662static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7663{
7664 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7665 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7666 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7667}
7668
7669static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7670{
7671 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7672 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7673 X86_EFLAGS_SF | X86_EFLAGS_OF))
7674 | X86_EFLAGS_CF);
7675}
7676
Abel Gordon145c28d2013-04-18 14:36:55 +03007677static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007678 u32 vm_instruction_error)
7679{
7680 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7681 /*
7682 * failValid writes the error number to the current VMCS, which
7683 * can't be done there isn't a current VMCS.
7684 */
7685 nested_vmx_failInvalid(vcpu);
7686 return;
7687 }
7688 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7689 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7690 X86_EFLAGS_SF | X86_EFLAGS_OF))
7691 | X86_EFLAGS_ZF);
7692 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7693 /*
7694 * We don't need to force a shadow sync because
7695 * VM_INSTRUCTION_ERROR is not shadowed
7696 */
7697}
Abel Gordon145c28d2013-04-18 14:36:55 +03007698
Wincy Vanff651cb2014-12-11 08:52:58 +03007699static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7700{
7701 /* TODO: not to reset guest simply here. */
7702 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007703 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007704}
7705
Jan Kiszkaf4124502014-03-07 20:03:13 +01007706static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7707{
7708 struct vcpu_vmx *vmx =
7709 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7710
7711 vmx->nested.preemption_timer_expired = true;
7712 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7713 kvm_vcpu_kick(&vmx->vcpu);
7714
7715 return HRTIMER_NORESTART;
7716}
7717
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007718/*
Bandan Das19677e32014-05-06 02:19:15 -04007719 * Decode the memory-address operand of a vmx instruction, as recorded on an
7720 * exit caused by such an instruction (run by a guest hypervisor).
7721 * On success, returns 0. When the operand is invalid, returns 1 and throws
7722 * #UD or #GP.
7723 */
7724static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7725 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007726 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007727{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007728 gva_t off;
7729 bool exn;
7730 struct kvm_segment s;
7731
Bandan Das19677e32014-05-06 02:19:15 -04007732 /*
7733 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7734 * Execution", on an exit, vmx_instruction_info holds most of the
7735 * addressing components of the operand. Only the displacement part
7736 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7737 * For how an actual address is calculated from all these components,
7738 * refer to Vol. 1, "Operand Addressing".
7739 */
7740 int scaling = vmx_instruction_info & 3;
7741 int addr_size = (vmx_instruction_info >> 7) & 7;
7742 bool is_reg = vmx_instruction_info & (1u << 10);
7743 int seg_reg = (vmx_instruction_info >> 15) & 7;
7744 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7745 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7746 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7747 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7748
7749 if (is_reg) {
7750 kvm_queue_exception(vcpu, UD_VECTOR);
7751 return 1;
7752 }
7753
7754 /* Addr = segment_base + offset */
7755 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007756 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007757 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007758 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007759 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007760 off += kvm_register_read(vcpu, index_reg)<<scaling;
7761 vmx_get_segment(vcpu, &s, seg_reg);
7762 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007763
7764 if (addr_size == 1) /* 32 bit */
7765 *ret &= 0xffffffff;
7766
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007767 /* Checks for #GP/#SS exceptions. */
7768 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007769 if (is_long_mode(vcpu)) {
7770 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7771 * non-canonical form. This is the only check on the memory
7772 * destination for long mode!
7773 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007774 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007775 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007776 /* Protected mode: apply checks for segment validity in the
7777 * following order:
7778 * - segment type check (#GP(0) may be thrown)
7779 * - usability check (#GP(0)/#SS(0))
7780 * - limit check (#GP(0)/#SS(0))
7781 */
7782 if (wr)
7783 /* #GP(0) if the destination operand is located in a
7784 * read-only data segment or any code segment.
7785 */
7786 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7787 else
7788 /* #GP(0) if the source operand is located in an
7789 * execute-only code segment
7790 */
7791 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007792 if (exn) {
7793 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7794 return 1;
7795 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007796 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7797 */
7798 exn = (s.unusable != 0);
7799 /* Protected mode: #GP(0)/#SS(0) if the memory
7800 * operand is outside the segment limit.
7801 */
7802 exn = exn || (off + sizeof(u64) > s.limit);
7803 }
7804 if (exn) {
7805 kvm_queue_exception_e(vcpu,
7806 seg_reg == VCPU_SREG_SS ?
7807 SS_VECTOR : GP_VECTOR,
7808 0);
7809 return 1;
7810 }
7811
Bandan Das19677e32014-05-06 02:19:15 -04007812 return 0;
7813}
7814
Radim Krčmářcbf71272017-05-19 15:48:51 +02007815static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007816{
7817 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007818 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007819
7820 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007821 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007822 return 1;
7823
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02007824 if (kvm_read_guest_virt(vcpu, gva, vmpointer, sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007825 kvm_inject_page_fault(vcpu, &e);
7826 return 1;
7827 }
7828
Bandan Das3573e222014-05-06 02:19:16 -04007829 return 0;
7830}
7831
Jim Mattsone29acc52016-11-30 12:03:43 -08007832static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7833{
7834 struct vcpu_vmx *vmx = to_vmx(vcpu);
7835 struct vmcs *shadow_vmcs;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007836 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08007837
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007838 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
7839 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06007840 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08007841
7842 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7843 if (!vmx->nested.cached_vmcs12)
7844 goto out_cached_vmcs12;
7845
7846 if (enable_shadow_vmcs) {
7847 shadow_vmcs = alloc_vmcs();
7848 if (!shadow_vmcs)
7849 goto out_shadow_vmcs;
7850 /* mark vmcs as shadow */
7851 shadow_vmcs->revision_id |= (1u << 31);
7852 /* init shadow vmcs */
7853 vmcs_clear(shadow_vmcs);
7854 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7855 }
7856
Jim Mattsone29acc52016-11-30 12:03:43 -08007857 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7858 HRTIMER_MODE_REL_PINNED);
7859 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7860
7861 vmx->nested.vmxon = true;
7862 return 0;
7863
7864out_shadow_vmcs:
7865 kfree(vmx->nested.cached_vmcs12);
7866
7867out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06007868 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08007869
Jim Mattsonde3a0022017-11-27 17:22:25 -06007870out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08007871 return -ENOMEM;
7872}
7873
Bandan Das3573e222014-05-06 02:19:16 -04007874/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007875 * Emulate the VMXON instruction.
7876 * Currently, we just remember that VMX is active, and do not save or even
7877 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7878 * do not currently need to store anything in that guest-allocated memory
7879 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7880 * argument is different from the VMXON pointer (which the spec says they do).
7881 */
7882static int handle_vmon(struct kvm_vcpu *vcpu)
7883{
Jim Mattsone29acc52016-11-30 12:03:43 -08007884 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007885 gpa_t vmptr;
7886 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007887 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007888 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7889 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007890
Jim Mattson70f3aac2017-04-26 08:53:46 -07007891 /*
7892 * The Intel VMX Instruction Reference lists a bunch of bits that are
7893 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7894 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7895 * Otherwise, we should fail with #UD. But most faulting conditions
7896 * have already been checked by hardware, prior to the VM-exit for
7897 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7898 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007899 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007900 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007901 kvm_queue_exception(vcpu, UD_VECTOR);
7902 return 1;
7903 }
7904
Felix Wilhelm727ba742018-06-11 09:43:44 +02007905 /* CPL=0 must be checked manually. */
7906 if (vmx_get_cpl(vcpu)) {
7907 kvm_queue_exception(vcpu, UD_VECTOR);
7908 return 1;
7909 }
7910
Abel Gordon145c28d2013-04-18 14:36:55 +03007911 if (vmx->nested.vmxon) {
7912 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007913 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007914 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007915
Haozhong Zhang3b840802016-06-22 14:59:54 +08007916 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007917 != VMXON_NEEDED_FEATURES) {
7918 kvm_inject_gp(vcpu, 0);
7919 return 1;
7920 }
7921
Radim Krčmářcbf71272017-05-19 15:48:51 +02007922 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007923 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007924
7925 /*
7926 * SDM 3: 24.11.5
7927 * The first 4 bytes of VMXON region contain the supported
7928 * VMCS revision identifier
7929 *
7930 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7931 * which replaces physical address width with 32
7932 */
7933 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7934 nested_vmx_failInvalid(vcpu);
7935 return kvm_skip_emulated_instruction(vcpu);
7936 }
7937
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007938 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7939 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007940 nested_vmx_failInvalid(vcpu);
7941 return kvm_skip_emulated_instruction(vcpu);
7942 }
7943 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7944 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007945 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007946 nested_vmx_failInvalid(vcpu);
7947 return kvm_skip_emulated_instruction(vcpu);
7948 }
7949 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007950 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007951
7952 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007953 ret = enter_vmx_operation(vcpu);
7954 if (ret)
7955 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007956
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007957 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007958 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007959}
7960
7961/*
7962 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7963 * for running VMX instructions (except VMXON, whose prerequisites are
7964 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007965 * Note that many of these exceptions have priority over VM exits, so they
7966 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007967 */
7968static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7969{
Felix Wilhelm727ba742018-06-11 09:43:44 +02007970 if (vmx_get_cpl(vcpu)) {
7971 kvm_queue_exception(vcpu, UD_VECTOR);
7972 return 0;
7973 }
7974
Jim Mattson70f3aac2017-04-26 08:53:46 -07007975 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007976 kvm_queue_exception(vcpu, UD_VECTOR);
7977 return 0;
7978 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007979 return 1;
7980}
7981
David Matlack8ca44e82017-08-01 14:00:39 -07007982static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7983{
7984 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7985 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7986}
7987
Abel Gordone7953d72013-04-18 14:37:55 +03007988static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7989{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007990 if (vmx->nested.current_vmptr == -1ull)
7991 return;
7992
Abel Gordon012f83c2013-04-18 14:39:25 +03007993 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007994 /* copy to memory all shadowed fields in case
7995 they were modified */
7996 copy_shadow_to_vmcs12(vmx);
7997 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007998 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007999 }
Wincy Van705699a2015-02-03 23:58:17 +08008000 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07008001
8002 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008003 kvm_vcpu_write_guest_page(&vmx->vcpu,
8004 vmx->nested.current_vmptr >> PAGE_SHIFT,
8005 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07008006
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008007 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03008008}
8009
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008010/*
8011 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
8012 * just stops using VMX.
8013 */
8014static void free_nested(struct vcpu_vmx *vmx)
8015{
Wanpeng Lib7455822017-11-22 14:04:00 -08008016 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008017 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008018
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008019 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08008020 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07008021 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07008022 vmx->nested.posted_intr_nv = -1;
8023 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008024 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07008025 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07008026 vmcs_clear(vmx->vmcs01.shadow_vmcs);
8027 free_vmcs(vmx->vmcs01.shadow_vmcs);
8028 vmx->vmcs01.shadow_vmcs = NULL;
8029 }
David Matlack4f2777b2016-07-13 17:16:37 -07008030 kfree(vmx->nested.cached_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06008031 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008032 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008033 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008034 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008035 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008036 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02008037 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008038 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008039 }
Wincy Van705699a2015-02-03 23:58:17 +08008040 if (vmx->nested.pi_desc_page) {
8041 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008042 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08008043 vmx->nested.pi_desc_page = NULL;
8044 vmx->nested.pi_desc = NULL;
8045 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03008046
Jim Mattsonde3a0022017-11-27 17:22:25 -06008047 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008048}
8049
8050/* Emulate the VMXOFF instruction */
8051static int handle_vmoff(struct kvm_vcpu *vcpu)
8052{
8053 if (!nested_vmx_check_permission(vcpu))
8054 return 1;
8055 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08008056 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008057 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008058}
8059
Nadav Har'El27d6c862011-05-25 23:06:59 +03008060/* Emulate the VMCLEAR instruction */
8061static int handle_vmclear(struct kvm_vcpu *vcpu)
8062{
8063 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08008064 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008065 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03008066
8067 if (!nested_vmx_check_permission(vcpu))
8068 return 1;
8069
Radim Krčmářcbf71272017-05-19 15:48:51 +02008070 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03008071 return 1;
8072
Radim Krčmářcbf71272017-05-19 15:48:51 +02008073 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8074 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
8075 return kvm_skip_emulated_instruction(vcpu);
8076 }
8077
8078 if (vmptr == vmx->nested.vmxon_ptr) {
8079 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
8080 return kvm_skip_emulated_instruction(vcpu);
8081 }
8082
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008083 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03008084 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008085
Jim Mattson587d7e722017-03-02 12:41:48 -08008086 kvm_vcpu_write_guest(vcpu,
8087 vmptr + offsetof(struct vmcs12, launch_state),
8088 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03008089
Nadav Har'El27d6c862011-05-25 23:06:59 +03008090 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008091 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03008092}
8093
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008094static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
8095
8096/* Emulate the VMLAUNCH instruction */
8097static int handle_vmlaunch(struct kvm_vcpu *vcpu)
8098{
8099 return nested_vmx_run(vcpu, true);
8100}
8101
8102/* Emulate the VMRESUME instruction */
8103static int handle_vmresume(struct kvm_vcpu *vcpu)
8104{
8105
8106 return nested_vmx_run(vcpu, false);
8107}
8108
Nadav Har'El49f705c2011-05-25 23:08:30 +03008109/*
8110 * Read a vmcs12 field. Since these can have varying lengths and we return
8111 * one type, we chose the biggest type (u64) and zero-extend the return value
8112 * to that size. Note that the caller, handle_vmread, might need to use only
8113 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
8114 * 64-bit fields are to be returned).
8115 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008116static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
8117 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03008118{
8119 short offset = vmcs_field_to_offset(field);
8120 char *p;
8121
8122 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008123 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008124
8125 p = ((char *)(get_vmcs12(vcpu))) + offset;
8126
Jim Mattsond37f4262017-12-22 12:12:16 -08008127 switch (vmcs_field_width(field)) {
8128 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008129 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008130 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008131 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008132 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008133 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008134 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008135 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008136 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008137 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03008138 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008139 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008140 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008141 WARN_ON(1);
8142 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03008143 }
8144}
8145
Abel Gordon20b97fe2013-04-18 14:36:25 +03008146
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008147static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
8148 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03008149 short offset = vmcs_field_to_offset(field);
8150 char *p = ((char *) get_vmcs12(vcpu)) + offset;
8151 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008152 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008153
Jim Mattsond37f4262017-12-22 12:12:16 -08008154 switch (vmcs_field_width(field)) {
8155 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008156 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008157 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008158 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008159 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008160 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008161 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008162 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008163 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08008164 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03008165 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008166 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008167 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008168 WARN_ON(1);
8169 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03008170 }
8171
8172}
8173
Jim Mattsonf4160e42018-05-29 09:11:33 -07008174/*
8175 * Copy the writable VMCS shadow fields back to the VMCS12, in case
8176 * they have been modified by the L1 guest. Note that the "read-only"
8177 * VM-exit information fields are actually writable if the vCPU is
8178 * configured to support "VMWRITE to any supported field in the VMCS."
8179 */
Abel Gordon16f5b902013-04-18 14:38:25 +03008180static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
8181{
Jim Mattsonf4160e42018-05-29 09:11:33 -07008182 const u16 *fields[] = {
8183 shadow_read_write_fields,
8184 shadow_read_only_fields
8185 };
8186 const int max_fields[] = {
8187 max_shadow_read_write_fields,
8188 max_shadow_read_only_fields
8189 };
8190 int i, q;
Abel Gordon16f5b902013-04-18 14:38:25 +03008191 unsigned long field;
8192 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008193 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordon16f5b902013-04-18 14:38:25 +03008194
Jan Kiszka282da872014-10-08 18:05:39 +02008195 preempt_disable();
8196
Abel Gordon16f5b902013-04-18 14:38:25 +03008197 vmcs_load(shadow_vmcs);
8198
Jim Mattsonf4160e42018-05-29 09:11:33 -07008199 for (q = 0; q < ARRAY_SIZE(fields); q++) {
8200 for (i = 0; i < max_fields[q]; i++) {
8201 field = fields[q][i];
8202 field_value = __vmcs_readl(field);
8203 vmcs12_write_any(&vmx->vcpu, field, field_value);
8204 }
8205 /*
8206 * Skip the VM-exit information fields if they are read-only.
8207 */
8208 if (!nested_cpu_has_vmwrite_any_field(&vmx->vcpu))
8209 break;
Abel Gordon16f5b902013-04-18 14:38:25 +03008210 }
8211
8212 vmcs_clear(shadow_vmcs);
8213 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02008214
8215 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03008216}
8217
Abel Gordonc3114422013-04-18 14:38:55 +03008218static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
8219{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008220 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02008221 shadow_read_write_fields,
8222 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03008223 };
Mathias Krausec2bae892013-06-26 20:36:21 +02008224 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03008225 max_shadow_read_write_fields,
8226 max_shadow_read_only_fields
8227 };
8228 int i, q;
8229 unsigned long field;
8230 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07008231 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03008232
8233 vmcs_load(shadow_vmcs);
8234
Mathias Krausec2bae892013-06-26 20:36:21 +02008235 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03008236 for (i = 0; i < max_fields[q]; i++) {
8237 field = fields[q][i];
8238 vmcs12_read_any(&vmx->vcpu, field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008239 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008240 }
8241 }
8242
8243 vmcs_clear(shadow_vmcs);
8244 vmcs_load(vmx->loaded_vmcs->vmcs);
8245}
8246
Nadav Har'El49f705c2011-05-25 23:08:30 +03008247/*
8248 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
8249 * used before) all generate the same failure when it is missing.
8250 */
8251static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
8252{
8253 struct vcpu_vmx *vmx = to_vmx(vcpu);
8254 if (vmx->nested.current_vmptr == -1ull) {
8255 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008256 return 0;
8257 }
8258 return 1;
8259}
8260
8261static int handle_vmread(struct kvm_vcpu *vcpu)
8262{
8263 unsigned long field;
8264 u64 field_value;
8265 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8266 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8267 gva_t gva = 0;
8268
Kyle Hueyeb277562016-11-29 12:40:39 -08008269 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008270 return 1;
8271
Kyle Huey6affcbe2016-11-29 12:40:40 -08008272 if (!nested_vmx_check_vmcs12(vcpu))
8273 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008274
Nadav Har'El49f705c2011-05-25 23:08:30 +03008275 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008276 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008277 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008278 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008279 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008280 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008281 }
8282 /*
8283 * Now copy part of this value to register or memory, as requested.
8284 * Note that the number of bits actually copied is 32 or 64 depending
8285 * on the guest's mode (32 or 64 bit), not on the given field's length.
8286 */
8287 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008288 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008289 field_value);
8290 } else {
8291 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008292 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008293 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008294 /* _system ok, nested_vmx_check_permission has verified cpl=0 */
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008295 kvm_write_guest_virt_system(vcpu, gva, &field_value,
8296 (is_long_mode(vcpu) ? 8 : 4), NULL);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008297 }
8298
8299 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008300 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008301}
8302
8303
8304static int handle_vmwrite(struct kvm_vcpu *vcpu)
8305{
8306 unsigned long field;
8307 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008308 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008309 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8310 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008311
Nadav Har'El49f705c2011-05-25 23:08:30 +03008312 /* The value to write might be 32 or 64 bits, depending on L1's long
8313 * mode, and eventually we need to write that into a field of several
8314 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008315 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008316 * bits into the vmcs12 field.
8317 */
8318 u64 field_value = 0;
8319 struct x86_exception e;
8320
Kyle Hueyeb277562016-11-29 12:40:39 -08008321 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008322 return 1;
8323
Kyle Huey6affcbe2016-11-29 12:40:40 -08008324 if (!nested_vmx_check_vmcs12(vcpu))
8325 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008326
Nadav Har'El49f705c2011-05-25 23:08:30 +03008327 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008328 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008329 (((vmx_instruction_info) >> 3) & 0xf));
8330 else {
8331 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008332 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008333 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008334 if (kvm_read_guest_virt(vcpu, gva, &field_value,
8335 (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008336 kvm_inject_page_fault(vcpu, &e);
8337 return 1;
8338 }
8339 }
8340
8341
Nadav Amit27e6fb52014-06-18 17:19:26 +03008342 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Jim Mattsonf4160e42018-05-29 09:11:33 -07008343 /*
8344 * If the vCPU supports "VMWRITE to any supported field in the
8345 * VMCS," then the "read-only" fields are actually read/write.
8346 */
8347 if (vmcs_field_readonly(field) &&
8348 !nested_cpu_has_vmwrite_any_field(vcpu)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008349 nested_vmx_failValid(vcpu,
8350 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008351 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008352 }
8353
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008354 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008355 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008356 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008357 }
8358
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008359 switch (field) {
8360#define SHADOW_FIELD_RW(x) case x:
8361#include "vmx_shadow_fields.h"
8362 /*
8363 * The fields that can be updated by L1 without a vmexit are
8364 * always updated in the vmcs02, the others go down the slow
8365 * path of prepare_vmcs02.
8366 */
8367 break;
8368 default:
8369 vmx->nested.dirty_vmcs12 = true;
8370 break;
8371 }
8372
Nadav Har'El49f705c2011-05-25 23:08:30 +03008373 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008374 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008375}
8376
Jim Mattsona8bc2842016-11-30 12:03:44 -08008377static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8378{
8379 vmx->nested.current_vmptr = vmptr;
8380 if (enable_shadow_vmcs) {
8381 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8382 SECONDARY_EXEC_SHADOW_VMCS);
8383 vmcs_write64(VMCS_LINK_POINTER,
8384 __pa(vmx->vmcs01.shadow_vmcs));
8385 vmx->nested.sync_shadow_vmcs = true;
8386 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008387 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008388}
8389
Nadav Har'El63846662011-05-25 23:07:29 +03008390/* Emulate the VMPTRLD instruction */
8391static int handle_vmptrld(struct kvm_vcpu *vcpu)
8392{
8393 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008394 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008395
8396 if (!nested_vmx_check_permission(vcpu))
8397 return 1;
8398
Radim Krčmářcbf71272017-05-19 15:48:51 +02008399 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008400 return 1;
8401
Radim Krčmářcbf71272017-05-19 15:48:51 +02008402 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8403 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
8404 return kvm_skip_emulated_instruction(vcpu);
8405 }
8406
8407 if (vmptr == vmx->nested.vmxon_ptr) {
8408 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
8409 return kvm_skip_emulated_instruction(vcpu);
8410 }
8411
Nadav Har'El63846662011-05-25 23:07:29 +03008412 if (vmx->nested.current_vmptr != vmptr) {
8413 struct vmcs12 *new_vmcs12;
8414 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008415 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
8416 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03008417 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008418 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008419 }
8420 new_vmcs12 = kmap(page);
8421 if (new_vmcs12->revision_id != VMCS12_REVISION) {
8422 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008423 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03008424 nested_vmx_failValid(vcpu,
8425 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008426 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008427 }
Nadav Har'El63846662011-05-25 23:07:29 +03008428
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008429 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07008430 /*
8431 * Load VMCS12 from guest memory since it is not already
8432 * cached.
8433 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008434 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8435 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008436 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008437
Jim Mattsona8bc2842016-11-30 12:03:44 -08008438 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008439 }
8440
8441 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008442 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008443}
8444
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008445/* Emulate the VMPTRST instruction */
8446static int handle_vmptrst(struct kvm_vcpu *vcpu)
8447{
8448 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8449 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8450 gva_t vmcs_gva;
8451 struct x86_exception e;
8452
8453 if (!nested_vmx_check_permission(vcpu))
8454 return 1;
8455
8456 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008457 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008458 return 1;
Felix Wilhelm727ba742018-06-11 09:43:44 +02008459 /* *_system ok, nested_vmx_check_permission has verified cpl=0 */
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008460 if (kvm_write_guest_virt_system(vcpu, vmcs_gva,
8461 (void *)&to_vmx(vcpu)->nested.current_vmptr,
8462 sizeof(u64), &e)) {
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008463 kvm_inject_page_fault(vcpu, &e);
8464 return 1;
8465 }
8466 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008467 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008468}
8469
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008470/* Emulate the INVEPT instruction */
8471static int handle_invept(struct kvm_vcpu *vcpu)
8472{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008474 u32 vmx_instruction_info, types;
8475 unsigned long type;
8476 gva_t gva;
8477 struct x86_exception e;
8478 struct {
8479 u64 eptp, gpa;
8480 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008481
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008482 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008483 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008484 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008485 kvm_queue_exception(vcpu, UD_VECTOR);
8486 return 1;
8487 }
8488
8489 if (!nested_vmx_check_permission(vcpu))
8490 return 1;
8491
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008492 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008493 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008494
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008495 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008496
Jim Mattson85c856b2016-10-26 08:38:38 -07008497 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008498 nested_vmx_failValid(vcpu,
8499 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008500 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008501 }
8502
8503 /* According to the Intel VMX instruction reference, the memory
8504 * operand is read even if it isn't needed (e.g., for type==global)
8505 */
8506 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008507 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008508 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008509 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008510 kvm_inject_page_fault(vcpu, &e);
8511 return 1;
8512 }
8513
8514 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008515 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008516 /*
8517 * TODO: track mappings and invalidate
8518 * single context requests appropriately
8519 */
8520 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008521 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008522 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008523 nested_vmx_succeed(vcpu);
8524 break;
8525 default:
8526 BUG_ON(1);
8527 break;
8528 }
8529
Kyle Huey6affcbe2016-11-29 12:40:40 -08008530 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008531}
8532
Petr Matouseka642fc32014-09-23 20:22:30 +02008533static int handle_invvpid(struct kvm_vcpu *vcpu)
8534{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008535 struct vcpu_vmx *vmx = to_vmx(vcpu);
8536 u32 vmx_instruction_info;
8537 unsigned long type, types;
8538 gva_t gva;
8539 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008540 struct {
8541 u64 vpid;
8542 u64 gla;
8543 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008544
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008545 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008546 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008547 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008548 kvm_queue_exception(vcpu, UD_VECTOR);
8549 return 1;
8550 }
8551
8552 if (!nested_vmx_check_permission(vcpu))
8553 return 1;
8554
8555 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8556 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
8557
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008558 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008559 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008560
Jim Mattson85c856b2016-10-26 08:38:38 -07008561 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008562 nested_vmx_failValid(vcpu,
8563 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008564 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008565 }
8566
8567 /* according to the intel vmx instruction reference, the memory
8568 * operand is read even if it isn't needed (e.g., for type==global)
8569 */
8570 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
8571 vmx_instruction_info, false, &gva))
8572 return 1;
Paolo Bonzinice14e868a2018-06-06 17:37:49 +02008573 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008574 kvm_inject_page_fault(vcpu, &e);
8575 return 1;
8576 }
Jim Mattson40352602017-06-28 09:37:37 -07008577 if (operand.vpid >> 16) {
8578 nested_vmx_failValid(vcpu,
8579 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8580 return kvm_skip_emulated_instruction(vcpu);
8581 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008582
8583 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008584 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Liran Aloncd9a4912018-05-22 17:16:15 +03008585 if (!operand.vpid ||
8586 is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07008587 nested_vmx_failValid(vcpu,
8588 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8589 return kvm_skip_emulated_instruction(vcpu);
8590 }
Liran Aloncd9a4912018-05-22 17:16:15 +03008591 if (cpu_has_vmx_invvpid_individual_addr() &&
8592 vmx->nested.vpid02) {
8593 __invvpid(VMX_VPID_EXTENT_INDIVIDUAL_ADDR,
8594 vmx->nested.vpid02, operand.gla);
8595 } else
8596 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
8597 break;
Paolo Bonzinief697a72016-03-18 16:58:38 +01008598 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008599 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07008600 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008601 nested_vmx_failValid(vcpu,
8602 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008603 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008604 }
Liran Aloncd9a4912018-05-22 17:16:15 +03008605 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008606 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008607 case VMX_VPID_EXTENT_ALL_CONTEXT:
Liran Aloncd9a4912018-05-22 17:16:15 +03008608 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008609 break;
8610 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008611 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008612 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008613 }
8614
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008615 nested_vmx_succeed(vcpu);
8616
Kyle Huey6affcbe2016-11-29 12:40:40 -08008617 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02008618}
8619
Kai Huang843e4332015-01-28 10:54:28 +08008620static int handle_pml_full(struct kvm_vcpu *vcpu)
8621{
8622 unsigned long exit_qualification;
8623
8624 trace_kvm_pml_full(vcpu->vcpu_id);
8625
8626 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8627
8628 /*
8629 * PML buffer FULL happened while executing iret from NMI,
8630 * "blocked by NMI" bit has to be set before next VM entry.
8631 */
8632 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01008633 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08008634 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
8635 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8636 GUEST_INTR_STATE_NMI);
8637
8638 /*
8639 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
8640 * here.., and there's no userspace involvement needed for PML.
8641 */
8642 return 1;
8643}
8644
Yunhong Jiang64672c92016-06-13 14:19:59 -07008645static int handle_preemption_timer(struct kvm_vcpu *vcpu)
8646{
8647 kvm_lapic_expired_hv_timer(vcpu);
8648 return 1;
8649}
8650
Bandan Das41ab9372017-08-03 15:54:43 -04008651static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
8652{
8653 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04008654 int maxphyaddr = cpuid_maxphyaddr(vcpu);
8655
8656 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008657 switch (address & VMX_EPTP_MT_MASK) {
8658 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008659 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008660 return false;
8661 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008662 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008663 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008664 return false;
8665 break;
8666 default:
8667 return false;
8668 }
8669
David Hildenbrandbb97a012017-08-10 23:15:28 +02008670 /* only 4 levels page-walk length are valid */
8671 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008672 return false;
8673
8674 /* Reserved bits should not be set */
8675 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8676 return false;
8677
8678 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008679 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008680 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008681 return false;
8682 }
8683
8684 return true;
8685}
8686
8687static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8688 struct vmcs12 *vmcs12)
8689{
8690 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8691 u64 address;
8692 bool accessed_dirty;
8693 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8694
8695 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8696 !nested_cpu_has_ept(vmcs12))
8697 return 1;
8698
8699 if (index >= VMFUNC_EPTP_ENTRIES)
8700 return 1;
8701
8702
8703 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8704 &address, index * 8, 8))
8705 return 1;
8706
David Hildenbrandbb97a012017-08-10 23:15:28 +02008707 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008708
8709 /*
8710 * If the (L2) guest does a vmfunc to the currently
8711 * active ept pointer, we don't have to do anything else
8712 */
8713 if (vmcs12->ept_pointer != address) {
8714 if (!valid_ept_address(vcpu, address))
8715 return 1;
8716
8717 kvm_mmu_unload(vcpu);
8718 mmu->ept_ad = accessed_dirty;
8719 mmu->base_role.ad_disabled = !accessed_dirty;
8720 vmcs12->ept_pointer = address;
8721 /*
8722 * TODO: Check what's the correct approach in case
8723 * mmu reload fails. Currently, we just let the next
8724 * reload potentially fail
8725 */
8726 kvm_mmu_reload(vcpu);
8727 }
8728
8729 return 0;
8730}
8731
Bandan Das2a499e42017-08-03 15:54:41 -04008732static int handle_vmfunc(struct kvm_vcpu *vcpu)
8733{
Bandan Das27c42a12017-08-03 15:54:42 -04008734 struct vcpu_vmx *vmx = to_vmx(vcpu);
8735 struct vmcs12 *vmcs12;
8736 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8737
8738 /*
8739 * VMFUNC is only supported for nested guests, but we always enable the
8740 * secondary control for simplicity; for non-nested mode, fake that we
8741 * didn't by injecting #UD.
8742 */
8743 if (!is_guest_mode(vcpu)) {
8744 kvm_queue_exception(vcpu, UD_VECTOR);
8745 return 1;
8746 }
8747
8748 vmcs12 = get_vmcs12(vcpu);
8749 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8750 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008751
8752 switch (function) {
8753 case 0:
8754 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8755 goto fail;
8756 break;
8757 default:
8758 goto fail;
8759 }
8760 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008761
8762fail:
8763 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8764 vmcs_read32(VM_EXIT_INTR_INFO),
8765 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008766 return 1;
8767}
8768
Nadav Har'El0140cae2011-05-25 23:06:28 +03008769/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008770 * The exit handlers return 1 if the exit was handled fully and guest execution
8771 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8772 * to be done to userspace and return 0.
8773 */
Mathias Krause772e0312012-08-30 01:30:19 +02008774static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008775 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8776 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008777 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008778 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008779 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008780 [EXIT_REASON_CR_ACCESS] = handle_cr,
8781 [EXIT_REASON_DR_ACCESS] = handle_dr,
8782 [EXIT_REASON_CPUID] = handle_cpuid,
8783 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8784 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8785 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8786 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008787 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008788 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008789 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008790 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008791 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008792 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008793 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008794 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008795 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008796 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008797 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008798 [EXIT_REASON_VMOFF] = handle_vmoff,
8799 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008800 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8801 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008802 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008803 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008804 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008805 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008806 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008807 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02008808 [EXIT_REASON_GDTR_IDTR] = handle_desc,
8809 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008810 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8811 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008812 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008813 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008814 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008815 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008816 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008817 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008818 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008819 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008820 [EXIT_REASON_XSAVES] = handle_xsaves,
8821 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008822 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008823 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008824 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008825};
8826
8827static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008828 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008829
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008830static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8831 struct vmcs12 *vmcs12)
8832{
8833 unsigned long exit_qualification;
8834 gpa_t bitmap, last_bitmap;
8835 unsigned int port;
8836 int size;
8837 u8 b;
8838
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008839 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008840 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008841
8842 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8843
8844 port = exit_qualification >> 16;
8845 size = (exit_qualification & 7) + 1;
8846
8847 last_bitmap = (gpa_t)-1;
8848 b = -1;
8849
8850 while (size > 0) {
8851 if (port < 0x8000)
8852 bitmap = vmcs12->io_bitmap_a;
8853 else if (port < 0x10000)
8854 bitmap = vmcs12->io_bitmap_b;
8855 else
Joe Perches1d804d02015-03-30 16:46:09 -07008856 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008857 bitmap += (port & 0x7fff) / 8;
8858
8859 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008860 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008861 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008862 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008863 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008864
8865 port++;
8866 size--;
8867 last_bitmap = bitmap;
8868 }
8869
Joe Perches1d804d02015-03-30 16:46:09 -07008870 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008871}
8872
Nadav Har'El644d7112011-05-25 23:12:35 +03008873/*
8874 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8875 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8876 * disinterest in the current event (read or write a specific MSR) by using an
8877 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8878 */
8879static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8880 struct vmcs12 *vmcs12, u32 exit_reason)
8881{
8882 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8883 gpa_t bitmap;
8884
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008885 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008886 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008887
8888 /*
8889 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8890 * for the four combinations of read/write and low/high MSR numbers.
8891 * First we need to figure out which of the four to use:
8892 */
8893 bitmap = vmcs12->msr_bitmap;
8894 if (exit_reason == EXIT_REASON_MSR_WRITE)
8895 bitmap += 2048;
8896 if (msr_index >= 0xc0000000) {
8897 msr_index -= 0xc0000000;
8898 bitmap += 1024;
8899 }
8900
8901 /* Then read the msr_index'th bit from this bitmap: */
8902 if (msr_index < 1024*8) {
8903 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008904 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008905 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008906 return 1 & (b >> (msr_index & 7));
8907 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008908 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008909}
8910
8911/*
8912 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8913 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8914 * intercept (via guest_host_mask etc.) the current event.
8915 */
8916static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8917 struct vmcs12 *vmcs12)
8918{
8919 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8920 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008921 int reg;
8922 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008923
8924 switch ((exit_qualification >> 4) & 3) {
8925 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008926 reg = (exit_qualification >> 8) & 15;
8927 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008928 switch (cr) {
8929 case 0:
8930 if (vmcs12->cr0_guest_host_mask &
8931 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008932 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008933 break;
8934 case 3:
8935 if ((vmcs12->cr3_target_count >= 1 &&
8936 vmcs12->cr3_target_value0 == val) ||
8937 (vmcs12->cr3_target_count >= 2 &&
8938 vmcs12->cr3_target_value1 == val) ||
8939 (vmcs12->cr3_target_count >= 3 &&
8940 vmcs12->cr3_target_value2 == val) ||
8941 (vmcs12->cr3_target_count >= 4 &&
8942 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008943 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008944 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008945 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008946 break;
8947 case 4:
8948 if (vmcs12->cr4_guest_host_mask &
8949 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008950 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008951 break;
8952 case 8:
8953 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008954 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008955 break;
8956 }
8957 break;
8958 case 2: /* clts */
8959 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8960 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008961 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008962 break;
8963 case 1: /* mov from cr */
8964 switch (cr) {
8965 case 3:
8966 if (vmcs12->cpu_based_vm_exec_control &
8967 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008968 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008969 break;
8970 case 8:
8971 if (vmcs12->cpu_based_vm_exec_control &
8972 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008973 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008974 break;
8975 }
8976 break;
8977 case 3: /* lmsw */
8978 /*
8979 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8980 * cr0. Other attempted changes are ignored, with no exit.
8981 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008982 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008983 if (vmcs12->cr0_guest_host_mask & 0xe &
8984 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008985 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008986 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8987 !(vmcs12->cr0_read_shadow & 0x1) &&
8988 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008989 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008990 break;
8991 }
Joe Perches1d804d02015-03-30 16:46:09 -07008992 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008993}
8994
8995/*
8996 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8997 * should handle it ourselves in L0 (and then continue L2). Only call this
8998 * when in is_guest_mode (L2).
8999 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02009000static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03009001{
Nadav Har'El644d7112011-05-25 23:12:35 +03009002 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9003 struct vcpu_vmx *vmx = to_vmx(vcpu);
9004 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9005
Jim Mattson4f350c62017-09-14 16:31:44 -07009006 if (vmx->nested.nested_run_pending)
9007 return false;
9008
9009 if (unlikely(vmx->fail)) {
9010 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
9011 vmcs_read32(VM_INSTRUCTION_ERROR));
9012 return true;
9013 }
Jan Kiszka542060e2014-01-04 18:47:21 +01009014
David Matlackc9f04402017-08-01 14:00:40 -07009015 /*
9016 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06009017 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
9018 * Page). The CPU may write to these pages via their host
9019 * physical address while L2 is running, bypassing any
9020 * address-translation-based dirty tracking (e.g. EPT write
9021 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07009022 *
9023 * Mark them dirty on every exit from L2 to prevent them from
9024 * getting out of sync with dirty tracking.
9025 */
9026 nested_mark_vmcs12_pages_dirty(vcpu);
9027
Jim Mattson4f350c62017-09-14 16:31:44 -07009028 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
9029 vmcs_readl(EXIT_QUALIFICATION),
9030 vmx->idt_vectoring_info,
9031 intr_info,
9032 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9033 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03009034
9035 switch (exit_reason) {
9036 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08009037 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07009038 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009039 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07009040 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01009041 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01009042 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07009043 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01009044 else if (is_debug(intr_info) &&
9045 vcpu->guest_debug &
9046 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
9047 return false;
9048 else if (is_breakpoint(intr_info) &&
9049 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
9050 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009051 return vmcs12->exception_bitmap &
9052 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
9053 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07009054 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009055 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07009056 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009057 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009058 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009059 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02009060 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009061 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07009062 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009063 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07009064 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009065 case EXIT_REASON_HLT:
9066 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
9067 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07009068 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009069 case EXIT_REASON_INVLPG:
9070 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
9071 case EXIT_REASON_RDPMC:
9072 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009073 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009074 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02009075 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02009076 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009077 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03009078 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
9079 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
9080 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
9081 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
9082 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
9083 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02009084 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03009085 /*
9086 * VMX instructions trap unconditionally. This allows L1 to
9087 * emulate them for its L2 guest, i.e., allows 3-level nesting!
9088 */
Joe Perches1d804d02015-03-30 16:46:09 -07009089 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009090 case EXIT_REASON_CR_ACCESS:
9091 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
9092 case EXIT_REASON_DR_ACCESS:
9093 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
9094 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01009095 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02009096 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
9097 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03009098 case EXIT_REASON_MSR_READ:
9099 case EXIT_REASON_MSR_WRITE:
9100 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
9101 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07009102 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009103 case EXIT_REASON_MWAIT_INSTRUCTION:
9104 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03009105 case EXIT_REASON_MONITOR_TRAP_FLAG:
9106 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03009107 case EXIT_REASON_MONITOR_INSTRUCTION:
9108 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
9109 case EXIT_REASON_PAUSE_INSTRUCTION:
9110 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
9111 nested_cpu_has2(vmcs12,
9112 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
9113 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07009114 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009115 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009116 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03009117 case EXIT_REASON_APIC_ACCESS:
Wincy Van82f0dd42015-02-03 23:57:18 +08009118 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08009119 case EXIT_REASON_EOI_INDUCED:
Jim Mattsonab5df312018-05-09 17:02:03 -04009120 /*
9121 * The controls for "virtualize APIC accesses," "APIC-
9122 * register virtualization," and "virtual-interrupt
9123 * delivery" only come from vmcs12.
9124 */
Joe Perches1d804d02015-03-30 16:46:09 -07009125 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009126 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009127 /*
9128 * L0 always deals with the EPT violation. If nested EPT is
9129 * used, and the nested mmu code discovers that the address is
9130 * missing in the guest EPT table (EPT12), the EPT violation
9131 * will be injected with nested_ept_inject_page_fault()
9132 */
Joe Perches1d804d02015-03-30 16:46:09 -07009133 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009134 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03009135 /*
9136 * L2 never uses directly L1's EPT, but rather L0's own EPT
9137 * table (shadow on EPT) or a merged EPT table that L0 built
9138 * (EPT on EPT). So any problems with the structure of the
9139 * table is L0's fault.
9140 */
Joe Perches1d804d02015-03-30 16:46:09 -07009141 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009142 case EXIT_REASON_INVPCID:
9143 return
9144 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
9145 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03009146 case EXIT_REASON_WBINVD:
9147 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
9148 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07009149 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009150 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
9151 /*
9152 * This should never happen, since it is not possible to
9153 * set XSS to a non-zero value---neither in L1 nor in L2.
9154 * If if it were, XSS would have to be checked against
9155 * the XSS exit bitmap in vmcs12.
9156 */
9157 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08009158 case EXIT_REASON_PREEMPTION_TIMER:
9159 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02009160 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04009161 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02009162 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04009163 case EXIT_REASON_VMFUNC:
9164 /* VM functions are emulated through L2->L0 vmexits. */
9165 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03009166 default:
Joe Perches1d804d02015-03-30 16:46:09 -07009167 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03009168 }
9169}
9170
Paolo Bonzini7313c692017-07-27 10:31:25 +02009171static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
9172{
9173 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9174
9175 /*
9176 * At this point, the exit interruption info in exit_intr_info
9177 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
9178 * we need to query the in-kernel LAPIC.
9179 */
9180 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
9181 if ((exit_intr_info &
9182 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9183 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
9184 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9185 vmcs12->vm_exit_intr_error_code =
9186 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
9187 }
9188
9189 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
9190 vmcs_readl(EXIT_QUALIFICATION));
9191 return 1;
9192}
9193
Avi Kivity586f9602010-11-18 13:09:54 +02009194static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
9195{
9196 *info1 = vmcs_readl(EXIT_QUALIFICATION);
9197 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
9198}
9199
Kai Huanga3eaa862015-11-04 13:46:05 +08009200static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08009201{
Kai Huanga3eaa862015-11-04 13:46:05 +08009202 if (vmx->pml_pg) {
9203 __free_page(vmx->pml_pg);
9204 vmx->pml_pg = NULL;
9205 }
Kai Huang843e4332015-01-28 10:54:28 +08009206}
9207
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009208static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08009209{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009210 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009211 u64 *pml_buf;
9212 u16 pml_idx;
9213
9214 pml_idx = vmcs_read16(GUEST_PML_INDEX);
9215
9216 /* Do nothing if PML buffer is empty */
9217 if (pml_idx == (PML_ENTITY_NUM - 1))
9218 return;
9219
9220 /* PML index always points to next available PML buffer entity */
9221 if (pml_idx >= PML_ENTITY_NUM)
9222 pml_idx = 0;
9223 else
9224 pml_idx++;
9225
9226 pml_buf = page_address(vmx->pml_pg);
9227 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
9228 u64 gpa;
9229
9230 gpa = pml_buf[pml_idx];
9231 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009232 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08009233 }
9234
9235 /* reset PML index */
9236 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
9237}
9238
9239/*
9240 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
9241 * Called before reporting dirty_bitmap to userspace.
9242 */
9243static void kvm_flush_pml_buffers(struct kvm *kvm)
9244{
9245 int i;
9246 struct kvm_vcpu *vcpu;
9247 /*
9248 * We only need to kick vcpu out of guest mode here, as PML buffer
9249 * is flushed at beginning of all VMEXITs, and it's obvious that only
9250 * vcpus running in guest are possible to have unflushed GPAs in PML
9251 * buffer.
9252 */
9253 kvm_for_each_vcpu(i, vcpu, kvm)
9254 kvm_vcpu_kick(vcpu);
9255}
9256
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009257static void vmx_dump_sel(char *name, uint32_t sel)
9258{
9259 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009260 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009261 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9262 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9263 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9264}
9265
9266static void vmx_dump_dtsel(char *name, uint32_t limit)
9267{
9268 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9269 name, vmcs_read32(limit),
9270 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9271}
9272
9273static void dump_vmcs(void)
9274{
9275 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9276 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9277 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9278 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9279 u32 secondary_exec_control = 0;
9280 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009281 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009282 int i, n;
9283
9284 if (cpu_has_secondary_exec_ctrls())
9285 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9286
9287 pr_err("*** Guest State ***\n");
9288 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9289 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9290 vmcs_readl(CR0_GUEST_HOST_MASK));
9291 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9292 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9293 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9294 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9295 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9296 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009297 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9298 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9299 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9300 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009301 }
9302 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9303 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9304 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9305 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9306 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9307 vmcs_readl(GUEST_SYSENTER_ESP),
9308 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9309 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9310 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9311 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9312 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9313 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9314 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9315 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9316 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9317 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9318 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9319 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9320 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009321 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9322 efer, vmcs_read64(GUEST_IA32_PAT));
9323 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9324 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009325 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009326 if (cpu_has_load_perf_global_ctrl &&
9327 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009328 pr_err("PerfGlobCtl = 0x%016llx\n",
9329 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009330 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009331 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009332 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9333 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9334 vmcs_read32(GUEST_ACTIVITY_STATE));
9335 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9336 pr_err("InterruptStatus = %04x\n",
9337 vmcs_read16(GUEST_INTR_STATUS));
9338
9339 pr_err("*** Host State ***\n");
9340 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9341 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9342 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9343 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9344 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9345 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9346 vmcs_read16(HOST_TR_SELECTOR));
9347 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9348 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9349 vmcs_readl(HOST_TR_BASE));
9350 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9351 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9352 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9353 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9354 vmcs_readl(HOST_CR4));
9355 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9356 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9357 vmcs_read32(HOST_IA32_SYSENTER_CS),
9358 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9359 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009360 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9361 vmcs_read64(HOST_IA32_EFER),
9362 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009363 if (cpu_has_load_perf_global_ctrl &&
9364 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009365 pr_err("PerfGlobCtl = 0x%016llx\n",
9366 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009367
9368 pr_err("*** Control State ***\n");
9369 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9370 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9371 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9372 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9373 vmcs_read32(EXCEPTION_BITMAP),
9374 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9375 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9376 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9377 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9378 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9379 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9380 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9381 vmcs_read32(VM_EXIT_INTR_INFO),
9382 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9383 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9384 pr_err(" reason=%08x qualification=%016lx\n",
9385 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9386 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9387 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9388 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009389 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009390 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009391 pr_err("TSC Multiplier = 0x%016llx\n",
9392 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009393 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9394 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9395 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9396 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9397 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009398 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009399 n = vmcs_read32(CR3_TARGET_COUNT);
9400 for (i = 0; i + 1 < n; i += 4)
9401 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9402 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9403 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9404 if (i < n)
9405 pr_err("CR3 target%u=%016lx\n",
9406 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9407 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9408 pr_err("PLE Gap=%08x Window=%08x\n",
9409 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9410 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9411 pr_err("Virtual processor ID = 0x%04x\n",
9412 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9413}
9414
Avi Kivity6aa8b732006-12-10 02:21:36 -08009415/*
9416 * The guest has exited. See if we can fix it or if we need userspace
9417 * assistance.
9418 */
Avi Kivity851ba692009-08-24 11:10:17 +03009419static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009420{
Avi Kivity29bd8a72007-09-10 17:27:03 +03009421 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08009422 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02009423 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03009424
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01009425 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
9426
Kai Huang843e4332015-01-28 10:54:28 +08009427 /*
9428 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
9429 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
9430 * querying dirty_bitmap, we only need to kick all vcpus out of guest
9431 * mode as if vcpus is in root mode, the PML buffer must has been
9432 * flushed already.
9433 */
9434 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009435 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009436
Mohammed Gamal80ced182009-09-01 12:48:18 +02009437 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02009438 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02009439 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01009440
Paolo Bonzini7313c692017-07-27 10:31:25 +02009441 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
9442 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03009443
Mohammed Gamal51207022010-05-31 22:40:54 +03009444 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009445 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03009446 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9447 vcpu->run->fail_entry.hardware_entry_failure_reason
9448 = exit_reason;
9449 return 0;
9450 }
9451
Avi Kivity29bd8a72007-09-10 17:27:03 +03009452 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03009453 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9454 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03009455 = vmcs_read32(VM_INSTRUCTION_ERROR);
9456 return 0;
9457 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009458
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009459 /*
9460 * Note:
9461 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
9462 * delivery event since it indicates guest is accessing MMIO.
9463 * The vm-exit can be triggered again after return to guest that
9464 * will cause infinite loop.
9465 */
Mike Dayd77c26f2007-10-08 09:02:08 -04009466 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08009467 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02009468 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00009469 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009470 exit_reason != EXIT_REASON_TASK_SWITCH)) {
9471 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9472 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009473 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009474 vcpu->run->internal.data[0] = vectoring_info;
9475 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009476 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
9477 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
9478 vcpu->run->internal.ndata++;
9479 vcpu->run->internal.data[3] =
9480 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
9481 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009482 return 0;
9483 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02009484
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009485 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009486 vmx->loaded_vmcs->soft_vnmi_blocked)) {
9487 if (vmx_interrupt_allowed(vcpu)) {
9488 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9489 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
9490 vcpu->arch.nmi_pending) {
9491 /*
9492 * This CPU don't support us in finding the end of an
9493 * NMI-blocked window if the guest runs with IRQs
9494 * disabled. So we pull the trigger after 1 s of
9495 * futile waiting, but inform the user about this.
9496 */
9497 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
9498 "state on VCPU %d after 1 s timeout\n",
9499 __func__, vcpu->vcpu_id);
9500 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9501 }
9502 }
9503
Avi Kivity6aa8b732006-12-10 02:21:36 -08009504 if (exit_reason < kvm_vmx_max_exit_handlers
9505 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03009506 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009507 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01009508 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
9509 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03009510 kvm_queue_exception(vcpu, UD_VECTOR);
9511 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009512 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009513}
9514
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009515static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009516{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009517 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9518
9519 if (is_guest_mode(vcpu) &&
9520 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9521 return;
9522
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009523 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009524 vmcs_write32(TPR_THRESHOLD, 0);
9525 return;
9526 }
9527
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009528 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009529}
9530
Jim Mattson8d860bb2018-05-09 16:56:05 -04009531static void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08009532{
9533 u32 sec_exec_control;
9534
Jim Mattson8d860bb2018-05-09 16:56:05 -04009535 if (!lapic_in_kernel(vcpu))
9536 return;
9537
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009538 /* Postpone execution until vmcs01 is the current VMCS. */
9539 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -04009540 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009541 return;
9542 }
9543
Paolo Bonzini35754c92015-07-29 12:05:37 +02009544 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08009545 return;
9546
9547 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -04009548 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
9549 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08009550
Jim Mattson8d860bb2018-05-09 16:56:05 -04009551 switch (kvm_get_apic_mode(vcpu)) {
9552 case LAPIC_MODE_INVALID:
9553 WARN_ONCE(true, "Invalid local APIC state");
9554 case LAPIC_MODE_DISABLED:
9555 break;
9556 case LAPIC_MODE_XAPIC:
9557 if (flexpriority_enabled) {
9558 sec_exec_control |=
9559 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9560 vmx_flush_tlb(vcpu, true);
9561 }
9562 break;
9563 case LAPIC_MODE_X2APIC:
9564 if (cpu_has_vmx_virtualize_x2apic_mode())
9565 sec_exec_control |=
9566 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9567 break;
Yang Zhang8d146952013-01-25 10:18:50 +08009568 }
9569 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
9570
Paolo Bonzini904e14f2018-01-16 16:51:18 +01009571 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08009572}
9573
Tang Chen38b99172014-09-24 15:57:54 +08009574static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
9575{
Jim Mattsonab5df312018-05-09 17:02:03 -04009576 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08009577 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07009578 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009579 }
Tang Chen38b99172014-09-24 15:57:54 +08009580}
9581
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009582static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009583{
9584 u16 status;
9585 u8 old;
9586
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009587 if (max_isr == -1)
9588 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009589
9590 status = vmcs_read16(GUEST_INTR_STATUS);
9591 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009592 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08009593 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009594 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009595 vmcs_write16(GUEST_INTR_STATUS, status);
9596 }
9597}
9598
9599static void vmx_set_rvi(int vector)
9600{
9601 u16 status;
9602 u8 old;
9603
Wei Wang4114c272014-11-05 10:53:43 +08009604 if (vector == -1)
9605 vector = 0;
9606
Yang Zhangc7c9c562013-01-25 10:18:51 +08009607 status = vmcs_read16(GUEST_INTR_STATUS);
9608 old = (u8)status & 0xff;
9609 if ((u8)vector != old) {
9610 status &= ~0xff;
9611 status |= (u8)vector;
9612 vmcs_write16(GUEST_INTR_STATUS, status);
9613 }
9614}
9615
9616static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
9617{
Liran Alon851c1a182017-12-24 18:12:56 +02009618 /*
9619 * When running L2, updating RVI is only relevant when
9620 * vmcs12 virtual-interrupt-delivery enabled.
9621 * However, it can be enabled only when L1 also
9622 * intercepts external-interrupts and in that case
9623 * we should not update vmcs02 RVI but instead intercept
9624 * interrupt. Therefore, do nothing when running L2.
9625 */
9626 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08009627 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009628}
9629
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009630static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009631{
9632 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009633 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02009634 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009635
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009636 WARN_ON(!vcpu->arch.apicv_active);
9637 if (pi_test_on(&vmx->pi_desc)) {
9638 pi_clear_on(&vmx->pi_desc);
9639 /*
9640 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
9641 * But on x86 this is just a compiler barrier anyway.
9642 */
9643 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02009644 max_irr_updated =
9645 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
9646
9647 /*
9648 * If we are running L2 and L1 has a new pending interrupt
9649 * which can be injected, we should re-evaluate
9650 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02009651 * If L1 intercepts external-interrupts, we should
9652 * exit from L2 to L1. Otherwise, interrupt should be
9653 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02009654 */
Liran Alon851c1a182017-12-24 18:12:56 +02009655 if (is_guest_mode(vcpu) && max_irr_updated) {
9656 if (nested_exit_on_intr(vcpu))
9657 kvm_vcpu_exiting_guest_mode(vcpu);
9658 else
9659 kvm_make_request(KVM_REQ_EVENT, vcpu);
9660 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009661 } else {
9662 max_irr = kvm_lapic_find_highest_irr(vcpu);
9663 }
9664 vmx_hwapic_irr_update(vcpu, max_irr);
9665 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009666}
9667
Andrey Smetanin63086302015-11-10 15:36:32 +03009668static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009669{
Andrey Smetanind62caab2015-11-10 15:36:33 +03009670 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08009671 return;
9672
Yang Zhangc7c9c562013-01-25 10:18:51 +08009673 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
9674 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
9675 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
9676 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
9677}
9678
Paolo Bonzini967235d2016-12-19 14:03:45 +01009679static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
9680{
9681 struct vcpu_vmx *vmx = to_vmx(vcpu);
9682
9683 pi_clear_on(&vmx->pi_desc);
9684 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9685}
9686
Avi Kivity51aa01d2010-07-20 14:31:20 +03009687static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009688{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009689 u32 exit_intr_info = 0;
9690 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009691
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009692 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9693 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009694 return;
9695
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009696 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9697 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9698 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009699
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009700 /* if exit due to PF check for async PF */
9701 if (is_page_fault(exit_intr_info))
9702 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9703
Andi Kleena0861c02009-06-08 17:37:09 +08009704 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009705 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9706 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009707 kvm_machine_check();
9708
Gleb Natapov20f65982009-05-11 13:35:55 +03009709 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009710 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07009711 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009712 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07009713 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009714 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009715}
Gleb Natapov20f65982009-05-11 13:35:55 +03009716
Yang Zhanga547c6d2013-04-11 19:25:10 +08009717static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9718{
9719 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9720
Yang Zhanga547c6d2013-04-11 19:25:10 +08009721 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9722 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9723 unsigned int vector;
9724 unsigned long entry;
9725 gate_desc *desc;
9726 struct vcpu_vmx *vmx = to_vmx(vcpu);
9727#ifdef CONFIG_X86_64
9728 unsigned long tmp;
9729#endif
9730
9731 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9732 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009733 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009734 asm volatile(
9735#ifdef CONFIG_X86_64
9736 "mov %%" _ASM_SP ", %[sp]\n\t"
9737 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9738 "push $%c[ss]\n\t"
9739 "push %[sp]\n\t"
9740#endif
9741 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009742 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009743 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08009744 :
9745#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009746 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009747#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009748 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009749 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009750 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009751 [ss]"i"(__KERNEL_DS),
9752 [cs]"i"(__KERNEL_CS)
9753 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009754 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009755}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009756STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009757
Tom Lendackybc226f02018-05-10 22:06:39 +02009758static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009759{
Tom Lendackybc226f02018-05-10 22:06:39 +02009760 switch (index) {
9761 case MSR_IA32_SMBASE:
9762 /*
9763 * We cannot do SMM unless we can run the guest in big
9764 * real mode.
9765 */
9766 return enable_unrestricted_guest || emulate_invalid_guest_state;
9767 case MSR_AMD64_VIRT_SPEC_CTRL:
9768 /* This is AMD only. */
9769 return false;
9770 default:
9771 return true;
9772 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009773}
9774
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009775static bool vmx_mpx_supported(void)
9776{
9777 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9778 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9779}
9780
Wanpeng Li55412b22014-12-02 19:21:30 +08009781static bool vmx_xsaves_supported(void)
9782{
9783 return vmcs_config.cpu_based_2nd_exec_ctrl &
9784 SECONDARY_EXEC_XSAVES;
9785}
9786
Avi Kivity51aa01d2010-07-20 14:31:20 +03009787static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9788{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009789 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009790 bool unblock_nmi;
9791 u8 vector;
9792 bool idtv_info_valid;
9793
9794 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009795
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009796 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009797 if (vmx->loaded_vmcs->nmi_known_unmasked)
9798 return;
9799 /*
9800 * Can't use vmx->exit_intr_info since we're not sure what
9801 * the exit reason is.
9802 */
9803 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9804 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9805 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9806 /*
9807 * SDM 3: 27.7.1.2 (September 2008)
9808 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9809 * a guest IRET fault.
9810 * SDM 3: 23.2.2 (September 2008)
9811 * Bit 12 is undefined in any of the following cases:
9812 * If the VM exit sets the valid bit in the IDT-vectoring
9813 * information field.
9814 * If the VM exit is due to a double fault.
9815 */
9816 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9817 vector != DF_VECTOR && !idtv_info_valid)
9818 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9819 GUEST_INTR_STATE_NMI);
9820 else
9821 vmx->loaded_vmcs->nmi_known_unmasked =
9822 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9823 & GUEST_INTR_STATE_NMI);
9824 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
9825 vmx->loaded_vmcs->vnmi_blocked_time +=
9826 ktime_to_ns(ktime_sub(ktime_get(),
9827 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03009828}
9829
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009830static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009831 u32 idt_vectoring_info,
9832 int instr_len_field,
9833 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009834{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009835 u8 vector;
9836 int type;
9837 bool idtv_info_valid;
9838
9839 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009840
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009841 vcpu->arch.nmi_injected = false;
9842 kvm_clear_exception_queue(vcpu);
9843 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009844
9845 if (!idtv_info_valid)
9846 return;
9847
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009848 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009849
Avi Kivity668f6122008-07-02 09:28:55 +03009850 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9851 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009852
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009853 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009854 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009855 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009856 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009857 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009858 * Clear bit "block by NMI" before VM entry if a NMI
9859 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009860 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009861 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009862 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009863 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009864 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009865 /* fall through */
9866 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009867 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009868 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009869 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009870 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009871 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009872 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009873 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009874 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009875 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009876 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009877 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009878 break;
9879 default:
9880 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009881 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009882}
9883
Avi Kivity83422e12010-07-20 14:43:23 +03009884static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9885{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009886 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009887 VM_EXIT_INSTRUCTION_LEN,
9888 IDT_VECTORING_ERROR_CODE);
9889}
9890
Avi Kivityb463a6f2010-07-20 15:06:17 +03009891static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9892{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009893 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009894 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9895 VM_ENTRY_INSTRUCTION_LEN,
9896 VM_ENTRY_EXCEPTION_ERROR_CODE);
9897
9898 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9899}
9900
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009901static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9902{
9903 int i, nr_msrs;
9904 struct perf_guest_switch_msr *msrs;
9905
9906 msrs = perf_guest_get_msrs(&nr_msrs);
9907
9908 if (!msrs)
9909 return;
9910
9911 for (i = 0; i < nr_msrs; i++)
9912 if (msrs[i].host == msrs[i].guest)
9913 clear_atomic_switch_msr(vmx, msrs[i].msr);
9914 else
9915 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9916 msrs[i].host);
9917}
9918
Jiang Biao33365e72016-11-03 15:03:37 +08009919static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009920{
9921 struct vcpu_vmx *vmx = to_vmx(vcpu);
9922 u64 tscl;
9923 u32 delta_tsc;
9924
9925 if (vmx->hv_deadline_tsc == -1)
9926 return;
9927
9928 tscl = rdtsc();
9929 if (vmx->hv_deadline_tsc > tscl)
9930 /* sure to be 32 bit only because checked on set_hv_timer */
9931 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9932 cpu_preemption_timer_multi);
9933 else
9934 delta_tsc = 0;
9935
9936 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9937}
9938
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009939static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009940{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009941 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009942 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +02009943
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009944 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009945 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009946 vmx->loaded_vmcs->soft_vnmi_blocked))
9947 vmx->loaded_vmcs->entry_time = ktime_get();
9948
Avi Kivity104f2262010-11-18 13:12:52 +02009949 /* Don't enter VMX if guest state is invalid, let the exit handler
9950 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009951 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009952 return;
9953
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009954 if (vmx->ple_window_dirty) {
9955 vmx->ple_window_dirty = false;
9956 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9957 }
9958
Abel Gordon012f83c2013-04-18 14:39:25 +03009959 if (vmx->nested.sync_shadow_vmcs) {
9960 copy_vmcs12_to_shadow(vmx);
9961 vmx->nested.sync_shadow_vmcs = false;
9962 }
9963
Avi Kivity104f2262010-11-18 13:12:52 +02009964 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9965 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9966 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9967 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9968
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009969 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009970 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009971 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009972 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009973 }
9974
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009975 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009976 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009977 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009978 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009979 }
9980
Avi Kivity104f2262010-11-18 13:12:52 +02009981 /* When single-stepping over STI and MOV SS, we must clear the
9982 * corresponding interruptibility bits in the guest state. Otherwise
9983 * vmentry fails as it then expects bit 14 (BS) in pending debug
9984 * exceptions being set, but that's not correct for the guest debugging
9985 * case. */
9986 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9987 vmx_set_interrupt_shadow(vcpu, 0);
9988
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009989 if (static_cpu_has(X86_FEATURE_PKU) &&
9990 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9991 vcpu->arch.pkru != vmx->host_pkru)
9992 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009993
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009994 atomic_switch_perf_msrs(vmx);
9995
Yunhong Jiang64672c92016-06-13 14:19:59 -07009996 vmx_arm_hv_timer(vcpu);
9997
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009998 /*
9999 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
10000 * it's non-zero. Since vmentry is serialising on affected CPUs, there
10001 * is no need to worry about the conditional branch over the wrmsr
10002 * being speculatively taken.
10003 */
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010004 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010005
Nadav Har'Eld462b812011-05-24 15:26:10 +030010006 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010007
10008 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
10009 (unsigned long)&current_evmcs->host_rsp : 0;
10010
Avi Kivity104f2262010-11-18 13:12:52 +020010011 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -080010012 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010013 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
10014 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
10015 "push %%" _ASM_CX " \n\t"
10016 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +030010017 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010018 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010019 /* Avoid VMWRITE when Enlightened VMCS is in use */
10020 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
10021 "jz 2f \n\t"
10022 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
10023 "jmp 1f \n\t"
10024 "2: \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +030010025 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +030010026 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +030010027 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010028 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
10029 "mov %%cr2, %%" _ASM_DX " \n\t"
10030 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010031 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010032 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010033 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010034 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +020010035 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010036 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010037 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
10038 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
10039 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
10040 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
10041 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
10042 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010043#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010044 "mov %c[r8](%0), %%r8 \n\t"
10045 "mov %c[r9](%0), %%r9 \n\t"
10046 "mov %c[r10](%0), %%r10 \n\t"
10047 "mov %c[r11](%0), %%r11 \n\t"
10048 "mov %c[r12](%0), %%r12 \n\t"
10049 "mov %c[r13](%0), %%r13 \n\t"
10050 "mov %c[r14](%0), %%r14 \n\t"
10051 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010052#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010053 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +030010054
Avi Kivity6aa8b732006-12-10 02:21:36 -080010055 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +030010056 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +030010057 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010058 "jmp 2f \n\t"
10059 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
10060 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -080010061 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +030010062 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +020010063 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010064 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010065 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
10066 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
10067 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
10068 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
10069 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
10070 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
10071 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010072#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +020010073 "mov %%r8, %c[r8](%0) \n\t"
10074 "mov %%r9, %c[r9](%0) \n\t"
10075 "mov %%r10, %c[r10](%0) \n\t"
10076 "mov %%r11, %c[r11](%0) \n\t"
10077 "mov %%r12, %c[r12](%0) \n\t"
10078 "mov %%r13, %c[r13](%0) \n\t"
10079 "mov %%r14, %c[r14](%0) \n\t"
10080 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -080010081 "xor %%r8d, %%r8d \n\t"
10082 "xor %%r9d, %%r9d \n\t"
10083 "xor %%r10d, %%r10d \n\t"
10084 "xor %%r11d, %%r11d \n\t"
10085 "xor %%r12d, %%r12d \n\t"
10086 "xor %%r13d, %%r13d \n\t"
10087 "xor %%r14d, %%r14d \n\t"
10088 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -080010089#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +030010090 "mov %%cr2, %%" _ASM_AX " \n\t"
10091 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +030010092
Jim Mattson0cb5b302018-01-03 14:31:38 -080010093 "xor %%eax, %%eax \n\t"
10094 "xor %%ebx, %%ebx \n\t"
10095 "xor %%esi, %%esi \n\t"
10096 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010097 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +030010098 ".pushsection .rodata \n\t"
10099 ".global vmx_return \n\t"
10100 "vmx_return: " _ASM_PTR " 2b \n\t"
10101 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010102 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +030010103 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +020010104 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +030010105 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010106 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
10107 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
10108 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
10109 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
10110 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
10111 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
10112 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -080010113#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +080010114 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
10115 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
10116 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
10117 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
10118 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
10119 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
10120 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
10121 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -080010122#endif
Avi Kivity40712fa2011-01-06 18:09:12 +020010123 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
10124 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +020010125 : "cc", "memory"
10126#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010127 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010128 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +030010129#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010130 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +020010131#endif
10132 );
Avi Kivity6aa8b732006-12-10 02:21:36 -080010133
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010134 /*
10135 * We do not use IBRS in the kernel. If this vCPU has used the
10136 * SPEC_CTRL MSR it may have left it on; save the value and
10137 * turn it off. This is much more efficient than blindly adding
10138 * it to the atomic save/restore list. Especially as the former
10139 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
10140 *
10141 * For non-nested case:
10142 * If the L01 MSR bitmap does not intercept the MSR, then we need to
10143 * save it.
10144 *
10145 * For nested case:
10146 * If the L02 MSR bitmap does not intercept the MSR, then we need to
10147 * save it.
10148 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +010010149 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +010010150 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010151
Thomas Gleixnerccbcd262018-05-09 23:01:01 +020010152 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010153
David Woodhouse117cc7a2018-01-12 11:11:27 +000010154 /* Eliminate branch target predictions from guest mode */
10155 vmexit_fill_RSB();
10156
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010010157 /* All fields are clean at this point */
10158 if (static_branch_unlikely(&enable_evmcs))
10159 current_evmcs->hv_clean_fields |=
10160 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
10161
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010162 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -080010163 if (vmx->host_debugctlmsr)
10164 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +030010165
Avi Kivityaa67f602012-08-01 16:48:03 +030010166#ifndef CONFIG_X86_64
10167 /*
10168 * The sysexit path does not restore ds/es, so we must set them to
10169 * a reasonable value ourselves.
10170 *
10171 * We can't defer this to vmx_load_host_state() since that function
10172 * may be executed in interrupt context, which saves and restore segments
10173 * around it, nullifying its effect.
10174 */
10175 loadsegment(ds, __USER_DS);
10176 loadsegment(es, __USER_DS);
10177#endif
10178
Avi Kivity6de4f3a2009-05-31 22:58:47 +030010179 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +020010180 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010181 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +030010182 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +020010183 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010184 vcpu->arch.regs_dirty = 0;
10185
Gleb Natapove0b890d2013-09-25 12:51:33 +030010186 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010187 * eager fpu is enabled if PKEY is supported and CR4 is switched
10188 * back on host, so it is safe to read guest PKRU from current
10189 * XSAVE.
10190 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +020010191 if (static_cpu_has(X86_FEATURE_PKU) &&
10192 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
10193 vcpu->arch.pkru = __read_pkru();
10194 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010195 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +080010196 }
10197
Gleb Natapove0b890d2013-09-25 12:51:33 +030010198 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -070010199 vmx->idt_vectoring_info = 0;
10200
10201 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
10202 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
10203 return;
10204
10205 vmx->loaded_vmcs->launched = 1;
10206 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +030010207
Avi Kivity51aa01d2010-07-20 14:31:20 +030010208 vmx_complete_atomic_exit(vmx);
10209 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +030010210 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010211}
Josh Poimboeufc207aee2017-06-28 10:11:06 -050010212STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010213
Sean Christopherson434a1e92018-03-20 12:17:18 -070010214static struct kvm *vmx_vm_alloc(void)
10215{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010216 struct kvm_vmx *kvm_vmx = vzalloc(sizeof(struct kvm_vmx));
Sean Christopherson40bbb9d2018-03-20 12:17:20 -070010217 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -070010218}
10219
10220static void vmx_vm_free(struct kvm *kvm)
10221{
Marc Orrd1e5b0e2018-05-15 04:37:37 -070010222 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -070010223}
10224
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010225static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010226{
10227 struct vcpu_vmx *vmx = to_vmx(vcpu);
10228 int cpu;
10229
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010230 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010231 return;
10232
10233 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010234 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010235 vmx_vcpu_put(vcpu);
10236 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010237 put_cpu();
10238}
10239
Jim Mattson2f1fe812016-07-08 15:36:06 -070010240/*
10241 * Ensure that the current vmcs of the logical processor is the
10242 * vmcs01 of the vcpu before calling free_nested().
10243 */
10244static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
10245{
10246 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010247
Christoffer Dallec7660c2017-12-04 21:35:23 +010010248 vcpu_load(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010249 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010250 free_nested(vmx);
10251 vcpu_put(vcpu);
10252}
10253
Avi Kivity6aa8b732006-12-10 02:21:36 -080010254static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10255{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010256 struct vcpu_vmx *vmx = to_vmx(vcpu);
10257
Kai Huang843e4332015-01-28 10:54:28 +080010258 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010259 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010260 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010261 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010262 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010263 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010264 kfree(vmx->guest_msrs);
10265 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010266 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010267}
10268
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010269static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010270{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010271 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010272 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010273 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010274 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010275
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010276 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010277 return ERR_PTR(-ENOMEM);
10278
Wanpeng Li991e7a02015-09-16 17:30:05 +080010279 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010280
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010281 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10282 if (err)
10283 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010284
Peter Feiner4e595162016-07-07 14:49:58 -070010285 err = -ENOMEM;
10286
10287 /*
10288 * If PML is turned on, failure on enabling PML just results in failure
10289 * of creating the vcpu, therefore we can simplify PML logic (by
10290 * avoiding dealing with cases, such as enabling PML partially on vcpus
10291 * for the guest, etc.
10292 */
10293 if (enable_pml) {
10294 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10295 if (!vmx->pml_pg)
10296 goto uninit_vcpu;
10297 }
10298
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010299 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010300 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10301 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010302
Peter Feiner4e595162016-07-07 14:49:58 -070010303 if (!vmx->guest_msrs)
10304 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010305
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010306 err = alloc_loaded_vmcs(&vmx->vmcs01);
10307 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010308 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010309
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010310 msr_bitmap = vmx->vmcs01.msr_bitmap;
10311 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10312 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10313 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
10314 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
10315 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
10316 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
10317 vmx->msr_bitmap_mode = 0;
10318
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010319 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030010320 cpu = get_cpu();
10321 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100010322 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020010323 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010324 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030010325 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020010326 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020010327 err = alloc_apic_access_page(kvm);
10328 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020010329 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020010330 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080010331
Sean Christophersone90008d2018-03-05 12:04:37 -080010332 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080010333 err = init_rmode_identity_map(kvm);
10334 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020010335 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080010336 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080010337
Wanpeng Li5c614b32015-10-13 09:18:36 -070010338 if (nested) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010339 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
10340 kvm_vcpu_apicv_active(&vmx->vcpu));
Wanpeng Li5c614b32015-10-13 09:18:36 -070010341 vmx->nested.vpid02 = allocate_vpid();
10342 }
Wincy Vanb9c237b2015-02-03 23:56:30 +080010343
Wincy Van705699a2015-02-03 23:58:17 +080010344 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010345 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010346
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010347 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
10348
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020010349 /*
10350 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
10351 * or POSTED_INTR_WAKEUP_VECTOR.
10352 */
10353 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
10354 vmx->pi_desc.sn = 1;
10355
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010356 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010357
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010358free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -070010359 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080010360 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010361free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010362 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070010363free_pml:
10364 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010365uninit_vcpu:
10366 kvm_vcpu_uninit(&vmx->vcpu);
10367free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080010368 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100010369 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010370 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010371}
10372
Wanpeng Lib31c1142018-03-12 04:53:04 -070010373static int vmx_vm_init(struct kvm *kvm)
10374{
10375 if (!ple_gap)
10376 kvm->arch.pause_in_guest = true;
10377 return 0;
10378}
10379
Yang, Sheng002c7f72007-07-31 14:23:01 +030010380static void __init vmx_check_processor_compat(void *rtn)
10381{
10382 struct vmcs_config vmcs_conf;
10383
10384 *(int *)rtn = 0;
10385 if (setup_vmcs_config(&vmcs_conf) < 0)
10386 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010010387 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030010388 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
10389 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
10390 smp_processor_id());
10391 *(int *)rtn = -EIO;
10392 }
10393}
10394
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010395static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080010396{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010397 u8 cache;
10398 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010399
Sheng Yang522c68c2009-04-27 20:35:43 +080010400 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020010401 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080010402 * 2. EPT with VT-d:
10403 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020010404 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080010405 * b. VT-d with snooping control feature: snooping control feature of
10406 * VT-d engine can guarantee the cache correctness. Just set it
10407 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080010408 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080010409 * consistent with host MTRR
10410 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020010411 if (is_mmio) {
10412 cache = MTRR_TYPE_UNCACHABLE;
10413 goto exit;
10414 }
10415
10416 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010417 ipat = VMX_EPT_IPAT_BIT;
10418 cache = MTRR_TYPE_WRBACK;
10419 goto exit;
10420 }
10421
10422 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
10423 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020010424 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080010425 cache = MTRR_TYPE_WRBACK;
10426 else
10427 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010428 goto exit;
10429 }
10430
Xiao Guangrongff536042015-06-15 16:55:22 +080010431 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010432
10433exit:
10434 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080010435}
10436
Sheng Yang17cc3932010-01-05 19:02:27 +080010437static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020010438{
Sheng Yang878403b2010-01-05 19:02:29 +080010439 if (enable_ept && !cpu_has_vmx_ept_1g_page())
10440 return PT_DIRECTORY_LEVEL;
10441 else
10442 /* For shadow and EPT supported 1GB page */
10443 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020010444}
10445
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010446static void vmcs_set_secondary_exec_control(u32 new_ctl)
10447{
10448 /*
10449 * These bits in the secondary execution controls field
10450 * are dynamic, the others are mostly based on the hypervisor
10451 * architecture and the guest's CPUID. Do not touch the
10452 * dynamic bits.
10453 */
10454 u32 mask =
10455 SECONDARY_EXEC_SHADOW_VMCS |
10456 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020010457 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10458 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010459
10460 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
10461
10462 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
10463 (new_ctl & ~mask) | (cur_ctl & mask));
10464}
10465
David Matlack8322ebb2016-11-29 18:14:09 -080010466/*
10467 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
10468 * (indicating "allowed-1") if they are supported in the guest's CPUID.
10469 */
10470static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
10471{
10472 struct vcpu_vmx *vmx = to_vmx(vcpu);
10473 struct kvm_cpuid_entry2 *entry;
10474
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010475 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
10476 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080010477
10478#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
10479 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010480 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080010481} while (0)
10482
10483 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
10484 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
10485 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
10486 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
10487 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
10488 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
10489 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
10490 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
10491 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
10492 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
10493 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
10494 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
10495 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
10496 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
10497 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
10498
10499 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
10500 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
10501 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
10502 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
10503 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010010504 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080010505
10506#undef cr4_fixed1_update
10507}
10508
Sheng Yang0e851882009-12-18 16:48:46 +080010509static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
10510{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010511 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010512
Paolo Bonzini80154d72017-08-24 13:55:35 +020010513 if (cpu_has_secondary_exec_ctrls()) {
10514 vmx_compute_secondary_exec_control(vmx);
10515 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010516 }
Mao, Junjiead756a12012-07-02 01:18:48 +000010517
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010518 if (nested_vmx_allowed(vcpu))
10519 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
10520 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
10521 else
10522 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
10523 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080010524
10525 if (nested_vmx_allowed(vcpu))
10526 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +080010527}
10528
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010529static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
10530{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030010531 if (func == 1 && nested)
10532 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010533}
10534
Yang Zhang25d92082013-08-06 12:00:32 +030010535static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
10536 struct x86_exception *fault)
10537{
Jan Kiszka533558b2014-01-04 18:47:20 +010010538 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040010539 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010540 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010541 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030010542
Bandan Dasc5f983f2017-05-05 15:25:14 -040010543 if (vmx->nested.pml_full) {
10544 exit_reason = EXIT_REASON_PML_FULL;
10545 vmx->nested.pml_full = false;
10546 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
10547 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010010548 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030010549 else
Jan Kiszka533558b2014-01-04 18:47:20 +010010550 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010551
10552 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030010553 vmcs12->guest_physical_address = fault->address;
10554}
10555
Peter Feiner995f00a2017-06-30 17:26:32 -070010556static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
10557{
David Hildenbrandbb97a012017-08-10 23:15:28 +020010558 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070010559}
10560
Nadav Har'El155a97a2013-08-05 11:07:16 +030010561/* Callbacks for nested_ept_init_mmu_context: */
10562
10563static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
10564{
10565 /* return the page table to be shadowed - in our case, EPT12 */
10566 return get_vmcs12(vcpu)->ept_pointer;
10567}
10568
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010569static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030010570{
Paolo Bonziniad896af2013-10-02 16:56:14 +020010571 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +020010572 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010573 return 1;
10574
10575 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +020010576 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010577 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010578 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +020010579 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +030010580 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
10581 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
10582 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
10583
10584 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010585 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +030010586}
10587
10588static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
10589{
10590 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
10591}
10592
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030010593static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
10594 u16 error_code)
10595{
10596 bool inequality, bit;
10597
10598 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
10599 inequality =
10600 (error_code & vmcs12->page_fault_error_code_mask) !=
10601 vmcs12->page_fault_error_code_match;
10602 return inequality ^ bit;
10603}
10604
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010605static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
10606 struct x86_exception *fault)
10607{
10608 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10609
10610 WARN_ON(!is_guest_mode(vcpu));
10611
Wanpeng Li305d0ab2017-09-28 18:16:44 -070010612 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
10613 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020010614 vmcs12->vm_exit_intr_error_code = fault->error_code;
10615 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10616 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
10617 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
10618 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010619 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010620 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010621 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010622}
10623
Paolo Bonzinic9923842017-12-13 14:16:30 +010010624static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10625 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010626
10627static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010628 struct vmcs12 *vmcs12)
10629{
10630 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010631 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010632 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010633
10634 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010635 /*
10636 * Translate L1 physical address to host physical
10637 * address for vmcs02. Keep the page pinned, so this
10638 * physical address remains valid. We keep a reference
10639 * to it so we can release it later.
10640 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010641 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010642 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010643 vmx->nested.apic_access_page = NULL;
10644 }
10645 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010646 /*
10647 * If translation failed, no matter: This feature asks
10648 * to exit when accessing the given address, and if it
10649 * can never be accessed, this feature won't do
10650 * anything anyway.
10651 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010652 if (!is_error_page(page)) {
10653 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010654 hpa = page_to_phys(vmx->nested.apic_access_page);
10655 vmcs_write64(APIC_ACCESS_ADDR, hpa);
10656 } else {
10657 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
10658 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10659 }
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010660 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010661
10662 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010663 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010664 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010665 vmx->nested.virtual_apic_page = NULL;
10666 }
10667 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010668
10669 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010670 * If translation failed, VM entry will fail because
10671 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
10672 * Failing the vm entry is _not_ what the processor
10673 * does but it's basically the only possibility we
10674 * have. We could still enter the guest if CR8 load
10675 * exits are enabled, CR8 store exits are enabled, and
10676 * virtualize APIC access is disabled; in this case
10677 * the processor would never use the TPR shadow and we
10678 * could simply clear the bit from the execution
10679 * control. But such a configuration is useless, so
10680 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010681 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010682 if (!is_error_page(page)) {
10683 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010684 hpa = page_to_phys(vmx->nested.virtual_apic_page);
10685 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
10686 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010687 }
10688
Wincy Van705699a2015-02-03 23:58:17 +080010689 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010690 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
10691 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010692 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010693 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080010694 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010695 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
10696 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010697 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010698 vmx->nested.pi_desc_page = page;
10699 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080010700 vmx->nested.pi_desc =
10701 (struct pi_desc *)((void *)vmx->nested.pi_desc +
10702 (unsigned long)(vmcs12->posted_intr_desc_addr &
10703 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010704 vmcs_write64(POSTED_INTR_DESC_ADDR,
10705 page_to_phys(vmx->nested.pi_desc_page) +
10706 (unsigned long)(vmcs12->posted_intr_desc_addr &
10707 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080010708 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080010709 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000010710 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
10711 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010712 else
10713 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
10714 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010715}
10716
Jan Kiszkaf4124502014-03-07 20:03:13 +010010717static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
10718{
10719 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
10720 struct vcpu_vmx *vmx = to_vmx(vcpu);
10721
10722 if (vcpu->arch.virtual_tsc_khz == 0)
10723 return;
10724
10725 /* Make sure short timeouts reliably trigger an immediate vmexit.
10726 * hrtimer_start does not guarantee this. */
10727 if (preemption_timeout <= 1) {
10728 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
10729 return;
10730 }
10731
10732 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10733 preemption_timeout *= 1000000;
10734 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
10735 hrtimer_start(&vmx->nested.preemption_timer,
10736 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
10737}
10738
Jim Mattson56a20512017-07-06 16:33:06 -070010739static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
10740 struct vmcs12 *vmcs12)
10741{
10742 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
10743 return 0;
10744
10745 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
10746 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
10747 return -EINVAL;
10748
10749 return 0;
10750}
10751
Wincy Van3af18d92015-02-03 23:49:31 +080010752static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
10753 struct vmcs12 *vmcs12)
10754{
Wincy Van3af18d92015-02-03 23:49:31 +080010755 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10756 return 0;
10757
Jim Mattson5fa99cb2017-07-06 16:33:07 -070010758 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080010759 return -EINVAL;
10760
10761 return 0;
10762}
10763
Jim Mattson712b12d2017-08-24 13:24:47 -070010764static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
10765 struct vmcs12 *vmcs12)
10766{
10767 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10768 return 0;
10769
10770 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
10771 return -EINVAL;
10772
10773 return 0;
10774}
10775
Wincy Van3af18d92015-02-03 23:49:31 +080010776/*
10777 * Merge L0's and L1's MSR bitmap, return false to indicate that
10778 * we do not use the hardware.
10779 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010010780static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10781 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080010782{
Wincy Van82f0dd42015-02-03 23:57:18 +080010783 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010784 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010785 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010786 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010010787 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010788 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010010789 *
10790 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
10791 * ensures that we do not accidentally generate an L02 MSR bitmap
10792 * from the L12 MSR bitmap that is too permissive.
10793 * 2. That L1 or L2s have actually used the MSR. This avoids
10794 * unnecessarily merging of the bitmap if the MSR is unused. This
10795 * works properly because we only update the L01 MSR bitmap lazily.
10796 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
10797 * updated to reflect this when L1 (or its L2s) actually write to
10798 * the MSR.
10799 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000010800 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
10801 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080010802
Paolo Bonzinic9923842017-12-13 14:16:30 +010010803 /* Nothing to do if the MSR bitmap is not in use. */
10804 if (!cpu_has_vmx_msr_bitmap() ||
10805 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10806 return false;
10807
Ashok Raj15d45072018-02-01 22:59:43 +010010808 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010809 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080010810 return false;
10811
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010812 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10813 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010814 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010010815
Radim Krčmářd048c092016-08-08 20:16:22 +020010816 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010010817 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
10818 /*
10819 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
10820 * just lets the processor take the value from the virtual-APIC page;
10821 * take those 256 bits directly from the L1 bitmap.
10822 */
10823 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10824 unsigned word = msr / BITS_PER_LONG;
10825 msr_bitmap_l0[word] = msr_bitmap_l1[word];
10826 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080010827 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010010828 } else {
10829 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10830 unsigned word = msr / BITS_PER_LONG;
10831 msr_bitmap_l0[word] = ~0;
10832 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
10833 }
10834 }
10835
10836 nested_vmx_disable_intercept_for_msr(
10837 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010838 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010839 MSR_TYPE_W);
10840
10841 if (nested_cpu_has_vid(vmcs12)) {
10842 nested_vmx_disable_intercept_for_msr(
10843 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010844 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010845 MSR_TYPE_W);
10846 nested_vmx_disable_intercept_for_msr(
10847 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010848 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010849 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080010850 }
Ashok Raj15d45072018-02-01 22:59:43 +010010851
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010852 if (spec_ctrl)
10853 nested_vmx_disable_intercept_for_msr(
10854 msr_bitmap_l1, msr_bitmap_l0,
10855 MSR_IA32_SPEC_CTRL,
10856 MSR_TYPE_R | MSR_TYPE_W);
10857
Ashok Raj15d45072018-02-01 22:59:43 +010010858 if (pred_cmd)
10859 nested_vmx_disable_intercept_for_msr(
10860 msr_bitmap_l1, msr_bitmap_l0,
10861 MSR_IA32_PRED_CMD,
10862 MSR_TYPE_W);
10863
Wincy Vanf2b93282015-02-03 23:56:03 +080010864 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010865 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010866
10867 return true;
10868}
10869
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040010870static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
10871 struct vmcs12 *vmcs12)
10872{
10873 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
10874 !page_address_valid(vcpu, vmcs12->apic_access_addr))
10875 return -EINVAL;
10876 else
10877 return 0;
10878}
10879
Wincy Vanf2b93282015-02-03 23:56:03 +080010880static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10881 struct vmcs12 *vmcs12)
10882{
Wincy Van82f0dd42015-02-03 23:57:18 +080010883 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010884 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010885 !nested_cpu_has_vid(vmcs12) &&
10886 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010887 return 0;
10888
10889 /*
10890 * If virtualize x2apic mode is enabled,
10891 * virtualize apic access must be disabled.
10892 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010893 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10894 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010895 return -EINVAL;
10896
Wincy Van608406e2015-02-03 23:57:51 +080010897 /*
10898 * If virtual interrupt delivery is enabled,
10899 * we must exit on external interrupts.
10900 */
10901 if (nested_cpu_has_vid(vmcs12) &&
10902 !nested_exit_on_intr(vcpu))
10903 return -EINVAL;
10904
Wincy Van705699a2015-02-03 23:58:17 +080010905 /*
10906 * bits 15:8 should be zero in posted_intr_nv,
10907 * the descriptor address has been already checked
10908 * in nested_get_vmcs12_pages.
10909 */
10910 if (nested_cpu_has_posted_intr(vmcs12) &&
10911 (!nested_cpu_has_vid(vmcs12) ||
10912 !nested_exit_intr_ack_set(vcpu) ||
10913 vmcs12->posted_intr_nv & 0xff00))
10914 return -EINVAL;
10915
Wincy Vanf2b93282015-02-03 23:56:03 +080010916 /* tpr shadow is needed by all apicv features. */
10917 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10918 return -EINVAL;
10919
10920 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010921}
10922
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010923static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10924 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010925 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010926{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010927 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010928 u64 count, addr;
10929
10930 if (vmcs12_read_any(vcpu, count_field, &count) ||
10931 vmcs12_read_any(vcpu, addr_field, &addr)) {
10932 WARN_ON(1);
10933 return -EINVAL;
10934 }
10935 if (count == 0)
10936 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010937 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010938 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10939 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010940 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010941 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10942 addr_field, maxphyaddr, count, addr);
10943 return -EINVAL;
10944 }
10945 return 0;
10946}
10947
10948static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10949 struct vmcs12 *vmcs12)
10950{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010951 if (vmcs12->vm_exit_msr_load_count == 0 &&
10952 vmcs12->vm_exit_msr_store_count == 0 &&
10953 vmcs12->vm_entry_msr_load_count == 0)
10954 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010955 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010956 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010957 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010958 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010959 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010960 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010961 return -EINVAL;
10962 return 0;
10963}
10964
Bandan Dasc5f983f2017-05-05 15:25:14 -040010965static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10966 struct vmcs12 *vmcs12)
10967{
10968 u64 address = vmcs12->pml_address;
10969 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10970
10971 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10972 if (!nested_cpu_has_ept(vmcs12) ||
10973 !IS_ALIGNED(address, 4096) ||
10974 address >> maxphyaddr)
10975 return -EINVAL;
10976 }
10977
10978 return 0;
10979}
10980
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010981static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10982 struct vmx_msr_entry *e)
10983{
10984 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010985 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010986 return -EINVAL;
10987 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10988 e->index == MSR_IA32_UCODE_REV)
10989 return -EINVAL;
10990 if (e->reserved != 0)
10991 return -EINVAL;
10992 return 0;
10993}
10994
10995static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10996 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010997{
10998 if (e->index == MSR_FS_BASE ||
10999 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011000 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
11001 nested_vmx_msr_check_common(vcpu, e))
11002 return -EINVAL;
11003 return 0;
11004}
11005
11006static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
11007 struct vmx_msr_entry *e)
11008{
11009 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
11010 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030011011 return -EINVAL;
11012 return 0;
11013}
11014
11015/*
11016 * Load guest's/host's msr at nested entry/exit.
11017 * return 0 for success, entry index for failure.
11018 */
11019static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11020{
11021 u32 i;
11022 struct vmx_msr_entry e;
11023 struct msr_data msr;
11024
11025 msr.host_initiated = false;
11026 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011027 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
11028 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011029 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011030 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11031 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011032 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011033 }
11034 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011035 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011036 "%s check failed (%u, 0x%x, 0x%x)\n",
11037 __func__, i, e.index, e.reserved);
11038 goto fail;
11039 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011040 msr.index = e.index;
11041 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011042 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011043 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011044 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
11045 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030011046 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011047 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011048 }
11049 return 0;
11050fail:
11051 return i + 1;
11052}
11053
11054static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
11055{
11056 u32 i;
11057 struct vmx_msr_entry e;
11058
11059 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011060 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011061 if (kvm_vcpu_read_guest(vcpu,
11062 gpa + i * sizeof(e),
11063 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011064 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011065 "%s cannot read MSR entry (%u, 0x%08llx)\n",
11066 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030011067 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011068 }
11069 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011070 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011071 "%s check failed (%u, 0x%x, 0x%x)\n",
11072 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030011073 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011074 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011075 msr_info.host_initiated = false;
11076 msr_info.index = e.index;
11077 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011078 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011079 "%s cannot read MSR (%u, 0x%x)\n",
11080 __func__, i, e.index);
11081 return -EINVAL;
11082 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020011083 if (kvm_vcpu_write_guest(vcpu,
11084 gpa + i * sizeof(e) +
11085 offsetof(struct vmx_msr_entry, value),
11086 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020011087 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011088 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020011089 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030011090 return -EINVAL;
11091 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011092 }
11093 return 0;
11094}
11095
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011096static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
11097{
11098 unsigned long invalid_mask;
11099
11100 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
11101 return (val & invalid_mask) == 0;
11102}
11103
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011104/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011105 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
11106 * emulating VM entry into a guest with EPT enabled.
11107 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11108 * is assigned to entry_failure_code on failure.
11109 */
11110static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011111 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011112{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011113 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011114 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011115 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11116 return 1;
11117 }
11118
11119 /*
11120 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
11121 * must not be dereferenced.
11122 */
11123 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
11124 !nested_ept) {
11125 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
11126 *entry_failure_code = ENTRY_FAIL_PDPTE;
11127 return 1;
11128 }
11129 }
11130
11131 vcpu->arch.cr3 = cr3;
11132 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
11133 }
11134
11135 kvm_mmu_reset_context(vcpu);
11136 return 0;
11137}
11138
Jim Mattson6514dc32018-04-26 16:09:12 -070011139static void prepare_vmcs02_full(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011140{
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011141 struct vcpu_vmx *vmx = to_vmx(vcpu);
11142
11143 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
11144 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
11145 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
11146 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
11147 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
11148 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
11149 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
11150 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
11151 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
11152 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
11153 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
11154 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
11155 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
11156 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
11157 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
11158 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
11159 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
11160 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
11161 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
11162 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
11163 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
11164 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
11165 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
11166 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
11167 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
11168 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
11169 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
11170 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
11171 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
11172 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
11173 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011174
11175 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
11176 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
11177 vmcs12->guest_pending_dbg_exceptions);
11178 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
11179 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
11180
11181 if (nested_cpu_has_xsaves(vmcs12))
11182 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
11183 vmcs_write64(VMCS_LINK_POINTER, -1ull);
11184
11185 if (cpu_has_vmx_posted_intr())
11186 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
11187
11188 /*
11189 * Whether page-faults are trapped is determined by a combination of
11190 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
11191 * If enable_ept, L0 doesn't care about page faults and we should
11192 * set all of these to L1's desires. However, if !enable_ept, L0 does
11193 * care about (at least some) page faults, and because it is not easy
11194 * (if at all possible?) to merge L0 and L1's desires, we simply ask
11195 * to exit on each and every L2 page fault. This is done by setting
11196 * MASK=MATCH=0 and (see below) EB.PF=1.
11197 * Note that below we don't need special code to set EB.PF beyond the
11198 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
11199 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
11200 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
11201 */
11202 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
11203 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
11204 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
11205 enable_ept ? vmcs12->page_fault_error_code_match : 0);
11206
11207 /* All VMFUNCs are currently emulated through L0 vmexits. */
11208 if (cpu_has_vmx_vmfunc())
11209 vmcs_write64(VM_FUNCTION_CONTROL, 0);
11210
11211 if (cpu_has_vmx_apicv()) {
11212 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
11213 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
11214 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
11215 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
11216 }
11217
11218 /*
11219 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
11220 * Some constant fields are set here by vmx_set_constant_host_state().
11221 * Other fields are different per CPU, and will be set later when
11222 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
11223 */
11224 vmx_set_constant_host_state(vmx);
11225
11226 /*
11227 * Set the MSR load/store lists to match L0's settings.
11228 */
11229 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
11230 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11231 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
11232 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11233 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
11234
11235 set_cr4_guest_host_mask(vmx);
11236
11237 if (vmx_mpx_supported())
11238 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
11239
11240 if (enable_vpid) {
11241 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
11242 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
11243 else
11244 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
11245 }
11246
11247 /*
11248 * L1 may access the L2's PDPTR, so save them to construct vmcs12
11249 */
11250 if (enable_ept) {
11251 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
11252 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
11253 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
11254 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
11255 }
Radim Krčmář80132f42018-02-02 18:26:58 +010011256
11257 if (cpu_has_vmx_msr_bitmap())
11258 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011259}
11260
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011261/*
11262 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
11263 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080011264 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011265 * guest in a way that will both be appropriate to L1's requests, and our
11266 * needs. In addition to modifying the active vmcs (which is vmcs02), this
11267 * function also has additional necessary side-effects, like setting various
11268 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010011269 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11270 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011271 */
Ladi Prosekee146c12016-11-30 16:03:09 +010011272static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattson6514dc32018-04-26 16:09:12 -070011273 u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011274{
11275 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040011276 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011277
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011278 if (vmx->nested.dirty_vmcs12) {
Jim Mattson6514dc32018-04-26 16:09:12 -070011279 prepare_vmcs02_full(vcpu, vmcs12);
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011280 vmx->nested.dirty_vmcs12 = false;
11281 }
11282
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011283 /*
11284 * First, the fields that are shadowed. This must be kept in sync
11285 * with vmx_shadow_fields.h.
11286 */
11287
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011288 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011289 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011290 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011291 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
11292 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011293
11294 /*
11295 * Not in vmcs02: GUEST_PML_INDEX, HOST_FS_SELECTOR, HOST_GS_SELECTOR,
11296 * HOST_FS_BASE, HOST_GS_BASE.
11297 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011298
Jim Mattson6514dc32018-04-26 16:09:12 -070011299 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011300 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020011301 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
11302 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
11303 } else {
11304 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
11305 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
11306 }
Jim Mattson6514dc32018-04-26 16:09:12 -070011307 if (vmx->nested.nested_run_pending) {
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011308 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
11309 vmcs12->vm_entry_intr_info_field);
11310 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
11311 vmcs12->vm_entry_exception_error_code);
11312 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
11313 vmcs12->vm_entry_instruction_len);
11314 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
11315 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070011316 vmx->loaded_vmcs->nmi_known_unmasked =
11317 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011318 } else {
11319 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
11320 }
Gleb Natapov63fbf592013-07-28 18:31:06 +030011321 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011322
Jan Kiszkaf4124502014-03-07 20:03:13 +010011323 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080011324
Paolo Bonzini93140062016-07-06 13:23:51 +020011325 /* Preemption timer setting is only taken from vmcs01. */
11326 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11327 exec_control |= vmcs_config.pin_based_exec_ctrl;
11328 if (vmx->hv_deadline_tsc == -1)
11329 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11330
11331 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080011332 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011333 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
11334 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011335 } else {
Wincy Van705699a2015-02-03 23:58:17 +080011336 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011337 }
Wincy Van705699a2015-02-03 23:58:17 +080011338
Jan Kiszkaf4124502014-03-07 20:03:13 +010011339 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011340
Jan Kiszkaf4124502014-03-07 20:03:13 +010011341 vmx->nested.preemption_timer_expired = false;
11342 if (nested_cpu_has_preemption_timer(vmcs12))
11343 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010011344
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011345 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020011346 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080011347
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011348 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011349 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020011350 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010011351 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020011352 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011353 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040011354 SECONDARY_EXEC_APIC_REGISTER_VIRT |
11355 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011356 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040011357 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
11358 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
11359 ~SECONDARY_EXEC_ENABLE_PML;
11360 exec_control |= vmcs12_exec_ctrl;
11361 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011362
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011363 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080011364 vmcs_write16(GUEST_INTR_STATUS,
11365 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080011366
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011367 /*
11368 * Write an illegal value to APIC_ACCESS_ADDR. Later,
11369 * nested_get_vmcs12_pages will either fix it up or
11370 * remove the VM execution control.
11371 */
11372 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
11373 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
11374
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011375 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
11376 }
11377
Jim Mattson83bafef2016-10-04 10:48:38 -070011378 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011379 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
11380 * entry, but only if the current (host) sp changed from the value
11381 * we wrote last (vmx->host_rsp). This cache is no longer relevant
11382 * if we switch vmcs, and rather than hold a separate cache per vmcs,
11383 * here we just force the write to happen on entry.
11384 */
11385 vmx->host_rsp = 0;
11386
11387 exec_control = vmx_exec_control(vmx); /* L0's desires */
11388 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
11389 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
11390 exec_control &= ~CPU_BASED_TPR_SHADOW;
11391 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011392
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011393 /*
11394 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
11395 * nested_get_vmcs12_pages can't fix it up, the illegal value
11396 * will result in a VM entry failure.
11397 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011398 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011399 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011400 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070011401 } else {
11402#ifdef CONFIG_X86_64
11403 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
11404 CPU_BASED_CR8_STORE_EXITING;
11405#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011406 }
11407
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011408 /*
Quan Xu8eb73e22017-12-12 16:44:21 +080011409 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
11410 * for I/O port accesses.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011411 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011412 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
11413 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
11414
11415 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
11416
11417 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
11418 * bitwise-or of what L1 wants to trap for L2, and what we want to
11419 * trap. Note that CR0.TS also needs updating - we do this later.
11420 */
11421 update_exception_bitmap(vcpu);
11422 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
11423 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
11424
Nadav Har'El8049d652013-08-05 11:07:06 +030011425 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
11426 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
11427 * bits are further modified by vmx_set_efer() below.
11428 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010011429 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030011430
11431 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
11432 * emulated by vmx_set_efer(), below.
11433 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020011434 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030011435 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
11436 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011437 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
11438
Jim Mattson6514dc32018-04-26 16:09:12 -070011439 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011440 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011441 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011442 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011443 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011444 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011445 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011446
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011447 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11448
Peter Feinerc95ba922016-08-17 09:36:47 -070011449 if (kvm_has_tsc_control)
11450 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011451
11452 if (enable_vpid) {
11453 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070011454 * There is no direct mapping between vpid02 and vpid12, the
11455 * vpid02 is per-vCPU for L0 and reused while the value of
11456 * vpid12 is changed w/ one invvpid during nested vmentry.
11457 * The vpid12 is allocated by L1 for L2, so it will not
11458 * influence global bitmap(for vpid01 and vpid02 allocation)
11459 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011460 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070011461 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070011462 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
11463 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Liran Alon6bce30c2018-05-22 17:16:12 +030011464 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011465 }
11466 } else {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011467 vmx_flush_tlb(vcpu, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011468 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011469 }
11470
Ladi Prosek1fb883b2017-04-04 14:18:53 +020011471 if (enable_pml) {
11472 /*
11473 * Conceptually we want to copy the PML address and index from
11474 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
11475 * since we always flush the log on each vmexit, this happens
11476 * to be equivalent to simply resetting the fields in vmcs02.
11477 */
11478 ASSERT(vmx->pml_pg);
11479 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
11480 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
11481 }
11482
Nadav Har'El155a97a2013-08-05 11:07:16 +030011483 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011484 if (nested_ept_init_mmu_context(vcpu)) {
11485 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11486 return 1;
11487 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011488 } else if (nested_cpu_has2(vmcs12,
11489 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070011490 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011491 }
11492
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011493 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011494 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
11495 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011496 * The CR0_READ_SHADOW is what L2 should have expected to read given
11497 * the specifications by L1; It's not enough to take
11498 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
11499 * have more bits than L1 expected.
11500 */
11501 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
11502 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
11503
11504 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
11505 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
11506
Jim Mattson6514dc32018-04-26 16:09:12 -070011507 if (vmx->nested.nested_run_pending &&
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011508 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080011509 vcpu->arch.efer = vmcs12->guest_ia32_efer;
11510 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11511 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11512 else
11513 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11514 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
11515 vmx_set_efer(vcpu, vcpu->arch.efer);
11516
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011517 /*
11518 * Guest state is invalid and unrestricted guest is disabled,
11519 * which means L1 attempted VMEntry to L2 with invalid state.
11520 * Fail the VMEntry.
11521 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010011522 if (vmx->emulation_required) {
11523 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011524 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010011525 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011526
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011527 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010011528 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011529 entry_failure_code))
11530 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010011531
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011532 if (!enable_ept)
11533 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
11534
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011535 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
11536 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010011537 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011538}
11539
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011540static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
11541{
11542 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
11543 nested_cpu_has_virtual_nmis(vmcs12))
11544 return -EINVAL;
11545
11546 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
11547 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
11548 return -EINVAL;
11549
11550 return 0;
11551}
11552
Jim Mattsonca0bde22016-11-30 12:03:46 -080011553static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11554{
11555 struct vcpu_vmx *vmx = to_vmx(vcpu);
11556
11557 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
11558 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
11559 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11560
Jim Mattson56a20512017-07-06 16:33:06 -070011561 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
11562 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11563
Jim Mattsonca0bde22016-11-30 12:03:46 -080011564 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
11565 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11566
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011567 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
11568 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11569
Jim Mattson712b12d2017-08-24 13:24:47 -070011570 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
11571 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11572
Jim Mattsonca0bde22016-11-30 12:03:46 -080011573 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
11574 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11575
11576 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
11577 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11578
Bandan Dasc5f983f2017-05-05 15:25:14 -040011579 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
11580 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11581
Jim Mattsonca0bde22016-11-30 12:03:46 -080011582 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011583 vmx->nested.msrs.procbased_ctls_low,
11584 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070011585 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
11586 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011587 vmx->nested.msrs.secondary_ctls_low,
11588 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011589 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011590 vmx->nested.msrs.pinbased_ctls_low,
11591 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011592 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011593 vmx->nested.msrs.exit_ctls_low,
11594 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011595 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011596 vmx->nested.msrs.entry_ctls_low,
11597 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011598 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11599
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011600 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011601 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11602
Bandan Das41ab9372017-08-03 15:54:43 -040011603 if (nested_cpu_has_vmfunc(vmcs12)) {
11604 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011605 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040011606 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11607
11608 if (nested_cpu_has_eptp_switching(vmcs12)) {
11609 if (!nested_cpu_has_ept(vmcs12) ||
11610 !page_address_valid(vcpu, vmcs12->eptp_list_address))
11611 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11612 }
11613 }
Bandan Das27c42a12017-08-03 15:54:42 -040011614
Jim Mattsonc7c2c702017-05-05 11:28:09 -070011615 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
11616 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11617
Jim Mattsonca0bde22016-11-30 12:03:46 -080011618 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
11619 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
11620 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
11621 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
11622
11623 return 0;
11624}
11625
11626static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11627 u32 *exit_qual)
11628{
11629 bool ia32e;
11630
11631 *exit_qual = ENTRY_FAIL_DEFAULT;
11632
11633 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
11634 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
11635 return 1;
11636
11637 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
11638 vmcs12->vmcs_link_pointer != -1ull) {
11639 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
11640 return 1;
11641 }
11642
11643 /*
11644 * If the load IA32_EFER VM-entry control is 1, the following checks
11645 * are performed on the field for the IA32_EFER MSR:
11646 * - Bits reserved in the IA32_EFER MSR must be 0.
11647 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
11648 * the IA-32e mode guest VM-exit control. It must also be identical
11649 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
11650 * CR0.PG) is 1.
11651 */
11652 if (to_vmx(vcpu)->nested.nested_run_pending &&
11653 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
11654 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
11655 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
11656 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
11657 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
11658 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
11659 return 1;
11660 }
11661
11662 /*
11663 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
11664 * IA32_EFER MSR must be 0 in the field for that register. In addition,
11665 * the values of the LMA and LME bits in the field must each be that of
11666 * the host address-space size VM-exit control.
11667 */
11668 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
11669 ia32e = (vmcs12->vm_exit_controls &
11670 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
11671 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
11672 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
11673 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
11674 return 1;
11675 }
11676
Wanpeng Lif1b026a2017-11-05 16:54:48 -080011677 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
11678 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
11679 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
11680 return 1;
11681
Jim Mattsonca0bde22016-11-30 12:03:46 -080011682 return 0;
11683}
11684
Jim Mattson6514dc32018-04-26 16:09:12 -070011685static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu)
Jim Mattson858e25c2016-11-30 12:03:47 -080011686{
11687 struct vcpu_vmx *vmx = to_vmx(vcpu);
11688 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattson858e25c2016-11-30 12:03:47 -080011689 u32 msr_entry_idx;
11690 u32 exit_qual;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011691 int r;
Jim Mattson858e25c2016-11-30 12:03:47 -080011692
Jim Mattson858e25c2016-11-30 12:03:47 -080011693 enter_guest_mode(vcpu);
11694
11695 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
11696 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11697
Jim Mattsonde3a0022017-11-27 17:22:25 -060011698 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080011699 vmx_segment_cache_clear(vmx);
11700
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011701 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11702 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
11703
11704 r = EXIT_REASON_INVALID_STATE;
Jim Mattson6514dc32018-04-26 16:09:12 -070011705 if (prepare_vmcs02(vcpu, vmcs12, &exit_qual))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011706 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011707
11708 nested_get_vmcs12_pages(vcpu, vmcs12);
11709
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011710 r = EXIT_REASON_MSR_LOAD_FAIL;
Jim Mattson858e25c2016-11-30 12:03:47 -080011711 msr_entry_idx = nested_vmx_load_msr(vcpu,
11712 vmcs12->vm_entry_msr_load_addr,
11713 vmcs12->vm_entry_msr_load_count);
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011714 if (msr_entry_idx)
11715 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011716
Jim Mattson858e25c2016-11-30 12:03:47 -080011717 /*
11718 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
11719 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
11720 * returned as far as L1 is concerned. It will only return (and set
11721 * the success flag) when L2 exits (see nested_vmx_vmexit()).
11722 */
11723 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011724
11725fail:
11726 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11727 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
11728 leave_guest_mode(vcpu);
11729 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
11730 nested_vmx_entry_failure(vcpu, vmcs12, r, exit_qual);
11731 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080011732}
11733
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011734/*
11735 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
11736 * for running an L2 nested guest.
11737 */
11738static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
11739{
11740 struct vmcs12 *vmcs12;
11741 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011742 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080011743 u32 exit_qual;
11744 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011745
Kyle Hueyeb277562016-11-29 12:40:39 -080011746 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011747 return 1;
11748
Kyle Hueyeb277562016-11-29 12:40:39 -080011749 if (!nested_vmx_check_vmcs12(vcpu))
11750 goto out;
11751
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011752 vmcs12 = get_vmcs12(vcpu);
11753
Abel Gordon012f83c2013-04-18 14:39:25 +030011754 if (enable_shadow_vmcs)
11755 copy_shadow_to_vmcs12(vmx);
11756
Nadav Har'El7c177932011-05-25 23:12:04 +030011757 /*
11758 * The nested entry process starts with enforcing various prerequisites
11759 * on vmcs12 as required by the Intel SDM, and act appropriately when
11760 * they fail: As the SDM explains, some conditions should cause the
11761 * instruction to fail, while others will cause the instruction to seem
11762 * to succeed, but return an EXIT_REASON_INVALID_STATE.
11763 * To speed up the normal (success) code path, we should avoid checking
11764 * for misconfigurations which will anyway be caught by the processor
11765 * when using the merged vmcs02.
11766 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011767 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
11768 nested_vmx_failValid(vcpu,
11769 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
11770 goto out;
11771 }
11772
Nadav Har'El7c177932011-05-25 23:12:04 +030011773 if (vmcs12->launch_state == launch) {
11774 nested_vmx_failValid(vcpu,
11775 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
11776 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080011777 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030011778 }
11779
Jim Mattsonca0bde22016-11-30 12:03:46 -080011780 ret = check_vmentry_prereqs(vcpu, vmcs12);
11781 if (ret) {
11782 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080011783 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020011784 }
11785
Nadav Har'El7c177932011-05-25 23:12:04 +030011786 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080011787 * After this point, the trap flag no longer triggers a singlestep trap
11788 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
11789 * This is not 100% correct; for performance reasons, we delegate most
11790 * of the checks on host state to the processor. If those fail,
11791 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020011792 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080011793 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020011794
Jim Mattsonca0bde22016-11-30 12:03:46 -080011795 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
11796 if (ret) {
11797 nested_vmx_entry_failure(vcpu, vmcs12,
11798 EXIT_REASON_INVALID_STATE, exit_qual);
11799 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020011800 }
11801
11802 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030011803 * We're finally done with prerequisite checking, and can start with
11804 * the nested entry.
11805 */
11806
Jim Mattson6514dc32018-04-26 16:09:12 -070011807 vmx->nested.nested_run_pending = 1;
11808 ret = enter_vmx_non_root_mode(vcpu);
11809 if (ret) {
11810 vmx->nested.nested_run_pending = 0;
Jim Mattson858e25c2016-11-30 12:03:47 -080011811 return ret;
Jim Mattson6514dc32018-04-26 16:09:12 -070011812 }
Wincy Vanff651cb2014-12-11 08:52:58 +030011813
Chao Gao135a06c2018-02-11 10:06:30 +080011814 /*
11815 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
11816 * by event injection, halt vcpu.
11817 */
11818 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
Jim Mattson6514dc32018-04-26 16:09:12 -070011819 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK)) {
11820 vmx->nested.nested_run_pending = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -060011821 return kvm_vcpu_halt(vcpu);
Jim Mattson6514dc32018-04-26 16:09:12 -070011822 }
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011823 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080011824
11825out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080011826 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011827}
11828
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011829/*
11830 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
11831 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
11832 * This function returns the new value we should put in vmcs12.guest_cr0.
11833 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
11834 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
11835 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
11836 * didn't trap the bit, because if L1 did, so would L0).
11837 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
11838 * been modified by L2, and L1 knows it. So just leave the old value of
11839 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
11840 * isn't relevant, because if L0 traps this bit it can set it to anything.
11841 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
11842 * changed these bits, and therefore they need to be updated, but L0
11843 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
11844 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
11845 */
11846static inline unsigned long
11847vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11848{
11849 return
11850 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
11851 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
11852 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
11853 vcpu->arch.cr0_guest_owned_bits));
11854}
11855
11856static inline unsigned long
11857vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11858{
11859 return
11860 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
11861 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
11862 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
11863 vcpu->arch.cr4_guest_owned_bits));
11864}
11865
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011866static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
11867 struct vmcs12 *vmcs12)
11868{
11869 u32 idt_vectoring;
11870 unsigned int nr;
11871
Wanpeng Li664f8e22017-08-24 03:35:09 -070011872 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011873 nr = vcpu->arch.exception.nr;
11874 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11875
11876 if (kvm_exception_is_soft(nr)) {
11877 vmcs12->vm_exit_instruction_len =
11878 vcpu->arch.event_exit_inst_len;
11879 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
11880 } else
11881 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
11882
11883 if (vcpu->arch.exception.has_error_code) {
11884 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
11885 vmcs12->idt_vectoring_error_code =
11886 vcpu->arch.exception.error_code;
11887 }
11888
11889 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011890 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011891 vmcs12->idt_vectoring_info_field =
11892 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030011893 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011894 nr = vcpu->arch.interrupt.nr;
11895 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11896
11897 if (vcpu->arch.interrupt.soft) {
11898 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11899 vmcs12->vm_entry_instruction_len =
11900 vcpu->arch.event_exit_inst_len;
11901 } else
11902 idt_vectoring |= INTR_TYPE_EXT_INTR;
11903
11904 vmcs12->idt_vectoring_info_field = idt_vectoring;
11905 }
11906}
11907
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011908static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11909{
11910 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011911 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020011912 bool block_nested_events =
11913 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011914
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011915 if (vcpu->arch.exception.pending &&
11916 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020011917 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011918 return -EBUSY;
11919 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011920 return 0;
11921 }
11922
Jan Kiszkaf4124502014-03-07 20:03:13 +010011923 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11924 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020011925 if (block_nested_events)
Jan Kiszkaf4124502014-03-07 20:03:13 +010011926 return -EBUSY;
11927 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11928 return 0;
11929 }
11930
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011931 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011932 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011933 return -EBUSY;
11934 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11935 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11936 INTR_INFO_VALID_MASK, 0);
11937 /*
11938 * The NMI-triggered VM exit counts as injection:
11939 * clear this one and block further NMIs.
11940 */
11941 vcpu->arch.nmi_pending = 0;
11942 vmx_set_nmi_mask(vcpu, true);
11943 return 0;
11944 }
11945
11946 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11947 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011948 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011949 return -EBUSY;
11950 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011951 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011952 }
11953
David Hildenbrand6342c502017-01-25 11:58:58 +010011954 vmx_complete_nested_posted_interrupt(vcpu);
11955 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011956}
11957
Jan Kiszkaf4124502014-03-07 20:03:13 +010011958static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11959{
11960 ktime_t remaining =
11961 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11962 u64 value;
11963
11964 if (ktime_to_ns(remaining) <= 0)
11965 return 0;
11966
11967 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11968 do_div(value, 1000000);
11969 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11970}
11971
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011972/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011973 * Update the guest state fields of vmcs12 to reflect changes that
11974 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11975 * VM-entry controls is also updated, since this is really a guest
11976 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011977 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011978static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011979{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011980 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11981 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11982
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011983 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11984 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11985 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11986
11987 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11988 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11989 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11990 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11991 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11992 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11993 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11994 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11995 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11996 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11997 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11998 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11999 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
12000 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
12001 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
12002 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
12003 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
12004 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
12005 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
12006 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
12007 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
12008 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
12009 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
12010 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
12011 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
12012 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
12013 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
12014 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
12015 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
12016 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
12017 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
12018 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
12019 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
12020 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
12021 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
12022 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
12023
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012024 vmcs12->guest_interruptibility_info =
12025 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
12026 vmcs12->guest_pending_dbg_exceptions =
12027 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010012028 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
12029 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
12030 else
12031 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012032
Jan Kiszkaf4124502014-03-07 20:03:13 +010012033 if (nested_cpu_has_preemption_timer(vmcs12)) {
12034 if (vmcs12->vm_exit_controls &
12035 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
12036 vmcs12->vmx_preemption_timer_value =
12037 vmx_get_preemption_timer_value(vcpu);
12038 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
12039 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080012040
Nadav Har'El3633cfc2013-08-05 11:07:07 +030012041 /*
12042 * In some cases (usually, nested EPT), L2 is allowed to change its
12043 * own CR3 without exiting. If it has changed it, we must keep it.
12044 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
12045 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
12046 *
12047 * Additionally, restore L2's PDPTR to vmcs12.
12048 */
12049 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010012050 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030012051 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
12052 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
12053 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
12054 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
12055 }
12056
Jim Mattsond281e132017-06-01 12:44:46 -070012057 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030012058
Wincy Van608406e2015-02-03 23:57:51 +080012059 if (nested_cpu_has_vid(vmcs12))
12060 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
12061
Jan Kiszkac18911a2013-03-13 16:06:41 +010012062 vmcs12->vm_entry_controls =
12063 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020012064 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010012065
Jan Kiszka2996fca2014-06-16 13:59:43 +020012066 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
12067 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
12068 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
12069 }
12070
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012071 /* TODO: These cannot have changed unless we have MSR bitmaps and
12072 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020012073 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012074 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020012075 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
12076 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012077 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
12078 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
12079 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010012080 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010012081 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080012082}
12083
12084/*
12085 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
12086 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
12087 * and this function updates it to reflect the changes to the guest state while
12088 * L2 was running (and perhaps made some exits which were handled directly by L0
12089 * without going back to L1), and to reflect the exit reason.
12090 * Note that we do not have to copy here all VMCS fields, just those that
12091 * could have changed by the L2 guest or the exit - i.e., the guest-state and
12092 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
12093 * which already writes to vmcs12 directly.
12094 */
12095static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
12096 u32 exit_reason, u32 exit_intr_info,
12097 unsigned long exit_qualification)
12098{
12099 /* update guest state fields: */
12100 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012101
12102 /* update exit information fields: */
12103
Jan Kiszka533558b2014-01-04 18:47:20 +010012104 vmcs12->vm_exit_reason = exit_reason;
12105 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010012106 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020012107
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012108 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012109 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
12110 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
12111
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012112 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070012113 vmcs12->launch_state = 1;
12114
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012115 /* vm_entry_intr_info_field is cleared on exit. Emulate this
12116 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012117 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012118
12119 /*
12120 * Transfer the event that L0 or L1 may wanted to inject into
12121 * L2 to IDT_VECTORING_INFO_FIELD.
12122 */
12123 vmcs12_save_pending_event(vcpu, vmcs12);
12124 }
12125
12126 /*
12127 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
12128 * preserved above and would only end up incorrectly in L1.
12129 */
12130 vcpu->arch.nmi_injected = false;
12131 kvm_clear_exception_queue(vcpu);
12132 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012133}
12134
Wanpeng Li5af41572017-11-05 16:54:49 -080012135static void load_vmcs12_mmu_host_state(struct kvm_vcpu *vcpu,
12136 struct vmcs12 *vmcs12)
12137{
12138 u32 entry_failure_code;
12139
12140 nested_ept_uninit_mmu_context(vcpu);
12141
12142 /*
12143 * Only PDPTE load can fail as the value of cr3 was checked on entry and
12144 * couldn't have changed.
12145 */
12146 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
12147 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
12148
12149 if (!enable_ept)
12150 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
12151}
12152
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012153/*
12154 * A part of what we need to when the nested L2 guest exits and we want to
12155 * run its L1 parent, is to reset L1's guest state to the host state specified
12156 * in vmcs12.
12157 * This function is to be called not only on normal nested exit, but also on
12158 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
12159 * Failures During or After Loading Guest State").
12160 * This function should be called when the active VMCS is L1's (vmcs01).
12161 */
Jan Kiszka733568f2013-02-23 15:07:47 +010012162static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
12163 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012164{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012165 struct kvm_segment seg;
12166
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012167 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
12168 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020012169 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012170 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
12171 else
12172 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
12173 vmx_set_efer(vcpu, vcpu->arch.efer);
12174
12175 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
12176 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070012177 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012178 /*
12179 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012180 * actually changed, because vmx_set_cr0 refers to efer set above.
12181 *
12182 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
12183 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012184 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012185 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020012186 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012187
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080012188 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012189 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080012190 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012191
Wanpeng Li5af41572017-11-05 16:54:49 -080012192 load_vmcs12_mmu_host_state(vcpu, vmcs12);
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030012193
Liran Alon6f1e03b2018-05-22 17:16:14 +030012194 /*
12195 * If vmcs01 don't use VPID, CPU flushes TLB on every
12196 * VMEntry/VMExit. Thus, no need to flush TLB.
12197 *
12198 * If vmcs12 uses VPID, TLB entries populated by L2 are
12199 * tagged with vmx->nested.vpid02 while L1 entries are tagged
12200 * with vmx->vpid. Thus, no need to flush TLB.
12201 *
12202 * Therefore, flush TLB only in case vmcs01 uses VPID and
12203 * vmcs12 don't use VPID as in this case L1 & L2 TLB entries
12204 * are both tagged with vmx->vpid.
12205 */
12206 if (enable_vpid &&
12207 !(nested_cpu_has_vpid(vmcs12) && to_vmx(vcpu)->nested.vpid02)) {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080012208 vmx_flush_tlb(vcpu, true);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012209 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012210
12211 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
12212 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
12213 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
12214 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
12215 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020012216 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
12217 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012218
Paolo Bonzini36be0b92014-02-24 12:30:04 +010012219 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
12220 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
12221 vmcs_write64(GUEST_BNDCFGS, 0);
12222
Jan Kiszka44811c02013-08-04 17:17:27 +020012223 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012224 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020012225 vcpu->arch.pat = vmcs12->host_ia32_pat;
12226 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012227 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
12228 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
12229 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012230
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012231 /* Set L1 segment info according to Intel SDM
12232 27.5.2 Loading Host Segment and Descriptor-Table Registers */
12233 seg = (struct kvm_segment) {
12234 .base = 0,
12235 .limit = 0xFFFFFFFF,
12236 .selector = vmcs12->host_cs_selector,
12237 .type = 11,
12238 .present = 1,
12239 .s = 1,
12240 .g = 1
12241 };
12242 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
12243 seg.l = 1;
12244 else
12245 seg.db = 1;
12246 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
12247 seg = (struct kvm_segment) {
12248 .base = 0,
12249 .limit = 0xFFFFFFFF,
12250 .type = 3,
12251 .present = 1,
12252 .s = 1,
12253 .db = 1,
12254 .g = 1
12255 };
12256 seg.selector = vmcs12->host_ds_selector;
12257 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
12258 seg.selector = vmcs12->host_es_selector;
12259 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
12260 seg.selector = vmcs12->host_ss_selector;
12261 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
12262 seg.selector = vmcs12->host_fs_selector;
12263 seg.base = vmcs12->host_fs_base;
12264 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
12265 seg.selector = vmcs12->host_gs_selector;
12266 seg.base = vmcs12->host_gs_base;
12267 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
12268 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030012269 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012270 .limit = 0x67,
12271 .selector = vmcs12->host_tr_selector,
12272 .type = 11,
12273 .present = 1
12274 };
12275 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
12276
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012277 kvm_set_dr(vcpu, 7, 0x400);
12278 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030012279
Wincy Van3af18d92015-02-03 23:49:31 +080012280 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010012281 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080012282
Wincy Vanff651cb2014-12-11 08:52:58 +030012283 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
12284 vmcs12->vm_exit_msr_load_count))
12285 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012286}
12287
12288/*
12289 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
12290 * and modify vmcs12 to make it see what it would expect to see there if
12291 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
12292 */
Jan Kiszka533558b2014-01-04 18:47:20 +010012293static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
12294 u32 exit_intr_info,
12295 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012296{
12297 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012298 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12299
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012300 /* trying to cancel vmlaunch/vmresume is a bug */
12301 WARN_ON_ONCE(vmx->nested.nested_run_pending);
12302
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012303 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070012304 * The only expected VM-instruction error is "VM entry with
12305 * invalid control field(s)." Anything else indicates a
12306 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012307 */
Jim Mattson4f350c62017-09-14 16:31:44 -070012308 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
12309 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
12310
12311 leave_guest_mode(vcpu);
12312
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012313 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12314 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12315
Jim Mattson4f350c62017-09-14 16:31:44 -070012316 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012317 if (exit_reason == -1)
12318 sync_vmcs12(vcpu, vmcs12);
12319 else
12320 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
12321 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070012322
12323 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
12324 vmcs12->vm_exit_msr_store_count))
12325 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040012326 }
12327
Jim Mattson4f350c62017-09-14 16:31:44 -070012328 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020012329 vm_entry_controls_reset_shadow(vmx);
12330 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010012331 vmx_segment_cache_clear(vmx);
12332
Paolo Bonzini93140062016-07-06 13:23:51 +020012333 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070012334 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
12335 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010012336 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020012337 if (vmx->hv_deadline_tsc == -1)
12338 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12339 PIN_BASED_VMX_PREEMPTION_TIMER);
12340 else
12341 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12342 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070012343 if (kvm_has_tsc_control)
12344 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012345
Jim Mattson8d860bb2018-05-09 16:56:05 -040012346 if (vmx->nested.change_vmcs01_virtual_apic_mode) {
12347 vmx->nested.change_vmcs01_virtual_apic_mode = false;
12348 vmx_set_virtual_apic_mode(vcpu);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070012349 } else if (!nested_cpu_has_ept(vmcs12) &&
12350 nested_cpu_has2(vmcs12,
12351 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070012352 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012353 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012354
12355 /* This is needed for same reason as it was needed in prepare_vmcs02 */
12356 vmx->host_rsp = 0;
12357
12358 /* Unpin physical memory we referred to in vmcs02 */
12359 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012360 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012361 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012362 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012363 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012364 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012365 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012366 }
Wincy Van705699a2015-02-03 23:58:17 +080012367 if (vmx->nested.pi_desc_page) {
12368 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012369 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080012370 vmx->nested.pi_desc_page = NULL;
12371 vmx->nested.pi_desc = NULL;
12372 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012373
12374 /*
Tang Chen38b99172014-09-24 15:57:54 +080012375 * We are now running in L2, mmu_notifier will force to reload the
12376 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
12377 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080012378 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080012379
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012380 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030012381 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012382
12383 /* in case we halted in L2 */
12384 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070012385
12386 if (likely(!vmx->fail)) {
12387 /*
12388 * TODO: SDM says that with acknowledge interrupt on
12389 * exit, bit 31 of the VM-exit interrupt information
12390 * (valid interrupt) is always set to 1 on
12391 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
12392 * need kvm_cpu_has_interrupt(). See the commit
12393 * message for details.
12394 */
12395 if (nested_exit_intr_ack_set(vcpu) &&
12396 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
12397 kvm_cpu_has_interrupt(vcpu)) {
12398 int irq = kvm_cpu_get_interrupt(vcpu);
12399 WARN_ON(irq < 0);
12400 vmcs12->vm_exit_intr_info = irq |
12401 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
12402 }
12403
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012404 if (exit_reason != -1)
12405 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
12406 vmcs12->exit_qualification,
12407 vmcs12->idt_vectoring_info_field,
12408 vmcs12->vm_exit_intr_info,
12409 vmcs12->vm_exit_intr_error_code,
12410 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070012411
12412 load_vmcs12_host_state(vcpu, vmcs12);
12413
12414 return;
12415 }
12416
12417 /*
12418 * After an early L2 VM-entry failure, we're now back
12419 * in L1 which thinks it just finished a VMLAUNCH or
12420 * VMRESUME instruction, so we need to set the failure
12421 * flag and the VM-instruction error field of the VMCS
12422 * accordingly.
12423 */
12424 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Wanpeng Li5af41572017-11-05 16:54:49 -080012425
12426 load_vmcs12_mmu_host_state(vcpu, vmcs12);
12427
Jim Mattson4f350c62017-09-14 16:31:44 -070012428 /*
12429 * The emulated instruction was already skipped in
12430 * nested_vmx_run, but the updated RIP was never
12431 * written back to the vmcs01.
12432 */
12433 skip_emulated_instruction(vcpu);
12434 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012435}
12436
Nadav Har'El7c177932011-05-25 23:12:04 +030012437/*
Jan Kiszka42124922014-01-04 18:47:19 +010012438 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
12439 */
12440static void vmx_leave_nested(struct kvm_vcpu *vcpu)
12441{
Wanpeng Li2f707d92017-03-06 04:03:28 -080012442 if (is_guest_mode(vcpu)) {
12443 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010012444 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080012445 }
Jan Kiszka42124922014-01-04 18:47:19 +010012446 free_nested(to_vmx(vcpu));
12447}
12448
12449/*
Nadav Har'El7c177932011-05-25 23:12:04 +030012450 * L1's failure to enter L2 is a subset of a normal exit, as explained in
12451 * 23.7 "VM-entry failures during or after loading guest state" (this also
12452 * lists the acceptable exit-reason and exit-qualification parameters).
12453 * It should only be called before L2 actually succeeded to run, and when
12454 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
12455 */
12456static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
12457 struct vmcs12 *vmcs12,
12458 u32 reason, unsigned long qualification)
12459{
12460 load_vmcs12_host_state(vcpu, vmcs12);
12461 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12462 vmcs12->exit_qualification = qualification;
12463 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030012464 if (enable_shadow_vmcs)
12465 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030012466}
12467
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012468static int vmx_check_intercept(struct kvm_vcpu *vcpu,
12469 struct x86_instruction_info *info,
12470 enum x86_intercept_stage stage)
12471{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020012472 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12473 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
12474
12475 /*
12476 * RDPID causes #UD if disabled through secondary execution controls.
12477 * Because it is marked as EmulateOnUD, we need to intercept it here.
12478 */
12479 if (info->intercept == x86_intercept_rdtscp &&
12480 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
12481 ctxt->exception.vector = UD_VECTOR;
12482 ctxt->exception.error_code_valid = false;
12483 return X86EMUL_PROPAGATE_FAULT;
12484 }
12485
12486 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012487 return X86EMUL_CONTINUE;
12488}
12489
Yunhong Jiang64672c92016-06-13 14:19:59 -070012490#ifdef CONFIG_X86_64
12491/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
12492static inline int u64_shl_div_u64(u64 a, unsigned int shift,
12493 u64 divisor, u64 *result)
12494{
12495 u64 low = a << shift, high = a >> (64 - shift);
12496
12497 /* To avoid the overflow on divq */
12498 if (high >= divisor)
12499 return 1;
12500
12501 /* Low hold the result, high hold rem which is discarded */
12502 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
12503 "rm" (divisor), "0" (low), "1" (high));
12504 *result = low;
12505
12506 return 0;
12507}
12508
12509static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
12510{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020012511 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080012512 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020012513
12514 if (kvm_mwait_in_guest(vcpu->kvm))
12515 return -EOPNOTSUPP;
12516
12517 vmx = to_vmx(vcpu);
12518 tscl = rdtsc();
12519 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
12520 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Wanpeng Lic5ce8232018-05-29 14:53:17 +080012521 lapic_timer_advance_cycles = nsec_to_cycles(vcpu, lapic_timer_advance_ns);
12522
12523 if (delta_tsc > lapic_timer_advance_cycles)
12524 delta_tsc -= lapic_timer_advance_cycles;
12525 else
12526 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012527
12528 /* Convert to host delta tsc if tsc scaling is enabled */
12529 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
12530 u64_shl_div_u64(delta_tsc,
12531 kvm_tsc_scaling_ratio_frac_bits,
12532 vcpu->arch.tsc_scaling_ratio,
12533 &delta_tsc))
12534 return -ERANGE;
12535
12536 /*
12537 * If the delta tsc can't fit in the 32 bit after the multi shift,
12538 * we can't use the preemption timer.
12539 * It's possible that it fits on later vmentries, but checking
12540 * on every vmentry is costly so we just use an hrtimer.
12541 */
12542 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
12543 return -ERANGE;
12544
12545 vmx->hv_deadline_tsc = tscl + delta_tsc;
12546 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12547 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070012548
12549 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012550}
12551
12552static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
12553{
12554 struct vcpu_vmx *vmx = to_vmx(vcpu);
12555 vmx->hv_deadline_tsc = -1;
12556 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12557 PIN_BASED_VMX_PREEMPTION_TIMER);
12558}
12559#endif
12560
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012561static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012562{
Wanpeng Lib31c1142018-03-12 04:53:04 -070012563 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020012564 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012565}
12566
Kai Huang843e4332015-01-28 10:54:28 +080012567static void vmx_slot_enable_log_dirty(struct kvm *kvm,
12568 struct kvm_memory_slot *slot)
12569{
12570 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
12571 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
12572}
12573
12574static void vmx_slot_disable_log_dirty(struct kvm *kvm,
12575 struct kvm_memory_slot *slot)
12576{
12577 kvm_mmu_slot_set_dirty(kvm, slot);
12578}
12579
12580static void vmx_flush_log_dirty(struct kvm *kvm)
12581{
12582 kvm_flush_pml_buffers(kvm);
12583}
12584
Bandan Dasc5f983f2017-05-05 15:25:14 -040012585static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
12586{
12587 struct vmcs12 *vmcs12;
12588 struct vcpu_vmx *vmx = to_vmx(vcpu);
12589 gpa_t gpa;
12590 struct page *page = NULL;
12591 u64 *pml_address;
12592
12593 if (is_guest_mode(vcpu)) {
12594 WARN_ON_ONCE(vmx->nested.pml_full);
12595
12596 /*
12597 * Check if PML is enabled for the nested guest.
12598 * Whether eptp bit 6 is set is already checked
12599 * as part of A/D emulation.
12600 */
12601 vmcs12 = get_vmcs12(vcpu);
12602 if (!nested_cpu_has_pml(vmcs12))
12603 return 0;
12604
Dan Carpenter47698862017-05-10 22:43:17 +030012605 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040012606 vmx->nested.pml_full = true;
12607 return 1;
12608 }
12609
12610 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
12611
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020012612 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
12613 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040012614 return 0;
12615
12616 pml_address = kmap(page);
12617 pml_address[vmcs12->guest_pml_index--] = gpa;
12618 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012619 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040012620 }
12621
12622 return 0;
12623}
12624
Kai Huang843e4332015-01-28 10:54:28 +080012625static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
12626 struct kvm_memory_slot *memslot,
12627 gfn_t offset, unsigned long mask)
12628{
12629 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
12630}
12631
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012632static void __pi_post_block(struct kvm_vcpu *vcpu)
12633{
12634 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12635 struct pi_desc old, new;
12636 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012637
12638 do {
12639 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012640 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
12641 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012642
12643 dest = cpu_physical_id(vcpu->cpu);
12644
12645 if (x2apic_enabled())
12646 new.ndst = dest;
12647 else
12648 new.ndst = (dest << 8) & 0xFF00;
12649
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012650 /* set 'NV' to 'notification vector' */
12651 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012652 } while (cmpxchg64(&pi_desc->control, old.control,
12653 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012654
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012655 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
12656 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012657 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012658 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012659 vcpu->pre_pcpu = -1;
12660 }
12661}
12662
Feng Wuefc64402015-09-18 22:29:51 +080012663/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080012664 * This routine does the following things for vCPU which is going
12665 * to be blocked if VT-d PI is enabled.
12666 * - Store the vCPU to the wakeup list, so when interrupts happen
12667 * we can find the right vCPU to wake up.
12668 * - Change the Posted-interrupt descriptor as below:
12669 * 'NDST' <-- vcpu->pre_pcpu
12670 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
12671 * - If 'ON' is set during this process, which means at least one
12672 * interrupt is posted for this vCPU, we cannot block it, in
12673 * this case, return 1, otherwise, return 0.
12674 *
12675 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070012676static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012677{
Feng Wubf9f6ac2015-09-18 22:29:55 +080012678 unsigned int dest;
12679 struct pi_desc old, new;
12680 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12681
12682 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012683 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12684 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080012685 return 0;
12686
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012687 WARN_ON(irqs_disabled());
12688 local_irq_disable();
12689 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
12690 vcpu->pre_pcpu = vcpu->cpu;
12691 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12692 list_add_tail(&vcpu->blocked_vcpu_list,
12693 &per_cpu(blocked_vcpu_on_cpu,
12694 vcpu->pre_pcpu));
12695 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12696 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080012697
12698 do {
12699 old.control = new.control = pi_desc->control;
12700
Feng Wubf9f6ac2015-09-18 22:29:55 +080012701 WARN((pi_desc->sn == 1),
12702 "Warning: SN field of posted-interrupts "
12703 "is set before blocking\n");
12704
12705 /*
12706 * Since vCPU can be preempted during this process,
12707 * vcpu->cpu could be different with pre_pcpu, we
12708 * need to set pre_pcpu as the destination of wakeup
12709 * notification event, then we can find the right vCPU
12710 * to wakeup in wakeup handler if interrupts happen
12711 * when the vCPU is in blocked state.
12712 */
12713 dest = cpu_physical_id(vcpu->pre_pcpu);
12714
12715 if (x2apic_enabled())
12716 new.ndst = dest;
12717 else
12718 new.ndst = (dest << 8) & 0xFF00;
12719
12720 /* set 'NV' to 'wakeup vector' */
12721 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012722 } while (cmpxchg64(&pi_desc->control, old.control,
12723 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012724
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012725 /* We should not block the vCPU if an interrupt is posted for it. */
12726 if (pi_test_on(pi_desc) == 1)
12727 __pi_post_block(vcpu);
12728
12729 local_irq_enable();
12730 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012731}
12732
Yunhong Jiangbc225122016-06-13 14:19:58 -070012733static int vmx_pre_block(struct kvm_vcpu *vcpu)
12734{
12735 if (pi_pre_block(vcpu))
12736 return 1;
12737
Yunhong Jiang64672c92016-06-13 14:19:59 -070012738 if (kvm_lapic_hv_timer_in_use(vcpu))
12739 kvm_lapic_switch_to_sw_timer(vcpu);
12740
Yunhong Jiangbc225122016-06-13 14:19:58 -070012741 return 0;
12742}
12743
12744static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012745{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012746 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012747 return;
12748
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012749 WARN_ON(irqs_disabled());
12750 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012751 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012752 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080012753}
12754
Yunhong Jiangbc225122016-06-13 14:19:58 -070012755static void vmx_post_block(struct kvm_vcpu *vcpu)
12756{
Yunhong Jiang64672c92016-06-13 14:19:59 -070012757 if (kvm_x86_ops->set_hv_timer)
12758 kvm_lapic_switch_to_hv_timer(vcpu);
12759
Yunhong Jiangbc225122016-06-13 14:19:58 -070012760 pi_post_block(vcpu);
12761}
12762
Feng Wubf9f6ac2015-09-18 22:29:55 +080012763/*
Feng Wuefc64402015-09-18 22:29:51 +080012764 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
12765 *
12766 * @kvm: kvm
12767 * @host_irq: host irq of the interrupt
12768 * @guest_irq: gsi of the interrupt
12769 * @set: set or unset PI
12770 * returns 0 on success, < 0 on failure
12771 */
12772static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
12773 uint32_t guest_irq, bool set)
12774{
12775 struct kvm_kernel_irq_routing_entry *e;
12776 struct kvm_irq_routing_table *irq_rt;
12777 struct kvm_lapic_irq irq;
12778 struct kvm_vcpu *vcpu;
12779 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012780 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080012781
12782 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012783 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12784 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080012785 return 0;
12786
12787 idx = srcu_read_lock(&kvm->irq_srcu);
12788 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012789 if (guest_irq >= irq_rt->nr_rt_entries ||
12790 hlist_empty(&irq_rt->map[guest_irq])) {
12791 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
12792 guest_irq, irq_rt->nr_rt_entries);
12793 goto out;
12794 }
Feng Wuefc64402015-09-18 22:29:51 +080012795
12796 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
12797 if (e->type != KVM_IRQ_ROUTING_MSI)
12798 continue;
12799 /*
12800 * VT-d PI cannot support posting multicast/broadcast
12801 * interrupts to a vCPU, we still use interrupt remapping
12802 * for these kind of interrupts.
12803 *
12804 * For lowest-priority interrupts, we only support
12805 * those with single CPU as the destination, e.g. user
12806 * configures the interrupts via /proc/irq or uses
12807 * irqbalance to make the interrupts single-CPU.
12808 *
12809 * We will support full lowest-priority interrupt later.
12810 */
12811
Radim Krčmář371313132016-07-12 22:09:27 +020012812 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080012813 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
12814 /*
12815 * Make sure the IRTE is in remapped mode if
12816 * we don't handle it in posted mode.
12817 */
12818 ret = irq_set_vcpu_affinity(host_irq, NULL);
12819 if (ret < 0) {
12820 printk(KERN_INFO
12821 "failed to back to remapped mode, irq: %u\n",
12822 host_irq);
12823 goto out;
12824 }
12825
Feng Wuefc64402015-09-18 22:29:51 +080012826 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080012827 }
Feng Wuefc64402015-09-18 22:29:51 +080012828
12829 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
12830 vcpu_info.vector = irq.vector;
12831
hu huajun2698d822018-04-11 15:16:40 +080012832 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080012833 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
12834
12835 if (set)
12836 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080012837 else
Feng Wuefc64402015-09-18 22:29:51 +080012838 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080012839
12840 if (ret < 0) {
12841 printk(KERN_INFO "%s: failed to update PI IRTE\n",
12842 __func__);
12843 goto out;
12844 }
12845 }
12846
12847 ret = 0;
12848out:
12849 srcu_read_unlock(&kvm->irq_srcu, idx);
12850 return ret;
12851}
12852
Ashok Rajc45dcc72016-06-22 14:59:56 +080012853static void vmx_setup_mce(struct kvm_vcpu *vcpu)
12854{
12855 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
12856 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
12857 FEATURE_CONTROL_LMCE;
12858 else
12859 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
12860 ~FEATURE_CONTROL_LMCE;
12861}
12862
Ladi Prosek72d7b372017-10-11 16:54:41 +020012863static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
12864{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012865 /* we need a nested vmexit to enter SMM, postpone if run is pending */
12866 if (to_vmx(vcpu)->nested.nested_run_pending)
12867 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020012868 return 1;
12869}
12870
Ladi Prosek0234bf82017-10-11 16:54:40 +020012871static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
12872{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012873 struct vcpu_vmx *vmx = to_vmx(vcpu);
12874
12875 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
12876 if (vmx->nested.smm.guest_mode)
12877 nested_vmx_vmexit(vcpu, -1, 0, 0);
12878
12879 vmx->nested.smm.vmxon = vmx->nested.vmxon;
12880 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070012881 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020012882 return 0;
12883}
12884
12885static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
12886{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012887 struct vcpu_vmx *vmx = to_vmx(vcpu);
12888 int ret;
12889
12890 if (vmx->nested.smm.vmxon) {
12891 vmx->nested.vmxon = true;
12892 vmx->nested.smm.vmxon = false;
12893 }
12894
12895 if (vmx->nested.smm.guest_mode) {
12896 vcpu->arch.hflags &= ~HF_SMM_MASK;
Jim Mattson6514dc32018-04-26 16:09:12 -070012897 ret = enter_vmx_non_root_mode(vcpu);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012898 vcpu->arch.hflags |= HF_SMM_MASK;
12899 if (ret)
12900 return ret;
12901
12902 vmx->nested.smm.guest_mode = false;
12903 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020012904 return 0;
12905}
12906
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012907static int enable_smi_window(struct kvm_vcpu *vcpu)
12908{
12909 return 0;
12910}
12911
Kees Cook404f6aa2016-08-08 16:29:06 -070012912static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080012913 .cpu_has_kvm_support = cpu_has_kvm_support,
12914 .disabled_by_bios = vmx_disabled_by_bios,
12915 .hardware_setup = hardware_setup,
12916 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030012917 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012918 .hardware_enable = hardware_enable,
12919 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080012920 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +020012921 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012922
Wanpeng Lib31c1142018-03-12 04:53:04 -070012923 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070012924 .vm_alloc = vmx_vm_alloc,
12925 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070012926
Avi Kivity6aa8b732006-12-10 02:21:36 -080012927 .vcpu_create = vmx_create_vcpu,
12928 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030012929 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012930
Avi Kivity04d2cc72007-09-10 18:10:54 +030012931 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012932 .vcpu_load = vmx_vcpu_load,
12933 .vcpu_put = vmx_vcpu_put,
12934
Paolo Bonzinia96036b2015-11-10 11:55:36 +010012935 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060012936 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012937 .get_msr = vmx_get_msr,
12938 .set_msr = vmx_set_msr,
12939 .get_segment_base = vmx_get_segment_base,
12940 .get_segment = vmx_get_segment,
12941 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020012942 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012943 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020012944 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020012945 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030012946 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012947 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012948 .set_cr3 = vmx_set_cr3,
12949 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012950 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012951 .get_idt = vmx_get_idt,
12952 .set_idt = vmx_set_idt,
12953 .get_gdt = vmx_get_gdt,
12954 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010012955 .get_dr6 = vmx_get_dr6,
12956 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030012957 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010012958 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030012959 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012960 .get_rflags = vmx_get_rflags,
12961 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080012962
Avi Kivity6aa8b732006-12-10 02:21:36 -080012963 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012964
Avi Kivity6aa8b732006-12-10 02:21:36 -080012965 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020012966 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012967 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040012968 .set_interrupt_shadow = vmx_set_interrupt_shadow,
12969 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020012970 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030012971 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012972 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020012973 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030012974 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020012975 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012976 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012977 .get_nmi_mask = vmx_get_nmi_mask,
12978 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012979 .enable_nmi_window = enable_nmi_window,
12980 .enable_irq_window = enable_irq_window,
12981 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -040012982 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012983 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012984 .get_enable_apicv = vmx_get_enable_apicv,
12985 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012986 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012987 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012988 .hwapic_irr_update = vmx_hwapic_irr_update,
12989 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012990 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12991 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012992
Izik Eiduscbc94022007-10-25 00:29:55 +020012993 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070012994 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012995 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012996 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012997
Avi Kivity586f9602010-11-18 13:09:54 +020012998 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012999
Sheng Yang17cc3932010-01-05 19:02:27 +080013000 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080013001
13002 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080013003
13004 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000013005 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020013006
13007 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080013008
13009 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100013010
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020013011 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100013012 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020013013
13014 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020013015
13016 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080013017 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000013018 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080013019 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020013020 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010013021
13022 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020013023
13024 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080013025
13026 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
13027 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
13028 .flush_log_dirty = vmx_flush_log_dirty,
13029 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040013030 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020013031
Feng Wubf9f6ac2015-09-18 22:29:55 +080013032 .pre_block = vmx_pre_block,
13033 .post_block = vmx_post_block,
13034
Wei Huang25462f72015-06-19 15:45:05 +020013035 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080013036
13037 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070013038
13039#ifdef CONFIG_X86_64
13040 .set_hv_timer = vmx_set_hv_timer,
13041 .cancel_hv_timer = vmx_cancel_hv_timer,
13042#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080013043
13044 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020013045
Ladi Prosek72d7b372017-10-11 16:54:41 +020013046 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020013047 .pre_enter_smm = vmx_pre_enter_smm,
13048 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020013049 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080013050};
13051
13052static int __init vmx_init(void)
13053{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010013054 int r;
13055
13056#if IS_ENABLED(CONFIG_HYPERV)
13057 /*
13058 * Enlightened VMCS usage should be recommended and the host needs
13059 * to support eVMCS v1 or above. We can also disable eVMCS support
13060 * with module parameter.
13061 */
13062 if (enlightened_vmcs &&
13063 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
13064 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
13065 KVM_EVMCS_VERSION) {
13066 int cpu;
13067
13068 /* Check that we have assist pages on all online CPUs */
13069 for_each_online_cpu(cpu) {
13070 if (!hv_get_vp_assist_page(cpu)) {
13071 enlightened_vmcs = false;
13072 break;
13073 }
13074 }
13075
13076 if (enlightened_vmcs) {
13077 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
13078 static_branch_enable(&enable_evmcs);
13079 }
13080 } else {
13081 enlightened_vmcs = false;
13082 }
13083#endif
13084
13085 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Tiejun Chen34a1cd62014-10-28 10:14:48 +080013086 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030013087 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080013088 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080013089
Dave Young2965faa2015-09-09 15:38:55 -070013090#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013091 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
13092 crash_vmclear_local_loaded_vmcss);
13093#endif
Jim Mattson21ebf532018-05-01 15:40:28 -070013094 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013095
He, Qingfdef3ad2007-04-30 09:45:24 +030013096 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080013097}
13098
13099static void __exit vmx_exit(void)
13100{
Dave Young2965faa2015-09-09 15:38:55 -070013101#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053013102 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080013103 synchronize_rcu();
13104#endif
13105
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080013106 kvm_exit();
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010013107
13108#if IS_ENABLED(CONFIG_HYPERV)
13109 if (static_branch_unlikely(&enable_evmcs)) {
13110 int cpu;
13111 struct hv_vp_assist_page *vp_ap;
13112 /*
13113 * Reset everything to support using non-enlightened VMCS
13114 * access later (e.g. when we reload the module with
13115 * enlightened_vmcs=0)
13116 */
13117 for_each_online_cpu(cpu) {
13118 vp_ap = hv_get_vp_assist_page(cpu);
13119
13120 if (!vp_ap)
13121 continue;
13122
13123 vp_ap->current_nested_vmcs = 0;
13124 vp_ap->enlighten_vmentry = 0;
13125 }
13126
13127 static_branch_disable(&enable_evmcs);
13128 }
13129#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080013130}
13131
13132module_init(vmx_init)
13133module_exit(vmx_exit)