| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1 | /* | 
 | 2 |  * Copyright 2008 Advanced Micro Devices, Inc. | 
 | 3 |  * Copyright 2008 Red Hat Inc. | 
 | 4 |  * Copyright 2009 Jerome Glisse. | 
 | 5 |  * | 
 | 6 |  * Permission is hereby granted, free of charge, to any person obtaining a | 
 | 7 |  * copy of this software and associated documentation files (the "Software"), | 
 | 8 |  * to deal in the Software without restriction, including without limitation | 
 | 9 |  * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
 | 10 |  * and/or sell copies of the Software, and to permit persons to whom the | 
 | 11 |  * Software is furnished to do so, subject to the following conditions: | 
 | 12 |  * | 
 | 13 |  * The above copyright notice and this permission notice shall be included in | 
 | 14 |  * all copies or substantial portions of the Software. | 
 | 15 |  * | 
 | 16 |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
 | 17 |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
 | 18 |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
 | 19 |  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
 | 20 |  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
 | 21 |  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
 | 22 |  * OTHER DEALINGS IN THE SOFTWARE. | 
 | 23 |  * | 
 | 24 |  * Authors: Dave Airlie | 
 | 25 |  *          Alex Deucher | 
 | 26 |  *          Jerome Glisse | 
 | 27 |  */ | 
 | 28 | #ifndef __AMDGPU_H__ | 
 | 29 | #define __AMDGPU_H__ | 
 | 30 |  | 
 | 31 | #include <linux/atomic.h> | 
 | 32 | #include <linux/wait.h> | 
 | 33 | #include <linux/list.h> | 
 | 34 | #include <linux/kref.h> | 
| Christian König | a9f87f6 | 2017-03-30 14:03:59 +0200 | [diff] [blame] | 35 | #include <linux/rbtree.h> | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 36 | #include <linux/hashtable.h> | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 37 | #include <linux/dma-fence.h> | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 38 |  | 
| Masahiro Yamada | 248a1d6 | 2017-04-24 13:50:21 +0900 | [diff] [blame] | 39 | #include <drm/ttm/ttm_bo_api.h> | 
 | 40 | #include <drm/ttm/ttm_bo_driver.h> | 
 | 41 | #include <drm/ttm/ttm_placement.h> | 
 | 42 | #include <drm/ttm/ttm_module.h> | 
 | 43 | #include <drm/ttm/ttm_execbuf_util.h> | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 44 |  | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 45 | #include <drm/drmP.h> | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 46 | #include <drm/drm_gem.h> | 
| Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 47 | #include <drm/amdgpu_drm.h> | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 48 |  | 
| Andres Rodriguez | 78c1683 | 2017-02-02 00:38:22 -0500 | [diff] [blame] | 49 | #include <kgd_kfd_interface.h> | 
 | 50 |  | 
| yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 51 | #include "amd_shared.h" | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 52 | #include "amdgpu_mode.h" | 
 | 53 | #include "amdgpu_ih.h" | 
 | 54 | #include "amdgpu_irq.h" | 
 | 55 | #include "amdgpu_ucode.h" | 
| Flora Cui | c632d79 | 2016-08-02 11:32:41 +0800 | [diff] [blame] | 56 | #include "amdgpu_ttm.h" | 
| Huang Rui | 0e5ca0d | 2017-03-03 18:37:23 -0500 | [diff] [blame] | 57 | #include "amdgpu_psp.h" | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 58 | #include "amdgpu_gds.h" | 
| Christian König | 5611350 | 2016-09-28 12:36:44 +0200 | [diff] [blame] | 59 | #include "amdgpu_sync.h" | 
| Christian König | 7802301 | 2016-09-28 15:33:18 +0200 | [diff] [blame] | 60 | #include "amdgpu_ring.h" | 
| Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 61 | #include "amdgpu_vm.h" | 
| Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 62 | #include "amd_powerplay.h" | 
| Alex Deucher | cf097881 | 2016-10-07 11:40:09 -0400 | [diff] [blame] | 63 | #include "amdgpu_dpm.h" | 
| Maruthi Bayyavarapu | a8fe58c | 2015-09-22 17:05:20 -0400 | [diff] [blame] | 64 | #include "amdgpu_acp.h" | 
| Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 65 | #include "amdgpu_uvd.h" | 
| Leo Liu | 5e56817 | 2017-01-10 11:02:58 -0500 | [diff] [blame] | 66 | #include "amdgpu_vce.h" | 
| Leo Liu | 95aa13f | 2017-05-11 16:27:33 -0400 | [diff] [blame] | 67 | #include "amdgpu_vcn.h" | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 68 |  | 
| Alex Deucher | b80d847 | 2015-08-16 22:55:02 -0400 | [diff] [blame] | 69 | #include "gpu_scheduler.h" | 
| Monk Liu | ceeb50e | 2016-09-19 12:13:58 +0800 | [diff] [blame] | 70 | #include "amdgpu_virt.h" | 
| Christian König | 3490bdb | 2017-07-06 22:02:41 +0200 | [diff] [blame] | 71 | #include "amdgpu_gart.h" | 
| Alex Deucher | b80d847 | 2015-08-16 22:55:02 -0400 | [diff] [blame] | 72 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 73 | /* | 
 | 74 |  * Modules parameters. | 
 | 75 |  */ | 
 | 76 | extern int amdgpu_modeset; | 
 | 77 | extern int amdgpu_vram_limit; | 
| John Brooks | 218b5dc | 2017-06-27 22:33:17 -0400 | [diff] [blame^] | 78 | extern int amdgpu_vis_vram_limit; | 
| Christian König | f9321cc | 2017-07-07 13:44:05 +0200 | [diff] [blame] | 79 | extern unsigned amdgpu_gart_size; | 
| Christian König | 36d3837 | 2017-07-07 13:17:45 +0200 | [diff] [blame] | 80 | extern int amdgpu_gtt_size; | 
| Marek Olšák | 95844d2 | 2016-08-17 23:49:27 +0200 | [diff] [blame] | 81 | extern int amdgpu_moverate; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 82 | extern int amdgpu_benchmarking; | 
 | 83 | extern int amdgpu_testing; | 
 | 84 | extern int amdgpu_audio; | 
 | 85 | extern int amdgpu_disp_priority; | 
 | 86 | extern int amdgpu_hw_i2c; | 
 | 87 | extern int amdgpu_pcie_gen2; | 
 | 88 | extern int amdgpu_msi; | 
 | 89 | extern int amdgpu_lockup_timeout; | 
 | 90 | extern int amdgpu_dpm; | 
| Huang Rui | e635ee0 | 2016-11-01 15:35:38 +0800 | [diff] [blame] | 91 | extern int amdgpu_fw_load_type; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 92 | extern int amdgpu_aspm; | 
 | 93 | extern int amdgpu_runtime_pm; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 94 | extern unsigned amdgpu_ip_block_mask; | 
 | 95 | extern int amdgpu_bapm; | 
 | 96 | extern int amdgpu_deep_color; | 
 | 97 | extern int amdgpu_vm_size; | 
 | 98 | extern int amdgpu_vm_block_size; | 
| Christian König | d9c1315 | 2015-09-28 12:31:26 +0200 | [diff] [blame] | 99 | extern int amdgpu_vm_fault_stop; | 
| Christian König | b495bd3 | 2015-09-10 14:00:35 +0200 | [diff] [blame] | 100 | extern int amdgpu_vm_debug; | 
| Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 101 | extern int amdgpu_vm_update_mode; | 
| Jammy Zhou | 1333f72 | 2015-07-30 16:36:58 +0800 | [diff] [blame] | 102 | extern int amdgpu_sched_jobs; | 
| Jammy Zhou | 4afcb30 | 2015-07-30 16:44:05 +0800 | [diff] [blame] | 103 | extern int amdgpu_sched_hw_submission; | 
| Rex Zhu | 3ca6730 | 2016-11-02 13:38:37 +0800 | [diff] [blame] | 104 | extern int amdgpu_no_evict; | 
 | 105 | extern int amdgpu_direct_gma_size; | 
| Alex Deucher | cd474ba | 2016-02-04 10:21:23 -0500 | [diff] [blame] | 106 | extern unsigned amdgpu_pcie_gen_cap; | 
 | 107 | extern unsigned amdgpu_pcie_lane_cap; | 
| Nicolai Hähnle | 395d1fb | 2016-06-02 12:32:07 +0200 | [diff] [blame] | 108 | extern unsigned amdgpu_cg_mask; | 
 | 109 | extern unsigned amdgpu_pg_mask; | 
| Nicolai Hähnle | 6f8941a | 2016-06-17 19:31:33 +0200 | [diff] [blame] | 110 | extern char *amdgpu_disable_cu; | 
| Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 111 | extern char *amdgpu_virtual_display; | 
| Rex Zhu | 5141e9d | 2016-09-06 16:34:37 +0800 | [diff] [blame] | 112 | extern unsigned amdgpu_pp_feature_mask; | 
| Christian König | 6a7f76e | 2016-08-24 15:51:49 +0200 | [diff] [blame] | 113 | extern int amdgpu_vram_page_split; | 
| Alex Deucher | bce23e0 | 2017-03-28 12:52:08 -0400 | [diff] [blame] | 114 | extern int amdgpu_ngg; | 
 | 115 | extern int amdgpu_prim_buf_per_se; | 
 | 116 | extern int amdgpu_pos_buf_per_se; | 
 | 117 | extern int amdgpu_cntl_sb_buf_per_se; | 
 | 118 | extern int amdgpu_param_buf_per_se; | 
| Monk Liu | 65781c7 | 2017-05-11 13:36:44 +0800 | [diff] [blame] | 119 | extern int amdgpu_job_hang_limit; | 
| Hawking Zhang | e8835e0 | 2017-05-26 14:40:36 +0800 | [diff] [blame] | 120 | extern int amdgpu_lbpw; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 121 |  | 
| Felix Kuehling | 6dd1309 | 2017-06-05 18:53:55 +0900 | [diff] [blame] | 122 | #ifdef CONFIG_DRM_AMDGPU_SI | 
 | 123 | extern int amdgpu_si_support; | 
 | 124 | #endif | 
| Felix Kuehling | 7df2898 | 2017-06-05 18:43:27 +0900 | [diff] [blame] | 125 | #ifdef CONFIG_DRM_AMDGPU_CIK | 
 | 126 | extern int amdgpu_cik_support; | 
 | 127 | #endif | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 128 |  | 
| Chunming Zhou | 55ed8caf | 2017-04-21 16:40:00 +0800 | [diff] [blame] | 129 | #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */ | 
| Chunming Zhou | 4b559c9 | 2015-07-21 15:53:04 +0800 | [diff] [blame] | 130 | #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000 | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 131 | #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */ | 
 | 132 | #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2) | 
 | 133 | /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ | 
 | 134 | #define AMDGPU_IB_POOL_SIZE			16 | 
 | 135 | #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32 | 
 | 136 | #define AMDGPUFB_CONN_LIMIT			4 | 
| Alex Deucher | a5bde2f | 2016-09-23 16:23:41 -0400 | [diff] [blame] | 137 | #define AMDGPU_BIOS_NUM_SCRATCH			16 | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 138 |  | 
| Jammy Zhou | 36f523a | 2015-09-01 12:54:27 +0800 | [diff] [blame] | 139 | /* max number of IP instances */ | 
 | 140 | #define AMDGPU_MAX_SDMA_INSTANCES		2 | 
 | 141 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 142 | /* hard reset data */ | 
 | 143 | #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b | 
 | 144 |  | 
 | 145 | /* reset flags */ | 
 | 146 | #define AMDGPU_RESET_GFX			(1 << 0) | 
 | 147 | #define AMDGPU_RESET_COMPUTE			(1 << 1) | 
 | 148 | #define AMDGPU_RESET_DMA			(1 << 2) | 
 | 149 | #define AMDGPU_RESET_CP				(1 << 3) | 
 | 150 | #define AMDGPU_RESET_GRBM			(1 << 4) | 
 | 151 | #define AMDGPU_RESET_DMA1			(1 << 5) | 
 | 152 | #define AMDGPU_RESET_RLC			(1 << 6) | 
 | 153 | #define AMDGPU_RESET_SEM			(1 << 7) | 
 | 154 | #define AMDGPU_RESET_IH				(1 << 8) | 
 | 155 | #define AMDGPU_RESET_VMC			(1 << 9) | 
 | 156 | #define AMDGPU_RESET_MC				(1 << 10) | 
 | 157 | #define AMDGPU_RESET_DISPLAY			(1 << 11) | 
 | 158 | #define AMDGPU_RESET_UVD			(1 << 12) | 
 | 159 | #define AMDGPU_RESET_VCE			(1 << 13) | 
 | 160 | #define AMDGPU_RESET_VCE1			(1 << 14) | 
 | 161 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 162 | /* GFX current status */ | 
 | 163 | #define AMDGPU_GFX_NORMAL_MODE			0x00000000L | 
 | 164 | #define AMDGPU_GFX_SAFE_MODE			0x00000001L | 
 | 165 | #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L | 
 | 166 | #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L | 
 | 167 | #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L | 
 | 168 |  | 
 | 169 | /* max cursor sizes (in pixels) */ | 
 | 170 | #define CIK_CURSOR_WIDTH 128 | 
 | 171 | #define CIK_CURSOR_HEIGHT 128 | 
 | 172 |  | 
 | 173 | struct amdgpu_device; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 174 | struct amdgpu_ib; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 175 | struct amdgpu_cs_parser; | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 176 | struct amdgpu_job; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 177 | struct amdgpu_irq_src; | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 178 | struct amdgpu_fpriv; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 179 |  | 
 | 180 | enum amdgpu_cp_irq { | 
 | 181 | 	AMDGPU_CP_IRQ_GFX_EOP = 0, | 
 | 182 | 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, | 
 | 183 | 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, | 
 | 184 | 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, | 
 | 185 | 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, | 
 | 186 | 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, | 
 | 187 | 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, | 
 | 188 | 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, | 
 | 189 | 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, | 
 | 190 |  | 
 | 191 | 	AMDGPU_CP_IRQ_LAST | 
 | 192 | }; | 
 | 193 |  | 
 | 194 | enum amdgpu_sdma_irq { | 
 | 195 | 	AMDGPU_SDMA_IRQ_TRAP0 = 0, | 
 | 196 | 	AMDGPU_SDMA_IRQ_TRAP1, | 
 | 197 |  | 
 | 198 | 	AMDGPU_SDMA_IRQ_LAST | 
 | 199 | }; | 
 | 200 |  | 
 | 201 | enum amdgpu_thermal_irq { | 
 | 202 | 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, | 
 | 203 | 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, | 
 | 204 |  | 
 | 205 | 	AMDGPU_THERMAL_IRQ_LAST | 
 | 206 | }; | 
 | 207 |  | 
| Xiangliang Yu | 4e638ae | 2016-12-23 15:00:01 +0800 | [diff] [blame] | 208 | enum amdgpu_kiq_irq { | 
 | 209 | 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, | 
 | 210 | 	AMDGPU_CP_KIQ_IRQ_LAST | 
 | 211 | }; | 
 | 212 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 213 | int amdgpu_set_clockgating_state(struct amdgpu_device *adev, | 
| yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 214 | 				  enum amd_ip_block_type block_type, | 
 | 215 | 				  enum amd_clockgating_state state); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 216 | int amdgpu_set_powergating_state(struct amdgpu_device *adev, | 
| yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 217 | 				  enum amd_ip_block_type block_type, | 
 | 218 | 				  enum amd_powergating_state state); | 
| Huang Rui | 6cb2d4e | 2017-01-05 18:44:41 +0800 | [diff] [blame] | 219 | void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags); | 
| Alex Deucher | 5dbbb60 | 2016-06-23 11:41:04 -0400 | [diff] [blame] | 220 | int amdgpu_wait_for_idle(struct amdgpu_device *adev, | 
 | 221 | 			 enum amd_ip_block_type block_type); | 
 | 222 | bool amdgpu_is_idle(struct amdgpu_device *adev, | 
 | 223 | 		    enum amd_ip_block_type block_type); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 224 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 225 | #define AMDGPU_MAX_IP_NUM 16 | 
 | 226 |  | 
 | 227 | struct amdgpu_ip_block_status { | 
 | 228 | 	bool valid; | 
 | 229 | 	bool sw; | 
 | 230 | 	bool hw; | 
 | 231 | 	bool late_initialized; | 
 | 232 | 	bool hang; | 
 | 233 | }; | 
 | 234 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 235 | struct amdgpu_ip_block_version { | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 236 | 	const enum amd_ip_block_type type; | 
 | 237 | 	const u32 major; | 
 | 238 | 	const u32 minor; | 
 | 239 | 	const u32 rev; | 
| yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 240 | 	const struct amd_ip_funcs *funcs; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 241 | }; | 
 | 242 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 243 | struct amdgpu_ip_block { | 
 | 244 | 	struct amdgpu_ip_block_status status; | 
 | 245 | 	const struct amdgpu_ip_block_version *version; | 
 | 246 | }; | 
 | 247 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 248 | int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, | 
| yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 249 | 				enum amd_ip_block_type type, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 250 | 				u32 major, u32 minor); | 
 | 251 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 252 | struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev, | 
 | 253 | 					     enum amd_ip_block_type type); | 
 | 254 |  | 
 | 255 | int amdgpu_ip_block_add(struct amdgpu_device *adev, | 
 | 256 | 			const struct amdgpu_ip_block_version *ip_block_version); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 257 |  | 
 | 258 | /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */ | 
 | 259 | struct amdgpu_buffer_funcs { | 
 | 260 | 	/* maximum bytes in a single operation */ | 
 | 261 | 	uint32_t	copy_max_bytes; | 
 | 262 |  | 
 | 263 | 	/* number of dw to reserve per operation */ | 
 | 264 | 	unsigned	copy_num_dw; | 
 | 265 |  | 
 | 266 | 	/* used for buffer migration */ | 
| Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 267 | 	void (*emit_copy_buffer)(struct amdgpu_ib *ib, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 268 | 				 /* src addr in bytes */ | 
 | 269 | 				 uint64_t src_offset, | 
 | 270 | 				 /* dst addr in bytes */ | 
 | 271 | 				 uint64_t dst_offset, | 
 | 272 | 				 /* number of byte to transfer */ | 
 | 273 | 				 uint32_t byte_count); | 
 | 274 |  | 
 | 275 | 	/* maximum bytes in a single operation */ | 
 | 276 | 	uint32_t	fill_max_bytes; | 
 | 277 |  | 
 | 278 | 	/* number of dw to reserve per operation */ | 
 | 279 | 	unsigned	fill_num_dw; | 
 | 280 |  | 
 | 281 | 	/* used for buffer clearing */ | 
| Chunming Zhou | 6e7a384 | 2015-08-27 13:46:09 +0800 | [diff] [blame] | 282 | 	void (*emit_fill_buffer)(struct amdgpu_ib *ib, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 283 | 				 /* value to write to memory */ | 
 | 284 | 				 uint32_t src_data, | 
 | 285 | 				 /* dst addr in bytes */ | 
 | 286 | 				 uint64_t dst_offset, | 
 | 287 | 				 /* number of byte to fill */ | 
 | 288 | 				 uint32_t byte_count); | 
 | 289 | }; | 
 | 290 |  | 
 | 291 | /* provided by hw blocks that can write ptes, e.g., sdma */ | 
 | 292 | struct amdgpu_vm_pte_funcs { | 
 | 293 | 	/* copy pte entries from GART */ | 
 | 294 | 	void (*copy_pte)(struct amdgpu_ib *ib, | 
 | 295 | 			 uint64_t pe, uint64_t src, | 
 | 296 | 			 unsigned count); | 
 | 297 | 	/* write pte one entry at a time with addr mapping */ | 
| Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 298 | 	void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, | 
 | 299 | 			  uint64_t value, unsigned count, | 
 | 300 | 			  uint32_t incr); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 301 | 	/* for linear pte/pde updates without addr mapping */ | 
 | 302 | 	void (*set_pte_pde)(struct amdgpu_ib *ib, | 
 | 303 | 			    uint64_t pe, | 
 | 304 | 			    uint64_t addr, unsigned count, | 
| Chunming Zhou | 6b77760 | 2016-09-21 16:19:19 +0800 | [diff] [blame] | 305 | 			    uint32_t incr, uint64_t flags); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 306 | }; | 
 | 307 |  | 
 | 308 | /* provided by the gmc block */ | 
 | 309 | struct amdgpu_gart_funcs { | 
 | 310 | 	/* flush the vm tlb via mmio */ | 
 | 311 | 	void (*flush_gpu_tlb)(struct amdgpu_device *adev, | 
 | 312 | 			      uint32_t vmid); | 
 | 313 | 	/* write pte/pde updates using the cpu */ | 
 | 314 | 	int (*set_pte_pde)(struct amdgpu_device *adev, | 
 | 315 | 			   void *cpu_pt_addr, /* cpu addr of page table */ | 
 | 316 | 			   uint32_t gpu_page_idx, /* pte/pde to update */ | 
 | 317 | 			   uint64_t addr, /* addr to write into pte/pde */ | 
| Chunming Zhou | 6b77760 | 2016-09-21 16:19:19 +0800 | [diff] [blame] | 318 | 			   uint64_t flags); /* access flags */ | 
| Christian König | 284710f | 2017-01-30 11:09:31 +0100 | [diff] [blame] | 319 | 	/* enable/disable PRT support */ | 
 | 320 | 	void (*set_prt)(struct amdgpu_device *adev, bool enable); | 
| Alex Xie | 5463545 | 2017-02-14 12:22:57 -0500 | [diff] [blame] | 321 | 	/* set pte flags based per asic */ | 
 | 322 | 	uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev, | 
 | 323 | 				     uint32_t flags); | 
| Christian König | b116632 | 2017-05-12 15:39:39 +0200 | [diff] [blame] | 324 | 	/* get the pde for a given mc addr */ | 
 | 325 | 	u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr); | 
| Christian König | 03f89fe | 2017-04-04 16:07:45 +0200 | [diff] [blame] | 326 | 	uint32_t (*get_invalidate_req)(unsigned int vm_id); | 
| Alex Xie | e60f8db | 2017-03-09 11:36:26 -0500 | [diff] [blame] | 327 | }; | 
 | 328 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 329 | /* provided by the ih block */ | 
 | 330 | struct amdgpu_ih_funcs { | 
 | 331 | 	/* ring read/write ptr handling, called from interrupt context */ | 
 | 332 | 	u32 (*get_wptr)(struct amdgpu_device *adev); | 
 | 333 | 	void (*decode_iv)(struct amdgpu_device *adev, | 
 | 334 | 			  struct amdgpu_iv_entry *entry); | 
 | 335 | 	void (*set_rptr)(struct amdgpu_device *adev); | 
 | 336 | }; | 
 | 337 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 338 | /* | 
 | 339 |  * BIOS. | 
 | 340 |  */ | 
 | 341 | bool amdgpu_get_bios(struct amdgpu_device *adev); | 
 | 342 | bool amdgpu_read_bios(struct amdgpu_device *adev); | 
 | 343 |  | 
 | 344 | /* | 
 | 345 |  * Dummy page | 
 | 346 |  */ | 
 | 347 | struct amdgpu_dummy_page { | 
 | 348 | 	struct page	*page; | 
 | 349 | 	dma_addr_t	addr; | 
 | 350 | }; | 
 | 351 | int amdgpu_dummy_page_init(struct amdgpu_device *adev); | 
 | 352 | void amdgpu_dummy_page_fini(struct amdgpu_device *adev); | 
 | 353 |  | 
 | 354 |  | 
 | 355 | /* | 
 | 356 |  * Clocks | 
 | 357 |  */ | 
 | 358 |  | 
 | 359 | #define AMDGPU_MAX_PPLL 3 | 
 | 360 |  | 
 | 361 | struct amdgpu_clock { | 
 | 362 | 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; | 
 | 363 | 	struct amdgpu_pll spll; | 
 | 364 | 	struct amdgpu_pll mpll; | 
 | 365 | 	/* 10 Khz units */ | 
 | 366 | 	uint32_t default_mclk; | 
 | 367 | 	uint32_t default_sclk; | 
 | 368 | 	uint32_t default_dispclk; | 
 | 369 | 	uint32_t current_dispclk; | 
 | 370 | 	uint32_t dp_extclk; | 
 | 371 | 	uint32_t max_pixel_clock; | 
 | 372 | }; | 
 | 373 |  | 
 | 374 | /* | 
| Flora Cui | c632d79 | 2016-08-02 11:32:41 +0800 | [diff] [blame] | 375 |  * BO. | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 376 |  */ | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 377 | struct amdgpu_bo_list_entry { | 
 | 378 | 	struct amdgpu_bo		*robj; | 
 | 379 | 	struct ttm_validate_buffer	tv; | 
 | 380 | 	struct amdgpu_bo_va		*bo_va; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 381 | 	uint32_t			priority; | 
| Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 382 | 	struct page			**user_pages; | 
 | 383 | 	int				user_invalidated; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 384 | }; | 
 | 385 |  | 
 | 386 | struct amdgpu_bo_va_mapping { | 
 | 387 | 	struct list_head		list; | 
| Christian König | a9f87f6 | 2017-03-30 14:03:59 +0200 | [diff] [blame] | 388 | 	struct rb_node			rb; | 
 | 389 | 	uint64_t			start; | 
 | 390 | 	uint64_t			last; | 
 | 391 | 	uint64_t			__subtree_last; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 392 | 	uint64_t			offset; | 
| Christian König | 268c300 | 2017-01-18 14:49:43 +0100 | [diff] [blame] | 393 | 	uint64_t			flags; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 394 | }; | 
 | 395 |  | 
 | 396 | /* bo virtual addresses in a specific vm */ | 
 | 397 | struct amdgpu_bo_va { | 
 | 398 | 	/* protected by bo being reserved */ | 
 | 399 | 	struct list_head		bo_list; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 400 | 	struct dma_fence	        *last_pt_update; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 401 | 	unsigned			ref_count; | 
 | 402 |  | 
| Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 403 | 	/* protected by vm mutex and spinlock */ | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 404 | 	struct list_head		vm_status; | 
 | 405 |  | 
| Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 406 | 	/* mappings for this bo_va */ | 
 | 407 | 	struct list_head		invalids; | 
 | 408 | 	struct list_head		valids; | 
 | 409 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 410 | 	/* constant after initialization */ | 
 | 411 | 	struct amdgpu_vm		*vm; | 
 | 412 | 	struct amdgpu_bo		*bo; | 
 | 413 | }; | 
 | 414 |  | 
| Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 415 | #define AMDGPU_GEM_DOMAIN_MAX		0x3 | 
 | 416 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 417 | struct amdgpu_bo { | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 418 | 	/* Protected by tbo.reserved */ | 
| Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 419 | 	u32				prefered_domains; | 
 | 420 | 	u32				allowed_domains; | 
| Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 421 | 	struct ttm_place		placements[AMDGPU_GEM_DOMAIN_MAX + 1]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 422 | 	struct ttm_placement		placement; | 
 | 423 | 	struct ttm_buffer_object	tbo; | 
 | 424 | 	struct ttm_bo_kmap_obj		kmap; | 
 | 425 | 	u64				flags; | 
 | 426 | 	unsigned			pin_count; | 
 | 427 | 	void				*kptr; | 
 | 428 | 	u64				tiling_flags; | 
 | 429 | 	u64				metadata_flags; | 
 | 430 | 	void				*metadata; | 
 | 431 | 	u32				metadata_size; | 
| Mario Kleiner | 8e94a46 | 2016-11-09 02:25:15 +0100 | [diff] [blame] | 432 | 	unsigned			prime_shared_count; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 433 | 	/* list of all virtual address to which this bo | 
 | 434 | 	 * is associated to | 
 | 435 | 	 */ | 
 | 436 | 	struct list_head		va; | 
 | 437 | 	/* Constant after initialization */ | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 438 | 	struct drm_gem_object		gem_base; | 
| Christian König | 82b9c55 | 2015-11-27 16:49:00 +0100 | [diff] [blame] | 439 | 	struct amdgpu_bo		*parent; | 
| Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 440 | 	struct amdgpu_bo		*shadow; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 441 |  | 
 | 442 | 	struct ttm_bo_kmap_obj		dma_buf_vmap; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 443 | 	struct amdgpu_mn		*mn; | 
 | 444 | 	struct list_head		mn_list; | 
| Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 445 | 	struct list_head		shadow_list; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 446 | }; | 
 | 447 | #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) | 
 | 448 |  | 
 | 449 | void amdgpu_gem_object_free(struct drm_gem_object *obj); | 
 | 450 | int amdgpu_gem_object_open(struct drm_gem_object *obj, | 
 | 451 | 				struct drm_file *file_priv); | 
 | 452 | void amdgpu_gem_object_close(struct drm_gem_object *obj, | 
 | 453 | 				struct drm_file *file_priv); | 
 | 454 | unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); | 
 | 455 | struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); | 
| Christian König | 4d9c514 | 2016-05-03 18:46:19 +0200 | [diff] [blame] | 456 | struct drm_gem_object * | 
 | 457 | amdgpu_gem_prime_import_sg_table(struct drm_device *dev, | 
 | 458 | 				 struct dma_buf_attachment *attach, | 
 | 459 | 				 struct sg_table *sg); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 460 | struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, | 
 | 461 | 					struct drm_gem_object *gobj, | 
 | 462 | 					int flags); | 
 | 463 | int amdgpu_gem_prime_pin(struct drm_gem_object *obj); | 
 | 464 | void amdgpu_gem_prime_unpin(struct drm_gem_object *obj); | 
 | 465 | struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); | 
 | 466 | void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); | 
 | 467 | void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); | 
 | 468 | int amdgpu_gem_debugfs_init(struct amdgpu_device *adev); | 
 | 469 |  | 
 | 470 | /* sub-allocation manager, it has to be protected by another lock. | 
 | 471 |  * By conception this is an helper for other part of the driver | 
 | 472 |  * like the indirect buffer or semaphore, which both have their | 
 | 473 |  * locking. | 
 | 474 |  * | 
 | 475 |  * Principe is simple, we keep a list of sub allocation in offset | 
 | 476 |  * order (first entry has offset == 0, last entry has the highest | 
 | 477 |  * offset). | 
 | 478 |  * | 
 | 479 |  * When allocating new object we first check if there is room at | 
 | 480 |  * the end total_size - (last_object_offset + last_object_size) >= | 
 | 481 |  * alloc_size. If so we allocate new object there. | 
 | 482 |  * | 
 | 483 |  * When there is not enough room at the end, we start waiting for | 
 | 484 |  * each sub object until we reach object_offset+object_size >= | 
 | 485 |  * alloc_size, this object then become the sub object we return. | 
 | 486 |  * | 
 | 487 |  * Alignment can't be bigger than page size. | 
 | 488 |  * | 
 | 489 |  * Hole are not considered for allocation to keep things simple. | 
 | 490 |  * Assumption is that there won't be hole (all object on same | 
 | 491 |  * alignment). | 
 | 492 |  */ | 
| Christian König | 6ba60b8 | 2016-03-11 14:50:08 +0100 | [diff] [blame] | 493 |  | 
 | 494 | #define AMDGPU_SA_NUM_FENCE_LISTS	32 | 
 | 495 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 496 | struct amdgpu_sa_manager { | 
 | 497 | 	wait_queue_head_t	wq; | 
 | 498 | 	struct amdgpu_bo	*bo; | 
 | 499 | 	struct list_head	*hole; | 
| Christian König | 6ba60b8 | 2016-03-11 14:50:08 +0100 | [diff] [blame] | 500 | 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 501 | 	struct list_head	olist; | 
 | 502 | 	unsigned		size; | 
 | 503 | 	uint64_t		gpu_addr; | 
 | 504 | 	void			*cpu_ptr; | 
 | 505 | 	uint32_t		domain; | 
 | 506 | 	uint32_t		align; | 
 | 507 | }; | 
 | 508 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 509 | /* sub-allocation buffer */ | 
 | 510 | struct amdgpu_sa_bo { | 
 | 511 | 	struct list_head		olist; | 
 | 512 | 	struct list_head		flist; | 
 | 513 | 	struct amdgpu_sa_manager	*manager; | 
 | 514 | 	unsigned			soffset; | 
 | 515 | 	unsigned			eoffset; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 516 | 	struct dma_fence	        *fence; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 517 | }; | 
 | 518 |  | 
 | 519 | /* | 
 | 520 |  * GEM objects. | 
 | 521 |  */ | 
| Christian König | 418aa0c | 2016-02-15 16:59:57 +0100 | [diff] [blame] | 522 | void amdgpu_gem_force_release(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 523 | int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, | 
 | 524 | 				int alignment, u32 initial_domain, | 
 | 525 | 				u64 flags, bool kernel, | 
 | 526 | 				struct drm_gem_object **obj); | 
 | 527 |  | 
 | 528 | int amdgpu_mode_dumb_create(struct drm_file *file_priv, | 
 | 529 | 			    struct drm_device *dev, | 
 | 530 | 			    struct drm_mode_create_dumb *args); | 
 | 531 | int amdgpu_mode_dumb_mmap(struct drm_file *filp, | 
 | 532 | 			  struct drm_device *dev, | 
 | 533 | 			  uint32_t handle, uint64_t *offset_p); | 
| Rex Zhu | d573de2 | 2016-05-12 13:27:28 +0800 | [diff] [blame] | 534 | int amdgpu_fence_slab_init(void); | 
 | 535 | void amdgpu_fence_slab_fini(void); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 536 |  | 
 | 537 | /* | 
| Alex Xie | e60f8db | 2017-03-09 11:36:26 -0500 | [diff] [blame] | 538 |  * VMHUB structures, functions & helpers | 
 | 539 |  */ | 
 | 540 | struct amdgpu_vmhub { | 
 | 541 | 	uint32_t	ctx0_ptb_addr_lo32; | 
 | 542 | 	uint32_t	ctx0_ptb_addr_hi32; | 
 | 543 | 	uint32_t	vm_inv_eng0_req; | 
 | 544 | 	uint32_t	vm_inv_eng0_ack; | 
 | 545 | 	uint32_t	vm_context0_cntl; | 
 | 546 | 	uint32_t	vm_l2_pro_fault_status; | 
 | 547 | 	uint32_t	vm_l2_pro_fault_cntl; | 
| Alex Xie | e60f8db | 2017-03-09 11:36:26 -0500 | [diff] [blame] | 548 | }; | 
 | 549 |  | 
 | 550 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 551 |  * GPU MC structures, functions & helpers | 
 | 552 |  */ | 
 | 553 | struct amdgpu_mc { | 
 | 554 | 	resource_size_t		aper_size; | 
 | 555 | 	resource_size_t		aper_base; | 
 | 556 | 	resource_size_t		agp_base; | 
 | 557 | 	/* for some chips with <= 32MB we need to lie | 
 | 558 | 	 * about vram size near mc fb location */ | 
 | 559 | 	u64			mc_vram_size; | 
 | 560 | 	u64			visible_vram_size; | 
| Christian König | 6f02a69 | 2017-07-07 11:56:59 +0200 | [diff] [blame] | 561 | 	u64			gart_size; | 
 | 562 | 	u64			gart_start; | 
 | 563 | 	u64			gart_end; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 564 | 	u64			vram_start; | 
 | 565 | 	u64			vram_end; | 
 | 566 | 	unsigned		vram_width; | 
 | 567 | 	u64			real_vram_size; | 
 | 568 | 	int			vram_mtrr; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 569 | 	u64                     mc_mask; | 
 | 570 | 	const struct firmware   *fw;	/* MC firmware */ | 
 | 571 | 	uint32_t                fw_version; | 
 | 572 | 	struct amdgpu_irq_src	vm_fault; | 
| Ken Wang | 81c59f5 | 2015-06-03 21:02:01 +0800 | [diff] [blame] | 573 | 	uint32_t		vram_type; | 
| Chunming Zhou | 50b0197 | 2016-07-18 16:59:24 +0800 | [diff] [blame] | 574 | 	uint32_t                srbm_soft_reset; | 
| Christian König | f7c35ab | 2017-01-27 11:56:05 +0100 | [diff] [blame] | 575 | 	bool			prt_warning; | 
| Huang Rui | 916910a | 2017-05-31 10:35:42 +0800 | [diff] [blame] | 576 | 	uint64_t		stolen_size; | 
| Junwei Zhang | 8fe7332 | 2016-03-10 14:20:39 +0800 | [diff] [blame] | 577 | 	/* apertures */ | 
 | 578 | 	u64					shared_aperture_start; | 
 | 579 | 	u64					shared_aperture_end; | 
 | 580 | 	u64					private_aperture_start; | 
 | 581 | 	u64					private_aperture_end; | 
| Alex Xie | e60f8db | 2017-03-09 11:36:26 -0500 | [diff] [blame] | 582 | 	/* protects concurrent invalidation */ | 
 | 583 | 	spinlock_t		invalidate_lock; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 584 | }; | 
 | 585 |  | 
 | 586 | /* | 
 | 587 |  * GPU doorbell structures, functions & helpers | 
 | 588 |  */ | 
 | 589 | typedef enum _AMDGPU_DOORBELL_ASSIGNMENT | 
 | 590 | { | 
 | 591 | 	AMDGPU_DOORBELL_KIQ                     = 0x000, | 
 | 592 | 	AMDGPU_DOORBELL_HIQ                     = 0x001, | 
 | 593 | 	AMDGPU_DOORBELL_DIQ                     = 0x002, | 
 | 594 | 	AMDGPU_DOORBELL_MEC_RING0               = 0x010, | 
 | 595 | 	AMDGPU_DOORBELL_MEC_RING1               = 0x011, | 
 | 596 | 	AMDGPU_DOORBELL_MEC_RING2               = 0x012, | 
 | 597 | 	AMDGPU_DOORBELL_MEC_RING3               = 0x013, | 
 | 598 | 	AMDGPU_DOORBELL_MEC_RING4               = 0x014, | 
 | 599 | 	AMDGPU_DOORBELL_MEC_RING5               = 0x015, | 
 | 600 | 	AMDGPU_DOORBELL_MEC_RING6               = 0x016, | 
 | 601 | 	AMDGPU_DOORBELL_MEC_RING7               = 0x017, | 
 | 602 | 	AMDGPU_DOORBELL_GFX_RING0               = 0x020, | 
 | 603 | 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0, | 
 | 604 | 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1, | 
 | 605 | 	AMDGPU_DOORBELL_IH                      = 0x1E8, | 
 | 606 | 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF, | 
 | 607 | 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF | 
 | 608 | } AMDGPU_DOORBELL_ASSIGNMENT; | 
 | 609 |  | 
 | 610 | struct amdgpu_doorbell { | 
 | 611 | 	/* doorbell mmio */ | 
 | 612 | 	resource_size_t		base; | 
 | 613 | 	resource_size_t		size; | 
 | 614 | 	u32 __iomem		*ptr; | 
 | 615 | 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */ | 
 | 616 | }; | 
 | 617 |  | 
| Ken Wang | 39807b9 | 2016-03-18 15:41:42 +0800 | [diff] [blame] | 618 | /* | 
 | 619 |  * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space | 
 | 620 |  */ | 
 | 621 | typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT | 
 | 622 | { | 
 | 623 | 	/* | 
 | 624 | 	 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in | 
 | 625 | 	 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range. | 
 | 626 | 	 *  Compute related doorbells are allocated from 0x00 to 0x8a | 
 | 627 | 	 */ | 
 | 628 |  | 
 | 629 |  | 
 | 630 | 	/* kernel scheduling */ | 
 | 631 | 	AMDGPU_DOORBELL64_KIQ                     = 0x00, | 
 | 632 |  | 
 | 633 | 	/* HSA interface queue and debug queue */ | 
 | 634 | 	AMDGPU_DOORBELL64_HIQ                     = 0x01, | 
 | 635 | 	AMDGPU_DOORBELL64_DIQ                     = 0x02, | 
 | 636 |  | 
 | 637 | 	/* Compute engines */ | 
 | 638 | 	AMDGPU_DOORBELL64_MEC_RING0               = 0x03, | 
 | 639 | 	AMDGPU_DOORBELL64_MEC_RING1               = 0x04, | 
 | 640 | 	AMDGPU_DOORBELL64_MEC_RING2               = 0x05, | 
 | 641 | 	AMDGPU_DOORBELL64_MEC_RING3               = 0x06, | 
 | 642 | 	AMDGPU_DOORBELL64_MEC_RING4               = 0x07, | 
 | 643 | 	AMDGPU_DOORBELL64_MEC_RING5               = 0x08, | 
 | 644 | 	AMDGPU_DOORBELL64_MEC_RING6               = 0x09, | 
 | 645 | 	AMDGPU_DOORBELL64_MEC_RING7               = 0x0a, | 
 | 646 |  | 
 | 647 | 	/* User queue doorbell range (128 doorbells) */ | 
 | 648 | 	AMDGPU_DOORBELL64_USERQUEUE_START         = 0x0b, | 
 | 649 | 	AMDGPU_DOORBELL64_USERQUEUE_END           = 0x8a, | 
 | 650 |  | 
 | 651 | 	/* Graphics engine */ | 
 | 652 | 	AMDGPU_DOORBELL64_GFX_RING0               = 0x8b, | 
 | 653 |  | 
 | 654 | 	/* | 
 | 655 | 	 * Other graphics doorbells can be allocated here: from 0x8c to 0xef | 
 | 656 | 	 * Graphics voltage island aperture 1 | 
 | 657 | 	 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive | 
 | 658 | 	 */ | 
 | 659 |  | 
 | 660 | 	/* sDMA engines */ | 
 | 661 | 	AMDGPU_DOORBELL64_sDMA_ENGINE0            = 0xF0, | 
 | 662 | 	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0     = 0xF1, | 
 | 663 | 	AMDGPU_DOORBELL64_sDMA_ENGINE1            = 0xF2, | 
 | 664 | 	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1     = 0xF3, | 
 | 665 |  | 
 | 666 | 	/* Interrupt handler */ | 
 | 667 | 	AMDGPU_DOORBELL64_IH                      = 0xF4,  /* For legacy interrupt ring buffer */ | 
 | 668 | 	AMDGPU_DOORBELL64_IH_RING1                = 0xF5,  /* For page migration request log */ | 
 | 669 | 	AMDGPU_DOORBELL64_IH_RING2                = 0xF6,  /* For page migration translation/invalidation log */ | 
 | 670 |  | 
| Monk Liu | e6b3ecb | 2016-12-30 16:18:56 +0800 | [diff] [blame] | 671 | 	/* VCN engine use 32 bits doorbell  */ | 
 | 672 | 	AMDGPU_DOORBELL64_VCN0_1                  = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */ | 
 | 673 | 	AMDGPU_DOORBELL64_VCN2_3                  = 0xF9, | 
 | 674 | 	AMDGPU_DOORBELL64_VCN4_5                  = 0xFA, | 
 | 675 | 	AMDGPU_DOORBELL64_VCN6_7                  = 0xFB, | 
 | 676 |  | 
 | 677 | 	/* overlap the doorbell assignment with VCN as they are  mutually exclusive | 
 | 678 | 	 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD | 
 | 679 | 	 */ | 
 | 680 | 	AMDGPU_DOORBELL64_RING0_1                 = 0xF8, | 
 | 681 | 	AMDGPU_DOORBELL64_RING2_3                 = 0xF9, | 
 | 682 | 	AMDGPU_DOORBELL64_RING4_5                 = 0xFA, | 
 | 683 | 	AMDGPU_DOORBELL64_RING6_7                 = 0xFB, | 
 | 684 |  | 
 | 685 | 	AMDGPU_DOORBELL64_UVD_RING0_1             = 0xFC, | 
 | 686 | 	AMDGPU_DOORBELL64_UVD_RING2_3             = 0xFD, | 
 | 687 | 	AMDGPU_DOORBELL64_UVD_RING4_5             = 0xFE, | 
 | 688 | 	AMDGPU_DOORBELL64_UVD_RING6_7             = 0xFF, | 
| Ken Wang | 39807b9 | 2016-03-18 15:41:42 +0800 | [diff] [blame] | 689 |  | 
 | 690 | 	AMDGPU_DOORBELL64_MAX_ASSIGNMENT          = 0xFF, | 
 | 691 | 	AMDGPU_DOORBELL64_INVALID                 = 0xFFFF | 
 | 692 | } AMDGPU_DOORBELL64_ASSIGNMENT; | 
 | 693 |  | 
 | 694 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 695 | void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, | 
 | 696 | 				phys_addr_t *aperture_base, | 
 | 697 | 				size_t *aperture_size, | 
 | 698 | 				size_t *start_offset); | 
 | 699 |  | 
 | 700 | /* | 
 | 701 |  * IRQS. | 
 | 702 |  */ | 
 | 703 |  | 
 | 704 | struct amdgpu_flip_work { | 
| Michel Dänzer | 325cbba | 2016-08-04 12:39:37 +0900 | [diff] [blame] | 705 | 	struct delayed_work		flip_work; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 706 | 	struct work_struct		unpin_work; | 
 | 707 | 	struct amdgpu_device		*adev; | 
 | 708 | 	int				crtc_id; | 
| Michel Dänzer | 325cbba | 2016-08-04 12:39:37 +0900 | [diff] [blame] | 709 | 	u32				target_vblank; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 710 | 	uint64_t			base; | 
 | 711 | 	struct drm_pending_vblank_event *event; | 
| Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 712 | 	struct amdgpu_bo		*old_abo; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 713 | 	struct dma_fence		*excl; | 
| Christian König | 1ffd265 | 2015-08-11 17:29:52 +0200 | [diff] [blame] | 714 | 	unsigned			shared_count; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 715 | 	struct dma_fence		**shared; | 
 | 716 | 	struct dma_fence_cb		cb; | 
| Alex Deucher | cb9e59d | 2016-05-05 16:03:57 -0400 | [diff] [blame] | 717 | 	bool				async; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 718 | }; | 
 | 719 |  | 
 | 720 |  | 
 | 721 | /* | 
 | 722 |  * CP & rings. | 
 | 723 |  */ | 
 | 724 |  | 
 | 725 | struct amdgpu_ib { | 
 | 726 | 	struct amdgpu_sa_bo		*sa_bo; | 
 | 727 | 	uint32_t			length_dw; | 
 | 728 | 	uint64_t			gpu_addr; | 
 | 729 | 	uint32_t			*ptr; | 
| Jammy Zhou | de807f8 | 2015-05-11 23:41:41 +0800 | [diff] [blame] | 730 | 	uint32_t			flags; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 731 | }; | 
 | 732 |  | 
| Nils Wallménius | 62250a9 | 2016-04-10 16:30:00 +0200 | [diff] [blame] | 733 | extern const struct amd_sched_backend_ops amdgpu_sched_ops; | 
| Chunming Zhou | c1b69ed | 2015-07-21 13:45:14 +0800 | [diff] [blame] | 734 |  | 
| Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 735 | int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs, | 
| Monk Liu | c563783 | 2016-04-19 20:11:32 +0800 | [diff] [blame] | 736 | 		     struct amdgpu_job **job, struct amdgpu_vm *vm); | 
| Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 737 | int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size, | 
 | 738 | 			     struct amdgpu_job **job); | 
| Monk Liu | b6723c8 | 2016-03-10 12:14:44 +0800 | [diff] [blame] | 739 |  | 
| Christian König | a5fb4ec | 2016-06-29 15:10:31 +0200 | [diff] [blame] | 740 | void amdgpu_job_free_resources(struct amdgpu_job *job); | 
| Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 741 | void amdgpu_job_free(struct amdgpu_job *job); | 
| Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 742 | int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring, | 
| Christian König | 2bd9ccf | 2016-02-01 12:53:58 +0100 | [diff] [blame] | 743 | 		      struct amd_sched_entity *entity, void *owner, | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 744 | 		      struct dma_fence **f); | 
| Christian König | 8b4fb00 | 2015-11-15 16:04:16 +0100 | [diff] [blame] | 745 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 746 | /* | 
| Andres Rodriguez | effd924 | 2017-02-16 00:47:32 -0500 | [diff] [blame] | 747 |  * Queue manager | 
 | 748 |  */ | 
 | 749 | struct amdgpu_queue_mapper { | 
 | 750 | 	int 		hw_ip; | 
 | 751 | 	struct mutex	lock; | 
 | 752 | 	/* protected by lock */ | 
 | 753 | 	struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS]; | 
 | 754 | }; | 
 | 755 |  | 
 | 756 | struct amdgpu_queue_mgr { | 
 | 757 | 	struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM]; | 
 | 758 | }; | 
 | 759 |  | 
 | 760 | int amdgpu_queue_mgr_init(struct amdgpu_device *adev, | 
 | 761 | 			  struct amdgpu_queue_mgr *mgr); | 
 | 762 | int amdgpu_queue_mgr_fini(struct amdgpu_device *adev, | 
 | 763 | 			  struct amdgpu_queue_mgr *mgr); | 
 | 764 | int amdgpu_queue_mgr_map(struct amdgpu_device *adev, | 
 | 765 | 			 struct amdgpu_queue_mgr *mgr, | 
 | 766 | 			 int hw_ip, int instance, int ring, | 
 | 767 | 			 struct amdgpu_ring **out_ring); | 
 | 768 |  | 
 | 769 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 770 |  * context related structures | 
 | 771 |  */ | 
 | 772 |  | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 773 | struct amdgpu_ctx_ring { | 
| Christian König | 91404fb | 2015-08-05 18:33:21 +0200 | [diff] [blame] | 774 | 	uint64_t		sequence; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 775 | 	struct dma_fence	**fences; | 
| Christian König | 91404fb | 2015-08-05 18:33:21 +0200 | [diff] [blame] | 776 | 	struct amd_sched_entity	entity; | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 777 | }; | 
 | 778 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 779 | struct amdgpu_ctx { | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 780 | 	struct kref		refcount; | 
| Chunming Zhou | 9cb7e5a | 2015-07-21 13:17:19 +0800 | [diff] [blame] | 781 | 	struct amdgpu_device    *adev; | 
| Andres Rodriguez | effd924 | 2017-02-16 00:47:32 -0500 | [diff] [blame] | 782 | 	struct amdgpu_queue_mgr queue_mgr; | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 783 | 	unsigned		reset_counter; | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 784 | 	spinlock_t		ring_lock; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 785 | 	struct dma_fence	**fences; | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 786 | 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS]; | 
| Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 787 | 	bool preamble_presented; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 788 | }; | 
 | 789 |  | 
 | 790 | struct amdgpu_ctx_mgr { | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 791 | 	struct amdgpu_device	*adev; | 
 | 792 | 	struct mutex		lock; | 
 | 793 | 	/* protected by lock */ | 
 | 794 | 	struct idr		ctx_handles; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 795 | }; | 
 | 796 |  | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 797 | struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); | 
 | 798 | int amdgpu_ctx_put(struct amdgpu_ctx *ctx); | 
 | 799 |  | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 800 | uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 801 | 			      struct dma_fence *fence); | 
 | 802 | struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, | 
| Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 803 | 				   struct amdgpu_ring *ring, uint64_t seq); | 
 | 804 |  | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 805 | int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, | 
 | 806 | 		     struct drm_file *filp); | 
 | 807 |  | 
| Christian König | efd4ccb | 2015-08-04 16:20:31 +0200 | [diff] [blame] | 808 | void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); | 
 | 809 | void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 810 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 811 | /* | 
 | 812 |  * file private structure | 
 | 813 |  */ | 
 | 814 |  | 
 | 815 | struct amdgpu_fpriv { | 
 | 816 | 	struct amdgpu_vm	vm; | 
| Junwei Zhang | b85891b | 2017-01-16 13:59:01 +0800 | [diff] [blame] | 817 | 	struct amdgpu_bo_va	*prt_va; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 818 | 	struct mutex		bo_list_lock; | 
 | 819 | 	struct idr		bo_list_handles; | 
| Alex Deucher | 0b492a4 | 2015-08-16 22:48:26 -0400 | [diff] [blame] | 820 | 	struct amdgpu_ctx_mgr	ctx_mgr; | 
| Chunming Zhou | f189213 | 2017-05-15 16:48:27 +0800 | [diff] [blame] | 821 | 	u32			vram_lost_counter; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 822 | }; | 
 | 823 |  | 
 | 824 | /* | 
 | 825 |  * residency list | 
 | 826 |  */ | 
 | 827 |  | 
 | 828 | struct amdgpu_bo_list { | 
 | 829 | 	struct mutex lock; | 
| Alex Xie | 5ac5562 | 2017-06-16 09:07:29 -0400 | [diff] [blame] | 830 | 	struct rcu_head rhead; | 
 | 831 | 	struct kref refcount; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 832 | 	struct amdgpu_bo *gds_obj; | 
 | 833 | 	struct amdgpu_bo *gws_obj; | 
 | 834 | 	struct amdgpu_bo *oa_obj; | 
| Christian König | 211dff5 | 2016-02-22 15:40:59 +0100 | [diff] [blame] | 835 | 	unsigned first_userptr; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 836 | 	unsigned num_entries; | 
 | 837 | 	struct amdgpu_bo_list_entry *array; | 
 | 838 | }; | 
 | 839 |  | 
 | 840 | struct amdgpu_bo_list * | 
 | 841 | amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); | 
| Christian König | 636ce25 | 2015-12-18 21:26:47 +0100 | [diff] [blame] | 842 | void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list, | 
 | 843 | 			     struct list_head *validated); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 844 | void amdgpu_bo_list_put(struct amdgpu_bo_list *list); | 
 | 845 | void amdgpu_bo_list_free(struct amdgpu_bo_list *list); | 
 | 846 |  | 
 | 847 | /* | 
 | 848 |  * GFX stuff | 
 | 849 |  */ | 
 | 850 | #include "clearstate_defs.h" | 
 | 851 |  | 
| Alex Deucher | 79e5412 | 2016-04-08 15:45:13 -0400 | [diff] [blame] | 852 | struct amdgpu_rlc_funcs { | 
 | 853 | 	void (*enter_safe_mode)(struct amdgpu_device *adev); | 
 | 854 | 	void (*exit_safe_mode)(struct amdgpu_device *adev); | 
 | 855 | }; | 
 | 856 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 857 | struct amdgpu_rlc { | 
 | 858 | 	/* for power gating */ | 
 | 859 | 	struct amdgpu_bo	*save_restore_obj; | 
 | 860 | 	uint64_t		save_restore_gpu_addr; | 
 | 861 | 	volatile uint32_t	*sr_ptr; | 
 | 862 | 	const u32               *reg_list; | 
 | 863 | 	u32                     reg_list_size; | 
 | 864 | 	/* for clear state */ | 
 | 865 | 	struct amdgpu_bo	*clear_state_obj; | 
 | 866 | 	uint64_t		clear_state_gpu_addr; | 
 | 867 | 	volatile uint32_t	*cs_ptr; | 
 | 868 | 	const struct cs_section_def   *cs_data; | 
 | 869 | 	u32                     clear_state_size; | 
 | 870 | 	/* for cp tables */ | 
 | 871 | 	struct amdgpu_bo	*cp_table_obj; | 
 | 872 | 	uint64_t		cp_table_gpu_addr; | 
 | 873 | 	volatile uint32_t	*cp_table_ptr; | 
 | 874 | 	u32                     cp_table_size; | 
| Alex Deucher | 79e5412 | 2016-04-08 15:45:13 -0400 | [diff] [blame] | 875 |  | 
 | 876 | 	/* safe mode for updating CG/PG state */ | 
 | 877 | 	bool in_safe_mode; | 
 | 878 | 	const struct amdgpu_rlc_funcs *funcs; | 
| Eric Huang | 2b6cd97 | 2016-04-14 17:26:07 -0400 | [diff] [blame] | 879 |  | 
 | 880 | 	/* for firmware data */ | 
 | 881 | 	u32 save_and_restore_offset; | 
 | 882 | 	u32 clear_state_descriptor_offset; | 
 | 883 | 	u32 avail_scratch_ram_locations; | 
 | 884 | 	u32 reg_restore_list_size; | 
 | 885 | 	u32 reg_list_format_start; | 
 | 886 | 	u32 reg_list_format_separate_start; | 
 | 887 | 	u32 starting_offsets_start; | 
 | 888 | 	u32 reg_list_format_size_bytes; | 
 | 889 | 	u32 reg_list_size_bytes; | 
 | 890 |  | 
 | 891 | 	u32 *register_list_format; | 
 | 892 | 	u32 *register_restore; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 893 | }; | 
 | 894 |  | 
| Andres Rodriguez | 78c1683 | 2017-02-02 00:38:22 -0500 | [diff] [blame] | 895 | #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES | 
 | 896 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 897 | struct amdgpu_mec { | 
 | 898 | 	struct amdgpu_bo	*hpd_eop_obj; | 
 | 899 | 	u64			hpd_eop_gpu_addr; | 
| Ken Wang | b102357 | 2017-03-03 17:59:39 -0500 | [diff] [blame] | 900 | 	struct amdgpu_bo	*mec_fw_obj; | 
 | 901 | 	u64			mec_fw_gpu_addr; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 902 | 	u32 num_mec; | 
| Andres Rodriguez | 42794b2 | 2017-02-01 19:08:23 -0500 | [diff] [blame] | 903 | 	u32 num_pipe_per_mec; | 
 | 904 | 	u32 num_queue_per_pipe; | 
| Xiangliang Yu | 59a82d7 | 2017-02-17 16:03:10 +0800 | [diff] [blame] | 905 | 	void			*mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1]; | 
| Andres Rodriguez | 78c1683 | 2017-02-02 00:38:22 -0500 | [diff] [blame] | 906 |  | 
 | 907 | 	/* These are the resources for which amdgpu takes ownership */ | 
 | 908 | 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 909 | }; | 
 | 910 |  | 
| Xiangliang Yu | 4e638ae | 2016-12-23 15:00:01 +0800 | [diff] [blame] | 911 | struct amdgpu_kiq { | 
 | 912 | 	u64			eop_gpu_addr; | 
 | 913 | 	struct amdgpu_bo	*eop_obj; | 
| Shaoyun Liu | cdf6adb | 2017-04-28 17:18:26 -0400 | [diff] [blame] | 914 | 	struct mutex		ring_mutex; | 
| Xiangliang Yu | 4e638ae | 2016-12-23 15:00:01 +0800 | [diff] [blame] | 915 | 	struct amdgpu_ring	ring; | 
 | 916 | 	struct amdgpu_irq_src	irq; | 
 | 917 | }; | 
 | 918 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 919 | /* | 
 | 920 |  * GPU scratch registers structures, functions & helpers | 
 | 921 |  */ | 
 | 922 | struct amdgpu_scratch { | 
 | 923 | 	unsigned		num_reg; | 
 | 924 | 	uint32_t                reg_base; | 
| Nils Wallménius | 5026115 | 2017-01-16 21:56:48 +0100 | [diff] [blame] | 925 | 	uint32_t		free_mask; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 926 | }; | 
 | 927 |  | 
 | 928 | /* | 
 | 929 |  * GFX configurations | 
 | 930 |  */ | 
| Alex Deucher | e3fa763 | 2016-10-10 10:56:21 -0400 | [diff] [blame] | 931 | #define AMDGPU_GFX_MAX_SE 4 | 
 | 932 | #define AMDGPU_GFX_MAX_SH_PER_SE 2 | 
 | 933 |  | 
 | 934 | struct amdgpu_rb_config { | 
 | 935 | 	uint32_t rb_backend_disable; | 
 | 936 | 	uint32_t user_rb_backend_disable; | 
 | 937 | 	uint32_t raster_config; | 
 | 938 | 	uint32_t raster_config_1; | 
 | 939 | }; | 
 | 940 |  | 
| Andrey Grodzovsky | d0e9575 | 2016-12-12 13:40:37 -0500 | [diff] [blame] | 941 | struct gb_addr_config { | 
 | 942 | 	uint16_t pipe_interleave_size; | 
 | 943 | 	uint8_t num_pipes; | 
 | 944 | 	uint8_t max_compress_frags; | 
 | 945 | 	uint8_t num_banks; | 
 | 946 | 	uint8_t num_se; | 
 | 947 | 	uint8_t num_rb_per_se; | 
 | 948 | }; | 
 | 949 |  | 
| Junwei Zhang | ea323f8 | 2017-02-21 10:32:37 +0800 | [diff] [blame] | 950 | struct amdgpu_gfx_config { | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 951 | 	unsigned max_shader_engines; | 
 | 952 | 	unsigned max_tile_pipes; | 
 | 953 | 	unsigned max_cu_per_sh; | 
 | 954 | 	unsigned max_sh_per_se; | 
 | 955 | 	unsigned max_backends_per_se; | 
 | 956 | 	unsigned max_texture_channel_caches; | 
 | 957 | 	unsigned max_gprs; | 
 | 958 | 	unsigned max_gs_threads; | 
 | 959 | 	unsigned max_hw_contexts; | 
 | 960 | 	unsigned sc_prim_fifo_size_frontend; | 
 | 961 | 	unsigned sc_prim_fifo_size_backend; | 
 | 962 | 	unsigned sc_hiz_tile_fifo_size; | 
 | 963 | 	unsigned sc_earlyz_tile_fifo_size; | 
 | 964 |  | 
 | 965 | 	unsigned num_tile_pipes; | 
 | 966 | 	unsigned backend_enable_mask; | 
 | 967 | 	unsigned mem_max_burst_length_bytes; | 
 | 968 | 	unsigned mem_row_size_in_kb; | 
 | 969 | 	unsigned shader_engine_tile_size; | 
 | 970 | 	unsigned num_gpus; | 
 | 971 | 	unsigned multi_gpu_tile_size; | 
 | 972 | 	unsigned mc_arb_ramcfg; | 
 | 973 | 	unsigned gb_addr_config; | 
| Alex Deucher | 8f8e00c | 2016-02-12 00:39:13 -0500 | [diff] [blame] | 974 | 	unsigned num_rbs; | 
| Junwei Zhang | 408bfe7 | 2017-04-27 11:12:07 +0800 | [diff] [blame] | 975 | 	unsigned gs_vgt_table_depth; | 
 | 976 | 	unsigned gs_prim_buffer_depth; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 977 |  | 
 | 978 | 	uint32_t tile_mode_array[32]; | 
 | 979 | 	uint32_t macrotile_mode_array[16]; | 
| Alex Deucher | e3fa763 | 2016-10-10 10:56:21 -0400 | [diff] [blame] | 980 |  | 
| Andrey Grodzovsky | d0e9575 | 2016-12-12 13:40:37 -0500 | [diff] [blame] | 981 | 	struct gb_addr_config gb_addr_config_fields; | 
| Alex Deucher | e3fa763 | 2016-10-10 10:56:21 -0400 | [diff] [blame] | 982 | 	struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE]; | 
| Junwei Zhang | df6e2c4 | 2017-02-17 11:05:49 +0800 | [diff] [blame] | 983 |  | 
 | 984 | 	/* gfx configure feature */ | 
 | 985 | 	uint32_t double_offchip_lds_buf; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 986 | }; | 
 | 987 |  | 
| Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 988 | struct amdgpu_cu_info { | 
| Hawking Zhang | 51fd037 | 2017-06-09 22:30:52 +0800 | [diff] [blame] | 989 | 	uint32_t max_waves_per_simd; | 
| Junwei Zhang | 408bfe7 | 2017-04-27 11:12:07 +0800 | [diff] [blame] | 990 | 	uint32_t wave_front_size; | 
| Hawking Zhang | 51fd037 | 2017-06-09 22:30:52 +0800 | [diff] [blame] | 991 | 	uint32_t max_scratch_slots_per_cu; | 
 | 992 | 	uint32_t lds_size; | 
| Flora Cui | dbfe85e | 2017-06-20 11:08:35 +0800 | [diff] [blame] | 993 |  | 
 | 994 | 	/* total active CU number */ | 
 | 995 | 	uint32_t number; | 
 | 996 | 	uint32_t ao_cu_mask; | 
 | 997 | 	uint32_t ao_cu_bitmap[4][4]; | 
| Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 998 | 	uint32_t bitmap[4][4]; | 
 | 999 | }; | 
 | 1000 |  | 
| Alex Deucher | b95e31f | 2016-07-07 15:01:42 -0400 | [diff] [blame] | 1001 | struct amdgpu_gfx_funcs { | 
 | 1002 | 	/* get the gpu clock counter */ | 
 | 1003 | 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); | 
| Tom St Denis | 9559ef5 | 2016-06-28 10:26:48 -0400 | [diff] [blame] | 1004 | 	void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance); | 
| Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 1005 | 	void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields); | 
| Tom St Denis | c5a60ce | 2016-12-05 11:39:19 -0500 | [diff] [blame] | 1006 | 	void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst); | 
 | 1007 | 	void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst); | 
| Alex Deucher | b95e31f | 2016-07-07 15:01:42 -0400 | [diff] [blame] | 1008 | }; | 
 | 1009 |  | 
| Alex Deucher | bce23e0 | 2017-03-28 12:52:08 -0400 | [diff] [blame] | 1010 | struct amdgpu_ngg_buf { | 
 | 1011 | 	struct amdgpu_bo	*bo; | 
 | 1012 | 	uint64_t		gpu_addr; | 
 | 1013 | 	uint32_t		size; | 
 | 1014 | 	uint32_t		bo_size; | 
 | 1015 | }; | 
 | 1016 |  | 
 | 1017 | enum { | 
| Guenter Roeck | af8baf1 | 2017-05-03 23:49:18 -0700 | [diff] [blame] | 1018 | 	NGG_PRIM = 0, | 
 | 1019 | 	NGG_POS, | 
 | 1020 | 	NGG_CNTL, | 
 | 1021 | 	NGG_PARAM, | 
| Alex Deucher | bce23e0 | 2017-03-28 12:52:08 -0400 | [diff] [blame] | 1022 | 	NGG_BUF_MAX | 
 | 1023 | }; | 
 | 1024 |  | 
 | 1025 | struct amdgpu_ngg { | 
 | 1026 | 	struct amdgpu_ngg_buf	buf[NGG_BUF_MAX]; | 
 | 1027 | 	uint32_t		gds_reserve_addr; | 
 | 1028 | 	uint32_t		gds_reserve_size; | 
 | 1029 | 	bool			init; | 
 | 1030 | }; | 
 | 1031 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1032 | struct amdgpu_gfx { | 
 | 1033 | 	struct mutex			gpu_clock_mutex; | 
| Junwei Zhang | ea323f8 | 2017-02-21 10:32:37 +0800 | [diff] [blame] | 1034 | 	struct amdgpu_gfx_config	config; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1035 | 	struct amdgpu_rlc		rlc; | 
 | 1036 | 	struct amdgpu_mec		mec; | 
| Xiangliang Yu | 4e638ae | 2016-12-23 15:00:01 +0800 | [diff] [blame] | 1037 | 	struct amdgpu_kiq		kiq; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1038 | 	struct amdgpu_scratch		scratch; | 
 | 1039 | 	const struct firmware		*me_fw;	/* ME firmware */ | 
 | 1040 | 	uint32_t			me_fw_version; | 
 | 1041 | 	const struct firmware		*pfp_fw; /* PFP firmware */ | 
 | 1042 | 	uint32_t			pfp_fw_version; | 
 | 1043 | 	const struct firmware		*ce_fw;	/* CE firmware */ | 
 | 1044 | 	uint32_t			ce_fw_version; | 
 | 1045 | 	const struct firmware		*rlc_fw; /* RLC firmware */ | 
 | 1046 | 	uint32_t			rlc_fw_version; | 
 | 1047 | 	const struct firmware		*mec_fw; /* MEC firmware */ | 
 | 1048 | 	uint32_t			mec_fw_version; | 
 | 1049 | 	const struct firmware		*mec2_fw; /* MEC2 firmware */ | 
 | 1050 | 	uint32_t			mec2_fw_version; | 
| Ken Wang | 02558a0 | 2015-06-03 19:52:06 +0800 | [diff] [blame] | 1051 | 	uint32_t			me_feature_version; | 
 | 1052 | 	uint32_t			ce_feature_version; | 
 | 1053 | 	uint32_t			pfp_feature_version; | 
| Jammy Zhou | 351643d | 2015-08-04 10:43:50 +0800 | [diff] [blame] | 1054 | 	uint32_t			rlc_feature_version; | 
 | 1055 | 	uint32_t			mec_feature_version; | 
 | 1056 | 	uint32_t			mec2_feature_version; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1057 | 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS]; | 
 | 1058 | 	unsigned			num_gfx_rings; | 
 | 1059 | 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; | 
 | 1060 | 	unsigned			num_compute_rings; | 
 | 1061 | 	struct amdgpu_irq_src		eop_irq; | 
 | 1062 | 	struct amdgpu_irq_src		priv_reg_irq; | 
 | 1063 | 	struct amdgpu_irq_src		priv_inst_irq; | 
 | 1064 | 	/* gfx status */ | 
| Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 1065 | 	uint32_t			gfx_current_status; | 
| Ken Wang | a101a89 | 2015-06-03 17:47:54 +0800 | [diff] [blame] | 1066 | 	/* ce ram size*/ | 
| Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 1067 | 	unsigned			ce_ram_size; | 
 | 1068 | 	struct amdgpu_cu_info		cu_info; | 
| Alex Deucher | b95e31f | 2016-07-07 15:01:42 -0400 | [diff] [blame] | 1069 | 	const struct amdgpu_gfx_funcs	*funcs; | 
| Chunming Zhou | 3d7c638 | 2016-07-15 11:28:30 +0800 | [diff] [blame] | 1070 |  | 
 | 1071 | 	/* reset mask */ | 
 | 1072 | 	uint32_t                        grbm_soft_reset; | 
 | 1073 | 	uint32_t                        srbm_soft_reset; | 
| Monk Liu | 223049c | 2017-01-26 15:32:16 +0800 | [diff] [blame] | 1074 | 	bool                            in_reset; | 
| David Panariti | b4e4067 | 2017-03-28 12:57:31 -0400 | [diff] [blame] | 1075 | 	/* s3/s4 mask */ | 
 | 1076 | 	bool                            in_suspend; | 
| Alex Deucher | bce23e0 | 2017-03-28 12:52:08 -0400 | [diff] [blame] | 1077 | 	/* NGG */ | 
 | 1078 | 	struct amdgpu_ngg		ngg; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1079 | }; | 
 | 1080 |  | 
| Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 1081 | int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1082 | 		  unsigned size, struct amdgpu_ib *ib); | 
| Christian König | 4d9c514 | 2016-05-03 18:46:19 +0200 | [diff] [blame] | 1083 | void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1084 | 		    struct dma_fence *f); | 
| Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 1085 | int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, | 
| Junwei Zhang | 50ddc75 | 2017-01-23 16:30:38 +0800 | [diff] [blame] | 1086 | 		       struct amdgpu_ib *ibs, struct amdgpu_job *job, | 
 | 1087 | 		       struct dma_fence **f); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1088 | int amdgpu_ib_pool_init(struct amdgpu_device *adev); | 
 | 1089 | void amdgpu_ib_pool_fini(struct amdgpu_device *adev); | 
 | 1090 | int amdgpu_ib_ring_tests(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1091 |  | 
 | 1092 | /* | 
 | 1093 |  * CS. | 
 | 1094 |  */ | 
 | 1095 | struct amdgpu_cs_chunk { | 
 | 1096 | 	uint32_t		chunk_id; | 
 | 1097 | 	uint32_t		length_dw; | 
| Christian König | 758ac17 | 2016-05-06 22:14:00 +0200 | [diff] [blame] | 1098 | 	void			*kdata; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1099 | }; | 
 | 1100 |  | 
 | 1101 | struct amdgpu_cs_parser { | 
 | 1102 | 	struct amdgpu_device	*adev; | 
 | 1103 | 	struct drm_file		*filp; | 
| Christian König | 3cb485f | 2015-05-11 15:34:59 +0200 | [diff] [blame] | 1104 | 	struct amdgpu_ctx	*ctx; | 
| Christian König | c3cca41 | 2015-12-15 14:41:33 +0100 | [diff] [blame] | 1105 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1106 | 	/* chunks */ | 
 | 1107 | 	unsigned		nchunks; | 
 | 1108 | 	struct amdgpu_cs_chunk	*chunks; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1109 |  | 
| Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 1110 | 	/* scheduler job object */ | 
 | 1111 | 	struct amdgpu_job	*job; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1112 |  | 
| Christian König | c3cca41 | 2015-12-15 14:41:33 +0100 | [diff] [blame] | 1113 | 	/* buffer objects */ | 
 | 1114 | 	struct ww_acquire_ctx		ticket; | 
 | 1115 | 	struct amdgpu_bo_list		*bo_list; | 
 | 1116 | 	struct amdgpu_bo_list_entry	vm_pd; | 
 | 1117 | 	struct list_head		validated; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1118 | 	struct dma_fence		*fence; | 
| Christian König | c3cca41 | 2015-12-15 14:41:33 +0100 | [diff] [blame] | 1119 | 	uint64_t			bytes_moved_threshold; | 
 | 1120 | 	uint64_t			bytes_moved; | 
| Christian König | 662bfa6 | 2016-09-01 12:13:18 +0200 | [diff] [blame] | 1121 | 	struct amdgpu_bo_list_entry	*evictable; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1122 |  | 
 | 1123 | 	/* user fence */ | 
| Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 1124 | 	struct amdgpu_bo_list_entry	uf_entry; | 
| Dave Airlie | 660e855 | 2017-03-13 22:18:15 +0000 | [diff] [blame] | 1125 |  | 
 | 1126 | 	unsigned num_post_dep_syncobjs; | 
 | 1127 | 	struct drm_syncobj **post_dep_syncobjs; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1128 | }; | 
 | 1129 |  | 
| Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 1130 | #define AMDGPU_PREAMBLE_IB_PRESENT          (1 << 0) /* bit set means command submit involves a preamble IB */ | 
 | 1131 | #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST    (1 << 1) /* bit set means preamble IB is first presented in belonging context */ | 
 | 1132 | #define AMDGPU_HAVE_CTX_SWITCH              (1 << 2) /* bit set means context switch occured */ | 
 | 1133 |  | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 1134 | struct amdgpu_job { | 
 | 1135 | 	struct amd_sched_job    base; | 
 | 1136 | 	struct amdgpu_device	*adev; | 
| Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 1137 | 	struct amdgpu_vm	*vm; | 
| Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 1138 | 	struct amdgpu_ring	*ring; | 
| Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 1139 | 	struct amdgpu_sync	sync; | 
| Chunming Zhou | a340c7b | 2017-05-18 15:19:03 +0800 | [diff] [blame] | 1140 | 	struct amdgpu_sync	dep_sync; | 
| Chunming Zhou | df83d1e | 2017-05-09 15:50:22 +0800 | [diff] [blame] | 1141 | 	struct amdgpu_sync	sched_sync; | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 1142 | 	struct amdgpu_ib	*ibs; | 
| Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1143 | 	struct dma_fence	*fence; /* the hw fence */ | 
| Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 1144 | 	uint32_t		preamble_status; | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 1145 | 	uint32_t		num_ibs; | 
| Christian König | e284022 | 2015-11-05 19:49:48 +0100 | [diff] [blame] | 1146 | 	void			*owner; | 
| Monk Liu | 3aecd24 | 2016-08-25 15:40:48 +0800 | [diff] [blame] | 1147 | 	uint64_t		fence_ctx; /* the fence_context this job uses */ | 
| Chunming Zhou | fd53be3 | 2016-07-01 17:59:01 +0800 | [diff] [blame] | 1148 | 	bool                    vm_needs_flush; | 
| Christian König | d88bf58 | 2016-05-06 17:50:03 +0200 | [diff] [blame] | 1149 | 	unsigned		vm_id; | 
 | 1150 | 	uint64_t		vm_pd_addr; | 
 | 1151 | 	uint32_t		gds_base, gds_size; | 
 | 1152 | 	uint32_t		gws_base, gws_size; | 
 | 1153 | 	uint32_t		oa_base, oa_size; | 
| Christian König | 758ac17 | 2016-05-06 22:14:00 +0200 | [diff] [blame] | 1154 |  | 
 | 1155 | 	/* user fence handling */ | 
| Christian König | b5f5acb | 2016-06-29 13:26:41 +0200 | [diff] [blame] | 1156 | 	uint64_t		uf_addr; | 
| Christian König | 758ac17 | 2016-05-06 22:14:00 +0200 | [diff] [blame] | 1157 | 	uint64_t		uf_sequence; | 
 | 1158 |  | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 1159 | }; | 
| Junwei Zhang | a6db8a3 | 2015-09-09 09:21:19 +0800 | [diff] [blame] | 1160 | #define to_amdgpu_job(sched_job)		\ | 
 | 1161 | 		container_of((sched_job), struct amdgpu_job, base) | 
| Chunming Zhou | bb977d3 | 2015-08-18 15:16:40 +0800 | [diff] [blame] | 1162 |  | 
| Christian König | 7270f83 | 2016-01-31 11:00:41 +0100 | [diff] [blame] | 1163 | static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, | 
 | 1164 | 				      uint32_t ib_idx, int idx) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1165 | { | 
| Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 1166 | 	return p->job->ibs[ib_idx].ptr[idx]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1167 | } | 
 | 1168 |  | 
| Christian König | 7270f83 | 2016-01-31 11:00:41 +0100 | [diff] [blame] | 1169 | static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, | 
 | 1170 | 				       uint32_t ib_idx, int idx, | 
 | 1171 | 				       uint32_t value) | 
 | 1172 | { | 
| Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 1173 | 	p->job->ibs[ib_idx].ptr[idx] = value; | 
| Christian König | 7270f83 | 2016-01-31 11:00:41 +0100 | [diff] [blame] | 1174 | } | 
 | 1175 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1176 | /* | 
 | 1177 |  * Writeback | 
 | 1178 |  */ | 
 | 1179 | #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */ | 
 | 1180 |  | 
 | 1181 | struct amdgpu_wb { | 
 | 1182 | 	struct amdgpu_bo	*wb_obj; | 
 | 1183 | 	volatile uint32_t	*wb; | 
 | 1184 | 	uint64_t		gpu_addr; | 
 | 1185 | 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */ | 
 | 1186 | 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; | 
 | 1187 | }; | 
 | 1188 |  | 
 | 1189 | int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb); | 
 | 1190 | void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb); | 
| Ken Wang | 7014285 | 2016-03-18 15:08:49 +0800 | [diff] [blame] | 1191 | int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb); | 
 | 1192 | void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1193 |  | 
| Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 1194 | void amdgpu_get_pcie_info(struct amdgpu_device *adev); | 
 | 1195 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1196 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1197 |  * SDMA | 
 | 1198 |  */ | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1199 | struct amdgpu_sdma_instance { | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1200 | 	/* SDMA firmware */ | 
 | 1201 | 	const struct firmware	*fw; | 
 | 1202 | 	uint32_t		fw_version; | 
| Jammy Zhou | cfa2104 | 2015-08-04 10:50:47 +0800 | [diff] [blame] | 1203 | 	uint32_t		feature_version; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1204 |  | 
 | 1205 | 	struct amdgpu_ring	ring; | 
| Jammy Zhou | 18111de | 2015-08-31 14:06:39 +0800 | [diff] [blame] | 1206 | 	bool			burst_nop; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1207 | }; | 
 | 1208 |  | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1209 | struct amdgpu_sdma { | 
 | 1210 | 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES]; | 
| Ken Wang | 30d1574 | 2016-01-19 14:05:23 +0800 | [diff] [blame] | 1211 | #ifdef CONFIG_DRM_AMDGPU_SI | 
 | 1212 | 	//SI DMA has a difference trap irq number for the second engine | 
 | 1213 | 	struct amdgpu_irq_src	trap_irq_1; | 
 | 1214 | #endif | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1215 | 	struct amdgpu_irq_src	trap_irq; | 
 | 1216 | 	struct amdgpu_irq_src	illegal_inst_irq; | 
| Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 1217 | 	int			num_instances; | 
| Chunming Zhou | e702a68 | 2016-07-13 10:28:56 +0800 | [diff] [blame] | 1218 | 	uint32_t                    srbm_soft_reset; | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1219 | }; | 
 | 1220 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1221 | /* | 
 | 1222 |  * Firmware | 
 | 1223 |  */ | 
| Huang Rui | e635ee0 | 2016-11-01 15:35:38 +0800 | [diff] [blame] | 1224 | enum amdgpu_firmware_load_type { | 
 | 1225 | 	AMDGPU_FW_LOAD_DIRECT = 0, | 
 | 1226 | 	AMDGPU_FW_LOAD_SMU, | 
 | 1227 | 	AMDGPU_FW_LOAD_PSP, | 
 | 1228 | }; | 
 | 1229 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1230 | struct amdgpu_firmware { | 
 | 1231 | 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; | 
| Huang Rui | e635ee0 | 2016-11-01 15:35:38 +0800 | [diff] [blame] | 1232 | 	enum amdgpu_firmware_load_type load_type; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1233 | 	struct amdgpu_bo *fw_buf; | 
 | 1234 | 	unsigned int fw_size; | 
| Huang Rui | 2445b22 | 2017-03-03 16:20:35 -0500 | [diff] [blame] | 1235 | 	unsigned int max_ucodes; | 
| Huang Rui | 0e5ca0d | 2017-03-03 18:37:23 -0500 | [diff] [blame] | 1236 | 	/* firmwares are loaded by psp instead of smu from vega10 */ | 
 | 1237 | 	const struct amdgpu_psp_funcs *funcs; | 
 | 1238 | 	struct amdgpu_bo *rbuf; | 
 | 1239 | 	struct mutex mutex; | 
| Huang Rui | ab4fe3e | 2017-06-05 22:11:59 +0800 | [diff] [blame] | 1240 |  | 
 | 1241 | 	/* gpu info firmware data pointer */ | 
 | 1242 | 	const struct firmware *gpu_info_fw; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1243 | }; | 
 | 1244 |  | 
 | 1245 | /* | 
 | 1246 |  * Benchmarking | 
 | 1247 |  */ | 
 | 1248 | void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); | 
 | 1249 |  | 
 | 1250 |  | 
 | 1251 | /* | 
 | 1252 |  * Testing | 
 | 1253 |  */ | 
 | 1254 | void amdgpu_test_moves(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1255 |  | 
 | 1256 | /* | 
 | 1257 |  * MMU Notifier | 
 | 1258 |  */ | 
 | 1259 | #if defined(CONFIG_MMU_NOTIFIER) | 
 | 1260 | int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr); | 
 | 1261 | void amdgpu_mn_unregister(struct amdgpu_bo *bo); | 
 | 1262 | #else | 
| Harry Wentland | 1d1106b | 2015-07-15 07:10:41 -0400 | [diff] [blame] | 1263 | static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1264 | { | 
 | 1265 | 	return -ENODEV; | 
 | 1266 | } | 
| Harry Wentland | 1d1106b | 2015-07-15 07:10:41 -0400 | [diff] [blame] | 1267 | static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {} | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1268 | #endif | 
 | 1269 |  | 
 | 1270 | /* | 
 | 1271 |  * Debugfs | 
 | 1272 |  */ | 
 | 1273 | struct amdgpu_debugfs { | 
| Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 1274 | 	const struct drm_info_list	*files; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1275 | 	unsigned		num_files; | 
 | 1276 | }; | 
 | 1277 |  | 
 | 1278 | int amdgpu_debugfs_add_files(struct amdgpu_device *adev, | 
| Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 1279 | 			     const struct drm_info_list *files, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1280 | 			     unsigned nfiles); | 
 | 1281 | int amdgpu_debugfs_fence_init(struct amdgpu_device *adev); | 
 | 1282 |  | 
 | 1283 | #if defined(CONFIG_DEBUG_FS) | 
 | 1284 | int amdgpu_debugfs_init(struct drm_minor *minor); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1285 | #endif | 
 | 1286 |  | 
| Huang Rui | 50ab253 | 2016-06-12 15:51:09 +0800 | [diff] [blame] | 1287 | int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev); | 
 | 1288 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1289 | /* | 
 | 1290 |  * amdgpu smumgr functions | 
 | 1291 |  */ | 
 | 1292 | struct amdgpu_smumgr_funcs { | 
 | 1293 | 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); | 
 | 1294 | 	int (*request_smu_load_fw)(struct amdgpu_device *adev); | 
 | 1295 | 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); | 
 | 1296 | }; | 
 | 1297 |  | 
 | 1298 | /* | 
 | 1299 |  * amdgpu smumgr | 
 | 1300 |  */ | 
 | 1301 | struct amdgpu_smumgr { | 
 | 1302 | 	struct amdgpu_bo *toc_buf; | 
 | 1303 | 	struct amdgpu_bo *smu_buf; | 
 | 1304 | 	/* asic priv smu data */ | 
 | 1305 | 	void *priv; | 
 | 1306 | 	spinlock_t smu_lock; | 
 | 1307 | 	/* smumgr functions */ | 
 | 1308 | 	const struct amdgpu_smumgr_funcs *smumgr_funcs; | 
 | 1309 | 	/* ucode loading complete flag */ | 
 | 1310 | 	uint32_t fw_flags; | 
 | 1311 | }; | 
 | 1312 |  | 
 | 1313 | /* | 
 | 1314 |  * ASIC specific register table accessible by UMD | 
 | 1315 |  */ | 
 | 1316 | struct amdgpu_allowed_register_entry { | 
 | 1317 | 	uint32_t reg_offset; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1318 | 	bool grbm_indexed; | 
 | 1319 | }; | 
 | 1320 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1321 | /* | 
 | 1322 |  * ASIC specific functions. | 
 | 1323 |  */ | 
 | 1324 | struct amdgpu_asic_funcs { | 
 | 1325 | 	bool (*read_disabled_bios)(struct amdgpu_device *adev); | 
| Alex Deucher | 7946b87 | 2015-11-24 10:14:28 -0500 | [diff] [blame] | 1326 | 	bool (*read_bios_from_rom)(struct amdgpu_device *adev, | 
 | 1327 | 				   u8 *bios, u32 length_bytes); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1328 | 	int (*read_register)(struct amdgpu_device *adev, u32 se_num, | 
 | 1329 | 			     u32 sh_num, u32 reg_offset, u32 *value); | 
 | 1330 | 	void (*set_vga_state)(struct amdgpu_device *adev, bool state); | 
 | 1331 | 	int (*reset)(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1332 | 	/* get the reference clock */ | 
 | 1333 | 	u32 (*get_xclk)(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1334 | 	/* MM block clocks */ | 
 | 1335 | 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); | 
 | 1336 | 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); | 
| Maruthi Bayyavarapu | 841686d | 2016-08-01 12:42:32 -0400 | [diff] [blame] | 1337 | 	/* static power management */ | 
 | 1338 | 	int (*get_pcie_lanes)(struct amdgpu_device *adev); | 
 | 1339 | 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); | 
| Alex Deucher | bbf282d | 2017-03-03 17:26:10 -0500 | [diff] [blame] | 1340 | 	/* get config memsize register */ | 
 | 1341 | 	u32 (*get_config_memsize)(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1342 | }; | 
 | 1343 |  | 
 | 1344 | /* | 
 | 1345 |  * IOCTL. | 
 | 1346 |  */ | 
 | 1347 | int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, | 
 | 1348 | 			    struct drm_file *filp); | 
 | 1349 | int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, | 
 | 1350 | 				struct drm_file *filp); | 
 | 1351 |  | 
 | 1352 | int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, | 
 | 1353 | 			  struct drm_file *filp); | 
 | 1354 | int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, | 
 | 1355 | 			struct drm_file *filp); | 
 | 1356 | int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, | 
 | 1357 | 			  struct drm_file *filp); | 
 | 1358 | int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, | 
 | 1359 | 			      struct drm_file *filp); | 
 | 1360 | int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, | 
 | 1361 | 			  struct drm_file *filp); | 
 | 1362 | int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, | 
 | 1363 | 			struct drm_file *filp); | 
 | 1364 | int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); | 
 | 1365 | int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); | 
| Junwei Zhang | eef18a8 | 2016-11-04 16:16:10 -0400 | [diff] [blame] | 1366 | int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, | 
 | 1367 | 				struct drm_file *filp); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1368 |  | 
 | 1369 | int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, | 
 | 1370 | 				struct drm_file *filp); | 
 | 1371 |  | 
 | 1372 | /* VRAM scratch page for HDP bug, default vram page */ | 
 | 1373 | struct amdgpu_vram_scratch { | 
 | 1374 | 	struct amdgpu_bo		*robj; | 
 | 1375 | 	volatile uint32_t		*ptr; | 
 | 1376 | 	u64				gpu_addr; | 
 | 1377 | }; | 
 | 1378 |  | 
 | 1379 | /* | 
 | 1380 |  * ACPI | 
 | 1381 |  */ | 
 | 1382 | struct amdgpu_atif_notification_cfg { | 
 | 1383 | 	bool enabled; | 
 | 1384 | 	int command_code; | 
 | 1385 | }; | 
 | 1386 |  | 
 | 1387 | struct amdgpu_atif_notifications { | 
 | 1388 | 	bool display_switch; | 
 | 1389 | 	bool expansion_mode_change; | 
 | 1390 | 	bool thermal_state; | 
 | 1391 | 	bool forced_power_state; | 
 | 1392 | 	bool system_power_state; | 
 | 1393 | 	bool display_conf_change; | 
 | 1394 | 	bool px_gfx_switch; | 
 | 1395 | 	bool brightness_change; | 
 | 1396 | 	bool dgpu_display_event; | 
 | 1397 | }; | 
 | 1398 |  | 
 | 1399 | struct amdgpu_atif_functions { | 
 | 1400 | 	bool system_params; | 
 | 1401 | 	bool sbios_requests; | 
 | 1402 | 	bool select_active_disp; | 
 | 1403 | 	bool lid_state; | 
 | 1404 | 	bool get_tv_standard; | 
 | 1405 | 	bool set_tv_standard; | 
 | 1406 | 	bool get_panel_expansion_mode; | 
 | 1407 | 	bool set_panel_expansion_mode; | 
 | 1408 | 	bool temperature_change; | 
 | 1409 | 	bool graphics_device_types; | 
 | 1410 | }; | 
 | 1411 |  | 
 | 1412 | struct amdgpu_atif { | 
 | 1413 | 	struct amdgpu_atif_notifications notifications; | 
 | 1414 | 	struct amdgpu_atif_functions functions; | 
 | 1415 | 	struct amdgpu_atif_notification_cfg notification_cfg; | 
 | 1416 | 	struct amdgpu_encoder *encoder_for_bl; | 
 | 1417 | }; | 
 | 1418 |  | 
 | 1419 | struct amdgpu_atcs_functions { | 
 | 1420 | 	bool get_ext_state; | 
 | 1421 | 	bool pcie_perf_req; | 
 | 1422 | 	bool pcie_dev_rdy; | 
 | 1423 | 	bool pcie_bus_width; | 
 | 1424 | }; | 
 | 1425 |  | 
 | 1426 | struct amdgpu_atcs { | 
 | 1427 | 	struct amdgpu_atcs_functions functions; | 
 | 1428 | }; | 
 | 1429 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1430 | /* | 
| Chunming Zhou | d03846a | 2015-07-28 14:20:03 -0400 | [diff] [blame] | 1431 |  * CGS | 
 | 1432 |  */ | 
| Dave Airlie | 110e6f2 | 2016-04-12 13:25:48 +1000 | [diff] [blame] | 1433 | struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); | 
 | 1434 | void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); | 
| Maruthi Bayyavarapu | a8fe58c | 2015-09-22 17:05:20 -0400 | [diff] [blame] | 1435 |  | 
| Maruthi Bayyavarapu | a8fe58c | 2015-09-22 17:05:20 -0400 | [diff] [blame] | 1436 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1437 |  * Core structure, functions and helpers. | 
 | 1438 |  */ | 
 | 1439 | typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); | 
 | 1440 | typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); | 
 | 1441 |  | 
 | 1442 | typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); | 
 | 1443 | typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); | 
 | 1444 |  | 
| Chunming Zhou | 0c49e0b | 2017-05-15 14:20:00 +0800 | [diff] [blame] | 1445 | #define AMDGPU_RESET_MAGIC_NUM 64 | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1446 | struct amdgpu_device { | 
 | 1447 | 	struct device			*dev; | 
 | 1448 | 	struct drm_device		*ddev; | 
 | 1449 | 	struct pci_dev			*pdev; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1450 |  | 
| Maruthi Bayyavarapu | a8fe58c | 2015-09-22 17:05:20 -0400 | [diff] [blame] | 1451 | #ifdef CONFIG_DRM_AMD_ACP | 
 | 1452 | 	struct amdgpu_acp		acp; | 
 | 1453 | #endif | 
 | 1454 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1455 | 	/* ASIC */ | 
| Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 1456 | 	enum amd_asic_type		asic_type; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1457 | 	uint32_t			family; | 
 | 1458 | 	uint32_t			rev_id; | 
 | 1459 | 	uint32_t			external_rev_id; | 
 | 1460 | 	unsigned long			flags; | 
 | 1461 | 	int				usec_timeout; | 
 | 1462 | 	const struct amdgpu_asic_funcs	*asic_funcs; | 
 | 1463 | 	bool				shutdown; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1464 | 	bool				need_dma32; | 
 | 1465 | 	bool				accel_working; | 
| Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 1466 | 	struct work_struct		reset_work; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1467 | 	struct notifier_block		acpi_nb; | 
 | 1468 | 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS]; | 
 | 1469 | 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; | 
| Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 1470 | 	unsigned			debugfs_count; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1471 | #if defined(CONFIG_DEBUG_FS) | 
| Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 1472 | 	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1473 | #endif | 
 | 1474 | 	struct amdgpu_atif		atif; | 
 | 1475 | 	struct amdgpu_atcs		atcs; | 
 | 1476 | 	struct mutex			srbm_mutex; | 
 | 1477 | 	/* GRBM index mutex. Protects concurrent access to GRBM index */ | 
 | 1478 | 	struct mutex                    grbm_idx_mutex; | 
 | 1479 | 	struct dev_pm_domain		vga_pm_domain; | 
 | 1480 | 	bool				have_disp_power_ref; | 
 | 1481 |  | 
 | 1482 | 	/* BIOS */ | 
| Alex Deucher | 0cdd500 | 2017-02-13 16:01:58 -0500 | [diff] [blame] | 1483 | 	bool				is_atom_fw; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1484 | 	uint8_t				*bios; | 
| Evan Quan | a9f5db9 | 2016-12-07 09:56:46 +0800 | [diff] [blame] | 1485 | 	uint32_t			bios_size; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1486 | 	struct amdgpu_bo		*stollen_vga_memory; | 
| Alex Deucher | a5bde2f | 2016-09-23 16:23:41 -0400 | [diff] [blame] | 1487 | 	uint32_t			bios_scratch_reg_offset; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1488 | 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; | 
 | 1489 |  | 
 | 1490 | 	/* Register/doorbell mmio */ | 
 | 1491 | 	resource_size_t			rmmio_base; | 
 | 1492 | 	resource_size_t			rmmio_size; | 
 | 1493 | 	void __iomem			*rmmio; | 
 | 1494 | 	/* protects concurrent MM_INDEX/DATA based register access */ | 
 | 1495 | 	spinlock_t mmio_idx_lock; | 
 | 1496 | 	/* protects concurrent SMC based register access */ | 
 | 1497 | 	spinlock_t smc_idx_lock; | 
 | 1498 | 	amdgpu_rreg_t			smc_rreg; | 
 | 1499 | 	amdgpu_wreg_t			smc_wreg; | 
 | 1500 | 	/* protects concurrent PCIE register access */ | 
 | 1501 | 	spinlock_t pcie_idx_lock; | 
 | 1502 | 	amdgpu_rreg_t			pcie_rreg; | 
 | 1503 | 	amdgpu_wreg_t			pcie_wreg; | 
| Huang Rui | 36b9a95 | 2016-08-31 13:23:25 +0800 | [diff] [blame] | 1504 | 	amdgpu_rreg_t			pciep_rreg; | 
 | 1505 | 	amdgpu_wreg_t			pciep_wreg; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1506 | 	/* protects concurrent UVD register access */ | 
 | 1507 | 	spinlock_t uvd_ctx_idx_lock; | 
 | 1508 | 	amdgpu_rreg_t			uvd_ctx_rreg; | 
 | 1509 | 	amdgpu_wreg_t			uvd_ctx_wreg; | 
 | 1510 | 	/* protects concurrent DIDT register access */ | 
 | 1511 | 	spinlock_t didt_idx_lock; | 
 | 1512 | 	amdgpu_rreg_t			didt_rreg; | 
 | 1513 | 	amdgpu_wreg_t			didt_wreg; | 
| Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 1514 | 	/* protects concurrent gc_cac register access */ | 
 | 1515 | 	spinlock_t gc_cac_idx_lock; | 
 | 1516 | 	amdgpu_rreg_t			gc_cac_rreg; | 
 | 1517 | 	amdgpu_wreg_t			gc_cac_wreg; | 
| Evan Quan | 16abb5d | 2017-07-04 09:21:50 +0800 | [diff] [blame] | 1518 | 	/* protects concurrent se_cac register access */ | 
 | 1519 | 	spinlock_t se_cac_idx_lock; | 
 | 1520 | 	amdgpu_rreg_t			se_cac_rreg; | 
 | 1521 | 	amdgpu_wreg_t			se_cac_wreg; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1522 | 	/* protects concurrent ENDPOINT (audio) register access */ | 
 | 1523 | 	spinlock_t audio_endpt_idx_lock; | 
 | 1524 | 	amdgpu_block_rreg_t		audio_endpt_rreg; | 
 | 1525 | 	amdgpu_block_wreg_t		audio_endpt_wreg; | 
 | 1526 | 	void __iomem                    *rio_mem; | 
 | 1527 | 	resource_size_t			rio_mem_size; | 
 | 1528 | 	struct amdgpu_doorbell		doorbell; | 
 | 1529 |  | 
 | 1530 | 	/* clock/pll info */ | 
 | 1531 | 	struct amdgpu_clock            clock; | 
 | 1532 |  | 
 | 1533 | 	/* MC */ | 
 | 1534 | 	struct amdgpu_mc		mc; | 
 | 1535 | 	struct amdgpu_gart		gart; | 
 | 1536 | 	struct amdgpu_dummy_page	dummy_page; | 
 | 1537 | 	struct amdgpu_vm_manager	vm_manager; | 
| Alex Xie | e60f8db | 2017-03-09 11:36:26 -0500 | [diff] [blame] | 1538 | 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1539 |  | 
 | 1540 | 	/* memory management */ | 
 | 1541 | 	struct amdgpu_mman		mman; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1542 | 	struct amdgpu_vram_scratch	vram_scratch; | 
 | 1543 | 	struct amdgpu_wb		wb; | 
 | 1544 | 	atomic64_t			vram_usage; | 
 | 1545 | 	atomic64_t			vram_vis_usage; | 
 | 1546 | 	atomic64_t			gtt_usage; | 
 | 1547 | 	atomic64_t			num_bytes_moved; | 
| Christian König | dbd5ed6 | 2016-06-21 16:28:14 +0200 | [diff] [blame] | 1548 | 	atomic64_t			num_evictions; | 
| Marek Olšák | 68e2c5f | 2017-05-17 20:05:08 +0200 | [diff] [blame] | 1549 | 	atomic64_t			num_vram_cpu_page_faults; | 
| Marek Olšák | d94aed5 | 2015-05-05 21:13:49 +0200 | [diff] [blame] | 1550 | 	atomic_t			gpu_reset_counter; | 
| Chunming Zhou | f189213 | 2017-05-15 16:48:27 +0800 | [diff] [blame] | 1551 | 	atomic_t			vram_lost_counter; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1552 |  | 
| Marek Olšák | 95844d2 | 2016-08-17 23:49:27 +0200 | [diff] [blame] | 1553 | 	/* data for buffer migration throttling */ | 
 | 1554 | 	struct { | 
 | 1555 | 		spinlock_t		lock; | 
 | 1556 | 		s64			last_update_us; | 
 | 1557 | 		s64			accum_us; /* accumulated microseconds */ | 
 | 1558 | 		u32			log2_max_MBps; | 
 | 1559 | 	} mm_stats; | 
 | 1560 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1561 | 	/* display */ | 
| Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1562 | 	bool				enable_virtual_display; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1563 | 	struct amdgpu_mode_info		mode_info; | 
 | 1564 | 	struct work_struct		hotplug_work; | 
 | 1565 | 	struct amdgpu_irq_src		crtc_irq; | 
 | 1566 | 	struct amdgpu_irq_src		pageflip_irq; | 
 | 1567 | 	struct amdgpu_irq_src		hpd_irq; | 
 | 1568 |  | 
 | 1569 | 	/* rings */ | 
| Christian König | 76bf0db | 2016-06-01 15:10:02 +0200 | [diff] [blame] | 1570 | 	u64				fence_context; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1571 | 	unsigned			num_rings; | 
 | 1572 | 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS]; | 
 | 1573 | 	bool				ib_pool_ready; | 
 | 1574 | 	struct amdgpu_sa_manager	ring_tmp_bo; | 
 | 1575 |  | 
 | 1576 | 	/* interrupts */ | 
 | 1577 | 	struct amdgpu_irq		irq; | 
 | 1578 |  | 
| Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 1579 | 	/* powerplay */ | 
 | 1580 | 	struct amd_powerplay		powerplay; | 
| Jammy Zhou | e61710c | 2015-11-10 18:31:08 -0500 | [diff] [blame] | 1581 | 	bool				pp_enabled; | 
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 1582 | 	bool				pp_force_state_enabled; | 
| Alex Deucher | 1f7371b | 2015-12-02 17:46:21 -0500 | [diff] [blame] | 1583 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1584 | 	/* dpm */ | 
 | 1585 | 	struct amdgpu_pm		pm; | 
 | 1586 | 	u32				cg_flags; | 
 | 1587 | 	u32				pg_flags; | 
 | 1588 |  | 
 | 1589 | 	/* amdgpu smumgr */ | 
 | 1590 | 	struct amdgpu_smumgr smu; | 
 | 1591 |  | 
 | 1592 | 	/* gfx */ | 
 | 1593 | 	struct amdgpu_gfx		gfx; | 
 | 1594 |  | 
 | 1595 | 	/* sdma */ | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1596 | 	struct amdgpu_sdma		sdma; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1597 |  | 
| Leo Liu | 95d0906 | 2016-12-21 13:21:52 -0500 | [diff] [blame] | 1598 | 	union { | 
 | 1599 | 		struct { | 
 | 1600 | 			/* uvd */ | 
 | 1601 | 			struct amdgpu_uvd		uvd; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1602 |  | 
| Leo Liu | 95d0906 | 2016-12-21 13:21:52 -0500 | [diff] [blame] | 1603 | 			/* vce */ | 
 | 1604 | 			struct amdgpu_vce		vce; | 
 | 1605 | 		}; | 
 | 1606 |  | 
 | 1607 | 		/* vcn */ | 
 | 1608 | 		struct amdgpu_vcn		vcn; | 
 | 1609 | 	}; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1610 |  | 
 | 1611 | 	/* firmwares */ | 
 | 1612 | 	struct amdgpu_firmware		firmware; | 
 | 1613 |  | 
| Huang Rui | 0e5ca0d | 2017-03-03 18:37:23 -0500 | [diff] [blame] | 1614 | 	/* PSP */ | 
 | 1615 | 	struct psp_context		psp; | 
 | 1616 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1617 | 	/* GDS */ | 
 | 1618 | 	struct amdgpu_gds		gds; | 
 | 1619 |  | 
| Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1620 | 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM]; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1621 | 	int				num_ip_blocks; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1622 | 	struct mutex	mn_lock; | 
 | 1623 | 	DECLARE_HASHTABLE(mn_hash, 7); | 
 | 1624 |  | 
 | 1625 | 	/* tracking pinned memory */ | 
 | 1626 | 	u64 vram_pin_size; | 
| Chunming Zhou | e131b91 | 2016-04-05 10:48:48 +0800 | [diff] [blame] | 1627 | 	u64 invisible_pin_size; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1628 | 	u64 gart_pin_size; | 
| Oded Gabbay | 130e037 | 2015-06-12 21:35:14 +0300 | [diff] [blame] | 1629 |  | 
 | 1630 | 	/* amdkfd interface */ | 
 | 1631 | 	struct kfd_dev          *kfd; | 
| Chunming Zhou | 23ca0e4 | 2015-07-06 13:42:58 +0800 | [diff] [blame] | 1632 |  | 
| Shirish S | 2dc80b0 | 2017-05-25 10:05:25 +0530 | [diff] [blame] | 1633 | 	/* delayed work_func for deferring clockgating during resume */ | 
 | 1634 | 	struct delayed_work     late_init_work; | 
 | 1635 |  | 
| Xiangliang Yu | 5a5099c | 2017-01-09 18:06:57 -0500 | [diff] [blame] | 1636 | 	struct amdgpu_virt	virt; | 
| Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 1637 |  | 
 | 1638 | 	/* link all shadow bo */ | 
 | 1639 | 	struct list_head                shadow_list; | 
 | 1640 | 	struct mutex                    shadow_list_lock; | 
| Chunming Zhou | 5c1354b | 2016-08-30 16:13:10 +0800 | [diff] [blame] | 1641 | 	/* link all gtt */ | 
 | 1642 | 	spinlock_t			gtt_list_lock; | 
 | 1643 | 	struct list_head                gtt_list; | 
| Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 1644 | 	/* keep an lru list of rings by HW IP */ | 
 | 1645 | 	struct list_head		ring_lru_list; | 
 | 1646 | 	spinlock_t			ring_lru_list_lock; | 
| Chunming Zhou | 5c1354b | 2016-08-30 16:13:10 +0800 | [diff] [blame] | 1647 |  | 
| Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 1648 | 	/* record hw reset is performed */ | 
 | 1649 | 	bool has_hw_reset; | 
| Chunming Zhou | 0c49e0b | 2017-05-15 14:20:00 +0800 | [diff] [blame] | 1650 | 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM]; | 
| Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 1651 |  | 
| Ken Wang | 47ed4e1 | 2017-07-04 13:11:52 +0800 | [diff] [blame] | 1652 | 	/* record last mm index being written through WREG32*/ | 
 | 1653 | 	unsigned long last_mm_index; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1654 | }; | 
 | 1655 |  | 
| Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 1656 | static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev) | 
 | 1657 | { | 
 | 1658 | 	return container_of(bdev, struct amdgpu_device, mman.bdev); | 
 | 1659 | } | 
 | 1660 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1661 | int amdgpu_device_init(struct amdgpu_device *adev, | 
 | 1662 | 		       struct drm_device *ddev, | 
 | 1663 | 		       struct pci_dev *pdev, | 
 | 1664 | 		       uint32_t flags); | 
 | 1665 | void amdgpu_device_fini(struct amdgpu_device *adev); | 
 | 1666 | int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); | 
 | 1667 |  | 
 | 1668 | uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, | 
| Monk Liu | 15d72fd | 2017-01-25 15:07:40 +0800 | [diff] [blame] | 1669 | 			uint32_t acc_flags); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1670 | void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, | 
| Monk Liu | 15d72fd | 2017-01-25 15:07:40 +0800 | [diff] [blame] | 1671 | 		    uint32_t acc_flags); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1672 | u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); | 
 | 1673 | void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); | 
 | 1674 |  | 
 | 1675 | u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); | 
 | 1676 | void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); | 
| Ken Wang | 832be40 | 2016-03-18 15:23:08 +0800 | [diff] [blame] | 1677 | u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index); | 
 | 1678 | void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1679 |  | 
 | 1680 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1681 |  * Registers read & write functions. | 
 | 1682 |  */ | 
| Monk Liu | 15d72fd | 2017-01-25 15:07:40 +0800 | [diff] [blame] | 1683 |  | 
 | 1684 | #define AMDGPU_REGS_IDX       (1<<0) | 
 | 1685 | #define AMDGPU_REGS_NO_KIQ    (1<<1) | 
 | 1686 |  | 
 | 1687 | #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) | 
 | 1688 | #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) | 
 | 1689 |  | 
 | 1690 | #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0) | 
 | 1691 | #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX) | 
 | 1692 | #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0)) | 
 | 1693 | #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0) | 
 | 1694 | #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1695 | #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
 | 1696 | #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
 | 1697 | #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) | 
 | 1698 | #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) | 
| Huang Rui | 36b9a95 | 2016-08-31 13:23:25 +0800 | [diff] [blame] | 1699 | #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) | 
 | 1700 | #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1701 | #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) | 
 | 1702 | #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) | 
 | 1703 | #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) | 
 | 1704 | #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) | 
 | 1705 | #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) | 
 | 1706 | #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) | 
| Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 1707 | #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) | 
 | 1708 | #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) | 
| Evan Quan | 16abb5d | 2017-07-04 09:21:50 +0800 | [diff] [blame] | 1709 | #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) | 
 | 1710 | #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1711 | #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) | 
 | 1712 | #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) | 
 | 1713 | #define WREG32_P(reg, val, mask)				\ | 
 | 1714 | 	do {							\ | 
 | 1715 | 		uint32_t tmp_ = RREG32(reg);			\ | 
 | 1716 | 		tmp_ &= (mask);					\ | 
 | 1717 | 		tmp_ |= ((val) & ~(mask));			\ | 
 | 1718 | 		WREG32(reg, tmp_);				\ | 
 | 1719 | 	} while (0) | 
 | 1720 | #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) | 
 | 1721 | #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) | 
 | 1722 | #define WREG32_PLL_P(reg, val, mask)				\ | 
 | 1723 | 	do {							\ | 
 | 1724 | 		uint32_t tmp_ = RREG32_PLL(reg);		\ | 
 | 1725 | 		tmp_ &= (mask);					\ | 
 | 1726 | 		tmp_ |= ((val) & ~(mask));			\ | 
 | 1727 | 		WREG32_PLL(reg, tmp_);				\ | 
 | 1728 | 	} while (0) | 
 | 1729 | #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) | 
 | 1730 | #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) | 
 | 1731 | #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) | 
 | 1732 |  | 
 | 1733 | #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) | 
 | 1734 | #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) | 
| Ken Wang | 832be40 | 2016-03-18 15:23:08 +0800 | [diff] [blame] | 1735 | #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index)) | 
 | 1736 | #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1737 |  | 
 | 1738 | #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT | 
 | 1739 | #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK | 
 | 1740 |  | 
 | 1741 | #define REG_SET_FIELD(orig_val, reg, field, field_val)			\ | 
 | 1742 | 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\ | 
 | 1743 | 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) | 
 | 1744 |  | 
 | 1745 | #define REG_GET_FIELD(value, reg, field)				\ | 
 | 1746 | 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) | 
 | 1747 |  | 
| Tom St Denis | 61cb8ce | 2016-08-09 10:13:21 -0400 | [diff] [blame] | 1748 | #define WREG32_FIELD(reg, field, val)	\ | 
 | 1749 | 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) | 
 | 1750 |  | 
| Tom St Denis | ccaf357 | 2017-04-04 09:14:13 -0400 | [diff] [blame] | 1751 | #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\ | 
 | 1752 | 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) | 
 | 1753 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1754 | /* | 
 | 1755 |  * BIOS helpers. | 
 | 1756 |  */ | 
 | 1757 | #define RBIOS8(i) (adev->bios[i]) | 
 | 1758 | #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) | 
 | 1759 | #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) | 
 | 1760 |  | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1761 | static inline struct amdgpu_sdma_instance * | 
 | 1762 | amdgpu_get_sdma_instance(struct amdgpu_ring *ring) | 
| Jammy Zhou | 4b2f7e2 | 2015-09-01 12:56:17 +0800 | [diff] [blame] | 1763 | { | 
 | 1764 | 	struct amdgpu_device *adev = ring->adev; | 
 | 1765 | 	int i; | 
 | 1766 |  | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1767 | 	for (i = 0; i < adev->sdma.num_instances; i++) | 
 | 1768 | 		if (&adev->sdma.instance[i].ring == ring) | 
| Jammy Zhou | 4b2f7e2 | 2015-09-01 12:56:17 +0800 | [diff] [blame] | 1769 | 			break; | 
 | 1770 |  | 
 | 1771 | 	if (i < AMDGPU_MAX_SDMA_INSTANCES) | 
| Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 1772 | 		return &adev->sdma.instance[i]; | 
| Jammy Zhou | 4b2f7e2 | 2015-09-01 12:56:17 +0800 | [diff] [blame] | 1773 | 	else | 
 | 1774 | 		return NULL; | 
 | 1775 | } | 
 | 1776 |  | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1777 | /* | 
 | 1778 |  * ASICs macro. | 
 | 1779 |  */ | 
 | 1780 | #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) | 
 | 1781 | #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1782 | #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) | 
 | 1783 | #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) | 
 | 1784 | #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) | 
| Maruthi Bayyavarapu | 841686d | 2016-08-01 12:42:32 -0400 | [diff] [blame] | 1785 | #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) | 
 | 1786 | #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) | 
 | 1787 | #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1788 | #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) | 
| Alex Deucher | 7946b87 | 2015-11-24 10:14:28 -0500 | [diff] [blame] | 1789 | #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1790 | #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) | 
| Alex Deucher | bbf282d | 2017-03-03 17:26:10 -0500 | [diff] [blame] | 1791 | #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1792 | #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid)) | 
 | 1793 | #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) | 
| Christian König | b116632 | 2017-05-12 15:39:39 +0200 | [diff] [blame] | 1794 | #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1795 | #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) | 
| Christian König | de9ea7b | 2016-08-12 11:33:30 +0200 | [diff] [blame] | 1796 | #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1797 | #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) | 
| Alex Xie | 5463545 | 2017-02-14 12:22:57 -0500 | [diff] [blame] | 1798 | #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1799 | #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) | 
 | 1800 | #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) | 
| Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 1801 | #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1802 | #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) | 
 | 1803 | #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) | 
 | 1804 | #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) | 
| Christian König | d88bf58 | 2016-05-06 17:50:03 +0200 | [diff] [blame] | 1805 | #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c)) | 
| Christian König | b8c7b39 | 2016-03-01 15:42:52 +0100 | [diff] [blame] | 1806 | #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1807 | #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) | 
| Chunming Zhou | 890ee23 | 2015-06-01 14:35:03 +0800 | [diff] [blame] | 1808 | #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1809 | #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) | 
| Christian König | d2edb07 | 2015-05-11 14:10:34 +0200 | [diff] [blame] | 1810 | #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) | 
| Chunming Zhou | 11afbde | 2016-03-03 11:38:48 +0800 | [diff] [blame] | 1811 | #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r)) | 
| Monk Liu | c2167a6 | 2016-08-26 14:12:37 +0800 | [diff] [blame] | 1812 | #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r)) | 
| Monk Liu | 753ad49 | 2016-08-26 13:28:28 +0800 | [diff] [blame] | 1813 | #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d)) | 
| Xiangliang Yu | b6091c1 | 2017-01-10 12:53:52 +0800 | [diff] [blame] | 1814 | #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d)) | 
 | 1815 | #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v)) | 
| Monk Liu | 3b4d68e | 2017-05-01 18:09:22 +0800 | [diff] [blame] | 1816 | #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b)) | 
| Christian König | 9e5d5309 | 2016-01-31 12:20:55 +0100 | [diff] [blame] | 1817 | #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib))) | 
| Monk Liu | 03ccf48 | 2016-01-14 19:07:38 +0800 | [diff] [blame] | 1818 | #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r)) | 
 | 1819 | #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1820 | #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) | 
 | 1821 | #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) | 
 | 1822 | #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1823 | #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) | 
 | 1824 | #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1825 | #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) | 
 | 1826 | #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) | 
 | 1827 | #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) | 
 | 1828 | #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) | 
 | 1829 | #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) | 
 | 1830 | #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) | 
| Alex Deucher | cb9e59d | 2016-05-05 16:03:57 -0400 | [diff] [blame] | 1831 | #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1832 | #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) | 
 | 1833 | #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) | 
 | 1834 | #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) | 
| Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1835 | #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b)) | 
| Chunming Zhou | 6e7a384 | 2015-08-27 13:46:09 +0800 | [diff] [blame] | 1836 | #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) | 
| Alex Deucher | b95e31f | 2016-07-07 15:01:42 -0400 | [diff] [blame] | 1837 | #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev)) | 
| Tom St Denis | 9559ef5 | 2016-06-28 10:26:48 -0400 | [diff] [blame] | 1838 | #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1839 | #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) | 
| Huang Rui | 0e5ca0d | 2017-03-03 18:37:23 -0500 | [diff] [blame] | 1840 | #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i)) | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1841 |  | 
 | 1842 | /* Common functions */ | 
 | 1843 | int amdgpu_gpu_reset(struct amdgpu_device *adev); | 
| Chunming Zhou | 3ad81f1 | 2016-08-05 17:30:17 +0800 | [diff] [blame] | 1844 | bool amdgpu_need_backup(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1845 | void amdgpu_pci_config_reset(struct amdgpu_device *adev); | 
| Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 1846 | bool amdgpu_need_post(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1847 | void amdgpu_update_display_priority(struct amdgpu_device *adev); | 
| Chunming Zhou | d5fc5e8 | 2015-07-21 16:52:10 +0800 | [diff] [blame] | 1848 |  | 
| Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 1849 | void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes); | 
| Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 1850 | void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1851 | bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); | 
| Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 1852 | int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1853 | int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, | 
 | 1854 | 				     uint32_t flags); | 
 | 1855 | bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm); | 
| Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 1856 | struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm); | 
| Christian König | d700696 | 2016-02-08 10:57:22 +0100 | [diff] [blame] | 1857 | bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, | 
 | 1858 | 				  unsigned long end); | 
| Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 1859 | bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm, | 
 | 1860 | 				       int *last_invalidated); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1861 | bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm); | 
| Chunming Zhou | 6b77760 | 2016-09-21 16:19:19 +0800 | [diff] [blame] | 1862 | uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1863 | 				 struct ttm_mem_reg *mem); | 
 | 1864 | void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base); | 
| Christian König | 6f02a69 | 2017-07-07 11:56:59 +0200 | [diff] [blame] | 1865 | void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1866 | void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size); | 
| Baoyou Xie | 9f31a0b0 | 2016-09-15 21:43:26 +0800 | [diff] [blame] | 1867 | int amdgpu_ttm_init(struct amdgpu_device *adev); | 
 | 1868 | void amdgpu_ttm_fini(struct amdgpu_device *adev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1869 | void amdgpu_program_register_sequence(struct amdgpu_device *adev, | 
 | 1870 | 					     const u32 *registers, | 
 | 1871 | 					     const u32 array_size); | 
 | 1872 |  | 
 | 1873 | bool amdgpu_device_is_px(struct drm_device *dev); | 
 | 1874 | /* atpx handler */ | 
 | 1875 | #if defined(CONFIG_VGA_SWITCHEROO) | 
 | 1876 | void amdgpu_register_atpx_handler(void); | 
 | 1877 | void amdgpu_unregister_atpx_handler(void); | 
| Alex Deucher | a78fe13 | 2016-06-01 13:08:21 -0400 | [diff] [blame] | 1878 | bool amdgpu_has_atpx_dgpu_power_cntl(void); | 
| Alex Deucher | 2f5af82 | 2016-06-02 09:04:01 -0400 | [diff] [blame] | 1879 | bool amdgpu_is_atpx_hybrid(void); | 
| Alex Deucher | efc83cf | 2016-09-14 14:01:41 -0400 | [diff] [blame] | 1880 | bool amdgpu_atpx_dgpu_req_power_for_displays(void); | 
| Alex Xie | 714f88e | 2017-04-05 11:07:13 -0400 | [diff] [blame] | 1881 | bool amdgpu_has_atpx(void); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1882 | #else | 
 | 1883 | static inline void amdgpu_register_atpx_handler(void) {} | 
 | 1884 | static inline void amdgpu_unregister_atpx_handler(void) {} | 
| Alex Deucher | a78fe13 | 2016-06-01 13:08:21 -0400 | [diff] [blame] | 1885 | static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } | 
| Alex Deucher | 2f5af82 | 2016-06-02 09:04:01 -0400 | [diff] [blame] | 1886 | static inline bool amdgpu_is_atpx_hybrid(void) { return false; } | 
| Alex Deucher | efc83cf | 2016-09-14 14:01:41 -0400 | [diff] [blame] | 1887 | static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } | 
| Alex Xie | 714f88e | 2017-04-05 11:07:13 -0400 | [diff] [blame] | 1888 | static inline bool amdgpu_has_atpx(void) { return false; } | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1889 | #endif | 
 | 1890 |  | 
 | 1891 | /* | 
 | 1892 |  * KMS | 
 | 1893 |  */ | 
 | 1894 | extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; | 
| Nils Wallménius | f498d9e | 2016-04-10 16:29:59 +0200 | [diff] [blame] | 1895 | extern const int amdgpu_max_kms_ioctl; | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1896 |  | 
| Chunming Zhou | f189213 | 2017-05-15 16:48:27 +0800 | [diff] [blame] | 1897 | bool amdgpu_kms_vram_lost(struct amdgpu_device *adev, | 
 | 1898 | 			  struct amdgpu_fpriv *fpriv); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1899 | int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); | 
| Gabriel Krisman Bertazi | 11b3c20 | 2017-01-06 15:57:31 -0200 | [diff] [blame] | 1900 | void amdgpu_driver_unload_kms(struct drm_device *dev); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1901 | void amdgpu_driver_lastclose_kms(struct drm_device *dev); | 
 | 1902 | int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); | 
 | 1903 | void amdgpu_driver_postclose_kms(struct drm_device *dev, | 
 | 1904 | 				 struct drm_file *file_priv); | 
| Alex Deucher | faefba9 | 2016-12-06 10:38:29 -0500 | [diff] [blame] | 1905 | int amdgpu_suspend(struct amdgpu_device *adev); | 
| Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 1906 | int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon); | 
 | 1907 | int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon); | 
| Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1908 | u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); | 
 | 1909 | int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); | 
 | 1910 | void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1911 | long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, | 
 | 1912 | 			     unsigned long arg); | 
 | 1913 |  | 
 | 1914 | /* | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1915 |  * functions used by amdgpu_encoder.c | 
 | 1916 |  */ | 
 | 1917 | struct amdgpu_afmt_acr { | 
 | 1918 | 	u32 clock; | 
 | 1919 |  | 
 | 1920 | 	int n_32khz; | 
 | 1921 | 	int cts_32khz; | 
 | 1922 |  | 
 | 1923 | 	int n_44_1khz; | 
 | 1924 | 	int cts_44_1khz; | 
 | 1925 |  | 
 | 1926 | 	int n_48khz; | 
 | 1927 | 	int cts_48khz; | 
 | 1928 |  | 
 | 1929 | }; | 
 | 1930 |  | 
 | 1931 | struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); | 
 | 1932 |  | 
 | 1933 | /* amdgpu_acpi.c */ | 
 | 1934 | #if defined(CONFIG_ACPI) | 
 | 1935 | int amdgpu_acpi_init(struct amdgpu_device *adev); | 
 | 1936 | void amdgpu_acpi_fini(struct amdgpu_device *adev); | 
 | 1937 | bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); | 
 | 1938 | int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, | 
 | 1939 | 						u8 perf_req, bool advertise); | 
 | 1940 | int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); | 
 | 1941 | #else | 
 | 1942 | static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } | 
 | 1943 | static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } | 
 | 1944 | #endif | 
 | 1945 |  | 
 | 1946 | struct amdgpu_bo_va_mapping * | 
 | 1947 | amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, | 
 | 1948 | 		       uint64_t addr, struct amdgpu_bo **bo); | 
| Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 1949 | int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser); | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1950 |  | 
 | 1951 | #include "amdgpu_object.h" | 
| Alex Deucher | 97b2e20 | 2015-04-20 16:51:00 -0400 | [diff] [blame] | 1952 | #endif |