blob: 607275de2f1e67c73193455dc388463a79e3cb4f [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080047#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000048#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040049#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000050#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070051
52#include "ixgbe.h"
53#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000054#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000055#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070056
57char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070058static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000059 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000060#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000061char ixgbe_default_device_descr[] =
62 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000063#else
64static char ixgbe_default_device_descr[] =
65 "Intel(R) 10 Gigabit Network Connection";
66#endif
Don Skidmore93ac03b2013-05-15 07:34:50 +000067#define DRV_VERSION "3.15.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070068const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000069static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000070 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070071
72static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070073 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000074 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080075 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070076};
77
78/* ixgbe_pci_tbl - PCI Device ID Table
79 *
80 * Wildcard entries (PCI_ANY_ID) should come last
81 * Last entry must be all 0s
82 *
83 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
84 * Class, Class Mask, private data (not used) }
85 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000086static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700117 /* required last entry */
118 {0, }
119};
120MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
121
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400122#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000124 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800125static struct notifier_block dca_notifier = {
126 .notifier_call = ixgbe_notify_dca,
127 .next = NULL,
128 .priority = 0
129};
130#endif
131
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#ifdef CONFIG_PCI_IOV
133static unsigned int max_vfs;
134module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000135MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000136 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137#endif /* CONFIG_PCI_IOV */
138
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000139static unsigned int allow_unsupported_sfp;
140module_param(allow_unsupported_sfp, uint, 0);
141MODULE_PARM_DESC(allow_unsupported_sfp,
142 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
143
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000144#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
145static int debug = -1;
146module_param(debug, int, 0);
147MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
150MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
151MODULE_LICENSE("GPL");
152MODULE_VERSION(DRV_VERSION);
153
Jacob Kellerb8e82002013-04-09 07:20:09 +0000154static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
155 u32 reg, u16 *value)
156{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000157 struct pci_dev *parent_dev;
158 struct pci_bus *parent_bus;
159
160 parent_bus = adapter->pdev->bus->parent;
161 if (!parent_bus)
162 return -1;
163
164 parent_dev = parent_bus->self;
165 if (!parent_dev)
166 return -1;
167
Yijing Wangc0798ed2013-09-04 17:30:08 +0000168 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000169 return -1;
170
Yijing Wangc0798ed2013-09-04 17:30:08 +0000171 pcie_capability_read_word(parent_dev, reg, value);
Jacob Kellerb8e82002013-04-09 07:20:09 +0000172 return 0;
173}
174
175static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
176{
177 struct ixgbe_hw *hw = &adapter->hw;
178 u16 link_status = 0;
179 int err;
180
181 hw->bus.type = ixgbe_bus_type_pci_express;
182
183 /* Get the negotiated link width and speed from PCI config space of the
184 * parent, as this device is behind a switch
185 */
186 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
187
188 /* assume caller will handle error case */
189 if (err)
190 return err;
191
192 hw->bus.width = ixgbe_convert_bus_width(link_status);
193 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
194
195 return 0;
196}
197
Jacob Kellere027d1a2013-07-31 06:53:31 +0000198/**
199 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
200 * @hw: hw specific details
201 *
202 * This function is used by probe to determine whether a device's PCI-Express
203 * bandwidth details should be gathered from the parent bus instead of from the
204 * device. Used to ensure that various locations all have the correct device ID
205 * checks.
206 */
207static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
208{
209 switch (hw->device_id) {
210 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000211 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000212 return true;
213 default:
214 return false;
215 }
216}
217
218static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
219 int expected_gts)
220{
221 int max_gts = 0;
222 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
223 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
224 struct pci_dev *pdev;
225
226 /* determine whether to use the the parent device
227 */
228 if (ixgbe_pcie_from_parent(&adapter->hw))
229 pdev = adapter->pdev->bus->parent->self;
230 else
231 pdev = adapter->pdev;
232
233 if (pcie_get_minimum_link(pdev, &speed, &width) ||
234 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
235 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
236 return;
237 }
238
239 switch (speed) {
240 case PCIE_SPEED_2_5GT:
241 /* 8b/10b encoding reduces max throughput by 20% */
242 max_gts = 2 * width;
243 break;
244 case PCIE_SPEED_5_0GT:
245 /* 8b/10b encoding reduces max throughput by 20% */
246 max_gts = 4 * width;
247 break;
248 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000249 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000250 max_gts = 8 * width;
251 break;
252 default:
253 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
254 return;
255 }
256
257 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
258 max_gts);
259 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
260 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
261 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
262 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
263 "Unknown"),
264 width,
265 (speed == PCIE_SPEED_2_5GT ? "20%" :
266 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000267 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000268 "Unknown"));
269
270 if (max_gts < expected_gts) {
271 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
272 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
273 expected_gts);
274 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
275 }
276}
277
Alexander Duyck70864002011-04-27 09:13:56 +0000278static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
279{
280 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
281 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
282 schedule_work(&adapter->service_task);
283}
284
285static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
286{
287 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
288
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000289 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000290 smp_mb__before_clear_bit();
291 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
292}
293
Taku Izumidcd79ae2010-04-27 14:39:53 +0000294struct ixgbe_reg_info {
295 u32 ofs;
296 char *name;
297};
298
299static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
300
301 /* General Registers */
302 {IXGBE_CTRL, "CTRL"},
303 {IXGBE_STATUS, "STATUS"},
304 {IXGBE_CTRL_EXT, "CTRL_EXT"},
305
306 /* Interrupt Registers */
307 {IXGBE_EICR, "EICR"},
308
309 /* RX Registers */
310 {IXGBE_SRRCTL(0), "SRRCTL"},
311 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
312 {IXGBE_RDLEN(0), "RDLEN"},
313 {IXGBE_RDH(0), "RDH"},
314 {IXGBE_RDT(0), "RDT"},
315 {IXGBE_RXDCTL(0), "RXDCTL"},
316 {IXGBE_RDBAL(0), "RDBAL"},
317 {IXGBE_RDBAH(0), "RDBAH"},
318
319 /* TX Registers */
320 {IXGBE_TDBAL(0), "TDBAL"},
321 {IXGBE_TDBAH(0), "TDBAH"},
322 {IXGBE_TDLEN(0), "TDLEN"},
323 {IXGBE_TDH(0), "TDH"},
324 {IXGBE_TDT(0), "TDT"},
325 {IXGBE_TXDCTL(0), "TXDCTL"},
326
327 /* List Terminator */
328 {}
329};
330
331
332/*
333 * ixgbe_regdump - register printout routine
334 */
335static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
336{
337 int i = 0, j = 0;
338 char rname[16];
339 u32 regs[64];
340
341 switch (reginfo->ofs) {
342 case IXGBE_SRRCTL(0):
343 for (i = 0; i < 64; i++)
344 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
345 break;
346 case IXGBE_DCA_RXCTRL(0):
347 for (i = 0; i < 64; i++)
348 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
349 break;
350 case IXGBE_RDLEN(0):
351 for (i = 0; i < 64; i++)
352 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
353 break;
354 case IXGBE_RDH(0):
355 for (i = 0; i < 64; i++)
356 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
357 break;
358 case IXGBE_RDT(0):
359 for (i = 0; i < 64; i++)
360 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
361 break;
362 case IXGBE_RXDCTL(0):
363 for (i = 0; i < 64; i++)
364 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
365 break;
366 case IXGBE_RDBAL(0):
367 for (i = 0; i < 64; i++)
368 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
369 break;
370 case IXGBE_RDBAH(0):
371 for (i = 0; i < 64; i++)
372 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
373 break;
374 case IXGBE_TDBAL(0):
375 for (i = 0; i < 64; i++)
376 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
377 break;
378 case IXGBE_TDBAH(0):
379 for (i = 0; i < 64; i++)
380 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
381 break;
382 case IXGBE_TDLEN(0):
383 for (i = 0; i < 64; i++)
384 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
385 break;
386 case IXGBE_TDH(0):
387 for (i = 0; i < 64; i++)
388 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
389 break;
390 case IXGBE_TDT(0):
391 for (i = 0; i < 64; i++)
392 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
393 break;
394 case IXGBE_TXDCTL(0):
395 for (i = 0; i < 64; i++)
396 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
397 break;
398 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000399 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000400 IXGBE_READ_REG(hw, reginfo->ofs));
401 return;
402 }
403
404 for (i = 0; i < 8; i++) {
405 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000406 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000407 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000408 pr_cont(" %08x", regs[i*8+j]);
409 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000410 }
411
412}
413
414/*
415 * ixgbe_dump - Print registers, tx-rings and rx-rings
416 */
417static void ixgbe_dump(struct ixgbe_adapter *adapter)
418{
419 struct net_device *netdev = adapter->netdev;
420 struct ixgbe_hw *hw = &adapter->hw;
421 struct ixgbe_reg_info *reginfo;
422 int n = 0;
423 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000424 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000425 union ixgbe_adv_tx_desc *tx_desc;
426 struct my_u0 { u64 a; u64 b; } *u0;
427 struct ixgbe_ring *rx_ring;
428 union ixgbe_adv_rx_desc *rx_desc;
429 struct ixgbe_rx_buffer *rx_buffer_info;
430 u32 staterr;
431 int i = 0;
432
433 if (!netif_msg_hw(adapter))
434 return;
435
436 /* Print netdevice Info */
437 if (netdev) {
438 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000439 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000440 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000441 pr_info("%-15s %016lX %016lX %016lX\n",
442 netdev->name,
443 netdev->state,
444 netdev->trans_start,
445 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000446 }
447
448 /* Print Registers */
449 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000450 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
452 reginfo->name; reginfo++) {
453 ixgbe_regdump(hw, reginfo);
454 }
455
456 /* Print TX Ring Summary */
457 if (!netdev || !netif_running(netdev))
458 goto exit;
459
460 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000461 pr_info(" %s %s %s %s\n",
462 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
463 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000464 for (n = 0; n < adapter->num_tx_queues; n++) {
465 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000466 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000467 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000468 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000469 (u64)dma_unmap_addr(tx_buffer, dma),
470 dma_unmap_len(tx_buffer, len),
471 tx_buffer->next_to_watch,
472 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000473 }
474
475 /* Print TX Rings */
476 if (!netif_msg_tx_done(adapter))
477 goto rx_ring_summary;
478
479 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
480
481 /* Transmit Descriptor Formats
482 *
Josh Hay39ac8682012-09-26 05:59:36 +0000483 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000484 * +--------------------------------------------------------------+
485 * 0 | Buffer Address [63:0] |
486 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000487 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 * +--------------------------------------------------------------+
489 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000490 *
491 * 82598 Advanced Transmit Descriptor (Write-Back Format)
492 * +--------------------------------------------------------------+
493 * 0 | RSV [63:0] |
494 * +--------------------------------------------------------------+
495 * 8 | RSV | STA | NXTSEQ |
496 * +--------------------------------------------------------------+
497 * 63 36 35 32 31 0
498 *
499 * 82599+ Advanced Transmit Descriptor
500 * +--------------------------------------------------------------+
501 * 0 | Buffer Address [63:0] |
502 * +--------------------------------------------------------------+
503 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
504 * +--------------------------------------------------------------+
505 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
506 *
507 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
508 * +--------------------------------------------------------------+
509 * 0 | RSV [63:0] |
510 * +--------------------------------------------------------------+
511 * 8 | RSV | STA | RSV |
512 * +--------------------------------------------------------------+
513 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000514 */
515
516 for (n = 0; n < adapter->num_tx_queues; n++) {
517 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000518 pr_info("------------------------------------\n");
519 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
520 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000521 pr_info("%s%s %s %s %s %s\n",
522 "T [desc] [address 63:0 ] ",
523 "[PlPOIdStDDt Ln] [bi->dma ] ",
524 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000525
526 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000527 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000528 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000529 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000530 if (dma_unmap_len(tx_buffer, len) > 0) {
531 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
532 i,
533 le64_to_cpu(u0->a),
534 le64_to_cpu(u0->b),
535 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000536 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000537 tx_buffer->next_to_watch,
538 (u64)tx_buffer->time_stamp,
539 tx_buffer->skb);
540 if (i == tx_ring->next_to_use &&
541 i == tx_ring->next_to_clean)
542 pr_cont(" NTC/U\n");
543 else if (i == tx_ring->next_to_use)
544 pr_cont(" NTU\n");
545 else if (i == tx_ring->next_to_clean)
546 pr_cont(" NTC\n");
547 else
548 pr_cont("\n");
549
550 if (netif_msg_pktdata(adapter) &&
551 tx_buffer->skb)
552 print_hex_dump(KERN_INFO, "",
553 DUMP_PREFIX_ADDRESS, 16, 1,
554 tx_buffer->skb->data,
555 dma_unmap_len(tx_buffer, len),
556 true);
557 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000558 }
559 }
560
561 /* Print RX Rings Summary */
562rx_ring_summary:
563 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000564 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000565 for (n = 0; n < adapter->num_rx_queues; n++) {
566 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000567 pr_info("%5d %5X %5X\n",
568 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000569 }
570
571 /* Print RX Rings */
572 if (!netif_msg_rx_status(adapter))
573 goto exit;
574
575 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
576
Josh Hay39ac8682012-09-26 05:59:36 +0000577 /* Receive Descriptor Formats
578 *
579 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000580 * 63 1 0
581 * +-----------------------------------------------------+
582 * 0 | Packet Buffer Address [63:1] |A0/NSE|
583 * +----------------------------------------------+------+
584 * 8 | Header Buffer Address [63:1] | DD |
585 * +-----------------------------------------------------+
586 *
587 *
Josh Hay39ac8682012-09-26 05:59:36 +0000588 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000589 *
590 * 63 48 47 32 31 30 21 20 16 15 4 3 0
591 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000592 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
593 * | Packet | IP | | | | Type | Type |
594 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000595 * +------------------------------------------------------+
596 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
597 * +------------------------------------------------------+
598 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000599 *
600 * 82599+ Advanced Receive Descriptor (Read) Format
601 * 63 1 0
602 * +-----------------------------------------------------+
603 * 0 | Packet Buffer Address [63:1] |A0/NSE|
604 * +----------------------------------------------+------+
605 * 8 | Header Buffer Address [63:1] | DD |
606 * +-----------------------------------------------------+
607 *
608 *
609 * 82599+ Advanced Receive Descriptor (Write-Back) Format
610 *
611 * 63 48 47 32 31 30 21 20 17 16 4 3 0
612 * +------------------------------------------------------+
613 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
614 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
615 * |/ Flow Dir Flt ID | | | | | |
616 * +------------------------------------------------------+
617 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
618 * +------------------------------------------------------+
619 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000620 */
Josh Hay39ac8682012-09-26 05:59:36 +0000621
Taku Izumidcd79ae2010-04-27 14:39:53 +0000622 for (n = 0; n < adapter->num_rx_queues; n++) {
623 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000624 pr_info("------------------------------------\n");
625 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
626 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000627 pr_info("%s%s%s",
628 "R [desc] [ PktBuf A0] ",
629 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000630 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000631 pr_info("%s%s%s",
632 "RWB[desc] [PcsmIpSHl PtRs] ",
633 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000634 "<-- Adv Rx Write-Back format\n");
635
636 for (i = 0; i < rx_ring->count; i++) {
637 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000638 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000639 u0 = (struct my_u0 *)rx_desc;
640 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
641 if (staterr & IXGBE_RXD_STAT_DD) {
642 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000643 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000644 "%016llX ---------------- %p", i,
645 le64_to_cpu(u0->a),
646 le64_to_cpu(u0->b),
647 rx_buffer_info->skb);
648 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000649 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000650 "%016llX %016llX %p", i,
651 le64_to_cpu(u0->a),
652 le64_to_cpu(u0->b),
653 (u64)rx_buffer_info->dma,
654 rx_buffer_info->skb);
655
Emil Tantilov9c50c032012-07-26 01:21:24 +0000656 if (netif_msg_pktdata(adapter) &&
657 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000658 print_hex_dump(KERN_INFO, "",
659 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000660 page_address(rx_buffer_info->page) +
661 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000662 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000663 }
664 }
665
666 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000667 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000668 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000669 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000670 else
Joe Perchesc7689572010-09-07 21:35:17 +0000671 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000672
673 }
674 }
675
676exit:
677 return;
678}
679
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800680static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
681{
682 u32 ctrl_ext;
683
684 /* Let firmware take over control of h/w */
685 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
686 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000687 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800688}
689
690static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
691{
692 u32 ctrl_ext;
693
694 /* Let firmware know the driver has taken over */
695 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
696 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000697 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800698}
Auke Kok9a799d72007-09-15 14:07:45 -0700699
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000700/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000701 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
702 * @adapter: pointer to adapter struct
703 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
704 * @queue: queue to map the corresponding interrupt to
705 * @msix_vector: the vector to map to the corresponding queue
706 *
707 */
708static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000709 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700710{
711 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000712 struct ixgbe_hw *hw = &adapter->hw;
713 switch (hw->mac.type) {
714 case ixgbe_mac_82598EB:
715 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
716 if (direction == -1)
717 direction = 0;
718 index = (((direction * 64) + queue) >> 2) & 0x1F;
719 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
720 ivar &= ~(0xFF << (8 * (queue & 0x3)));
721 ivar |= (msix_vector << (8 * (queue & 0x3)));
722 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
723 break;
724 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800725 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000726 if (direction == -1) {
727 /* other causes */
728 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
729 index = ((queue & 1) * 8);
730 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
731 ivar &= ~(0xFF << index);
732 ivar |= (msix_vector << index);
733 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
734 break;
735 } else {
736 /* tx or rx causes */
737 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
738 index = ((16 * (queue & 1)) + (8 * direction));
739 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
740 ivar &= ~(0xFF << index);
741 ivar |= (msix_vector << index);
742 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
743 break;
744 }
745 default:
746 break;
747 }
Auke Kok9a799d72007-09-15 14:07:45 -0700748}
749
Alexander Duyckfe49f042009-06-04 16:00:09 +0000750static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000751 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000752{
753 u32 mask;
754
Alexander Duyckbd508172010-11-16 19:27:03 -0800755 switch (adapter->hw.mac.type) {
756 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000757 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
758 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800759 break;
760 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800761 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000762 mask = (qmask & 0xFFFFFFFF);
763 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
764 mask = (qmask >> 32);
765 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800766 break;
767 default:
768 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000769 }
770}
771
Alexander Duyck729739b2012-02-08 07:51:06 +0000772void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
773 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000774{
Alexander Duyck729739b2012-02-08 07:51:06 +0000775 if (tx_buffer->skb) {
776 dev_kfree_skb_any(tx_buffer->skb);
777 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000778 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000779 dma_unmap_addr(tx_buffer, dma),
780 dma_unmap_len(tx_buffer, len),
781 DMA_TO_DEVICE);
782 } else if (dma_unmap_len(tx_buffer, len)) {
783 dma_unmap_page(ring->dev,
784 dma_unmap_addr(tx_buffer, dma),
785 dma_unmap_len(tx_buffer, len),
786 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000787 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000788 tx_buffer->next_to_watch = NULL;
789 tx_buffer->skb = NULL;
790 dma_unmap_len_set(tx_buffer, len, 0);
791 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700792}
793
Alexander Duyck943561d2012-05-09 22:14:44 -0700794static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
795{
796 struct ixgbe_hw *hw = &adapter->hw;
797 struct ixgbe_hw_stats *hwstats = &adapter->stats;
798 int i;
799 u32 data;
800
801 if ((hw->fc.current_mode != ixgbe_fc_full) &&
802 (hw->fc.current_mode != ixgbe_fc_rx_pause))
803 return;
804
805 switch (hw->mac.type) {
806 case ixgbe_mac_82598EB:
807 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
808 break;
809 default:
810 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
811 }
812 hwstats->lxoffrxc += data;
813
814 /* refill credits (no tx hang) if we received xoff */
815 if (!data)
816 return;
817
818 for (i = 0; i < adapter->num_tx_queues; i++)
819 clear_bit(__IXGBE_HANG_CHECK_ARMED,
820 &adapter->tx_ring[i]->state);
821}
822
John Fastabendc84d3242010-11-16 19:27:12 -0800823static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700824{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700825 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800826 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800827 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000828 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800829 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700830 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700831
Alexander Duyck943561d2012-05-09 22:14:44 -0700832 if (adapter->ixgbe_ieee_pfc)
833 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800834
Alexander Duyck943561d2012-05-09 22:14:44 -0700835 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
836 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800837 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700838 }
John Fastabendc84d3242010-11-16 19:27:12 -0800839
840 /* update stats for each tc, only valid with PFC enabled */
841 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000842 u32 pxoffrxc;
843
John Fastabendc84d3242010-11-16 19:27:12 -0800844 switch (hw->mac.type) {
845 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000846 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800847 break;
848 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000849 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800850 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000851 hwstats->pxoffrxc[i] += pxoffrxc;
852 /* Get the TC for given UP */
853 tc = netdev_get_prio_tc_map(adapter->netdev, i);
854 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700855 }
856
John Fastabendc84d3242010-11-16 19:27:12 -0800857 /* disarm tx queues that have received xoff frames */
858 for (i = 0; i < adapter->num_tx_queues; i++) {
859 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800860
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000861 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800862 if (xoff[tc])
863 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
864 }
865}
866
867static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
868{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000869 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800870}
871
872static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
873{
John Fastabend2a47fa42013-11-06 09:54:52 -0800874 struct ixgbe_adapter *adapter;
875 struct ixgbe_hw *hw;
876 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800877
John Fastabend2a47fa42013-11-06 09:54:52 -0800878 if (ring->l2_accel_priv)
879 adapter = ring->l2_accel_priv->real_adapter;
880 else
881 adapter = netdev_priv(ring->netdev);
882
883 hw = &adapter->hw;
884 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
885 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -0800886
887 if (head != tail)
888 return (head < tail) ?
889 tail - head : (tail + ring->count - head);
890
891 return 0;
892}
893
894static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
895{
896 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
897 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
898 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
899 bool ret = false;
900
901 clear_check_for_tx_hang(tx_ring);
902
903 /*
904 * Check for a hung queue, but be thorough. This verifies
905 * that a transmit has been completed since the previous
906 * check AND there is at least one packet pending. The
907 * ARMED bit is set to indicate a potential hang. The
908 * bit is cleared if a pause frame is received to remove
909 * false hang detection due to PFC or 802.3x frames. By
910 * requiring this to fail twice we avoid races with
911 * pfc clearing the ARMED bit and conditions where we
912 * run the check_tx_hang logic with a transmit completion
913 * pending but without time to complete it yet.
914 */
915 if ((tx_done_old == tx_done) && tx_pending) {
916 /* make sure it is true for two checks in a row */
917 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
918 &tx_ring->state);
919 } else {
920 /* update completed stats and continue */
921 tx_ring->tx_stats.tx_done_old = tx_done;
922 /* reset the countdown */
923 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
924 }
925
926 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700927}
928
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000929/**
930 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
931 * @adapter: driver private struct
932 **/
933static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
934{
935
936 /* Do the reset outside of interrupt context */
937 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
938 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000939 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000940 ixgbe_service_event_schedule(adapter);
941 }
942}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700943
Auke Kok9a799d72007-09-15 14:07:45 -0700944/**
945 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000946 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700947 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700948 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000949static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000950 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700951{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000952 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000953 struct ixgbe_tx_buffer *tx_buffer;
954 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700955 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000956 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000957 unsigned int i = tx_ring->next_to_clean;
958
959 if (test_bit(__IXGBE_DOWN, &adapter->state))
960 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700961
Alexander Duyckd3d00232011-07-15 02:31:25 +0000962 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000963 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000964 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800965
Alexander Duyck729739b2012-02-08 07:51:06 +0000966 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000967 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700968
Alexander Duyckd3d00232011-07-15 02:31:25 +0000969 /* if next_to_watch is not set then there is no work pending */
970 if (!eop_desc)
971 break;
972
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000973 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000974 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000975
Alexander Duyckd3d00232011-07-15 02:31:25 +0000976 /* if DD is not set pending work has not been completed */
977 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
978 break;
979
Alexander Duyckd3d00232011-07-15 02:31:25 +0000980 /* clear next_to_watch to prevent false hangs */
981 tx_buffer->next_to_watch = NULL;
982
Alexander Duyck091a6242012-02-08 07:51:01 +0000983 /* update the statistics for this packet */
984 total_bytes += tx_buffer->bytecount;
985 total_packets += tx_buffer->gso_segs;
986
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000987 /* free the skb */
988 dev_kfree_skb_any(tx_buffer->skb);
989
Alexander Duyck729739b2012-02-08 07:51:06 +0000990 /* unmap skb header data */
991 dma_unmap_single(tx_ring->dev,
992 dma_unmap_addr(tx_buffer, dma),
993 dma_unmap_len(tx_buffer, len),
994 DMA_TO_DEVICE);
995
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000996 /* clear tx_buffer data */
997 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000998 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000999
Alexander Duyck729739b2012-02-08 07:51:06 +00001000 /* unmap remaining buffers */
1001 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001002 tx_buffer++;
1003 tx_desc++;
1004 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001005 if (unlikely(!i)) {
1006 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001007 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001008 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001009 }
1010
Alexander Duyck729739b2012-02-08 07:51:06 +00001011 /* unmap any remaining paged data */
1012 if (dma_unmap_len(tx_buffer, len)) {
1013 dma_unmap_page(tx_ring->dev,
1014 dma_unmap_addr(tx_buffer, dma),
1015 dma_unmap_len(tx_buffer, len),
1016 DMA_TO_DEVICE);
1017 dma_unmap_len_set(tx_buffer, len, 0);
1018 }
1019 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001020
Alexander Duyck729739b2012-02-08 07:51:06 +00001021 /* move us one more past the eop_desc for start of next pkt */
1022 tx_buffer++;
1023 tx_desc++;
1024 i++;
1025 if (unlikely(!i)) {
1026 i -= tx_ring->count;
1027 tx_buffer = tx_ring->tx_buffer_info;
1028 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1029 }
1030
1031 /* issue prefetch for next Tx descriptor */
1032 prefetch(tx_desc);
1033
1034 /* update budget accounting */
1035 budget--;
1036 } while (likely(budget));
1037
1038 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001039 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001040 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001041 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001042 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001043 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001044 q_vector->tx.total_bytes += total_bytes;
1045 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001046
John Fastabendc84d3242010-11-16 19:27:12 -08001047 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001048 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001049 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001050 e_err(drv, "Detected Tx Unit Hang\n"
1051 " Tx Queue <%d>\n"
1052 " TDH, TDT <%x>, <%x>\n"
1053 " next_to_use <%x>\n"
1054 " next_to_clean <%x>\n"
1055 "tx_buffer_info[next_to_clean]\n"
1056 " time_stamp <%lx>\n"
1057 " jiffies <%lx>\n",
1058 tx_ring->queue_index,
1059 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1060 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001061 tx_ring->next_to_use, i,
1062 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001063
1064 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1065
1066 e_info(probe,
1067 "tx hang %d detected on queue %d, resetting adapter\n",
1068 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1069
1070 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001071 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001072
1073 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001074 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001075 }
Auke Kok9a799d72007-09-15 14:07:45 -07001076
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001077 netdev_tx_completed_queue(txring_txq(tx_ring),
1078 total_packets, total_bytes);
1079
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001080#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001081 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001082 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001083 /* Make sure that anybody stopping the queue after this
1084 * sees the new next_to_clean.
1085 */
1086 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001087 if (__netif_subqueue_stopped(tx_ring->netdev,
1088 tx_ring->queue_index)
1089 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1090 netif_wake_subqueue(tx_ring->netdev,
1091 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001092 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001093 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001094 }
Auke Kok9a799d72007-09-15 14:07:45 -07001095
Alexander Duyck59224552011-08-31 00:01:06 +00001096 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001097}
1098
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001099#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001100static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001101 struct ixgbe_ring *tx_ring,
1102 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001103{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001104 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001105 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1106 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001107
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001108 switch (hw->mac.type) {
1109 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001110 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001111 break;
1112 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001113 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001114 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1115 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1116 break;
1117 default:
1118 /* for unknown hardware do not write register */
1119 return;
1120 }
1121
1122 /*
1123 * We can enable relaxed ordering for reads, but not writes when
1124 * DCA is enabled. This is due to a known issue in some chipsets
1125 * which will cause the DCA tag to be cleared.
1126 */
1127 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1128 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1129 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1130
1131 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1132}
1133
1134static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1135 struct ixgbe_ring *rx_ring,
1136 int cpu)
1137{
1138 struct ixgbe_hw *hw = &adapter->hw;
1139 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1140 u8 reg_idx = rx_ring->reg_idx;
1141
1142
1143 switch (hw->mac.type) {
1144 case ixgbe_mac_82599EB:
1145 case ixgbe_mac_X540:
1146 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001147 break;
1148 default:
1149 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001150 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001151
1152 /*
1153 * We can enable relaxed ordering for reads, but not writes when
1154 * DCA is enabled. This is due to a known issue in some chipsets
1155 * which will cause the DCA tag to be cleared.
1156 */
1157 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001158 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1159
1160 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001161}
1162
1163static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1164{
1165 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001166 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001167 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001168
1169 if (q_vector->cpu == cpu)
1170 goto out_no_update;
1171
Alexander Duycka5579282012-02-08 07:50:04 +00001172 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001173 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001174
Alexander Duycka5579282012-02-08 07:50:04 +00001175 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001176 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001177
1178 q_vector->cpu = cpu;
1179out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001180 put_cpu();
1181}
1182
1183static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1184{
1185 int i;
1186
1187 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1188 return;
1189
Alexander Duycke35ec122009-05-21 13:07:12 +00001190 /* always use CB2 mode, difference is masked in the CB driver */
1191 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1192
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001193 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001194 adapter->q_vector[i]->cpu = -1;
1195 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001196 }
1197}
1198
1199static int __ixgbe_notify_dca(struct device *dev, void *data)
1200{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001201 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001202 unsigned long event = *(unsigned long *)data;
1203
Don Skidmore2a72c312011-07-20 02:27:05 +00001204 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001205 return 0;
1206
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001207 switch (event) {
1208 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001209 /* if we're already enabled, don't do it again */
1210 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1211 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001212 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001213 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001214 ixgbe_setup_dca(adapter);
1215 break;
1216 }
1217 /* Fall Through since DCA is disabled. */
1218 case DCA_PROVIDER_REMOVE:
1219 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1220 dca_remove_requester(dev);
1221 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1222 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1223 }
1224 break;
1225 }
1226
Denis V. Lunev652f0932008-03-27 14:39:17 +03001227 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001228}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001229
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001230#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001231static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1232 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001233 struct sk_buff *skb)
1234{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001235 if (ring->netdev->features & NETIF_F_RXHASH)
1236 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001237}
1238
Alexander Duyckf8003262012-03-03 02:35:52 +00001239#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001240/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001241 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001242 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001243 * @rx_desc: advanced rx descriptor
1244 *
1245 * Returns : true if it is FCoE pkt
1246 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001247static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001248 union ixgbe_adv_rx_desc *rx_desc)
1249{
1250 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1251
Alexander Duyck57efd442012-06-25 21:54:46 +00001252 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001253 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1254 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1255 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1256}
1257
Alexander Duyckf8003262012-03-03 02:35:52 +00001258#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001259/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001260 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001261 * @ring: structure containing ring specific data
1262 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001263 * @skb: skb currently being received and modified
1264 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001265static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001266 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001267 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001268{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001269 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001270
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001271 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001272 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001273 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001274
1275 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001276 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1277 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001278 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001279 return;
1280 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001281
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001282 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001283 return;
1284
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001285 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001286 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001287
1288 /*
1289 * 82599 errata, UDP frames with a 0 checksum can be marked as
1290 * checksum errors.
1291 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001292 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1293 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001294 return;
1295
Alexander Duyck8a0da212012-01-31 02:59:49 +00001296 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001297 return;
1298 }
1299
Auke Kok9a799d72007-09-15 14:07:45 -07001300 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001301 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001302}
1303
Alexander Duyck84ea2592010-11-16 19:26:49 -08001304static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001305{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001306 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001307
1308 /* update next to alloc since we have filled the ring */
1309 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001310 /*
1311 * Force memory writes to complete before letting h/w
1312 * know there are new descriptors to fetch. (Only
1313 * applicable for weak-ordered memory model archs,
1314 * such as IA-64).
1315 */
1316 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001317 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001318}
1319
Alexander Duyckf990b792012-01-31 02:59:34 +00001320static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1321 struct ixgbe_rx_buffer *bi)
1322{
1323 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001324 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001325
Alexander Duyckf8003262012-03-03 02:35:52 +00001326 /* since we are recycling buffers we should seldom need to alloc */
1327 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001328 return true;
1329
Alexander Duyckf8003262012-03-03 02:35:52 +00001330 /* alloc new page for storage */
1331 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001332 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1333 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001334 if (unlikely(!page)) {
1335 rx_ring->rx_stats.alloc_rx_page_failed++;
1336 return false;
1337 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001338 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001339 }
1340
Alexander Duyckf8003262012-03-03 02:35:52 +00001341 /* map page for use */
1342 dma = dma_map_page(rx_ring->dev, page, 0,
1343 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001344
Alexander Duyckf8003262012-03-03 02:35:52 +00001345 /*
1346 * if mapping failed free memory back to system since
1347 * there isn't much point in holding memory we can't use
1348 */
1349 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001350 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001351 bi->page = NULL;
1352
Alexander Duyckf990b792012-01-31 02:59:34 +00001353 rx_ring->rx_stats.alloc_rx_page_failed++;
1354 return false;
1355 }
1356
Alexander Duyckf8003262012-03-03 02:35:52 +00001357 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001358 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001359
Alexander Duyckf990b792012-01-31 02:59:34 +00001360 return true;
1361}
1362
Auke Kok9a799d72007-09-15 14:07:45 -07001363/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001364 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001365 * @rx_ring: ring to place buffers on
1366 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001367 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001368void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001369{
Auke Kok9a799d72007-09-15 14:07:45 -07001370 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001371 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001372 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001373
Alexander Duyckf8003262012-03-03 02:35:52 +00001374 /* nothing to do */
1375 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001376 return;
1377
Alexander Duycke4f74022012-01-31 02:59:44 +00001378 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001379 bi = &rx_ring->rx_buffer_info[i];
1380 i -= rx_ring->count;
1381
Alexander Duyckf8003262012-03-03 02:35:52 +00001382 do {
1383 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001384 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001385
Alexander Duyckf8003262012-03-03 02:35:52 +00001386 /*
1387 * Refresh the desc even if buffer_addrs didn't change
1388 * because each write-back erases this info.
1389 */
1390 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001391
Alexander Duyckf990b792012-01-31 02:59:34 +00001392 rx_desc++;
1393 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001394 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001395 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001396 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001397 bi = rx_ring->rx_buffer_info;
1398 i -= rx_ring->count;
1399 }
1400
1401 /* clear the hdr_addr for the next_to_use descriptor */
1402 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001403
1404 cleaned_count--;
1405 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001406
Alexander Duyckf990b792012-01-31 02:59:34 +00001407 i += rx_ring->count;
1408
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001409 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001410 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001411}
1412
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001413/**
1414 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1415 * @data: pointer to the start of the headers
1416 * @max_len: total length of section to find headers in
1417 *
1418 * This function is meant to determine the length of headers that will
1419 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1420 * motivation of doing this is to only perform one pull for IPv4 TCP
1421 * packets so that we can do basic things like calculating the gso_size
1422 * based on the average data per packet.
1423 **/
1424static unsigned int ixgbe_get_headlen(unsigned char *data,
1425 unsigned int max_len)
1426{
1427 union {
1428 unsigned char *network;
1429 /* l2 headers */
1430 struct ethhdr *eth;
1431 struct vlan_hdr *vlan;
1432 /* l3 headers */
1433 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001434 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001435 } hdr;
1436 __be16 protocol;
1437 u8 nexthdr = 0; /* default to not TCP */
1438 u8 hlen;
1439
1440 /* this should never happen, but better safe than sorry */
1441 if (max_len < ETH_HLEN)
1442 return max_len;
1443
1444 /* initialize network frame pointer */
1445 hdr.network = data;
1446
1447 /* set first protocol and move network header forward */
1448 protocol = hdr.eth->h_proto;
1449 hdr.network += ETH_HLEN;
1450
1451 /* handle any vlan tag if present */
1452 if (protocol == __constant_htons(ETH_P_8021Q)) {
1453 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1454 return max_len;
1455
1456 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1457 hdr.network += VLAN_HLEN;
1458 }
1459
1460 /* handle L3 protocols */
1461 if (protocol == __constant_htons(ETH_P_IP)) {
1462 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1463 return max_len;
1464
1465 /* access ihl as a u8 to avoid unaligned access on ia64 */
1466 hlen = (hdr.network[0] & 0x0F) << 2;
1467
1468 /* verify hlen meets minimum size requirements */
1469 if (hlen < sizeof(struct iphdr))
1470 return hdr.network - data;
1471
Alexander Duycked83da12012-11-13 01:13:33 +00001472 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001473 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001474 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001475 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1476 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1477 return max_len;
1478
1479 /* record next protocol */
1480 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001481 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001482#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001483 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1484 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1485 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001486 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001487#endif
1488 } else {
1489 return hdr.network - data;
1490 }
1491
Alexander Duycked83da12012-11-13 01:13:33 +00001492 /* relocate pointer to start of L4 header */
1493 hdr.network += hlen;
1494
Alexander Duycka048b402012-05-24 08:26:29 +00001495 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001496 if (nexthdr == IPPROTO_TCP) {
1497 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1498 return max_len;
1499
1500 /* access doff as a u8 to avoid unaligned access on ia64 */
1501 hlen = (hdr.network[12] & 0xF0) >> 2;
1502
1503 /* verify hlen meets minimum size requirements */
1504 if (hlen < sizeof(struct tcphdr))
1505 return hdr.network - data;
1506
1507 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001508 } else if (nexthdr == IPPROTO_UDP) {
1509 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1510 return max_len;
1511
1512 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001513 }
1514
1515 /*
1516 * If everything has gone correctly hdr.network should be the
1517 * data section of the packet and will be the end of the header.
1518 * If not then it probably represents the end of the last recognized
1519 * header.
1520 */
1521 if ((hdr.network - data) < max_len)
1522 return hdr.network - data;
1523 else
1524 return max_len;
1525}
1526
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001527static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1528 struct sk_buff *skb)
1529{
Alexander Duyckf8003262012-03-03 02:35:52 +00001530 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001531
1532 /* set gso_size to avoid messing up TCP MSS */
1533 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1534 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001535 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001536}
1537
1538static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1539 struct sk_buff *skb)
1540{
1541 /* if append_cnt is 0 then frame is not RSC */
1542 if (!IXGBE_CB(skb)->append_cnt)
1543 return;
1544
1545 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1546 rx_ring->rx_stats.rsc_flush++;
1547
1548 ixgbe_set_rsc_gso_size(rx_ring, skb);
1549
1550 /* gso_size is computed using append_cnt so always clear it last */
1551 IXGBE_CB(skb)->append_cnt = 0;
1552}
1553
Alexander Duyck8a0da212012-01-31 02:59:49 +00001554/**
1555 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1556 * @rx_ring: rx descriptor ring packet is being transacted on
1557 * @rx_desc: pointer to the EOP Rx descriptor
1558 * @skb: pointer to current skb being populated
1559 *
1560 * This function checks the ring, descriptor, and packet information in
1561 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1562 * other fields within the skb.
1563 **/
1564static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1565 union ixgbe_adv_rx_desc *rx_desc,
1566 struct sk_buff *skb)
1567{
John Fastabend43e95f12012-05-15 06:12:17 +00001568 struct net_device *dev = rx_ring->netdev;
1569
Alexander Duyck8a0da212012-01-31 02:59:49 +00001570 ixgbe_update_rsc_stats(rx_ring, skb);
1571
1572 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1573
1574 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1575
Jacob Keller6cb562d2012-12-05 07:24:41 +00001576 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001577
Patrick McHardyf6469682013-04-19 02:04:27 +00001578 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001579 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001580 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001581 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001582 }
1583
1584 skb_record_rx_queue(skb, rx_ring->queue_index);
1585
John Fastabend43e95f12012-05-15 06:12:17 +00001586 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001587}
1588
1589static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1590 struct sk_buff *skb)
1591{
1592 struct ixgbe_adapter *adapter = q_vector->adapter;
1593
Jacob Kellerb4640032013-10-01 04:33:54 -07001594 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001595 netif_receive_skb(skb);
1596 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001597 napi_gro_receive(&q_vector->napi, skb);
1598 else
1599 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001600}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001601
Alexander Duyckf8003262012-03-03 02:35:52 +00001602/**
1603 * ixgbe_is_non_eop - process handling of non-EOP buffers
1604 * @rx_ring: Rx ring being processed
1605 * @rx_desc: Rx descriptor for current buffer
1606 * @skb: Current socket buffer containing buffer in progress
1607 *
1608 * This function updates next to clean. If the buffer is an EOP buffer
1609 * this function exits returning false, otherwise it will place the
1610 * sk_buff in the next buffer to be chained and return true indicating
1611 * that this is in fact a non-EOP buffer.
1612 **/
1613static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1614 union ixgbe_adv_rx_desc *rx_desc,
1615 struct sk_buff *skb)
1616{
1617 u32 ntc = rx_ring->next_to_clean + 1;
1618
1619 /* fetch, update, and store next to clean */
1620 ntc = (ntc < rx_ring->count) ? ntc : 0;
1621 rx_ring->next_to_clean = ntc;
1622
1623 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1624
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001625 /* update RSC append count if present */
1626 if (ring_is_rsc_enabled(rx_ring)) {
1627 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1628 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1629
1630 if (unlikely(rsc_enabled)) {
1631 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1632
1633 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1634 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1635
1636 /* update ntc based on RSC value */
1637 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1638 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1639 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1640 }
1641 }
1642
1643 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001644 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1645 return false;
1646
Alexander Duyckf8003262012-03-03 02:35:52 +00001647 /* place skb in next buffer to be received */
1648 rx_ring->rx_buffer_info[ntc].skb = skb;
1649 rx_ring->rx_stats.non_eop_descs++;
1650
1651 return true;
1652}
1653
1654/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001655 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1656 * @rx_ring: rx descriptor ring packet is being transacted on
1657 * @skb: pointer to current skb being adjusted
1658 *
1659 * This function is an ixgbe specific version of __pskb_pull_tail. The
1660 * main difference between this version and the original function is that
1661 * this function can make several assumptions about the state of things
1662 * that allow for significant optimizations versus the standard function.
1663 * As a result we can do things like drop a frag and maintain an accurate
1664 * truesize for the skb.
1665 */
1666static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1667 struct sk_buff *skb)
1668{
1669 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1670 unsigned char *va;
1671 unsigned int pull_len;
1672
1673 /*
1674 * it is valid to use page_address instead of kmap since we are
1675 * working with pages allocated out of the lomem pool per
1676 * alloc_page(GFP_ATOMIC)
1677 */
1678 va = skb_frag_address(frag);
1679
1680 /*
1681 * we need the header to contain the greater of either ETH_HLEN or
1682 * 60 bytes if the skb->len is less than 60 for skb_pad.
1683 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001684 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001685
1686 /* align pull length to size of long to optimize memcpy performance */
1687 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1688
1689 /* update all of the pointers */
1690 skb_frag_size_sub(frag, pull_len);
1691 frag->page_offset += pull_len;
1692 skb->data_len -= pull_len;
1693 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001694}
1695
1696/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001697 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1698 * @rx_ring: rx descriptor ring packet is being transacted on
1699 * @skb: pointer to current skb being updated
1700 *
1701 * This function provides a basic DMA sync up for the first fragment of an
1702 * skb. The reason for doing this is that the first fragment cannot be
1703 * unmapped until we have reached the end of packet descriptor for a buffer
1704 * chain.
1705 */
1706static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1707 struct sk_buff *skb)
1708{
1709 /* if the page was released unmap it, else just sync our portion */
1710 if (unlikely(IXGBE_CB(skb)->page_released)) {
1711 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1712 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1713 IXGBE_CB(skb)->page_released = false;
1714 } else {
1715 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1716
1717 dma_sync_single_range_for_cpu(rx_ring->dev,
1718 IXGBE_CB(skb)->dma,
1719 frag->page_offset,
1720 ixgbe_rx_bufsz(rx_ring),
1721 DMA_FROM_DEVICE);
1722 }
1723 IXGBE_CB(skb)->dma = 0;
1724}
1725
1726/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001727 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1728 * @rx_ring: rx descriptor ring packet is being transacted on
1729 * @rx_desc: pointer to the EOP Rx descriptor
1730 * @skb: pointer to current skb being fixed
1731 *
1732 * Check for corrupted packet headers caused by senders on the local L2
1733 * embedded NIC switch not setting up their Tx Descriptors right. These
1734 * should be very rare.
1735 *
1736 * Also address the case where we are pulling data in on pages only
1737 * and as such no data is present in the skb header.
1738 *
1739 * In addition if skb is not at least 60 bytes we need to pad it so that
1740 * it is large enough to qualify as a valid Ethernet frame.
1741 *
1742 * Returns true if an error was encountered and skb was freed.
1743 **/
1744static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1745 union ixgbe_adv_rx_desc *rx_desc,
1746 struct sk_buff *skb)
1747{
Alexander Duyckf8003262012-03-03 02:35:52 +00001748 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001749
1750 /* verify that the packet does not have any known errors */
1751 if (unlikely(ixgbe_test_staterr(rx_desc,
1752 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1753 !(netdev->features & NETIF_F_RXALL))) {
1754 dev_kfree_skb_any(skb);
1755 return true;
1756 }
1757
Alexander Duyck19861ce2012-07-20 08:08:33 +00001758 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001759 if (skb_is_nonlinear(skb))
1760 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001761
Alexander Duyck57efd442012-06-25 21:54:46 +00001762#ifdef IXGBE_FCOE
1763 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1764 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1765 return false;
1766
1767#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001768 /* if skb_pad returns an error the skb was freed */
1769 if (unlikely(skb->len < 60)) {
1770 int pad_len = 60 - skb->len;
1771
1772 if (skb_pad(skb, pad_len))
1773 return true;
1774 __skb_put(skb, pad_len);
1775 }
1776
1777 return false;
1778}
1779
1780/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001781 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1782 * @rx_ring: rx descriptor ring to store buffers on
1783 * @old_buff: donor buffer to have page reused
1784 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001785 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001786 **/
1787static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1788 struct ixgbe_rx_buffer *old_buff)
1789{
1790 struct ixgbe_rx_buffer *new_buff;
1791 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001792
1793 new_buff = &rx_ring->rx_buffer_info[nta];
1794
1795 /* update, and store next to alloc */
1796 nta++;
1797 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1798
1799 /* transfer page from old buffer to new buffer */
1800 new_buff->page = old_buff->page;
1801 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001802 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001803
1804 /* sync the buffer for use by the device */
1805 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001806 new_buff->page_offset,
1807 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001808 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001809}
1810
1811/**
1812 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1813 * @rx_ring: rx descriptor ring to transact packets on
1814 * @rx_buffer: buffer containing page to add
1815 * @rx_desc: descriptor containing length of buffer written by hardware
1816 * @skb: sk_buff to place the data into
1817 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001818 * This function will add the data contained in rx_buffer->page to the skb.
1819 * This is done either through a direct copy if the data in the buffer is
1820 * less than the skb header size, otherwise it will just attach the page as
1821 * a frag to the skb.
1822 *
1823 * The function will then update the page offset if necessary and return
1824 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001825 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001826static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001827 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001828 union ixgbe_adv_rx_desc *rx_desc,
1829 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001830{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001831 struct page *page = rx_buffer->page;
1832 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001833#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001834 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001835#else
1836 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1837 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1838 ixgbe_rx_bufsz(rx_ring);
1839#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001840
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001841 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1842 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1843
1844 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1845
1846 /* we can reuse buffer as-is, just make sure it is local */
1847 if (likely(page_to_nid(page) == numa_node_id()))
1848 return true;
1849
1850 /* this page cannot be reused so discard it */
1851 put_page(page);
1852 return false;
1853 }
1854
Alexander Duyck0549ae22012-07-20 08:08:18 +00001855 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1856 rx_buffer->page_offset, size, truesize);
1857
Alexander Duyck09816fb2012-07-20 08:08:23 +00001858 /* avoid re-using remote pages */
1859 if (unlikely(page_to_nid(page) != numa_node_id()))
1860 return false;
1861
1862#if (PAGE_SIZE < 8192)
1863 /* if we are only owner of page we can reuse it */
1864 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001865 return false;
1866
1867 /* flip page offset to other buffer */
1868 rx_buffer->page_offset ^= truesize;
1869
Alexander Duyck09816fb2012-07-20 08:08:23 +00001870 /*
1871 * since we are the only owner of the page and we need to
1872 * increment it, just set the value to 2 in order to avoid
1873 * an unecessary locked operation
1874 */
1875 atomic_set(&page->_count, 2);
1876#else
1877 /* move offset up to the next cache line */
1878 rx_buffer->page_offset += truesize;
1879
1880 if (rx_buffer->page_offset > last_offset)
1881 return false;
1882
Alexander Duyck0549ae22012-07-20 08:08:18 +00001883 /* bump ref count on page before it is given to the stack */
1884 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001885#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001886
1887 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001888}
1889
Alexander Duyck18806c92012-07-20 08:08:44 +00001890static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1891 union ixgbe_adv_rx_desc *rx_desc)
1892{
1893 struct ixgbe_rx_buffer *rx_buffer;
1894 struct sk_buff *skb;
1895 struct page *page;
1896
1897 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1898 page = rx_buffer->page;
1899 prefetchw(page);
1900
1901 skb = rx_buffer->skb;
1902
1903 if (likely(!skb)) {
1904 void *page_addr = page_address(page) +
1905 rx_buffer->page_offset;
1906
1907 /* prefetch first cache line of first page */
1908 prefetch(page_addr);
1909#if L1_CACHE_BYTES < 128
1910 prefetch(page_addr + L1_CACHE_BYTES);
1911#endif
1912
1913 /* allocate a skb to store the frags */
1914 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1915 IXGBE_RX_HDR_SIZE);
1916 if (unlikely(!skb)) {
1917 rx_ring->rx_stats.alloc_rx_buff_failed++;
1918 return NULL;
1919 }
1920
1921 /*
1922 * we will be copying header into skb->data in
1923 * pskb_may_pull so it is in our interest to prefetch
1924 * it now to avoid a possible cache miss
1925 */
1926 prefetchw(skb->data);
1927
1928 /*
1929 * Delay unmapping of the first packet. It carries the
1930 * header information, HW may still access the header
1931 * after the writeback. Only unmap it when EOP is
1932 * reached
1933 */
1934 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1935 goto dma_sync;
1936
1937 IXGBE_CB(skb)->dma = rx_buffer->dma;
1938 } else {
1939 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1940 ixgbe_dma_sync_frag(rx_ring, skb);
1941
1942dma_sync:
1943 /* we are reusing so sync this buffer for CPU use */
1944 dma_sync_single_range_for_cpu(rx_ring->dev,
1945 rx_buffer->dma,
1946 rx_buffer->page_offset,
1947 ixgbe_rx_bufsz(rx_ring),
1948 DMA_FROM_DEVICE);
1949 }
1950
1951 /* pull page into skb */
1952 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1953 /* hand second half of page back to the ring */
1954 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1955 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1956 /* the page has been released from the ring */
1957 IXGBE_CB(skb)->page_released = true;
1958 } else {
1959 /* we are not reusing the buffer so unmap it */
1960 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1961 ixgbe_rx_pg_size(rx_ring),
1962 DMA_FROM_DEVICE);
1963 }
1964
1965 /* clear contents of buffer_info */
1966 rx_buffer->skb = NULL;
1967 rx_buffer->dma = 0;
1968 rx_buffer->page = NULL;
1969
1970 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001971}
1972
1973/**
1974 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1975 * @q_vector: structure containing interrupt and ring information
1976 * @rx_ring: rx descriptor ring to transact packets on
1977 * @budget: Total limit on number of packets to process
1978 *
1979 * This function provides a "bounce buffer" approach to Rx interrupt
1980 * processing. The advantage to this is that on systems that have
1981 * expensive overhead for IOMMU access this provides a means of avoiding
1982 * it by maintaining the mapping of the page to the syste.
1983 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001984 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00001985 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001986static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001987 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001988 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001989{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001990 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001991#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001992 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001993 int ddp_bytes;
1994 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001995#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001996 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001997
Alexander Duyckf8003262012-03-03 02:35:52 +00001998 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001999 union ixgbe_adv_rx_desc *rx_desc;
2000 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07002001
Alexander Duyckf8003262012-03-03 02:35:52 +00002002 /* return some buffers to hardware, one at a time is too slow */
2003 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2004 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2005 cleaned_count = 0;
2006 }
Auke Kok9a799d72007-09-15 14:07:45 -07002007
Alexander Duyck18806c92012-07-20 08:08:44 +00002008 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002009
Alexander Duyckf8003262012-03-03 02:35:52 +00002010 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2011 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002012
Alexander Duyckf8003262012-03-03 02:35:52 +00002013 /*
2014 * This memory barrier is needed to keep us from reading
2015 * any other fields out of the rx_desc until we know the
2016 * RXD_STAT_DD bit is set
2017 */
2018 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002019
Alexander Duyck18806c92012-07-20 08:08:44 +00002020 /* retrieve a buffer from the ring */
2021 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002022
Alexander Duyck18806c92012-07-20 08:08:44 +00002023 /* exit if we failed to retrieve a buffer */
2024 if (!skb)
2025 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002026
Auke Kok9a799d72007-09-15 14:07:45 -07002027 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002028
Alexander Duyckf8003262012-03-03 02:35:52 +00002029 /* place incomplete frames back on ring for completion */
2030 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2031 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002032
Alexander Duyckf8003262012-03-03 02:35:52 +00002033 /* verify the packet layout is correct */
2034 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2035 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002036
2037 /* probably a little skewed due to removing CRC */
2038 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002039
Alexander Duyck8a0da212012-01-31 02:59:49 +00002040 /* populate checksum, timestamp, VLAN, and protocol */
2041 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2042
Yi Zou332d4a72009-05-13 13:11:53 +00002043#ifdef IXGBE_FCOE
2044 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002045 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002046 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002047 /* include DDPed FCoE data */
2048 if (ddp_bytes > 0) {
2049 if (!mss) {
2050 mss = rx_ring->netdev->mtu -
2051 sizeof(struct fcoe_hdr) -
2052 sizeof(struct fc_frame_header) -
2053 sizeof(struct fcoe_crc_eof);
2054 if (mss > 512)
2055 mss &= ~511;
2056 }
2057 total_rx_bytes += ddp_bytes;
2058 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2059 mss);
2060 }
David S. Miller823dcd22011-08-20 10:39:12 -07002061 if (!ddp_bytes) {
2062 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002063 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002064 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002065 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002066
Yi Zou332d4a72009-05-13 13:11:53 +00002067#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002068 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002069 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002070
Alexander Duyckf8003262012-03-03 02:35:52 +00002071 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002072 total_rx_packets++;
2073 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07002074
Alexander Duyckc267fc12010-11-16 19:27:00 -08002075 u64_stats_update_begin(&rx_ring->syncp);
2076 rx_ring->stats.packets += total_rx_packets;
2077 rx_ring->stats.bytes += total_rx_bytes;
2078 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002079 q_vector->rx.total_packets += total_rx_packets;
2080 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002081
Alexander Duyckf8003262012-03-03 02:35:52 +00002082 if (cleaned_count)
2083 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2084
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002085 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002086}
2087
Cong Wange0d10952013-08-01 11:10:25 +08002088#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002089/* must be called with local_bh_disable()d */
2090static int ixgbe_low_latency_recv(struct napi_struct *napi)
2091{
2092 struct ixgbe_q_vector *q_vector =
2093 container_of(napi, struct ixgbe_q_vector, napi);
2094 struct ixgbe_adapter *adapter = q_vector->adapter;
2095 struct ixgbe_ring *ring;
2096 int found = 0;
2097
2098 if (test_bit(__IXGBE_DOWN, &adapter->state))
2099 return LL_FLUSH_FAILED;
2100
2101 if (!ixgbe_qv_lock_poll(q_vector))
2102 return LL_FLUSH_BUSY;
2103
2104 ixgbe_for_each_ring(ring, q_vector->rx) {
2105 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002106#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002107 if (found)
2108 ring->stats.cleaned += found;
2109 else
2110 ring->stats.misses++;
2111#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002112 if (found)
2113 break;
2114 }
2115
2116 ixgbe_qv_unlock_poll(q_vector);
2117
2118 return found;
2119}
Cong Wange0d10952013-08-01 11:10:25 +08002120#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002121
Auke Kok9a799d72007-09-15 14:07:45 -07002122/**
2123 * ixgbe_configure_msix - Configure MSI-X hardware
2124 * @adapter: board private structure
2125 *
2126 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2127 * interrupts.
2128 **/
2129static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2130{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002131 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002132 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002133 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002134
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002135 /* Populate MSIX to EITR Select */
2136 if (adapter->num_vfs > 32) {
2137 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2138 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2139 }
2140
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002141 /*
2142 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002143 * corresponding register.
2144 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002145 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002146 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002147 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002148
Alexander Duycka5579282012-02-08 07:50:04 +00002149 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002150 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002151
Alexander Duycka5579282012-02-08 07:50:04 +00002152 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002153 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002154
Alexander Duyckfe49f042009-06-04 16:00:09 +00002155 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002156 }
2157
Alexander Duyckbd508172010-11-16 19:27:03 -08002158 switch (adapter->hw.mac.type) {
2159 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002160 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002161 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002162 break;
2163 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002164 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002165 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002166 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002167 default:
2168 break;
2169 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002170 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002171
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002172 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002173 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002174 mask &= ~(IXGBE_EIMS_OTHER |
2175 IXGBE_EIMS_MAILBOX |
2176 IXGBE_EIMS_LSC);
2177
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002178 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002179}
2180
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002181enum latency_range {
2182 lowest_latency = 0,
2183 low_latency = 1,
2184 bulk_latency = 2,
2185 latency_invalid = 255
2186};
2187
2188/**
2189 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002190 * @q_vector: structure containing interrupt and ring information
2191 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002192 *
2193 * Stores a new ITR value based on packets and byte
2194 * counts during the last interrupt. The advantage of per interrupt
2195 * computation is faster updates and more accurate ITR for the current
2196 * traffic pattern. Constants in this function were computed
2197 * based on theoretical maximum wire speed and thresholds were set based
2198 * on testing data as well as attempting to minimize response time
2199 * while increasing bulk throughput.
2200 * this functionality is controlled by the InterruptThrottleRate module
2201 * parameter (see ixgbe_param.c)
2202 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002203static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2204 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002205{
Alexander Duyckbd198052011-06-11 01:45:08 +00002206 int bytes = ring_container->total_bytes;
2207 int packets = ring_container->total_packets;
2208 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002209 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002210 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002211
2212 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002213 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002214
2215 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002216 * 0-10MB/s lowest (100000 ints/s)
2217 * 10-20MB/s low (20000 ints/s)
2218 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002219 */
2220 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002221 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002222 if (timepassed_us == 0)
2223 return;
2224
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002225 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2226
2227 switch (itr_setting) {
2228 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002229 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002230 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002231 break;
2232 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002233 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002234 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002235 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002236 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002237 break;
2238 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002239 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002240 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002241 break;
2242 }
2243
Alexander Duyckbd198052011-06-11 01:45:08 +00002244 /* clear work counters since we have the values we need */
2245 ring_container->total_bytes = 0;
2246 ring_container->total_packets = 0;
2247
2248 /* write updated itr to ring container */
2249 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002250}
2251
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002252/**
2253 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002254 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002255 *
2256 * This function is made to be called by ethtool and by the driver
2257 * when it needs to update EITR registers at runtime. Hardware
2258 * specific quirks/differences are taken care of here.
2259 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002260void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002261{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002262 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002263 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002264 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002265 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002266
Alexander Duyckbd508172010-11-16 19:27:03 -08002267 switch (adapter->hw.mac.type) {
2268 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002269 /* must write high and low 16 bits to reset counter */
2270 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002271 break;
2272 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002273 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002274 /*
2275 * set the WDIS bit to not clear the timer bits and cause an
2276 * immediate assertion of the interrupt
2277 */
2278 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002279 break;
2280 default:
2281 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002282 }
2283 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2284}
2285
Alexander Duyckbd198052011-06-11 01:45:08 +00002286static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002287{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002288 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002289 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002290
Alexander Duyckbd198052011-06-11 01:45:08 +00002291 ixgbe_update_itr(q_vector, &q_vector->tx);
2292 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002293
Alexander Duyck08c88332011-06-11 01:45:03 +00002294 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002295
2296 switch (current_itr) {
2297 /* counts and packets in update_itr are dependent on these numbers */
2298 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002299 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002300 break;
2301 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002302 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002303 break;
2304 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002305 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002306 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002307 default:
2308 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002309 }
2310
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002311 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002312 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002313 new_itr = (10 * new_itr * q_vector->itr) /
2314 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002315
Alexander Duyckbd198052011-06-11 01:45:08 +00002316 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002317 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002318
2319 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002320 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002321}
2322
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002323/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002324 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002325 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002326 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002327static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002328{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002329 struct ixgbe_hw *hw = &adapter->hw;
2330 u32 eicr = adapter->interrupt_event;
2331
Alexander Duyckf0f97782011-04-22 04:08:09 +00002332 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002333 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002334
Alexander Duyckf0f97782011-04-22 04:08:09 +00002335 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2336 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2337 return;
2338
2339 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2340
Joe Perches7ca647b2010-09-07 21:35:40 +00002341 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002342 case IXGBE_DEV_ID_82599_T3_LOM:
2343 /*
2344 * Since the warning interrupt is for both ports
2345 * we don't have to check if:
2346 * - This interrupt wasn't for our port.
2347 * - We may have missed the interrupt so always have to
2348 * check if we got a LSC
2349 */
2350 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2351 !(eicr & IXGBE_EICR_LSC))
2352 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002353
Alexander Duyckf0f97782011-04-22 04:08:09 +00002354 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002355 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002356 bool link_up = false;
2357
Josh Hay3d292262012-12-15 03:28:19 +00002358 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002359
Alexander Duyckf0f97782011-04-22 04:08:09 +00002360 if (link_up)
2361 return;
2362 }
2363
2364 /* Check if this is not due to overtemp */
2365 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2366 return;
2367
2368 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002369 default:
2370 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2371 return;
2372 break;
2373 }
2374 e_crit(drv,
2375 "Network adapter has been stopped because it has over heated. "
2376 "Restart the computer. If the problem persists, "
2377 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002378
2379 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002380}
2381
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002382static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2383{
2384 struct ixgbe_hw *hw = &adapter->hw;
2385
2386 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2387 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002388 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002389 /* write to clear the interrupt */
2390 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2391 }
2392}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002393
Jacob Keller4f51bf72011-08-20 04:49:45 +00002394static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2395{
2396 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2397 return;
2398
2399 switch (adapter->hw.mac.type) {
2400 case ixgbe_mac_82599EB:
2401 /*
2402 * Need to check link state so complete overtemp check
2403 * on service task
2404 */
2405 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2406 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2407 adapter->interrupt_event = eicr;
2408 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2409 ixgbe_service_event_schedule(adapter);
2410 return;
2411 }
2412 return;
2413 case ixgbe_mac_X540:
2414 if (!(eicr & IXGBE_EICR_TS))
2415 return;
2416 break;
2417 default:
2418 return;
2419 }
2420
2421 e_crit(drv,
2422 "Network adapter has been stopped because it has over heated. "
2423 "Restart the computer. If the problem persists, "
2424 "power off the system and replace the adapter\n");
2425}
2426
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002427static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2428{
2429 struct ixgbe_hw *hw = &adapter->hw;
2430
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002431 if (eicr & IXGBE_EICR_GPI_SDP2) {
2432 /* Clear the interrupt */
2433 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002434 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2435 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2436 ixgbe_service_event_schedule(adapter);
2437 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002438 }
2439
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002440 if (eicr & IXGBE_EICR_GPI_SDP1) {
2441 /* Clear the interrupt */
2442 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002443 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2444 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2445 ixgbe_service_event_schedule(adapter);
2446 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002447 }
2448}
2449
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002450static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2451{
2452 struct ixgbe_hw *hw = &adapter->hw;
2453
2454 adapter->lsc_int++;
2455 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2456 adapter->link_check_timeout = jiffies;
2457 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2458 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002459 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002460 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002461 }
2462}
2463
Alexander Duyckfe49f042009-06-04 16:00:09 +00002464static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2465 u64 qmask)
2466{
2467 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002468 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002469
Alexander Duyckbd508172010-11-16 19:27:03 -08002470 switch (hw->mac.type) {
2471 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002472 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002473 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2474 break;
2475 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002476 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002477 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002478 if (mask)
2479 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002480 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002481 if (mask)
2482 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2483 break;
2484 default:
2485 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002486 }
2487 /* skip the flush */
2488}
2489
2490static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002491 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002492{
2493 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002494 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002495
Alexander Duyckbd508172010-11-16 19:27:03 -08002496 switch (hw->mac.type) {
2497 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002498 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002499 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2500 break;
2501 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002502 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002503 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002504 if (mask)
2505 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002506 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002507 if (mask)
2508 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2509 break;
2510 default:
2511 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002512 }
2513 /* skip the flush */
2514}
2515
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002516/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002517 * ixgbe_irq_enable - Enable default interrupt generation settings
2518 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002519 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002520static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2521 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002522{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002523 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002524
Alexander Duyck2c4af692011-07-15 07:29:55 +00002525 /* don't reenable LSC while waiting for link */
2526 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2527 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002528
Alexander Duyck2c4af692011-07-15 07:29:55 +00002529 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002530 switch (adapter->hw.mac.type) {
2531 case ixgbe_mac_82599EB:
2532 mask |= IXGBE_EIMS_GPI_SDP0;
2533 break;
2534 case ixgbe_mac_X540:
2535 mask |= IXGBE_EIMS_TS;
2536 break;
2537 default:
2538 break;
2539 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002540 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2541 mask |= IXGBE_EIMS_GPI_SDP1;
2542 switch (adapter->hw.mac.type) {
2543 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002544 mask |= IXGBE_EIMS_GPI_SDP1;
2545 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002546 case ixgbe_mac_X540:
2547 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002548 mask |= IXGBE_EIMS_MAILBOX;
2549 break;
2550 default:
2551 break;
2552 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002553
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002554 if (adapter->hw.mac.type == ixgbe_mac_X540)
2555 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002556
Alexander Duyck2c4af692011-07-15 07:29:55 +00002557 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2558 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2559 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002560
Alexander Duyck2c4af692011-07-15 07:29:55 +00002561 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2562 if (queues)
2563 ixgbe_irq_enable_queues(adapter, ~0);
2564 if (flush)
2565 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002566}
2567
Alexander Duyck2c4af692011-07-15 07:29:55 +00002568static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002569{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002570 struct ixgbe_adapter *adapter = data;
2571 struct ixgbe_hw *hw = &adapter->hw;
2572 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002573
Alexander Duyck2c4af692011-07-15 07:29:55 +00002574 /*
2575 * Workaround for Silicon errata. Use clear-by-write instead
2576 * of clear-by-read. Reading with EICS will return the
2577 * interrupt causes without clearing, which later be done
2578 * with the write to EICR.
2579 */
2580 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002581
2582 /* The lower 16bits of the EICR register are for the queue interrupts
2583 * which should be masked here in order to not accidently clear them if
2584 * the bits are high when ixgbe_msix_other is called. There is a race
2585 * condition otherwise which results in possible performance loss
2586 * especially if the ixgbe_msix_other interrupt is triggering
2587 * consistently (as it would when PPS is turned on for the X540 device)
2588 */
2589 eicr &= 0xFFFF0000;
2590
Alexander Duyck2c4af692011-07-15 07:29:55 +00002591 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002592
Alexander Duyck2c4af692011-07-15 07:29:55 +00002593 if (eicr & IXGBE_EICR_LSC)
2594 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002595
Alexander Duyck2c4af692011-07-15 07:29:55 +00002596 if (eicr & IXGBE_EICR_MAILBOX)
2597 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002598
Alexander Duyck2c4af692011-07-15 07:29:55 +00002599 switch (hw->mac.type) {
2600 case ixgbe_mac_82599EB:
2601 case ixgbe_mac_X540:
2602 if (eicr & IXGBE_EICR_ECC)
2603 e_info(link, "Received unrecoverable ECC Err, please "
2604 "reboot\n");
2605 /* Handle Flow Director Full threshold interrupt */
2606 if (eicr & IXGBE_EICR_FLOW_DIR) {
2607 int reinit_count = 0;
2608 int i;
2609 for (i = 0; i < adapter->num_tx_queues; i++) {
2610 struct ixgbe_ring *ring = adapter->tx_ring[i];
2611 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2612 &ring->state))
2613 reinit_count++;
2614 }
2615 if (reinit_count) {
2616 /* no more flow director interrupts until after init */
2617 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2618 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2619 ixgbe_service_event_schedule(adapter);
2620 }
2621 }
2622 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002623 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002624 break;
2625 default:
2626 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002627 }
2628
Alexander Duyck2c4af692011-07-15 07:29:55 +00002629 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002630
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002631 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2632 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002633
Alexander Duyck2c4af692011-07-15 07:29:55 +00002634 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002635 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002636 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002637
Alexander Duyck2c4af692011-07-15 07:29:55 +00002638 return IRQ_HANDLED;
2639}
2640
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002641static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002642{
2643 struct ixgbe_q_vector *q_vector = data;
2644
Auke Kok9a799d72007-09-15 14:07:45 -07002645 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002646
2647 if (q_vector->rx.ring || q_vector->tx.ring)
2648 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002649
2650 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002651}
2652
Auke Kok9a799d72007-09-15 14:07:45 -07002653/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002654 * ixgbe_poll - NAPI Rx polling callback
2655 * @napi: structure for representing this polling device
2656 * @budget: how many packets driver is allowed to clean
2657 *
2658 * This function is used for legacy and MSI, NAPI mode
2659 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002660int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002661{
2662 struct ixgbe_q_vector *q_vector =
2663 container_of(napi, struct ixgbe_q_vector, napi);
2664 struct ixgbe_adapter *adapter = q_vector->adapter;
2665 struct ixgbe_ring *ring;
2666 int per_ring_budget;
2667 bool clean_complete = true;
2668
2669#ifdef CONFIG_IXGBE_DCA
2670 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2671 ixgbe_update_dca(q_vector);
2672#endif
2673
2674 ixgbe_for_each_ring(ring, q_vector->tx)
2675 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2676
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002677 if (!ixgbe_qv_lock_napi(q_vector))
2678 return budget;
2679
Alexander Duyckeb01b972012-02-08 07:51:27 +00002680 /* attempt to distribute budget to each queue fairly, but don't allow
2681 * the budget to go below 1 because we'll exit polling */
2682 if (q_vector->rx.count > 1)
2683 per_ring_budget = max(budget/q_vector->rx.count, 1);
2684 else
2685 per_ring_budget = budget;
2686
2687 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002688 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2689 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002690
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002691 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002692 /* If all work not completed, return budget and keep polling */
2693 if (!clean_complete)
2694 return budget;
2695
2696 /* all work done, exit the polling mode */
2697 napi_complete(napi);
2698 if (adapter->rx_itr_setting & 1)
2699 ixgbe_set_itr(q_vector);
2700 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2701 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2702
2703 return 0;
2704}
2705
2706/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002707 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2708 * @adapter: board private structure
2709 *
2710 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2711 * interrupts from the kernel.
2712 **/
2713static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2714{
2715 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002716 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002717 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002718
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002719 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002720 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002721 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002722
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002723 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002724 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002725 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002726 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002727 } else if (q_vector->rx.ring) {
2728 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2729 "%s-%s-%d", netdev->name, "rx", ri++);
2730 } else if (q_vector->tx.ring) {
2731 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2732 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002733 } else {
2734 /* skip this unused q_vector */
2735 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002736 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002737 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2738 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002739 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002740 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002741 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002742 goto free_queue_irqs;
2743 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002744 /* If Flow Director is enabled, set interrupt affinity */
2745 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2746 /* assign the mask for this irq */
2747 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002748 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002749 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002750 }
2751
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002752 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002753 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002754 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002755 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002756 goto free_queue_irqs;
2757 }
2758
2759 return 0;
2760
2761free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002762 while (vector) {
2763 vector--;
2764 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2765 NULL);
2766 free_irq(adapter->msix_entries[vector].vector,
2767 adapter->q_vector[vector]);
2768 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002769 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2770 pci_disable_msix(adapter->pdev);
2771 kfree(adapter->msix_entries);
2772 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002773 return err;
2774}
2775
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002776/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002777 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002778 * @irq: interrupt number
2779 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002780 **/
2781static irqreturn_t ixgbe_intr(int irq, void *data)
2782{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002783 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002784 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002785 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002786 u32 eicr;
2787
Don Skidmore54037502009-02-21 15:42:56 -08002788 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002789 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002790 * before the read of EICR.
2791 */
2792 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2793
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002794 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002795 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002796 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002797 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002798 /*
2799 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002800 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002801 * have disabled interrupts due to EIAM
2802 * finish the workaround of silicon errata on 82598. Unmask
2803 * the interrupt that we masked before the EICR read.
2804 */
2805 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2806 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002807 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002808 }
Auke Kok9a799d72007-09-15 14:07:45 -07002809
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002810 if (eicr & IXGBE_EICR_LSC)
2811 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002812
Alexander Duyckbd508172010-11-16 19:27:03 -08002813 switch (hw->mac.type) {
2814 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002815 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002816 /* Fall through */
2817 case ixgbe_mac_X540:
2818 if (eicr & IXGBE_EICR_ECC)
2819 e_info(link, "Received unrecoverable ECC err, please "
2820 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002821 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002822 break;
2823 default:
2824 break;
2825 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002826
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002827 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002828 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2829 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002830
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002831 /* would disable interrupts here but EIAM disabled it */
2832 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002833
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002834 /*
2835 * re-enable link(maybe) and non-queue interrupts, no flush.
2836 * ixgbe_poll will re-enable the queue interrupts
2837 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002838 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2839 ixgbe_irq_enable(adapter, false, false);
2840
Auke Kok9a799d72007-09-15 14:07:45 -07002841 return IRQ_HANDLED;
2842}
2843
2844/**
2845 * ixgbe_request_irq - initialize interrupts
2846 * @adapter: board private structure
2847 *
2848 * Attempts to configure interrupts using the best available
2849 * capabilities of the hardware and kernel.
2850 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002851static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002852{
2853 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002854 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002855
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002856 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002857 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002858 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002859 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002860 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002861 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002862 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002863 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002864
Alexander Duyckde88eee2012-02-08 07:49:59 +00002865 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002866 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002867
Auke Kok9a799d72007-09-15 14:07:45 -07002868 return err;
2869}
2870
2871static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2872{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002873 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002874
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002875 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002876 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002877 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002878 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002879
2880 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2881 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2882 struct msix_entry *entry = &adapter->msix_entries[vector];
2883
2884 /* free only the irqs that were actually requested */
2885 if (!q_vector->rx.ring && !q_vector->tx.ring)
2886 continue;
2887
2888 /* clear the affinity_mask in the IRQ descriptor */
2889 irq_set_affinity_hint(entry->vector, NULL);
2890
2891 free_irq(entry->vector, q_vector);
2892 }
2893
2894 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002895}
2896
2897/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002898 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2899 * @adapter: board private structure
2900 **/
2901static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2902{
Alexander Duyckbd508172010-11-16 19:27:03 -08002903 switch (adapter->hw.mac.type) {
2904 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002905 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002906 break;
2907 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002908 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002909 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2910 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002911 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002912 break;
2913 default:
2914 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002915 }
2916 IXGBE_WRITE_FLUSH(&adapter->hw);
2917 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002918 int vector;
2919
2920 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2921 synchronize_irq(adapter->msix_entries[vector].vector);
2922
2923 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002924 } else {
2925 synchronize_irq(adapter->pdev->irq);
2926 }
2927}
2928
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002929/**
Auke Kok9a799d72007-09-15 14:07:45 -07002930 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2931 *
2932 **/
2933static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2934{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002935 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002936
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002937 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002938
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002939 ixgbe_set_ivar(adapter, 0, 0, 0);
2940 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002941
Emil Tantilov396e7992010-07-01 20:05:12 +00002942 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002943}
2944
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002945/**
2946 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2947 * @adapter: board private structure
2948 * @ring: structure containing ring specific data
2949 *
2950 * Configure the Tx descriptor ring after a reset.
2951 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002952void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2953 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002954{
2955 struct ixgbe_hw *hw = &adapter->hw;
2956 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002957 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002958 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002959 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002960
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002961 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002962 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002963 IXGBE_WRITE_FLUSH(hw);
2964
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002965 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002966 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002967 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2968 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2969 ring->count * sizeof(union ixgbe_adv_tx_desc));
2970 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2971 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002972 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002973
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002974 /*
2975 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002976 * higher than 1 when:
2977 * - ITR is 0 as it could cause false TX hangs
2978 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002979 *
2980 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2981 * to or less than the number of on chip descriptors, which is
2982 * currently 40.
2983 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002984#if IS_ENABLED(CONFIG_BQL)
2985 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2986#else
Alexander Duycke954b372012-02-08 07:49:38 +00002987 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002988#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002989 txdctl |= (1 << 16); /* WTHRESH = 1 */
2990 else
2991 txdctl |= (8 << 16); /* WTHRESH = 8 */
2992
Alexander Duycke954b372012-02-08 07:49:38 +00002993 /*
2994 * Setting PTHRESH to 32 both improves performance
2995 * and avoids a TX hang with DFP enabled
2996 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002997 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2998 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002999
3000 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00003001 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08003002 ring->atr_sample_rate = adapter->atr_sample_rate;
3003 ring->atr_count = 0;
3004 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3005 } else {
3006 ring->atr_sample_rate = 0;
3007 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003008
Alexander Duyckfd786b72013-01-12 06:33:31 +00003009 /* initialize XPS */
3010 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3011 struct ixgbe_q_vector *q_vector = ring->q_vector;
3012
3013 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003014 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003015 &q_vector->affinity_mask,
3016 ring->queue_index);
3017 }
3018
John Fastabendc84d3242010-11-16 19:27:12 -08003019 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3020
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003021 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003022 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3023
3024 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3025 if (hw->mac.type == ixgbe_mac_82598EB &&
3026 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3027 return;
3028
3029 /* poll to verify queue is enabled */
3030 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003031 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003032 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3033 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3034 if (!wait_loop)
3035 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003036}
3037
Alexander Duyck120ff942010-08-19 13:34:50 +00003038static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3039{
3040 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003041 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003042 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003043
3044 if (hw->mac.type == ixgbe_mac_82598EB)
3045 return;
3046
3047 /* disable the arbiter while setting MTQC */
3048 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3049 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3050 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3051
3052 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003053 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3054 mtqc = IXGBE_MTQC_VT_ENA;
3055 if (tcs > 4)
3056 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3057 else if (tcs > 1)
3058 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3059 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3060 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003061 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003062 mtqc |= IXGBE_MTQC_64VF;
3063 } else {
3064 if (tcs > 4)
3065 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3066 else if (tcs > 1)
3067 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3068 else
3069 mtqc = IXGBE_MTQC_64Q_1PB;
3070 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003071
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003072 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003073
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003074 /* Enable Security TX Buffer IFG for multiple pb */
3075 if (tcs) {
3076 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3077 sectx |= IXGBE_SECTX_DCB;
3078 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003079 }
3080
3081 /* re-enable the arbiter */
3082 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3083 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3084}
3085
Auke Kok9a799d72007-09-15 14:07:45 -07003086/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003087 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003088 * @adapter: board private structure
3089 *
3090 * Configure the Tx unit of the MAC after a reset.
3091 **/
3092static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3093{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003094 struct ixgbe_hw *hw = &adapter->hw;
3095 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003096 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003097
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003098 ixgbe_setup_mtqc(adapter);
3099
3100 if (hw->mac.type != ixgbe_mac_82598EB) {
3101 /* DMATXCTL.EN must be before Tx queues are enabled */
3102 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3103 dmatxctl |= IXGBE_DMATXCTL_TE;
3104 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3105 }
3106
Auke Kok9a799d72007-09-15 14:07:45 -07003107 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003108 for (i = 0; i < adapter->num_tx_queues; i++)
3109 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003110}
3111
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003112static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3113 struct ixgbe_ring *ring)
3114{
3115 struct ixgbe_hw *hw = &adapter->hw;
3116 u8 reg_idx = ring->reg_idx;
3117 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3118
3119 srrctl |= IXGBE_SRRCTL_DROP_EN;
3120
3121 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3122}
3123
3124static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3125 struct ixgbe_ring *ring)
3126{
3127 struct ixgbe_hw *hw = &adapter->hw;
3128 u8 reg_idx = ring->reg_idx;
3129 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3130
3131 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3132
3133 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3134}
3135
3136#ifdef CONFIG_IXGBE_DCB
3137void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3138#else
3139static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3140#endif
3141{
3142 int i;
3143 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3144
3145 if (adapter->ixgbe_ieee_pfc)
3146 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3147
3148 /*
3149 * We should set the drop enable bit if:
3150 * SR-IOV is enabled
3151 * or
3152 * Number of Rx queues > 1 and flow control is disabled
3153 *
3154 * This allows us to avoid head of line blocking for security
3155 * and performance reasons.
3156 */
3157 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3158 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3159 for (i = 0; i < adapter->num_rx_queues; i++)
3160 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3161 } else {
3162 for (i = 0; i < adapter->num_rx_queues; i++)
3163 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3164 }
3165}
3166
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003167#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003168
Yi Zoua6616b42009-08-06 13:05:23 +00003169static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003170 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003171{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003172 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003173 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003174 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003175
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003176 if (hw->mac.type == ixgbe_mac_82598EB) {
3177 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3178
3179 /*
3180 * if VMDq is not active we must program one srrctl register
3181 * per RSS queue since we have enabled RDRXCTL.MVMEN
3182 */
3183 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003184 }
3185
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003186 /* configure header buffer length, needed for RSC */
3187 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003188
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003189 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003190 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003191
3192 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003193 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003194
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003195 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003196}
3197
Alexander Duyck05abb122010-08-19 13:35:41 +00003198static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003199{
Alexander Duyck05abb122010-08-19 13:35:41 +00003200 struct ixgbe_hw *hw = &adapter->hw;
3201 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003202 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3203 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003204 u32 mrqc = 0, reta = 0;
3205 u32 rxcsum;
3206 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003207 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003208
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003209 /*
3210 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3211 * make full use of any rings they may have. We will use the
3212 * PSRTYPE register to control how many rings we use within the PF.
3213 */
3214 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3215 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003216
Alexander Duyck05abb122010-08-19 13:35:41 +00003217 /* Fill out hash function seeds */
3218 for (i = 0; i < 10; i++)
3219 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003220
Alexander Duyck05abb122010-08-19 13:35:41 +00003221 /* Fill out redirection table */
3222 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003223 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003224 j = 0;
3225 /* reta = 4-byte sliding window of
3226 * 0x00..(indices-1)(indices-1)00..etc. */
3227 reta = (reta << 8) | (j * 0x11);
3228 if ((i & 3) == 3)
3229 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3230 }
3231
3232 /* Disable indicating checksum in descriptor, enables RSS hash */
3233 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3234 rxcsum |= IXGBE_RXCSUM_PCSD;
3235 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3236
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003237 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003238 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003239 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003240 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003241 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003242
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003243 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3244 if (tcs > 4)
3245 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3246 else if (tcs > 1)
3247 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3248 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3249 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3250 else
3251 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3252 } else {
3253 if (tcs > 4)
3254 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3255 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003256 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3257 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003258 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003259 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003260 }
3261
Alexander Duyck05abb122010-08-19 13:35:41 +00003262 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003263 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3264 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3265 IXGBE_MRQC_RSS_FIELD_IPV6 |
3266 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003267
Alexander Duyckef6afc02012-02-08 07:51:53 +00003268 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3269 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3270 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3271 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3272
Alexander Duyck05abb122010-08-19 13:35:41 +00003273 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003274}
3275
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003276/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003277 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3278 * @adapter: address of board private structure
3279 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003280 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003281static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003282 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003283{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003284 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003285 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003286 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003287
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003288 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003289 return;
3290
Alexander Duyck73670962010-08-19 13:38:34 +00003291 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003292 rscctrl |= IXGBE_RSCCTL_RSCEN;
3293 /*
3294 * we must limit the number of descriptors so that the
3295 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003296 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003297 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003298 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003299 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003300}
3301
Alexander Duyck9e10e042010-08-19 13:40:06 +00003302#define IXGBE_MAX_RX_DESC_POLL 10
3303static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3304 struct ixgbe_ring *ring)
3305{
3306 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003307 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3308 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003309 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003310
3311 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3312 if (hw->mac.type == ixgbe_mac_82598EB &&
3313 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3314 return;
3315
3316 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003317 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003318 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3319 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3320
3321 if (!wait_loop) {
3322 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3323 "the polling period\n", reg_idx);
3324 }
3325}
3326
Yi Zou2d39d572011-01-06 14:29:56 +00003327void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3328 struct ixgbe_ring *ring)
3329{
3330 struct ixgbe_hw *hw = &adapter->hw;
3331 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3332 u32 rxdctl;
3333 u8 reg_idx = ring->reg_idx;
3334
3335 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3336 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3337
3338 /* write value back with RXDCTL.ENABLE bit cleared */
3339 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3340
3341 if (hw->mac.type == ixgbe_mac_82598EB &&
3342 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3343 return;
3344
3345 /* the hardware may take up to 100us to really disable the rx queue */
3346 do {
3347 udelay(10);
3348 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3349 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3350
3351 if (!wait_loop) {
3352 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3353 "the polling period\n", reg_idx);
3354 }
3355}
3356
Alexander Duyck84418e32010-08-19 13:40:54 +00003357void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3358 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003359{
3360 struct ixgbe_hw *hw = &adapter->hw;
3361 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003362 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003363 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003364
Alexander Duyck9e10e042010-08-19 13:40:06 +00003365 /* disable queue to avoid issues while updating state */
3366 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003367 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003368
Alexander Duyckacd37172010-08-19 13:36:05 +00003369 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3370 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3371 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3372 ring->count * sizeof(union ixgbe_adv_rx_desc));
3373 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3374 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003375 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003376
3377 ixgbe_configure_srrctl(adapter, ring);
3378 ixgbe_configure_rscctl(adapter, ring);
3379
3380 if (hw->mac.type == ixgbe_mac_82598EB) {
3381 /*
3382 * enable cache line friendly hardware writes:
3383 * PTHRESH=32 descriptors (half the internal cache),
3384 * this also removes ugly rx_no_buffer_count increment
3385 * HTHRESH=4 descriptors (to minimize latency on fetch)
3386 * WTHRESH=8 burst writeback up to two cache lines
3387 */
3388 rxdctl &= ~0x3FFFFF;
3389 rxdctl |= 0x080420;
3390 }
3391
3392 /* enable receive descriptor ring */
3393 rxdctl |= IXGBE_RXDCTL_ENABLE;
3394 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3395
3396 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003397 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003398}
3399
Alexander Duyck48654522010-08-19 13:36:27 +00003400static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3401{
3402 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003403 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003404 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003405
3406 /* PSRTYPE must be initialized in non 82598 adapters */
3407 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003408 IXGBE_PSRTYPE_UDPHDR |
3409 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003410 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003411 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003412
3413 if (hw->mac.type == ixgbe_mac_82598EB)
3414 return;
3415
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003416 if (rss_i > 3)
3417 psrtype |= 2 << 29;
3418 else if (rss_i > 1)
3419 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003420
John Fastabend2a47fa42013-11-06 09:54:52 -08003421 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3422 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003423}
3424
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003425static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3426{
3427 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003428 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003429 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003430 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003431
3432 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3433 return;
3434
3435 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003436 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3437 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003438 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003439 vmdctl |= IXGBE_VT_CTL_REPLEN;
3440 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003441
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003442 vf_shift = VMDQ_P(0) % 32;
3443 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003444
3445 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003446 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3447 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3448 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3449 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003450 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3451 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003452
3453 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003454 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003455
3456 /*
3457 * Set up VF register offsets for selected VT Mode,
3458 * i.e. 32 or 64 VFs for SR-IOV
3459 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003460 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3461 case IXGBE_82599_VMDQ_8Q_MASK:
3462 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3463 break;
3464 case IXGBE_82599_VMDQ_4Q_MASK:
3465 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3466 break;
3467 default:
3468 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3469 break;
3470 }
3471
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003472 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3473
Alexander Duyck435b19f2012-05-18 06:34:08 +00003474
Greg Rosea985b6c32010-11-18 03:02:52 +00003475 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003476 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003477 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003478 /* For VFs that have spoof checking turned off */
3479 for (i = 0; i < adapter->num_vfs; i++) {
3480 if (!adapter->vfinfo[i].spoofchk_enabled)
3481 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3482 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003483}
3484
Alexander Duyck477de6e2010-08-19 13:38:11 +00003485static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003486{
Auke Kok9a799d72007-09-15 14:07:45 -07003487 struct ixgbe_hw *hw = &adapter->hw;
3488 struct net_device *netdev = adapter->netdev;
3489 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003490 struct ixgbe_ring *rx_ring;
3491 int i;
3492 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003493
Alexander Duyck477de6e2010-08-19 13:38:11 +00003494#ifdef IXGBE_FCOE
3495 /* adjust max frame to be able to do baby jumbo for FCoE */
3496 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3497 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3498 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3499
3500#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003501
3502 /* adjust max frame to be at least the size of a standard frame */
3503 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3504 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3505
Alexander Duyck477de6e2010-08-19 13:38:11 +00003506 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3507 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3508 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3509 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3510
3511 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003512 }
3513
Auke Kok9a799d72007-09-15 14:07:45 -07003514 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003515 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3516 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003517 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3518
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003519 /*
3520 * Setup the HW Rx Head and Tail Descriptor Pointers and
3521 * the Base and Length of the Rx Descriptor Ring
3522 */
Auke Kok9a799d72007-09-15 14:07:45 -07003523 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003524 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003525 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3526 set_ring_rsc_enabled(rx_ring);
3527 else
3528 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003529 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003530}
3531
Alexander Duyck73670962010-08-19 13:38:34 +00003532static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3533{
3534 struct ixgbe_hw *hw = &adapter->hw;
3535 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3536
3537 switch (hw->mac.type) {
3538 case ixgbe_mac_82598EB:
3539 /*
3540 * For VMDq support of different descriptor types or
3541 * buffer sizes through the use of multiple SRRCTL
3542 * registers, RDRXCTL.MVMEN must be set to 1
3543 *
3544 * also, the manual doesn't mention it clearly but DCA hints
3545 * will only use queue 0's tags unless this bit is set. Side
3546 * effects of setting this bit are only that SRRCTL must be
3547 * fully programmed [0..15]
3548 */
3549 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3550 break;
3551 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003552 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003553 /* Disable RSC for ACK packets */
3554 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3555 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3556 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3557 /* hardware requires some bits to be set by default */
3558 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3559 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3560 break;
3561 default:
3562 /* We should do nothing since we don't know this hardware */
3563 return;
3564 }
3565
3566 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3567}
3568
Alexander Duyck477de6e2010-08-19 13:38:11 +00003569/**
3570 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3571 * @adapter: board private structure
3572 *
3573 * Configure the Rx unit of the MAC after a reset.
3574 **/
3575static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3576{
3577 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003578 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003579 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003580
3581 /* disable receives while setting up the descriptors */
3582 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3583 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3584
3585 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003586 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003587
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003588 /* RSC Setup */
3589 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3590 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3591 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3592 rfctl |= IXGBE_RFCTL_RSC_DIS;
3593 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3594
Alexander Duyck9e10e042010-08-19 13:40:06 +00003595 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003596 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003597
Alexander Duyck477de6e2010-08-19 13:38:11 +00003598 /* set_rx_buffer_len must be called before ring initialization */
3599 ixgbe_set_rx_buffer_len(adapter);
3600
3601 /*
3602 * Setup the HW Rx Head and Tail Descriptor Pointers and
3603 * the Base and Length of the Rx Descriptor Ring
3604 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003605 for (i = 0; i < adapter->num_rx_queues; i++)
3606 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003607
Alexander Duyck9e10e042010-08-19 13:40:06 +00003608 /* disable drop enable for 82598 parts */
3609 if (hw->mac.type == ixgbe_mac_82598EB)
3610 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3611
3612 /* enable all receives */
3613 rxctrl |= IXGBE_RXCTRL_RXEN;
3614 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003615}
3616
Patrick McHardy80d5c362013-04-19 02:04:28 +00003617static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3618 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003619{
3620 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003621 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003622
3623 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003624 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003625 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003626
3627 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003628}
3629
Patrick McHardy80d5c362013-04-19 02:04:28 +00003630static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3631 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003632{
3633 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003634 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003635
Auke Kok9a799d72007-09-15 14:07:45 -07003636 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003637 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003638 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003639
3640 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003641}
3642
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003643/**
3644 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3645 * @adapter: driver data
3646 */
3647static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3648{
3649 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003650 u32 vlnctrl;
3651
3652 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3653 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3654 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3655}
3656
3657/**
3658 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3659 * @adapter: driver data
3660 */
3661static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3662{
3663 struct ixgbe_hw *hw = &adapter->hw;
3664 u32 vlnctrl;
3665
3666 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3667 vlnctrl |= IXGBE_VLNCTRL_VFE;
3668 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3669 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3670}
3671
3672/**
3673 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3674 * @adapter: driver data
3675 */
3676static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3677{
3678 struct ixgbe_hw *hw = &adapter->hw;
3679 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003680 int i, j;
3681
3682 switch (hw->mac.type) {
3683 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003684 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3685 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003686 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3687 break;
3688 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003689 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003690 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003691 struct ixgbe_ring *ring = adapter->rx_ring[i];
3692
3693 if (ring->l2_accel_priv)
3694 continue;
3695 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003696 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3697 vlnctrl &= ~IXGBE_RXDCTL_VME;
3698 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3699 }
3700 break;
3701 default:
3702 break;
3703 }
3704}
3705
3706/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003707 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003708 * @adapter: driver data
3709 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003710static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003711{
3712 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003713 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003714 int i, j;
3715
3716 switch (hw->mac.type) {
3717 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003718 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3719 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003720 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3721 break;
3722 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003723 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003724 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003725 struct ixgbe_ring *ring = adapter->rx_ring[i];
3726
3727 if (ring->l2_accel_priv)
3728 continue;
3729 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003730 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3731 vlnctrl |= IXGBE_RXDCTL_VME;
3732 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3733 }
3734 break;
3735 default:
3736 break;
3737 }
3738}
3739
Auke Kok9a799d72007-09-15 14:07:45 -07003740static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3741{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003742 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003743
Patrick McHardy80d5c362013-04-19 02:04:28 +00003744 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003745
3746 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003747 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003748}
3749
3750/**
Alexander Duyck28500622010-06-15 09:25:48 +00003751 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3752 * @netdev: network interface device structure
3753 *
3754 * Writes unicast address list to the RAR table.
3755 * Returns: -ENOMEM on failure/insufficient address space
3756 * 0 on no addresses written
3757 * X on writing X addresses to the RAR table
3758 **/
3759static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3760{
3761 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3762 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003763 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003764 int count = 0;
3765
John Fastabend2a47fa42013-11-06 09:54:52 -08003766 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
John Fastabend95447462012-05-31 12:42:26 +00003767 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3768 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3769
Alexander Duyck28500622010-06-15 09:25:48 +00003770 /* return ENOMEM indicating insufficient memory for addresses */
3771 if (netdev_uc_count(netdev) > rar_entries)
3772 return -ENOMEM;
3773
John Fastabend95447462012-05-31 12:42:26 +00003774 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003775 struct netdev_hw_addr *ha;
3776 /* return error if we do not support writing to RAR table */
3777 if (!hw->mac.ops.set_rar)
3778 return -ENOMEM;
3779
3780 netdev_for_each_uc_addr(ha, netdev) {
3781 if (!rar_entries)
3782 break;
3783 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003784 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003785 count++;
3786 }
3787 }
3788 /* write the addresses in reverse order to avoid write combining */
3789 for (; rar_entries > 0 ; rar_entries--)
3790 hw->mac.ops.clear_rar(hw, rar_entries);
3791
3792 return count;
3793}
3794
3795/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003796 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003797 * @netdev: network interface device structure
3798 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003799 * The set_rx_method entry point is called whenever the unicast/multicast
3800 * address list or the network interface flags are updated. This routine is
3801 * responsible for configuring the hardware for proper unicast, multicast and
3802 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003803 **/
Greg Rose7f870472010-01-09 02:25:29 +00003804void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003805{
3806 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3807 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003808 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3809 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003810
3811 /* Check for Promiscuous and All Multicast modes */
3812
3813 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3814
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003815 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003816 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003817 fctrl |= IXGBE_FCTRL_BAM;
3818 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3819 fctrl |= IXGBE_FCTRL_PMCF;
3820
Alexander Duyck28500622010-06-15 09:25:48 +00003821 /* clear the bits we are changing the status of */
3822 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3823
Auke Kok9a799d72007-09-15 14:07:45 -07003824 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003825 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003826 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003827 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003828 /* Only disable hardware filter vlans in promiscuous mode
3829 * if SR-IOV and VMDQ are disabled - otherwise ensure
3830 * that hardware VLAN filters remain enabled.
3831 */
3832 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3833 IXGBE_FLAG_SRIOV_ENABLED)))
3834 ixgbe_vlan_filter_disable(adapter);
3835 else
3836 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003837 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003838 if (netdev->flags & IFF_ALLMULTI) {
3839 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003840 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003841 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003842 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003843 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003844 }
3845
3846 /*
3847 * Write addresses to available RAR registers, if there is not
3848 * sufficient space to store all the addresses then enable
3849 * unicast promiscuous mode
3850 */
3851 count = ixgbe_write_uc_addr_list(netdev);
3852 if (count < 0) {
3853 fctrl |= IXGBE_FCTRL_UPE;
3854 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003855 }
3856
Emil Tantilovcf789592013-10-26 08:13:20 +00003857 /* Write addresses to the MTA, if the attempt fails
3858 * then we should just turn on promiscuous mode so
3859 * that we can at least receive multicast traffic
3860 */
3861 hw->mac.ops.update_mc_addr_list(hw, netdev);
3862 vmolr |= IXGBE_VMOLR_ROMPE;
3863
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003864 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003865 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003866
3867 if (hw->mac.type != ixgbe_mac_82598EB) {
3868 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003869 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3870 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003871 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003872 }
3873
Ben Greear3f2d1c02012-03-08 08:28:41 +00003874 /* This is useful for sniffing bad packets. */
3875 if (adapter->netdev->features & NETIF_F_RXALL) {
3876 /* UPE and MPE will be handled by normal PROMISC logic
3877 * in e1000e_set_rx_mode */
3878 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3879 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3880 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3881
3882 fctrl &= ~(IXGBE_FCTRL_DPF);
3883 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3884 }
3885
Auke Kok9a799d72007-09-15 14:07:45 -07003886 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003887
Patrick McHardyf6469682013-04-19 02:04:27 +00003888 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003889 ixgbe_vlan_strip_enable(adapter);
3890 else
3891 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003892}
3893
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003894static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3895{
3896 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003897
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003898 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3899 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003900 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003901 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003902}
3903
3904static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3905{
3906 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003907
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003908 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003909 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00003910 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003911 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00003912 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003913 }
3914 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003915}
3916
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003917#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003918/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003919 * ixgbe_configure_dcb - Configure DCB hardware
3920 * @adapter: ixgbe adapter struct
3921 *
3922 * This is called by the driver on open to configure the DCB hardware.
3923 * This is also called by the gennetlink interface when reconfiguring
3924 * the DCB state.
3925 */
3926static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3927{
3928 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003929 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003930
Alexander Duyck67ebd792010-08-19 13:34:04 +00003931 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3932 if (hw->mac.type == ixgbe_mac_82598EB)
3933 netif_set_gso_max_size(adapter->netdev, 65536);
3934 return;
3935 }
3936
3937 if (hw->mac.type == ixgbe_mac_82598EB)
3938 netif_set_gso_max_size(adapter->netdev, 32768);
3939
John Fastabendb1208182011-10-15 05:00:10 +00003940#ifdef IXGBE_FCOE
3941 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3942 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3943#endif
3944
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003945 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003946 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003947 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3948 DCB_TX_CONFIG);
3949 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3950 DCB_RX_CONFIG);
3951 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003952 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3953 ixgbe_dcb_hw_ets(&adapter->hw,
3954 adapter->ixgbe_ieee_ets,
3955 max_frame);
3956 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3957 adapter->ixgbe_ieee_pfc->pfc_en,
3958 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003959 }
John Fastabend8187cd42011-02-23 05:58:08 +00003960
3961 /* Enable RSS Hash per TC */
3962 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003963 u32 msb = 0;
3964 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003965
Alexander Duyckd411a932012-06-30 00:14:01 +00003966 while (rss_i) {
3967 msb++;
3968 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003969 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003970
Alexander Duyck4ae63732012-06-22 06:46:33 +00003971 /* write msb to all 8 TCs in one write */
3972 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003973 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003974}
John Fastabend9da712d2011-08-23 03:14:22 +00003975#endif
3976
3977/* Additional bittime to account for IXGBE framing */
3978#define IXGBE_ETH_FRAMING 20
3979
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003980/**
John Fastabend9da712d2011-08-23 03:14:22 +00003981 * ixgbe_hpbthresh - calculate high water mark for flow control
3982 *
3983 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003984 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003985 */
3986static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3987{
3988 struct ixgbe_hw *hw = &adapter->hw;
3989 struct net_device *dev = adapter->netdev;
3990 int link, tc, kb, marker;
3991 u32 dv_id, rx_pba;
3992
3993 /* Calculate max LAN frame size */
3994 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3995
3996#ifdef IXGBE_FCOE
3997 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003998 if ((dev->features & NETIF_F_FCOE_MTU) &&
3999 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4000 (pb == ixgbe_fcoe_get_tc(adapter)))
4001 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004002
4003#endif
John Fastabend9da712d2011-08-23 03:14:22 +00004004 /* Calculate delay value for device */
4005 switch (hw->mac.type) {
4006 case ixgbe_mac_X540:
4007 dv_id = IXGBE_DV_X540(link, tc);
4008 break;
4009 default:
4010 dv_id = IXGBE_DV(link, tc);
4011 break;
4012 }
4013
4014 /* Loopback switch introduces additional latency */
4015 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4016 dv_id += IXGBE_B2BT(tc);
4017
4018 /* Delay value is calculated in bit times convert to KB */
4019 kb = IXGBE_BT2KB(dv_id);
4020 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4021
4022 marker = rx_pba - kb;
4023
4024 /* It is possible that the packet buffer is not large enough
4025 * to provide required headroom. In this case throw an error
4026 * to user and a do the best we can.
4027 */
4028 if (marker < 0) {
4029 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4030 "headroom to support flow control."
4031 "Decrease MTU or number of traffic classes\n", pb);
4032 marker = tc + 1;
4033 }
4034
4035 return marker;
4036}
4037
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004038/**
John Fastabend9da712d2011-08-23 03:14:22 +00004039 * ixgbe_lpbthresh - calculate low water mark for for flow control
4040 *
4041 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004042 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004043 */
4044static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
4045{
4046 struct ixgbe_hw *hw = &adapter->hw;
4047 struct net_device *dev = adapter->netdev;
4048 int tc;
4049 u32 dv_id;
4050
4051 /* Calculate max LAN frame size */
4052 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4053
4054 /* Calculate delay value for device */
4055 switch (hw->mac.type) {
4056 case ixgbe_mac_X540:
4057 dv_id = IXGBE_LOW_DV_X540(tc);
4058 break;
4059 default:
4060 dv_id = IXGBE_LOW_DV(tc);
4061 break;
4062 }
4063
4064 /* Delay value is calculated in bit times convert to KB */
4065 return IXGBE_BT2KB(dv_id);
4066}
4067
4068/*
4069 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4070 */
4071static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4072{
4073 struct ixgbe_hw *hw = &adapter->hw;
4074 int num_tc = netdev_get_num_tc(adapter->netdev);
4075 int i;
4076
4077 if (!num_tc)
4078 num_tc = 1;
4079
4080 hw->fc.low_water = ixgbe_lpbthresh(adapter);
4081
4082 for (i = 0; i < num_tc; i++) {
4083 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4084
4085 /* Low water marks must not be larger than high water marks */
4086 if (hw->fc.low_water > hw->fc.high_water[i])
4087 hw->fc.low_water = 0;
4088 }
4089}
John Fastabend80605c652011-05-02 12:34:10 +00004090
4091static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4092{
John Fastabend80605c652011-05-02 12:34:10 +00004093 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004094 int hdrm;
4095 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004096
4097 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4098 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004099 hdrm = 32 << adapter->fdir_pballoc;
4100 else
4101 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004102
Alexander Duyckf7e10272011-07-21 00:40:35 +00004103 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004104 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004105}
4106
Alexander Duycke4911d52011-05-11 07:18:52 +00004107static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4108{
4109 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004110 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004111 struct ixgbe_fdir_filter *filter;
4112
4113 spin_lock(&adapter->fdir_perfect_lock);
4114
4115 if (!hlist_empty(&adapter->fdir_filter_list))
4116 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4117
Sasha Levinb67bfe02013-02-27 17:06:00 -08004118 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004119 &adapter->fdir_filter_list, fdir_node) {
4120 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004121 &filter->filter,
4122 filter->sw_idx,
4123 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4124 IXGBE_FDIR_DROP_QUEUE :
4125 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004126 }
4127
4128 spin_unlock(&adapter->fdir_perfect_lock);
4129}
4130
John Fastabend2a47fa42013-11-06 09:54:52 -08004131static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4132 struct ixgbe_adapter *adapter)
4133{
4134 struct ixgbe_hw *hw = &adapter->hw;
4135 u32 vmolr;
4136
4137 /* No unicast promiscuous support for VMDQ devices. */
4138 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4139 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4140
4141 /* clear the affected bit */
4142 vmolr &= ~IXGBE_VMOLR_MPE;
4143
4144 if (dev->flags & IFF_ALLMULTI) {
4145 vmolr |= IXGBE_VMOLR_MPE;
4146 } else {
4147 vmolr |= IXGBE_VMOLR_ROMPE;
4148 hw->mac.ops.update_mc_addr_list(hw, dev);
4149 }
4150 ixgbe_write_uc_addr_list(adapter->netdev);
4151 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4152}
4153
4154static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4155 u8 *addr, u16 pool)
4156{
4157 struct ixgbe_hw *hw = &adapter->hw;
4158 unsigned int entry;
4159
4160 entry = hw->mac.num_rar_entries - pool;
4161 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4162}
4163
4164static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4165{
4166 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4167 int rss_i = vadapter->netdev->real_num_rx_queues;
4168 struct ixgbe_hw *hw = &adapter->hw;
4169 u16 pool = vadapter->pool;
4170 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4171 IXGBE_PSRTYPE_UDPHDR |
4172 IXGBE_PSRTYPE_IPV4HDR |
4173 IXGBE_PSRTYPE_L2HDR |
4174 IXGBE_PSRTYPE_IPV6HDR;
4175
4176 if (hw->mac.type == ixgbe_mac_82598EB)
4177 return;
4178
4179 if (rss_i > 3)
4180 psrtype |= 2 << 29;
4181 else if (rss_i > 1)
4182 psrtype |= 1 << 29;
4183
4184 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4185}
4186
4187/**
4188 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4189 * @rx_ring: ring to free buffers from
4190 **/
4191static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4192{
4193 struct device *dev = rx_ring->dev;
4194 unsigned long size;
4195 u16 i;
4196
4197 /* ring already cleared, nothing to do */
4198 if (!rx_ring->rx_buffer_info)
4199 return;
4200
4201 /* Free all the Rx ring sk_buffs */
4202 for (i = 0; i < rx_ring->count; i++) {
4203 struct ixgbe_rx_buffer *rx_buffer;
4204
4205 rx_buffer = &rx_ring->rx_buffer_info[i];
4206 if (rx_buffer->skb) {
4207 struct sk_buff *skb = rx_buffer->skb;
4208 if (IXGBE_CB(skb)->page_released) {
4209 dma_unmap_page(dev,
4210 IXGBE_CB(skb)->dma,
4211 ixgbe_rx_bufsz(rx_ring),
4212 DMA_FROM_DEVICE);
4213 IXGBE_CB(skb)->page_released = false;
4214 }
4215 dev_kfree_skb(skb);
4216 }
4217 rx_buffer->skb = NULL;
4218 if (rx_buffer->dma)
4219 dma_unmap_page(dev, rx_buffer->dma,
4220 ixgbe_rx_pg_size(rx_ring),
4221 DMA_FROM_DEVICE);
4222 rx_buffer->dma = 0;
4223 if (rx_buffer->page)
4224 __free_pages(rx_buffer->page,
4225 ixgbe_rx_pg_order(rx_ring));
4226 rx_buffer->page = NULL;
4227 }
4228
4229 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4230 memset(rx_ring->rx_buffer_info, 0, size);
4231
4232 /* Zero out the descriptor ring */
4233 memset(rx_ring->desc, 0, rx_ring->size);
4234
4235 rx_ring->next_to_alloc = 0;
4236 rx_ring->next_to_clean = 0;
4237 rx_ring->next_to_use = 0;
4238}
4239
4240static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4241 struct ixgbe_ring *rx_ring)
4242{
4243 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4244 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4245
4246 /* shutdown specific queue receive and wait for dma to settle */
4247 ixgbe_disable_rx_queue(adapter, rx_ring);
4248 usleep_range(10000, 20000);
4249 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4250 ixgbe_clean_rx_ring(rx_ring);
4251 rx_ring->l2_accel_priv = NULL;
4252}
4253
4254int ixgbe_fwd_ring_down(struct net_device *vdev,
4255 struct ixgbe_fwd_adapter *accel)
4256{
4257 struct ixgbe_adapter *adapter = accel->real_adapter;
4258 unsigned int rxbase = accel->rx_base_queue;
4259 unsigned int txbase = accel->tx_base_queue;
4260 int i;
4261
4262 netif_tx_stop_all_queues(vdev);
4263
4264 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4265 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4266 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4267 }
4268
4269 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4270 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4271 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4272 }
4273
4274
4275 return 0;
4276}
4277
4278static int ixgbe_fwd_ring_up(struct net_device *vdev,
4279 struct ixgbe_fwd_adapter *accel)
4280{
4281 struct ixgbe_adapter *adapter = accel->real_adapter;
4282 unsigned int rxbase, txbase, queues;
4283 int i, baseq, err = 0;
4284
4285 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4286 return 0;
4287
4288 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4289 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4290 accel->pool, adapter->num_rx_pools,
4291 baseq, baseq + adapter->num_rx_queues_per_pool,
4292 adapter->fwd_bitmask);
4293
4294 accel->netdev = vdev;
4295 accel->rx_base_queue = rxbase = baseq;
4296 accel->tx_base_queue = txbase = baseq;
4297
4298 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4299 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4300
4301 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4302 adapter->rx_ring[rxbase + i]->netdev = vdev;
4303 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4304 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4305 }
4306
4307 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4308 adapter->tx_ring[txbase + i]->netdev = vdev;
4309 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4310 }
4311
4312 queues = min_t(unsigned int,
4313 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4314 err = netif_set_real_num_tx_queues(vdev, queues);
4315 if (err)
4316 goto fwd_queue_err;
4317
4318 queues = min_t(unsigned int,
4319 adapter->num_rx_queues_per_pool, vdev->num_rx_queues);
4320 err = netif_set_real_num_rx_queues(vdev, queues);
4321 if (err)
4322 goto fwd_queue_err;
4323
4324 if (is_valid_ether_addr(vdev->dev_addr))
4325 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4326
4327 ixgbe_fwd_psrtype(accel);
4328 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4329 return err;
4330fwd_queue_err:
4331 ixgbe_fwd_ring_down(vdev, accel);
4332 return err;
4333}
4334
4335static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4336{
4337 struct net_device *upper;
4338 struct list_head *iter;
4339 int err;
4340
4341 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4342 if (netif_is_macvlan(upper)) {
4343 struct macvlan_dev *dfwd = netdev_priv(upper);
4344 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4345
4346 if (dfwd->fwd_priv) {
4347 err = ixgbe_fwd_ring_up(upper, vadapter);
4348 if (err)
4349 continue;
4350 }
4351 }
4352 }
4353}
4354
Auke Kok9a799d72007-09-15 14:07:45 -07004355static void ixgbe_configure(struct ixgbe_adapter *adapter)
4356{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004357 struct ixgbe_hw *hw = &adapter->hw;
4358
John Fastabend80605c652011-05-02 12:34:10 +00004359 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004360#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004361 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004362#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004363 /*
4364 * We must restore virtualization before VLANs or else
4365 * the VLVF registers will not be populated
4366 */
4367 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004368
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004369 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004370 ixgbe_restore_vlan(adapter);
4371
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004372 switch (hw->mac.type) {
4373 case ixgbe_mac_82599EB:
4374 case ixgbe_mac_X540:
4375 hw->mac.ops.disable_rx_buff(hw);
4376 break;
4377 default:
4378 break;
4379 }
4380
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004381 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004382 ixgbe_init_fdir_signature_82599(&adapter->hw,
4383 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004384 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4385 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4386 adapter->fdir_pballoc);
4387 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004388 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004389
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004390 switch (hw->mac.type) {
4391 case ixgbe_mac_82599EB:
4392 case ixgbe_mac_X540:
4393 hw->mac.ops.enable_rx_buff(hw);
4394 break;
4395 default:
4396 break;
4397 }
4398
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004399#ifdef IXGBE_FCOE
4400 /* configure FCoE L2 filters, redirection table, and Rx control */
4401 ixgbe_configure_fcoe(adapter);
4402
4403#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004404 ixgbe_configure_tx(adapter);
4405 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004406 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004407}
4408
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004409static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4410{
4411 switch (hw->phy.type) {
4412 case ixgbe_phy_sfp_avago:
4413 case ixgbe_phy_sfp_ftl:
4414 case ixgbe_phy_sfp_intel:
4415 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004416 case ixgbe_phy_sfp_passive_tyco:
4417 case ixgbe_phy_sfp_passive_unknown:
4418 case ixgbe_phy_sfp_active_unknown:
4419 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004420 case ixgbe_phy_qsfp_passive_unknown:
4421 case ixgbe_phy_qsfp_active_unknown:
4422 case ixgbe_phy_qsfp_intel:
4423 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004424 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004425 case ixgbe_phy_nl:
4426 if (hw->mac.type == ixgbe_mac_82598EB)
4427 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004428 default:
4429 return false;
4430 }
4431}
4432
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004433/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004434 * ixgbe_sfp_link_config - set up SFP+ link
4435 * @adapter: pointer to private adapter struct
4436 **/
4437static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4438{
Alexander Duyck70864002011-04-27 09:13:56 +00004439 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004440 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004441 * is that an SFP was inserted/removed after the reset
4442 * but before SFP detection was enabled. As such the best
4443 * solution is to just start searching as soon as we start
4444 */
4445 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4446 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004447
Alexander Duyck70864002011-04-27 09:13:56 +00004448 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004449}
4450
4451/**
4452 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004453 * @hw: pointer to private hardware struct
4454 *
4455 * Returns 0 on success, negative on failure
4456 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004457static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004458{
Josh Hay3d292262012-12-15 03:28:19 +00004459 u32 speed;
4460 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004461 u32 ret = IXGBE_ERR_LINK_SETUP;
4462
4463 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004464 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004465
4466 if (ret)
4467 goto link_cfg_out;
4468
Josh Hay3d292262012-12-15 03:28:19 +00004469 speed = hw->phy.autoneg_advertised;
4470 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4471 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4472 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004473 if (ret)
4474 goto link_cfg_out;
4475
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004476 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004477 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004478link_cfg_out:
4479 return ret;
4480}
4481
Alexander Duycka34bcff2010-08-19 13:39:20 +00004482static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004483{
Auke Kok9a799d72007-09-15 14:07:45 -07004484 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004485 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004486
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004487 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004488 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4489 IXGBE_GPIE_OCD;
4490 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004491 /*
4492 * use EIAM to auto-mask when MSI-X interrupt is asserted
4493 * this saves a register write for every interrupt
4494 */
4495 switch (hw->mac.type) {
4496 case ixgbe_mac_82598EB:
4497 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4498 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004499 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004500 case ixgbe_mac_X540:
4501 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004502 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4503 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4504 break;
4505 }
4506 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004507 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4508 * specifically only auto mask tx and rx interrupts */
4509 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004510 }
4511
Alexander Duycka34bcff2010-08-19 13:39:20 +00004512 /* XXX: to interrupt immediately for EICS writes, enable this */
4513 /* gpie |= IXGBE_GPIE_EIMEN; */
4514
4515 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4516 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004517
4518 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4519 case IXGBE_82599_VMDQ_8Q_MASK:
4520 gpie |= IXGBE_GPIE_VTMODE_16;
4521 break;
4522 case IXGBE_82599_VMDQ_4Q_MASK:
4523 gpie |= IXGBE_GPIE_VTMODE_32;
4524 break;
4525 default:
4526 gpie |= IXGBE_GPIE_VTMODE_64;
4527 break;
4528 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004529 }
4530
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004531 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004532 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4533 switch (adapter->hw.mac.type) {
4534 case ixgbe_mac_82599EB:
4535 gpie |= IXGBE_SDP0_GPIEN;
4536 break;
4537 case ixgbe_mac_X540:
4538 gpie |= IXGBE_EIMS_TS;
4539 break;
4540 default:
4541 break;
4542 }
4543 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004544
Alexander Duycka34bcff2010-08-19 13:39:20 +00004545 /* Enable fan failure interrupt */
4546 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004547 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004548
Don Skidmore2698b202011-04-13 07:01:52 +00004549 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004550 gpie |= IXGBE_SDP1_GPIEN;
4551 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004552 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004553
4554 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4555}
4556
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004557static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004558{
4559 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004560 struct net_device *upper;
4561 struct list_head *iter;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004562 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004563 u32 ctrl_ext;
4564
4565 ixgbe_get_hw_control(adapter);
4566 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004567
Auke Kok9a799d72007-09-15 14:07:45 -07004568 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4569 ixgbe_configure_msix(adapter);
4570 else
4571 ixgbe_configure_msi_and_legacy(adapter);
4572
Emil Tantilovec74a472012-09-20 03:33:56 +00004573 /* enable the optics for 82599 SFP+ fiber */
4574 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004575 hw->mac.ops.enable_tx_laser(hw);
4576
Auke Kok9a799d72007-09-15 14:07:45 -07004577 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004578 ixgbe_napi_enable_all(adapter);
4579
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004580 if (ixgbe_is_sfp(hw)) {
4581 ixgbe_sfp_link_config(adapter);
4582 } else {
4583 err = ixgbe_non_sfp_link_config(hw);
4584 if (err)
4585 e_err(probe, "link_config FAILED %d\n", err);
4586 }
4587
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004588 /* clear any pending interrupts, may auto mask */
4589 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004590 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004591
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004592 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004593 * If this adapter has a fan, check to see if we had a failure
4594 * before we enabled the interrupt.
4595 */
4596 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4597 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4598 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004599 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004600 }
4601
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004602 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004603 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004604
John Fastabend2a47fa42013-11-06 09:54:52 -08004605 /* enable any upper devices */
4606 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4607 if (netif_is_macvlan(upper)) {
4608 struct macvlan_dev *vlan = netdev_priv(upper);
4609
4610 if (vlan->fwd_priv)
4611 netif_tx_start_all_queues(upper);
4612 }
4613 }
4614
Auke Kok9a799d72007-09-15 14:07:45 -07004615 /* bring the link up in the watchdog, this could race with our first
4616 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004617 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4618 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004619 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004620
4621 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4622 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4623 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4624 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004625}
4626
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004627void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4628{
4629 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004630 /* put off any impending NetWatchDogTimeout */
4631 adapter->netdev->trans_start = jiffies;
4632
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004633 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004634 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004635 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004636 /*
4637 * If SR-IOV enabled then wait a bit before bringing the adapter
4638 * back up to give the VFs time to respond to the reset. The
4639 * two second wait is based upon the watchdog timer cycle in
4640 * the VF driver.
4641 */
4642 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4643 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004644 ixgbe_up(adapter);
4645 clear_bit(__IXGBE_RESETTING, &adapter->state);
4646}
4647
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004648void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004649{
4650 /* hardware has been reset, we need to reload some things */
4651 ixgbe_configure(adapter);
4652
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004653 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004654}
4655
4656void ixgbe_reset(struct ixgbe_adapter *adapter)
4657{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004658 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004659 int err;
4660
Alexander Duyck70864002011-04-27 09:13:56 +00004661 /* lock SFP init bit to prevent race conditions with the watchdog */
4662 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4663 usleep_range(1000, 2000);
4664
4665 /* clear all SFP and link config related flags while holding SFP_INIT */
4666 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4667 IXGBE_FLAG2_SFP_NEEDS_RESET);
4668 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4669
Don Skidmore8ca783a2009-05-26 20:40:47 -07004670 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004671 switch (err) {
4672 case 0:
4673 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004674 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004675 break;
4676 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004677 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004678 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004679 case IXGBE_ERR_EEPROM_VERSION:
4680 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004681 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004682 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004683 "your hardware. If you are experiencing problems "
4684 "please contact your Intel or hardware "
4685 "representative who provided you with this "
4686 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004687 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004688 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004689 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004690 }
Auke Kok9a799d72007-09-15 14:07:45 -07004691
Alexander Duyck70864002011-04-27 09:13:56 +00004692 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4693
Auke Kok9a799d72007-09-15 14:07:45 -07004694 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004695 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004696
4697 /* update SAN MAC vmdq pool selection */
4698 if (hw->mac.san_mac_rar_index)
4699 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004700
Jacob Keller8fecf672013-06-21 08:14:32 +00004701 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004702 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004703}
4704
Auke Kok9a799d72007-09-15 14:07:45 -07004705/**
Auke Kok9a799d72007-09-15 14:07:45 -07004706 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004707 * @tx_ring: ring to be cleaned
4708 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004709static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004710{
4711 struct ixgbe_tx_buffer *tx_buffer_info;
4712 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004713 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004714
Alexander Duyck84418e32010-08-19 13:40:54 +00004715 /* ring already cleared, nothing to do */
4716 if (!tx_ring->tx_buffer_info)
4717 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004718
Alexander Duyck84418e32010-08-19 13:40:54 +00004719 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004720 for (i = 0; i < tx_ring->count; i++) {
4721 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004722 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004723 }
4724
John Fastabenddad8a3b2012-04-23 12:22:39 +00004725 netdev_tx_reset_queue(txring_txq(tx_ring));
4726
Auke Kok9a799d72007-09-15 14:07:45 -07004727 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4728 memset(tx_ring->tx_buffer_info, 0, size);
4729
4730 /* Zero out the descriptor ring */
4731 memset(tx_ring->desc, 0, tx_ring->size);
4732
4733 tx_ring->next_to_use = 0;
4734 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004735}
4736
4737/**
Auke Kok9a799d72007-09-15 14:07:45 -07004738 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4739 * @adapter: board private structure
4740 **/
4741static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4742{
4743 int i;
4744
4745 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004746 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004747}
4748
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004749/**
4750 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4751 * @adapter: board private structure
4752 **/
4753static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4754{
4755 int i;
4756
4757 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004758 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004759}
4760
Alexander Duycke4911d52011-05-11 07:18:52 +00004761static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4762{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004763 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004764 struct ixgbe_fdir_filter *filter;
4765
4766 spin_lock(&adapter->fdir_perfect_lock);
4767
Sasha Levinb67bfe02013-02-27 17:06:00 -08004768 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004769 &adapter->fdir_filter_list, fdir_node) {
4770 hlist_del(&filter->fdir_node);
4771 kfree(filter);
4772 }
4773 adapter->fdir_filter_count = 0;
4774
4775 spin_unlock(&adapter->fdir_perfect_lock);
4776}
4777
Auke Kok9a799d72007-09-15 14:07:45 -07004778void ixgbe_down(struct ixgbe_adapter *adapter)
4779{
4780 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004781 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004782 struct net_device *upper;
4783 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004784 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004785 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004786
4787 /* signal that we are down to the interrupt handler */
4788 set_bit(__IXGBE_DOWN, &adapter->state);
4789
4790 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004791 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4792 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004793
Yi Zou2d39d572011-01-06 14:29:56 +00004794 /* disable all enabled rx queues */
4795 for (i = 0; i < adapter->num_rx_queues; i++)
4796 /* this call also flushes the previous write */
4797 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4798
Don Skidmore032b4322011-03-18 09:32:53 +00004799 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004800
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004801 netif_tx_stop_all_queues(netdev);
4802
Alexander Duyck70864002011-04-27 09:13:56 +00004803 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004804 netif_carrier_off(netdev);
4805 netif_tx_disable(netdev);
4806
John Fastabend2a47fa42013-11-06 09:54:52 -08004807 /* disable any upper devices */
4808 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4809 if (netif_is_macvlan(upper)) {
4810 struct macvlan_dev *vlan = netdev_priv(upper);
4811
4812 if (vlan->fwd_priv) {
4813 netif_tx_stop_all_queues(upper);
4814 netif_carrier_off(upper);
4815 netif_tx_disable(upper);
4816 }
4817 }
4818 }
4819
John Fastabendc0dfb902010-04-27 02:13:39 +00004820 ixgbe_irq_disable(adapter);
4821
4822 ixgbe_napi_disable_all(adapter);
4823
Alexander Duyckd034acf2011-04-27 09:25:34 +00004824 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4825 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004826 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4827
4828 del_timer_sync(&adapter->service_timer);
4829
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004830 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004831 /* Clear EITR Select mapping */
4832 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4833
4834 /* Mark all the VFs as inactive */
4835 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004836 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004837
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004838 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004839 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004840
Auke Kok9a799d72007-09-15 14:07:45 -07004841 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004842 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004843 }
4844
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004845 /* disable transmits in the hardware now that interrupts are off */
4846 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004847 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004848 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004849 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004850
4851 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004852 switch (hw->mac.type) {
4853 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004854 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004855 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004856 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4857 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004858 break;
4859 default:
4860 break;
4861 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004862
Paul Larson6f4a0e42008-06-24 17:00:56 -07004863 if (!pci_channel_offline(adapter->pdev))
4864 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004865
Emil Tantilovec74a472012-09-20 03:33:56 +00004866 /* power down the optics for 82599 SFP+ fiber */
4867 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004868 hw->mac.ops.disable_tx_laser(hw);
4869
Auke Kok9a799d72007-09-15 14:07:45 -07004870 ixgbe_clean_all_tx_rings(adapter);
4871 ixgbe_clean_all_rx_rings(adapter);
4872
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004873#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004874 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004875 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004876#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004877}
4878
Auke Kok9a799d72007-09-15 14:07:45 -07004879/**
Auke Kok9a799d72007-09-15 14:07:45 -07004880 * ixgbe_tx_timeout - Respond to a Tx Hang
4881 * @netdev: network interface device structure
4882 **/
4883static void ixgbe_tx_timeout(struct net_device *netdev)
4884{
4885 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4886
4887 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004888 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004889}
4890
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004891/**
Auke Kok9a799d72007-09-15 14:07:45 -07004892 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4893 * @adapter: board private structure to initialize
4894 *
4895 * ixgbe_sw_init initializes the Adapter private data structure.
4896 * Fields are initialized based on PCI device information and
4897 * OS network device settings (MTU size).
4898 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004899static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004900{
4901 struct ixgbe_hw *hw = &adapter->hw;
4902 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004903 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004904 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004905#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004906 int j;
4907 struct tc_configuration *tc;
4908#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004909
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004910 /* PCI config space info */
4911
4912 hw->vendor_id = pdev->vendor;
4913 hw->device_id = pdev->device;
4914 hw->revision_id = pdev->revision;
4915 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4916 hw->subsystem_device_id = pdev->subsystem_device;
4917
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004918 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004919 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004920 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004921 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4922 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004923 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4924 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004925 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4926 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004927 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4928#ifdef CONFIG_IXGBE_DCA
4929 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4930#endif
4931#ifdef IXGBE_FCOE
4932 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4933 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4934#ifdef CONFIG_IXGBE_DCB
4935 /* Default traffic class to use for FCoE */
4936 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4937#endif /* CONFIG_IXGBE_DCB */
4938#endif /* IXGBE_FCOE */
4939
4940 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004941 switch (hw->mac.type) {
4942 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004943 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4944 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4945
Don Skidmorebf069c92009-05-07 10:39:54 +00004946 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4947 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004948
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004949 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004950 adapter->ring_feature[RING_F_FDIR].limit = 0;
4951 adapter->atr_sample_rate = 0;
4952 adapter->fdir_pballoc = 0;
4953#ifdef IXGBE_FCOE
4954 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4955 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4956#ifdef CONFIG_IXGBE_DCB
4957 adapter->fcoe.up = 0;
4958#endif /* IXGBE_DCB */
4959#endif /* IXGBE_FCOE */
4960 break;
4961 case ixgbe_mac_82599EB:
4962 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4963 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004964 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004965 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004966 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4967 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4968 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004969 break;
4970 default:
4971 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004972 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004973
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004974#ifdef IXGBE_FCOE
4975 /* FCoE support exists, always init the FCoE lock */
4976 spin_lock_init(&adapter->fcoe.lock);
4977
4978#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004979 /* n-tuple support exists, always init our spinlock */
4980 spin_lock_init(&adapter->fdir_perfect_lock);
4981
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004982#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004983 switch (hw->mac.type) {
4984 case ixgbe_mac_X540:
4985 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4986 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4987 break;
4988 default:
4989 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4990 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4991 break;
4992 }
4993
Alexander Duyck2f90b862008-11-20 20:52:10 -08004994 /* Configure DCB traffic classes */
4995 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4996 tc = &adapter->dcb_cfg.tc_config[j];
4997 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4998 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4999 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5000 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5001 tc->dcb_pfc = pfc_disabled;
5002 }
John Fastabend4de2a022011-09-27 03:52:01 +00005003
5004 /* Initialize default user to priority mapping, UPx->TC0 */
5005 tc = &adapter->dcb_cfg.tc_config[0];
5006 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5007 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5008
Alexander Duyck2f90b862008-11-20 20:52:10 -08005009 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5010 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005011 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005012 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005013 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005014 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5015 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005016
5017#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005018
5019 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005020 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005021 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005022 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005023 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5024 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005025 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005026
Alexander Duyck99d74482012-05-09 08:09:25 +00005027#ifdef CONFIG_PCI_IOV
5028 /* assign number of SR-IOV VFs */
5029 if (hw->mac.type != ixgbe_mac_82598EB)
5030 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
5031
5032#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005033 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005034 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005035 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005036
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005037 /* set default ring sizes */
5038 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5039 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5040
Alexander Duyckbd198052011-06-11 01:45:08 +00005041 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005042 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005043
Auke Kok9a799d72007-09-15 14:07:45 -07005044 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005045 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005046 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005047 return -EIO;
5048 }
5049
John Fastabend2a47fa42013-11-06 09:54:52 -08005050 /* PF holds first pool slot */
5051 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005052 set_bit(__IXGBE_DOWN, &adapter->state);
5053
5054 return 0;
5055}
5056
5057/**
5058 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005059 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005060 *
5061 * Return 0 on success, negative on failure
5062 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005063int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005064{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005065 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005066 int orig_node = dev_to_node(dev);
5067 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005068 int size;
5069
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005070 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005071
5072 if (tx_ring->q_vector)
5073 numa_node = tx_ring->q_vector->numa_node;
5074
5075 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005076 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005077 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005078 if (!tx_ring->tx_buffer_info)
5079 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005080
5081 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005082 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005083 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005084
Alexander Duyckde88eee2012-02-08 07:49:59 +00005085 set_dev_node(dev, numa_node);
5086 tx_ring->desc = dma_alloc_coherent(dev,
5087 tx_ring->size,
5088 &tx_ring->dma,
5089 GFP_KERNEL);
5090 set_dev_node(dev, orig_node);
5091 if (!tx_ring->desc)
5092 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5093 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005094 if (!tx_ring->desc)
5095 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005096
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005097 tx_ring->next_to_use = 0;
5098 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005099 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005100
5101err:
5102 vfree(tx_ring->tx_buffer_info);
5103 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005104 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005105 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005106}
5107
5108/**
Alexander Duyck69888672008-09-11 20:05:39 -07005109 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5110 * @adapter: board private structure
5111 *
5112 * If this function returns with an error, then it's possible one or
5113 * more of the rings is populated (while the rest are not). It is the
5114 * callers duty to clean those orphaned rings.
5115 *
5116 * Return 0 on success, negative on failure
5117 **/
5118static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5119{
5120 int i, err = 0;
5121
5122 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005123 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005124 if (!err)
5125 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005126
Emil Tantilov396e7992010-07-01 20:05:12 +00005127 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005128 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005129 }
5130
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005131 return 0;
5132err_setup_tx:
5133 /* rewind the index freeing the rings as we go */
5134 while (i--)
5135 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005136 return err;
5137}
5138
5139/**
Auke Kok9a799d72007-09-15 14:07:45 -07005140 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005141 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005142 *
5143 * Returns 0 on success, negative on failure
5144 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005145int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005146{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005147 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005148 int orig_node = dev_to_node(dev);
5149 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005150 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005151
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005152 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005153
5154 if (rx_ring->q_vector)
5155 numa_node = rx_ring->q_vector->numa_node;
5156
5157 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005158 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005159 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005160 if (!rx_ring->rx_buffer_info)
5161 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005162
Auke Kok9a799d72007-09-15 14:07:45 -07005163 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005164 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5165 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005166
Alexander Duyckde88eee2012-02-08 07:49:59 +00005167 set_dev_node(dev, numa_node);
5168 rx_ring->desc = dma_alloc_coherent(dev,
5169 rx_ring->size,
5170 &rx_ring->dma,
5171 GFP_KERNEL);
5172 set_dev_node(dev, orig_node);
5173 if (!rx_ring->desc)
5174 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5175 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005176 if (!rx_ring->desc)
5177 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005178
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005179 rx_ring->next_to_clean = 0;
5180 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005181
5182 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005183err:
5184 vfree(rx_ring->rx_buffer_info);
5185 rx_ring->rx_buffer_info = NULL;
5186 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005187 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005188}
5189
5190/**
Alexander Duyck69888672008-09-11 20:05:39 -07005191 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5192 * @adapter: board private structure
5193 *
5194 * If this function returns with an error, then it's possible one or
5195 * more of the rings is populated (while the rest are not). It is the
5196 * callers duty to clean those orphaned rings.
5197 *
5198 * Return 0 on success, negative on failure
5199 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005200static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5201{
5202 int i, err = 0;
5203
5204 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005205 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005206 if (!err)
5207 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005208
Emil Tantilov396e7992010-07-01 20:05:12 +00005209 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005210 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005211 }
5212
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005213#ifdef IXGBE_FCOE
5214 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5215 if (!err)
5216#endif
5217 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005218err_setup_rx:
5219 /* rewind the index freeing the rings as we go */
5220 while (i--)
5221 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005222 return err;
5223}
5224
5225/**
Auke Kok9a799d72007-09-15 14:07:45 -07005226 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005227 * @tx_ring: Tx descriptor ring for a specific queue
5228 *
5229 * Free all transmit software resources
5230 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005231void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005232{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005233 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005234
5235 vfree(tx_ring->tx_buffer_info);
5236 tx_ring->tx_buffer_info = NULL;
5237
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005238 /* if not set, then don't free */
5239 if (!tx_ring->desc)
5240 return;
5241
5242 dma_free_coherent(tx_ring->dev, tx_ring->size,
5243 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005244
5245 tx_ring->desc = NULL;
5246}
5247
5248/**
5249 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5250 * @adapter: board private structure
5251 *
5252 * Free all transmit software resources
5253 **/
5254static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5255{
5256 int i;
5257
5258 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005259 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005260 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005261}
5262
5263/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005264 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005265 * @rx_ring: ring to clean the resources from
5266 *
5267 * Free all receive software resources
5268 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005269void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005270{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005271 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005272
5273 vfree(rx_ring->rx_buffer_info);
5274 rx_ring->rx_buffer_info = NULL;
5275
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005276 /* if not set, then don't free */
5277 if (!rx_ring->desc)
5278 return;
5279
5280 dma_free_coherent(rx_ring->dev, rx_ring->size,
5281 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005282
5283 rx_ring->desc = NULL;
5284}
5285
5286/**
5287 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5288 * @adapter: board private structure
5289 *
5290 * Free all receive software resources
5291 **/
5292static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5293{
5294 int i;
5295
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005296#ifdef IXGBE_FCOE
5297 ixgbe_free_fcoe_ddp_resources(adapter);
5298
5299#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005300 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005301 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005302 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005303}
5304
5305/**
Auke Kok9a799d72007-09-15 14:07:45 -07005306 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5307 * @netdev: network interface device structure
5308 * @new_mtu: new value for maximum frame size
5309 *
5310 * Returns 0 on success, negative on failure
5311 **/
5312static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5313{
5314 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5315 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5316
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005317 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005318 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5319 return -EINVAL;
5320
5321 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005322 * For 82599EB we cannot allow legacy VFs to enable their receive
5323 * paths when MTU greater than 1500 is configured. So display a
5324 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005325 */
5326 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5327 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005328 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005329 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005330
Emil Tantilov396e7992010-07-01 20:05:12 +00005331 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005332
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005333 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005334 netdev->mtu = new_mtu;
5335
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005336 if (netif_running(netdev))
5337 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005338
5339 return 0;
5340}
5341
5342/**
5343 * ixgbe_open - Called when a network interface is made active
5344 * @netdev: network interface device structure
5345 *
5346 * Returns 0 on success, negative value on failure
5347 *
5348 * The open entry point is called when a network interface is made
5349 * active by the system (IFF_UP). At this point all resources needed
5350 * for transmit and receive operations are allocated, the interrupt
5351 * handler is registered with the OS, the watchdog timer is started,
5352 * and the stack is notified that the interface is ready.
5353 **/
5354static int ixgbe_open(struct net_device *netdev)
5355{
5356 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005357 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005358
Auke Kok4bebfaa2008-02-11 09:26:01 -08005359 /* disallow open during test */
5360 if (test_bit(__IXGBE_TESTING, &adapter->state))
5361 return -EBUSY;
5362
Jesse Brandeburg54386462009-04-17 20:44:27 +00005363 netif_carrier_off(netdev);
5364
Auke Kok9a799d72007-09-15 14:07:45 -07005365 /* allocate transmit descriptors */
5366 err = ixgbe_setup_all_tx_resources(adapter);
5367 if (err)
5368 goto err_setup_tx;
5369
Auke Kok9a799d72007-09-15 14:07:45 -07005370 /* allocate receive descriptors */
5371 err = ixgbe_setup_all_rx_resources(adapter);
5372 if (err)
5373 goto err_setup_rx;
5374
5375 ixgbe_configure(adapter);
5376
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005377 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005378 if (err)
5379 goto err_req_irq;
5380
Alexander Duyckac802f52012-07-12 05:52:53 +00005381 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005382 if (adapter->num_rx_pools > 1)
5383 queues = adapter->num_rx_queues_per_pool;
5384 else
5385 queues = adapter->num_tx_queues;
5386
5387 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005388 if (err)
5389 goto err_set_queues;
5390
John Fastabend2a47fa42013-11-06 09:54:52 -08005391 if (adapter->num_rx_pools > 1 &&
5392 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5393 queues = IXGBE_MAX_L2A_QUEUES;
5394 else
5395 queues = adapter->num_rx_queues;
5396 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005397 if (err)
5398 goto err_set_queues;
5399
Jacob Keller1a71ab22012-08-25 03:54:19 +00005400 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005401
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005402 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005403
5404 return 0;
5405
Alexander Duyckac802f52012-07-12 05:52:53 +00005406err_set_queues:
5407 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005408err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005409 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005410err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005411 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005412err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005413 ixgbe_reset(adapter);
5414
5415 return err;
5416}
5417
5418/**
5419 * ixgbe_close - Disables a network interface
5420 * @netdev: network interface device structure
5421 *
5422 * Returns 0, this is not allowed to fail
5423 *
5424 * The close entry point is called when an interface is de-activated
5425 * by the OS. The hardware is still under the drivers control, but
5426 * needs to be disabled. A global MAC reset is issued to stop the
5427 * hardware, and all transmit and receive resources are freed.
5428 **/
5429static int ixgbe_close(struct net_device *netdev)
5430{
5431 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005432
Jacob Keller1a71ab22012-08-25 03:54:19 +00005433 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005434
Auke Kok9a799d72007-09-15 14:07:45 -07005435 ixgbe_down(adapter);
5436 ixgbe_free_irq(adapter);
5437
Alexander Duycke4911d52011-05-11 07:18:52 +00005438 ixgbe_fdir_filter_exit(adapter);
5439
Auke Kok9a799d72007-09-15 14:07:45 -07005440 ixgbe_free_all_tx_resources(adapter);
5441 ixgbe_free_all_rx_resources(adapter);
5442
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005443 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005444
5445 return 0;
5446}
5447
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005448#ifdef CONFIG_PM
5449static int ixgbe_resume(struct pci_dev *pdev)
5450{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005451 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5452 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005453 u32 err;
5454
5455 pci_set_power_state(pdev, PCI_D0);
5456 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005457 /*
5458 * pci_restore_state clears dev->state_saved so call
5459 * pci_save_state to restore it.
5460 */
5461 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005462
5463 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005464 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005465 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005466 return err;
5467 }
5468 pci_set_master(pdev);
5469
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005470 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005471
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005472 ixgbe_reset(adapter);
5473
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005474 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5475
Alexander Duyckac802f52012-07-12 05:52:53 +00005476 rtnl_lock();
5477 err = ixgbe_init_interrupt_scheme(adapter);
5478 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005479 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005480
5481 rtnl_unlock();
5482
5483 if (err)
5484 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005485
5486 netif_device_attach(netdev);
5487
5488 return 0;
5489}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005490#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005491
5492static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005493{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005494 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5495 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005496 struct ixgbe_hw *hw = &adapter->hw;
5497 u32 ctrl, fctrl;
5498 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005499#ifdef CONFIG_PM
5500 int retval = 0;
5501#endif
5502
5503 netif_device_detach(netdev);
5504
akepner499ab5c2013-03-13 14:54:58 +00005505 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005506 if (netif_running(netdev)) {
5507 ixgbe_down(adapter);
5508 ixgbe_free_irq(adapter);
5509 ixgbe_free_all_tx_resources(adapter);
5510 ixgbe_free_all_rx_resources(adapter);
5511 }
akepner499ab5c2013-03-13 14:54:58 +00005512 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005513
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005514 ixgbe_clear_interrupt_scheme(adapter);
5515
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005516#ifdef CONFIG_PM
5517 retval = pci_save_state(pdev);
5518 if (retval)
5519 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005520
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005521#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005522 if (hw->mac.ops.stop_link_on_d3)
5523 hw->mac.ops.stop_link_on_d3(hw);
5524
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005525 if (wufc) {
5526 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005527
Emil Tantilovec74a472012-09-20 03:33:56 +00005528 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5529 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005530 hw->mac.ops.enable_tx_laser(hw);
5531
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005532 /* turn on all-multi mode if wake on multicast is enabled */
5533 if (wufc & IXGBE_WUFC_MC) {
5534 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5535 fctrl |= IXGBE_FCTRL_MPE;
5536 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5537 }
5538
5539 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5540 ctrl |= IXGBE_CTRL_GIO_DIS;
5541 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5542
5543 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5544 } else {
5545 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5546 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5547 }
5548
Alexander Duyckbd508172010-11-16 19:27:03 -08005549 switch (hw->mac.type) {
5550 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005551 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005552 break;
5553 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005554 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005555 pci_wake_from_d3(pdev, !!wufc);
5556 break;
5557 default:
5558 break;
5559 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005560
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005561 *enable_wake = !!wufc;
5562
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005563 ixgbe_release_hw_control(adapter);
5564
5565 pci_disable_device(pdev);
5566
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005567 return 0;
5568}
5569
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005570#ifdef CONFIG_PM
5571static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5572{
5573 int retval;
5574 bool wake;
5575
5576 retval = __ixgbe_shutdown(pdev, &wake);
5577 if (retval)
5578 return retval;
5579
5580 if (wake) {
5581 pci_prepare_to_sleep(pdev);
5582 } else {
5583 pci_wake_from_d3(pdev, false);
5584 pci_set_power_state(pdev, PCI_D3hot);
5585 }
5586
5587 return 0;
5588}
5589#endif /* CONFIG_PM */
5590
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005591static void ixgbe_shutdown(struct pci_dev *pdev)
5592{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005593 bool wake;
5594
5595 __ixgbe_shutdown(pdev, &wake);
5596
5597 if (system_state == SYSTEM_POWER_OFF) {
5598 pci_wake_from_d3(pdev, wake);
5599 pci_set_power_state(pdev, PCI_D3hot);
5600 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005601}
5602
5603/**
Auke Kok9a799d72007-09-15 14:07:45 -07005604 * ixgbe_update_stats - Update the board statistics counters.
5605 * @adapter: board private structure
5606 **/
5607void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5608{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005609 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005610 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005611 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005612 u64 total_mpc = 0;
5613 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005614 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5615 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005616 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005617
Don Skidmored08935c2010-06-11 13:20:29 +00005618 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5619 test_bit(__IXGBE_RESETTING, &adapter->state))
5620 return;
5621
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005622 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005623 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005624 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005625 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005626 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5627 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005628 }
5629 adapter->rsc_total_count = rsc_count;
5630 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005631 }
5632
Alexander Duyck5b7da512010-11-16 19:26:50 -08005633 for (i = 0; i < adapter->num_rx_queues; i++) {
5634 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5635 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5636 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5637 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005638 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005639 bytes += rx_ring->stats.bytes;
5640 packets += rx_ring->stats.packets;
5641 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005642 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005643 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5644 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005645 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005646 netdev->stats.rx_bytes = bytes;
5647 netdev->stats.rx_packets = packets;
5648
5649 bytes = 0;
5650 packets = 0;
5651 /* gather some stats to the adapter struct that are per queue */
5652 for (i = 0; i < adapter->num_tx_queues; i++) {
5653 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5654 restart_queue += tx_ring->tx_stats.restart_queue;
5655 tx_busy += tx_ring->tx_stats.tx_busy;
5656 bytes += tx_ring->stats.bytes;
5657 packets += tx_ring->stats.packets;
5658 }
5659 adapter->restart_queue = restart_queue;
5660 adapter->tx_busy = tx_busy;
5661 netdev->stats.tx_bytes = bytes;
5662 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005663
Joe Perches7ca647b2010-09-07 21:35:40 +00005664 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005665
5666 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005667 for (i = 0; i < 8; i++) {
5668 /* for packet buffers not used, the register should read 0 */
5669 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5670 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005671 hwstats->mpc[i] += mpc;
5672 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005673 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5674 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005675 switch (hw->mac.type) {
5676 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005677 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5678 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5679 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005680 hwstats->pxonrxc[i] +=
5681 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005682 break;
5683 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005684 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005685 hwstats->pxonrxc[i] +=
5686 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005687 break;
5688 default:
5689 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005690 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005691 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005692
5693 /*16 register reads */
5694 for (i = 0; i < 16; i++) {
5695 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5696 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5697 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5698 (hw->mac.type == ixgbe_mac_X540)) {
5699 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5700 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5701 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5702 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5703 }
5704 }
5705
Joe Perches7ca647b2010-09-07 21:35:40 +00005706 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005707 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005708 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005709
John Fastabendc84d3242010-11-16 19:27:12 -08005710 ixgbe_update_xoff_received(adapter);
5711
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005712 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005713 switch (hw->mac.type) {
5714 case ixgbe_mac_82598EB:
5715 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005716 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5717 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5718 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5719 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005720 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005721 /* OS2BMC stats are X540 only*/
5722 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5723 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5724 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5725 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5726 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005727 for (i = 0; i < 16; i++)
5728 adapter->hw_rx_no_dma_resources +=
5729 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005730 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005731 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005732 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005733 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005734 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005735 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005736 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005737 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5738 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005739#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005740 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5741 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5742 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5743 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5744 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5745 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005746 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005747 if (adapter->fcoe.ddp_pool) {
5748 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5749 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5750 unsigned int cpu;
5751 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005752 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005753 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5754 noddp += ddp_pool->noddp;
5755 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005756 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005757 hwstats->fcoe_noddp = noddp;
5758 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005759 }
Yi Zou6d455222009-05-13 13:12:16 +00005760#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005761 break;
5762 default:
5763 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005764 }
Auke Kok9a799d72007-09-15 14:07:45 -07005765 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005766 hwstats->bprc += bprc;
5767 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005768 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005769 hwstats->mprc -= bprc;
5770 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5771 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5772 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5773 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5774 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5775 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5776 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5777 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005778 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005779 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005780 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005781 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005782 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5783 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005784 /*
5785 * 82598 errata - tx of flow control packets is included in tx counters
5786 */
5787 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005788 hwstats->gptc -= xon_off_tot;
5789 hwstats->mptc -= xon_off_tot;
5790 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5791 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5792 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5793 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5794 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5795 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5796 hwstats->ptc64 -= xon_off_tot;
5797 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5798 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5799 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5800 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5801 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5802 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005803
5804 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005805 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005806
5807 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005808 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005809 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005810 netdev->stats.rx_length_errors = hwstats->rlec;
5811 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005812 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005813}
5814
5815/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005816 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005817 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005818 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005819static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005820{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005821 struct ixgbe_hw *hw = &adapter->hw;
5822 int i;
5823
Alexander Duyckd034acf2011-04-27 09:25:34 +00005824 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5825 return;
5826
5827 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5828
5829 /* if interface is down do nothing */
5830 if (test_bit(__IXGBE_DOWN, &adapter->state))
5831 return;
5832
5833 /* do nothing if we are not using signature filters */
5834 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5835 return;
5836
5837 adapter->fdir_overflow++;
5838
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005839 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5840 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005841 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005842 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005843 /* re-enable flow director interrupts */
5844 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005845 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005846 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005847 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005848 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005849}
5850
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005851/**
5852 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005853 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005854 *
5855 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005856 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005857 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005858 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005859 */
5860static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5861{
Auke Kok9a799d72007-09-15 14:07:45 -07005862 struct ixgbe_hw *hw = &adapter->hw;
5863 u64 eics = 0;
5864 int i;
5865
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005866 /* If we're down or resetting, just bail */
5867 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5868 test_bit(__IXGBE_RESETTING, &adapter->state))
5869 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005870
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005871 /* Force detection of hung controller */
5872 if (netif_carrier_ok(adapter->netdev)) {
5873 for (i = 0; i < adapter->num_tx_queues; i++)
5874 set_check_for_tx_hang(adapter->tx_ring[i]);
5875 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005876
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005877 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005878 /*
5879 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005880 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005881 * would set *both* EIMS and EICS for any bit in EIAM
5882 */
5883 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5884 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005885 } else {
5886 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005887 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005888 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005889 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005890 eics |= ((u64)1 << i);
5891 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005892 }
5893
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005894 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005895 ixgbe_irq_rearm_queues(adapter, eics);
5896
Alexander Duyckfe49f042009-06-04 16:00:09 +00005897}
5898
5899/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005900 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005901 * @adapter: pointer to the device adapter structure
5902 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005903 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005904static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005905{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005906 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005907 u32 link_speed = adapter->link_speed;
5908 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005909 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005910
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005911 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5912 return;
5913
5914 if (hw->mac.ops.check_link) {
5915 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005916 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005917 /* always assume link is up, if no check link function */
5918 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5919 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005920 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005921
5922 if (adapter->ixgbe_ieee_pfc)
5923 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5924
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005925 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005926 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005927 ixgbe_set_rx_drop_en(adapter);
5928 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005929
5930 if (link_up ||
5931 time_after(jiffies, (adapter->link_check_timeout +
5932 IXGBE_TRY_LINK_TIMEOUT))) {
5933 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5934 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5935 IXGBE_WRITE_FLUSH(hw);
5936 }
5937
5938 adapter->link_up = link_up;
5939 adapter->link_speed = link_speed;
5940}
5941
Alexander Duyck107d3012012-10-02 00:17:03 +00005942static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5943{
5944#ifdef CONFIG_IXGBE_DCB
5945 struct net_device *netdev = adapter->netdev;
5946 struct dcb_app app = {
5947 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5948 .protocol = 0,
5949 };
5950 u8 up = 0;
5951
5952 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5953 up = dcb_ieee_getapp_mask(netdev, &app);
5954
5955 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5956#endif
5957}
5958
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005959/**
5960 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5961 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005962 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005963 **/
5964static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5965{
5966 struct net_device *netdev = adapter->netdev;
5967 struct ixgbe_hw *hw = &adapter->hw;
5968 u32 link_speed = adapter->link_speed;
5969 bool flow_rx, flow_tx;
5970
5971 /* only continue if link was previously down */
5972 if (netif_carrier_ok(netdev))
5973 return;
5974
5975 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5976
5977 switch (hw->mac.type) {
5978 case ixgbe_mac_82598EB: {
5979 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5980 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5981 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5982 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5983 }
5984 break;
5985 case ixgbe_mac_X540:
5986 case ixgbe_mac_82599EB: {
5987 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5988 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5989 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5990 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5991 }
5992 break;
5993 default:
5994 flow_tx = false;
5995 flow_rx = false;
5996 break;
5997 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005998
Jacob Keller6cb562d2012-12-05 07:24:41 +00005999 adapter->last_rx_ptp_check = jiffies;
6000
Jacob Keller8fecf672013-06-21 08:14:32 +00006001 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006002 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006003
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006004 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6005 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6006 "10 Gbps" :
6007 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6008 "1 Gbps" :
6009 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6010 "100 Mbps" :
6011 "unknown speed"))),
6012 ((flow_rx && flow_tx) ? "RX/TX" :
6013 (flow_rx ? "RX" :
6014 (flow_tx ? "TX" : "None"))));
6015
6016 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006017 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006018
Alexander Duyck107d3012012-10-02 00:17:03 +00006019 /* update the default user priority for VFs */
6020 ixgbe_update_default_up(adapter);
6021
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006022 /* ping all the active vfs to let them know link has changed */
6023 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006024}
6025
6026/**
6027 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6028 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006029 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006030 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006031static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006032{
6033 struct net_device *netdev = adapter->netdev;
6034 struct ixgbe_hw *hw = &adapter->hw;
6035
6036 adapter->link_up = false;
6037 adapter->link_speed = 0;
6038
6039 /* only continue if link was up previously */
6040 if (!netif_carrier_ok(netdev))
6041 return;
6042
6043 /* poll for SFP+ cable when link is down */
6044 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6045 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6046
Jacob Keller8fecf672013-06-21 08:14:32 +00006047 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006048 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006049
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006050 e_info(drv, "NIC Link is Down\n");
6051 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006052
6053 /* ping all the active vfs to let them know link has changed */
6054 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006055}
6056
6057/**
6058 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006059 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006060 **/
6061static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6062{
6063 int i;
6064 int some_tx_pending = 0;
6065
6066 if (!netif_carrier_ok(adapter->netdev)) {
6067 for (i = 0; i < adapter->num_tx_queues; i++) {
6068 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6069 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6070 some_tx_pending = 1;
6071 break;
6072 }
6073 }
6074
6075 if (some_tx_pending) {
6076 /* We've lost link, so the controller stops DMA,
6077 * but we've got queued Tx work that's never going
6078 * to get done, so reset controller to flush Tx.
6079 * (Do the reset outside of interrupt context).
6080 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006081 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006082 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006083 }
6084 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006085}
6086
Greg Rosea985b6c32010-11-18 03:02:52 +00006087static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6088{
6089 u32 ssvpc;
6090
Greg Rose0584d992012-08-08 00:00:58 +00006091 /* Do not perform spoof check for 82598 or if not in IOV mode */
6092 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6093 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006094 return;
6095
6096 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6097
6098 /*
6099 * ssvpc register is cleared on read, if zero then no
6100 * spoofed packets in the last interval.
6101 */
6102 if (!ssvpc)
6103 return;
6104
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006105 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006106}
6107
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006108/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006109 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006110 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006111 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006112static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006113{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006114 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006115 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6116 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006117 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006118
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006119 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006120
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006121 if (adapter->link_up)
6122 ixgbe_watchdog_link_is_up(adapter);
6123 else
6124 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006125
Greg Rosea985b6c32010-11-18 03:02:52 +00006126 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006127 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006128
6129 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006130}
6131
Alexander Duyck70864002011-04-27 09:13:56 +00006132/**
6133 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006134 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006135 **/
6136static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6137{
6138 struct ixgbe_hw *hw = &adapter->hw;
6139 s32 err;
6140
6141 /* not searching for SFP so there is nothing to do here */
6142 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6143 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6144 return;
6145
6146 /* someone else is in init, wait until next service event */
6147 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6148 return;
6149
6150 err = hw->phy.ops.identify_sfp(hw);
6151 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6152 goto sfp_out;
6153
6154 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6155 /* If no cable is present, then we need to reset
6156 * the next time we find a good cable. */
6157 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6158 }
6159
6160 /* exit on error */
6161 if (err)
6162 goto sfp_out;
6163
6164 /* exit if reset not needed */
6165 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6166 goto sfp_out;
6167
6168 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6169
6170 /*
6171 * A module may be identified correctly, but the EEPROM may not have
6172 * support for that module. setup_sfp() will fail in that case, so
6173 * we should not allow that module to load.
6174 */
6175 if (hw->mac.type == ixgbe_mac_82598EB)
6176 err = hw->phy.ops.reset(hw);
6177 else
6178 err = hw->mac.ops.setup_sfp(hw);
6179
6180 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6181 goto sfp_out;
6182
6183 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6184 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6185
6186sfp_out:
6187 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6188
6189 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6190 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6191 e_dev_err("failed to initialize because an unsupported "
6192 "SFP+ module type was detected.\n");
6193 e_dev_err("Reload the driver after installing a "
6194 "supported module.\n");
6195 unregister_netdev(adapter->netdev);
6196 }
6197}
6198
6199/**
6200 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006201 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006202 **/
6203static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6204{
6205 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006206 u32 speed;
6207 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006208
6209 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6210 return;
6211
6212 /* someone else is in init, wait until next service event */
6213 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6214 return;
6215
6216 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6217
Josh Hay3d292262012-12-15 03:28:19 +00006218 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006219 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006220 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006221
6222 /* setup the highest link when no autoneg */
6223 if (!autoneg) {
6224 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6225 speed = IXGBE_LINK_SPEED_10GB_FULL;
6226 }
6227 }
6228
Alexander Duyck70864002011-04-27 09:13:56 +00006229 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006230 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006231
6232 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6233 adapter->link_check_timeout = jiffies;
6234 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6235}
6236
Greg Rose83c61fa2011-09-07 05:59:35 +00006237#ifdef CONFIG_PCI_IOV
6238static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6239{
6240 int vf;
6241 struct ixgbe_hw *hw = &adapter->hw;
6242 struct net_device *netdev = adapter->netdev;
6243 u32 gpc;
6244 u32 ciaa, ciad;
6245
6246 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6247 if (gpc) /* If incrementing then no need for the check below */
6248 return;
6249 /*
6250 * Check to see if a bad DMA write target from an errant or
6251 * malicious VF has caused a PCIe error. If so then we can
6252 * issue a VFLR to the offending VF(s) and then resume without
6253 * requesting a full slot reset.
6254 */
6255
6256 for (vf = 0; vf < adapter->num_vfs; vf++) {
6257 ciaa = (vf << 16) | 0x80000000;
6258 /* 32 bit read so align, we really want status at offset 6 */
6259 ciaa |= PCI_COMMAND;
6260 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6261 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6262 ciaa &= 0x7FFFFFFF;
6263 /* disable debug mode asap after reading data */
6264 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6265 /* Get the upper 16 bits which will be the PCI status reg */
6266 ciad >>= 16;
6267 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6268 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6269 /* Issue VFLR */
6270 ciaa = (vf << 16) | 0x80000000;
6271 ciaa |= 0xA8;
6272 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6273 ciad = 0x00008000; /* VFLR */
6274 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6275 ciaa &= 0x7FFFFFFF;
6276 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6277 }
6278 }
6279}
6280
6281#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006282/**
6283 * ixgbe_service_timer - Timer Call-back
6284 * @data: pointer to adapter cast into an unsigned long
6285 **/
6286static void ixgbe_service_timer(unsigned long data)
6287{
6288 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6289 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006290 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006291
6292 /* poll faster when waiting for link */
6293 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6294 next_event_offset = HZ / 10;
6295 else
6296 next_event_offset = HZ * 2;
6297
Greg Rose83c61fa2011-09-07 05:59:35 +00006298#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006299 /*
6300 * don't bother with SR-IOV VF DMA hang check if there are
6301 * no VFs or the link is down
6302 */
6303 if (!adapter->num_vfs ||
6304 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6305 goto normal_timer_service;
6306
6307 /* If we have VFs allocated then we must check for DMA hangs */
6308 ixgbe_check_for_bad_vf(adapter);
6309 next_event_offset = HZ / 50;
6310 adapter->timer_event_accumulator++;
6311
6312 if (adapter->timer_event_accumulator >= 100)
6313 adapter->timer_event_accumulator = 0;
6314 else
6315 ready = false;
6316
6317normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006318#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006319 /* Reset the timer */
6320 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6321
Greg Rose83c61fa2011-09-07 05:59:35 +00006322 if (ready)
6323 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006324}
6325
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006326static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6327{
6328 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6329 return;
6330
6331 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6332
6333 /* If we're already down or resetting, just bail */
6334 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6335 test_bit(__IXGBE_RESETTING, &adapter->state))
6336 return;
6337
6338 ixgbe_dump(adapter);
6339 netdev_err(adapter->netdev, "Reset adapter\n");
6340 adapter->tx_timeout_count++;
6341
6342 ixgbe_reinit_locked(adapter);
6343}
6344
Alexander Duyck70864002011-04-27 09:13:56 +00006345/**
6346 * ixgbe_service_task - manages and runs subtasks
6347 * @work: pointer to work_struct containing our data
6348 **/
6349static void ixgbe_service_task(struct work_struct *work)
6350{
6351 struct ixgbe_adapter *adapter = container_of(work,
6352 struct ixgbe_adapter,
6353 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006354 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006355 ixgbe_sfp_detection_subtask(adapter);
6356 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006357 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006358 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006359 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006360 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006361
Jacob Keller8fecf672013-06-21 08:14:32 +00006362 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006363 ixgbe_ptp_overflow_check(adapter);
6364 ixgbe_ptp_rx_hang(adapter);
6365 }
Alexander Duyck70864002011-04-27 09:13:56 +00006366
6367 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006368}
6369
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006370static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6371 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006372 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006373{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006374 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006375 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006376 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006377
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006378 if (skb->ip_summed != CHECKSUM_PARTIAL)
6379 return 0;
6380
Alexander Duyck897ab152011-05-27 05:31:47 +00006381 if (!skb_is_gso(skb))
6382 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006383
Alexander Duyck897ab152011-05-27 05:31:47 +00006384 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006385 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006386 if (err)
6387 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006388 }
6389
Alexander Duyck897ab152011-05-27 05:31:47 +00006390 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6391 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6392
Alexander Duyck244e27a2012-02-08 07:51:11 +00006393 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006394 struct iphdr *iph = ip_hdr(skb);
6395 iph->tot_len = 0;
6396 iph->check = 0;
6397 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6398 iph->daddr, 0,
6399 IPPROTO_TCP,
6400 0);
6401 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006402 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6403 IXGBE_TX_FLAGS_CSUM |
6404 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006405 } else if (skb_is_gso_v6(skb)) {
6406 ipv6_hdr(skb)->payload_len = 0;
6407 tcp_hdr(skb)->check =
6408 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6409 &ipv6_hdr(skb)->daddr,
6410 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006411 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6412 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006413 }
6414
Alexander Duyck091a6242012-02-08 07:51:01 +00006415 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006416 l4len = tcp_hdrlen(skb);
6417 *hdr_len = skb_transport_offset(skb) + l4len;
6418
Alexander Duyck091a6242012-02-08 07:51:01 +00006419 /* update gso size and bytecount with header size */
6420 first->gso_segs = skb_shinfo(skb)->gso_segs;
6421 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6422
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006423 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006424 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6425 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006426
6427 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6428 vlan_macip_lens = skb_network_header_len(skb);
6429 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006430 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006431
6432 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006433 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006434
6435 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006436}
6437
Alexander Duyck244e27a2012-02-08 07:51:11 +00006438static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6439 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006440{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006441 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006442 u32 vlan_macip_lens = 0;
6443 u32 mss_l4len_idx = 0;
6444 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006445
Alexander Duyck897ab152011-05-27 05:31:47 +00006446 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006447 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6448 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6449 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006450 } else {
6451 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006452 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006453 case __constant_htons(ETH_P_IP):
6454 vlan_macip_lens |= skb_network_header_len(skb);
6455 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6456 l4_hdr = ip_hdr(skb)->protocol;
6457 break;
6458 case __constant_htons(ETH_P_IPV6):
6459 vlan_macip_lens |= skb_network_header_len(skb);
6460 l4_hdr = ipv6_hdr(skb)->nexthdr;
6461 break;
6462 default:
6463 if (unlikely(net_ratelimit())) {
6464 dev_warn(tx_ring->dev,
6465 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006466 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006467 }
6468 break;
6469 }
Auke Kok9a799d72007-09-15 14:07:45 -07006470
Alexander Duyck897ab152011-05-27 05:31:47 +00006471 switch (l4_hdr) {
6472 case IPPROTO_TCP:
6473 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6474 mss_l4len_idx = tcp_hdrlen(skb) <<
6475 IXGBE_ADVTXD_L4LEN_SHIFT;
6476 break;
6477 case IPPROTO_SCTP:
6478 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6479 mss_l4len_idx = sizeof(struct sctphdr) <<
6480 IXGBE_ADVTXD_L4LEN_SHIFT;
6481 break;
6482 case IPPROTO_UDP:
6483 mss_l4len_idx = sizeof(struct udphdr) <<
6484 IXGBE_ADVTXD_L4LEN_SHIFT;
6485 break;
6486 default:
6487 if (unlikely(net_ratelimit())) {
6488 dev_warn(tx_ring->dev,
6489 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006490 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006491 }
6492 break;
6493 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006494
6495 /* update TX checksum flag */
6496 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006497 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006498
Alexander Duyck244e27a2012-02-08 07:51:11 +00006499 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006500 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006501 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006502
6503 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6504 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006505}
6506
Alexander Duyck472148c2012-11-07 02:34:28 +00006507#define IXGBE_SET_FLAG(_input, _flag, _result) \
6508 ((_flag <= _result) ? \
6509 ((u32)(_input & _flag) * (_result / _flag)) : \
6510 ((u32)(_input & _flag) / (_flag / _result)))
6511
6512static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006513{
6514 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006515 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6516 IXGBE_ADVTXD_DCMD_DEXT |
6517 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006518
6519 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006520 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6521 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006522
Alexander Duyckd3d00232011-07-15 02:31:25 +00006523 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006524 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6525 IXGBE_ADVTXD_DCMD_TSE);
6526
6527 /* set timestamp bit if present */
6528 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6529 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006530
Alexander Duyck62748b72012-07-20 08:09:01 +00006531 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006532 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006533
Alexander Duyckd3d00232011-07-15 02:31:25 +00006534 return cmd_type;
6535}
6536
Alexander Duyck729739b2012-02-08 07:51:06 +00006537static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6538 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006539{
Alexander Duyck472148c2012-11-07 02:34:28 +00006540 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006541
6542 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006543 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6544 IXGBE_TX_FLAGS_CSUM,
6545 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006546
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006547 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006548 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6549 IXGBE_TX_FLAGS_IPV4,
6550 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006551
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006552 /*
6553 * Check Context must be set if Tx switch is enabled, which it
6554 * always is for case where virtual functions are running
6555 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006556 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6557 IXGBE_TX_FLAGS_CC,
6558 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006559
Alexander Duyck472148c2012-11-07 02:34:28 +00006560 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006561}
6562
6563#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6564 IXGBE_TXD_CMD_RS)
6565
6566static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006567 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006568 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006569{
Alexander Duyck729739b2012-02-08 07:51:06 +00006570 struct sk_buff *skb = first->skb;
6571 struct ixgbe_tx_buffer *tx_buffer;
6572 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006573 struct skb_frag_struct *frag;
6574 dma_addr_t dma;
6575 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006576 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006577 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006578 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006579
Alexander Duyck729739b2012-02-08 07:51:06 +00006580 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6581
Alexander Duyckec718252012-10-30 06:01:55 +00006582 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6583
6584 size = skb_headlen(skb);
6585 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006586
Alexander Duyckd3d00232011-07-15 02:31:25 +00006587#ifdef IXGBE_FCOE
6588 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006589 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006590 size -= sizeof(struct fcoe_crc_eof) - data_len;
6591 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006592 } else {
6593 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006594 }
Auke Kok9a799d72007-09-15 14:07:45 -07006595 }
6596
Alexander Duyckd3d00232011-07-15 02:31:25 +00006597#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006598 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006599
Alexander Duyckec718252012-10-30 06:01:55 +00006600 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006601
Alexander Duyckec718252012-10-30 06:01:55 +00006602 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6603 if (dma_mapping_error(tx_ring->dev, dma))
6604 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006605
Alexander Duyckec718252012-10-30 06:01:55 +00006606 /* record length, and DMA address */
6607 dma_unmap_len_set(tx_buffer, len, size);
6608 dma_unmap_addr_set(tx_buffer, dma, dma);
6609
6610 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6611
Alexander Duyck729739b2012-02-08 07:51:06 +00006612 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006613 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006614 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006615
Alexander Duyckd3d00232011-07-15 02:31:25 +00006616 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006617 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006618 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006619 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006620 i = 0;
6621 }
Alexander Duyckec718252012-10-30 06:01:55 +00006622 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006623
6624 dma += IXGBE_MAX_DATA_PER_TXD;
6625 size -= IXGBE_MAX_DATA_PER_TXD;
6626
6627 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006628 }
6629
Alexander Duyck729739b2012-02-08 07:51:06 +00006630 if (likely(!data_len))
6631 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006632
Alexander Duyck472148c2012-11-07 02:34:28 +00006633 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006634
Alexander Duyck729739b2012-02-08 07:51:06 +00006635 i++;
6636 tx_desc++;
6637 if (i == tx_ring->count) {
6638 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6639 i = 0;
6640 }
Alexander Duyckec718252012-10-30 06:01:55 +00006641 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006642
Alexander Duyckd3d00232011-07-15 02:31:25 +00006643#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006644 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006645#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006646 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006647#endif
6648 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006649
Alexander Duyck729739b2012-02-08 07:51:06 +00006650 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6651 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006652
Alexander Duyck729739b2012-02-08 07:51:06 +00006653 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006654 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006655
Alexander Duyck729739b2012-02-08 07:51:06 +00006656 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006657 cmd_type |= size | IXGBE_TXD_CMD;
6658 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006659
Alexander Duyck091a6242012-02-08 07:51:01 +00006660 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006661
Alexander Duyckd3d00232011-07-15 02:31:25 +00006662 /* set the timestamp */
6663 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006664
6665 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006666 * Force memory writes to complete before letting h/w know there
6667 * are new descriptors to fetch. (Only applicable for weak-ordered
6668 * memory model archs, such as IA-64).
6669 *
6670 * We also need this memory barrier to make certain all of the
6671 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006672 */
6673 wmb();
6674
Alexander Duyckd3d00232011-07-15 02:31:25 +00006675 /* set next_to_watch value indicating a packet is present */
6676 first->next_to_watch = tx_desc;
6677
Alexander Duyck729739b2012-02-08 07:51:06 +00006678 i++;
6679 if (i == tx_ring->count)
6680 i = 0;
6681
6682 tx_ring->next_to_use = i;
6683
Alexander Duyckd3d00232011-07-15 02:31:25 +00006684 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006685 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006686
6687 return;
6688dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006689 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006690
6691 /* clear dma mappings for failed tx_buffer_info map */
6692 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006693 tx_buffer = &tx_ring->tx_buffer_info[i];
6694 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6695 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006696 break;
6697 if (i == 0)
6698 i = tx_ring->count;
6699 i--;
6700 }
6701
Alexander Duyckd3d00232011-07-15 02:31:25 +00006702 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006703}
6704
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006705static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006706 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006707{
Alexander Duyck69830522011-01-06 14:29:58 +00006708 struct ixgbe_q_vector *q_vector = ring->q_vector;
6709 union ixgbe_atr_hash_dword input = { .dword = 0 };
6710 union ixgbe_atr_hash_dword common = { .dword = 0 };
6711 union {
6712 unsigned char *network;
6713 struct iphdr *ipv4;
6714 struct ipv6hdr *ipv6;
6715 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006716 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006717 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006718
Alexander Duyck69830522011-01-06 14:29:58 +00006719 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6720 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006721 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006722
Alexander Duyck69830522011-01-06 14:29:58 +00006723 /* do nothing if sampling is disabled */
6724 if (!ring->atr_sample_rate)
6725 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006726
Alexander Duyck69830522011-01-06 14:29:58 +00006727 ring->atr_count++;
6728
6729 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006730 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006731
6732 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006733 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006734 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006735 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006736 hdr.ipv4->protocol != IPPROTO_TCP))
6737 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006738
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006739 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006740
Alexander Duyck66f32a82011-06-29 05:43:22 +00006741 /* skip this packet since it is invalid or the socket is closing */
6742 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006743 return;
6744
6745 /* sample on all syn packets or once every atr sample count */
6746 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6747 return;
6748
6749 /* reset sample count */
6750 ring->atr_count = 0;
6751
Alexander Duyck244e27a2012-02-08 07:51:11 +00006752 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006753
6754 /*
6755 * src and dst are inverted, think how the receiver sees them
6756 *
6757 * The input is broken into two sections, a non-compressed section
6758 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6759 * is XORed together and stored in the compressed dword.
6760 */
6761 input.formatted.vlan_id = vlan_id;
6762
6763 /*
6764 * since src port and flex bytes occupy the same word XOR them together
6765 * and write the value to source port portion of compressed dword
6766 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006767 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006768 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6769 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006770 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006771 common.port.dst ^= th->source;
6772
Alexander Duyck244e27a2012-02-08 07:51:11 +00006773 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006774 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6775 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6776 } else {
6777 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6778 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6779 hdr.ipv6->saddr.s6_addr32[1] ^
6780 hdr.ipv6->saddr.s6_addr32[2] ^
6781 hdr.ipv6->saddr.s6_addr32[3] ^
6782 hdr.ipv6->daddr.s6_addr32[0] ^
6783 hdr.ipv6->daddr.s6_addr32[1] ^
6784 hdr.ipv6->daddr.s6_addr32[2] ^
6785 hdr.ipv6->daddr.s6_addr32[3];
6786 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006787
6788 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006789 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6790 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006791}
6792
Alexander Duyck63544e92011-05-27 05:31:42 +00006793static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006794{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006795 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006796 /* Herbert's original patch had:
6797 * smp_mb__after_netif_stop_queue();
6798 * but since that doesn't exist yet, just open code it. */
6799 smp_mb();
6800
6801 /* We need to check again in a case another CPU has just
6802 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006803 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006804 return -EBUSY;
6805
6806 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006807 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006808 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006809 return 0;
6810}
6811
Alexander Duyck82d4e462011-06-11 01:44:58 +00006812static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006813{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006814 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006815 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006816 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006817}
6818
Alexander Duyck97488bd2013-01-12 06:33:37 +00006819#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006820static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6821{
Alexander Duyck97488bd2013-01-12 06:33:37 +00006822 struct ixgbe_adapter *adapter;
6823 struct ixgbe_ring_feature *f;
6824 int txq;
Hao Zheng5e09a102010-11-11 13:47:59 +00006825
Alexander Duyck97488bd2013-01-12 06:33:37 +00006826 /*
6827 * only execute the code below if protocol is FCoE
6828 * or FIP and we have FCoE enabled on the adapter
6829 */
6830 switch (vlan_get_protocol(skb)) {
6831 case __constant_htons(ETH_P_FCOE):
6832 case __constant_htons(ETH_P_FIP):
6833 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006834
Alexander Duyck97488bd2013-01-12 06:33:37 +00006835 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6836 break;
6837 default:
6838 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006839 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006840
Alexander Duyck97488bd2013-01-12 06:33:37 +00006841 f = &adapter->ring_feature[RING_F_FCOE];
6842
6843 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6844 smp_processor_id();
6845
6846 while (txq >= f->indices)
6847 txq -= f->indices;
6848
6849 return txq + f->offset;
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006850}
6851
Alexander Duyck97488bd2013-01-12 06:33:37 +00006852#endif
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006853netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006854 struct ixgbe_adapter *adapter,
6855 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006856{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006857 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006858 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006859 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006860 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006861 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006862 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006863 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006864
Alexander Duycka535c302011-05-27 05:31:52 +00006865 /*
6866 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006867 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006868 * + 2 desc gap to keep tail from touching head,
6869 * + 1 desc for context descriptor,
6870 * otherwise try next time
6871 */
Alexander Duycka535c302011-05-27 05:31:52 +00006872 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6873 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006874
Alexander Duycka535c302011-05-27 05:31:52 +00006875 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6876 tx_ring->tx_stats.tx_busy++;
6877 return NETDEV_TX_BUSY;
6878 }
6879
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006880 /* record the location of the first descriptor for this packet */
6881 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6882 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006883 first->bytecount = skb->len;
6884 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006885
Alexander Duyck66f32a82011-06-29 05:43:22 +00006886 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006887 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006888 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6889 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6890 /* else if it is a SW VLAN check the next protocol and store the tag */
6891 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6892 struct vlan_hdr *vhdr, _vhdr;
6893 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6894 if (!vhdr)
6895 goto out_drop;
6896
6897 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006898 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6899 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006900 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006901 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006902
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006903 skb_tx_timestamp(skb);
6904
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006905 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6906 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6907 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006908
6909 /* schedule check for Tx timestamp */
6910 adapter->ptp_tx_skb = skb_get(skb);
6911 adapter->ptp_tx_start = jiffies;
6912 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006913 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006914
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006915#ifdef CONFIG_PCI_IOV
6916 /*
6917 * Use the l2switch_enable flag - would be false if the DMA
6918 * Tx switch had been disabled.
6919 */
6920 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006921 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006922
6923#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006924 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006925 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006926 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6927 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006928 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006929 tx_flags |= (skb->priority & 0x7) <<
6930 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006931 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6932 struct vlan_ethhdr *vhdr;
6933 if (skb_header_cloned(skb) &&
6934 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6935 goto out_drop;
6936 vhdr = (struct vlan_ethhdr *)skb->data;
6937 vhdr->h_vlan_TCI = htons(tx_flags >>
6938 IXGBE_TX_FLAGS_VLAN_SHIFT);
6939 } else {
6940 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6941 }
6942 }
Alexander Duycka535c302011-05-27 05:31:52 +00006943
Alexander Duyck244e27a2012-02-08 07:51:11 +00006944 /* record initial flags and protocol */
6945 first->tx_flags = tx_flags;
6946 first->protocol = protocol;
6947
Yi Zoueacd73f2009-05-13 13:11:06 +00006948#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006949 /* setup tx offload for FCoE */
6950 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006951 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006952 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006953 if (tso < 0)
6954 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006955
Alexander Duyck66f32a82011-06-29 05:43:22 +00006956 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006957 }
Auke Kok9a799d72007-09-15 14:07:45 -07006958
Auke Kok9a799d72007-09-15 14:07:45 -07006959#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006960 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006961 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006962 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006963 else if (!tso)
6964 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006965
6966 /* add the ATR filter if ATR is on */
6967 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006968 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006969
6970#ifdef IXGBE_FCOE
6971xmit_fcoe:
6972#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006973 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006974
6975 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006976
6977 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006978
6979out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006980 dev_kfree_skb_any(first->skb);
6981 first->skb = NULL;
6982
Alexander Duyck897ab152011-05-27 05:31:47 +00006983 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006984}
6985
John Fastabend2a47fa42013-11-06 09:54:52 -08006986static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
6987 struct net_device *netdev,
6988 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006989{
6990 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006991 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006992
Alexander Duycka50c29d2012-02-08 07:50:40 +00006993 /*
6994 * The minimum packet size for olinfo paylen is 17 so pad the skb
6995 * in order to meet this minimum size requirement.
6996 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006997 if (unlikely(skb->len < 17)) {
6998 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006999 return NETDEV_TX_OK;
7000 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007001 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007002 }
7003
John Fastabend2a47fa42013-11-06 09:54:52 -08007004 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7005
Auke Kok9a799d72007-09-15 14:07:45 -07007006 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7007}
7008
John Fastabend2a47fa42013-11-06 09:54:52 -08007009static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7010 struct net_device *netdev)
7011{
7012 return __ixgbe_xmit_frame(skb, netdev, NULL);
7013}
7014
Auke Kok9a799d72007-09-15 14:07:45 -07007015/**
7016 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7017 * @netdev: network interface device structure
7018 * @p: pointer to an address structure
7019 *
7020 * Returns 0 on success, negative on failure
7021 **/
7022static int ixgbe_set_mac(struct net_device *netdev, void *p)
7023{
7024 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7025 struct ixgbe_hw *hw = &adapter->hw;
7026 struct sockaddr *addr = p;
7027
7028 if (!is_valid_ether_addr(addr->sa_data))
7029 return -EADDRNOTAVAIL;
7030
7031 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007032 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007033
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00007034 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07007035
7036 return 0;
7037}
7038
Ben Hutchings6b73e102009-04-29 08:08:58 +00007039static int
7040ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7041{
7042 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7043 struct ixgbe_hw *hw = &adapter->hw;
7044 u16 value;
7045 int rc;
7046
7047 if (prtad != hw->phy.mdio.prtad)
7048 return -EINVAL;
7049 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7050 if (!rc)
7051 rc = value;
7052 return rc;
7053}
7054
7055static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7056 u16 addr, u16 value)
7057{
7058 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7059 struct ixgbe_hw *hw = &adapter->hw;
7060
7061 if (prtad != hw->phy.mdio.prtad)
7062 return -EINVAL;
7063 return hw->phy.ops.write_reg(hw, addr, devad, value);
7064}
7065
7066static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7067{
7068 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7069
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007070 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007071 case SIOCSHWTSTAMP:
7072 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007073 default:
7074 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7075 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007076}
7077
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007078/**
7079 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007080 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007081 * @netdev: network interface device structure
7082 *
7083 * Returns non-zero on failure
7084 **/
7085static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7086{
7087 int err = 0;
7088 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007089 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007090
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007091 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007092 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007093 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007094 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007095
7096 /* update SAN MAC vmdq pool selection */
7097 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007098 }
7099 return err;
7100}
7101
7102/**
7103 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007104 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007105 * @netdev: network interface device structure
7106 *
7107 * Returns non-zero on failure
7108 **/
7109static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7110{
7111 int err = 0;
7112 struct ixgbe_adapter *adapter = netdev_priv(dev);
7113 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7114
7115 if (is_valid_ether_addr(mac->san_addr)) {
7116 rtnl_lock();
7117 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7118 rtnl_unlock();
7119 }
7120 return err;
7121}
7122
Auke Kok9a799d72007-09-15 14:07:45 -07007123#ifdef CONFIG_NET_POLL_CONTROLLER
7124/*
7125 * Polling 'interrupt' - used by things like netconsole to send skbs
7126 * without having to re-enable interrupts. It's not called while
7127 * the interrupt routine is executing.
7128 */
7129static void ixgbe_netpoll(struct net_device *netdev)
7130{
7131 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007132 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007133
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007134 /* if interface is down do nothing */
7135 if (test_bit(__IXGBE_DOWN, &adapter->state))
7136 return;
7137
Auke Kok9a799d72007-09-15 14:07:45 -07007138 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007139 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007140 for (i = 0; i < adapter->num_q_vectors; i++)
7141 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007142 } else {
7143 ixgbe_intr(adapter->pdev->irq, netdev);
7144 }
Auke Kok9a799d72007-09-15 14:07:45 -07007145 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007146}
Auke Kok9a799d72007-09-15 14:07:45 -07007147
Alexander Duyck581330b2012-02-08 07:51:47 +00007148#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007149static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7150 struct rtnl_link_stats64 *stats)
7151{
7152 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7153 int i;
7154
Eric Dumazet1a515022010-11-16 19:26:42 -08007155 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007156 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007157 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007158 u64 bytes, packets;
7159 unsigned int start;
7160
Eric Dumazet1a515022010-11-16 19:26:42 -08007161 if (ring) {
7162 do {
7163 start = u64_stats_fetch_begin_bh(&ring->syncp);
7164 packets = ring->stats.packets;
7165 bytes = ring->stats.bytes;
7166 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7167 stats->rx_packets += packets;
7168 stats->rx_bytes += bytes;
7169 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007170 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007171
7172 for (i = 0; i < adapter->num_tx_queues; i++) {
7173 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7174 u64 bytes, packets;
7175 unsigned int start;
7176
7177 if (ring) {
7178 do {
7179 start = u64_stats_fetch_begin_bh(&ring->syncp);
7180 packets = ring->stats.packets;
7181 bytes = ring->stats.bytes;
7182 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7183 stats->tx_packets += packets;
7184 stats->tx_bytes += bytes;
7185 }
7186 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007187 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007188 /* following stats updated by ixgbe_watchdog_task() */
7189 stats->multicast = netdev->stats.multicast;
7190 stats->rx_errors = netdev->stats.rx_errors;
7191 stats->rx_length_errors = netdev->stats.rx_length_errors;
7192 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7193 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7194 return stats;
7195}
7196
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007197#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007198/**
7199 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7200 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007201 * @tc: number of traffic classes currently enabled
7202 *
7203 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7204 * 802.1Q priority maps to a packet buffer that exists.
7205 */
7206static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7207{
7208 struct ixgbe_hw *hw = &adapter->hw;
7209 u32 reg, rsave;
7210 int i;
7211
7212 /* 82598 have a static priority to TC mapping that can not
7213 * be changed so no validation is needed.
7214 */
7215 if (hw->mac.type == ixgbe_mac_82598EB)
7216 return;
7217
7218 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7219 rsave = reg;
7220
7221 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7222 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7223
7224 /* If up2tc is out of bounds default to zero */
7225 if (up2tc > tc)
7226 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7227 }
7228
7229 if (reg != rsave)
7230 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7231
7232 return;
7233}
7234
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007235/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007236 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7237 * @adapter: Pointer to adapter struct
7238 *
7239 * Populate the netdev user priority to tc map
7240 */
7241static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7242{
7243 struct net_device *dev = adapter->netdev;
7244 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7245 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7246 u8 prio;
7247
7248 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7249 u8 tc = 0;
7250
7251 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7252 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7253 else if (ets)
7254 tc = ets->prio_tc[prio];
7255
7256 netdev_set_prio_tc_map(dev, prio, tc);
7257 }
7258}
7259
Alexander Duyckcca73c52013-01-12 06:33:44 +00007260#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007261/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007262 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007263 *
7264 * @netdev: net device to configure
7265 * @tc: number of traffic classes to enable
7266 */
7267int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7268{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007269 struct ixgbe_adapter *adapter = netdev_priv(dev);
7270 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007271 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007272
John Fastabend8b1c0b22011-05-03 02:26:48 +00007273 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007274 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007275 (hw->mac.type == ixgbe_mac_82598EB &&
7276 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007277 return -EINVAL;
7278
John Fastabend2a47fa42013-11-06 09:54:52 -08007279 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7280 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7281 return -EBUSY;
7282
John Fastabend8b1c0b22011-05-03 02:26:48 +00007283 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007284 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007285 * hardware is not flexible enough to do this dynamically.
7286 */
7287 if (netif_running(dev))
7288 ixgbe_close(dev);
7289 ixgbe_clear_interrupt_scheme(adapter);
7290
Alexander Duyckcca73c52013-01-12 06:33:44 +00007291#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007292 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007293 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007294 ixgbe_set_prio_tc_map(adapter);
7295
John Fastabende7589ea2011-07-18 22:38:36 +00007296 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007297
Alexander Duyck943561d2012-05-09 22:14:44 -07007298 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7299 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007300 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007301 }
John Fastabende7589ea2011-07-18 22:38:36 +00007302 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007303 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007304
Alexander Duyck943561d2012-05-09 22:14:44 -07007305 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7306 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007307
7308 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007309
7310 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7311 adapter->dcb_cfg.pfc_mode_enable = false;
7312 }
7313
John Fastabend8b1c0b22011-05-03 02:26:48 +00007314 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007315
7316#endif /* CONFIG_IXGBE_DCB */
7317 ixgbe_init_interrupt_scheme(adapter);
7318
John Fastabend8b1c0b22011-05-03 02:26:48 +00007319 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007320 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007321
7322 return 0;
7323}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007324
Greg Roseda36b642012-12-11 08:26:43 +00007325#ifdef CONFIG_PCI_IOV
7326void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7327{
7328 struct net_device *netdev = adapter->netdev;
7329
7330 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007331 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007332 rtnl_unlock();
7333}
7334
7335#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007336void ixgbe_do_reset(struct net_device *netdev)
7337{
7338 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7339
7340 if (netif_running(netdev))
7341 ixgbe_reinit_locked(adapter);
7342 else
7343 ixgbe_reset(adapter);
7344}
7345
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007346static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007347 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007348{
7349 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7350
Don Skidmore082757a2011-07-21 05:55:00 +00007351 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007352 if (!(features & NETIF_F_RXCSUM))
7353 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007354
Alexander Duyck567d2de2012-02-11 07:18:57 +00007355 /* Turn off LRO if not RSC capable */
7356 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7357 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007358
Alexander Duyck567d2de2012-02-11 07:18:57 +00007359 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007360}
7361
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007362static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007363 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007364{
7365 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007366 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007367 bool need_reset = false;
7368
Don Skidmore082757a2011-07-21 05:55:00 +00007369 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007370 if (!(features & NETIF_F_LRO)) {
7371 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007372 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007373 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7374 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7375 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7376 if (adapter->rx_itr_setting == 1 ||
7377 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7378 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7379 need_reset = true;
7380 } else if ((changed ^ features) & NETIF_F_LRO) {
7381 e_info(probe, "rx-usecs set too low, "
7382 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007383 }
7384 }
7385
7386 /*
7387 * Check if Flow Director n-tuple support was enabled or disabled. If
7388 * the state changed, we need to reset.
7389 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007390 switch (features & NETIF_F_NTUPLE) {
7391 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007392 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007393 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7394 need_reset = true;
7395
Alexander Duyck567d2de2012-02-11 07:18:57 +00007396 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7397 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007398 break;
7399 default:
7400 /* turn off perfect filters, enable ATR and reset */
7401 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7402 need_reset = true;
7403
7404 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7405
7406 /* We cannot enable ATR if SR-IOV is enabled */
7407 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7408 break;
7409
7410 /* We cannot enable ATR if we have 2 or more traffic classes */
7411 if (netdev_get_num_tc(netdev) > 1)
7412 break;
7413
7414 /* We cannot enable ATR if RSS is disabled */
7415 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7416 break;
7417
7418 /* A sample rate of 0 indicates ATR disabled */
7419 if (!adapter->atr_sample_rate)
7420 break;
7421
7422 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7423 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007424 }
7425
Patrick McHardyf6469682013-04-19 02:04:27 +00007426 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007427 ixgbe_vlan_strip_enable(adapter);
7428 else
7429 ixgbe_vlan_strip_disable(adapter);
7430
Ben Greear3f2d1c02012-03-08 08:28:41 +00007431 if (changed & NETIF_F_RXALL)
7432 need_reset = true;
7433
Alexander Duyck567d2de2012-02-11 07:18:57 +00007434 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007435 if (need_reset)
7436 ixgbe_do_reset(netdev);
7437
7438 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007439}
7440
stephen hemmingeredc7d572012-10-01 12:32:33 +00007441static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007442 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007443 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007444 u16 flags)
7445{
7446 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007447 int err;
7448
7449 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007450 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007451
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007452 /* Hardware does not support aging addresses so if a
7453 * ndm_state is given only allow permanent addresses
7454 */
7455 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007456 pr_info("%s: FDB only supports static addresses\n",
7457 ixgbe_driver_name);
7458 return -EINVAL;
7459 }
7460
Ben Hutchings46acc462012-11-01 09:11:11 +00007461 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007462 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7463
7464 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007465 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007466 else
John Fastabend95447462012-05-31 12:42:26 +00007467 err = -ENOMEM;
7468 } else if (is_multicast_ether_addr(addr)) {
7469 err = dev_mc_add_excl(dev, addr);
7470 } else {
7471 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007472 }
7473
7474 /* Only return duplicate errors if NLM_F_EXCL is set */
7475 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7476 err = 0;
7477
7478 return err;
7479}
7480
John Fastabend815cccb2012-10-24 08:13:09 +00007481static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7482 struct nlmsghdr *nlh)
7483{
7484 struct ixgbe_adapter *adapter = netdev_priv(dev);
7485 struct nlattr *attr, *br_spec;
7486 int rem;
7487
7488 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7489 return -EOPNOTSUPP;
7490
7491 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7492
7493 nla_for_each_nested(attr, br_spec, rem) {
7494 __u16 mode;
7495 u32 reg = 0;
7496
7497 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7498 continue;
7499
7500 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007501 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007502 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007503 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7504 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007505 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007506 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7507 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007508 return -EINVAL;
7509
7510 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7511
7512 e_info(drv, "enabling bridge mode: %s\n",
7513 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7514 }
7515
7516 return 0;
7517}
7518
7519static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007520 struct net_device *dev,
7521 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007522{
7523 struct ixgbe_adapter *adapter = netdev_priv(dev);
7524 u16 mode;
7525
7526 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7527 return 0;
7528
Greg Rose9b735982012-11-08 02:41:35 +00007529 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007530 mode = BRIDGE_MODE_VEB;
7531 else
7532 mode = BRIDGE_MODE_VEPA;
7533
7534 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7535}
7536
John Fastabend2a47fa42013-11-06 09:54:52 -08007537static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7538{
7539 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7540 struct ixgbe_adapter *adapter = netdev_priv(pdev);
7541 int pool, err;
7542
7543 /* Check for hardware restriction on number of rx/tx queues */
7544 if (vdev->num_rx_queues != vdev->num_tx_queues ||
7545 vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
7546 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7547 netdev_info(pdev,
7548 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7549 pdev->name);
7550 return ERR_PTR(-EINVAL);
7551 }
7552
7553 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7554 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7555 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7556 return ERR_PTR(-EBUSY);
7557
7558 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7559 if (!fwd_adapter)
7560 return ERR_PTR(-ENOMEM);
7561
7562 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7563 adapter->num_rx_pools++;
7564 set_bit(pool, &adapter->fwd_bitmask);
7565
7566 /* Enable VMDq flag so device will be set in VM mode */
7567 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
7568 adapter->ring_feature[RING_F_VMDQ].limit = adapter->num_rx_pools;
7569 adapter->ring_feature[RING_F_RSS].limit = vdev->num_rx_queues;
7570
7571 /* Force reinit of ring allocation with VMDQ enabled */
7572 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7573 if (err)
7574 goto fwd_add_err;
7575 fwd_adapter->pool = pool;
7576 fwd_adapter->real_adapter = adapter;
7577 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7578 if (err)
7579 goto fwd_add_err;
7580 netif_tx_start_all_queues(vdev);
7581 return fwd_adapter;
7582fwd_add_err:
7583 /* unwind counter and free adapter struct */
7584 netdev_info(pdev,
7585 "%s: dfwd hardware acceleration failed\n", vdev->name);
7586 clear_bit(pool, &adapter->fwd_bitmask);
7587 adapter->num_rx_pools--;
7588 kfree(fwd_adapter);
7589 return ERR_PTR(err);
7590}
7591
7592static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7593{
7594 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7595 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
7596
7597 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7598 adapter->num_rx_pools--;
7599
7600 adapter->ring_feature[RING_F_VMDQ].limit = adapter->num_rx_pools;
7601 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7602 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7603 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7604 fwd_adapter->pool, adapter->num_rx_pools,
7605 fwd_adapter->rx_base_queue,
7606 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7607 adapter->fwd_bitmask);
7608 kfree(fwd_adapter);
7609}
7610
7611static netdev_tx_t ixgbe_fwd_xmit(struct sk_buff *skb,
7612 struct net_device *dev,
7613 void *priv)
7614{
7615 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7616 unsigned int queue;
7617 struct ixgbe_ring *tx_ring;
7618
7619 queue = skb->queue_mapping + fwd_adapter->tx_base_queue;
7620 tx_ring = fwd_adapter->real_adapter->tx_ring[queue];
7621
7622 return __ixgbe_xmit_frame(skb, dev, tx_ring);
7623}
7624
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007625static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007626 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007627 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007628 .ndo_start_xmit = ixgbe_xmit_frame,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007629#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007630 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007631#endif
Alexander Duyck581330b2012-02-08 07:51:47 +00007632 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007633 .ndo_validate_addr = eth_validate_addr,
7634 .ndo_set_mac_address = ixgbe_set_mac,
7635 .ndo_change_mtu = ixgbe_change_mtu,
7636 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007637 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7638 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007639 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007640 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7641 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7642 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007643 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007644 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007645 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007646#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007647 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007648#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007649#ifdef CONFIG_NET_POLL_CONTROLLER
7650 .ndo_poll_controller = ixgbe_netpoll,
7651#endif
Cong Wange0d10952013-08-01 11:10:25 +08007652#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007653 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007654#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007655#ifdef IXGBE_FCOE
7656 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007657 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007658 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007659 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7660 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007661 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007662 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007663#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007664 .ndo_set_features = ixgbe_set_features,
7665 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007666 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007667 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7668 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007669 .ndo_dfwd_add_station = ixgbe_fwd_add,
7670 .ndo_dfwd_del_station = ixgbe_fwd_del,
7671 .ndo_dfwd_start_xmit = ixgbe_fwd_xmit,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007672};
7673
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007674/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007675 * ixgbe_enumerate_functions - Get the number of ports this device has
7676 * @adapter: adapter structure
7677 *
7678 * This function enumerates the phsyical functions co-located on a single slot,
7679 * in order to determine how many ports a device has. This is most useful in
7680 * determining the required GT/s of PCIe bandwidth necessary for optimal
7681 * performance.
7682 **/
7683static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7684{
Jacob Kellere027d1a2013-07-31 06:53:31 +00007685 struct list_head *entry;
7686 int physfns = 0;
7687
Jacob Kellerf1f96572013-08-31 02:45:38 +00007688 /* Some cards can not use the generic count PCIe functions method,
7689 * because they are behind a parent switch, so we hardcode these with
7690 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007691 */
Jacob Kellerf1f96572013-08-31 02:45:38 +00007692 if (ixgbe_pcie_from_parent(&adapter->hw)) {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007693 physfns = 4;
Jacob Kellerf1f96572013-08-31 02:45:38 +00007694 } else {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007695 list_for_each(entry, &adapter->pdev->bus_list) {
7696 struct pci_dev *pdev =
7697 list_entry(entry, struct pci_dev, bus_list);
7698 /* don't count virtual functions */
7699 if (!pdev->is_virtfn)
7700 physfns++;
7701 }
7702 }
7703
7704 return physfns;
7705}
7706
7707/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007708 * ixgbe_wol_supported - Check whether device supports WoL
7709 * @hw: hw specific details
7710 * @device_id: the device ID
7711 * @subdev_id: the subsystem device ID
7712 *
7713 * This function is used by probe and ethtool to determine
7714 * which devices have WoL support
7715 *
7716 **/
7717int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7718 u16 subdevice_id)
7719{
7720 struct ixgbe_hw *hw = &adapter->hw;
7721 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7722 int is_wol_supported = 0;
7723
7724 switch (device_id) {
7725 case IXGBE_DEV_ID_82599_SFP:
7726 /* Only these subdevices could supports WOL */
7727 switch (subdevice_id) {
7728 case IXGBE_SUBDEV_ID_82599_560FLR:
7729 /* only support first port */
7730 if (hw->bus.func != 0)
7731 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007732 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007733 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007734 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007735 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007736 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007737 is_wol_supported = 1;
7738 break;
7739 }
7740 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007741 case IXGBE_DEV_ID_82599EN_SFP:
7742 /* Only this subdevice supports WOL */
7743 switch (subdevice_id) {
7744 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7745 is_wol_supported = 1;
7746 break;
7747 }
7748 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007749 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7750 /* All except this subdevice support WOL */
7751 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7752 is_wol_supported = 1;
7753 break;
7754 case IXGBE_DEV_ID_82599_KX4:
7755 is_wol_supported = 1;
7756 break;
7757 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007758 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007759 /* check eeprom to see if enabled wol */
7760 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7761 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7762 (hw->bus.func == 0))) {
7763 is_wol_supported = 1;
7764 }
7765 break;
7766 }
7767
7768 return is_wol_supported;
7769}
7770
7771/**
Auke Kok9a799d72007-09-15 14:07:45 -07007772 * ixgbe_probe - Device Initialization Routine
7773 * @pdev: PCI device information struct
7774 * @ent: entry in ixgbe_pci_tbl
7775 *
7776 * Returns 0 on success, negative on failure
7777 *
7778 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7779 * The OS initialization, configuring of the adapter private structure,
7780 * and a hardware reset occur.
7781 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007782static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007783{
7784 struct net_device *netdev;
7785 struct ixgbe_adapter *adapter = NULL;
7786 struct ixgbe_hw *hw;
7787 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007788 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007789 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007790 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007791 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007792#ifdef IXGBE_FCOE
7793 u16 device_caps;
7794#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007795 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007796
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007797 /* Catch broken hardware that put the wrong VF device ID in
7798 * the PCIe SR-IOV capability.
7799 */
7800 if (pdev->is_virtfn) {
7801 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7802 pci_name(pdev), pdev->vendor, pdev->device);
7803 return -EINVAL;
7804 }
7805
gouji-new9ce77662009-05-06 10:44:45 +00007806 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007807 if (err)
7808 return err;
7809
Nick Nunley1b507732010-04-27 13:10:27 +00007810 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7811 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007812 pci_using_dac = 1;
7813 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007814 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007815 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007816 err = dma_set_coherent_mask(&pdev->dev,
7817 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007818 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007819 dev_err(&pdev->dev,
7820 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007821 goto err_dma;
7822 }
7823 }
7824 pci_using_dac = 0;
7825 }
7826
gouji-new9ce77662009-05-06 10:44:45 +00007827 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007828 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007829 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007830 dev_err(&pdev->dev,
7831 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007832 goto err_pci_reg;
7833 }
7834
Frans Pop19d5afd2009-10-02 10:04:12 -07007835 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007836
Auke Kok9a799d72007-09-15 14:07:45 -07007837 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007838 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007839
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007840 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007841#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007842 /* 8 TC w/ 4 queues per TC */
7843 indices = 4 * MAX_TRAFFIC_CLASS;
7844#else
7845 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007846#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007847 }
John Fastabende901acd2011-04-26 07:26:08 +00007848
John Fastabendc85a2612010-02-25 23:15:21 +00007849 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007850 if (!netdev) {
7851 err = -ENOMEM;
7852 goto err_alloc_etherdev;
7853 }
7854
Auke Kok9a799d72007-09-15 14:07:45 -07007855 SET_NETDEV_DEV(netdev, &pdev->dev);
7856
Auke Kok9a799d72007-09-15 14:07:45 -07007857 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007858 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007859
7860 adapter->netdev = netdev;
7861 adapter->pdev = pdev;
7862 hw = &adapter->hw;
7863 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007864 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007865
Jeff Kirsher05857982008-09-11 19:57:00 -07007866 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007867 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007868 if (!hw->hw_addr) {
7869 err = -EIO;
7870 goto err_ioremap;
7871 }
7872
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007873 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007874 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007875 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007876 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007877
Auke Kok9a799d72007-09-15 14:07:45 -07007878 adapter->bd_number = cards_found;
7879
Auke Kok9a799d72007-09-15 14:07:45 -07007880 /* Setup hw api */
7881 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007882 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007883
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007884 /* EEPROM */
7885 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7886 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7887 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7888 if (!(eec & (1 << 8)))
7889 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7890
7891 /* PHY */
7892 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007893 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007894 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7895 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7896 hw->phy.mdio.mmds = 0;
7897 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7898 hw->phy.mdio.dev = netdev;
7899 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7900 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007901
Don Skidmore8ca783a2009-05-26 20:40:47 -07007902 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007903
7904 /* setup the private structure */
7905 err = ixgbe_sw_init(adapter);
7906 if (err)
7907 goto err_sw_init;
7908
Don Skidmore0b2679d2013-02-21 03:00:04 +00007909 /* Cache if MNG FW is up so we don't have to read the REG later */
7910 if (hw->mac.ops.mng_fw_enabled)
7911 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7912
Don Skidmoree86bff02010-02-11 04:14:08 +00007913 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007914 switch (adapter->hw.mac.type) {
7915 case ixgbe_mac_82599EB:
7916 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007917 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007918 break;
7919 default:
7920 break;
7921 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007922
Don Skidmorebf069c92009-05-07 10:39:54 +00007923 /*
7924 * If there is a fan on this device and it has failed log the
7925 * failure.
7926 */
7927 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7928 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7929 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007930 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007931 }
7932
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007933 if (allow_unsupported_sfp)
7934 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7935
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007936 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007937 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007938 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007939 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007940 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7941 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007942 err = 0;
7943 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00007944 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
7945 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007946 goto err_sw_init;
7947 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007948 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007949 goto err_sw_init;
7950 }
7951
Alexander Duyck99d74482012-05-09 08:09:25 +00007952#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007953 /* SR-IOV not supported on the 82598 */
7954 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7955 goto skip_sriov;
7956 /* Mailbox */
7957 ixgbe_init_mbx_params_pf(hw);
7958 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7959 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007960 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007961skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007962
Alexander Duyck99d74482012-05-09 08:09:25 +00007963#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007964 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007965 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007966 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007967 NETIF_F_HW_VLAN_CTAG_TX |
7968 NETIF_F_HW_VLAN_CTAG_RX |
7969 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007970 NETIF_F_TSO |
7971 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007972 NETIF_F_RXHASH |
John Fastabend2a47fa42013-11-06 09:54:52 -08007973 NETIF_F_RXCSUM |
7974 NETIF_F_HW_L2FW_DOFFLOAD;
Auke Kok9a799d72007-09-15 14:07:45 -07007975
Don Skidmore082757a2011-07-21 05:55:00 +00007976 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007977
Don Skidmore58be7662011-04-12 09:42:11 +00007978 switch (adapter->hw.mac.type) {
7979 case ixgbe_mac_82599EB:
7980 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007981 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007982 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7983 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007984 break;
7985 default:
7986 break;
7987 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007988
Ben Greear3f2d1c02012-03-08 08:28:41 +00007989 netdev->hw_features |= NETIF_F_RXALL;
7990
Jeff Kirsherad31c402008-06-05 04:05:30 -07007991 netdev->vlan_features |= NETIF_F_TSO;
7992 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007993 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007994 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007995 netdev->vlan_features |= NETIF_F_SG;
7996
Jiri Pirko01789342011-08-16 06:29:00 +00007997 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007998 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007999
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008000#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008001 netdev->dcbnl_ops = &dcbnl_ops;
8002#endif
8003
Yi Zoueacd73f2009-05-13 13:11:06 +00008004#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008005 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008006 unsigned int fcoe_l;
8007
Yi Zoueacd73f2009-05-13 13:11:06 +00008008 if (hw->mac.ops.get_device_caps) {
8009 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008010 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8011 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008012 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008013
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008014
8015 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8016 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008017
Alexander Duycka58915c2012-05-25 06:38:18 +00008018 netdev->features |= NETIF_F_FSO |
8019 NETIF_F_FCOE_CRC;
8020
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008021 netdev->vlan_features |= NETIF_F_FSO |
8022 NETIF_F_FCOE_CRC |
8023 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008024 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008025#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008026 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008027 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008028 netdev->vlan_features |= NETIF_F_HIGHDMA;
8029 }
Auke Kok9a799d72007-09-15 14:07:45 -07008030
Don Skidmore082757a2011-07-21 05:55:00 +00008031 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8032 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008033 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008034 netdev->features |= NETIF_F_LRO;
8035
Auke Kok9a799d72007-09-15 14:07:45 -07008036 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008037 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008038 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008039 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008040 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008041 }
8042
8043 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008044
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008045 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008046 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008047 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008048 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008049 }
8050
Alexander Duyck70864002011-04-27 09:13:56 +00008051 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008052 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008053
Alexander Duyck70864002011-04-27 09:13:56 +00008054 INIT_WORK(&adapter->service_task, ixgbe_service_task);
8055 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008056
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008057 err = ixgbe_init_interrupt_scheme(adapter);
8058 if (err)
8059 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008060
Jacob Keller8e2813f2012-04-21 06:05:40 +00008061 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008062 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008063 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008064 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008065 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008066 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008067 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008068
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008069 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8070
Emil Tantilov15e52092011-09-29 05:01:29 +00008071 /* save off EEPROM version number */
8072 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8073 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8074
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008075 /* pick up the PCI bus settings for reporting later */
8076 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008077 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008078 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008079
Jacob Kellere027d1a2013-07-31 06:53:31 +00008080 /* calculate the expected PCIe bandwidth required for optimal
8081 * performance. Note that some older parts will never have enough
8082 * bandwidth due to being older generation PCIe parts. We clamp these
8083 * parts to ensure no warning is displayed if it can't be fixed.
8084 */
8085 switch (hw->mac.type) {
8086 case ixgbe_mac_82598EB:
8087 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8088 break;
8089 default:
8090 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8091 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008092 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00008093 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008094
Jacob Keller6a2aae52013-10-18 05:09:24 +00008095 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8096 if (err)
8097 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8098 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8099 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8100 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8101 part_str);
8102 else
8103 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8104 hw->mac.type, hw->phy.type, part_str);
8105
8106 e_dev_info("%pM\n", netdev->dev_addr);
8107
Auke Kok9a799d72007-09-15 14:07:45 -07008108 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008109 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008110 if (err == IXGBE_ERR_EEPROM_VERSION) {
8111 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008112 e_dev_warn("This device is a pre-production adapter/LOM. "
8113 "Please be aware there may be issues associated "
8114 "with your hardware. If you are experiencing "
8115 "problems please contact your Intel or hardware "
8116 "representative who provided you with this "
8117 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008118 }
Auke Kok9a799d72007-09-15 14:07:45 -07008119 strcpy(netdev->name, "eth%d");
8120 err = register_netdev(netdev);
8121 if (err)
8122 goto err_register;
8123
Emil Tantilovec74a472012-09-20 03:33:56 +00008124 /* power down the optics for 82599 SFP+ fiber */
8125 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008126 hw->mac.ops.disable_tx_laser(hw);
8127
Jesse Brandeburg54386462009-04-17 20:44:27 +00008128 /* carrier off reporting is important to ethtool even BEFORE open */
8129 netif_carrier_off(netdev);
8130
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008131#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008132 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008133 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008134 ixgbe_setup_dca(adapter);
8135 }
8136#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008137 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008138 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008139 for (i = 0; i < adapter->num_vfs; i++)
8140 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8141 }
8142
Jacob Keller2466dd92011-09-08 03:50:54 +00008143 /* firmware requires driver version to be 0xFFFFFFFF
8144 * since os does not support feature
8145 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008146 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008147 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8148 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008149
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008150 /* add san mac addr to netdev */
8151 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008152
Neerav Parikhea818752012-01-04 20:23:40 +00008153 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008154 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008155
Don Skidmore12109822012-05-04 06:07:08 +00008156#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008157 if (ixgbe_sysfs_init(adapter))
8158 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008159#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008160
Catherine Sullivan00949162012-08-10 01:59:10 +00008161 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008162
Don Skidmore0b2679d2013-02-21 03:00:04 +00008163 /* Need link setup for MNG FW, else wait for IXGBE_UP */
8164 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
8165 hw->mac.ops.setup_link(hw,
8166 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8167 true);
8168
Auke Kok9a799d72007-09-15 14:07:45 -07008169 return 0;
8170
8171err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008172 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008173 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008174err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008175 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008176 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07008177 iounmap(hw->hw_addr);
8178err_ioremap:
8179 free_netdev(netdev);
8180err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008181 pci_release_selected_regions(pdev,
8182 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008183err_pci_reg:
8184err_dma:
8185 pci_disable_device(pdev);
8186 return err;
8187}
8188
8189/**
8190 * ixgbe_remove - Device Removal Routine
8191 * @pdev: PCI device information struct
8192 *
8193 * ixgbe_remove is called by the PCI subsystem to alert the driver
8194 * that it should release a PCI device. The could be caused by a
8195 * Hot-Plug event, or because the driver is going to be removed from
8196 * memory.
8197 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008198static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008199{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008200 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8201 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008202
Catherine Sullivan00949162012-08-10 01:59:10 +00008203 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008204
Auke Kok9a799d72007-09-15 14:07:45 -07008205 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008206 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008207
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008208
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008209#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008210 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8211 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8212 dca_remove_requester(&pdev->dev);
8213 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8214 }
8215
8216#endif
Don Skidmore12109822012-05-04 06:07:08 +00008217#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008218 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008219#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008220
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008221 /* remove the added san mac */
8222 ixgbe_del_sanmac_netdev(netdev);
8223
Donald Skidmorec4900be2008-11-20 21:11:42 -08008224 if (netdev->reg_state == NETREG_REGISTERED)
8225 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008226
Greg Roseda36b642012-12-11 08:26:43 +00008227#ifdef CONFIG_PCI_IOV
8228 /*
8229 * Only disable SR-IOV on unload if the user specified the now
8230 * deprecated max_vfs module parameter.
8231 */
8232 if (max_vfs)
8233 ixgbe_disable_sriov(adapter);
8234#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008235 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008236
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008237 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008238
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008239#ifdef CONFIG_DCB
8240 kfree(adapter->ixgbe_ieee_pfc);
8241 kfree(adapter->ixgbe_ieee_ets);
8242
8243#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008244 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008245 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008246 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008247
Emil Tantilov849c4542010-06-03 16:53:41 +00008248 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008249
Auke Kok9a799d72007-09-15 14:07:45 -07008250 free_netdev(netdev);
8251
Frans Pop19d5afd2009-10-02 10:04:12 -07008252 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008253
Auke Kok9a799d72007-09-15 14:07:45 -07008254 pci_disable_device(pdev);
8255}
8256
8257/**
8258 * ixgbe_io_error_detected - called when PCI error is detected
8259 * @pdev: Pointer to PCI device
8260 * @state: The current pci connection state
8261 *
8262 * This function is called after a PCI bus error affecting
8263 * this device has been detected.
8264 */
8265static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008266 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008267{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008268 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8269 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008270
Greg Rose83c61fa2011-09-07 05:59:35 +00008271#ifdef CONFIG_PCI_IOV
8272 struct pci_dev *bdev, *vfdev;
8273 u32 dw0, dw1, dw2, dw3;
8274 int vf, pos;
8275 u16 req_id, pf_func;
8276
8277 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8278 adapter->num_vfs == 0)
8279 goto skip_bad_vf_detection;
8280
8281 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008282 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008283 bdev = bdev->bus->self;
8284
8285 if (!bdev)
8286 goto skip_bad_vf_detection;
8287
8288 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8289 if (!pos)
8290 goto skip_bad_vf_detection;
8291
8292 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
8293 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
8294 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
8295 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
8296
8297 req_id = dw1 >> 16;
8298 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8299 if (!(req_id & 0x0080))
8300 goto skip_bad_vf_detection;
8301
8302 pf_func = req_id & 0x01;
8303 if ((pf_func & 1) == (pdev->devfn & 1)) {
8304 unsigned int device_id;
8305
8306 vf = (req_id & 0x7F) >> 1;
8307 e_dev_err("VF %d has caused a PCIe error\n", vf);
8308 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8309 "%8.8x\tdw3: %8.8x\n",
8310 dw0, dw1, dw2, dw3);
8311 switch (adapter->hw.mac.type) {
8312 case ixgbe_mac_82599EB:
8313 device_id = IXGBE_82599_VF_DEVICE_ID;
8314 break;
8315 case ixgbe_mac_X540:
8316 device_id = IXGBE_X540_VF_DEVICE_ID;
8317 break;
8318 default:
8319 device_id = 0;
8320 break;
8321 }
8322
8323 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008324 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008325 while (vfdev) {
8326 if (vfdev->devfn == (req_id & 0xFF))
8327 break;
Jon Mason36e90312012-07-19 21:02:09 +00008328 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008329 device_id, vfdev);
8330 }
8331 /*
8332 * There's a slim chance the VF could have been hot plugged,
8333 * so if it is no longer present we don't need to issue the
8334 * VFLR. Just clean up the AER in that case.
8335 */
8336 if (vfdev) {
8337 e_dev_err("Issuing VFLR to VF %d\n", vf);
8338 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008339 /* Free device reference count */
8340 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008341 }
8342
8343 pci_cleanup_aer_uncorrect_error_status(pdev);
8344 }
8345
8346 /*
8347 * Even though the error may have occurred on the other port
8348 * we still need to increment the vf error reference count for
8349 * both ports because the I/O resume function will be called
8350 * for both of them.
8351 */
8352 adapter->vferr_refcount++;
8353
8354 return PCI_ERS_RESULT_RECOVERED;
8355
8356skip_bad_vf_detection:
8357#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008358 netif_device_detach(netdev);
8359
Breno Leitao3044b8d2009-05-06 10:44:26 +00008360 if (state == pci_channel_io_perm_failure)
8361 return PCI_ERS_RESULT_DISCONNECT;
8362
Auke Kok9a799d72007-09-15 14:07:45 -07008363 if (netif_running(netdev))
8364 ixgbe_down(adapter);
8365 pci_disable_device(pdev);
8366
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008367 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008368 return PCI_ERS_RESULT_NEED_RESET;
8369}
8370
8371/**
8372 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8373 * @pdev: Pointer to PCI device
8374 *
8375 * Restart the card from scratch, as if from a cold-boot.
8376 */
8377static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8378{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008379 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008380 pci_ers_result_t result;
8381 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008382
gouji-new9ce77662009-05-06 10:44:45 +00008383 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008384 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008385 result = PCI_ERS_RESULT_DISCONNECT;
8386 } else {
8387 pci_set_master(pdev);
8388 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008389 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008390
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008391 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008392
8393 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008394 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008395 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008396 }
Auke Kok9a799d72007-09-15 14:07:45 -07008397
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008398 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8399 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008400 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8401 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008402 /* non-fatal, continue */
8403 }
Auke Kok9a799d72007-09-15 14:07:45 -07008404
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008405 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008406}
8407
8408/**
8409 * ixgbe_io_resume - called when traffic can start flowing again.
8410 * @pdev: Pointer to PCI device
8411 *
8412 * This callback is called when the error recovery driver tells us that
8413 * its OK to resume normal operation.
8414 */
8415static void ixgbe_io_resume(struct pci_dev *pdev)
8416{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008417 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8418 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008419
Greg Rose83c61fa2011-09-07 05:59:35 +00008420#ifdef CONFIG_PCI_IOV
8421 if (adapter->vferr_refcount) {
8422 e_info(drv, "Resuming after VF err\n");
8423 adapter->vferr_refcount--;
8424 return;
8425 }
8426
8427#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008428 if (netif_running(netdev))
8429 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008430
8431 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008432}
8433
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008434static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008435 .error_detected = ixgbe_io_error_detected,
8436 .slot_reset = ixgbe_io_slot_reset,
8437 .resume = ixgbe_io_resume,
8438};
8439
8440static struct pci_driver ixgbe_driver = {
8441 .name = ixgbe_driver_name,
8442 .id_table = ixgbe_pci_tbl,
8443 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008444 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008445#ifdef CONFIG_PM
8446 .suspend = ixgbe_suspend,
8447 .resume = ixgbe_resume,
8448#endif
8449 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008450 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008451 .err_handler = &ixgbe_err_handler
8452};
8453
8454/**
8455 * ixgbe_init_module - Driver Registration Routine
8456 *
8457 * ixgbe_init_module is the first routine called when the driver is
8458 * loaded. All it does is register with the PCI subsystem.
8459 **/
8460static int __init ixgbe_init_module(void)
8461{
8462 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008463 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008464 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008465
Catherine Sullivan00949162012-08-10 01:59:10 +00008466 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008467
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008468 ret = pci_register_driver(&ixgbe_driver);
8469 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008470 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008471 return ret;
8472 }
8473
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008474#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008475 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008476#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008477
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008478 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008479}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008480
Auke Kok9a799d72007-09-15 14:07:45 -07008481module_init(ixgbe_init_module);
8482
8483/**
8484 * ixgbe_exit_module - Driver Exit Cleanup Routine
8485 *
8486 * ixgbe_exit_module is called just before the driver is removed
8487 * from memory.
8488 **/
8489static void __exit ixgbe_exit_module(void)
8490{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008491#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008492 dca_unregister_notify(&dca_notifier);
8493#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008494 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008495
Catherine Sullivan00949162012-08-10 01:59:10 +00008496 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008497
Eric Dumazet1a515022010-11-16 19:26:42 -08008498 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008499}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008500
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008501#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008502static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008503 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008504{
8505 int ret_val;
8506
8507 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008508 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008509
8510 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8511}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008512
Alexander Duyckb4533682009-03-31 21:32:42 +00008513#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008514
Auke Kok9a799d72007-09-15 14:07:45 -07008515module_exit(ixgbe_exit_module);
8516
8517/* ixgbe_main.c */