blob: d30fbdd81fca61173c6e1d9a10baab3fbb5edc44 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000047#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040048#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000049#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070050
51#include "ixgbe.h"
52#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000053#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000054#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070055
56char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070057static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000058 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000059#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000060char ixgbe_default_device_descr[] =
61 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000062#else
63static char ixgbe_default_device_descr[] =
64 "Intel(R) 10 Gigabit Network Connection";
65#endif
Don Skidmore8c5afd62013-03-01 07:09:43 +000066#define DRV_VERSION "3.13.10-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070067const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000068static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000069 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070070
71static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070072 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000073 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080074 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070075};
76
77/* ixgbe_pci_tbl - PCI Device ID Table
78 *
79 * Wildcard entries (PCI_ANY_ID) should come last
80 * Last entry must be all 0s
81 *
82 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
83 * Class, Class Mask, private data (not used) }
84 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000086 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115 /* required last entry */
116 {0, }
117};
118MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
119
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400120#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800121static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000122 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static struct notifier_block dca_notifier = {
124 .notifier_call = ixgbe_notify_dca,
125 .next = NULL,
126 .priority = 0
127};
128#endif
129
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000130#ifdef CONFIG_PCI_IOV
131static unsigned int max_vfs;
132module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000133MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000134 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000135#endif /* CONFIG_PCI_IOV */
136
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000137static unsigned int allow_unsupported_sfp;
138module_param(allow_unsupported_sfp, uint, 0);
139MODULE_PARM_DESC(allow_unsupported_sfp,
140 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
141
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000142#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
143static int debug = -1;
144module_param(debug, int, 0);
145MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
146
Auke Kok9a799d72007-09-15 14:07:45 -0700147MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
148MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
149MODULE_LICENSE("GPL");
150MODULE_VERSION(DRV_VERSION);
151
Jacob Kellerb8e82002013-04-09 07:20:09 +0000152static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
153 u32 reg, u16 *value)
154{
155 int pos = 0;
156 struct pci_dev *parent_dev;
157 struct pci_bus *parent_bus;
158
159 parent_bus = adapter->pdev->bus->parent;
160 if (!parent_bus)
161 return -1;
162
163 parent_dev = parent_bus->self;
164 if (!parent_dev)
165 return -1;
166
167 pos = pci_find_capability(parent_dev, PCI_CAP_ID_EXP);
168 if (!pos)
169 return -1;
170
171 pci_read_config_word(parent_dev, pos + reg, value);
172 return 0;
173}
174
175static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
176{
177 struct ixgbe_hw *hw = &adapter->hw;
178 u16 link_status = 0;
179 int err;
180
181 hw->bus.type = ixgbe_bus_type_pci_express;
182
183 /* Get the negotiated link width and speed from PCI config space of the
184 * parent, as this device is behind a switch
185 */
186 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
187
188 /* assume caller will handle error case */
189 if (err)
190 return err;
191
192 hw->bus.width = ixgbe_convert_bus_width(link_status);
193 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
194
195 return 0;
196}
197
Alexander Duyck70864002011-04-27 09:13:56 +0000198static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
199{
200 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
201 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
202 schedule_work(&adapter->service_task);
203}
204
205static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
206{
207 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
208
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000209 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000210 smp_mb__before_clear_bit();
211 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
212}
213
Taku Izumidcd79ae2010-04-27 14:39:53 +0000214struct ixgbe_reg_info {
215 u32 ofs;
216 char *name;
217};
218
219static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
220
221 /* General Registers */
222 {IXGBE_CTRL, "CTRL"},
223 {IXGBE_STATUS, "STATUS"},
224 {IXGBE_CTRL_EXT, "CTRL_EXT"},
225
226 /* Interrupt Registers */
227 {IXGBE_EICR, "EICR"},
228
229 /* RX Registers */
230 {IXGBE_SRRCTL(0), "SRRCTL"},
231 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
232 {IXGBE_RDLEN(0), "RDLEN"},
233 {IXGBE_RDH(0), "RDH"},
234 {IXGBE_RDT(0), "RDT"},
235 {IXGBE_RXDCTL(0), "RXDCTL"},
236 {IXGBE_RDBAL(0), "RDBAL"},
237 {IXGBE_RDBAH(0), "RDBAH"},
238
239 /* TX Registers */
240 {IXGBE_TDBAL(0), "TDBAL"},
241 {IXGBE_TDBAH(0), "TDBAH"},
242 {IXGBE_TDLEN(0), "TDLEN"},
243 {IXGBE_TDH(0), "TDH"},
244 {IXGBE_TDT(0), "TDT"},
245 {IXGBE_TXDCTL(0), "TXDCTL"},
246
247 /* List Terminator */
248 {}
249};
250
251
252/*
253 * ixgbe_regdump - register printout routine
254 */
255static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
256{
257 int i = 0, j = 0;
258 char rname[16];
259 u32 regs[64];
260
261 switch (reginfo->ofs) {
262 case IXGBE_SRRCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
265 break;
266 case IXGBE_DCA_RXCTRL(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
269 break;
270 case IXGBE_RDLEN(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
273 break;
274 case IXGBE_RDH(0):
275 for (i = 0; i < 64; i++)
276 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
277 break;
278 case IXGBE_RDT(0):
279 for (i = 0; i < 64; i++)
280 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
281 break;
282 case IXGBE_RXDCTL(0):
283 for (i = 0; i < 64; i++)
284 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
285 break;
286 case IXGBE_RDBAL(0):
287 for (i = 0; i < 64; i++)
288 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
289 break;
290 case IXGBE_RDBAH(0):
291 for (i = 0; i < 64; i++)
292 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
293 break;
294 case IXGBE_TDBAL(0):
295 for (i = 0; i < 64; i++)
296 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
297 break;
298 case IXGBE_TDBAH(0):
299 for (i = 0; i < 64; i++)
300 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
301 break;
302 case IXGBE_TDLEN(0):
303 for (i = 0; i < 64; i++)
304 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
305 break;
306 case IXGBE_TDH(0):
307 for (i = 0; i < 64; i++)
308 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
309 break;
310 case IXGBE_TDT(0):
311 for (i = 0; i < 64; i++)
312 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
313 break;
314 case IXGBE_TXDCTL(0):
315 for (i = 0; i < 64; i++)
316 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
317 break;
318 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000319 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000320 IXGBE_READ_REG(hw, reginfo->ofs));
321 return;
322 }
323
324 for (i = 0; i < 8; i++) {
325 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000328 pr_cont(" %08x", regs[i*8+j]);
329 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 }
331
332}
333
334/*
335 * ixgbe_dump - Print registers, tx-rings and rx-rings
336 */
337static void ixgbe_dump(struct ixgbe_adapter *adapter)
338{
339 struct net_device *netdev = adapter->netdev;
340 struct ixgbe_hw *hw = &adapter->hw;
341 struct ixgbe_reg_info *reginfo;
342 int n = 0;
343 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000344 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000345 union ixgbe_adv_tx_desc *tx_desc;
346 struct my_u0 { u64 a; u64 b; } *u0;
347 struct ixgbe_ring *rx_ring;
348 union ixgbe_adv_rx_desc *rx_desc;
349 struct ixgbe_rx_buffer *rx_buffer_info;
350 u32 staterr;
351 int i = 0;
352
353 if (!netif_msg_hw(adapter))
354 return;
355
356 /* Print netdevice Info */
357 if (netdev) {
358 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000359 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000360 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("%-15s %016lX %016lX %016lX\n",
362 netdev->name,
363 netdev->state,
364 netdev->trans_start,
365 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000366 }
367
368 /* Print Registers */
369 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000370 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000371 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
372 reginfo->name; reginfo++) {
373 ixgbe_regdump(hw, reginfo);
374 }
375
376 /* Print TX Ring Summary */
377 if (!netdev || !netif_running(netdev))
378 goto exit;
379
380 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000381 pr_info(" %s %s %s %s\n",
382 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
383 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000384 for (n = 0; n < adapter->num_tx_queues; n++) {
385 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000386 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000387 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000389 (u64)dma_unmap_addr(tx_buffer, dma),
390 dma_unmap_len(tx_buffer, len),
391 tx_buffer->next_to_watch,
392 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000393 }
394
395 /* Print TX Rings */
396 if (!netif_msg_tx_done(adapter))
397 goto rx_ring_summary;
398
399 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
400
401 /* Transmit Descriptor Formats
402 *
Josh Hay39ac8682012-09-26 05:59:36 +0000403 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 * +--------------------------------------------------------------+
405 * 0 | Buffer Address [63:0] |
406 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000407 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 * +--------------------------------------------------------------+
409 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000410 *
411 * 82598 Advanced Transmit Descriptor (Write-Back Format)
412 * +--------------------------------------------------------------+
413 * 0 | RSV [63:0] |
414 * +--------------------------------------------------------------+
415 * 8 | RSV | STA | NXTSEQ |
416 * +--------------------------------------------------------------+
417 * 63 36 35 32 31 0
418 *
419 * 82599+ Advanced Transmit Descriptor
420 * +--------------------------------------------------------------+
421 * 0 | Buffer Address [63:0] |
422 * +--------------------------------------------------------------+
423 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
424 * +--------------------------------------------------------------+
425 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
426 *
427 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
428 * +--------------------------------------------------------------+
429 * 0 | RSV [63:0] |
430 * +--------------------------------------------------------------+
431 * 8 | RSV | STA | RSV |
432 * +--------------------------------------------------------------+
433 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000434 */
435
436 for (n = 0; n < adapter->num_tx_queues; n++) {
437 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("------------------------------------\n");
439 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
440 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000441 pr_info("%s%s %s %s %s %s\n",
442 "T [desc] [address 63:0 ] ",
443 "[PlPOIdStDDt Ln] [bi->dma ] ",
444 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000445
446 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000447 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000448 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000449 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000450 if (dma_unmap_len(tx_buffer, len) > 0) {
451 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
452 i,
453 le64_to_cpu(u0->a),
454 le64_to_cpu(u0->b),
455 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000456 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000457 tx_buffer->next_to_watch,
458 (u64)tx_buffer->time_stamp,
459 tx_buffer->skb);
460 if (i == tx_ring->next_to_use &&
461 i == tx_ring->next_to_clean)
462 pr_cont(" NTC/U\n");
463 else if (i == tx_ring->next_to_use)
464 pr_cont(" NTU\n");
465 else if (i == tx_ring->next_to_clean)
466 pr_cont(" NTC\n");
467 else
468 pr_cont("\n");
469
470 if (netif_msg_pktdata(adapter) &&
471 tx_buffer->skb)
472 print_hex_dump(KERN_INFO, "",
473 DUMP_PREFIX_ADDRESS, 16, 1,
474 tx_buffer->skb->data,
475 dma_unmap_len(tx_buffer, len),
476 true);
477 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 }
479 }
480
481 /* Print RX Rings Summary */
482rx_ring_summary:
483 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000484 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 for (n = 0; n < adapter->num_rx_queues; n++) {
486 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_info("%5d %5X %5X\n",
488 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 }
490
491 /* Print RX Rings */
492 if (!netif_msg_rx_status(adapter))
493 goto exit;
494
495 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
496
Josh Hay39ac8682012-09-26 05:59:36 +0000497 /* Receive Descriptor Formats
498 *
499 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000500 * 63 1 0
501 * +-----------------------------------------------------+
502 * 0 | Packet Buffer Address [63:1] |A0/NSE|
503 * +----------------------------------------------+------+
504 * 8 | Header Buffer Address [63:1] | DD |
505 * +-----------------------------------------------------+
506 *
507 *
Josh Hay39ac8682012-09-26 05:59:36 +0000508 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000509 *
510 * 63 48 47 32 31 30 21 20 16 15 4 3 0
511 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000512 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
513 * | Packet | IP | | | | Type | Type |
514 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 * +------------------------------------------------------+
516 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
517 * +------------------------------------------------------+
518 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000519 *
520 * 82599+ Advanced Receive Descriptor (Read) Format
521 * 63 1 0
522 * +-----------------------------------------------------+
523 * 0 | Packet Buffer Address [63:1] |A0/NSE|
524 * +----------------------------------------------+------+
525 * 8 | Header Buffer Address [63:1] | DD |
526 * +-----------------------------------------------------+
527 *
528 *
529 * 82599+ Advanced Receive Descriptor (Write-Back) Format
530 *
531 * 63 48 47 32 31 30 21 20 17 16 4 3 0
532 * +------------------------------------------------------+
533 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
534 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
535 * |/ Flow Dir Flt ID | | | | | |
536 * +------------------------------------------------------+
537 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
538 * +------------------------------------------------------+
539 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 */
Josh Hay39ac8682012-09-26 05:59:36 +0000541
Taku Izumidcd79ae2010-04-27 14:39:53 +0000542 for (n = 0; n < adapter->num_rx_queues; n++) {
543 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000544 pr_info("------------------------------------\n");
545 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
546 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000547 pr_info("%s%s%s",
548 "R [desc] [ PktBuf A0] ",
549 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000550 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000551 pr_info("%s%s%s",
552 "RWB[desc] [PcsmIpSHl PtRs] ",
553 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000554 "<-- Adv Rx Write-Back format\n");
555
556 for (i = 0; i < rx_ring->count; i++) {
557 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000558 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000559 u0 = (struct my_u0 *)rx_desc;
560 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
561 if (staterr & IXGBE_RXD_STAT_DD) {
562 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000563 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000564 "%016llX ---------------- %p", i,
565 le64_to_cpu(u0->a),
566 le64_to_cpu(u0->b),
567 rx_buffer_info->skb);
568 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000569 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000570 "%016llX %016llX %p", i,
571 le64_to_cpu(u0->a),
572 le64_to_cpu(u0->b),
573 (u64)rx_buffer_info->dma,
574 rx_buffer_info->skb);
575
Emil Tantilov9c50c032012-07-26 01:21:24 +0000576 if (netif_msg_pktdata(adapter) &&
577 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000578 print_hex_dump(KERN_INFO, "",
579 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000580 page_address(rx_buffer_info->page) +
581 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000582 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000583 }
584 }
585
586 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000587 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000588 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000589 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000590 else
Joe Perchesc7689572010-09-07 21:35:17 +0000591 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000592
593 }
594 }
595
596exit:
597 return;
598}
599
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800600static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
601{
602 u32 ctrl_ext;
603
604 /* Let firmware take over control of h/w */
605 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
606 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000607 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800608}
609
610static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
611{
612 u32 ctrl_ext;
613
614 /* Let firmware know the driver has taken over */
615 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
616 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000617 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800618}
Auke Kok9a799d72007-09-15 14:07:45 -0700619
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000620/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000621 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
622 * @adapter: pointer to adapter struct
623 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
624 * @queue: queue to map the corresponding interrupt to
625 * @msix_vector: the vector to map to the corresponding queue
626 *
627 */
628static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000629 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700630{
631 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000632 struct ixgbe_hw *hw = &adapter->hw;
633 switch (hw->mac.type) {
634 case ixgbe_mac_82598EB:
635 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
636 if (direction == -1)
637 direction = 0;
638 index = (((direction * 64) + queue) >> 2) & 0x1F;
639 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
640 ivar &= ~(0xFF << (8 * (queue & 0x3)));
641 ivar |= (msix_vector << (8 * (queue & 0x3)));
642 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
643 break;
644 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800645 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000646 if (direction == -1) {
647 /* other causes */
648 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
649 index = ((queue & 1) * 8);
650 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
651 ivar &= ~(0xFF << index);
652 ivar |= (msix_vector << index);
653 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
654 break;
655 } else {
656 /* tx or rx causes */
657 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
658 index = ((16 * (queue & 1)) + (8 * direction));
659 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
660 ivar &= ~(0xFF << index);
661 ivar |= (msix_vector << index);
662 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
663 break;
664 }
665 default:
666 break;
667 }
Auke Kok9a799d72007-09-15 14:07:45 -0700668}
669
Alexander Duyckfe49f042009-06-04 16:00:09 +0000670static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000671 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000672{
673 u32 mask;
674
Alexander Duyckbd508172010-11-16 19:27:03 -0800675 switch (adapter->hw.mac.type) {
676 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000677 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
678 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800679 break;
680 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800681 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000682 mask = (qmask & 0xFFFFFFFF);
683 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
684 mask = (qmask >> 32);
685 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800686 break;
687 default:
688 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000689 }
690}
691
Alexander Duyck729739b2012-02-08 07:51:06 +0000692void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
693 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000694{
Alexander Duyck729739b2012-02-08 07:51:06 +0000695 if (tx_buffer->skb) {
696 dev_kfree_skb_any(tx_buffer->skb);
697 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000698 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000699 dma_unmap_addr(tx_buffer, dma),
700 dma_unmap_len(tx_buffer, len),
701 DMA_TO_DEVICE);
702 } else if (dma_unmap_len(tx_buffer, len)) {
703 dma_unmap_page(ring->dev,
704 dma_unmap_addr(tx_buffer, dma),
705 dma_unmap_len(tx_buffer, len),
706 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000707 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000708 tx_buffer->next_to_watch = NULL;
709 tx_buffer->skb = NULL;
710 dma_unmap_len_set(tx_buffer, len, 0);
711 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700712}
713
Alexander Duyck943561d2012-05-09 22:14:44 -0700714static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
715{
716 struct ixgbe_hw *hw = &adapter->hw;
717 struct ixgbe_hw_stats *hwstats = &adapter->stats;
718 int i;
719 u32 data;
720
721 if ((hw->fc.current_mode != ixgbe_fc_full) &&
722 (hw->fc.current_mode != ixgbe_fc_rx_pause))
723 return;
724
725 switch (hw->mac.type) {
726 case ixgbe_mac_82598EB:
727 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
728 break;
729 default:
730 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
731 }
732 hwstats->lxoffrxc += data;
733
734 /* refill credits (no tx hang) if we received xoff */
735 if (!data)
736 return;
737
738 for (i = 0; i < adapter->num_tx_queues; i++)
739 clear_bit(__IXGBE_HANG_CHECK_ARMED,
740 &adapter->tx_ring[i]->state);
741}
742
John Fastabendc84d3242010-11-16 19:27:12 -0800743static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700744{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700745 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800746 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800747 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000748 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800749 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700750 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700751
Alexander Duyck943561d2012-05-09 22:14:44 -0700752 if (adapter->ixgbe_ieee_pfc)
753 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800754
Alexander Duyck943561d2012-05-09 22:14:44 -0700755 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
756 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800757 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700758 }
John Fastabendc84d3242010-11-16 19:27:12 -0800759
760 /* update stats for each tc, only valid with PFC enabled */
761 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000762 u32 pxoffrxc;
763
John Fastabendc84d3242010-11-16 19:27:12 -0800764 switch (hw->mac.type) {
765 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000766 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800767 break;
768 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000769 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800770 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000771 hwstats->pxoffrxc[i] += pxoffrxc;
772 /* Get the TC for given UP */
773 tc = netdev_get_prio_tc_map(adapter->netdev, i);
774 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700775 }
776
John Fastabendc84d3242010-11-16 19:27:12 -0800777 /* disarm tx queues that have received xoff frames */
778 for (i = 0; i < adapter->num_tx_queues; i++) {
779 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800780
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000781 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800782 if (xoff[tc])
783 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
784 }
785}
786
787static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
788{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000789 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800790}
791
792static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
793{
794 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
795 struct ixgbe_hw *hw = &adapter->hw;
796
797 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
798 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
799
800 if (head != tail)
801 return (head < tail) ?
802 tail - head : (tail + ring->count - head);
803
804 return 0;
805}
806
807static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
808{
809 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
810 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
811 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
812 bool ret = false;
813
814 clear_check_for_tx_hang(tx_ring);
815
816 /*
817 * Check for a hung queue, but be thorough. This verifies
818 * that a transmit has been completed since the previous
819 * check AND there is at least one packet pending. The
820 * ARMED bit is set to indicate a potential hang. The
821 * bit is cleared if a pause frame is received to remove
822 * false hang detection due to PFC or 802.3x frames. By
823 * requiring this to fail twice we avoid races with
824 * pfc clearing the ARMED bit and conditions where we
825 * run the check_tx_hang logic with a transmit completion
826 * pending but without time to complete it yet.
827 */
828 if ((tx_done_old == tx_done) && tx_pending) {
829 /* make sure it is true for two checks in a row */
830 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
831 &tx_ring->state);
832 } else {
833 /* update completed stats and continue */
834 tx_ring->tx_stats.tx_done_old = tx_done;
835 /* reset the countdown */
836 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
837 }
838
839 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700840}
841
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000842/**
843 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
844 * @adapter: driver private struct
845 **/
846static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
847{
848
849 /* Do the reset outside of interrupt context */
850 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
851 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000852 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000853 ixgbe_service_event_schedule(adapter);
854 }
855}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700856
Auke Kok9a799d72007-09-15 14:07:45 -0700857/**
858 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000859 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700860 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700861 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000862static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000863 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700864{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000865 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000866 struct ixgbe_tx_buffer *tx_buffer;
867 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700868 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000869 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000870 unsigned int i = tx_ring->next_to_clean;
871
872 if (test_bit(__IXGBE_DOWN, &adapter->state))
873 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700874
Alexander Duyckd3d00232011-07-15 02:31:25 +0000875 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000876 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000877 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800878
Alexander Duyck729739b2012-02-08 07:51:06 +0000879 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000880 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700881
Alexander Duyckd3d00232011-07-15 02:31:25 +0000882 /* if next_to_watch is not set then there is no work pending */
883 if (!eop_desc)
884 break;
885
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000886 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000887 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000888
Alexander Duyckd3d00232011-07-15 02:31:25 +0000889 /* if DD is not set pending work has not been completed */
890 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
891 break;
892
Alexander Duyckd3d00232011-07-15 02:31:25 +0000893 /* clear next_to_watch to prevent false hangs */
894 tx_buffer->next_to_watch = NULL;
895
Alexander Duyck091a6242012-02-08 07:51:01 +0000896 /* update the statistics for this packet */
897 total_bytes += tx_buffer->bytecount;
898 total_packets += tx_buffer->gso_segs;
899
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000900 /* free the skb */
901 dev_kfree_skb_any(tx_buffer->skb);
902
Alexander Duyck729739b2012-02-08 07:51:06 +0000903 /* unmap skb header data */
904 dma_unmap_single(tx_ring->dev,
905 dma_unmap_addr(tx_buffer, dma),
906 dma_unmap_len(tx_buffer, len),
907 DMA_TO_DEVICE);
908
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000909 /* clear tx_buffer data */
910 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000911 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000912
Alexander Duyck729739b2012-02-08 07:51:06 +0000913 /* unmap remaining buffers */
914 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000915 tx_buffer++;
916 tx_desc++;
917 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000918 if (unlikely(!i)) {
919 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000920 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000921 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000922 }
923
Alexander Duyck729739b2012-02-08 07:51:06 +0000924 /* unmap any remaining paged data */
925 if (dma_unmap_len(tx_buffer, len)) {
926 dma_unmap_page(tx_ring->dev,
927 dma_unmap_addr(tx_buffer, dma),
928 dma_unmap_len(tx_buffer, len),
929 DMA_TO_DEVICE);
930 dma_unmap_len_set(tx_buffer, len, 0);
931 }
932 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800933
Alexander Duyck729739b2012-02-08 07:51:06 +0000934 /* move us one more past the eop_desc for start of next pkt */
935 tx_buffer++;
936 tx_desc++;
937 i++;
938 if (unlikely(!i)) {
939 i -= tx_ring->count;
940 tx_buffer = tx_ring->tx_buffer_info;
941 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
942 }
943
944 /* issue prefetch for next Tx descriptor */
945 prefetch(tx_desc);
946
947 /* update budget accounting */
948 budget--;
949 } while (likely(budget));
950
951 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700952 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000953 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800954 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000955 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000956 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000957 q_vector->tx.total_bytes += total_bytes;
958 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800959
John Fastabendc84d3242010-11-16 19:27:12 -0800960 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800961 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800962 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800963 e_err(drv, "Detected Tx Unit Hang\n"
964 " Tx Queue <%d>\n"
965 " TDH, TDT <%x>, <%x>\n"
966 " next_to_use <%x>\n"
967 " next_to_clean <%x>\n"
968 "tx_buffer_info[next_to_clean]\n"
969 " time_stamp <%lx>\n"
970 " jiffies <%lx>\n",
971 tx_ring->queue_index,
972 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
973 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000974 tx_ring->next_to_use, i,
975 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800976
977 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
978
979 e_info(probe,
980 "tx hang %d detected on queue %d, resetting adapter\n",
981 adapter->tx_timeout_count + 1, tx_ring->queue_index);
982
983 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000984 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800985
986 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000987 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800988 }
Auke Kok9a799d72007-09-15 14:07:45 -0700989
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000990 netdev_tx_completed_queue(txring_txq(tx_ring),
991 total_packets, total_bytes);
992
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800993#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000994 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000995 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800996 /* Make sure that anybody stopping the queue after this
997 * sees the new next_to_clean.
998 */
999 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001000 if (__netif_subqueue_stopped(tx_ring->netdev,
1001 tx_ring->queue_index)
1002 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1003 netif_wake_subqueue(tx_ring->netdev,
1004 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001005 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001006 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001007 }
Auke Kok9a799d72007-09-15 14:07:45 -07001008
Alexander Duyck59224552011-08-31 00:01:06 +00001009 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001010}
1011
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001012#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001013static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001014 struct ixgbe_ring *tx_ring,
1015 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001016{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001017 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001018 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1019 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001020
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001021 switch (hw->mac.type) {
1022 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001023 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001024 break;
1025 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001026 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001027 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1028 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1029 break;
1030 default:
1031 /* for unknown hardware do not write register */
1032 return;
1033 }
1034
1035 /*
1036 * We can enable relaxed ordering for reads, but not writes when
1037 * DCA is enabled. This is due to a known issue in some chipsets
1038 * which will cause the DCA tag to be cleared.
1039 */
1040 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1041 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1042 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1043
1044 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1045}
1046
1047static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1048 struct ixgbe_ring *rx_ring,
1049 int cpu)
1050{
1051 struct ixgbe_hw *hw = &adapter->hw;
1052 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1053 u8 reg_idx = rx_ring->reg_idx;
1054
1055
1056 switch (hw->mac.type) {
1057 case ixgbe_mac_82599EB:
1058 case ixgbe_mac_X540:
1059 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001060 break;
1061 default:
1062 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001063 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001064
1065 /*
1066 * We can enable relaxed ordering for reads, but not writes when
1067 * DCA is enabled. This is due to a known issue in some chipsets
1068 * which will cause the DCA tag to be cleared.
1069 */
1070 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001071 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1072
1073 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001074}
1075
1076static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1077{
1078 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001079 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001080 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001081
1082 if (q_vector->cpu == cpu)
1083 goto out_no_update;
1084
Alexander Duycka5579282012-02-08 07:50:04 +00001085 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001086 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001087
Alexander Duycka5579282012-02-08 07:50:04 +00001088 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001089 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001090
1091 q_vector->cpu = cpu;
1092out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001093 put_cpu();
1094}
1095
1096static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1097{
1098 int i;
1099
1100 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1101 return;
1102
Alexander Duycke35ec122009-05-21 13:07:12 +00001103 /* always use CB2 mode, difference is masked in the CB driver */
1104 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1105
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001106 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001107 adapter->q_vector[i]->cpu = -1;
1108 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001109 }
1110}
1111
1112static int __ixgbe_notify_dca(struct device *dev, void *data)
1113{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001114 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001115 unsigned long event = *(unsigned long *)data;
1116
Don Skidmore2a72c312011-07-20 02:27:05 +00001117 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001118 return 0;
1119
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001120 switch (event) {
1121 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001122 /* if we're already enabled, don't do it again */
1123 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1124 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001125 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001126 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001127 ixgbe_setup_dca(adapter);
1128 break;
1129 }
1130 /* Fall Through since DCA is disabled. */
1131 case DCA_PROVIDER_REMOVE:
1132 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1133 dca_remove_requester(dev);
1134 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1135 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1136 }
1137 break;
1138 }
1139
Denis V. Lunev652f0932008-03-27 14:39:17 +03001140 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001141}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001142
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001143#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001144static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1145 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001146 struct sk_buff *skb)
1147{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001148 if (ring->netdev->features & NETIF_F_RXHASH)
1149 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001150}
1151
Alexander Duyckf8003262012-03-03 02:35:52 +00001152#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001153/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001154 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001155 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001156 * @rx_desc: advanced rx descriptor
1157 *
1158 * Returns : true if it is FCoE pkt
1159 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001160static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001161 union ixgbe_adv_rx_desc *rx_desc)
1162{
1163 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1164
Alexander Duyck57efd442012-06-25 21:54:46 +00001165 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001166 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1167 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1168 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1169}
1170
Alexander Duyckf8003262012-03-03 02:35:52 +00001171#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001172/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001173 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001174 * @ring: structure containing ring specific data
1175 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001176 * @skb: skb currently being received and modified
1177 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001178static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001179 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001180 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001181{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001182 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001183
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001184 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001185 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001186 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001187
1188 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001189 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1190 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001191 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001192 return;
1193 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001194
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001195 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001196 return;
1197
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001198 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001199 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001200
1201 /*
1202 * 82599 errata, UDP frames with a 0 checksum can be marked as
1203 * checksum errors.
1204 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001205 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1206 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001207 return;
1208
Alexander Duyck8a0da212012-01-31 02:59:49 +00001209 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001210 return;
1211 }
1212
Auke Kok9a799d72007-09-15 14:07:45 -07001213 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001214 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001215}
1216
Alexander Duyck84ea2592010-11-16 19:26:49 -08001217static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001218{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001219 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001220
1221 /* update next to alloc since we have filled the ring */
1222 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001223 /*
1224 * Force memory writes to complete before letting h/w
1225 * know there are new descriptors to fetch. (Only
1226 * applicable for weak-ordered memory model archs,
1227 * such as IA-64).
1228 */
1229 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001230 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001231}
1232
Alexander Duyckf990b792012-01-31 02:59:34 +00001233static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1234 struct ixgbe_rx_buffer *bi)
1235{
1236 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001237 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001238
Alexander Duyckf8003262012-03-03 02:35:52 +00001239 /* since we are recycling buffers we should seldom need to alloc */
1240 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001241 return true;
1242
Alexander Duyckf8003262012-03-03 02:35:52 +00001243 /* alloc new page for storage */
1244 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001245 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1246 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001247 if (unlikely(!page)) {
1248 rx_ring->rx_stats.alloc_rx_page_failed++;
1249 return false;
1250 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001251 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001252 }
1253
Alexander Duyckf8003262012-03-03 02:35:52 +00001254 /* map page for use */
1255 dma = dma_map_page(rx_ring->dev, page, 0,
1256 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001257
Alexander Duyckf8003262012-03-03 02:35:52 +00001258 /*
1259 * if mapping failed free memory back to system since
1260 * there isn't much point in holding memory we can't use
1261 */
1262 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001263 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001264 bi->page = NULL;
1265
Alexander Duyckf990b792012-01-31 02:59:34 +00001266 rx_ring->rx_stats.alloc_rx_page_failed++;
1267 return false;
1268 }
1269
Alexander Duyckf8003262012-03-03 02:35:52 +00001270 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001271 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001272
Alexander Duyckf990b792012-01-31 02:59:34 +00001273 return true;
1274}
1275
Auke Kok9a799d72007-09-15 14:07:45 -07001276/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001277 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001278 * @rx_ring: ring to place buffers on
1279 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001280 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001281void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001282{
Auke Kok9a799d72007-09-15 14:07:45 -07001283 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001284 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001285 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001286
Alexander Duyckf8003262012-03-03 02:35:52 +00001287 /* nothing to do */
1288 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001289 return;
1290
Alexander Duycke4f74022012-01-31 02:59:44 +00001291 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001292 bi = &rx_ring->rx_buffer_info[i];
1293 i -= rx_ring->count;
1294
Alexander Duyckf8003262012-03-03 02:35:52 +00001295 do {
1296 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001297 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001298
Alexander Duyckf8003262012-03-03 02:35:52 +00001299 /*
1300 * Refresh the desc even if buffer_addrs didn't change
1301 * because each write-back erases this info.
1302 */
1303 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001304
Alexander Duyckf990b792012-01-31 02:59:34 +00001305 rx_desc++;
1306 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001307 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001308 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001309 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001310 bi = rx_ring->rx_buffer_info;
1311 i -= rx_ring->count;
1312 }
1313
1314 /* clear the hdr_addr for the next_to_use descriptor */
1315 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001316
1317 cleaned_count--;
1318 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001319
Alexander Duyckf990b792012-01-31 02:59:34 +00001320 i += rx_ring->count;
1321
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001322 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001323 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001324}
1325
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001326/**
1327 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1328 * @data: pointer to the start of the headers
1329 * @max_len: total length of section to find headers in
1330 *
1331 * This function is meant to determine the length of headers that will
1332 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1333 * motivation of doing this is to only perform one pull for IPv4 TCP
1334 * packets so that we can do basic things like calculating the gso_size
1335 * based on the average data per packet.
1336 **/
1337static unsigned int ixgbe_get_headlen(unsigned char *data,
1338 unsigned int max_len)
1339{
1340 union {
1341 unsigned char *network;
1342 /* l2 headers */
1343 struct ethhdr *eth;
1344 struct vlan_hdr *vlan;
1345 /* l3 headers */
1346 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001347 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001348 } hdr;
1349 __be16 protocol;
1350 u8 nexthdr = 0; /* default to not TCP */
1351 u8 hlen;
1352
1353 /* this should never happen, but better safe than sorry */
1354 if (max_len < ETH_HLEN)
1355 return max_len;
1356
1357 /* initialize network frame pointer */
1358 hdr.network = data;
1359
1360 /* set first protocol and move network header forward */
1361 protocol = hdr.eth->h_proto;
1362 hdr.network += ETH_HLEN;
1363
1364 /* handle any vlan tag if present */
1365 if (protocol == __constant_htons(ETH_P_8021Q)) {
1366 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1367 return max_len;
1368
1369 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1370 hdr.network += VLAN_HLEN;
1371 }
1372
1373 /* handle L3 protocols */
1374 if (protocol == __constant_htons(ETH_P_IP)) {
1375 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1376 return max_len;
1377
1378 /* access ihl as a u8 to avoid unaligned access on ia64 */
1379 hlen = (hdr.network[0] & 0x0F) << 2;
1380
1381 /* verify hlen meets minimum size requirements */
1382 if (hlen < sizeof(struct iphdr))
1383 return hdr.network - data;
1384
Alexander Duycked83da12012-11-13 01:13:33 +00001385 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001386 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001387 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001388 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1389 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1390 return max_len;
1391
1392 /* record next protocol */
1393 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001394 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001395#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001396 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1397 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1398 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001399 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001400#endif
1401 } else {
1402 return hdr.network - data;
1403 }
1404
Alexander Duycked83da12012-11-13 01:13:33 +00001405 /* relocate pointer to start of L4 header */
1406 hdr.network += hlen;
1407
Alexander Duycka048b402012-05-24 08:26:29 +00001408 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001409 if (nexthdr == IPPROTO_TCP) {
1410 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1411 return max_len;
1412
1413 /* access doff as a u8 to avoid unaligned access on ia64 */
1414 hlen = (hdr.network[12] & 0xF0) >> 2;
1415
1416 /* verify hlen meets minimum size requirements */
1417 if (hlen < sizeof(struct tcphdr))
1418 return hdr.network - data;
1419
1420 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001421 } else if (nexthdr == IPPROTO_UDP) {
1422 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1423 return max_len;
1424
1425 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001426 }
1427
1428 /*
1429 * If everything has gone correctly hdr.network should be the
1430 * data section of the packet and will be the end of the header.
1431 * If not then it probably represents the end of the last recognized
1432 * header.
1433 */
1434 if ((hdr.network - data) < max_len)
1435 return hdr.network - data;
1436 else
1437 return max_len;
1438}
1439
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001440static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1441 struct sk_buff *skb)
1442{
Alexander Duyckf8003262012-03-03 02:35:52 +00001443 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001444
1445 /* set gso_size to avoid messing up TCP MSS */
1446 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1447 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001448 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001449}
1450
1451static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1452 struct sk_buff *skb)
1453{
1454 /* if append_cnt is 0 then frame is not RSC */
1455 if (!IXGBE_CB(skb)->append_cnt)
1456 return;
1457
1458 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1459 rx_ring->rx_stats.rsc_flush++;
1460
1461 ixgbe_set_rsc_gso_size(rx_ring, skb);
1462
1463 /* gso_size is computed using append_cnt so always clear it last */
1464 IXGBE_CB(skb)->append_cnt = 0;
1465}
1466
Alexander Duyck8a0da212012-01-31 02:59:49 +00001467/**
1468 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1469 * @rx_ring: rx descriptor ring packet is being transacted on
1470 * @rx_desc: pointer to the EOP Rx descriptor
1471 * @skb: pointer to current skb being populated
1472 *
1473 * This function checks the ring, descriptor, and packet information in
1474 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1475 * other fields within the skb.
1476 **/
1477static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1478 union ixgbe_adv_rx_desc *rx_desc,
1479 struct sk_buff *skb)
1480{
John Fastabend43e95f12012-05-15 06:12:17 +00001481 struct net_device *dev = rx_ring->netdev;
1482
Alexander Duyck8a0da212012-01-31 02:59:49 +00001483 ixgbe_update_rsc_stats(rx_ring, skb);
1484
1485 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1486
1487 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1488
Jacob Keller6cb562d2012-12-05 07:24:41 +00001489 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001490
Patrick McHardyf6469682013-04-19 02:04:27 +00001491 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001492 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001493 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001494 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001495 }
1496
1497 skb_record_rx_queue(skb, rx_ring->queue_index);
1498
John Fastabend43e95f12012-05-15 06:12:17 +00001499 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001500}
1501
1502static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1503 struct sk_buff *skb)
1504{
1505 struct ixgbe_adapter *adapter = q_vector->adapter;
1506
1507 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1508 napi_gro_receive(&q_vector->napi, skb);
1509 else
1510 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001511}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001512
Alexander Duyckf8003262012-03-03 02:35:52 +00001513/**
1514 * ixgbe_is_non_eop - process handling of non-EOP buffers
1515 * @rx_ring: Rx ring being processed
1516 * @rx_desc: Rx descriptor for current buffer
1517 * @skb: Current socket buffer containing buffer in progress
1518 *
1519 * This function updates next to clean. If the buffer is an EOP buffer
1520 * this function exits returning false, otherwise it will place the
1521 * sk_buff in the next buffer to be chained and return true indicating
1522 * that this is in fact a non-EOP buffer.
1523 **/
1524static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1525 union ixgbe_adv_rx_desc *rx_desc,
1526 struct sk_buff *skb)
1527{
1528 u32 ntc = rx_ring->next_to_clean + 1;
1529
1530 /* fetch, update, and store next to clean */
1531 ntc = (ntc < rx_ring->count) ? ntc : 0;
1532 rx_ring->next_to_clean = ntc;
1533
1534 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1535
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001536 /* update RSC append count if present */
1537 if (ring_is_rsc_enabled(rx_ring)) {
1538 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1539 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1540
1541 if (unlikely(rsc_enabled)) {
1542 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1543
1544 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1545 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1546
1547 /* update ntc based on RSC value */
1548 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1549 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1550 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1551 }
1552 }
1553
1554 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001555 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1556 return false;
1557
Alexander Duyckf8003262012-03-03 02:35:52 +00001558 /* place skb in next buffer to be received */
1559 rx_ring->rx_buffer_info[ntc].skb = skb;
1560 rx_ring->rx_stats.non_eop_descs++;
1561
1562 return true;
1563}
1564
1565/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001566 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1567 * @rx_ring: rx descriptor ring packet is being transacted on
1568 * @skb: pointer to current skb being adjusted
1569 *
1570 * This function is an ixgbe specific version of __pskb_pull_tail. The
1571 * main difference between this version and the original function is that
1572 * this function can make several assumptions about the state of things
1573 * that allow for significant optimizations versus the standard function.
1574 * As a result we can do things like drop a frag and maintain an accurate
1575 * truesize for the skb.
1576 */
1577static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1578 struct sk_buff *skb)
1579{
1580 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1581 unsigned char *va;
1582 unsigned int pull_len;
1583
1584 /*
1585 * it is valid to use page_address instead of kmap since we are
1586 * working with pages allocated out of the lomem pool per
1587 * alloc_page(GFP_ATOMIC)
1588 */
1589 va = skb_frag_address(frag);
1590
1591 /*
1592 * we need the header to contain the greater of either ETH_HLEN or
1593 * 60 bytes if the skb->len is less than 60 for skb_pad.
1594 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001595 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001596
1597 /* align pull length to size of long to optimize memcpy performance */
1598 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1599
1600 /* update all of the pointers */
1601 skb_frag_size_sub(frag, pull_len);
1602 frag->page_offset += pull_len;
1603 skb->data_len -= pull_len;
1604 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001605}
1606
1607/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001608 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1609 * @rx_ring: rx descriptor ring packet is being transacted on
1610 * @skb: pointer to current skb being updated
1611 *
1612 * This function provides a basic DMA sync up for the first fragment of an
1613 * skb. The reason for doing this is that the first fragment cannot be
1614 * unmapped until we have reached the end of packet descriptor for a buffer
1615 * chain.
1616 */
1617static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1618 struct sk_buff *skb)
1619{
1620 /* if the page was released unmap it, else just sync our portion */
1621 if (unlikely(IXGBE_CB(skb)->page_released)) {
1622 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1623 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1624 IXGBE_CB(skb)->page_released = false;
1625 } else {
1626 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1627
1628 dma_sync_single_range_for_cpu(rx_ring->dev,
1629 IXGBE_CB(skb)->dma,
1630 frag->page_offset,
1631 ixgbe_rx_bufsz(rx_ring),
1632 DMA_FROM_DEVICE);
1633 }
1634 IXGBE_CB(skb)->dma = 0;
1635}
1636
1637/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001638 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1639 * @rx_ring: rx descriptor ring packet is being transacted on
1640 * @rx_desc: pointer to the EOP Rx descriptor
1641 * @skb: pointer to current skb being fixed
1642 *
1643 * Check for corrupted packet headers caused by senders on the local L2
1644 * embedded NIC switch not setting up their Tx Descriptors right. These
1645 * should be very rare.
1646 *
1647 * Also address the case where we are pulling data in on pages only
1648 * and as such no data is present in the skb header.
1649 *
1650 * In addition if skb is not at least 60 bytes we need to pad it so that
1651 * it is large enough to qualify as a valid Ethernet frame.
1652 *
1653 * Returns true if an error was encountered and skb was freed.
1654 **/
1655static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1656 union ixgbe_adv_rx_desc *rx_desc,
1657 struct sk_buff *skb)
1658{
Alexander Duyckf8003262012-03-03 02:35:52 +00001659 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001660
1661 /* verify that the packet does not have any known errors */
1662 if (unlikely(ixgbe_test_staterr(rx_desc,
1663 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1664 !(netdev->features & NETIF_F_RXALL))) {
1665 dev_kfree_skb_any(skb);
1666 return true;
1667 }
1668
Alexander Duyck19861ce2012-07-20 08:08:33 +00001669 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001670 if (skb_is_nonlinear(skb))
1671 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001672
Alexander Duyck57efd442012-06-25 21:54:46 +00001673#ifdef IXGBE_FCOE
1674 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1675 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1676 return false;
1677
1678#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001679 /* if skb_pad returns an error the skb was freed */
1680 if (unlikely(skb->len < 60)) {
1681 int pad_len = 60 - skb->len;
1682
1683 if (skb_pad(skb, pad_len))
1684 return true;
1685 __skb_put(skb, pad_len);
1686 }
1687
1688 return false;
1689}
1690
1691/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001692 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1693 * @rx_ring: rx descriptor ring to store buffers on
1694 * @old_buff: donor buffer to have page reused
1695 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001696 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001697 **/
1698static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1699 struct ixgbe_rx_buffer *old_buff)
1700{
1701 struct ixgbe_rx_buffer *new_buff;
1702 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001703
1704 new_buff = &rx_ring->rx_buffer_info[nta];
1705
1706 /* update, and store next to alloc */
1707 nta++;
1708 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1709
1710 /* transfer page from old buffer to new buffer */
1711 new_buff->page = old_buff->page;
1712 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001713 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001714
1715 /* sync the buffer for use by the device */
1716 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001717 new_buff->page_offset,
1718 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001719 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001720}
1721
1722/**
1723 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1724 * @rx_ring: rx descriptor ring to transact packets on
1725 * @rx_buffer: buffer containing page to add
1726 * @rx_desc: descriptor containing length of buffer written by hardware
1727 * @skb: sk_buff to place the data into
1728 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001729 * This function will add the data contained in rx_buffer->page to the skb.
1730 * This is done either through a direct copy if the data in the buffer is
1731 * less than the skb header size, otherwise it will just attach the page as
1732 * a frag to the skb.
1733 *
1734 * The function will then update the page offset if necessary and return
1735 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001736 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001737static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001738 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001739 union ixgbe_adv_rx_desc *rx_desc,
1740 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001741{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001742 struct page *page = rx_buffer->page;
1743 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001744#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001745 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001746#else
1747 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1748 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1749 ixgbe_rx_bufsz(rx_ring);
1750#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001751
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001752 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1753 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1754
1755 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1756
1757 /* we can reuse buffer as-is, just make sure it is local */
1758 if (likely(page_to_nid(page) == numa_node_id()))
1759 return true;
1760
1761 /* this page cannot be reused so discard it */
1762 put_page(page);
1763 return false;
1764 }
1765
Alexander Duyck0549ae22012-07-20 08:08:18 +00001766 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1767 rx_buffer->page_offset, size, truesize);
1768
Alexander Duyck09816fb2012-07-20 08:08:23 +00001769 /* avoid re-using remote pages */
1770 if (unlikely(page_to_nid(page) != numa_node_id()))
1771 return false;
1772
1773#if (PAGE_SIZE < 8192)
1774 /* if we are only owner of page we can reuse it */
1775 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001776 return false;
1777
1778 /* flip page offset to other buffer */
1779 rx_buffer->page_offset ^= truesize;
1780
Alexander Duyck09816fb2012-07-20 08:08:23 +00001781 /*
1782 * since we are the only owner of the page and we need to
1783 * increment it, just set the value to 2 in order to avoid
1784 * an unecessary locked operation
1785 */
1786 atomic_set(&page->_count, 2);
1787#else
1788 /* move offset up to the next cache line */
1789 rx_buffer->page_offset += truesize;
1790
1791 if (rx_buffer->page_offset > last_offset)
1792 return false;
1793
Alexander Duyck0549ae22012-07-20 08:08:18 +00001794 /* bump ref count on page before it is given to the stack */
1795 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001796#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001797
1798 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001799}
1800
Alexander Duyck18806c92012-07-20 08:08:44 +00001801static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1802 union ixgbe_adv_rx_desc *rx_desc)
1803{
1804 struct ixgbe_rx_buffer *rx_buffer;
1805 struct sk_buff *skb;
1806 struct page *page;
1807
1808 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1809 page = rx_buffer->page;
1810 prefetchw(page);
1811
1812 skb = rx_buffer->skb;
1813
1814 if (likely(!skb)) {
1815 void *page_addr = page_address(page) +
1816 rx_buffer->page_offset;
1817
1818 /* prefetch first cache line of first page */
1819 prefetch(page_addr);
1820#if L1_CACHE_BYTES < 128
1821 prefetch(page_addr + L1_CACHE_BYTES);
1822#endif
1823
1824 /* allocate a skb to store the frags */
1825 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1826 IXGBE_RX_HDR_SIZE);
1827 if (unlikely(!skb)) {
1828 rx_ring->rx_stats.alloc_rx_buff_failed++;
1829 return NULL;
1830 }
1831
1832 /*
1833 * we will be copying header into skb->data in
1834 * pskb_may_pull so it is in our interest to prefetch
1835 * it now to avoid a possible cache miss
1836 */
1837 prefetchw(skb->data);
1838
1839 /*
1840 * Delay unmapping of the first packet. It carries the
1841 * header information, HW may still access the header
1842 * after the writeback. Only unmap it when EOP is
1843 * reached
1844 */
1845 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1846 goto dma_sync;
1847
1848 IXGBE_CB(skb)->dma = rx_buffer->dma;
1849 } else {
1850 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1851 ixgbe_dma_sync_frag(rx_ring, skb);
1852
1853dma_sync:
1854 /* we are reusing so sync this buffer for CPU use */
1855 dma_sync_single_range_for_cpu(rx_ring->dev,
1856 rx_buffer->dma,
1857 rx_buffer->page_offset,
1858 ixgbe_rx_bufsz(rx_ring),
1859 DMA_FROM_DEVICE);
1860 }
1861
1862 /* pull page into skb */
1863 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1864 /* hand second half of page back to the ring */
1865 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1866 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1867 /* the page has been released from the ring */
1868 IXGBE_CB(skb)->page_released = true;
1869 } else {
1870 /* we are not reusing the buffer so unmap it */
1871 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1872 ixgbe_rx_pg_size(rx_ring),
1873 DMA_FROM_DEVICE);
1874 }
1875
1876 /* clear contents of buffer_info */
1877 rx_buffer->skb = NULL;
1878 rx_buffer->dma = 0;
1879 rx_buffer->page = NULL;
1880
1881 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001882}
1883
1884/**
1885 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1886 * @q_vector: structure containing interrupt and ring information
1887 * @rx_ring: rx descriptor ring to transact packets on
1888 * @budget: Total limit on number of packets to process
1889 *
1890 * This function provides a "bounce buffer" approach to Rx interrupt
1891 * processing. The advantage to this is that on systems that have
1892 * expensive overhead for IOMMU access this provides a means of avoiding
1893 * it by maintaining the mapping of the page to the syste.
1894 *
1895 * Returns true if all work is completed without reaching budget
1896 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001897static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001898 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001899 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001900{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001901 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001902#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001903 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001904 int ddp_bytes;
1905 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001906#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001907 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001908
Alexander Duyckf8003262012-03-03 02:35:52 +00001909 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001910 union ixgbe_adv_rx_desc *rx_desc;
1911 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001912
Alexander Duyckf8003262012-03-03 02:35:52 +00001913 /* return some buffers to hardware, one at a time is too slow */
1914 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1915 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1916 cleaned_count = 0;
1917 }
Auke Kok9a799d72007-09-15 14:07:45 -07001918
Alexander Duyck18806c92012-07-20 08:08:44 +00001919 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07001920
Alexander Duyckf8003262012-03-03 02:35:52 +00001921 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1922 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001923
Alexander Duyckf8003262012-03-03 02:35:52 +00001924 /*
1925 * This memory barrier is needed to keep us from reading
1926 * any other fields out of the rx_desc until we know the
1927 * RXD_STAT_DD bit is set
1928 */
1929 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001930
Alexander Duyck18806c92012-07-20 08:08:44 +00001931 /* retrieve a buffer from the ring */
1932 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00001933
Alexander Duyck18806c92012-07-20 08:08:44 +00001934 /* exit if we failed to retrieve a buffer */
1935 if (!skb)
1936 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001937
Auke Kok9a799d72007-09-15 14:07:45 -07001938 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001939
Alexander Duyckf8003262012-03-03 02:35:52 +00001940 /* place incomplete frames back on ring for completion */
1941 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1942 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001943
Alexander Duyckf8003262012-03-03 02:35:52 +00001944 /* verify the packet layout is correct */
1945 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1946 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001947
1948 /* probably a little skewed due to removing CRC */
1949 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001950
Alexander Duyck8a0da212012-01-31 02:59:49 +00001951 /* populate checksum, timestamp, VLAN, and protocol */
1952 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1953
Yi Zou332d4a72009-05-13 13:11:53 +00001954#ifdef IXGBE_FCOE
1955 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00001956 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001957 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00001958 /* include DDPed FCoE data */
1959 if (ddp_bytes > 0) {
1960 if (!mss) {
1961 mss = rx_ring->netdev->mtu -
1962 sizeof(struct fcoe_hdr) -
1963 sizeof(struct fc_frame_header) -
1964 sizeof(struct fcoe_crc_eof);
1965 if (mss > 512)
1966 mss &= ~511;
1967 }
1968 total_rx_bytes += ddp_bytes;
1969 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
1970 mss);
1971 }
David S. Miller823dcd22011-08-20 10:39:12 -07001972 if (!ddp_bytes) {
1973 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001974 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001975 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001976 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001977
Yi Zou332d4a72009-05-13 13:11:53 +00001978#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001979 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001980
Alexander Duyckf8003262012-03-03 02:35:52 +00001981 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001982 total_rx_packets++;
1983 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001984
Alexander Duyckc267fc12010-11-16 19:27:00 -08001985 u64_stats_update_begin(&rx_ring->syncp);
1986 rx_ring->stats.packets += total_rx_packets;
1987 rx_ring->stats.bytes += total_rx_bytes;
1988 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001989 q_vector->rx.total_packets += total_rx_packets;
1990 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001991
Alexander Duyckf8003262012-03-03 02:35:52 +00001992 if (cleaned_count)
1993 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1994
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001995 return (total_rx_packets < budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001996}
1997
Auke Kok9a799d72007-09-15 14:07:45 -07001998/**
1999 * ixgbe_configure_msix - Configure MSI-X hardware
2000 * @adapter: board private structure
2001 *
2002 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2003 * interrupts.
2004 **/
2005static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2006{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002007 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002008 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002009 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002010
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002011 /* Populate MSIX to EITR Select */
2012 if (adapter->num_vfs > 32) {
2013 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2014 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2015 }
2016
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002017 /*
2018 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002019 * corresponding register.
2020 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002021 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002022 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002023 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002024
Alexander Duycka5579282012-02-08 07:50:04 +00002025 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002026 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002027
Alexander Duycka5579282012-02-08 07:50:04 +00002028 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002029 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002030
Alexander Duyckfe49f042009-06-04 16:00:09 +00002031 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002032 }
2033
Alexander Duyckbd508172010-11-16 19:27:03 -08002034 switch (adapter->hw.mac.type) {
2035 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002036 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002037 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002038 break;
2039 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002040 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002041 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002042 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002043 default:
2044 break;
2045 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002046 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002047
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002048 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002049 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002050 mask &= ~(IXGBE_EIMS_OTHER |
2051 IXGBE_EIMS_MAILBOX |
2052 IXGBE_EIMS_LSC);
2053
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002054 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002055}
2056
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002057enum latency_range {
2058 lowest_latency = 0,
2059 low_latency = 1,
2060 bulk_latency = 2,
2061 latency_invalid = 255
2062};
2063
2064/**
2065 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002066 * @q_vector: structure containing interrupt and ring information
2067 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002068 *
2069 * Stores a new ITR value based on packets and byte
2070 * counts during the last interrupt. The advantage of per interrupt
2071 * computation is faster updates and more accurate ITR for the current
2072 * traffic pattern. Constants in this function were computed
2073 * based on theoretical maximum wire speed and thresholds were set based
2074 * on testing data as well as attempting to minimize response time
2075 * while increasing bulk throughput.
2076 * this functionality is controlled by the InterruptThrottleRate module
2077 * parameter (see ixgbe_param.c)
2078 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002079static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2080 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002081{
Alexander Duyckbd198052011-06-11 01:45:08 +00002082 int bytes = ring_container->total_bytes;
2083 int packets = ring_container->total_packets;
2084 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002085 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002086 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002087
2088 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002089 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002090
2091 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002092 * 0-10MB/s lowest (100000 ints/s)
2093 * 10-20MB/s low (20000 ints/s)
2094 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002095 */
2096 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002097 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002098 if (timepassed_us == 0)
2099 return;
2100
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002101 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2102
2103 switch (itr_setting) {
2104 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002105 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002106 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002107 break;
2108 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002109 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002110 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002111 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002112 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002113 break;
2114 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002115 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002116 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002117 break;
2118 }
2119
Alexander Duyckbd198052011-06-11 01:45:08 +00002120 /* clear work counters since we have the values we need */
2121 ring_container->total_bytes = 0;
2122 ring_container->total_packets = 0;
2123
2124 /* write updated itr to ring container */
2125 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002126}
2127
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002128/**
2129 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002130 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002131 *
2132 * This function is made to be called by ethtool and by the driver
2133 * when it needs to update EITR registers at runtime. Hardware
2134 * specific quirks/differences are taken care of here.
2135 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002136void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002137{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002138 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002139 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002140 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002141 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002142
Alexander Duyckbd508172010-11-16 19:27:03 -08002143 switch (adapter->hw.mac.type) {
2144 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002145 /* must write high and low 16 bits to reset counter */
2146 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002147 break;
2148 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002149 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002150 /*
2151 * set the WDIS bit to not clear the timer bits and cause an
2152 * immediate assertion of the interrupt
2153 */
2154 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002155 break;
2156 default:
2157 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002158 }
2159 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2160}
2161
Alexander Duyckbd198052011-06-11 01:45:08 +00002162static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002163{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002164 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002165 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002166
Alexander Duyckbd198052011-06-11 01:45:08 +00002167 ixgbe_update_itr(q_vector, &q_vector->tx);
2168 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002169
Alexander Duyck08c88332011-06-11 01:45:03 +00002170 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002171
2172 switch (current_itr) {
2173 /* counts and packets in update_itr are dependent on these numbers */
2174 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002175 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002176 break;
2177 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002178 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002179 break;
2180 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002181 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002182 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002183 default:
2184 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002185 }
2186
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002187 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002188 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002189 new_itr = (10 * new_itr * q_vector->itr) /
2190 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002191
Alexander Duyckbd198052011-06-11 01:45:08 +00002192 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002193 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002194
2195 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002196 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002197}
2198
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002199/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002200 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002201 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002202 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002203static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002204{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002205 struct ixgbe_hw *hw = &adapter->hw;
2206 u32 eicr = adapter->interrupt_event;
2207
Alexander Duyckf0f97782011-04-22 04:08:09 +00002208 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002209 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002210
Alexander Duyckf0f97782011-04-22 04:08:09 +00002211 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2212 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2213 return;
2214
2215 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2216
Joe Perches7ca647b2010-09-07 21:35:40 +00002217 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002218 case IXGBE_DEV_ID_82599_T3_LOM:
2219 /*
2220 * Since the warning interrupt is for both ports
2221 * we don't have to check if:
2222 * - This interrupt wasn't for our port.
2223 * - We may have missed the interrupt so always have to
2224 * check if we got a LSC
2225 */
2226 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2227 !(eicr & IXGBE_EICR_LSC))
2228 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002229
Alexander Duyckf0f97782011-04-22 04:08:09 +00002230 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002231 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002232 bool link_up = false;
2233
Josh Hay3d292262012-12-15 03:28:19 +00002234 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002235
Alexander Duyckf0f97782011-04-22 04:08:09 +00002236 if (link_up)
2237 return;
2238 }
2239
2240 /* Check if this is not due to overtemp */
2241 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2242 return;
2243
2244 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002245 default:
2246 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2247 return;
2248 break;
2249 }
2250 e_crit(drv,
2251 "Network adapter has been stopped because it has over heated. "
2252 "Restart the computer. If the problem persists, "
2253 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002254
2255 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002256}
2257
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002258static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2259{
2260 struct ixgbe_hw *hw = &adapter->hw;
2261
2262 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2263 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002264 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002265 /* write to clear the interrupt */
2266 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2267 }
2268}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002269
Jacob Keller4f51bf72011-08-20 04:49:45 +00002270static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2271{
2272 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2273 return;
2274
2275 switch (adapter->hw.mac.type) {
2276 case ixgbe_mac_82599EB:
2277 /*
2278 * Need to check link state so complete overtemp check
2279 * on service task
2280 */
2281 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2282 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2283 adapter->interrupt_event = eicr;
2284 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2285 ixgbe_service_event_schedule(adapter);
2286 return;
2287 }
2288 return;
2289 case ixgbe_mac_X540:
2290 if (!(eicr & IXGBE_EICR_TS))
2291 return;
2292 break;
2293 default:
2294 return;
2295 }
2296
2297 e_crit(drv,
2298 "Network adapter has been stopped because it has over heated. "
2299 "Restart the computer. If the problem persists, "
2300 "power off the system and replace the adapter\n");
2301}
2302
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002303static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2304{
2305 struct ixgbe_hw *hw = &adapter->hw;
2306
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002307 if (eicr & IXGBE_EICR_GPI_SDP2) {
2308 /* Clear the interrupt */
2309 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002310 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2311 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2312 ixgbe_service_event_schedule(adapter);
2313 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002314 }
2315
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002316 if (eicr & IXGBE_EICR_GPI_SDP1) {
2317 /* Clear the interrupt */
2318 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002319 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2320 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2321 ixgbe_service_event_schedule(adapter);
2322 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002323 }
2324}
2325
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002326static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2327{
2328 struct ixgbe_hw *hw = &adapter->hw;
2329
2330 adapter->lsc_int++;
2331 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2332 adapter->link_check_timeout = jiffies;
2333 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2334 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002335 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002336 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002337 }
2338}
2339
Alexander Duyckfe49f042009-06-04 16:00:09 +00002340static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2341 u64 qmask)
2342{
2343 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002344 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002345
Alexander Duyckbd508172010-11-16 19:27:03 -08002346 switch (hw->mac.type) {
2347 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002348 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002349 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2350 break;
2351 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002352 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002353 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002354 if (mask)
2355 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002356 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002357 if (mask)
2358 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2359 break;
2360 default:
2361 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002362 }
2363 /* skip the flush */
2364}
2365
2366static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002367 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002368{
2369 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002370 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002371
Alexander Duyckbd508172010-11-16 19:27:03 -08002372 switch (hw->mac.type) {
2373 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002374 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002375 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2376 break;
2377 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002378 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002379 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002380 if (mask)
2381 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002382 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002383 if (mask)
2384 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2385 break;
2386 default:
2387 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002388 }
2389 /* skip the flush */
2390}
2391
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002392/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002393 * ixgbe_irq_enable - Enable default interrupt generation settings
2394 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002395 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002396static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2397 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002398{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002399 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002400
Alexander Duyck2c4af692011-07-15 07:29:55 +00002401 /* don't reenable LSC while waiting for link */
2402 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2403 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002404
Alexander Duyck2c4af692011-07-15 07:29:55 +00002405 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002406 switch (adapter->hw.mac.type) {
2407 case ixgbe_mac_82599EB:
2408 mask |= IXGBE_EIMS_GPI_SDP0;
2409 break;
2410 case ixgbe_mac_X540:
2411 mask |= IXGBE_EIMS_TS;
2412 break;
2413 default:
2414 break;
2415 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002416 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2417 mask |= IXGBE_EIMS_GPI_SDP1;
2418 switch (adapter->hw.mac.type) {
2419 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002420 mask |= IXGBE_EIMS_GPI_SDP1;
2421 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002422 case ixgbe_mac_X540:
2423 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002424 mask |= IXGBE_EIMS_MAILBOX;
2425 break;
2426 default:
2427 break;
2428 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002429
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002430 if (adapter->hw.mac.type == ixgbe_mac_X540)
2431 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002432
Alexander Duyck2c4af692011-07-15 07:29:55 +00002433 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2434 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2435 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002436
Alexander Duyck2c4af692011-07-15 07:29:55 +00002437 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2438 if (queues)
2439 ixgbe_irq_enable_queues(adapter, ~0);
2440 if (flush)
2441 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002442}
2443
Alexander Duyck2c4af692011-07-15 07:29:55 +00002444static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002445{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002446 struct ixgbe_adapter *adapter = data;
2447 struct ixgbe_hw *hw = &adapter->hw;
2448 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002449
Alexander Duyck2c4af692011-07-15 07:29:55 +00002450 /*
2451 * Workaround for Silicon errata. Use clear-by-write instead
2452 * of clear-by-read. Reading with EICS will return the
2453 * interrupt causes without clearing, which later be done
2454 * with the write to EICR.
2455 */
2456 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002457
2458 /* The lower 16bits of the EICR register are for the queue interrupts
2459 * which should be masked here in order to not accidently clear them if
2460 * the bits are high when ixgbe_msix_other is called. There is a race
2461 * condition otherwise which results in possible performance loss
2462 * especially if the ixgbe_msix_other interrupt is triggering
2463 * consistently (as it would when PPS is turned on for the X540 device)
2464 */
2465 eicr &= 0xFFFF0000;
2466
Alexander Duyck2c4af692011-07-15 07:29:55 +00002467 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002468
Alexander Duyck2c4af692011-07-15 07:29:55 +00002469 if (eicr & IXGBE_EICR_LSC)
2470 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002471
Alexander Duyck2c4af692011-07-15 07:29:55 +00002472 if (eicr & IXGBE_EICR_MAILBOX)
2473 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002474
Alexander Duyck2c4af692011-07-15 07:29:55 +00002475 switch (hw->mac.type) {
2476 case ixgbe_mac_82599EB:
2477 case ixgbe_mac_X540:
2478 if (eicr & IXGBE_EICR_ECC)
2479 e_info(link, "Received unrecoverable ECC Err, please "
2480 "reboot\n");
2481 /* Handle Flow Director Full threshold interrupt */
2482 if (eicr & IXGBE_EICR_FLOW_DIR) {
2483 int reinit_count = 0;
2484 int i;
2485 for (i = 0; i < adapter->num_tx_queues; i++) {
2486 struct ixgbe_ring *ring = adapter->tx_ring[i];
2487 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2488 &ring->state))
2489 reinit_count++;
2490 }
2491 if (reinit_count) {
2492 /* no more flow director interrupts until after init */
2493 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2494 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2495 ixgbe_service_event_schedule(adapter);
2496 }
2497 }
2498 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002499 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002500 break;
2501 default:
2502 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002503 }
2504
Alexander Duyck2c4af692011-07-15 07:29:55 +00002505 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002506
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002507 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2508 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002509
Alexander Duyck2c4af692011-07-15 07:29:55 +00002510 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002511 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002512 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002513
Alexander Duyck2c4af692011-07-15 07:29:55 +00002514 return IRQ_HANDLED;
2515}
2516
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002517static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002518{
2519 struct ixgbe_q_vector *q_vector = data;
2520
Auke Kok9a799d72007-09-15 14:07:45 -07002521 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002522
2523 if (q_vector->rx.ring || q_vector->tx.ring)
2524 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002525
2526 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002527}
2528
Auke Kok9a799d72007-09-15 14:07:45 -07002529/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002530 * ixgbe_poll - NAPI Rx polling callback
2531 * @napi: structure for representing this polling device
2532 * @budget: how many packets driver is allowed to clean
2533 *
2534 * This function is used for legacy and MSI, NAPI mode
2535 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002536int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002537{
2538 struct ixgbe_q_vector *q_vector =
2539 container_of(napi, struct ixgbe_q_vector, napi);
2540 struct ixgbe_adapter *adapter = q_vector->adapter;
2541 struct ixgbe_ring *ring;
2542 int per_ring_budget;
2543 bool clean_complete = true;
2544
2545#ifdef CONFIG_IXGBE_DCA
2546 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2547 ixgbe_update_dca(q_vector);
2548#endif
2549
2550 ixgbe_for_each_ring(ring, q_vector->tx)
2551 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2552
2553 /* attempt to distribute budget to each queue fairly, but don't allow
2554 * the budget to go below 1 because we'll exit polling */
2555 if (q_vector->rx.count > 1)
2556 per_ring_budget = max(budget/q_vector->rx.count, 1);
2557 else
2558 per_ring_budget = budget;
2559
2560 ixgbe_for_each_ring(ring, q_vector->rx)
2561 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2562 per_ring_budget);
2563
2564 /* If all work not completed, return budget and keep polling */
2565 if (!clean_complete)
2566 return budget;
2567
2568 /* all work done, exit the polling mode */
2569 napi_complete(napi);
2570 if (adapter->rx_itr_setting & 1)
2571 ixgbe_set_itr(q_vector);
2572 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2573 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2574
2575 return 0;
2576}
2577
2578/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002579 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2580 * @adapter: board private structure
2581 *
2582 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2583 * interrupts from the kernel.
2584 **/
2585static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2586{
2587 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002588 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002589 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002590
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002591 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002592 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002593 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002594
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002595 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002596 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002597 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002598 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002599 } else if (q_vector->rx.ring) {
2600 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2601 "%s-%s-%d", netdev->name, "rx", ri++);
2602 } else if (q_vector->tx.ring) {
2603 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2604 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002605 } else {
2606 /* skip this unused q_vector */
2607 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002608 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002609 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2610 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002611 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002612 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002613 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002614 goto free_queue_irqs;
2615 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002616 /* If Flow Director is enabled, set interrupt affinity */
2617 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2618 /* assign the mask for this irq */
2619 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002620 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002621 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002622 }
2623
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002624 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002625 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002626 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002627 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002628 goto free_queue_irqs;
2629 }
2630
2631 return 0;
2632
2633free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002634 while (vector) {
2635 vector--;
2636 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2637 NULL);
2638 free_irq(adapter->msix_entries[vector].vector,
2639 adapter->q_vector[vector]);
2640 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002641 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2642 pci_disable_msix(adapter->pdev);
2643 kfree(adapter->msix_entries);
2644 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002645 return err;
2646}
2647
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002648/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002649 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002650 * @irq: interrupt number
2651 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002652 **/
2653static irqreturn_t ixgbe_intr(int irq, void *data)
2654{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002655 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002656 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002657 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002658 u32 eicr;
2659
Don Skidmore54037502009-02-21 15:42:56 -08002660 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002661 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002662 * before the read of EICR.
2663 */
2664 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2665
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002666 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002667 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002668 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002669 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002670 /*
2671 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002672 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002673 * have disabled interrupts due to EIAM
2674 * finish the workaround of silicon errata on 82598. Unmask
2675 * the interrupt that we masked before the EICR read.
2676 */
2677 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2678 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002679 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002680 }
Auke Kok9a799d72007-09-15 14:07:45 -07002681
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002682 if (eicr & IXGBE_EICR_LSC)
2683 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002684
Alexander Duyckbd508172010-11-16 19:27:03 -08002685 switch (hw->mac.type) {
2686 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002687 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002688 /* Fall through */
2689 case ixgbe_mac_X540:
2690 if (eicr & IXGBE_EICR_ECC)
2691 e_info(link, "Received unrecoverable ECC err, please "
2692 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002693 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002694 break;
2695 default:
2696 break;
2697 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002698
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002699 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002700 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2701 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002702
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002703 /* would disable interrupts here but EIAM disabled it */
2704 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002705
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002706 /*
2707 * re-enable link(maybe) and non-queue interrupts, no flush.
2708 * ixgbe_poll will re-enable the queue interrupts
2709 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002710 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2711 ixgbe_irq_enable(adapter, false, false);
2712
Auke Kok9a799d72007-09-15 14:07:45 -07002713 return IRQ_HANDLED;
2714}
2715
2716/**
2717 * ixgbe_request_irq - initialize interrupts
2718 * @adapter: board private structure
2719 *
2720 * Attempts to configure interrupts using the best available
2721 * capabilities of the hardware and kernel.
2722 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002723static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002724{
2725 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002726 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002727
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002728 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002729 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002730 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002731 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002732 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002733 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002734 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002735 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002736
Alexander Duyckde88eee2012-02-08 07:49:59 +00002737 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002738 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002739
Auke Kok9a799d72007-09-15 14:07:45 -07002740 return err;
2741}
2742
2743static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2744{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002745 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002746
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002747 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002748 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002749 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002750 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002751
2752 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2753 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2754 struct msix_entry *entry = &adapter->msix_entries[vector];
2755
2756 /* free only the irqs that were actually requested */
2757 if (!q_vector->rx.ring && !q_vector->tx.ring)
2758 continue;
2759
2760 /* clear the affinity_mask in the IRQ descriptor */
2761 irq_set_affinity_hint(entry->vector, NULL);
2762
2763 free_irq(entry->vector, q_vector);
2764 }
2765
2766 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002767}
2768
2769/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002770 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2771 * @adapter: board private structure
2772 **/
2773static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2774{
Alexander Duyckbd508172010-11-16 19:27:03 -08002775 switch (adapter->hw.mac.type) {
2776 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002777 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002778 break;
2779 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002780 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002781 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2782 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002783 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002784 break;
2785 default:
2786 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002787 }
2788 IXGBE_WRITE_FLUSH(&adapter->hw);
2789 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002790 int vector;
2791
2792 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2793 synchronize_irq(adapter->msix_entries[vector].vector);
2794
2795 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002796 } else {
2797 synchronize_irq(adapter->pdev->irq);
2798 }
2799}
2800
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002801/**
Auke Kok9a799d72007-09-15 14:07:45 -07002802 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2803 *
2804 **/
2805static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2806{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002807 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002808
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002809 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002810
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002811 ixgbe_set_ivar(adapter, 0, 0, 0);
2812 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002813
Emil Tantilov396e7992010-07-01 20:05:12 +00002814 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002815}
2816
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002817/**
2818 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2819 * @adapter: board private structure
2820 * @ring: structure containing ring specific data
2821 *
2822 * Configure the Tx descriptor ring after a reset.
2823 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002824void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2825 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002826{
2827 struct ixgbe_hw *hw = &adapter->hw;
2828 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002829 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002830 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002831 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002832
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002833 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002834 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002835 IXGBE_WRITE_FLUSH(hw);
2836
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002837 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002838 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002839 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2840 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2841 ring->count * sizeof(union ixgbe_adv_tx_desc));
2842 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2843 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002844 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002845
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002846 /*
2847 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002848 * higher than 1 when:
2849 * - ITR is 0 as it could cause false TX hangs
2850 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002851 *
2852 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2853 * to or less than the number of on chip descriptors, which is
2854 * currently 40.
2855 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002856#if IS_ENABLED(CONFIG_BQL)
2857 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2858#else
Alexander Duycke954b372012-02-08 07:49:38 +00002859 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002860#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002861 txdctl |= (1 << 16); /* WTHRESH = 1 */
2862 else
2863 txdctl |= (8 << 16); /* WTHRESH = 8 */
2864
Alexander Duycke954b372012-02-08 07:49:38 +00002865 /*
2866 * Setting PTHRESH to 32 both improves performance
2867 * and avoids a TX hang with DFP enabled
2868 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002869 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2870 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002871
2872 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002873 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002874 ring->atr_sample_rate = adapter->atr_sample_rate;
2875 ring->atr_count = 0;
2876 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2877 } else {
2878 ring->atr_sample_rate = 0;
2879 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002880
Alexander Duyckfd786b72013-01-12 06:33:31 +00002881 /* initialize XPS */
2882 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
2883 struct ixgbe_q_vector *q_vector = ring->q_vector;
2884
2885 if (q_vector)
2886 netif_set_xps_queue(adapter->netdev,
2887 &q_vector->affinity_mask,
2888 ring->queue_index);
2889 }
2890
John Fastabendc84d3242010-11-16 19:27:12 -08002891 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2892
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002893 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002894 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2895
2896 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2897 if (hw->mac.type == ixgbe_mac_82598EB &&
2898 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2899 return;
2900
2901 /* poll to verify queue is enabled */
2902 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002903 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002904 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2905 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2906 if (!wait_loop)
2907 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002908}
2909
Alexander Duyck120ff942010-08-19 13:34:50 +00002910static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2911{
2912 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002913 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002914 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002915
2916 if (hw->mac.type == ixgbe_mac_82598EB)
2917 return;
2918
2919 /* disable the arbiter while setting MTQC */
2920 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2921 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2922 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2923
2924 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002925 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2926 mtqc = IXGBE_MTQC_VT_ENA;
2927 if (tcs > 4)
2928 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2929 else if (tcs > 1)
2930 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2931 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2932 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002933 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002934 mtqc |= IXGBE_MTQC_64VF;
2935 } else {
2936 if (tcs > 4)
2937 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2938 else if (tcs > 1)
2939 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2940 else
2941 mtqc = IXGBE_MTQC_64Q_1PB;
2942 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00002943
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002944 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002945
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002946 /* Enable Security TX Buffer IFG for multiple pb */
2947 if (tcs) {
2948 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2949 sectx |= IXGBE_SECTX_DCB;
2950 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00002951 }
2952
2953 /* re-enable the arbiter */
2954 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2955 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2956}
2957
Auke Kok9a799d72007-09-15 14:07:45 -07002958/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002959 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002960 * @adapter: board private structure
2961 *
2962 * Configure the Tx unit of the MAC after a reset.
2963 **/
2964static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2965{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002966 struct ixgbe_hw *hw = &adapter->hw;
2967 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002968 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002969
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002970 ixgbe_setup_mtqc(adapter);
2971
2972 if (hw->mac.type != ixgbe_mac_82598EB) {
2973 /* DMATXCTL.EN must be before Tx queues are enabled */
2974 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2975 dmatxctl |= IXGBE_DMATXCTL_TE;
2976 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2977 }
2978
Auke Kok9a799d72007-09-15 14:07:45 -07002979 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002980 for (i = 0; i < adapter->num_tx_queues; i++)
2981 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002982}
2983
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00002984static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
2985 struct ixgbe_ring *ring)
2986{
2987 struct ixgbe_hw *hw = &adapter->hw;
2988 u8 reg_idx = ring->reg_idx;
2989 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2990
2991 srrctl |= IXGBE_SRRCTL_DROP_EN;
2992
2993 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2994}
2995
2996static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
2997 struct ixgbe_ring *ring)
2998{
2999 struct ixgbe_hw *hw = &adapter->hw;
3000 u8 reg_idx = ring->reg_idx;
3001 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3002
3003 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3004
3005 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3006}
3007
3008#ifdef CONFIG_IXGBE_DCB
3009void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3010#else
3011static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3012#endif
3013{
3014 int i;
3015 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3016
3017 if (adapter->ixgbe_ieee_pfc)
3018 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3019
3020 /*
3021 * We should set the drop enable bit if:
3022 * SR-IOV is enabled
3023 * or
3024 * Number of Rx queues > 1 and flow control is disabled
3025 *
3026 * This allows us to avoid head of line blocking for security
3027 * and performance reasons.
3028 */
3029 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3030 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3031 for (i = 0; i < adapter->num_rx_queues; i++)
3032 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3033 } else {
3034 for (i = 0; i < adapter->num_rx_queues; i++)
3035 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3036 }
3037}
3038
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003039#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003040
Yi Zoua6616b42009-08-06 13:05:23 +00003041static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003042 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003043{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003044 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003045 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003046 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003047
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003048 if (hw->mac.type == ixgbe_mac_82598EB) {
3049 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3050
3051 /*
3052 * if VMDq is not active we must program one srrctl register
3053 * per RSS queue since we have enabled RDRXCTL.MVMEN
3054 */
3055 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003056 }
3057
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003058 /* configure header buffer length, needed for RSC */
3059 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003060
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003061 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003062 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003063
3064 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003065 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003066
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003067 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003068}
3069
Alexander Duyck05abb122010-08-19 13:35:41 +00003070static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003071{
Alexander Duyck05abb122010-08-19 13:35:41 +00003072 struct ixgbe_hw *hw = &adapter->hw;
3073 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003074 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3075 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003076 u32 mrqc = 0, reta = 0;
3077 u32 rxcsum;
3078 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003079 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003080
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003081 /*
3082 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3083 * make full use of any rings they may have. We will use the
3084 * PSRTYPE register to control how many rings we use within the PF.
3085 */
3086 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3087 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003088
Alexander Duyck05abb122010-08-19 13:35:41 +00003089 /* Fill out hash function seeds */
3090 for (i = 0; i < 10; i++)
3091 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003092
Alexander Duyck05abb122010-08-19 13:35:41 +00003093 /* Fill out redirection table */
3094 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003095 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003096 j = 0;
3097 /* reta = 4-byte sliding window of
3098 * 0x00..(indices-1)(indices-1)00..etc. */
3099 reta = (reta << 8) | (j * 0x11);
3100 if ((i & 3) == 3)
3101 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3102 }
3103
3104 /* Disable indicating checksum in descriptor, enables RSS hash */
3105 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3106 rxcsum |= IXGBE_RXCSUM_PCSD;
3107 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3108
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003109 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003110 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003111 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003112 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003113 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003114
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003115 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3116 if (tcs > 4)
3117 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3118 else if (tcs > 1)
3119 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3120 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3121 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3122 else
3123 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3124 } else {
3125 if (tcs > 4)
3126 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3127 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003128 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3129 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003130 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003131 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003132 }
3133
Alexander Duyck05abb122010-08-19 13:35:41 +00003134 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003135 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3136 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3137 IXGBE_MRQC_RSS_FIELD_IPV6 |
3138 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003139
Alexander Duyckef6afc02012-02-08 07:51:53 +00003140 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3141 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3142 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3143 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3144
Alexander Duyck05abb122010-08-19 13:35:41 +00003145 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003146}
3147
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003148/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003149 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3150 * @adapter: address of board private structure
3151 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003152 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003153static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003154 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003155{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003156 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003157 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003158 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003159
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003160 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003161 return;
3162
Alexander Duyck73670962010-08-19 13:38:34 +00003163 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003164 rscctrl |= IXGBE_RSCCTL_RSCEN;
3165 /*
3166 * we must limit the number of descriptors so that the
3167 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003168 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003169 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003170 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003171 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003172}
3173
Alexander Duyck9e10e042010-08-19 13:40:06 +00003174#define IXGBE_MAX_RX_DESC_POLL 10
3175static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3176 struct ixgbe_ring *ring)
3177{
3178 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003179 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3180 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003181 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003182
3183 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3184 if (hw->mac.type == ixgbe_mac_82598EB &&
3185 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3186 return;
3187
3188 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003189 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003190 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3191 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3192
3193 if (!wait_loop) {
3194 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3195 "the polling period\n", reg_idx);
3196 }
3197}
3198
Yi Zou2d39d572011-01-06 14:29:56 +00003199void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3200 struct ixgbe_ring *ring)
3201{
3202 struct ixgbe_hw *hw = &adapter->hw;
3203 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3204 u32 rxdctl;
3205 u8 reg_idx = ring->reg_idx;
3206
3207 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3208 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3209
3210 /* write value back with RXDCTL.ENABLE bit cleared */
3211 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3212
3213 if (hw->mac.type == ixgbe_mac_82598EB &&
3214 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3215 return;
3216
3217 /* the hardware may take up to 100us to really disable the rx queue */
3218 do {
3219 udelay(10);
3220 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3221 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3222
3223 if (!wait_loop) {
3224 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3225 "the polling period\n", reg_idx);
3226 }
3227}
3228
Alexander Duyck84418e32010-08-19 13:40:54 +00003229void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3230 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003231{
3232 struct ixgbe_hw *hw = &adapter->hw;
3233 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003234 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003235 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003236
Alexander Duyck9e10e042010-08-19 13:40:06 +00003237 /* disable queue to avoid issues while updating state */
3238 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003239 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003240
Alexander Duyckacd37172010-08-19 13:36:05 +00003241 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3242 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3243 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3244 ring->count * sizeof(union ixgbe_adv_rx_desc));
3245 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3246 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003247 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003248
3249 ixgbe_configure_srrctl(adapter, ring);
3250 ixgbe_configure_rscctl(adapter, ring);
3251
3252 if (hw->mac.type == ixgbe_mac_82598EB) {
3253 /*
3254 * enable cache line friendly hardware writes:
3255 * PTHRESH=32 descriptors (half the internal cache),
3256 * this also removes ugly rx_no_buffer_count increment
3257 * HTHRESH=4 descriptors (to minimize latency on fetch)
3258 * WTHRESH=8 burst writeback up to two cache lines
3259 */
3260 rxdctl &= ~0x3FFFFF;
3261 rxdctl |= 0x080420;
3262 }
3263
3264 /* enable receive descriptor ring */
3265 rxdctl |= IXGBE_RXDCTL_ENABLE;
3266 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3267
3268 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003269 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003270}
3271
Alexander Duyck48654522010-08-19 13:36:27 +00003272static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3273{
3274 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003275 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003276 int p;
3277
3278 /* PSRTYPE must be initialized in non 82598 adapters */
3279 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003280 IXGBE_PSRTYPE_UDPHDR |
3281 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003282 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003283 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003284
3285 if (hw->mac.type == ixgbe_mac_82598EB)
3286 return;
3287
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003288 if (rss_i > 3)
3289 psrtype |= 2 << 29;
3290 else if (rss_i > 1)
3291 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003292
3293 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003294 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003295 psrtype);
3296}
3297
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003298static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3299{
3300 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003301 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003302 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003303 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003304
3305 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3306 return;
3307
3308 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003309 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3310 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003311 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003312 vmdctl |= IXGBE_VT_CTL_REPLEN;
3313 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003314
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003315 vf_shift = VMDQ_P(0) % 32;
3316 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003317
3318 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003319 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3320 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3321 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3322 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003323 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3324 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003325
3326 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003327 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003328
3329 /*
3330 * Set up VF register offsets for selected VT Mode,
3331 * i.e. 32 or 64 VFs for SR-IOV
3332 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003333 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3334 case IXGBE_82599_VMDQ_8Q_MASK:
3335 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3336 break;
3337 case IXGBE_82599_VMDQ_4Q_MASK:
3338 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3339 break;
3340 default:
3341 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3342 break;
3343 }
3344
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003345 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3346
Alexander Duyck435b19f2012-05-18 06:34:08 +00003347
Greg Rosea985b6c32010-11-18 03:02:52 +00003348 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003349 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003350 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003351 /* For VFs that have spoof checking turned off */
3352 for (i = 0; i < adapter->num_vfs; i++) {
3353 if (!adapter->vfinfo[i].spoofchk_enabled)
3354 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3355 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003356}
3357
Alexander Duyck477de6e2010-08-19 13:38:11 +00003358static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003359{
Auke Kok9a799d72007-09-15 14:07:45 -07003360 struct ixgbe_hw *hw = &adapter->hw;
3361 struct net_device *netdev = adapter->netdev;
3362 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003363 struct ixgbe_ring *rx_ring;
3364 int i;
3365 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003366
Alexander Duyck477de6e2010-08-19 13:38:11 +00003367#ifdef IXGBE_FCOE
3368 /* adjust max frame to be able to do baby jumbo for FCoE */
3369 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3370 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3371 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3372
3373#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003374
3375 /* adjust max frame to be at least the size of a standard frame */
3376 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3377 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3378
Alexander Duyck477de6e2010-08-19 13:38:11 +00003379 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3380 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3381 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3382 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3383
3384 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003385 }
3386
Auke Kok9a799d72007-09-15 14:07:45 -07003387 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003388 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3389 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003390 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3391
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003392 /*
3393 * Setup the HW Rx Head and Tail Descriptor Pointers and
3394 * the Base and Length of the Rx Descriptor Ring
3395 */
Auke Kok9a799d72007-09-15 14:07:45 -07003396 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003397 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003398 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3399 set_ring_rsc_enabled(rx_ring);
3400 else
3401 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003402 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003403}
3404
Alexander Duyck73670962010-08-19 13:38:34 +00003405static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3406{
3407 struct ixgbe_hw *hw = &adapter->hw;
3408 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3409
3410 switch (hw->mac.type) {
3411 case ixgbe_mac_82598EB:
3412 /*
3413 * For VMDq support of different descriptor types or
3414 * buffer sizes through the use of multiple SRRCTL
3415 * registers, RDRXCTL.MVMEN must be set to 1
3416 *
3417 * also, the manual doesn't mention it clearly but DCA hints
3418 * will only use queue 0's tags unless this bit is set. Side
3419 * effects of setting this bit are only that SRRCTL must be
3420 * fully programmed [0..15]
3421 */
3422 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3423 break;
3424 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003425 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003426 /* Disable RSC for ACK packets */
3427 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3428 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3429 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3430 /* hardware requires some bits to be set by default */
3431 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3432 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3433 break;
3434 default:
3435 /* We should do nothing since we don't know this hardware */
3436 return;
3437 }
3438
3439 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3440}
3441
Alexander Duyck477de6e2010-08-19 13:38:11 +00003442/**
3443 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3444 * @adapter: board private structure
3445 *
3446 * Configure the Rx unit of the MAC after a reset.
3447 **/
3448static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3449{
3450 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003451 int i;
3452 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003453
3454 /* disable receives while setting up the descriptors */
3455 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3456 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3457
3458 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003459 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003460
Alexander Duyck9e10e042010-08-19 13:40:06 +00003461 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003462 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003463
Alexander Duyck477de6e2010-08-19 13:38:11 +00003464 /* set_rx_buffer_len must be called before ring initialization */
3465 ixgbe_set_rx_buffer_len(adapter);
3466
3467 /*
3468 * Setup the HW Rx Head and Tail Descriptor Pointers and
3469 * the Base and Length of the Rx Descriptor Ring
3470 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003471 for (i = 0; i < adapter->num_rx_queues; i++)
3472 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003473
Alexander Duyck9e10e042010-08-19 13:40:06 +00003474 /* disable drop enable for 82598 parts */
3475 if (hw->mac.type == ixgbe_mac_82598EB)
3476 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3477
3478 /* enable all receives */
3479 rxctrl |= IXGBE_RXCTRL_RXEN;
3480 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003481}
3482
Patrick McHardy80d5c362013-04-19 02:04:28 +00003483static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3484 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003485{
3486 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003487 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003488
3489 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003490 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003491 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003492
3493 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003494}
3495
Patrick McHardy80d5c362013-04-19 02:04:28 +00003496static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3497 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003498{
3499 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003500 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003501
Auke Kok9a799d72007-09-15 14:07:45 -07003502 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003503 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003504 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003505
3506 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003507}
3508
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003509/**
3510 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3511 * @adapter: driver data
3512 */
3513static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3514{
3515 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003516 u32 vlnctrl;
3517
3518 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3519 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3520 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3521}
3522
3523/**
3524 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3525 * @adapter: driver data
3526 */
3527static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3528{
3529 struct ixgbe_hw *hw = &adapter->hw;
3530 u32 vlnctrl;
3531
3532 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3533 vlnctrl |= IXGBE_VLNCTRL_VFE;
3534 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3535 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3536}
3537
3538/**
3539 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3540 * @adapter: driver data
3541 */
3542static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3543{
3544 struct ixgbe_hw *hw = &adapter->hw;
3545 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003546 int i, j;
3547
3548 switch (hw->mac.type) {
3549 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003550 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3551 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003552 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3553 break;
3554 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003555 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003556 for (i = 0; i < adapter->num_rx_queues; i++) {
3557 j = adapter->rx_ring[i]->reg_idx;
3558 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3559 vlnctrl &= ~IXGBE_RXDCTL_VME;
3560 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3561 }
3562 break;
3563 default:
3564 break;
3565 }
3566}
3567
3568/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003569 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003570 * @adapter: driver data
3571 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003572static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003573{
3574 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003575 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003576 int i, j;
3577
3578 switch (hw->mac.type) {
3579 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003580 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3581 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003582 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3583 break;
3584 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003585 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003586 for (i = 0; i < adapter->num_rx_queues; i++) {
3587 j = adapter->rx_ring[i]->reg_idx;
3588 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3589 vlnctrl |= IXGBE_RXDCTL_VME;
3590 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3591 }
3592 break;
3593 default:
3594 break;
3595 }
3596}
3597
Auke Kok9a799d72007-09-15 14:07:45 -07003598static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3599{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003600 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003601
Patrick McHardy80d5c362013-04-19 02:04:28 +00003602 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003603
3604 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003605 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003606}
3607
3608/**
Alexander Duyck28500622010-06-15 09:25:48 +00003609 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3610 * @netdev: network interface device structure
3611 *
3612 * Writes unicast address list to the RAR table.
3613 * Returns: -ENOMEM on failure/insufficient address space
3614 * 0 on no addresses written
3615 * X on writing X addresses to the RAR table
3616 **/
3617static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3618{
3619 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3620 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003621 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003622 int count = 0;
3623
John Fastabend95447462012-05-31 12:42:26 +00003624 /* In SR-IOV mode significantly less RAR entries are available */
3625 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3626 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3627
Alexander Duyck28500622010-06-15 09:25:48 +00003628 /* return ENOMEM indicating insufficient memory for addresses */
3629 if (netdev_uc_count(netdev) > rar_entries)
3630 return -ENOMEM;
3631
John Fastabend95447462012-05-31 12:42:26 +00003632 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003633 struct netdev_hw_addr *ha;
3634 /* return error if we do not support writing to RAR table */
3635 if (!hw->mac.ops.set_rar)
3636 return -ENOMEM;
3637
3638 netdev_for_each_uc_addr(ha, netdev) {
3639 if (!rar_entries)
3640 break;
3641 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003642 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003643 count++;
3644 }
3645 }
3646 /* write the addresses in reverse order to avoid write combining */
3647 for (; rar_entries > 0 ; rar_entries--)
3648 hw->mac.ops.clear_rar(hw, rar_entries);
3649
3650 return count;
3651}
3652
3653/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003654 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003655 * @netdev: network interface device structure
3656 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003657 * The set_rx_method entry point is called whenever the unicast/multicast
3658 * address list or the network interface flags are updated. This routine is
3659 * responsible for configuring the hardware for proper unicast, multicast and
3660 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003661 **/
Greg Rose7f870472010-01-09 02:25:29 +00003662void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003663{
3664 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3665 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003666 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3667 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003668
3669 /* Check for Promiscuous and All Multicast modes */
3670
3671 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3672
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003673 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003674 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003675 fctrl |= IXGBE_FCTRL_BAM;
3676 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3677 fctrl |= IXGBE_FCTRL_PMCF;
3678
Alexander Duyck28500622010-06-15 09:25:48 +00003679 /* clear the bits we are changing the status of */
3680 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3681
Auke Kok9a799d72007-09-15 14:07:45 -07003682 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003683 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003684 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003685 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003686 /* don't hardware filter vlans in promisc mode */
3687 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003688 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003689 if (netdev->flags & IFF_ALLMULTI) {
3690 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003691 vmolr |= IXGBE_VMOLR_MPE;
3692 } else {
3693 /*
3694 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003695 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003696 * that we can at least receive multicast traffic
3697 */
3698 hw->mac.ops.update_mc_addr_list(hw, netdev);
3699 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003700 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003701 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003702 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003703 }
3704
3705 /*
3706 * Write addresses to available RAR registers, if there is not
3707 * sufficient space to store all the addresses then enable
3708 * unicast promiscuous mode
3709 */
3710 count = ixgbe_write_uc_addr_list(netdev);
3711 if (count < 0) {
3712 fctrl |= IXGBE_FCTRL_UPE;
3713 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003714 }
3715
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003716 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003717 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003718
3719 if (hw->mac.type != ixgbe_mac_82598EB) {
3720 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003721 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3722 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003723 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003724 }
3725
Ben Greear3f2d1c02012-03-08 08:28:41 +00003726 /* This is useful for sniffing bad packets. */
3727 if (adapter->netdev->features & NETIF_F_RXALL) {
3728 /* UPE and MPE will be handled by normal PROMISC logic
3729 * in e1000e_set_rx_mode */
3730 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3731 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3732 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3733
3734 fctrl &= ~(IXGBE_FCTRL_DPF);
3735 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3736 }
3737
Auke Kok9a799d72007-09-15 14:07:45 -07003738 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003739
Patrick McHardyf6469682013-04-19 02:04:27 +00003740 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003741 ixgbe_vlan_strip_enable(adapter);
3742 else
3743 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003744}
3745
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003746static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3747{
3748 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003749
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003750 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3751 napi_enable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003752}
3753
3754static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3755{
3756 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003757
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003758 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3759 napi_disable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003760}
3761
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003762#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003763/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003764 * ixgbe_configure_dcb - Configure DCB hardware
3765 * @adapter: ixgbe adapter struct
3766 *
3767 * This is called by the driver on open to configure the DCB hardware.
3768 * This is also called by the gennetlink interface when reconfiguring
3769 * the DCB state.
3770 */
3771static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3772{
3773 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003774 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003775
Alexander Duyck67ebd792010-08-19 13:34:04 +00003776 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3777 if (hw->mac.type == ixgbe_mac_82598EB)
3778 netif_set_gso_max_size(adapter->netdev, 65536);
3779 return;
3780 }
3781
3782 if (hw->mac.type == ixgbe_mac_82598EB)
3783 netif_set_gso_max_size(adapter->netdev, 32768);
3784
John Fastabendb1208182011-10-15 05:00:10 +00003785#ifdef IXGBE_FCOE
3786 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3787 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3788#endif
3789
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003790 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003791 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003792 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3793 DCB_TX_CONFIG);
3794 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3795 DCB_RX_CONFIG);
3796 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003797 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3798 ixgbe_dcb_hw_ets(&adapter->hw,
3799 adapter->ixgbe_ieee_ets,
3800 max_frame);
3801 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3802 adapter->ixgbe_ieee_pfc->pfc_en,
3803 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003804 }
John Fastabend8187cd42011-02-23 05:58:08 +00003805
3806 /* Enable RSS Hash per TC */
3807 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003808 u32 msb = 0;
3809 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003810
Alexander Duyckd411a932012-06-30 00:14:01 +00003811 while (rss_i) {
3812 msb++;
3813 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003814 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003815
Alexander Duyck4ae63732012-06-22 06:46:33 +00003816 /* write msb to all 8 TCs in one write */
3817 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003818 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003819}
John Fastabend9da712d2011-08-23 03:14:22 +00003820#endif
3821
3822/* Additional bittime to account for IXGBE framing */
3823#define IXGBE_ETH_FRAMING 20
3824
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003825/**
John Fastabend9da712d2011-08-23 03:14:22 +00003826 * ixgbe_hpbthresh - calculate high water mark for flow control
3827 *
3828 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003829 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003830 */
3831static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3832{
3833 struct ixgbe_hw *hw = &adapter->hw;
3834 struct net_device *dev = adapter->netdev;
3835 int link, tc, kb, marker;
3836 u32 dv_id, rx_pba;
3837
3838 /* Calculate max LAN frame size */
3839 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3840
3841#ifdef IXGBE_FCOE
3842 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003843 if ((dev->features & NETIF_F_FCOE_MTU) &&
3844 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3845 (pb == ixgbe_fcoe_get_tc(adapter)))
3846 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003847
3848#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003849 /* Calculate delay value for device */
3850 switch (hw->mac.type) {
3851 case ixgbe_mac_X540:
3852 dv_id = IXGBE_DV_X540(link, tc);
3853 break;
3854 default:
3855 dv_id = IXGBE_DV(link, tc);
3856 break;
3857 }
3858
3859 /* Loopback switch introduces additional latency */
3860 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3861 dv_id += IXGBE_B2BT(tc);
3862
3863 /* Delay value is calculated in bit times convert to KB */
3864 kb = IXGBE_BT2KB(dv_id);
3865 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3866
3867 marker = rx_pba - kb;
3868
3869 /* It is possible that the packet buffer is not large enough
3870 * to provide required headroom. In this case throw an error
3871 * to user and a do the best we can.
3872 */
3873 if (marker < 0) {
3874 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3875 "headroom to support flow control."
3876 "Decrease MTU or number of traffic classes\n", pb);
3877 marker = tc + 1;
3878 }
3879
3880 return marker;
3881}
3882
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003883/**
John Fastabend9da712d2011-08-23 03:14:22 +00003884 * ixgbe_lpbthresh - calculate low water mark for for flow control
3885 *
3886 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003887 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003888 */
3889static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3890{
3891 struct ixgbe_hw *hw = &adapter->hw;
3892 struct net_device *dev = adapter->netdev;
3893 int tc;
3894 u32 dv_id;
3895
3896 /* Calculate max LAN frame size */
3897 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3898
3899 /* Calculate delay value for device */
3900 switch (hw->mac.type) {
3901 case ixgbe_mac_X540:
3902 dv_id = IXGBE_LOW_DV_X540(tc);
3903 break;
3904 default:
3905 dv_id = IXGBE_LOW_DV(tc);
3906 break;
3907 }
3908
3909 /* Delay value is calculated in bit times convert to KB */
3910 return IXGBE_BT2KB(dv_id);
3911}
3912
3913/*
3914 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3915 */
3916static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3917{
3918 struct ixgbe_hw *hw = &adapter->hw;
3919 int num_tc = netdev_get_num_tc(adapter->netdev);
3920 int i;
3921
3922 if (!num_tc)
3923 num_tc = 1;
3924
3925 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3926
3927 for (i = 0; i < num_tc; i++) {
3928 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3929
3930 /* Low water marks must not be larger than high water marks */
3931 if (hw->fc.low_water > hw->fc.high_water[i])
3932 hw->fc.low_water = 0;
3933 }
3934}
John Fastabend80605c652011-05-02 12:34:10 +00003935
3936static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3937{
John Fastabend80605c652011-05-02 12:34:10 +00003938 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003939 int hdrm;
3940 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003941
3942 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3943 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003944 hdrm = 32 << adapter->fdir_pballoc;
3945 else
3946 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003947
Alexander Duyckf7e10272011-07-21 00:40:35 +00003948 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003949 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003950}
3951
Alexander Duycke4911d52011-05-11 07:18:52 +00003952static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3953{
3954 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003955 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00003956 struct ixgbe_fdir_filter *filter;
3957
3958 spin_lock(&adapter->fdir_perfect_lock);
3959
3960 if (!hlist_empty(&adapter->fdir_filter_list))
3961 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3962
Sasha Levinb67bfe02013-02-27 17:06:00 -08003963 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00003964 &adapter->fdir_filter_list, fdir_node) {
3965 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003966 &filter->filter,
3967 filter->sw_idx,
3968 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3969 IXGBE_FDIR_DROP_QUEUE :
3970 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003971 }
3972
3973 spin_unlock(&adapter->fdir_perfect_lock);
3974}
3975
Auke Kok9a799d72007-09-15 14:07:45 -07003976static void ixgbe_configure(struct ixgbe_adapter *adapter)
3977{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003978 struct ixgbe_hw *hw = &adapter->hw;
3979
John Fastabend80605c652011-05-02 12:34:10 +00003980 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003981#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003982 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003983#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00003984 /*
3985 * We must restore virtualization before VLANs or else
3986 * the VLVF registers will not be populated
3987 */
3988 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003989
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003990 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003991 ixgbe_restore_vlan(adapter);
3992
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003993 switch (hw->mac.type) {
3994 case ixgbe_mac_82599EB:
3995 case ixgbe_mac_X540:
3996 hw->mac.ops.disable_rx_buff(hw);
3997 break;
3998 default:
3999 break;
4000 }
4001
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004002 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004003 ixgbe_init_fdir_signature_82599(&adapter->hw,
4004 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004005 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4006 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4007 adapter->fdir_pballoc);
4008 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004009 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004010
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004011 switch (hw->mac.type) {
4012 case ixgbe_mac_82599EB:
4013 case ixgbe_mac_X540:
4014 hw->mac.ops.enable_rx_buff(hw);
4015 break;
4016 default:
4017 break;
4018 }
4019
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004020#ifdef IXGBE_FCOE
4021 /* configure FCoE L2 filters, redirection table, and Rx control */
4022 ixgbe_configure_fcoe(adapter);
4023
4024#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004025 ixgbe_configure_tx(adapter);
4026 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004027}
4028
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004029static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4030{
4031 switch (hw->phy.type) {
4032 case ixgbe_phy_sfp_avago:
4033 case ixgbe_phy_sfp_ftl:
4034 case ixgbe_phy_sfp_intel:
4035 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004036 case ixgbe_phy_sfp_passive_tyco:
4037 case ixgbe_phy_sfp_passive_unknown:
4038 case ixgbe_phy_sfp_active_unknown:
4039 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004040 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004041 case ixgbe_phy_nl:
4042 if (hw->mac.type == ixgbe_mac_82598EB)
4043 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004044 default:
4045 return false;
4046 }
4047}
4048
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004049/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004050 * ixgbe_sfp_link_config - set up SFP+ link
4051 * @adapter: pointer to private adapter struct
4052 **/
4053static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4054{
Alexander Duyck70864002011-04-27 09:13:56 +00004055 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004056 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004057 * is that an SFP was inserted/removed after the reset
4058 * but before SFP detection was enabled. As such the best
4059 * solution is to just start searching as soon as we start
4060 */
4061 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4062 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004063
Alexander Duyck70864002011-04-27 09:13:56 +00004064 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004065}
4066
4067/**
4068 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004069 * @hw: pointer to private hardware struct
4070 *
4071 * Returns 0 on success, negative on failure
4072 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004073static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004074{
Josh Hay3d292262012-12-15 03:28:19 +00004075 u32 speed;
4076 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004077 u32 ret = IXGBE_ERR_LINK_SETUP;
4078
4079 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004080 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004081
4082 if (ret)
4083 goto link_cfg_out;
4084
Josh Hay3d292262012-12-15 03:28:19 +00004085 speed = hw->phy.autoneg_advertised;
4086 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4087 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4088 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004089 if (ret)
4090 goto link_cfg_out;
4091
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004092 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004093 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004094link_cfg_out:
4095 return ret;
4096}
4097
Alexander Duycka34bcff2010-08-19 13:39:20 +00004098static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004099{
Auke Kok9a799d72007-09-15 14:07:45 -07004100 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004101 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004102
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004103 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004104 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4105 IXGBE_GPIE_OCD;
4106 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004107 /*
4108 * use EIAM to auto-mask when MSI-X interrupt is asserted
4109 * this saves a register write for every interrupt
4110 */
4111 switch (hw->mac.type) {
4112 case ixgbe_mac_82598EB:
4113 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4114 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004115 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004116 case ixgbe_mac_X540:
4117 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004118 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4119 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4120 break;
4121 }
4122 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004123 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4124 * specifically only auto mask tx and rx interrupts */
4125 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004126 }
4127
Alexander Duycka34bcff2010-08-19 13:39:20 +00004128 /* XXX: to interrupt immediately for EICS writes, enable this */
4129 /* gpie |= IXGBE_GPIE_EIMEN; */
4130
4131 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4132 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004133
4134 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4135 case IXGBE_82599_VMDQ_8Q_MASK:
4136 gpie |= IXGBE_GPIE_VTMODE_16;
4137 break;
4138 case IXGBE_82599_VMDQ_4Q_MASK:
4139 gpie |= IXGBE_GPIE_VTMODE_32;
4140 break;
4141 default:
4142 gpie |= IXGBE_GPIE_VTMODE_64;
4143 break;
4144 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004145 }
4146
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004147 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004148 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4149 switch (adapter->hw.mac.type) {
4150 case ixgbe_mac_82599EB:
4151 gpie |= IXGBE_SDP0_GPIEN;
4152 break;
4153 case ixgbe_mac_X540:
4154 gpie |= IXGBE_EIMS_TS;
4155 break;
4156 default:
4157 break;
4158 }
4159 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004160
Alexander Duycka34bcff2010-08-19 13:39:20 +00004161 /* Enable fan failure interrupt */
4162 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004163 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004164
Don Skidmore2698b202011-04-13 07:01:52 +00004165 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004166 gpie |= IXGBE_SDP1_GPIEN;
4167 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004168 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004169
4170 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4171}
4172
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004173static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004174{
4175 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004176 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004177 u32 ctrl_ext;
4178
4179 ixgbe_get_hw_control(adapter);
4180 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004181
Auke Kok9a799d72007-09-15 14:07:45 -07004182 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4183 ixgbe_configure_msix(adapter);
4184 else
4185 ixgbe_configure_msi_and_legacy(adapter);
4186
Emil Tantilovec74a472012-09-20 03:33:56 +00004187 /* enable the optics for 82599 SFP+ fiber */
4188 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004189 hw->mac.ops.enable_tx_laser(hw);
4190
Auke Kok9a799d72007-09-15 14:07:45 -07004191 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004192 ixgbe_napi_enable_all(adapter);
4193
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004194 if (ixgbe_is_sfp(hw)) {
4195 ixgbe_sfp_link_config(adapter);
4196 } else {
4197 err = ixgbe_non_sfp_link_config(hw);
4198 if (err)
4199 e_err(probe, "link_config FAILED %d\n", err);
4200 }
4201
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004202 /* clear any pending interrupts, may auto mask */
4203 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004204 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004205
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004206 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004207 * If this adapter has a fan, check to see if we had a failure
4208 * before we enabled the interrupt.
4209 */
4210 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4211 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4212 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004213 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004214 }
4215
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004216 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004217 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004218
Auke Kok9a799d72007-09-15 14:07:45 -07004219 /* bring the link up in the watchdog, this could race with our first
4220 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004221 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4222 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004223 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004224
4225 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4226 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4227 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4228 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004229}
4230
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004231void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4232{
4233 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004234 /* put off any impending NetWatchDogTimeout */
4235 adapter->netdev->trans_start = jiffies;
4236
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004237 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004238 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004239 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004240 /*
4241 * If SR-IOV enabled then wait a bit before bringing the adapter
4242 * back up to give the VFs time to respond to the reset. The
4243 * two second wait is based upon the watchdog timer cycle in
4244 * the VF driver.
4245 */
4246 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4247 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004248 ixgbe_up(adapter);
4249 clear_bit(__IXGBE_RESETTING, &adapter->state);
4250}
4251
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004252void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004253{
4254 /* hardware has been reset, we need to reload some things */
4255 ixgbe_configure(adapter);
4256
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004257 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004258}
4259
4260void ixgbe_reset(struct ixgbe_adapter *adapter)
4261{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004262 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004263 int err;
4264
Alexander Duyck70864002011-04-27 09:13:56 +00004265 /* lock SFP init bit to prevent race conditions with the watchdog */
4266 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4267 usleep_range(1000, 2000);
4268
4269 /* clear all SFP and link config related flags while holding SFP_INIT */
4270 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4271 IXGBE_FLAG2_SFP_NEEDS_RESET);
4272 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4273
Don Skidmore8ca783a2009-05-26 20:40:47 -07004274 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004275 switch (err) {
4276 case 0:
4277 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004278 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004279 break;
4280 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004281 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004282 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004283 case IXGBE_ERR_EEPROM_VERSION:
4284 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004285 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004286 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004287 "your hardware. If you are experiencing problems "
4288 "please contact your Intel or hardware "
4289 "representative who provided you with this "
4290 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004291 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004292 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004293 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004294 }
Auke Kok9a799d72007-09-15 14:07:45 -07004295
Alexander Duyck70864002011-04-27 09:13:56 +00004296 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4297
Auke Kok9a799d72007-09-15 14:07:45 -07004298 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004299 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004300
4301 /* update SAN MAC vmdq pool selection */
4302 if (hw->mac.san_mac_rar_index)
4303 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004304
Jacob Keller1a71ab22012-08-25 03:54:19 +00004305 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
4306 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004307}
4308
Auke Kok9a799d72007-09-15 14:07:45 -07004309/**
4310 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004311 * @rx_ring: ring to free buffers from
4312 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004313static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004314{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004315 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004316 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004317 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004318
Alexander Duyck84418e32010-08-19 13:40:54 +00004319 /* ring already cleared, nothing to do */
4320 if (!rx_ring->rx_buffer_info)
4321 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004322
Alexander Duyck84418e32010-08-19 13:40:54 +00004323 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004324 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004325 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004326
Alexander Duyckf8003262012-03-03 02:35:52 +00004327 rx_buffer = &rx_ring->rx_buffer_info[i];
4328 if (rx_buffer->skb) {
4329 struct sk_buff *skb = rx_buffer->skb;
4330 if (IXGBE_CB(skb)->page_released) {
4331 dma_unmap_page(dev,
4332 IXGBE_CB(skb)->dma,
4333 ixgbe_rx_bufsz(rx_ring),
4334 DMA_FROM_DEVICE);
4335 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004336 }
4337 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004338 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004339 rx_buffer->skb = NULL;
4340 if (rx_buffer->dma)
4341 dma_unmap_page(dev, rx_buffer->dma,
4342 ixgbe_rx_pg_size(rx_ring),
4343 DMA_FROM_DEVICE);
4344 rx_buffer->dma = 0;
4345 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004346 __free_pages(rx_buffer->page,
4347 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004348 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004349 }
4350
4351 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4352 memset(rx_ring->rx_buffer_info, 0, size);
4353
4354 /* Zero out the descriptor ring */
4355 memset(rx_ring->desc, 0, rx_ring->size);
4356
Alexander Duyckf8003262012-03-03 02:35:52 +00004357 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004358 rx_ring->next_to_clean = 0;
4359 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004360}
4361
4362/**
4363 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004364 * @tx_ring: ring to be cleaned
4365 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004366static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004367{
4368 struct ixgbe_tx_buffer *tx_buffer_info;
4369 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004370 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004371
Alexander Duyck84418e32010-08-19 13:40:54 +00004372 /* ring already cleared, nothing to do */
4373 if (!tx_ring->tx_buffer_info)
4374 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004375
Alexander Duyck84418e32010-08-19 13:40:54 +00004376 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004377 for (i = 0; i < tx_ring->count; i++) {
4378 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004379 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004380 }
4381
John Fastabenddad8a3b2012-04-23 12:22:39 +00004382 netdev_tx_reset_queue(txring_txq(tx_ring));
4383
Auke Kok9a799d72007-09-15 14:07:45 -07004384 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4385 memset(tx_ring->tx_buffer_info, 0, size);
4386
4387 /* Zero out the descriptor ring */
4388 memset(tx_ring->desc, 0, tx_ring->size);
4389
4390 tx_ring->next_to_use = 0;
4391 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004392}
4393
4394/**
Auke Kok9a799d72007-09-15 14:07:45 -07004395 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4396 * @adapter: board private structure
4397 **/
4398static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4399{
4400 int i;
4401
4402 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004403 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004404}
4405
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004406/**
4407 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4408 * @adapter: board private structure
4409 **/
4410static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4411{
4412 int i;
4413
4414 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004415 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004416}
4417
Alexander Duycke4911d52011-05-11 07:18:52 +00004418static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4419{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004420 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004421 struct ixgbe_fdir_filter *filter;
4422
4423 spin_lock(&adapter->fdir_perfect_lock);
4424
Sasha Levinb67bfe02013-02-27 17:06:00 -08004425 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004426 &adapter->fdir_filter_list, fdir_node) {
4427 hlist_del(&filter->fdir_node);
4428 kfree(filter);
4429 }
4430 adapter->fdir_filter_count = 0;
4431
4432 spin_unlock(&adapter->fdir_perfect_lock);
4433}
4434
Auke Kok9a799d72007-09-15 14:07:45 -07004435void ixgbe_down(struct ixgbe_adapter *adapter)
4436{
4437 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004438 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004439 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004440 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004441
4442 /* signal that we are down to the interrupt handler */
4443 set_bit(__IXGBE_DOWN, &adapter->state);
4444
4445 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004446 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4447 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004448
Yi Zou2d39d572011-01-06 14:29:56 +00004449 /* disable all enabled rx queues */
4450 for (i = 0; i < adapter->num_rx_queues; i++)
4451 /* this call also flushes the previous write */
4452 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4453
Don Skidmore032b4322011-03-18 09:32:53 +00004454 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004455
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004456 netif_tx_stop_all_queues(netdev);
4457
Alexander Duyck70864002011-04-27 09:13:56 +00004458 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004459 netif_carrier_off(netdev);
4460 netif_tx_disable(netdev);
4461
4462 ixgbe_irq_disable(adapter);
4463
4464 ixgbe_napi_disable_all(adapter);
4465
Alexander Duyckd034acf2011-04-27 09:25:34 +00004466 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4467 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004468 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4469
4470 del_timer_sync(&adapter->service_timer);
4471
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004472 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004473 /* Clear EITR Select mapping */
4474 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4475
4476 /* Mark all the VFs as inactive */
4477 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004478 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004479
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004480 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004481 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004482
Auke Kok9a799d72007-09-15 14:07:45 -07004483 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004484 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004485 }
4486
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004487 /* disable transmits in the hardware now that interrupts are off */
4488 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004489 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004490 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004491 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004492
4493 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004494 switch (hw->mac.type) {
4495 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004496 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004497 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004498 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4499 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004500 break;
4501 default:
4502 break;
4503 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004504
Paul Larson6f4a0e42008-06-24 17:00:56 -07004505 if (!pci_channel_offline(adapter->pdev))
4506 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004507
Emil Tantilovec74a472012-09-20 03:33:56 +00004508 /* power down the optics for 82599 SFP+ fiber */
4509 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004510 hw->mac.ops.disable_tx_laser(hw);
4511
Auke Kok9a799d72007-09-15 14:07:45 -07004512 ixgbe_clean_all_tx_rings(adapter);
4513 ixgbe_clean_all_rx_rings(adapter);
4514
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004515#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004516 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004517 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004518#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004519}
4520
Auke Kok9a799d72007-09-15 14:07:45 -07004521/**
Auke Kok9a799d72007-09-15 14:07:45 -07004522 * ixgbe_tx_timeout - Respond to a Tx Hang
4523 * @netdev: network interface device structure
4524 **/
4525static void ixgbe_tx_timeout(struct net_device *netdev)
4526{
4527 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4528
4529 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004530 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004531}
4532
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004533/**
Auke Kok9a799d72007-09-15 14:07:45 -07004534 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4535 * @adapter: board private structure to initialize
4536 *
4537 * ixgbe_sw_init initializes the Adapter private data structure.
4538 * Fields are initialized based on PCI device information and
4539 * OS network device settings (MTU size).
4540 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004541static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004542{
4543 struct ixgbe_hw *hw = &adapter->hw;
4544 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004545 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004546 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004547#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004548 int j;
4549 struct tc_configuration *tc;
4550#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004551
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004552 /* PCI config space info */
4553
4554 hw->vendor_id = pdev->vendor;
4555 hw->device_id = pdev->device;
4556 hw->revision_id = pdev->revision;
4557 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4558 hw->subsystem_device_id = pdev->subsystem_device;
4559
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004560 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004561 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004562 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004563 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4564 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004565 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4566 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004567 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4568 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004569 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4570#ifdef CONFIG_IXGBE_DCA
4571 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4572#endif
4573#ifdef IXGBE_FCOE
4574 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4575 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4576#ifdef CONFIG_IXGBE_DCB
4577 /* Default traffic class to use for FCoE */
4578 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4579#endif /* CONFIG_IXGBE_DCB */
4580#endif /* IXGBE_FCOE */
4581
4582 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004583 switch (hw->mac.type) {
4584 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004585 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4586 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4587
Don Skidmorebf069c92009-05-07 10:39:54 +00004588 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4589 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004590
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004591 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004592 adapter->ring_feature[RING_F_FDIR].limit = 0;
4593 adapter->atr_sample_rate = 0;
4594 adapter->fdir_pballoc = 0;
4595#ifdef IXGBE_FCOE
4596 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4597 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4598#ifdef CONFIG_IXGBE_DCB
4599 adapter->fcoe.up = 0;
4600#endif /* IXGBE_DCB */
4601#endif /* IXGBE_FCOE */
4602 break;
4603 case ixgbe_mac_82599EB:
4604 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4605 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004606 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004607 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004608 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4609 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4610 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004611 break;
4612 default:
4613 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004614 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004615
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004616#ifdef IXGBE_FCOE
4617 /* FCoE support exists, always init the FCoE lock */
4618 spin_lock_init(&adapter->fcoe.lock);
4619
4620#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004621 /* n-tuple support exists, always init our spinlock */
4622 spin_lock_init(&adapter->fdir_perfect_lock);
4623
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004624#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004625 switch (hw->mac.type) {
4626 case ixgbe_mac_X540:
4627 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4628 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4629 break;
4630 default:
4631 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4632 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4633 break;
4634 }
4635
Alexander Duyck2f90b862008-11-20 20:52:10 -08004636 /* Configure DCB traffic classes */
4637 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4638 tc = &adapter->dcb_cfg.tc_config[j];
4639 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4640 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4641 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4642 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4643 tc->dcb_pfc = pfc_disabled;
4644 }
John Fastabend4de2a022011-09-27 03:52:01 +00004645
4646 /* Initialize default user to priority mapping, UPx->TC0 */
4647 tc = &adapter->dcb_cfg.tc_config[0];
4648 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4649 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4650
Alexander Duyck2f90b862008-11-20 20:52:10 -08004651 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4652 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004653 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004654 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004655 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004656 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4657 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004658
4659#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004660
4661 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004662 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004663 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004664 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004665 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4666 hw->fc.send_xon = true;
Jacob Kellerdb2adc22012-10-24 07:26:02 +00004667 hw->fc.disable_fc_autoneg =
4668 (ixgbe_device_supports_autoneg_fc(hw) == 0) ? false : true;
Auke Kok9a799d72007-09-15 14:07:45 -07004669
Alexander Duyck99d74482012-05-09 08:09:25 +00004670#ifdef CONFIG_PCI_IOV
4671 /* assign number of SR-IOV VFs */
4672 if (hw->mac.type != ixgbe_mac_82598EB)
4673 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4674
4675#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004676 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004677 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004678 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004679
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004680 /* set default ring sizes */
4681 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4682 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4683
Alexander Duyckbd198052011-06-11 01:45:08 +00004684 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004685 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004686
Auke Kok9a799d72007-09-15 14:07:45 -07004687 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004688 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004689 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004690 return -EIO;
4691 }
4692
Auke Kok9a799d72007-09-15 14:07:45 -07004693 set_bit(__IXGBE_DOWN, &adapter->state);
4694
4695 return 0;
4696}
4697
4698/**
4699 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004700 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004701 *
4702 * Return 0 on success, negative on failure
4703 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004704int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004705{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004706 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004707 int orig_node = dev_to_node(dev);
4708 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004709 int size;
4710
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004711 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004712
4713 if (tx_ring->q_vector)
4714 numa_node = tx_ring->q_vector->numa_node;
4715
4716 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004717 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004718 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004719 if (!tx_ring->tx_buffer_info)
4720 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004721
4722 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004723 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004724 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004725
Alexander Duyckde88eee2012-02-08 07:49:59 +00004726 set_dev_node(dev, numa_node);
4727 tx_ring->desc = dma_alloc_coherent(dev,
4728 tx_ring->size,
4729 &tx_ring->dma,
4730 GFP_KERNEL);
4731 set_dev_node(dev, orig_node);
4732 if (!tx_ring->desc)
4733 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4734 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004735 if (!tx_ring->desc)
4736 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004737
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004738 tx_ring->next_to_use = 0;
4739 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004740 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004741
4742err:
4743 vfree(tx_ring->tx_buffer_info);
4744 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004745 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004746 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004747}
4748
4749/**
Alexander Duyck69888672008-09-11 20:05:39 -07004750 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4751 * @adapter: board private structure
4752 *
4753 * If this function returns with an error, then it's possible one or
4754 * more of the rings is populated (while the rest are not). It is the
4755 * callers duty to clean those orphaned rings.
4756 *
4757 * Return 0 on success, negative on failure
4758 **/
4759static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4760{
4761 int i, err = 0;
4762
4763 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004764 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004765 if (!err)
4766 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004767
Emil Tantilov396e7992010-07-01 20:05:12 +00004768 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004769 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004770 }
4771
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004772 return 0;
4773err_setup_tx:
4774 /* rewind the index freeing the rings as we go */
4775 while (i--)
4776 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004777 return err;
4778}
4779
4780/**
Auke Kok9a799d72007-09-15 14:07:45 -07004781 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004782 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004783 *
4784 * Returns 0 on success, negative on failure
4785 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004786int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004787{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004788 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004789 int orig_node = dev_to_node(dev);
4790 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004791 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004792
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004793 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004794
4795 if (rx_ring->q_vector)
4796 numa_node = rx_ring->q_vector->numa_node;
4797
4798 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004799 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004800 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004801 if (!rx_ring->rx_buffer_info)
4802 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004803
Auke Kok9a799d72007-09-15 14:07:45 -07004804 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004805 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4806 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004807
Alexander Duyckde88eee2012-02-08 07:49:59 +00004808 set_dev_node(dev, numa_node);
4809 rx_ring->desc = dma_alloc_coherent(dev,
4810 rx_ring->size,
4811 &rx_ring->dma,
4812 GFP_KERNEL);
4813 set_dev_node(dev, orig_node);
4814 if (!rx_ring->desc)
4815 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4816 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004817 if (!rx_ring->desc)
4818 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004819
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004820 rx_ring->next_to_clean = 0;
4821 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004822
4823 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004824err:
4825 vfree(rx_ring->rx_buffer_info);
4826 rx_ring->rx_buffer_info = NULL;
4827 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004828 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004829}
4830
4831/**
Alexander Duyck69888672008-09-11 20:05:39 -07004832 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4833 * @adapter: board private structure
4834 *
4835 * If this function returns with an error, then it's possible one or
4836 * more of the rings is populated (while the rest are not). It is the
4837 * callers duty to clean those orphaned rings.
4838 *
4839 * Return 0 on success, negative on failure
4840 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004841static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4842{
4843 int i, err = 0;
4844
4845 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004846 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004847 if (!err)
4848 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004849
Emil Tantilov396e7992010-07-01 20:05:12 +00004850 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004851 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07004852 }
4853
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004854#ifdef IXGBE_FCOE
4855 err = ixgbe_setup_fcoe_ddp_resources(adapter);
4856 if (!err)
4857#endif
4858 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004859err_setup_rx:
4860 /* rewind the index freeing the rings as we go */
4861 while (i--)
4862 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004863 return err;
4864}
4865
4866/**
Auke Kok9a799d72007-09-15 14:07:45 -07004867 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004868 * @tx_ring: Tx descriptor ring for a specific queue
4869 *
4870 * Free all transmit software resources
4871 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004872void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004873{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004874 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004875
4876 vfree(tx_ring->tx_buffer_info);
4877 tx_ring->tx_buffer_info = NULL;
4878
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004879 /* if not set, then don't free */
4880 if (!tx_ring->desc)
4881 return;
4882
4883 dma_free_coherent(tx_ring->dev, tx_ring->size,
4884 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004885
4886 tx_ring->desc = NULL;
4887}
4888
4889/**
4890 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4891 * @adapter: board private structure
4892 *
4893 * Free all transmit software resources
4894 **/
4895static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4896{
4897 int i;
4898
4899 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004900 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004901 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004902}
4903
4904/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004905 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004906 * @rx_ring: ring to clean the resources from
4907 *
4908 * Free all receive software resources
4909 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004910void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004911{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004912 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004913
4914 vfree(rx_ring->rx_buffer_info);
4915 rx_ring->rx_buffer_info = NULL;
4916
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004917 /* if not set, then don't free */
4918 if (!rx_ring->desc)
4919 return;
4920
4921 dma_free_coherent(rx_ring->dev, rx_ring->size,
4922 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004923
4924 rx_ring->desc = NULL;
4925}
4926
4927/**
4928 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4929 * @adapter: board private structure
4930 *
4931 * Free all receive software resources
4932 **/
4933static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4934{
4935 int i;
4936
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004937#ifdef IXGBE_FCOE
4938 ixgbe_free_fcoe_ddp_resources(adapter);
4939
4940#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004941 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004942 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004943 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004944}
4945
4946/**
Auke Kok9a799d72007-09-15 14:07:45 -07004947 * ixgbe_change_mtu - Change the Maximum Transfer Unit
4948 * @netdev: network interface device structure
4949 * @new_mtu: new value for maximum frame size
4950 *
4951 * Returns 0 on success, negative on failure
4952 **/
4953static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
4954{
4955 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4956 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
4957
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07004958 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00004959 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
4960 return -EINVAL;
4961
4962 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00004963 * For 82599EB we cannot allow legacy VFs to enable their receive
4964 * paths when MTU greater than 1500 is configured. So display a
4965 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00004966 */
4967 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
4968 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00004969 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00004970 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004971
Emil Tantilov396e7992010-07-01 20:05:12 +00004972 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00004973
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004974 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07004975 netdev->mtu = new_mtu;
4976
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004977 if (netif_running(netdev))
4978 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004979
4980 return 0;
4981}
4982
4983/**
4984 * ixgbe_open - Called when a network interface is made active
4985 * @netdev: network interface device structure
4986 *
4987 * Returns 0 on success, negative value on failure
4988 *
4989 * The open entry point is called when a network interface is made
4990 * active by the system (IFF_UP). At this point all resources needed
4991 * for transmit and receive operations are allocated, the interrupt
4992 * handler is registered with the OS, the watchdog timer is started,
4993 * and the stack is notified that the interface is ready.
4994 **/
4995static int ixgbe_open(struct net_device *netdev)
4996{
4997 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4998 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07004999
Auke Kok4bebfaa2008-02-11 09:26:01 -08005000 /* disallow open during test */
5001 if (test_bit(__IXGBE_TESTING, &adapter->state))
5002 return -EBUSY;
5003
Jesse Brandeburg54386462009-04-17 20:44:27 +00005004 netif_carrier_off(netdev);
5005
Auke Kok9a799d72007-09-15 14:07:45 -07005006 /* allocate transmit descriptors */
5007 err = ixgbe_setup_all_tx_resources(adapter);
5008 if (err)
5009 goto err_setup_tx;
5010
Auke Kok9a799d72007-09-15 14:07:45 -07005011 /* allocate receive descriptors */
5012 err = ixgbe_setup_all_rx_resources(adapter);
5013 if (err)
5014 goto err_setup_rx;
5015
5016 ixgbe_configure(adapter);
5017
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005018 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005019 if (err)
5020 goto err_req_irq;
5021
Alexander Duyckac802f52012-07-12 05:52:53 +00005022 /* Notify the stack of the actual queue counts. */
5023 err = netif_set_real_num_tx_queues(netdev,
5024 adapter->num_rx_pools > 1 ? 1 :
5025 adapter->num_tx_queues);
5026 if (err)
5027 goto err_set_queues;
5028
5029
5030 err = netif_set_real_num_rx_queues(netdev,
5031 adapter->num_rx_pools > 1 ? 1 :
5032 adapter->num_rx_queues);
5033 if (err)
5034 goto err_set_queues;
5035
Jacob Keller1a71ab22012-08-25 03:54:19 +00005036 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005037
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005038 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005039
5040 return 0;
5041
Alexander Duyckac802f52012-07-12 05:52:53 +00005042err_set_queues:
5043 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005044err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005045 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005046err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005047 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005048err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005049 ixgbe_reset(adapter);
5050
5051 return err;
5052}
5053
5054/**
5055 * ixgbe_close - Disables a network interface
5056 * @netdev: network interface device structure
5057 *
5058 * Returns 0, this is not allowed to fail
5059 *
5060 * The close entry point is called when an interface is de-activated
5061 * by the OS. The hardware is still under the drivers control, but
5062 * needs to be disabled. A global MAC reset is issued to stop the
5063 * hardware, and all transmit and receive resources are freed.
5064 **/
5065static int ixgbe_close(struct net_device *netdev)
5066{
5067 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005068
Jacob Keller1a71ab22012-08-25 03:54:19 +00005069 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005070
Auke Kok9a799d72007-09-15 14:07:45 -07005071 ixgbe_down(adapter);
5072 ixgbe_free_irq(adapter);
5073
Alexander Duycke4911d52011-05-11 07:18:52 +00005074 ixgbe_fdir_filter_exit(adapter);
5075
Auke Kok9a799d72007-09-15 14:07:45 -07005076 ixgbe_free_all_tx_resources(adapter);
5077 ixgbe_free_all_rx_resources(adapter);
5078
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005079 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005080
5081 return 0;
5082}
5083
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005084#ifdef CONFIG_PM
5085static int ixgbe_resume(struct pci_dev *pdev)
5086{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005087 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5088 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005089 u32 err;
5090
5091 pci_set_power_state(pdev, PCI_D0);
5092 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005093 /*
5094 * pci_restore_state clears dev->state_saved so call
5095 * pci_save_state to restore it.
5096 */
5097 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005098
5099 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005100 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005101 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005102 return err;
5103 }
5104 pci_set_master(pdev);
5105
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005106 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005107
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005108 ixgbe_reset(adapter);
5109
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005110 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5111
Alexander Duyckac802f52012-07-12 05:52:53 +00005112 rtnl_lock();
5113 err = ixgbe_init_interrupt_scheme(adapter);
5114 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005115 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005116
5117 rtnl_unlock();
5118
5119 if (err)
5120 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005121
5122 netif_device_attach(netdev);
5123
5124 return 0;
5125}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005126#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005127
5128static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005129{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005130 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5131 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005132 struct ixgbe_hw *hw = &adapter->hw;
5133 u32 ctrl, fctrl;
5134 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005135#ifdef CONFIG_PM
5136 int retval = 0;
5137#endif
5138
5139 netif_device_detach(netdev);
5140
akepner499ab5c2013-03-13 14:54:58 +00005141 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005142 if (netif_running(netdev)) {
5143 ixgbe_down(adapter);
5144 ixgbe_free_irq(adapter);
5145 ixgbe_free_all_tx_resources(adapter);
5146 ixgbe_free_all_rx_resources(adapter);
5147 }
akepner499ab5c2013-03-13 14:54:58 +00005148 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005149
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005150 ixgbe_clear_interrupt_scheme(adapter);
5151
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005152#ifdef CONFIG_PM
5153 retval = pci_save_state(pdev);
5154 if (retval)
5155 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005156
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005157#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005158 if (wufc) {
5159 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005160
Emil Tantilovec74a472012-09-20 03:33:56 +00005161 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5162 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005163 hw->mac.ops.enable_tx_laser(hw);
5164
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005165 /* turn on all-multi mode if wake on multicast is enabled */
5166 if (wufc & IXGBE_WUFC_MC) {
5167 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5168 fctrl |= IXGBE_FCTRL_MPE;
5169 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5170 }
5171
5172 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5173 ctrl |= IXGBE_CTRL_GIO_DIS;
5174 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5175
5176 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5177 } else {
5178 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5179 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5180 }
5181
Alexander Duyckbd508172010-11-16 19:27:03 -08005182 switch (hw->mac.type) {
5183 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005184 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005185 break;
5186 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005187 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005188 pci_wake_from_d3(pdev, !!wufc);
5189 break;
5190 default:
5191 break;
5192 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005193
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005194 *enable_wake = !!wufc;
5195
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005196 ixgbe_release_hw_control(adapter);
5197
5198 pci_disable_device(pdev);
5199
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005200 return 0;
5201}
5202
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005203#ifdef CONFIG_PM
5204static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5205{
5206 int retval;
5207 bool wake;
5208
5209 retval = __ixgbe_shutdown(pdev, &wake);
5210 if (retval)
5211 return retval;
5212
5213 if (wake) {
5214 pci_prepare_to_sleep(pdev);
5215 } else {
5216 pci_wake_from_d3(pdev, false);
5217 pci_set_power_state(pdev, PCI_D3hot);
5218 }
5219
5220 return 0;
5221}
5222#endif /* CONFIG_PM */
5223
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005224static void ixgbe_shutdown(struct pci_dev *pdev)
5225{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005226 bool wake;
5227
5228 __ixgbe_shutdown(pdev, &wake);
5229
5230 if (system_state == SYSTEM_POWER_OFF) {
5231 pci_wake_from_d3(pdev, wake);
5232 pci_set_power_state(pdev, PCI_D3hot);
5233 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005234}
5235
5236/**
Auke Kok9a799d72007-09-15 14:07:45 -07005237 * ixgbe_update_stats - Update the board statistics counters.
5238 * @adapter: board private structure
5239 **/
5240void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5241{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005242 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005243 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005244 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005245 u64 total_mpc = 0;
5246 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005247 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5248 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005249 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005250
Don Skidmored08935c2010-06-11 13:20:29 +00005251 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5252 test_bit(__IXGBE_RESETTING, &adapter->state))
5253 return;
5254
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005255 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005256 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005257 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005258 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005259 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5260 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005261 }
5262 adapter->rsc_total_count = rsc_count;
5263 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005264 }
5265
Alexander Duyck5b7da512010-11-16 19:26:50 -08005266 for (i = 0; i < adapter->num_rx_queues; i++) {
5267 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5268 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5269 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5270 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005271 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005272 bytes += rx_ring->stats.bytes;
5273 packets += rx_ring->stats.packets;
5274 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005275 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005276 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5277 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005278 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005279 netdev->stats.rx_bytes = bytes;
5280 netdev->stats.rx_packets = packets;
5281
5282 bytes = 0;
5283 packets = 0;
5284 /* gather some stats to the adapter struct that are per queue */
5285 for (i = 0; i < adapter->num_tx_queues; i++) {
5286 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5287 restart_queue += tx_ring->tx_stats.restart_queue;
5288 tx_busy += tx_ring->tx_stats.tx_busy;
5289 bytes += tx_ring->stats.bytes;
5290 packets += tx_ring->stats.packets;
5291 }
5292 adapter->restart_queue = restart_queue;
5293 adapter->tx_busy = tx_busy;
5294 netdev->stats.tx_bytes = bytes;
5295 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005296
Joe Perches7ca647b2010-09-07 21:35:40 +00005297 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005298
5299 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005300 for (i = 0; i < 8; i++) {
5301 /* for packet buffers not used, the register should read 0 */
5302 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5303 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005304 hwstats->mpc[i] += mpc;
5305 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005306 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5307 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005308 switch (hw->mac.type) {
5309 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005310 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5311 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5312 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005313 hwstats->pxonrxc[i] +=
5314 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005315 break;
5316 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005317 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005318 hwstats->pxonrxc[i] +=
5319 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005320 break;
5321 default:
5322 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005323 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005324 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005325
5326 /*16 register reads */
5327 for (i = 0; i < 16; i++) {
5328 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5329 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5330 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5331 (hw->mac.type == ixgbe_mac_X540)) {
5332 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5333 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5334 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5335 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5336 }
5337 }
5338
Joe Perches7ca647b2010-09-07 21:35:40 +00005339 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005340 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005341 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005342
John Fastabendc84d3242010-11-16 19:27:12 -08005343 ixgbe_update_xoff_received(adapter);
5344
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005345 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005346 switch (hw->mac.type) {
5347 case ixgbe_mac_82598EB:
5348 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005349 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5350 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5351 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5352 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005353 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005354 /* OS2BMC stats are X540 only*/
5355 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5356 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5357 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5358 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5359 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005360 for (i = 0; i < 16; i++)
5361 adapter->hw_rx_no_dma_resources +=
5362 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005363 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005364 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005365 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005366 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005367 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005368 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005369 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005370 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5371 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005372#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005373 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5374 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5375 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5376 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5377 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5378 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005379 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005380 if (adapter->fcoe.ddp_pool) {
5381 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5382 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5383 unsigned int cpu;
5384 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005385 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005386 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5387 noddp += ddp_pool->noddp;
5388 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005389 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005390 hwstats->fcoe_noddp = noddp;
5391 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005392 }
Yi Zou6d455222009-05-13 13:12:16 +00005393#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005394 break;
5395 default:
5396 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005397 }
Auke Kok9a799d72007-09-15 14:07:45 -07005398 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005399 hwstats->bprc += bprc;
5400 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005401 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005402 hwstats->mprc -= bprc;
5403 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5404 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5405 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5406 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5407 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5408 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5409 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5410 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005411 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005412 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005413 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005414 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005415 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5416 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005417 /*
5418 * 82598 errata - tx of flow control packets is included in tx counters
5419 */
5420 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005421 hwstats->gptc -= xon_off_tot;
5422 hwstats->mptc -= xon_off_tot;
5423 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5424 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5425 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5426 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5427 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5428 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5429 hwstats->ptc64 -= xon_off_tot;
5430 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5431 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5432 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5433 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5434 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5435 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005436
5437 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005438 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005439
5440 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005441 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005442 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005443 netdev->stats.rx_length_errors = hwstats->rlec;
5444 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005445 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005446}
5447
5448/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005449 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005450 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005451 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005452static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005453{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005454 struct ixgbe_hw *hw = &adapter->hw;
5455 int i;
5456
Alexander Duyckd034acf2011-04-27 09:25:34 +00005457 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5458 return;
5459
5460 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5461
5462 /* if interface is down do nothing */
5463 if (test_bit(__IXGBE_DOWN, &adapter->state))
5464 return;
5465
5466 /* do nothing if we are not using signature filters */
5467 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5468 return;
5469
5470 adapter->fdir_overflow++;
5471
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005472 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5473 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005474 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005475 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005476 /* re-enable flow director interrupts */
5477 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005478 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005479 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005480 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005481 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005482}
5483
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005484/**
5485 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005486 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005487 *
5488 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005489 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005490 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005491 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005492 */
5493static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5494{
Auke Kok9a799d72007-09-15 14:07:45 -07005495 struct ixgbe_hw *hw = &adapter->hw;
5496 u64 eics = 0;
5497 int i;
5498
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005499 /* If we're down or resetting, just bail */
5500 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5501 test_bit(__IXGBE_RESETTING, &adapter->state))
5502 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005503
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005504 /* Force detection of hung controller */
5505 if (netif_carrier_ok(adapter->netdev)) {
5506 for (i = 0; i < adapter->num_tx_queues; i++)
5507 set_check_for_tx_hang(adapter->tx_ring[i]);
5508 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005509
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005510 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005511 /*
5512 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005513 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005514 * would set *both* EIMS and EICS for any bit in EIAM
5515 */
5516 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5517 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005518 } else {
5519 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005520 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005521 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005522 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005523 eics |= ((u64)1 << i);
5524 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005525 }
5526
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005527 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005528 ixgbe_irq_rearm_queues(adapter, eics);
5529
Alexander Duyckfe49f042009-06-04 16:00:09 +00005530}
5531
5532/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005533 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005534 * @adapter: pointer to the device adapter structure
5535 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005536 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005537static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005538{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005539 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005540 u32 link_speed = adapter->link_speed;
5541 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005542 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005543
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005544 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5545 return;
5546
5547 if (hw->mac.ops.check_link) {
5548 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005549 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005550 /* always assume link is up, if no check link function */
5551 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5552 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005553 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005554
5555 if (adapter->ixgbe_ieee_pfc)
5556 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5557
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005558 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005559 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005560 ixgbe_set_rx_drop_en(adapter);
5561 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005562
5563 if (link_up ||
5564 time_after(jiffies, (adapter->link_check_timeout +
5565 IXGBE_TRY_LINK_TIMEOUT))) {
5566 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5567 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5568 IXGBE_WRITE_FLUSH(hw);
5569 }
5570
5571 adapter->link_up = link_up;
5572 adapter->link_speed = link_speed;
5573}
5574
Alexander Duyck107d3012012-10-02 00:17:03 +00005575static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5576{
5577#ifdef CONFIG_IXGBE_DCB
5578 struct net_device *netdev = adapter->netdev;
5579 struct dcb_app app = {
5580 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5581 .protocol = 0,
5582 };
5583 u8 up = 0;
5584
5585 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5586 up = dcb_ieee_getapp_mask(netdev, &app);
5587
5588 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5589#endif
5590}
5591
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005592/**
5593 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5594 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005595 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005596 **/
5597static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5598{
5599 struct net_device *netdev = adapter->netdev;
5600 struct ixgbe_hw *hw = &adapter->hw;
5601 u32 link_speed = adapter->link_speed;
5602 bool flow_rx, flow_tx;
5603
5604 /* only continue if link was previously down */
5605 if (netif_carrier_ok(netdev))
5606 return;
5607
5608 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5609
5610 switch (hw->mac.type) {
5611 case ixgbe_mac_82598EB: {
5612 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5613 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5614 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5615 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5616 }
5617 break;
5618 case ixgbe_mac_X540:
5619 case ixgbe_mac_82599EB: {
5620 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5621 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5622 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5623 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5624 }
5625 break;
5626 default:
5627 flow_tx = false;
5628 flow_rx = false;
5629 break;
5630 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005631
Jacob Keller6cb562d2012-12-05 07:24:41 +00005632 adapter->last_rx_ptp_check = jiffies;
5633
Jacob Keller1a71ab22012-08-25 03:54:19 +00005634 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5635 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005636
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005637 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5638 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5639 "10 Gbps" :
5640 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5641 "1 Gbps" :
5642 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5643 "100 Mbps" :
5644 "unknown speed"))),
5645 ((flow_rx && flow_tx) ? "RX/TX" :
5646 (flow_rx ? "RX" :
5647 (flow_tx ? "TX" : "None"))));
5648
5649 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005650 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005651
Alexander Duyck107d3012012-10-02 00:17:03 +00005652 /* update the default user priority for VFs */
5653 ixgbe_update_default_up(adapter);
5654
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005655 /* ping all the active vfs to let them know link has changed */
5656 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005657}
5658
5659/**
5660 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5661 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005662 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005663 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005664static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005665{
5666 struct net_device *netdev = adapter->netdev;
5667 struct ixgbe_hw *hw = &adapter->hw;
5668
5669 adapter->link_up = false;
5670 adapter->link_speed = 0;
5671
5672 /* only continue if link was up previously */
5673 if (!netif_carrier_ok(netdev))
5674 return;
5675
5676 /* poll for SFP+ cable when link is down */
5677 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5678 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5679
Jacob Keller1a71ab22012-08-25 03:54:19 +00005680 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5681 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005682
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005683 e_info(drv, "NIC Link is Down\n");
5684 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005685
5686 /* ping all the active vfs to let them know link has changed */
5687 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005688}
5689
5690/**
5691 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005692 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005693 **/
5694static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5695{
5696 int i;
5697 int some_tx_pending = 0;
5698
5699 if (!netif_carrier_ok(adapter->netdev)) {
5700 for (i = 0; i < adapter->num_tx_queues; i++) {
5701 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5702 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5703 some_tx_pending = 1;
5704 break;
5705 }
5706 }
5707
5708 if (some_tx_pending) {
5709 /* We've lost link, so the controller stops DMA,
5710 * but we've got queued Tx work that's never going
5711 * to get done, so reset controller to flush Tx.
5712 * (Do the reset outside of interrupt context).
5713 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00005714 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005715 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005716 }
5717 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005718}
5719
Greg Rosea985b6c32010-11-18 03:02:52 +00005720static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5721{
5722 u32 ssvpc;
5723
Greg Rose0584d992012-08-08 00:00:58 +00005724 /* Do not perform spoof check for 82598 or if not in IOV mode */
5725 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5726 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00005727 return;
5728
5729 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5730
5731 /*
5732 * ssvpc register is cleared on read, if zero then no
5733 * spoofed packets in the last interval.
5734 */
5735 if (!ssvpc)
5736 return;
5737
Emil Tantilovd6ea0752012-08-08 06:28:37 +00005738 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00005739}
5740
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005741/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005742 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005743 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005744 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005745static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005746{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005747 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005748 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5749 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005750 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005751
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005752 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005753
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005754 if (adapter->link_up)
5755 ixgbe_watchdog_link_is_up(adapter);
5756 else
5757 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005758
Greg Rosea985b6c32010-11-18 03:02:52 +00005759 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005760 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005761
5762 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005763}
5764
Alexander Duyck70864002011-04-27 09:13:56 +00005765/**
5766 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005767 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005768 **/
5769static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5770{
5771 struct ixgbe_hw *hw = &adapter->hw;
5772 s32 err;
5773
5774 /* not searching for SFP so there is nothing to do here */
5775 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5776 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5777 return;
5778
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00005779 /* concurent i2c reads are not supported */
5780 if (test_bit(__IXGBE_READ_I2C, &adapter->state))
5781 return;
5782
Alexander Duyck70864002011-04-27 09:13:56 +00005783 /* someone else is in init, wait until next service event */
5784 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5785 return;
5786
5787 err = hw->phy.ops.identify_sfp(hw);
5788 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5789 goto sfp_out;
5790
5791 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5792 /* If no cable is present, then we need to reset
5793 * the next time we find a good cable. */
5794 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5795 }
5796
5797 /* exit on error */
5798 if (err)
5799 goto sfp_out;
5800
5801 /* exit if reset not needed */
5802 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5803 goto sfp_out;
5804
5805 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5806
5807 /*
5808 * A module may be identified correctly, but the EEPROM may not have
5809 * support for that module. setup_sfp() will fail in that case, so
5810 * we should not allow that module to load.
5811 */
5812 if (hw->mac.type == ixgbe_mac_82598EB)
5813 err = hw->phy.ops.reset(hw);
5814 else
5815 err = hw->mac.ops.setup_sfp(hw);
5816
5817 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5818 goto sfp_out;
5819
5820 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5821 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5822
5823sfp_out:
5824 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5825
5826 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5827 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5828 e_dev_err("failed to initialize because an unsupported "
5829 "SFP+ module type was detected.\n");
5830 e_dev_err("Reload the driver after installing a "
5831 "supported module.\n");
5832 unregister_netdev(adapter->netdev);
5833 }
5834}
5835
5836/**
5837 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005838 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005839 **/
5840static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5841{
5842 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00005843 u32 speed;
5844 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00005845
5846 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5847 return;
5848
5849 /* someone else is in init, wait until next service event */
5850 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5851 return;
5852
5853 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5854
Josh Hay3d292262012-12-15 03:28:19 +00005855 speed = hw->phy.autoneg_advertised;
5856 if ((!speed) && (hw->mac.ops.get_link_capabilities))
5857 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Alexander Duyck70864002011-04-27 09:13:56 +00005858 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00005859 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00005860
5861 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5862 adapter->link_check_timeout = jiffies;
5863 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5864}
5865
Greg Rose83c61fa2011-09-07 05:59:35 +00005866#ifdef CONFIG_PCI_IOV
5867static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5868{
5869 int vf;
5870 struct ixgbe_hw *hw = &adapter->hw;
5871 struct net_device *netdev = adapter->netdev;
5872 u32 gpc;
5873 u32 ciaa, ciad;
5874
5875 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5876 if (gpc) /* If incrementing then no need for the check below */
5877 return;
5878 /*
5879 * Check to see if a bad DMA write target from an errant or
5880 * malicious VF has caused a PCIe error. If so then we can
5881 * issue a VFLR to the offending VF(s) and then resume without
5882 * requesting a full slot reset.
5883 */
5884
5885 for (vf = 0; vf < adapter->num_vfs; vf++) {
5886 ciaa = (vf << 16) | 0x80000000;
5887 /* 32 bit read so align, we really want status at offset 6 */
5888 ciaa |= PCI_COMMAND;
5889 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5890 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5891 ciaa &= 0x7FFFFFFF;
5892 /* disable debug mode asap after reading data */
5893 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5894 /* Get the upper 16 bits which will be the PCI status reg */
5895 ciad >>= 16;
5896 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5897 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5898 /* Issue VFLR */
5899 ciaa = (vf << 16) | 0x80000000;
5900 ciaa |= 0xA8;
5901 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5902 ciad = 0x00008000; /* VFLR */
5903 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5904 ciaa &= 0x7FFFFFFF;
5905 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5906 }
5907 }
5908}
5909
5910#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005911/**
5912 * ixgbe_service_timer - Timer Call-back
5913 * @data: pointer to adapter cast into an unsigned long
5914 **/
5915static void ixgbe_service_timer(unsigned long data)
5916{
5917 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5918 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005919 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005920
5921 /* poll faster when waiting for link */
5922 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5923 next_event_offset = HZ / 10;
5924 else
5925 next_event_offset = HZ * 2;
5926
Greg Rose83c61fa2011-09-07 05:59:35 +00005927#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005928 /*
5929 * don't bother with SR-IOV VF DMA hang check if there are
5930 * no VFs or the link is down
5931 */
5932 if (!adapter->num_vfs ||
5933 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5934 goto normal_timer_service;
5935
5936 /* If we have VFs allocated then we must check for DMA hangs */
5937 ixgbe_check_for_bad_vf(adapter);
5938 next_event_offset = HZ / 50;
5939 adapter->timer_event_accumulator++;
5940
5941 if (adapter->timer_event_accumulator >= 100)
5942 adapter->timer_event_accumulator = 0;
5943 else
5944 ready = false;
5945
5946normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005947#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005948 /* Reset the timer */
5949 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5950
Greg Rose83c61fa2011-09-07 05:59:35 +00005951 if (ready)
5952 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005953}
5954
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005955static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5956{
5957 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5958 return;
5959
5960 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5961
5962 /* If we're already down or resetting, just bail */
5963 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5964 test_bit(__IXGBE_RESETTING, &adapter->state))
5965 return;
5966
5967 ixgbe_dump(adapter);
5968 netdev_err(adapter->netdev, "Reset adapter\n");
5969 adapter->tx_timeout_count++;
5970
5971 ixgbe_reinit_locked(adapter);
5972}
5973
Alexander Duyck70864002011-04-27 09:13:56 +00005974/**
5975 * ixgbe_service_task - manages and runs subtasks
5976 * @work: pointer to work_struct containing our data
5977 **/
5978static void ixgbe_service_task(struct work_struct *work)
5979{
5980 struct ixgbe_adapter *adapter = container_of(work,
5981 struct ixgbe_adapter,
5982 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005983 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005984 ixgbe_sfp_detection_subtask(adapter);
5985 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005986 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005987 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005988 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005989 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00005990
5991 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED) {
5992 ixgbe_ptp_overflow_check(adapter);
5993 ixgbe_ptp_rx_hang(adapter);
5994 }
Alexander Duyck70864002011-04-27 09:13:56 +00005995
5996 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005997}
5998
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005999static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6000 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006001 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006002{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006003 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006004 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006005 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006006
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006007 if (skb->ip_summed != CHECKSUM_PARTIAL)
6008 return 0;
6009
Alexander Duyck897ab152011-05-27 05:31:47 +00006010 if (!skb_is_gso(skb))
6011 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006012
Alexander Duyck897ab152011-05-27 05:31:47 +00006013 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006014 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006015 if (err)
6016 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006017 }
6018
Alexander Duyck897ab152011-05-27 05:31:47 +00006019 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6020 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6021
Alexander Duyck244e27a2012-02-08 07:51:11 +00006022 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006023 struct iphdr *iph = ip_hdr(skb);
6024 iph->tot_len = 0;
6025 iph->check = 0;
6026 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6027 iph->daddr, 0,
6028 IPPROTO_TCP,
6029 0);
6030 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006031 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6032 IXGBE_TX_FLAGS_CSUM |
6033 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006034 } else if (skb_is_gso_v6(skb)) {
6035 ipv6_hdr(skb)->payload_len = 0;
6036 tcp_hdr(skb)->check =
6037 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6038 &ipv6_hdr(skb)->daddr,
6039 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006040 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6041 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006042 }
6043
Alexander Duyck091a6242012-02-08 07:51:01 +00006044 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006045 l4len = tcp_hdrlen(skb);
6046 *hdr_len = skb_transport_offset(skb) + l4len;
6047
Alexander Duyck091a6242012-02-08 07:51:01 +00006048 /* update gso size and bytecount with header size */
6049 first->gso_segs = skb_shinfo(skb)->gso_segs;
6050 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6051
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006052 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006053 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6054 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006055
6056 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6057 vlan_macip_lens = skb_network_header_len(skb);
6058 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006059 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006060
6061 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006062 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006063
6064 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006065}
6066
Alexander Duyck244e27a2012-02-08 07:51:11 +00006067static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6068 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006069{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006070 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006071 u32 vlan_macip_lens = 0;
6072 u32 mss_l4len_idx = 0;
6073 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006074
Alexander Duyck897ab152011-05-27 05:31:47 +00006075 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006076 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6077 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6078 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006079 } else {
6080 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006081 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006082 case __constant_htons(ETH_P_IP):
6083 vlan_macip_lens |= skb_network_header_len(skb);
6084 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6085 l4_hdr = ip_hdr(skb)->protocol;
6086 break;
6087 case __constant_htons(ETH_P_IPV6):
6088 vlan_macip_lens |= skb_network_header_len(skb);
6089 l4_hdr = ipv6_hdr(skb)->nexthdr;
6090 break;
6091 default:
6092 if (unlikely(net_ratelimit())) {
6093 dev_warn(tx_ring->dev,
6094 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006095 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006096 }
6097 break;
6098 }
Auke Kok9a799d72007-09-15 14:07:45 -07006099
Alexander Duyck897ab152011-05-27 05:31:47 +00006100 switch (l4_hdr) {
6101 case IPPROTO_TCP:
6102 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6103 mss_l4len_idx = tcp_hdrlen(skb) <<
6104 IXGBE_ADVTXD_L4LEN_SHIFT;
6105 break;
6106 case IPPROTO_SCTP:
6107 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6108 mss_l4len_idx = sizeof(struct sctphdr) <<
6109 IXGBE_ADVTXD_L4LEN_SHIFT;
6110 break;
6111 case IPPROTO_UDP:
6112 mss_l4len_idx = sizeof(struct udphdr) <<
6113 IXGBE_ADVTXD_L4LEN_SHIFT;
6114 break;
6115 default:
6116 if (unlikely(net_ratelimit())) {
6117 dev_warn(tx_ring->dev,
6118 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006119 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006120 }
6121 break;
6122 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006123
6124 /* update TX checksum flag */
6125 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006126 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006127
Alexander Duyck244e27a2012-02-08 07:51:11 +00006128 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006129 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006130 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006131
6132 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6133 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006134}
6135
Alexander Duyck472148c2012-11-07 02:34:28 +00006136#define IXGBE_SET_FLAG(_input, _flag, _result) \
6137 ((_flag <= _result) ? \
6138 ((u32)(_input & _flag) * (_result / _flag)) : \
6139 ((u32)(_input & _flag) / (_flag / _result)))
6140
6141static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006142{
6143 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006144 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6145 IXGBE_ADVTXD_DCMD_DEXT |
6146 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006147
6148 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006149 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6150 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006151
Alexander Duyckd3d00232011-07-15 02:31:25 +00006152 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006153 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6154 IXGBE_ADVTXD_DCMD_TSE);
6155
6156 /* set timestamp bit if present */
6157 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6158 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006159
Alexander Duyck62748b72012-07-20 08:09:01 +00006160 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006161 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006162
Alexander Duyckd3d00232011-07-15 02:31:25 +00006163 return cmd_type;
6164}
6165
Alexander Duyck729739b2012-02-08 07:51:06 +00006166static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6167 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006168{
Alexander Duyck472148c2012-11-07 02:34:28 +00006169 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006170
6171 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006172 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6173 IXGBE_TX_FLAGS_CSUM,
6174 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006175
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006176 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006177 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6178 IXGBE_TX_FLAGS_IPV4,
6179 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006180
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006181 /*
6182 * Check Context must be set if Tx switch is enabled, which it
6183 * always is for case where virtual functions are running
6184 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006185 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6186 IXGBE_TX_FLAGS_CC,
6187 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006188
Alexander Duyck472148c2012-11-07 02:34:28 +00006189 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006190}
6191
6192#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6193 IXGBE_TXD_CMD_RS)
6194
6195static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006196 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006197 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006198{
Alexander Duyck729739b2012-02-08 07:51:06 +00006199 struct sk_buff *skb = first->skb;
6200 struct ixgbe_tx_buffer *tx_buffer;
6201 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006202 struct skb_frag_struct *frag;
6203 dma_addr_t dma;
6204 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006205 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006206 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006207 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006208
Alexander Duyck729739b2012-02-08 07:51:06 +00006209 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6210
Alexander Duyckec718252012-10-30 06:01:55 +00006211 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6212
6213 size = skb_headlen(skb);
6214 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006215
Alexander Duyckd3d00232011-07-15 02:31:25 +00006216#ifdef IXGBE_FCOE
6217 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006218 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006219 size -= sizeof(struct fcoe_crc_eof) - data_len;
6220 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006221 } else {
6222 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006223 }
Auke Kok9a799d72007-09-15 14:07:45 -07006224 }
6225
Alexander Duyckd3d00232011-07-15 02:31:25 +00006226#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006227 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006228
Alexander Duyckec718252012-10-30 06:01:55 +00006229 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006230
Alexander Duyckec718252012-10-30 06:01:55 +00006231 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6232 if (dma_mapping_error(tx_ring->dev, dma))
6233 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006234
Alexander Duyckec718252012-10-30 06:01:55 +00006235 /* record length, and DMA address */
6236 dma_unmap_len_set(tx_buffer, len, size);
6237 dma_unmap_addr_set(tx_buffer, dma, dma);
6238
6239 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6240
Alexander Duyck729739b2012-02-08 07:51:06 +00006241 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006242 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006243 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006244
Alexander Duyckd3d00232011-07-15 02:31:25 +00006245 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006246 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006247 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006248 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006249 i = 0;
6250 }
Alexander Duyckec718252012-10-30 06:01:55 +00006251 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006252
6253 dma += IXGBE_MAX_DATA_PER_TXD;
6254 size -= IXGBE_MAX_DATA_PER_TXD;
6255
6256 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006257 }
6258
Alexander Duyck729739b2012-02-08 07:51:06 +00006259 if (likely(!data_len))
6260 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006261
Alexander Duyck472148c2012-11-07 02:34:28 +00006262 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006263
Alexander Duyck729739b2012-02-08 07:51:06 +00006264 i++;
6265 tx_desc++;
6266 if (i == tx_ring->count) {
6267 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6268 i = 0;
6269 }
Alexander Duyckec718252012-10-30 06:01:55 +00006270 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006271
Alexander Duyckd3d00232011-07-15 02:31:25 +00006272#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006273 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006274#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006275 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006276#endif
6277 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006278
Alexander Duyck729739b2012-02-08 07:51:06 +00006279 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6280 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006281
Alexander Duyck729739b2012-02-08 07:51:06 +00006282 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006283 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006284
Alexander Duyck729739b2012-02-08 07:51:06 +00006285 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006286 cmd_type |= size | IXGBE_TXD_CMD;
6287 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006288
Alexander Duyck091a6242012-02-08 07:51:01 +00006289 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006290
Alexander Duyckd3d00232011-07-15 02:31:25 +00006291 /* set the timestamp */
6292 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006293
6294 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006295 * Force memory writes to complete before letting h/w know there
6296 * are new descriptors to fetch. (Only applicable for weak-ordered
6297 * memory model archs, such as IA-64).
6298 *
6299 * We also need this memory barrier to make certain all of the
6300 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006301 */
6302 wmb();
6303
Alexander Duyckd3d00232011-07-15 02:31:25 +00006304 /* set next_to_watch value indicating a packet is present */
6305 first->next_to_watch = tx_desc;
6306
Alexander Duyck729739b2012-02-08 07:51:06 +00006307 i++;
6308 if (i == tx_ring->count)
6309 i = 0;
6310
6311 tx_ring->next_to_use = i;
6312
Alexander Duyckd3d00232011-07-15 02:31:25 +00006313 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006314 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006315
6316 return;
6317dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006318 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006319
6320 /* clear dma mappings for failed tx_buffer_info map */
6321 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006322 tx_buffer = &tx_ring->tx_buffer_info[i];
6323 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6324 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006325 break;
6326 if (i == 0)
6327 i = tx_ring->count;
6328 i--;
6329 }
6330
Alexander Duyckd3d00232011-07-15 02:31:25 +00006331 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006332}
6333
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006334static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006335 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006336{
Alexander Duyck69830522011-01-06 14:29:58 +00006337 struct ixgbe_q_vector *q_vector = ring->q_vector;
6338 union ixgbe_atr_hash_dword input = { .dword = 0 };
6339 union ixgbe_atr_hash_dword common = { .dword = 0 };
6340 union {
6341 unsigned char *network;
6342 struct iphdr *ipv4;
6343 struct ipv6hdr *ipv6;
6344 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006345 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006346 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006347
Alexander Duyck69830522011-01-06 14:29:58 +00006348 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6349 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006350 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006351
Alexander Duyck69830522011-01-06 14:29:58 +00006352 /* do nothing if sampling is disabled */
6353 if (!ring->atr_sample_rate)
6354 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006355
Alexander Duyck69830522011-01-06 14:29:58 +00006356 ring->atr_count++;
6357
6358 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006359 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006360
6361 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006362 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006363 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006364 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006365 hdr.ipv4->protocol != IPPROTO_TCP))
6366 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006367
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006368 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006369
Alexander Duyck66f32a82011-06-29 05:43:22 +00006370 /* skip this packet since it is invalid or the socket is closing */
6371 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006372 return;
6373
6374 /* sample on all syn packets or once every atr sample count */
6375 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6376 return;
6377
6378 /* reset sample count */
6379 ring->atr_count = 0;
6380
Alexander Duyck244e27a2012-02-08 07:51:11 +00006381 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006382
6383 /*
6384 * src and dst are inverted, think how the receiver sees them
6385 *
6386 * The input is broken into two sections, a non-compressed section
6387 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6388 * is XORed together and stored in the compressed dword.
6389 */
6390 input.formatted.vlan_id = vlan_id;
6391
6392 /*
6393 * since src port and flex bytes occupy the same word XOR them together
6394 * and write the value to source port portion of compressed dword
6395 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006396 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006397 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6398 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006399 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006400 common.port.dst ^= th->source;
6401
Alexander Duyck244e27a2012-02-08 07:51:11 +00006402 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006403 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6404 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6405 } else {
6406 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6407 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6408 hdr.ipv6->saddr.s6_addr32[1] ^
6409 hdr.ipv6->saddr.s6_addr32[2] ^
6410 hdr.ipv6->saddr.s6_addr32[3] ^
6411 hdr.ipv6->daddr.s6_addr32[0] ^
6412 hdr.ipv6->daddr.s6_addr32[1] ^
6413 hdr.ipv6->daddr.s6_addr32[2] ^
6414 hdr.ipv6->daddr.s6_addr32[3];
6415 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006416
6417 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006418 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6419 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006420}
6421
Alexander Duyck63544e92011-05-27 05:31:42 +00006422static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006423{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006424 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006425 /* Herbert's original patch had:
6426 * smp_mb__after_netif_stop_queue();
6427 * but since that doesn't exist yet, just open code it. */
6428 smp_mb();
6429
6430 /* We need to check again in a case another CPU has just
6431 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006432 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006433 return -EBUSY;
6434
6435 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006436 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006437 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006438 return 0;
6439}
6440
Alexander Duyck82d4e462011-06-11 01:44:58 +00006441static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006442{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006443 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006444 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006445 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006446}
6447
Alexander Duyck97488bd2013-01-12 06:33:37 +00006448#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006449static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6450{
Alexander Duyck97488bd2013-01-12 06:33:37 +00006451 struct ixgbe_adapter *adapter;
6452 struct ixgbe_ring_feature *f;
6453 int txq;
Hao Zheng5e09a102010-11-11 13:47:59 +00006454
Alexander Duyck97488bd2013-01-12 06:33:37 +00006455 /*
6456 * only execute the code below if protocol is FCoE
6457 * or FIP and we have FCoE enabled on the adapter
6458 */
6459 switch (vlan_get_protocol(skb)) {
6460 case __constant_htons(ETH_P_FCOE):
6461 case __constant_htons(ETH_P_FIP):
6462 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006463
Alexander Duyck97488bd2013-01-12 06:33:37 +00006464 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6465 break;
6466 default:
6467 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006468 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006469
Alexander Duyck97488bd2013-01-12 06:33:37 +00006470 f = &adapter->ring_feature[RING_F_FCOE];
6471
6472 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6473 smp_processor_id();
6474
6475 while (txq >= f->indices)
6476 txq -= f->indices;
6477
6478 return txq + f->offset;
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006479}
6480
Alexander Duyck97488bd2013-01-12 06:33:37 +00006481#endif
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006482netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006483 struct ixgbe_adapter *adapter,
6484 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006485{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006486 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006487 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006488 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006489 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006490 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006491 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006492 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006493
Alexander Duycka535c302011-05-27 05:31:52 +00006494 /*
6495 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006496 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006497 * + 2 desc gap to keep tail from touching head,
6498 * + 1 desc for context descriptor,
6499 * otherwise try next time
6500 */
Alexander Duycka535c302011-05-27 05:31:52 +00006501 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6502 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006503
Alexander Duycka535c302011-05-27 05:31:52 +00006504 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6505 tx_ring->tx_stats.tx_busy++;
6506 return NETDEV_TX_BUSY;
6507 }
6508
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006509 /* record the location of the first descriptor for this packet */
6510 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6511 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006512 first->bytecount = skb->len;
6513 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006514
Alexander Duyck66f32a82011-06-29 05:43:22 +00006515 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006516 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006517 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6518 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6519 /* else if it is a SW VLAN check the next protocol and store the tag */
6520 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6521 struct vlan_hdr *vhdr, _vhdr;
6522 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6523 if (!vhdr)
6524 goto out_drop;
6525
6526 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006527 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6528 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006529 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006530 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006531
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006532 skb_tx_timestamp(skb);
6533
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006534 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6535 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6536 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006537
6538 /* schedule check for Tx timestamp */
6539 adapter->ptp_tx_skb = skb_get(skb);
6540 adapter->ptp_tx_start = jiffies;
6541 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006542 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006543
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006544#ifdef CONFIG_PCI_IOV
6545 /*
6546 * Use the l2switch_enable flag - would be false if the DMA
6547 * Tx switch had been disabled.
6548 */
6549 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006550 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006551
6552#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006553 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006554 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006555 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6556 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006557 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006558 tx_flags |= (skb->priority & 0x7) <<
6559 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006560 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6561 struct vlan_ethhdr *vhdr;
6562 if (skb_header_cloned(skb) &&
6563 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6564 goto out_drop;
6565 vhdr = (struct vlan_ethhdr *)skb->data;
6566 vhdr->h_vlan_TCI = htons(tx_flags >>
6567 IXGBE_TX_FLAGS_VLAN_SHIFT);
6568 } else {
6569 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6570 }
6571 }
Alexander Duycka535c302011-05-27 05:31:52 +00006572
Alexander Duyck244e27a2012-02-08 07:51:11 +00006573 /* record initial flags and protocol */
6574 first->tx_flags = tx_flags;
6575 first->protocol = protocol;
6576
Yi Zoueacd73f2009-05-13 13:11:06 +00006577#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006578 /* setup tx offload for FCoE */
6579 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006580 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006581 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006582 if (tso < 0)
6583 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006584
Alexander Duyck66f32a82011-06-29 05:43:22 +00006585 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006586 }
Auke Kok9a799d72007-09-15 14:07:45 -07006587
Auke Kok9a799d72007-09-15 14:07:45 -07006588#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006589 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006590 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006591 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006592 else if (!tso)
6593 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006594
6595 /* add the ATR filter if ATR is on */
6596 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006597 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006598
6599#ifdef IXGBE_FCOE
6600xmit_fcoe:
6601#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006602 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006603
6604 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006605
6606 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006607
6608out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006609 dev_kfree_skb_any(first->skb);
6610 first->skb = NULL;
6611
Alexander Duyck897ab152011-05-27 05:31:47 +00006612 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006613}
6614
Alexander Duycka50c29d2012-02-08 07:50:40 +00006615static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6616 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006617{
6618 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006619 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006620
Alexander Duycka50c29d2012-02-08 07:50:40 +00006621 /*
6622 * The minimum packet size for olinfo paylen is 17 so pad the skb
6623 * in order to meet this minimum size requirement.
6624 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006625 if (unlikely(skb->len < 17)) {
6626 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006627 return NETDEV_TX_OK;
6628 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00006629 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00006630 }
6631
Auke Kok9a799d72007-09-15 14:07:45 -07006632 tx_ring = adapter->tx_ring[skb->queue_mapping];
6633 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6634}
6635
6636/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006637 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006638 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006639 * @p: pointer to an address structure
6640 *
Auke Kok9a799d72007-09-15 14:07:45 -07006641 * Returns 0 on success, negative on failure
6642 **/
6643static int ixgbe_set_mac(struct net_device *netdev, void *p)
6644{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006645 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6646 struct ixgbe_hw *hw = &adapter->hw;
6647 struct sockaddr *addr = p;
6648
6649 if (!is_valid_ether_addr(addr->sa_data))
6650 return -EADDRNOTAVAIL;
6651
6652 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6653 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6654
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006655 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006656
6657 return 0;
6658}
6659
Ben Hutchings6b73e102009-04-29 08:08:58 +00006660static int
6661ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6662{
6663 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6664 struct ixgbe_hw *hw = &adapter->hw;
6665 u16 value;
6666 int rc;
6667
6668 if (prtad != hw->phy.mdio.prtad)
6669 return -EINVAL;
6670 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6671 if (!rc)
6672 rc = value;
6673 return rc;
6674}
6675
6676static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6677 u16 addr, u16 value)
6678{
6679 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6680 struct ixgbe_hw *hw = &adapter->hw;
6681
6682 if (prtad != hw->phy.mdio.prtad)
6683 return -EINVAL;
6684 return hw->phy.ops.write_reg(hw, addr, devad, value);
6685}
6686
6687static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6688{
6689 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6690
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006691 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006692 case SIOCSHWTSTAMP:
6693 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006694 default:
6695 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6696 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006697}
6698
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006699/**
6700 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006701 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006702 * @netdev: network interface device structure
6703 *
6704 * Returns non-zero on failure
6705 **/
6706static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6707{
6708 int err = 0;
6709 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006710 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006711
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006712 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006713 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006714 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006715 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006716
6717 /* update SAN MAC vmdq pool selection */
6718 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006719 }
6720 return err;
6721}
6722
6723/**
6724 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006725 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006726 * @netdev: network interface device structure
6727 *
6728 * Returns non-zero on failure
6729 **/
6730static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6731{
6732 int err = 0;
6733 struct ixgbe_adapter *adapter = netdev_priv(dev);
6734 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6735
6736 if (is_valid_ether_addr(mac->san_addr)) {
6737 rtnl_lock();
6738 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6739 rtnl_unlock();
6740 }
6741 return err;
6742}
6743
Auke Kok9a799d72007-09-15 14:07:45 -07006744#ifdef CONFIG_NET_POLL_CONTROLLER
6745/*
6746 * Polling 'interrupt' - used by things like netconsole to send skbs
6747 * without having to re-enable interrupts. It's not called while
6748 * the interrupt routine is executing.
6749 */
6750static void ixgbe_netpoll(struct net_device *netdev)
6751{
6752 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006753 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006754
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006755 /* if interface is down do nothing */
6756 if (test_bit(__IXGBE_DOWN, &adapter->state))
6757 return;
6758
Auke Kok9a799d72007-09-15 14:07:45 -07006759 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006760 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006761 for (i = 0; i < adapter->num_q_vectors; i++)
6762 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006763 } else {
6764 ixgbe_intr(adapter->pdev->irq, netdev);
6765 }
Auke Kok9a799d72007-09-15 14:07:45 -07006766 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006767}
Auke Kok9a799d72007-09-15 14:07:45 -07006768
Alexander Duyck581330b2012-02-08 07:51:47 +00006769#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006770static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6771 struct rtnl_link_stats64 *stats)
6772{
6773 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6774 int i;
6775
Eric Dumazet1a515022010-11-16 19:26:42 -08006776 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006777 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006778 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006779 u64 bytes, packets;
6780 unsigned int start;
6781
Eric Dumazet1a515022010-11-16 19:26:42 -08006782 if (ring) {
6783 do {
6784 start = u64_stats_fetch_begin_bh(&ring->syncp);
6785 packets = ring->stats.packets;
6786 bytes = ring->stats.bytes;
6787 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6788 stats->rx_packets += packets;
6789 stats->rx_bytes += bytes;
6790 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006791 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006792
6793 for (i = 0; i < adapter->num_tx_queues; i++) {
6794 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6795 u64 bytes, packets;
6796 unsigned int start;
6797
6798 if (ring) {
6799 do {
6800 start = u64_stats_fetch_begin_bh(&ring->syncp);
6801 packets = ring->stats.packets;
6802 bytes = ring->stats.bytes;
6803 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6804 stats->tx_packets += packets;
6805 stats->tx_bytes += bytes;
6806 }
6807 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006808 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006809 /* following stats updated by ixgbe_watchdog_task() */
6810 stats->multicast = netdev->stats.multicast;
6811 stats->rx_errors = netdev->stats.rx_errors;
6812 stats->rx_length_errors = netdev->stats.rx_length_errors;
6813 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6814 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6815 return stats;
6816}
6817
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006818#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006819/**
6820 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6821 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006822 * @tc: number of traffic classes currently enabled
6823 *
6824 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6825 * 802.1Q priority maps to a packet buffer that exists.
6826 */
6827static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6828{
6829 struct ixgbe_hw *hw = &adapter->hw;
6830 u32 reg, rsave;
6831 int i;
6832
6833 /* 82598 have a static priority to TC mapping that can not
6834 * be changed so no validation is needed.
6835 */
6836 if (hw->mac.type == ixgbe_mac_82598EB)
6837 return;
6838
6839 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6840 rsave = reg;
6841
6842 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6843 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6844
6845 /* If up2tc is out of bounds default to zero */
6846 if (up2tc > tc)
6847 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6848 }
6849
6850 if (reg != rsave)
6851 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6852
6853 return;
6854}
6855
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006856/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00006857 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
6858 * @adapter: Pointer to adapter struct
6859 *
6860 * Populate the netdev user priority to tc map
6861 */
6862static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
6863{
6864 struct net_device *dev = adapter->netdev;
6865 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
6866 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
6867 u8 prio;
6868
6869 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
6870 u8 tc = 0;
6871
6872 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
6873 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
6874 else if (ets)
6875 tc = ets->prio_tc[prio];
6876
6877 netdev_set_prio_tc_map(dev, prio, tc);
6878 }
6879}
6880
Alexander Duyckcca73c52013-01-12 06:33:44 +00006881#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00006882/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006883 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00006884 *
6885 * @netdev: net device to configure
6886 * @tc: number of traffic classes to enable
6887 */
6888int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6889{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006890 struct ixgbe_adapter *adapter = netdev_priv(dev);
6891 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006892
John Fastabend8b1c0b22011-05-03 02:26:48 +00006893 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006894 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006895 (hw->mac.type == ixgbe_mac_82598EB &&
6896 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006897 return -EINVAL;
6898
6899 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006900 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006901 * hardware is not flexible enough to do this dynamically.
6902 */
6903 if (netif_running(dev))
6904 ixgbe_close(dev);
6905 ixgbe_clear_interrupt_scheme(adapter);
6906
Alexander Duyckcca73c52013-01-12 06:33:44 +00006907#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00006908 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006909 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006910 ixgbe_set_prio_tc_map(adapter);
6911
John Fastabende7589ea2011-07-18 22:38:36 +00006912 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006913
Alexander Duyck943561d2012-05-09 22:14:44 -07006914 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
6915 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006916 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07006917 }
John Fastabende7589ea2011-07-18 22:38:36 +00006918 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006919 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006920
Alexander Duyck943561d2012-05-09 22:14:44 -07006921 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6922 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006923
6924 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006925
6926 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6927 adapter->dcb_cfg.pfc_mode_enable = false;
6928 }
6929
John Fastabend8b1c0b22011-05-03 02:26:48 +00006930 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00006931
6932#endif /* CONFIG_IXGBE_DCB */
6933 ixgbe_init_interrupt_scheme(adapter);
6934
John Fastabend8b1c0b22011-05-03 02:26:48 +00006935 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00006936 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00006937
6938 return 0;
6939}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006940
Greg Roseda36b642012-12-11 08:26:43 +00006941#ifdef CONFIG_PCI_IOV
6942void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
6943{
6944 struct net_device *netdev = adapter->netdev;
6945
6946 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00006947 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00006948 rtnl_unlock();
6949}
6950
6951#endif
Don Skidmore082757a2011-07-21 05:55:00 +00006952void ixgbe_do_reset(struct net_device *netdev)
6953{
6954 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6955
6956 if (netif_running(netdev))
6957 ixgbe_reinit_locked(adapter);
6958 else
6959 ixgbe_reset(adapter);
6960}
6961
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006962static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006963 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006964{
6965 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6966
Don Skidmore082757a2011-07-21 05:55:00 +00006967 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006968 if (!(features & NETIF_F_RXCSUM))
6969 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00006970
Alexander Duyck567d2de2012-02-11 07:18:57 +00006971 /* Turn off LRO if not RSC capable */
6972 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
6973 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00006974
Alexander Duyck567d2de2012-02-11 07:18:57 +00006975 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00006976}
6977
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006978static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006979 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006980{
6981 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00006982 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00006983 bool need_reset = false;
6984
Don Skidmore082757a2011-07-21 05:55:00 +00006985 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006986 if (!(features & NETIF_F_LRO)) {
6987 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00006988 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006989 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
6990 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
6991 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6992 if (adapter->rx_itr_setting == 1 ||
6993 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
6994 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
6995 need_reset = true;
6996 } else if ((changed ^ features) & NETIF_F_LRO) {
6997 e_info(probe, "rx-usecs set too low, "
6998 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00006999 }
7000 }
7001
7002 /*
7003 * Check if Flow Director n-tuple support was enabled or disabled. If
7004 * the state changed, we need to reset.
7005 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007006 switch (features & NETIF_F_NTUPLE) {
7007 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007008 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007009 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7010 need_reset = true;
7011
Alexander Duyck567d2de2012-02-11 07:18:57 +00007012 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7013 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007014 break;
7015 default:
7016 /* turn off perfect filters, enable ATR and reset */
7017 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7018 need_reset = true;
7019
7020 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7021
7022 /* We cannot enable ATR if SR-IOV is enabled */
7023 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7024 break;
7025
7026 /* We cannot enable ATR if we have 2 or more traffic classes */
7027 if (netdev_get_num_tc(netdev) > 1)
7028 break;
7029
7030 /* We cannot enable ATR if RSS is disabled */
7031 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7032 break;
7033
7034 /* A sample rate of 0 indicates ATR disabled */
7035 if (!adapter->atr_sample_rate)
7036 break;
7037
7038 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7039 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007040 }
7041
Patrick McHardyf6469682013-04-19 02:04:27 +00007042 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007043 ixgbe_vlan_strip_enable(adapter);
7044 else
7045 ixgbe_vlan_strip_disable(adapter);
7046
Ben Greear3f2d1c02012-03-08 08:28:41 +00007047 if (changed & NETIF_F_RXALL)
7048 need_reset = true;
7049
Alexander Duyck567d2de2012-02-11 07:18:57 +00007050 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007051 if (need_reset)
7052 ixgbe_do_reset(netdev);
7053
7054 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007055}
7056
stephen hemmingeredc7d572012-10-01 12:32:33 +00007057static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007058 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007059 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007060 u16 flags)
7061{
7062 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007063 int err;
7064
7065 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007066 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007067
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007068 /* Hardware does not support aging addresses so if a
7069 * ndm_state is given only allow permanent addresses
7070 */
7071 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007072 pr_info("%s: FDB only supports static addresses\n",
7073 ixgbe_driver_name);
7074 return -EINVAL;
7075 }
7076
Ben Hutchings46acc462012-11-01 09:11:11 +00007077 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007078 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7079
7080 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007081 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007082 else
John Fastabend95447462012-05-31 12:42:26 +00007083 err = -ENOMEM;
7084 } else if (is_multicast_ether_addr(addr)) {
7085 err = dev_mc_add_excl(dev, addr);
7086 } else {
7087 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007088 }
7089
7090 /* Only return duplicate errors if NLM_F_EXCL is set */
7091 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7092 err = 0;
7093
7094 return err;
7095}
7096
John Fastabend815cccb2012-10-24 08:13:09 +00007097static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7098 struct nlmsghdr *nlh)
7099{
7100 struct ixgbe_adapter *adapter = netdev_priv(dev);
7101 struct nlattr *attr, *br_spec;
7102 int rem;
7103
7104 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7105 return -EOPNOTSUPP;
7106
7107 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7108
7109 nla_for_each_nested(attr, br_spec, rem) {
7110 __u16 mode;
7111 u32 reg = 0;
7112
7113 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7114 continue;
7115
7116 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007117 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007118 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007119 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7120 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007121 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007122 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7123 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007124 return -EINVAL;
7125
7126 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7127
7128 e_info(drv, "enabling bridge mode: %s\n",
7129 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7130 }
7131
7132 return 0;
7133}
7134
7135static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007136 struct net_device *dev,
7137 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007138{
7139 struct ixgbe_adapter *adapter = netdev_priv(dev);
7140 u16 mode;
7141
7142 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7143 return 0;
7144
Greg Rose9b735982012-11-08 02:41:35 +00007145 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007146 mode = BRIDGE_MODE_VEB;
7147 else
7148 mode = BRIDGE_MODE_VEPA;
7149
7150 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7151}
7152
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007153static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007154 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007155 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007156 .ndo_start_xmit = ixgbe_xmit_frame,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007157#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007158 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007159#endif
Alexander Duyck581330b2012-02-08 07:51:47 +00007160 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007161 .ndo_validate_addr = eth_validate_addr,
7162 .ndo_set_mac_address = ixgbe_set_mac,
7163 .ndo_change_mtu = ixgbe_change_mtu,
7164 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007165 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7166 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007167 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007168 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7169 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7170 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007171 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007172 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007173 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007174#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007175 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007176#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007177#ifdef CONFIG_NET_POLL_CONTROLLER
7178 .ndo_poll_controller = ixgbe_netpoll,
7179#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007180#ifdef IXGBE_FCOE
7181 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007182 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007183 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007184 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7185 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007186 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007187 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007188#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007189 .ndo_set_features = ixgbe_set_features,
7190 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007191 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007192 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7193 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007194};
7195
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007196/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007197 * ixgbe_wol_supported - Check whether device supports WoL
7198 * @hw: hw specific details
7199 * @device_id: the device ID
7200 * @subdev_id: the subsystem device ID
7201 *
7202 * This function is used by probe and ethtool to determine
7203 * which devices have WoL support
7204 *
7205 **/
7206int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7207 u16 subdevice_id)
7208{
7209 struct ixgbe_hw *hw = &adapter->hw;
7210 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7211 int is_wol_supported = 0;
7212
7213 switch (device_id) {
7214 case IXGBE_DEV_ID_82599_SFP:
7215 /* Only these subdevices could supports WOL */
7216 switch (subdevice_id) {
7217 case IXGBE_SUBDEV_ID_82599_560FLR:
7218 /* only support first port */
7219 if (hw->bus.func != 0)
7220 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007221 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007222 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007223 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007224 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007225 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007226 is_wol_supported = 1;
7227 break;
7228 }
7229 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007230 case IXGBE_DEV_ID_82599EN_SFP:
7231 /* Only this subdevice supports WOL */
7232 switch (subdevice_id) {
7233 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7234 is_wol_supported = 1;
7235 break;
7236 }
7237 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007238 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7239 /* All except this subdevice support WOL */
7240 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7241 is_wol_supported = 1;
7242 break;
7243 case IXGBE_DEV_ID_82599_KX4:
7244 is_wol_supported = 1;
7245 break;
7246 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007247 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007248 /* check eeprom to see if enabled wol */
7249 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7250 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7251 (hw->bus.func == 0))) {
7252 is_wol_supported = 1;
7253 }
7254 break;
7255 }
7256
7257 return is_wol_supported;
7258}
7259
7260/**
Auke Kok9a799d72007-09-15 14:07:45 -07007261 * ixgbe_probe - Device Initialization Routine
7262 * @pdev: PCI device information struct
7263 * @ent: entry in ixgbe_pci_tbl
7264 *
7265 * Returns 0 on success, negative on failure
7266 *
7267 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7268 * The OS initialization, configuring of the adapter private structure,
7269 * and a hardware reset occur.
7270 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007271static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007272{
7273 struct net_device *netdev;
7274 struct ixgbe_adapter *adapter = NULL;
7275 struct ixgbe_hw *hw;
7276 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007277 static int cards_found;
7278 int i, err, pci_using_dac;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007279 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007280 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007281#ifdef IXGBE_FCOE
7282 u16 device_caps;
7283#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007284 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007285
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007286 /* Catch broken hardware that put the wrong VF device ID in
7287 * the PCIe SR-IOV capability.
7288 */
7289 if (pdev->is_virtfn) {
7290 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7291 pci_name(pdev), pdev->vendor, pdev->device);
7292 return -EINVAL;
7293 }
7294
gouji-new9ce77662009-05-06 10:44:45 +00007295 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007296 if (err)
7297 return err;
7298
Nick Nunley1b507732010-04-27 13:10:27 +00007299 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7300 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007301 pci_using_dac = 1;
7302 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007303 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007304 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007305 err = dma_set_coherent_mask(&pdev->dev,
7306 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007307 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007308 dev_err(&pdev->dev,
7309 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007310 goto err_dma;
7311 }
7312 }
7313 pci_using_dac = 0;
7314 }
7315
gouji-new9ce77662009-05-06 10:44:45 +00007316 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007317 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007318 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007319 dev_err(&pdev->dev,
7320 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007321 goto err_pci_reg;
7322 }
7323
Frans Pop19d5afd2009-10-02 10:04:12 -07007324 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007325
Auke Kok9a799d72007-09-15 14:07:45 -07007326 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007327 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007328
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007329 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007330#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007331 /* 8 TC w/ 4 queues per TC */
7332 indices = 4 * MAX_TRAFFIC_CLASS;
7333#else
7334 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007335#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007336 }
John Fastabende901acd2011-04-26 07:26:08 +00007337
John Fastabendc85a2612010-02-25 23:15:21 +00007338 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007339 if (!netdev) {
7340 err = -ENOMEM;
7341 goto err_alloc_etherdev;
7342 }
7343
Auke Kok9a799d72007-09-15 14:07:45 -07007344 SET_NETDEV_DEV(netdev, &pdev->dev);
7345
Auke Kok9a799d72007-09-15 14:07:45 -07007346 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007347 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007348
7349 adapter->netdev = netdev;
7350 adapter->pdev = pdev;
7351 hw = &adapter->hw;
7352 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007353 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007354
Jeff Kirsher05857982008-09-11 19:57:00 -07007355 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007356 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007357 if (!hw->hw_addr) {
7358 err = -EIO;
7359 goto err_ioremap;
7360 }
7361
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007362 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007363 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007364 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007365 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007366
Auke Kok9a799d72007-09-15 14:07:45 -07007367 adapter->bd_number = cards_found;
7368
Auke Kok9a799d72007-09-15 14:07:45 -07007369 /* Setup hw api */
7370 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007371 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007372
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007373 /* EEPROM */
7374 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7375 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7376 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7377 if (!(eec & (1 << 8)))
7378 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7379
7380 /* PHY */
7381 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007382 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007383 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7384 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7385 hw->phy.mdio.mmds = 0;
7386 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7387 hw->phy.mdio.dev = netdev;
7388 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7389 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007390
Don Skidmore8ca783a2009-05-26 20:40:47 -07007391 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007392
7393 /* setup the private structure */
7394 err = ixgbe_sw_init(adapter);
7395 if (err)
7396 goto err_sw_init;
7397
Don Skidmore0b2679d2013-02-21 03:00:04 +00007398 /* Cache if MNG FW is up so we don't have to read the REG later */
7399 if (hw->mac.ops.mng_fw_enabled)
7400 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7401
Don Skidmoree86bff02010-02-11 04:14:08 +00007402 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007403 switch (adapter->hw.mac.type) {
7404 case ixgbe_mac_82599EB:
7405 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007406 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007407 break;
7408 default:
7409 break;
7410 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007411
Don Skidmorebf069c92009-05-07 10:39:54 +00007412 /*
7413 * If there is a fan on this device and it has failed log the
7414 * failure.
7415 */
7416 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7417 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7418 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007419 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007420 }
7421
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007422 if (allow_unsupported_sfp)
7423 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7424
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007425 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007426 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007427 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007428 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007429 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7430 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007431 err = 0;
7432 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007433 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007434 "module type was detected.\n");
7435 e_dev_err("Reload the driver after installing a supported "
7436 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007437 goto err_sw_init;
7438 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007439 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007440 goto err_sw_init;
7441 }
7442
Alexander Duyck99d74482012-05-09 08:09:25 +00007443#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007444 /* SR-IOV not supported on the 82598 */
7445 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7446 goto skip_sriov;
7447 /* Mailbox */
7448 ixgbe_init_mbx_params_pf(hw);
7449 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7450 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007451 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007452skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007453
Alexander Duyck99d74482012-05-09 08:09:25 +00007454#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007455 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007456 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007457 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007458 NETIF_F_HW_VLAN_CTAG_TX |
7459 NETIF_F_HW_VLAN_CTAG_RX |
7460 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007461 NETIF_F_TSO |
7462 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007463 NETIF_F_RXHASH |
7464 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007465
Don Skidmore082757a2011-07-21 05:55:00 +00007466 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007467
Don Skidmore58be7662011-04-12 09:42:11 +00007468 switch (adapter->hw.mac.type) {
7469 case ixgbe_mac_82599EB:
7470 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007471 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007472 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7473 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007474 break;
7475 default:
7476 break;
7477 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007478
Ben Greear3f2d1c02012-03-08 08:28:41 +00007479 netdev->hw_features |= NETIF_F_RXALL;
7480
Jeff Kirsherad31c402008-06-05 04:05:30 -07007481 netdev->vlan_features |= NETIF_F_TSO;
7482 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007483 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007484 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007485 netdev->vlan_features |= NETIF_F_SG;
7486
Jiri Pirko01789342011-08-16 06:29:00 +00007487 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007488 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007489
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007490#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007491 netdev->dcbnl_ops = &dcbnl_ops;
7492#endif
7493
Yi Zoueacd73f2009-05-13 13:11:06 +00007494#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007495 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007496 unsigned int fcoe_l;
7497
Yi Zoueacd73f2009-05-13 13:11:06 +00007498 if (hw->mac.ops.get_device_caps) {
7499 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007500 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7501 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007502 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007503
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007504
7505 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
7506 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007507
Alexander Duycka58915c2012-05-25 06:38:18 +00007508 netdev->features |= NETIF_F_FSO |
7509 NETIF_F_FCOE_CRC;
7510
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007511 netdev->vlan_features |= NETIF_F_FSO |
7512 NETIF_F_FCOE_CRC |
7513 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007514 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007515#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007516 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007517 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007518 netdev->vlan_features |= NETIF_F_HIGHDMA;
7519 }
Auke Kok9a799d72007-09-15 14:07:45 -07007520
Don Skidmore082757a2011-07-21 05:55:00 +00007521 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7522 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007523 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007524 netdev->features |= NETIF_F_LRO;
7525
Auke Kok9a799d72007-09-15 14:07:45 -07007526 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007527 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007528 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007529 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007530 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007531 }
7532
7533 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007534
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007535 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007536 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007537 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007538 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007539 }
7540
Alexander Duyck70864002011-04-27 09:13:56 +00007541 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007542 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007543
Alexander Duyck70864002011-04-27 09:13:56 +00007544 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7545 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007546
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007547 err = ixgbe_init_interrupt_scheme(adapter);
7548 if (err)
7549 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007550
Jacob Keller8e2813f2012-04-21 06:05:40 +00007551 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007552 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007553 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007554 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00007555 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007556 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007557 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007558
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007559 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7560
Emil Tantilov15e52092011-09-29 05:01:29 +00007561 /* save off EEPROM version number */
7562 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7563 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7564
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007565 /* pick up the PCI bus settings for reporting later */
7566 hw->mac.ops.get_bus_info(hw);
Jacob Kellerb8e82002013-04-09 07:20:09 +00007567 if (hw->device_id == IXGBE_DEV_ID_82599_SFP_SF_QP)
7568 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007569
Auke Kok9a799d72007-09-15 14:07:45 -07007570 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007571 e_dev_info("(PCI Express:%s:%s) %pM\n",
Jacob Kellere8710a52013-02-15 09:18:10 +00007572 (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
7573 hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
Don Skidmore67163442011-04-26 08:00:00 +00007574 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007575 "Unknown"),
7576 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7577 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7578 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7579 "Unknown"),
7580 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007581
7582 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7583 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007584 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007585 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007586 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007587 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007588 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007589 else
Don Skidmore289700db2010-12-03 03:32:58 +00007590 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7591 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007592
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007593 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007594 e_dev_warn("PCI-Express bandwidth available for this card is "
7595 "not sufficient for optimal performance.\n");
7596 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7597 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007598 }
7599
Auke Kok9a799d72007-09-15 14:07:45 -07007600 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007601 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007602 if (err == IXGBE_ERR_EEPROM_VERSION) {
7603 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007604 e_dev_warn("This device is a pre-production adapter/LOM. "
7605 "Please be aware there may be issues associated "
7606 "with your hardware. If you are experiencing "
7607 "problems please contact your Intel or hardware "
7608 "representative who provided you with this "
7609 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007610 }
Auke Kok9a799d72007-09-15 14:07:45 -07007611 strcpy(netdev->name, "eth%d");
7612 err = register_netdev(netdev);
7613 if (err)
7614 goto err_register;
7615
Emil Tantilovec74a472012-09-20 03:33:56 +00007616 /* power down the optics for 82599 SFP+ fiber */
7617 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007618 hw->mac.ops.disable_tx_laser(hw);
7619
Jesse Brandeburg54386462009-04-17 20:44:27 +00007620 /* carrier off reporting is important to ethtool even BEFORE open */
7621 netif_carrier_off(netdev);
7622
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007623#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007624 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007625 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007626 ixgbe_setup_dca(adapter);
7627 }
7628#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007629 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007630 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007631 for (i = 0; i < adapter->num_vfs; i++)
7632 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7633 }
7634
Jacob Keller2466dd92011-09-08 03:50:54 +00007635 /* firmware requires driver version to be 0xFFFFFFFF
7636 * since os does not support feature
7637 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007638 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007639 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7640 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007641
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007642 /* add san mac addr to netdev */
7643 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007644
Neerav Parikhea818752012-01-04 20:23:40 +00007645 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007646 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007647
Don Skidmore12109822012-05-04 06:07:08 +00007648#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007649 if (ixgbe_sysfs_init(adapter))
7650 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007651#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007652
Catherine Sullivan00949162012-08-10 01:59:10 +00007653 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007654
Don Skidmore0b2679d2013-02-21 03:00:04 +00007655 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7656 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
7657 hw->mac.ops.setup_link(hw,
7658 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
7659 true);
7660
Auke Kok9a799d72007-09-15 14:07:45 -07007661 return 0;
7662
7663err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007664 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007665 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007666err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007667 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007668 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007669 iounmap(hw->hw_addr);
7670err_ioremap:
7671 free_netdev(netdev);
7672err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007673 pci_release_selected_regions(pdev,
7674 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007675err_pci_reg:
7676err_dma:
7677 pci_disable_device(pdev);
7678 return err;
7679}
7680
7681/**
7682 * ixgbe_remove - Device Removal Routine
7683 * @pdev: PCI device information struct
7684 *
7685 * ixgbe_remove is called by the PCI subsystem to alert the driver
7686 * that it should release a PCI device. The could be caused by a
7687 * Hot-Plug event, or because the driver is going to be removed from
7688 * memory.
7689 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007690static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07007691{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007692 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7693 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007694
Catherine Sullivan00949162012-08-10 01:59:10 +00007695 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007696
Auke Kok9a799d72007-09-15 14:07:45 -07007697 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007698 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007699
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007700
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007701#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007702 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7703 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7704 dca_remove_requester(&pdev->dev);
7705 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7706 }
7707
7708#endif
Don Skidmore12109822012-05-04 06:07:08 +00007709#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007710 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007711#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007712
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007713 /* remove the added san mac */
7714 ixgbe_del_sanmac_netdev(netdev);
7715
Donald Skidmorec4900be2008-11-20 21:11:42 -08007716 if (netdev->reg_state == NETREG_REGISTERED)
7717 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007718
Greg Roseda36b642012-12-11 08:26:43 +00007719#ifdef CONFIG_PCI_IOV
7720 /*
7721 * Only disable SR-IOV on unload if the user specified the now
7722 * deprecated max_vfs module parameter.
7723 */
7724 if (max_vfs)
7725 ixgbe_disable_sriov(adapter);
7726#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00007727 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007728
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007729 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007730
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007731#ifdef CONFIG_DCB
7732 kfree(adapter->ixgbe_ieee_pfc);
7733 kfree(adapter->ixgbe_ieee_ets);
7734
7735#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007736 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007737 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007738 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007739
Emil Tantilov849c4542010-06-03 16:53:41 +00007740 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007741
Auke Kok9a799d72007-09-15 14:07:45 -07007742 free_netdev(netdev);
7743
Frans Pop19d5afd2009-10-02 10:04:12 -07007744 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007745
Auke Kok9a799d72007-09-15 14:07:45 -07007746 pci_disable_device(pdev);
7747}
7748
7749/**
7750 * ixgbe_io_error_detected - called when PCI error is detected
7751 * @pdev: Pointer to PCI device
7752 * @state: The current pci connection state
7753 *
7754 * This function is called after a PCI bus error affecting
7755 * this device has been detected.
7756 */
7757static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007758 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007759{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007760 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7761 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007762
Greg Rose83c61fa2011-09-07 05:59:35 +00007763#ifdef CONFIG_PCI_IOV
7764 struct pci_dev *bdev, *vfdev;
7765 u32 dw0, dw1, dw2, dw3;
7766 int vf, pos;
7767 u16 req_id, pf_func;
7768
7769 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7770 adapter->num_vfs == 0)
7771 goto skip_bad_vf_detection;
7772
7773 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08007774 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00007775 bdev = bdev->bus->self;
7776
7777 if (!bdev)
7778 goto skip_bad_vf_detection;
7779
7780 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7781 if (!pos)
7782 goto skip_bad_vf_detection;
7783
7784 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7785 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7786 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7787 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7788
7789 req_id = dw1 >> 16;
7790 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7791 if (!(req_id & 0x0080))
7792 goto skip_bad_vf_detection;
7793
7794 pf_func = req_id & 0x01;
7795 if ((pf_func & 1) == (pdev->devfn & 1)) {
7796 unsigned int device_id;
7797
7798 vf = (req_id & 0x7F) >> 1;
7799 e_dev_err("VF %d has caused a PCIe error\n", vf);
7800 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7801 "%8.8x\tdw3: %8.8x\n",
7802 dw0, dw1, dw2, dw3);
7803 switch (adapter->hw.mac.type) {
7804 case ixgbe_mac_82599EB:
7805 device_id = IXGBE_82599_VF_DEVICE_ID;
7806 break;
7807 case ixgbe_mac_X540:
7808 device_id = IXGBE_X540_VF_DEVICE_ID;
7809 break;
7810 default:
7811 device_id = 0;
7812 break;
7813 }
7814
7815 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00007816 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00007817 while (vfdev) {
7818 if (vfdev->devfn == (req_id & 0xFF))
7819 break;
Jon Mason36e90312012-07-19 21:02:09 +00007820 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00007821 device_id, vfdev);
7822 }
7823 /*
7824 * There's a slim chance the VF could have been hot plugged,
7825 * so if it is no longer present we don't need to issue the
7826 * VFLR. Just clean up the AER in that case.
7827 */
7828 if (vfdev) {
7829 e_dev_err("Issuing VFLR to VF %d\n", vf);
7830 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00007831 /* Free device reference count */
7832 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00007833 }
7834
7835 pci_cleanup_aer_uncorrect_error_status(pdev);
7836 }
7837
7838 /*
7839 * Even though the error may have occurred on the other port
7840 * we still need to increment the vf error reference count for
7841 * both ports because the I/O resume function will be called
7842 * for both of them.
7843 */
7844 adapter->vferr_refcount++;
7845
7846 return PCI_ERS_RESULT_RECOVERED;
7847
7848skip_bad_vf_detection:
7849#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007850 netif_device_detach(netdev);
7851
Breno Leitao3044b8d2009-05-06 10:44:26 +00007852 if (state == pci_channel_io_perm_failure)
7853 return PCI_ERS_RESULT_DISCONNECT;
7854
Auke Kok9a799d72007-09-15 14:07:45 -07007855 if (netif_running(netdev))
7856 ixgbe_down(adapter);
7857 pci_disable_device(pdev);
7858
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007859 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007860 return PCI_ERS_RESULT_NEED_RESET;
7861}
7862
7863/**
7864 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7865 * @pdev: Pointer to PCI device
7866 *
7867 * Restart the card from scratch, as if from a cold-boot.
7868 */
7869static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7870{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007871 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007872 pci_ers_result_t result;
7873 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007874
gouji-new9ce77662009-05-06 10:44:45 +00007875 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007876 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007877 result = PCI_ERS_RESULT_DISCONNECT;
7878 } else {
7879 pci_set_master(pdev);
7880 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007881 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007882
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007883 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007884
7885 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007886 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007887 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007888 }
Auke Kok9a799d72007-09-15 14:07:45 -07007889
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007890 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7891 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007892 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7893 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007894 /* non-fatal, continue */
7895 }
Auke Kok9a799d72007-09-15 14:07:45 -07007896
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007897 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007898}
7899
7900/**
7901 * ixgbe_io_resume - called when traffic can start flowing again.
7902 * @pdev: Pointer to PCI device
7903 *
7904 * This callback is called when the error recovery driver tells us that
7905 * its OK to resume normal operation.
7906 */
7907static void ixgbe_io_resume(struct pci_dev *pdev)
7908{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007909 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7910 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007911
Greg Rose83c61fa2011-09-07 05:59:35 +00007912#ifdef CONFIG_PCI_IOV
7913 if (adapter->vferr_refcount) {
7914 e_info(drv, "Resuming after VF err\n");
7915 adapter->vferr_refcount--;
7916 return;
7917 }
7918
7919#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007920 if (netif_running(netdev))
7921 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007922
7923 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007924}
7925
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007926static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07007927 .error_detected = ixgbe_io_error_detected,
7928 .slot_reset = ixgbe_io_slot_reset,
7929 .resume = ixgbe_io_resume,
7930};
7931
7932static struct pci_driver ixgbe_driver = {
7933 .name = ixgbe_driver_name,
7934 .id_table = ixgbe_pci_tbl,
7935 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007936 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07007937#ifdef CONFIG_PM
7938 .suspend = ixgbe_suspend,
7939 .resume = ixgbe_resume,
7940#endif
7941 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00007942 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07007943 .err_handler = &ixgbe_err_handler
7944};
7945
7946/**
7947 * ixgbe_init_module - Driver Registration Routine
7948 *
7949 * ixgbe_init_module is the first routine called when the driver is
7950 * loaded. All it does is register with the PCI subsystem.
7951 **/
7952static int __init ixgbe_init_module(void)
7953{
7954 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007955 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007956 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007957
Catherine Sullivan00949162012-08-10 01:59:10 +00007958 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00007959
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007960 ret = pci_register_driver(&ixgbe_driver);
7961 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007962 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007963 return ret;
7964 }
7965
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007966#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007967 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007968#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007969
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007970 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07007971}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007972
Auke Kok9a799d72007-09-15 14:07:45 -07007973module_init(ixgbe_init_module);
7974
7975/**
7976 * ixgbe_exit_module - Driver Exit Cleanup Routine
7977 *
7978 * ixgbe_exit_module is called just before the driver is removed
7979 * from memory.
7980 **/
7981static void __exit ixgbe_exit_module(void)
7982{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007983#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007984 dca_unregister_notify(&dca_notifier);
7985#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007986 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00007987
Catherine Sullivan00949162012-08-10 01:59:10 +00007988 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00007989
Eric Dumazet1a515022010-11-16 19:26:42 -08007990 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007991}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007992
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007993#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007994static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007995 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007996{
7997 int ret_val;
7998
7999 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008000 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008001
8002 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8003}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008004
Alexander Duyckb4533682009-03-31 21:32:42 +00008005#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008006
Auke Kok9a799d72007-09-15 14:07:45 -07008007module_exit(ixgbe_exit_module);
8008
8009/* ixgbe_main.c */