blob: b1ebd7c7408c99d811d5f0a35e6dad329b443e49 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
6 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Ben Hutchings33657112015-02-26 20:34:14 +000055#define SH_ETH_OFFSET_DEFAULTS \
56 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
57
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000058static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000059 SH_ETH_OFFSET_DEFAULTS,
60
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000061 [EDSR] = 0x0000,
62 [EDMR] = 0x0400,
63 [EDTRR] = 0x0408,
64 [EDRRR] = 0x0410,
65 [EESR] = 0x0428,
66 [EESIPR] = 0x0430,
67 [TDLAR] = 0x0010,
68 [TDFAR] = 0x0014,
69 [TDFXR] = 0x0018,
70 [TDFFR] = 0x001c,
71 [RDLAR] = 0x0030,
72 [RDFAR] = 0x0034,
73 [RDFXR] = 0x0038,
74 [RDFFR] = 0x003c,
75 [TRSCER] = 0x0438,
76 [RMFCR] = 0x0440,
77 [TFTR] = 0x0448,
78 [FDR] = 0x0450,
79 [RMCR] = 0x0458,
80 [RPADIR] = 0x0460,
81 [FCFTR] = 0x0468,
82 [CSMR] = 0x04E4,
83
84 [ECMR] = 0x0500,
85 [ECSR] = 0x0510,
86 [ECSIPR] = 0x0518,
87 [PIR] = 0x0520,
88 [PSR] = 0x0528,
89 [PIPR] = 0x052c,
90 [RFLR] = 0x0508,
91 [APR] = 0x0554,
92 [MPR] = 0x0558,
93 [PFTCR] = 0x055c,
94 [PFRCR] = 0x0560,
95 [TPAUSER] = 0x0564,
96 [GECMR] = 0x05b0,
97 [BCULR] = 0x05b4,
98 [MAHR] = 0x05c0,
99 [MALR] = 0x05c8,
100 [TROCR] = 0x0700,
101 [CDCR] = 0x0708,
102 [LCCR] = 0x0710,
103 [CEFCR] = 0x0740,
104 [FRECR] = 0x0748,
105 [TSFRCR] = 0x0750,
106 [TLFRCR] = 0x0758,
107 [RFCR] = 0x0760,
108 [CERCR] = 0x0768,
109 [CEECR] = 0x0770,
110 [MAFCR] = 0x0778,
111 [RMII_MII] = 0x0790,
112
113 [ARSTR] = 0x0000,
114 [TSU_CTRST] = 0x0004,
115 [TSU_FWEN0] = 0x0010,
116 [TSU_FWEN1] = 0x0014,
117 [TSU_FCM] = 0x0018,
118 [TSU_BSYSL0] = 0x0020,
119 [TSU_BSYSL1] = 0x0024,
120 [TSU_PRISL0] = 0x0028,
121 [TSU_PRISL1] = 0x002c,
122 [TSU_FWSL0] = 0x0030,
123 [TSU_FWSL1] = 0x0034,
124 [TSU_FWSLC] = 0x0038,
125 [TSU_QTAG0] = 0x0040,
126 [TSU_QTAG1] = 0x0044,
127 [TSU_FWSR] = 0x0050,
128 [TSU_FWINMK] = 0x0054,
129 [TSU_ADQT0] = 0x0048,
130 [TSU_ADQT1] = 0x004c,
131 [TSU_VTAG0] = 0x0058,
132 [TSU_VTAG1] = 0x005c,
133 [TSU_ADSBSY] = 0x0060,
134 [TSU_TEN] = 0x0064,
135 [TSU_POST1] = 0x0070,
136 [TSU_POST2] = 0x0074,
137 [TSU_POST3] = 0x0078,
138 [TSU_POST4] = 0x007c,
139 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000140
141 [TXNLCR0] = 0x0080,
142 [TXALCR0] = 0x0084,
143 [RXNLCR0] = 0x0088,
144 [RXALCR0] = 0x008c,
145 [FWNLCR0] = 0x0090,
146 [FWALCR0] = 0x0094,
147 [TXNLCR1] = 0x00a0,
148 [TXALCR1] = 0x00a0,
149 [RXNLCR1] = 0x00a8,
150 [RXALCR1] = 0x00ac,
151 [FWNLCR1] = 0x00b0,
152 [FWALCR1] = 0x00b4,
153};
154
Simon Hormandb893472014-01-17 09:22:28 +0900155static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000156 SH_ETH_OFFSET_DEFAULTS,
157
Simon Hormandb893472014-01-17 09:22:28 +0900158 [EDSR] = 0x0000,
159 [EDMR] = 0x0400,
160 [EDTRR] = 0x0408,
161 [EDRRR] = 0x0410,
162 [EESR] = 0x0428,
163 [EESIPR] = 0x0430,
164 [TDLAR] = 0x0010,
165 [TDFAR] = 0x0014,
166 [TDFXR] = 0x0018,
167 [TDFFR] = 0x001c,
168 [RDLAR] = 0x0030,
169 [RDFAR] = 0x0034,
170 [RDFXR] = 0x0038,
171 [RDFFR] = 0x003c,
172 [TRSCER] = 0x0438,
173 [RMFCR] = 0x0440,
174 [TFTR] = 0x0448,
175 [FDR] = 0x0450,
176 [RMCR] = 0x0458,
177 [RPADIR] = 0x0460,
178 [FCFTR] = 0x0468,
179 [CSMR] = 0x04E4,
180
181 [ECMR] = 0x0500,
182 [RFLR] = 0x0508,
183 [ECSR] = 0x0510,
184 [ECSIPR] = 0x0518,
185 [PIR] = 0x0520,
186 [APR] = 0x0554,
187 [MPR] = 0x0558,
188 [PFTCR] = 0x055c,
189 [PFRCR] = 0x0560,
190 [TPAUSER] = 0x0564,
191 [MAHR] = 0x05c0,
192 [MALR] = 0x05c8,
193 [CEFCR] = 0x0740,
194 [FRECR] = 0x0748,
195 [TSFRCR] = 0x0750,
196 [TLFRCR] = 0x0758,
197 [RFCR] = 0x0760,
198 [MAFCR] = 0x0778,
199
200 [ARSTR] = 0x0000,
201 [TSU_CTRST] = 0x0004,
202 [TSU_VTAG0] = 0x0058,
203 [TSU_ADSBSY] = 0x0060,
204 [TSU_TEN] = 0x0064,
205 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900206
207 [TXNLCR0] = 0x0080,
208 [TXALCR0] = 0x0084,
209 [RXNLCR0] = 0x0088,
210 [RXALCR0] = 0x008C,
211};
212
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000213static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000214 SH_ETH_OFFSET_DEFAULTS,
215
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000216 [ECMR] = 0x0300,
217 [RFLR] = 0x0308,
218 [ECSR] = 0x0310,
219 [ECSIPR] = 0x0318,
220 [PIR] = 0x0320,
221 [PSR] = 0x0328,
222 [RDMLR] = 0x0340,
223 [IPGR] = 0x0350,
224 [APR] = 0x0354,
225 [MPR] = 0x0358,
226 [RFCF] = 0x0360,
227 [TPAUSER] = 0x0364,
228 [TPAUSECR] = 0x0368,
229 [MAHR] = 0x03c0,
230 [MALR] = 0x03c8,
231 [TROCR] = 0x03d0,
232 [CDCR] = 0x03d4,
233 [LCCR] = 0x03d8,
234 [CNDCR] = 0x03dc,
235 [CEFCR] = 0x03e4,
236 [FRECR] = 0x03e8,
237 [TSFRCR] = 0x03ec,
238 [TLFRCR] = 0x03f0,
239 [RFCR] = 0x03f4,
240 [MAFCR] = 0x03f8,
241
242 [EDMR] = 0x0200,
243 [EDTRR] = 0x0208,
244 [EDRRR] = 0x0210,
245 [TDLAR] = 0x0218,
246 [RDLAR] = 0x0220,
247 [EESR] = 0x0228,
248 [EESIPR] = 0x0230,
249 [TRSCER] = 0x0238,
250 [RMFCR] = 0x0240,
251 [TFTR] = 0x0248,
252 [FDR] = 0x0250,
253 [RMCR] = 0x0258,
254 [TFUCR] = 0x0264,
255 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900256 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000257 [FCFTR] = 0x0270,
258 [TRIMD] = 0x027c,
259};
260
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000261static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000262 SH_ETH_OFFSET_DEFAULTS,
263
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000264 [ECMR] = 0x0100,
265 [RFLR] = 0x0108,
266 [ECSR] = 0x0110,
267 [ECSIPR] = 0x0118,
268 [PIR] = 0x0120,
269 [PSR] = 0x0128,
270 [RDMLR] = 0x0140,
271 [IPGR] = 0x0150,
272 [APR] = 0x0154,
273 [MPR] = 0x0158,
274 [TPAUSER] = 0x0164,
275 [RFCF] = 0x0160,
276 [TPAUSECR] = 0x0168,
277 [BCFRR] = 0x016c,
278 [MAHR] = 0x01c0,
279 [MALR] = 0x01c8,
280 [TROCR] = 0x01d0,
281 [CDCR] = 0x01d4,
282 [LCCR] = 0x01d8,
283 [CNDCR] = 0x01dc,
284 [CEFCR] = 0x01e4,
285 [FRECR] = 0x01e8,
286 [TSFRCR] = 0x01ec,
287 [TLFRCR] = 0x01f0,
288 [RFCR] = 0x01f4,
289 [MAFCR] = 0x01f8,
290 [RTRATE] = 0x01fc,
291
292 [EDMR] = 0x0000,
293 [EDTRR] = 0x0008,
294 [EDRRR] = 0x0010,
295 [TDLAR] = 0x0018,
296 [RDLAR] = 0x0020,
297 [EESR] = 0x0028,
298 [EESIPR] = 0x0030,
299 [TRSCER] = 0x0038,
300 [RMFCR] = 0x0040,
301 [TFTR] = 0x0048,
302 [FDR] = 0x0050,
303 [RMCR] = 0x0058,
304 [TFUCR] = 0x0064,
305 [RFOCR] = 0x0068,
306 [FCFTR] = 0x0070,
307 [RPADIR] = 0x0078,
308 [TRIMD] = 0x007c,
309 [RBWAR] = 0x00c8,
310 [RDFAR] = 0x00cc,
311 [TBRAR] = 0x00d4,
312 [TDFAR] = 0x00d8,
313};
314
315static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000316 SH_ETH_OFFSET_DEFAULTS,
317
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400318 [EDMR] = 0x0000,
319 [EDTRR] = 0x0004,
320 [EDRRR] = 0x0008,
321 [TDLAR] = 0x000c,
322 [RDLAR] = 0x0010,
323 [EESR] = 0x0014,
324 [EESIPR] = 0x0018,
325 [TRSCER] = 0x001c,
326 [RMFCR] = 0x0020,
327 [TFTR] = 0x0024,
328 [FDR] = 0x0028,
329 [RMCR] = 0x002c,
330 [EDOCR] = 0x0030,
331 [FCFTR] = 0x0034,
332 [RPADIR] = 0x0038,
333 [TRIMD] = 0x003c,
334 [RBWAR] = 0x0040,
335 [RDFAR] = 0x0044,
336 [TBRAR] = 0x004c,
337 [TDFAR] = 0x0050,
338
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000339 [ECMR] = 0x0160,
340 [ECSR] = 0x0164,
341 [ECSIPR] = 0x0168,
342 [PIR] = 0x016c,
343 [MAHR] = 0x0170,
344 [MALR] = 0x0174,
345 [RFLR] = 0x0178,
346 [PSR] = 0x017c,
347 [TROCR] = 0x0180,
348 [CDCR] = 0x0184,
349 [LCCR] = 0x0188,
350 [CNDCR] = 0x018c,
351 [CEFCR] = 0x0194,
352 [FRECR] = 0x0198,
353 [TSFRCR] = 0x019c,
354 [TLFRCR] = 0x01a0,
355 [RFCR] = 0x01a4,
356 [MAFCR] = 0x01a8,
357 [IPGR] = 0x01b4,
358 [APR] = 0x01b8,
359 [MPR] = 0x01bc,
360 [TPAUSER] = 0x01c4,
361 [BCFR] = 0x01cc,
362
363 [ARSTR] = 0x0000,
364 [TSU_CTRST] = 0x0004,
365 [TSU_FWEN0] = 0x0010,
366 [TSU_FWEN1] = 0x0014,
367 [TSU_FCM] = 0x0018,
368 [TSU_BSYSL0] = 0x0020,
369 [TSU_BSYSL1] = 0x0024,
370 [TSU_PRISL0] = 0x0028,
371 [TSU_PRISL1] = 0x002c,
372 [TSU_FWSL0] = 0x0030,
373 [TSU_FWSL1] = 0x0034,
374 [TSU_FWSLC] = 0x0038,
375 [TSU_QTAGM0] = 0x0040,
376 [TSU_QTAGM1] = 0x0044,
377 [TSU_ADQT0] = 0x0048,
378 [TSU_ADQT1] = 0x004c,
379 [TSU_FWSR] = 0x0050,
380 [TSU_FWINMK] = 0x0054,
381 [TSU_ADSBSY] = 0x0060,
382 [TSU_TEN] = 0x0064,
383 [TSU_POST1] = 0x0070,
384 [TSU_POST2] = 0x0074,
385 [TSU_POST3] = 0x0078,
386 [TSU_POST4] = 0x007c,
387
388 [TXNLCR0] = 0x0080,
389 [TXALCR0] = 0x0084,
390 [RXNLCR0] = 0x0088,
391 [RXALCR0] = 0x008c,
392 [FWNLCR0] = 0x0090,
393 [FWALCR0] = 0x0094,
394 [TXNLCR1] = 0x00a0,
395 [TXALCR1] = 0x00a0,
396 [RXNLCR1] = 0x00a8,
397 [RXALCR1] = 0x00ac,
398 [FWNLCR1] = 0x00b0,
399 [FWALCR1] = 0x00b4,
400
401 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402};
403
Ben Hutchings740c7f32015-01-27 00:49:32 +0000404static void sh_eth_rcv_snd_disable(struct net_device *ndev);
405static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
406
Simon Horman504c8ca2014-01-17 09:22:27 +0900407static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000408{
Simon Horman504c8ca2014-01-17 09:22:27 +0900409 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000410}
411
Simon Hormandb893472014-01-17 09:22:28 +0900412static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
413{
414 return mdp->reg_offset == sh_eth_offset_fast_rz;
415}
416
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400417static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000418{
419 u32 value = 0x0;
420 struct sh_eth_private *mdp = netdev_priv(ndev);
421
422 switch (mdp->phy_interface) {
423 case PHY_INTERFACE_MODE_GMII:
424 value = 0x2;
425 break;
426 case PHY_INTERFACE_MODE_MII:
427 value = 0x1;
428 break;
429 case PHY_INTERFACE_MODE_RMII:
430 value = 0x0;
431 break;
432 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300433 netdev_warn(ndev,
434 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000435 value = 0x1;
436 break;
437 }
438
439 sh_eth_write(ndev, value, RMII_MII);
440}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000441
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400442static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000443{
444 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000445
446 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000447 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000448 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000449 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000450}
451
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000452/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000453static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000454{
455 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000456
457 switch (mdp->speed) {
458 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000459 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000460 break;
461 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000462 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
463 break;
464 default:
465 break;
466 }
467}
468
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000469/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000470static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000471 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000472 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000473
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400474 .register_type = SH_ETH_REG_FAST_RCAR,
475
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000476 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
477 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
478 .eesipr_value = 0x01ff009f,
479
480 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400481 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
482 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
483 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900484 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000485
486 .apr = 1,
487 .mpr = 1,
488 .tpauser = 1,
489 .hw_swap = 1,
490};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000491
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300492/* R8A7790/1 */
493static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900494 .set_duplex = sh_eth_set_duplex,
495 .set_rate = sh_eth_set_rate_r8a777x,
496
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400497 .register_type = SH_ETH_REG_FAST_RCAR,
498
Simon Hormane18dbf72013-07-23 10:18:05 +0900499 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
500 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
501 .eesipr_value = 0x01ff009f,
502
503 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900504 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
505 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
506 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900507 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900508
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100509 .trscer_err_mask = DESC_I_RINT8,
510
Simon Hormane18dbf72013-07-23 10:18:05 +0900511 .apr = 1,
512 .mpr = 1,
513 .tpauser = 1,
514 .hw_swap = 1,
515 .rmiimode = 1,
516};
517
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000518static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000519{
520 struct sh_eth_private *mdp = netdev_priv(ndev);
521
522 switch (mdp->speed) {
523 case 10: /* 10BASE */
524 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
525 break;
526 case 100:/* 100BASE */
527 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000528 break;
529 default:
530 break;
531 }
532}
533
534/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000535static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000536 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000537 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000538
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400539 .register_type = SH_ETH_REG_FAST_SH4,
540
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000541 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
542 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400543 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000544
545 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400546 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
547 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
548 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000549
550 .apr = 1,
551 .mpr = 1,
552 .tpauser = 1,
553 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800554 .rpadir = 1,
555 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000556};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000557
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000558static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000559{
560 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000561
562 switch (mdp->speed) {
563 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000564 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000565 break;
566 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000567 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000568 break;
569 default:
570 break;
571 }
572}
573
574/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000575static struct sh_eth_cpu_data sh7757_data = {
576 .set_duplex = sh_eth_set_duplex,
577 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000578
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400579 .register_type = SH_ETH_REG_FAST_SH4,
580
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000581 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000582
583 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400584 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
585 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
586 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000587
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000588 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000589 .apr = 1,
590 .mpr = 1,
591 .tpauser = 1,
592 .hw_swap = 1,
593 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000594 .rpadir = 1,
595 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000596 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000597};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000598
David S. Millere403d292013-06-07 23:40:41 -0700599#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000600#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
601#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
602static void sh_eth_chip_reset_giga(struct net_device *ndev)
603{
604 int i;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100605 u32 mahr[2], malr[2];
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000606
607 /* save MAHR and MALR */
608 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000609 malr[i] = ioread32((void *)GIGA_MALR(i));
610 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000611 }
612
613 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000614 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000615 mdelay(1);
616
617 /* restore MAHR and MALR */
618 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000619 iowrite32(malr[i], (void *)GIGA_MALR(i));
620 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000621 }
622}
623
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000624static void sh_eth_set_rate_giga(struct net_device *ndev)
625{
626 struct sh_eth_private *mdp = netdev_priv(ndev);
627
628 switch (mdp->speed) {
629 case 10: /* 10BASE */
630 sh_eth_write(ndev, 0x00000000, GECMR);
631 break;
632 case 100:/* 100BASE */
633 sh_eth_write(ndev, 0x00000010, GECMR);
634 break;
635 case 1000: /* 1000BASE */
636 sh_eth_write(ndev, 0x00000020, GECMR);
637 break;
638 default:
639 break;
640 }
641}
642
643/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000644static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000645 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000646 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000647 .set_rate = sh_eth_set_rate_giga,
648
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400649 .register_type = SH_ETH_REG_GIGABIT,
650
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000651 .ecsr_value = ECSR_ICD | ECSR_MPD,
652 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
653 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
654
655 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400656 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
657 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
658 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000659 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000660
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000661 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000662 .apr = 1,
663 .mpr = 1,
664 .tpauser = 1,
665 .bculr = 1,
666 .hw_swap = 1,
667 .rpadir = 1,
668 .rpadir_value = 2 << 16,
669 .no_trimd = 1,
670 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000671 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000672};
673
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000674static void sh_eth_chip_reset(struct net_device *ndev)
675{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000676 struct sh_eth_private *mdp = netdev_priv(ndev);
677
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000678 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000679 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000680 mdelay(1);
681}
682
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000683static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000684{
685 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000686
687 switch (mdp->speed) {
688 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000689 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000690 break;
691 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000692 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000693 break;
694 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000695 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000696 break;
697 default:
698 break;
699 }
700}
701
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000702/* SH7734 */
703static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000704 .chip_reset = sh_eth_chip_reset,
705 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000706 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000707
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400708 .register_type = SH_ETH_REG_GIGABIT,
709
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000710 .ecsr_value = ECSR_ICD | ECSR_MPD,
711 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
712 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
713
714 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400715 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
716 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
717 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000718
719 .apr = 1,
720 .mpr = 1,
721 .tpauser = 1,
722 .bculr = 1,
723 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000724 .no_trimd = 1,
725 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000726 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000727 .hw_crc = 1,
728 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000729};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000730
731/* SH7763 */
732static struct sh_eth_cpu_data sh7763_data = {
733 .chip_reset = sh_eth_chip_reset,
734 .set_duplex = sh_eth_set_duplex,
735 .set_rate = sh_eth_set_rate_gether,
736
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400737 .register_type = SH_ETH_REG_GIGABIT,
738
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000739 .ecsr_value = ECSR_ICD | ECSR_MPD,
740 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
741 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
742
743 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300744 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
745 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000746 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000747
748 .apr = 1,
749 .mpr = 1,
750 .tpauser = 1,
751 .bculr = 1,
752 .hw_swap = 1,
753 .no_trimd = 1,
754 .no_ade = 1,
755 .tsu = 1,
756 .irq_flags = IRQF_SHARED,
757};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000758
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000759static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000760{
761 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000762
763 /* reset device */
764 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
765 mdelay(1);
766
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000767 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000768}
769
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000770/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000771static struct sh_eth_cpu_data r8a7740_data = {
772 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000773 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000774 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000775
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400776 .register_type = SH_ETH_REG_GIGABIT,
777
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000778 .ecsr_value = ECSR_ICD | ECSR_MPD,
779 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
780 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
781
782 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400783 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
784 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
785 EESR_TDE | EESR_ECI,
Simon Hormancc235282013-10-10 14:51:16 +0900786 .fdr_value = 0x0000070f,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000787
788 .apr = 1,
789 .mpr = 1,
790 .tpauser = 1,
791 .bculr = 1,
792 .hw_swap = 1,
Simon Hormancc235282013-10-10 14:51:16 +0900793 .rpadir = 1,
794 .rpadir_value = 2 << 16,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000795 .no_trimd = 1,
796 .no_ade = 1,
797 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000798 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400799 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000800};
801
Simon Hormandb893472014-01-17 09:22:28 +0900802/* R7S72100 */
803static struct sh_eth_cpu_data r7s72100_data = {
804 .chip_reset = sh_eth_chip_reset,
805 .set_duplex = sh_eth_set_duplex,
806
807 .register_type = SH_ETH_REG_FAST_RZ,
808
809 .ecsr_value = ECSR_ICD,
810 .ecsipr_value = ECSIPR_ICDIP,
811 .eesipr_value = 0xff7f009f,
812
813 .tx_check = EESR_TC1 | EESR_FTC,
814 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
815 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
816 EESR_TDE | EESR_ECI,
817 .fdr_value = 0x0000070f,
Simon Hormandb893472014-01-17 09:22:28 +0900818
819 .no_psr = 1,
820 .apr = 1,
821 .mpr = 1,
822 .tpauser = 1,
823 .hw_swap = 1,
824 .rpadir = 1,
825 .rpadir_value = 2 << 16,
826 .no_trimd = 1,
827 .no_ade = 1,
828 .hw_crc = 1,
829 .tsu = 1,
830 .shift_rd0 = 1,
831};
832
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000833static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400834 .register_type = SH_ETH_REG_FAST_SH3_SH2,
835
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000836 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
837
838 .apr = 1,
839 .mpr = 1,
840 .tpauser = 1,
841 .hw_swap = 1,
842};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000843
844static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400845 .register_type = SH_ETH_REG_FAST_SH3_SH2,
846
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000847 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000848 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000849};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000850
851static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
852{
853 if (!cd->ecsr_value)
854 cd->ecsr_value = DEFAULT_ECSR_INIT;
855
856 if (!cd->ecsipr_value)
857 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
858
859 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300860 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000861 DEFAULT_FIFO_F_D_RFD;
862
863 if (!cd->fdr_value)
864 cd->fdr_value = DEFAULT_FDR_INIT;
865
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000866 if (!cd->tx_check)
867 cd->tx_check = DEFAULT_TX_CHECK;
868
869 if (!cd->eesr_err_check)
870 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900871
872 if (!cd->trscer_err_mask)
873 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000874}
875
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000876static int sh_eth_check_reset(struct net_device *ndev)
877{
878 int ret = 0;
879 int cnt = 100;
880
881 while (cnt > 0) {
882 if (!(sh_eth_read(ndev, EDMR) & 0x3))
883 break;
884 mdelay(1);
885 cnt--;
886 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400887 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300888 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000889 ret = -ETIMEDOUT;
890 }
891 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000892}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000893
894static int sh_eth_reset(struct net_device *ndev)
895{
896 struct sh_eth_private *mdp = netdev_priv(ndev);
897 int ret = 0;
898
Simon Hormandb893472014-01-17 09:22:28 +0900899 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000900 sh_eth_write(ndev, EDSR_ENALL, EDSR);
901 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
902 EDMR);
903
904 ret = sh_eth_check_reset(ndev);
905 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100906 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000907
908 /* Table Init */
909 sh_eth_write(ndev, 0x0, TDLAR);
910 sh_eth_write(ndev, 0x0, TDFAR);
911 sh_eth_write(ndev, 0x0, TDFXR);
912 sh_eth_write(ndev, 0x0, TDFFR);
913 sh_eth_write(ndev, 0x0, RDLAR);
914 sh_eth_write(ndev, 0x0, RDFAR);
915 sh_eth_write(ndev, 0x0, RDFXR);
916 sh_eth_write(ndev, 0x0, RDFFR);
917
918 /* Reset HW CRC register */
919 if (mdp->cd->hw_crc)
920 sh_eth_write(ndev, 0x0, CSMR);
921
922 /* Select MII mode */
923 if (mdp->cd->select_mii)
924 sh_eth_select_mii(ndev);
925 } else {
926 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
927 EDMR);
928 mdelay(3);
929 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
930 EDMR);
931 }
932
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000933 return ret;
934}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000935
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000936static void sh_eth_set_receive_align(struct sk_buff *skb)
937{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900938 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000939
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000940 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900941 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000942}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000943
944
Yoshinori Sato71557a32008-08-06 19:49:00 -0400945/* CPU <-> EDMAC endian convert */
946static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
947{
948 switch (mdp->edmac_endian) {
949 case EDMAC_LITTLE_ENDIAN:
950 return cpu_to_le32(x);
951 case EDMAC_BIG_ENDIAN:
952 return cpu_to_be32(x);
953 }
954 return x;
955}
956
957static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
958{
959 switch (mdp->edmac_endian) {
960 case EDMAC_LITTLE_ENDIAN:
961 return le32_to_cpu(x);
962 case EDMAC_BIG_ENDIAN:
963 return be32_to_cpu(x);
964 }
965 return x;
966}
967
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300968/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700969static void update_mac_address(struct net_device *ndev)
970{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000971 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300972 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
973 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000974 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300975 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700976}
977
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300978/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979 *
980 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
981 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
982 * When you want use this device, you must set MAC address in bootloader.
983 *
984 */
Magnus Damm748031f2009-10-09 00:17:14 +0000985static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700986{
Magnus Damm748031f2009-10-09 00:17:14 +0000987 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700988 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000989 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000990 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
991 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
992 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
993 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
994 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
995 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000996 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700997}
998
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100999static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001000{
Simon Hormandb893472014-01-17 09:22:28 +09001001 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001002 return EDTRR_TRNS_GETHER;
1003 else
1004 return EDTRR_TRNS_ETHER;
1005}
1006
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001007struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001008 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001009 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001010 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001011 u32 mmd_msk;/* MMD */
1012 u32 mdo_msk;
1013 u32 mdi_msk;
1014 u32 mdc_msk;
1015};
1016
1017/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001018static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001019{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001020 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001021}
1022
1023/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001024static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001025{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001026 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001027}
1028
1029/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001030static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001031{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001032 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001033}
1034
1035/* Data I/O pin control */
1036static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1037{
1038 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001039
1040 if (bitbang->set_gate)
1041 bitbang->set_gate(bitbang->addr);
1042
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001043 if (bit)
1044 bb_set(bitbang->addr, bitbang->mmd_msk);
1045 else
1046 bb_clr(bitbang->addr, bitbang->mmd_msk);
1047}
1048
1049/* Set bit data*/
1050static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1051{
1052 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1053
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001054 if (bitbang->set_gate)
1055 bitbang->set_gate(bitbang->addr);
1056
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001057 if (bit)
1058 bb_set(bitbang->addr, bitbang->mdo_msk);
1059 else
1060 bb_clr(bitbang->addr, bitbang->mdo_msk);
1061}
1062
1063/* Get bit data*/
1064static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1065{
1066 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001067
1068 if (bitbang->set_gate)
1069 bitbang->set_gate(bitbang->addr);
1070
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071 return bb_read(bitbang->addr, bitbang->mdi_msk);
1072}
1073
1074/* MDC pin control */
1075static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1076{
1077 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1078
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001079 if (bitbang->set_gate)
1080 bitbang->set_gate(bitbang->addr);
1081
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 if (bit)
1083 bb_set(bitbang->addr, bitbang->mdc_msk);
1084 else
1085 bb_clr(bitbang->addr, bitbang->mdc_msk);
1086}
1087
1088/* mdio bus control struct */
1089static struct mdiobb_ops bb_ops = {
1090 .owner = THIS_MODULE,
1091 .set_mdc = sh_mdc_ctrl,
1092 .set_mdio_dir = sh_mmd_ctrl,
1093 .set_mdio_data = sh_set_mdio,
1094 .get_mdio_data = sh_get_mdio,
1095};
1096
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001097/* free skb and descriptor buffer */
1098static void sh_eth_ring_free(struct net_device *ndev)
1099{
1100 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001101 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001102
1103 /* Free Rx skb ringbuffer */
1104 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001105 for (i = 0; i < mdp->num_rx_ring; i++)
1106 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107 }
1108 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001109 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110
1111 /* Free Tx skb ringbuffer */
1112 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001113 for (i = 0; i < mdp->num_tx_ring; i++)
1114 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115 }
1116 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001117 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001118
1119 if (mdp->rx_ring) {
1120 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1121 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1122 mdp->rx_desc_dma);
1123 mdp->rx_ring = NULL;
1124 }
1125
1126 if (mdp->tx_ring) {
1127 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1128 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1129 mdp->tx_desc_dma);
1130 mdp->tx_ring = NULL;
1131 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001132}
1133
1134/* format skb and descriptor buffer */
1135static void sh_eth_ring_format(struct net_device *ndev)
1136{
1137 struct sh_eth_private *mdp = netdev_priv(ndev);
1138 int i;
1139 struct sk_buff *skb;
1140 struct sh_eth_rxdesc *rxdesc = NULL;
1141 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001142 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1143 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001144 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001145 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001146
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001147 mdp->cur_rx = 0;
1148 mdp->cur_tx = 0;
1149 mdp->dirty_rx = 0;
1150 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001151
1152 memset(mdp->rx_ring, 0, rx_ringsize);
1153
1154 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001155 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001156 /* skb */
1157 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001158 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001159 if (skb == NULL)
1160 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001161 sh_eth_set_receive_align(skb);
1162
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163 /* RX descriptor */
1164 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001165 /* The size of the buffer is a multiple of 32 bytes. */
1166 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 32);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001167 dma_addr = dma_map_single(&ndev->dev, skb->data,
1168 rxdesc->buffer_length,
1169 DMA_FROM_DEVICE);
1170 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1171 kfree_skb(skb);
1172 break;
1173 }
1174 mdp->rx_skbuff[i] = skb;
1175 rxdesc->addr = dma_addr;
Yoshinori Sato71557a32008-08-06 19:49:00 -04001176 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001177
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001178 /* Rx descriptor address set */
1179 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001180 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001181 if (sh_eth_is_gether(mdp) ||
1182 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001183 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001184 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001185 }
1186
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001187 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001188
1189 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc2380412015-11-03 01:28:07 +03001190 rxdesc->status |= cpu_to_edmac(mdp, RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001191
1192 memset(mdp->tx_ring, 0, tx_ringsize);
1193
1194 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001195 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001196 mdp->tx_skbuff[i] = NULL;
1197 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001198 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001199 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001200 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001201 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001202 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001203 if (sh_eth_is_gether(mdp) ||
1204 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001205 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001206 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001207 }
1208
Yoshinori Sato71557a32008-08-06 19:49:00 -04001209 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001210}
1211
1212/* Get skb and descriptor buffer */
1213static int sh_eth_ring_init(struct net_device *ndev)
1214{
1215 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001216 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001218 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219 * card needs room to do 8 byte alignment, +2 so we can reserve
1220 * the first 2 bytes, and +16 gets room for the status word from the
1221 * card.
1222 */
1223 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1224 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001225 if (mdp->cd->rpadir)
1226 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001227
1228 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001229 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1230 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001231 if (!mdp->rx_skbuff)
1232 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001233
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001234 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1235 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001236 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001237 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001238
1239 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001240 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001241 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001242 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001243 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001244 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
1246 mdp->dirty_rx = 0;
1247
1248 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001249 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001250 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001251 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001252 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001253 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001254 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001255
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001256ring_free:
1257 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001258 sh_eth_ring_free(ndev);
1259
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001260 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261}
1262
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001263static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001264{
1265 int ret = 0;
1266 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001267 u32 val;
1268
1269 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001270 ret = sh_eth_reset(ndev);
1271 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001272 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273
Simon Horman55754f12013-07-23 10:18:04 +09001274 if (mdp->cd->rmiimode)
1275 sh_eth_write(ndev, 0x1, RMIIMODE);
1276
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001277 /* Descriptor format */
1278 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001279 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001280 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001281
1282 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001283 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001284
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001285#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001286 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001287 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001288 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001289#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001290 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001291
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001292 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001293 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1294 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001295
Ben Dooks530aa2d2014-06-03 12:21:13 +01001296 /* Frame recv control (enable multiple-packets per rx irq) */
1297 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001298
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001299 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001301 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001302 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001303
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001304 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001305
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001306 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001307 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001308
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001309 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001310 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1311 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001312
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001313 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001314 if (start) {
1315 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001316 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001317 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001318
1319 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001320 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001321 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1322
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001323 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001324
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001325 if (mdp->cd->set_rate)
1326 mdp->cd->set_rate(ndev);
1327
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001328 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001329 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001330
1331 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001332 if (start)
1333 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334
1335 /* Set MAC address */
1336 update_mac_address(ndev);
1337
1338 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001339 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001340 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001341 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001342 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001343 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001344 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001345
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001346 if (start) {
1347 /* Setting the Rx mode will start the Rx process. */
1348 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001349
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001350 netif_start_queue(ndev);
1351 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001352
1353 return ret;
1354}
1355
Ben Hutchings740c7f32015-01-27 00:49:32 +00001356static void sh_eth_dev_exit(struct net_device *ndev)
1357{
1358 struct sh_eth_private *mdp = netdev_priv(ndev);
1359 int i;
1360
1361 /* Deactivate all TX descriptors, so DMA should stop at next
1362 * packet boundary if it's currently running
1363 */
1364 for (i = 0; i < mdp->num_tx_ring; i++)
1365 mdp->tx_ring[i].status &= ~cpu_to_edmac(mdp, TD_TACT);
1366
1367 /* Disable TX FIFO egress to MAC */
1368 sh_eth_rcv_snd_disable(ndev);
1369
1370 /* Stop RX DMA at next packet boundary */
1371 sh_eth_write(ndev, 0, EDRRR);
1372
1373 /* Aside from TX DMA, we can't tell when the hardware is
1374 * really stopped, so we need to reset to make sure.
1375 * Before doing that, wait for long enough to *probably*
1376 * finish transmitting the last packet and poll stats.
1377 */
1378 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1379 sh_eth_get_stats(ndev);
1380 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001381
1382 /* Set MAC address again */
1383 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001384}
1385
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386/* free Tx skb function */
1387static int sh_eth_txfree(struct net_device *ndev)
1388{
1389 struct sh_eth_private *mdp = netdev_priv(ndev);
1390 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001391 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392 int entry = 0;
1393
1394 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001395 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001397 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001399 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001400 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001401 netif_info(mdp, tx_done, ndev,
1402 "tx entry %d status 0x%08x\n",
1403 entry, edmac_to_cpu(mdp, txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404 /* Free the original skb. */
1405 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001406 dma_unmap_single(&ndev->dev, txdesc->addr,
1407 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001408 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1409 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001410 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001412 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001413 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001414 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001415
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001416 ndev->stats.tx_packets++;
1417 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001419 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001420}
1421
1422/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001423static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424{
1425 struct sh_eth_private *mdp = netdev_priv(ndev);
1426 struct sh_eth_rxdesc *rxdesc;
1427
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001428 int entry = mdp->cur_rx % mdp->num_rx_ring;
1429 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001430 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431 struct sk_buff *skb;
1432 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001433 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001434 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001435 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001437 boguscnt = min(boguscnt, *quota);
1438 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001440 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001441 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001442 dma_rmb();
Yoshinori Sato71557a32008-08-06 19:49:00 -04001443 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001444 pkt_len = rxdesc->frame_length;
1445
1446 if (--boguscnt < 0)
1447 break;
1448
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001449 netif_info(mdp, rx_status, ndev,
1450 "rx entry %d status 0x%08x len %d\n",
1451 entry, desc_status, pkt_len);
1452
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001453 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001454 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001456 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001457 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001458 * bit 0. However, in case of the R8A7740 and R7S72100
1459 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001460 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001461 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001462 if (mdp->cd->shift_rd0)
1463 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001464
Sergei Shtylyov248be832015-12-04 01:45:40 +03001465 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1467 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001468 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001469 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001470 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001471 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001472 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001473 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001474 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001476 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001477 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001478 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001480 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001481 } else if (skb) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001482 if (!mdp->cd->hw_swap)
1483 sh_eth_soft_swap(
1484 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1485 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001486 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001487 if (mdp->cd->rpadir)
1488 skb_reserve(skb, NET_IP_ALIGN);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001489 dma_unmap_single(&ndev->dev, rxdesc->addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001490 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001491 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001492 skb_put(skb, pkt_len);
1493 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001494 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001495 ndev->stats.rx_packets++;
1496 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001497 if (desc_status & RD_RFS8)
1498 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001499 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001500 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001501 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001502 }
1503
1504 /* Refill the Rx ring buffers. */
1505 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001506 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001507 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001508 /* The size of the buffer is 32 byte boundary. */
1509 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 32);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001510
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001511 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001512 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513 if (skb == NULL)
1514 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001515 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001516 dma_addr = dma_map_single(&ndev->dev, skb->data,
1517 rxdesc->buffer_length,
1518 DMA_FROM_DEVICE);
1519 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1520 kfree_skb(skb);
1521 break;
1522 }
1523 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001524
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001525 skb_checksum_none_assert(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001526 rxdesc->addr = dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001527 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001528 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001529 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530 rxdesc->status |=
Sergei Shtylyovc2380412015-11-03 01:28:07 +03001531 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532 else
1533 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001534 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535 }
1536
1537 /* Restart Rx engine if stopped. */
1538 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001539 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001540 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001541 if (intr_status & EESR_RDE &&
1542 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001543 u32 count = (sh_eth_read(ndev, RDFAR) -
1544 sh_eth_read(ndev, RDLAR)) >> 4;
1545
1546 mdp->cur_rx = count;
1547 mdp->dirty_rx = count;
1548 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001549 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001550 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001551
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001552 *quota -= limit - boguscnt - 1;
1553
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001554 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555}
1556
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001557static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001558{
1559 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001560 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1561 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001562}
1563
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001564static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001565{
1566 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001567 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1568 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001569}
1570
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001571/* error control function */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001572static void sh_eth_error(struct net_device *ndev, u32 intr_status)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001573{
1574 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001576 u32 link_stat;
1577 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001578
1579 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001580 felic_stat = sh_eth_read(ndev, ECSR);
1581 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001583 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584 if (felic_stat & ECSR_LCHNG) {
1585 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001586 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001587 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001588 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001589 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001590 if (mdp->ether_link_active_low)
1591 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001592 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001593 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001594 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001595 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001596 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001597 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001598 ~DMAC_M_ECI, EESIPR);
1599 /* clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001600 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001601 ECSR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001602 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001603 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001604 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001605 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 }
1607 }
1608 }
1609
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001610ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001611 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001612 /* Unused write back interrupt */
1613 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001614 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001615 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001616 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 }
1618
1619 if (intr_status & EESR_RABT) {
1620 /* Receive Abort int */
1621 if (intr_status & EESR_RFRMER) {
1622 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001623 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 }
1625 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001626
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001627 if (intr_status & EESR_TDE) {
1628 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001629 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001630 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001631 }
1632
1633 if (intr_status & EESR_TFE) {
1634 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001635 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001636 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001637 }
1638
1639 if (intr_status & EESR_RDE) {
1640 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001641 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001642 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001643
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001644 if (intr_status & EESR_RFE) {
1645 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001646 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001647 }
1648
1649 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1650 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001651 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001652 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001654
1655 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1656 if (mdp->cd->no_ade)
1657 mask &= ~EESR_ADE;
1658 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001659 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001660 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001661
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001662 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001663 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1664 intr_status, mdp->cur_tx, mdp->dirty_tx,
1665 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666 /* dirty buffer free */
1667 sh_eth_txfree(ndev);
1668
1669 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001670 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001671 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001672 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001673 }
1674 /* wakeup */
1675 netif_wake_queue(ndev);
1676 }
1677}
1678
1679static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1680{
1681 struct net_device *ndev = netdev;
1682 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001683 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001684 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001685 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001687 spin_lock(&mdp->lock);
1688
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001689 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001690 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001691 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1692 * enabled since it's the one that comes thru regardless of the mask,
1693 * and we need to fully handle it in sh_eth_error() in order to quench
1694 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1695 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001696 intr_enable = sh_eth_read(ndev, EESIPR);
1697 intr_status &= intr_enable | DMAC_M_ECI;
1698 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001699 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001700 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001701 goto out;
1702
1703 if (!likely(mdp->irq_enabled)) {
1704 sh_eth_write(ndev, 0, EESIPR);
1705 goto out;
1706 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001707
Sergei Shtylyov37191092013-06-19 23:30:23 +04001708 if (intr_status & EESR_RX_CHECK) {
1709 if (napi_schedule_prep(&mdp->napi)) {
1710 /* Mask Rx interrupts */
1711 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1712 EESIPR);
1713 __napi_schedule(&mdp->napi);
1714 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001715 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001716 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001717 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001718 }
1719 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001720
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001721 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001722 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001723 /* Clear Tx interrupts */
1724 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1725
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001726 sh_eth_txfree(ndev);
1727 netif_wake_queue(ndev);
1728 }
1729
Sergei Shtylyov37191092013-06-19 23:30:23 +04001730 if (intr_status & cd->eesr_err_check) {
1731 /* Clear error interrupts */
1732 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1733
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001734 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001735 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001736
Ben Hutchings283e38d2015-01-22 12:44:08 +00001737out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001738 spin_unlock(&mdp->lock);
1739
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001740 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001741}
1742
Sergei Shtylyov37191092013-06-19 23:30:23 +04001743static int sh_eth_poll(struct napi_struct *napi, int budget)
1744{
1745 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1746 napi);
1747 struct net_device *ndev = napi->dev;
1748 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001749 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001750
1751 for (;;) {
1752 intr_status = sh_eth_read(ndev, EESR);
1753 if (!(intr_status & EESR_RX_CHECK))
1754 break;
1755 /* Clear Rx interrupts */
1756 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1757
1758 if (sh_eth_rx(ndev, intr_status, &quota))
1759 goto out;
1760 }
1761
1762 napi_complete(napi);
1763
1764 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001765 if (mdp->irq_enabled)
1766 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001767out:
1768 return budget - quota;
1769}
1770
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001771/* PHY state control function */
1772static void sh_eth_adjust_link(struct net_device *ndev)
1773{
1774 struct sh_eth_private *mdp = netdev_priv(ndev);
1775 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001776 int new_state = 0;
1777
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001778 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001779 if (phydev->duplex != mdp->duplex) {
1780 new_state = 1;
1781 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001782 if (mdp->cd->set_duplex)
1783 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001784 }
1785
1786 if (phydev->speed != mdp->speed) {
1787 new_state = 1;
1788 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001789 if (mdp->cd->set_rate)
1790 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001791 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001792 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001793 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001794 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1795 ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001796 new_state = 1;
1797 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001798 if (mdp->cd->no_psr || mdp->no_ether_link)
1799 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001800 }
1801 } else if (mdp->link) {
1802 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001803 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001804 mdp->speed = 0;
1805 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001806 if (mdp->cd->no_psr || mdp->no_ether_link)
1807 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808 }
1809
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001810 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001811 phy_print_status(phydev);
1812}
1813
1814/* PHY init function */
1815static int sh_eth_phy_init(struct net_device *ndev)
1816{
Ben Dooks702eca02014-03-12 17:47:40 +00001817 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001819 struct phy_device *phydev = NULL;
1820
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001821 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001822 mdp->speed = 0;
1823 mdp->duplex = -1;
1824
1825 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001826 if (np) {
1827 struct device_node *pn;
1828
1829 pn = of_parse_phandle(np, "phy-handle", 0);
1830 phydev = of_phy_connect(ndev, pn,
1831 sh_eth_adjust_link, 0,
1832 mdp->phy_interface);
1833
1834 if (!phydev)
1835 phydev = ERR_PTR(-ENOENT);
1836 } else {
1837 char phy_id[MII_BUS_ID_SIZE + 3];
1838
1839 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1840 mdp->mii_bus->id, mdp->phy_id);
1841
1842 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1843 mdp->phy_interface);
1844 }
1845
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001846 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001847 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001848 return PTR_ERR(phydev);
1849 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001850
Sergei Shtylyovda246852014-03-15 03:29:14 +03001851 netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
1852 phydev->addr, phydev->irq, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001853
1854 mdp->phydev = phydev;
1855
1856 return 0;
1857}
1858
1859/* PHY control start function */
1860static int sh_eth_phy_start(struct net_device *ndev)
1861{
1862 struct sh_eth_private *mdp = netdev_priv(ndev);
1863 int ret;
1864
1865 ret = sh_eth_phy_init(ndev);
1866 if (ret)
1867 return ret;
1868
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001869 phy_start(mdp->phydev);
1870
1871 return 0;
1872}
1873
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001874static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001875 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001876{
1877 struct sh_eth_private *mdp = netdev_priv(ndev);
1878 unsigned long flags;
1879 int ret;
1880
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001881 if (!mdp->phydev)
1882 return -ENODEV;
1883
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001884 spin_lock_irqsave(&mdp->lock, flags);
1885 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1886 spin_unlock_irqrestore(&mdp->lock, flags);
1887
1888 return ret;
1889}
1890
1891static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001892 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001893{
1894 struct sh_eth_private *mdp = netdev_priv(ndev);
1895 unsigned long flags;
1896 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001897
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001898 if (!mdp->phydev)
1899 return -ENODEV;
1900
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001901 spin_lock_irqsave(&mdp->lock, flags);
1902
1903 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001904 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001905
1906 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1907 if (ret)
1908 goto error_exit;
1909
1910 if (ecmd->duplex == DUPLEX_FULL)
1911 mdp->duplex = 1;
1912 else
1913 mdp->duplex = 0;
1914
1915 if (mdp->cd->set_duplex)
1916 mdp->cd->set_duplex(ndev);
1917
1918error_exit:
1919 mdelay(1);
1920
1921 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001922 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001923
1924 spin_unlock_irqrestore(&mdp->lock, flags);
1925
1926 return ret;
1927}
1928
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001929/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1930 * version must be bumped as well. Just adding registers up to that
1931 * limit is fine, as long as the existing register indices don't
1932 * change.
1933 */
1934#define SH_ETH_REG_DUMP_VERSION 1
1935#define SH_ETH_REG_DUMP_MAX_REGS 256
1936
1937static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1938{
1939 struct sh_eth_private *mdp = netdev_priv(ndev);
1940 struct sh_eth_cpu_data *cd = mdp->cd;
1941 u32 *valid_map;
1942 size_t len;
1943
1944 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1945
1946 /* Dump starts with a bitmap that tells ethtool which
1947 * registers are defined for this chip.
1948 */
1949 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1950 if (buf) {
1951 valid_map = buf;
1952 buf += len;
1953 } else {
1954 valid_map = NULL;
1955 }
1956
1957 /* Add a register to the dump, if it has a defined offset.
1958 * This automatically skips most undefined registers, but for
1959 * some it is also necessary to check a capability flag in
1960 * struct sh_eth_cpu_data.
1961 */
1962#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1963#define add_reg_from(reg, read_expr) do { \
1964 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1965 if (buf) { \
1966 mark_reg_valid(reg); \
1967 *buf++ = read_expr; \
1968 } \
1969 ++len; \
1970 } \
1971 } while (0)
1972#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1973#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1974
1975 add_reg(EDSR);
1976 add_reg(EDMR);
1977 add_reg(EDTRR);
1978 add_reg(EDRRR);
1979 add_reg(EESR);
1980 add_reg(EESIPR);
1981 add_reg(TDLAR);
1982 add_reg(TDFAR);
1983 add_reg(TDFXR);
1984 add_reg(TDFFR);
1985 add_reg(RDLAR);
1986 add_reg(RDFAR);
1987 add_reg(RDFXR);
1988 add_reg(RDFFR);
1989 add_reg(TRSCER);
1990 add_reg(RMFCR);
1991 add_reg(TFTR);
1992 add_reg(FDR);
1993 add_reg(RMCR);
1994 add_reg(TFUCR);
1995 add_reg(RFOCR);
1996 if (cd->rmiimode)
1997 add_reg(RMIIMODE);
1998 add_reg(FCFTR);
1999 if (cd->rpadir)
2000 add_reg(RPADIR);
2001 if (!cd->no_trimd)
2002 add_reg(TRIMD);
2003 add_reg(ECMR);
2004 add_reg(ECSR);
2005 add_reg(ECSIPR);
2006 add_reg(PIR);
2007 if (!cd->no_psr)
2008 add_reg(PSR);
2009 add_reg(RDMLR);
2010 add_reg(RFLR);
2011 add_reg(IPGR);
2012 if (cd->apr)
2013 add_reg(APR);
2014 if (cd->mpr)
2015 add_reg(MPR);
2016 add_reg(RFCR);
2017 add_reg(RFCF);
2018 if (cd->tpauser)
2019 add_reg(TPAUSER);
2020 add_reg(TPAUSECR);
2021 add_reg(GECMR);
2022 if (cd->bculr)
2023 add_reg(BCULR);
2024 add_reg(MAHR);
2025 add_reg(MALR);
2026 add_reg(TROCR);
2027 add_reg(CDCR);
2028 add_reg(LCCR);
2029 add_reg(CNDCR);
2030 add_reg(CEFCR);
2031 add_reg(FRECR);
2032 add_reg(TSFRCR);
2033 add_reg(TLFRCR);
2034 add_reg(CERCR);
2035 add_reg(CEECR);
2036 add_reg(MAFCR);
2037 if (cd->rtrate)
2038 add_reg(RTRATE);
2039 if (cd->hw_crc)
2040 add_reg(CSMR);
2041 if (cd->select_mii)
2042 add_reg(RMII_MII);
2043 add_reg(ARSTR);
2044 if (cd->tsu) {
2045 add_tsu_reg(TSU_CTRST);
2046 add_tsu_reg(TSU_FWEN0);
2047 add_tsu_reg(TSU_FWEN1);
2048 add_tsu_reg(TSU_FCM);
2049 add_tsu_reg(TSU_BSYSL0);
2050 add_tsu_reg(TSU_BSYSL1);
2051 add_tsu_reg(TSU_PRISL0);
2052 add_tsu_reg(TSU_PRISL1);
2053 add_tsu_reg(TSU_FWSL0);
2054 add_tsu_reg(TSU_FWSL1);
2055 add_tsu_reg(TSU_FWSLC);
2056 add_tsu_reg(TSU_QTAG0);
2057 add_tsu_reg(TSU_QTAG1);
2058 add_tsu_reg(TSU_QTAGM0);
2059 add_tsu_reg(TSU_QTAGM1);
2060 add_tsu_reg(TSU_FWSR);
2061 add_tsu_reg(TSU_FWINMK);
2062 add_tsu_reg(TSU_ADQT0);
2063 add_tsu_reg(TSU_ADQT1);
2064 add_tsu_reg(TSU_VTAG0);
2065 add_tsu_reg(TSU_VTAG1);
2066 add_tsu_reg(TSU_ADSBSY);
2067 add_tsu_reg(TSU_TEN);
2068 add_tsu_reg(TSU_POST1);
2069 add_tsu_reg(TSU_POST2);
2070 add_tsu_reg(TSU_POST3);
2071 add_tsu_reg(TSU_POST4);
2072 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2073 /* This is the start of a table, not just a single
2074 * register.
2075 */
2076 if (buf) {
2077 unsigned int i;
2078
2079 mark_reg_valid(TSU_ADRH0);
2080 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2081 *buf++ = ioread32(
2082 mdp->tsu_addr +
2083 mdp->reg_offset[TSU_ADRH0] +
2084 i * 4);
2085 }
2086 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2087 }
2088 }
2089
2090#undef mark_reg_valid
2091#undef add_reg_from
2092#undef add_reg
2093#undef add_tsu_reg
2094
2095 return len * 4;
2096}
2097
2098static int sh_eth_get_regs_len(struct net_device *ndev)
2099{
2100 return __sh_eth_get_regs(ndev, NULL);
2101}
2102
2103static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2104 void *buf)
2105{
2106 struct sh_eth_private *mdp = netdev_priv(ndev);
2107
2108 regs->version = SH_ETH_REG_DUMP_VERSION;
2109
2110 pm_runtime_get_sync(&mdp->pdev->dev);
2111 __sh_eth_get_regs(ndev, buf);
2112 pm_runtime_put_sync(&mdp->pdev->dev);
2113}
2114
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002115static int sh_eth_nway_reset(struct net_device *ndev)
2116{
2117 struct sh_eth_private *mdp = netdev_priv(ndev);
2118 unsigned long flags;
2119 int ret;
2120
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002121 if (!mdp->phydev)
2122 return -ENODEV;
2123
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002124 spin_lock_irqsave(&mdp->lock, flags);
2125 ret = phy_start_aneg(mdp->phydev);
2126 spin_unlock_irqrestore(&mdp->lock, flags);
2127
2128 return ret;
2129}
2130
2131static u32 sh_eth_get_msglevel(struct net_device *ndev)
2132{
2133 struct sh_eth_private *mdp = netdev_priv(ndev);
2134 return mdp->msg_enable;
2135}
2136
2137static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2138{
2139 struct sh_eth_private *mdp = netdev_priv(ndev);
2140 mdp->msg_enable = value;
2141}
2142
2143static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2144 "rx_current", "tx_current",
2145 "rx_dirty", "tx_dirty",
2146};
2147#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2148
2149static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2150{
2151 switch (sset) {
2152 case ETH_SS_STATS:
2153 return SH_ETH_STATS_LEN;
2154 default:
2155 return -EOPNOTSUPP;
2156 }
2157}
2158
2159static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002160 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002161{
2162 struct sh_eth_private *mdp = netdev_priv(ndev);
2163 int i = 0;
2164
2165 /* device-specific stats */
2166 data[i++] = mdp->cur_rx;
2167 data[i++] = mdp->cur_tx;
2168 data[i++] = mdp->dirty_rx;
2169 data[i++] = mdp->dirty_tx;
2170}
2171
2172static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2173{
2174 switch (stringset) {
2175 case ETH_SS_STATS:
2176 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002177 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002178 break;
2179 }
2180}
2181
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002182static void sh_eth_get_ringparam(struct net_device *ndev,
2183 struct ethtool_ringparam *ring)
2184{
2185 struct sh_eth_private *mdp = netdev_priv(ndev);
2186
2187 ring->rx_max_pending = RX_RING_MAX;
2188 ring->tx_max_pending = TX_RING_MAX;
2189 ring->rx_pending = mdp->num_rx_ring;
2190 ring->tx_pending = mdp->num_tx_ring;
2191}
2192
2193static int sh_eth_set_ringparam(struct net_device *ndev,
2194 struct ethtool_ringparam *ring)
2195{
2196 struct sh_eth_private *mdp = netdev_priv(ndev);
2197 int ret;
2198
2199 if (ring->tx_pending > TX_RING_MAX ||
2200 ring->rx_pending > RX_RING_MAX ||
2201 ring->tx_pending < TX_RING_MIN ||
2202 ring->rx_pending < RX_RING_MIN)
2203 return -EINVAL;
2204 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2205 return -EINVAL;
2206
2207 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002208 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002209 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002210
Ben Hutchings283e38d2015-01-22 12:44:08 +00002211 /* Serialise with the interrupt handler and NAPI, then
2212 * disable interrupts. We have to clear the
2213 * irq_enabled flag first to ensure that interrupts
2214 * won't be re-enabled.
2215 */
2216 mdp->irq_enabled = false;
2217 synchronize_irq(ndev->irq);
2218 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002219 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002220
Ben Hutchings740c7f32015-01-27 00:49:32 +00002221 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002222
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002223 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002224 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002225 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002226
2227 /* Set new parameters */
2228 mdp->num_rx_ring = ring->rx_pending;
2229 mdp->num_tx_ring = ring->tx_pending;
2230
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002231 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002232 ret = sh_eth_ring_init(ndev);
2233 if (ret < 0) {
2234 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2235 __func__);
2236 return ret;
2237 }
2238 ret = sh_eth_dev_init(ndev, false);
2239 if (ret < 0) {
2240 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2241 __func__);
2242 return ret;
2243 }
2244
Ben Hutchings283e38d2015-01-22 12:44:08 +00002245 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002246 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
2247 /* Setting the Rx mode will start the Rx process. */
2248 sh_eth_write(ndev, EDRRR_R, EDRRR);
Ben Hutchingsbd888912015-01-22 12:40:25 +00002249 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002250 }
2251
2252 return 0;
2253}
2254
stephen hemminger9b07be42012-01-04 12:59:49 +00002255static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002256 .get_settings = sh_eth_get_settings,
2257 .set_settings = sh_eth_set_settings,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002258 .get_regs_len = sh_eth_get_regs_len,
2259 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002260 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002261 .get_msglevel = sh_eth_get_msglevel,
2262 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002263 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002264 .get_strings = sh_eth_get_strings,
2265 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2266 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002267 .get_ringparam = sh_eth_get_ringparam,
2268 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002269};
2270
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002271/* network device open function */
2272static int sh_eth_open(struct net_device *ndev)
2273{
2274 int ret = 0;
2275 struct sh_eth_private *mdp = netdev_priv(ndev);
2276
Magnus Dammbcd51492009-10-09 00:20:04 +00002277 pm_runtime_get_sync(&mdp->pdev->dev);
2278
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002279 napi_enable(&mdp->napi);
2280
Joe Perchesa0607fd2009-11-18 23:29:17 -08002281 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002282 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002283 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002284 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002285 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002286 }
2287
2288 /* Descriptor set */
2289 ret = sh_eth_ring_init(ndev);
2290 if (ret)
2291 goto out_free_irq;
2292
2293 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002294 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002295 if (ret)
2296 goto out_free_irq;
2297
2298 /* PHY control start*/
2299 ret = sh_eth_phy_start(ndev);
2300 if (ret)
2301 goto out_free_irq;
2302
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002303 mdp->is_opened = 1;
2304
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002305 return ret;
2306
2307out_free_irq:
2308 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002309out_napi_off:
2310 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002311 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002312 return ret;
2313}
2314
2315/* Timeout function */
2316static void sh_eth_tx_timeout(struct net_device *ndev)
2317{
2318 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002319 struct sh_eth_rxdesc *rxdesc;
2320 int i;
2321
2322 netif_stop_queue(ndev);
2323
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002324 netif_err(mdp, timer, ndev,
2325 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002326 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002327
2328 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002329 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002330
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002331 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002332 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002333 rxdesc = &mdp->rx_ring[i];
2334 rxdesc->status = 0;
2335 rxdesc->addr = 0xBADF00D0;
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002336 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002337 mdp->rx_skbuff[i] = NULL;
2338 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002339 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002340 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002341 mdp->tx_skbuff[i] = NULL;
2342 }
2343
2344 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002345 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002346}
2347
2348/* Packet transmit function */
2349static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2350{
2351 struct sh_eth_private *mdp = netdev_priv(ndev);
2352 struct sh_eth_txdesc *txdesc;
2353 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002354 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002355
2356 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002357 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002358 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002359 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002360 netif_stop_queue(ndev);
2361 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002362 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002363 }
2364 }
2365 spin_unlock_irqrestore(&mdp->lock, flags);
2366
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002367 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002368 return NETDEV_TX_OK;
2369
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002370 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002371 mdp->tx_skbuff[entry] = skb;
2372 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002373 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002374 if (!mdp->cd->hw_swap)
2375 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2376 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00002377 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2378 DMA_TO_DEVICE);
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002379 if (dma_mapping_error(&ndev->dev, txdesc->addr)) {
2380 kfree_skb(skb);
2381 return NETDEV_TX_OK;
2382 }
Ben Hutchingseebfb642015-01-22 12:40:13 +00002383 txdesc->buffer_length = skb->len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002384
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002385 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002386 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002387 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002388 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002389 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002390
2391 mdp->cur_tx++;
2392
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002393 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2394 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002395
Patrick McHardy6ed10652009-06-23 06:03:08 +00002396 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002397}
2398
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002399/* The statistics registers have write-clear behaviour, which means we
2400 * will lose any increment between the read and write. We mitigate
2401 * this by only clearing when we read a non-zero value, so we will
2402 * never falsely report a total of zero.
2403 */
2404static void
2405sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2406{
2407 u32 delta = sh_eth_read(ndev, reg);
2408
2409 if (delta) {
2410 *stat += delta;
2411 sh_eth_write(ndev, 0, reg);
2412 }
2413}
2414
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002415static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2416{
2417 struct sh_eth_private *mdp = netdev_priv(ndev);
2418
2419 if (sh_eth_is_rz_fast_ether(mdp))
2420 return &ndev->stats;
2421
2422 if (!mdp->is_opened)
2423 return &ndev->stats;
2424
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002425 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2426 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2427 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002428
2429 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002430 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2431 CERCR);
2432 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2433 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002434 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002435 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2436 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002437 }
2438
2439 return &ndev->stats;
2440}
2441
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442/* device close function */
2443static int sh_eth_close(struct net_device *ndev)
2444{
2445 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002446
2447 netif_stop_queue(ndev);
2448
Ben Hutchings283e38d2015-01-22 12:44:08 +00002449 /* Serialise with the interrupt handler and NAPI, then disable
2450 * interrupts. We have to clear the irq_enabled flag first to
2451 * ensure that interrupts won't be re-enabled.
2452 */
2453 mdp->irq_enabled = false;
2454 synchronize_irq(ndev->irq);
2455 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002456 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002457
Ben Hutchings740c7f32015-01-27 00:49:32 +00002458 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002459
2460 /* PHY Disconnect */
2461 if (mdp->phydev) {
2462 phy_stop(mdp->phydev);
2463 phy_disconnect(mdp->phydev);
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002464 mdp->phydev = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002465 }
2466
2467 free_irq(ndev->irq, ndev);
2468
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002469 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002470 sh_eth_ring_free(ndev);
2471
Magnus Dammbcd51492009-10-09 00:20:04 +00002472 pm_runtime_put_sync(&mdp->pdev->dev);
2473
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002474 mdp->is_opened = 0;
2475
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002476 return 0;
2477}
2478
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002479/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002480static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002481{
2482 struct sh_eth_private *mdp = netdev_priv(ndev);
2483 struct phy_device *phydev = mdp->phydev;
2484
2485 if (!netif_running(ndev))
2486 return -EINVAL;
2487
2488 if (!phydev)
2489 return -ENODEV;
2490
Richard Cochran28b04112010-07-17 08:48:55 +00002491 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002492}
2493
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002494/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2495static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2496 int entry)
2497{
2498 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2499}
2500
2501static u32 sh_eth_tsu_get_post_mask(int entry)
2502{
2503 return 0x0f << (28 - ((entry % 8) * 4));
2504}
2505
2506static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2507{
2508 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2509}
2510
2511static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2512 int entry)
2513{
2514 struct sh_eth_private *mdp = netdev_priv(ndev);
2515 u32 tmp;
2516 void *reg_offset;
2517
2518 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2519 tmp = ioread32(reg_offset);
2520 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2521}
2522
2523static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2524 int entry)
2525{
2526 struct sh_eth_private *mdp = netdev_priv(ndev);
2527 u32 post_mask, ref_mask, tmp;
2528 void *reg_offset;
2529
2530 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2531 post_mask = sh_eth_tsu_get_post_mask(entry);
2532 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2533
2534 tmp = ioread32(reg_offset);
2535 iowrite32(tmp & ~post_mask, reg_offset);
2536
2537 /* If other port enables, the function returns "true" */
2538 return tmp & ref_mask;
2539}
2540
2541static int sh_eth_tsu_busy(struct net_device *ndev)
2542{
2543 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2544 struct sh_eth_private *mdp = netdev_priv(ndev);
2545
2546 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2547 udelay(10);
2548 timeout--;
2549 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002550 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002551 return -ETIMEDOUT;
2552 }
2553 }
2554
2555 return 0;
2556}
2557
2558static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2559 const u8 *addr)
2560{
2561 u32 val;
2562
2563 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2564 iowrite32(val, reg);
2565 if (sh_eth_tsu_busy(ndev) < 0)
2566 return -EBUSY;
2567
2568 val = addr[4] << 8 | addr[5];
2569 iowrite32(val, reg + 4);
2570 if (sh_eth_tsu_busy(ndev) < 0)
2571 return -EBUSY;
2572
2573 return 0;
2574}
2575
2576static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2577{
2578 u32 val;
2579
2580 val = ioread32(reg);
2581 addr[0] = (val >> 24) & 0xff;
2582 addr[1] = (val >> 16) & 0xff;
2583 addr[2] = (val >> 8) & 0xff;
2584 addr[3] = val & 0xff;
2585 val = ioread32(reg + 4);
2586 addr[4] = (val >> 8) & 0xff;
2587 addr[5] = val & 0xff;
2588}
2589
2590
2591static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2592{
2593 struct sh_eth_private *mdp = netdev_priv(ndev);
2594 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2595 int i;
2596 u8 c_addr[ETH_ALEN];
2597
2598 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2599 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002600 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002601 return i;
2602 }
2603
2604 return -ENOENT;
2605}
2606
2607static int sh_eth_tsu_find_empty(struct net_device *ndev)
2608{
2609 u8 blank[ETH_ALEN];
2610 int entry;
2611
2612 memset(blank, 0, sizeof(blank));
2613 entry = sh_eth_tsu_find_entry(ndev, blank);
2614 return (entry < 0) ? -ENOMEM : entry;
2615}
2616
2617static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2618 int entry)
2619{
2620 struct sh_eth_private *mdp = netdev_priv(ndev);
2621 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2622 int ret;
2623 u8 blank[ETH_ALEN];
2624
2625 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2626 ~(1 << (31 - entry)), TSU_TEN);
2627
2628 memset(blank, 0, sizeof(blank));
2629 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2630 if (ret < 0)
2631 return ret;
2632 return 0;
2633}
2634
2635static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2636{
2637 struct sh_eth_private *mdp = netdev_priv(ndev);
2638 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2639 int i, ret;
2640
2641 if (!mdp->cd->tsu)
2642 return 0;
2643
2644 i = sh_eth_tsu_find_entry(ndev, addr);
2645 if (i < 0) {
2646 /* No entry found, create one */
2647 i = sh_eth_tsu_find_empty(ndev);
2648 if (i < 0)
2649 return -ENOMEM;
2650 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2651 if (ret < 0)
2652 return ret;
2653
2654 /* Enable the entry */
2655 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2656 (1 << (31 - i)), TSU_TEN);
2657 }
2658
2659 /* Entry found or created, enable POST */
2660 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2661
2662 return 0;
2663}
2664
2665static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2666{
2667 struct sh_eth_private *mdp = netdev_priv(ndev);
2668 int i, ret;
2669
2670 if (!mdp->cd->tsu)
2671 return 0;
2672
2673 i = sh_eth_tsu_find_entry(ndev, addr);
2674 if (i) {
2675 /* Entry found */
2676 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2677 goto done;
2678
2679 /* Disable the entry if both ports was disabled */
2680 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2681 if (ret < 0)
2682 return ret;
2683 }
2684done:
2685 return 0;
2686}
2687
2688static int sh_eth_tsu_purge_all(struct net_device *ndev)
2689{
2690 struct sh_eth_private *mdp = netdev_priv(ndev);
2691 int i, ret;
2692
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002693 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002694 return 0;
2695
2696 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2697 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2698 continue;
2699
2700 /* Disable the entry if both ports was disabled */
2701 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2702 if (ret < 0)
2703 return ret;
2704 }
2705
2706 return 0;
2707}
2708
2709static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2710{
2711 struct sh_eth_private *mdp = netdev_priv(ndev);
2712 u8 addr[ETH_ALEN];
2713 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2714 int i;
2715
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002716 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002717 return;
2718
2719 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2720 sh_eth_tsu_read_entry(reg_offset, addr);
2721 if (is_multicast_ether_addr(addr))
2722 sh_eth_tsu_del_entry(ndev, addr);
2723 }
2724}
2725
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002726/* Update promiscuous flag and multicast filter */
2727static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002728{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002729 struct sh_eth_private *mdp = netdev_priv(ndev);
2730 u32 ecmr_bits;
2731 int mcast_all = 0;
2732 unsigned long flags;
2733
2734 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002735 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002736 * Depending on ndev->flags, set PRM or clear MCT
2737 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002738 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2739 if (mdp->cd->tsu)
2740 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002741
2742 if (!(ndev->flags & IFF_MULTICAST)) {
2743 sh_eth_tsu_purge_mcast(ndev);
2744 mcast_all = 1;
2745 }
2746 if (ndev->flags & IFF_ALLMULTI) {
2747 sh_eth_tsu_purge_mcast(ndev);
2748 ecmr_bits &= ~ECMR_MCT;
2749 mcast_all = 1;
2750 }
2751
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002752 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002753 sh_eth_tsu_purge_all(ndev);
2754 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2755 } else if (mdp->cd->tsu) {
2756 struct netdev_hw_addr *ha;
2757 netdev_for_each_mc_addr(ha, ndev) {
2758 if (mcast_all && is_multicast_ether_addr(ha->addr))
2759 continue;
2760
2761 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2762 if (!mcast_all) {
2763 sh_eth_tsu_purge_mcast(ndev);
2764 ecmr_bits &= ~ECMR_MCT;
2765 mcast_all = 1;
2766 }
2767 }
2768 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002769 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002770
2771 /* update the ethernet mode */
2772 sh_eth_write(ndev, ecmr_bits, ECMR);
2773
2774 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002775}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002776
2777static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2778{
2779 if (!mdp->port)
2780 return TSU_VTAG0;
2781 else
2782 return TSU_VTAG1;
2783}
2784
Patrick McHardy80d5c362013-04-19 02:04:28 +00002785static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2786 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002787{
2788 struct sh_eth_private *mdp = netdev_priv(ndev);
2789 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2790
2791 if (unlikely(!mdp->cd->tsu))
2792 return -EPERM;
2793
2794 /* No filtering if vid = 0 */
2795 if (!vid)
2796 return 0;
2797
2798 mdp->vlan_num_ids++;
2799
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002800 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002801 * already enabled, the driver disables it and the filte
2802 */
2803 if (mdp->vlan_num_ids > 1) {
2804 /* disable VLAN filter */
2805 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2806 return 0;
2807 }
2808
2809 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2810 vtag_reg_index);
2811
2812 return 0;
2813}
2814
Patrick McHardy80d5c362013-04-19 02:04:28 +00002815static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2816 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002817{
2818 struct sh_eth_private *mdp = netdev_priv(ndev);
2819 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2820
2821 if (unlikely(!mdp->cd->tsu))
2822 return -EPERM;
2823
2824 /* No filtering if vid = 0 */
2825 if (!vid)
2826 return 0;
2827
2828 mdp->vlan_num_ids--;
2829 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2830
2831 return 0;
2832}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002833
2834/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002835static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002836{
Simon Hormandb893472014-01-17 09:22:28 +09002837 if (sh_eth_is_rz_fast_ether(mdp)) {
2838 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2839 return;
2840 }
2841
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002842 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2843 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2844 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2845 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2846 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2847 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2848 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2849 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2850 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2851 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002852 if (sh_eth_is_gether(mdp)) {
2853 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2854 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2855 } else {
2856 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2857 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2858 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002859 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2860 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2861 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2862 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2863 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2864 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2865 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002866}
2867
2868/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002869static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002870{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002871 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002872 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002873
2874 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002875 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002876
2877 return 0;
2878}
2879
2880/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002881static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002882 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002883{
2884 int ret, i;
2885 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002886 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002887 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002888
2889 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002890 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002891 if (!bitbang)
2892 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002893
2894 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002895 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002896 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002897 bitbang->mdi_msk = PIR_MDI;
2898 bitbang->mdo_msk = PIR_MDO;
2899 bitbang->mmd_msk = PIR_MMD;
2900 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002901 bitbang->ctrl.ops = &bb_ops;
2902
Stefan Weilc2e07b32010-08-03 19:44:52 +02002903 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002904 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002905 if (!mdp->mii_bus)
2906 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002907
2908 /* Hook up MII support for ethtool */
2909 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002910 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002911 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002912 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002913
2914 /* PHY IRQ */
Sergei Shtylyov86b5d252014-05-13 02:30:14 +04002915 mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
2916 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002917 if (!mdp->mii_bus->irq) {
2918 ret = -ENOMEM;
2919 goto out_free_bus;
2920 }
2921
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002922 /* register MDIO bus */
2923 if (dev->of_node) {
2924 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002925 } else {
2926 for (i = 0; i < PHY_MAX_ADDR; i++)
2927 mdp->mii_bus->irq[i] = PHY_POLL;
2928 if (pd->phy_irq > 0)
2929 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2930
2931 ret = mdiobus_register(mdp->mii_bus);
2932 }
2933
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002934 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002935 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002936
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002937 return 0;
2938
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002939out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002940 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002941 return ret;
2942}
2943
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002944static const u16 *sh_eth_get_register_offset(int register_type)
2945{
2946 const u16 *reg_offset = NULL;
2947
2948 switch (register_type) {
2949 case SH_ETH_REG_GIGABIT:
2950 reg_offset = sh_eth_offset_gigabit;
2951 break;
Simon Hormandb893472014-01-17 09:22:28 +09002952 case SH_ETH_REG_FAST_RZ:
2953 reg_offset = sh_eth_offset_fast_rz;
2954 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002955 case SH_ETH_REG_FAST_RCAR:
2956 reg_offset = sh_eth_offset_fast_rcar;
2957 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002958 case SH_ETH_REG_FAST_SH4:
2959 reg_offset = sh_eth_offset_fast_sh4;
2960 break;
2961 case SH_ETH_REG_FAST_SH3_SH2:
2962 reg_offset = sh_eth_offset_fast_sh3_sh2;
2963 break;
2964 default:
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002965 break;
2966 }
2967
2968 return reg_offset;
2969}
2970
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002971static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002972 .ndo_open = sh_eth_open,
2973 .ndo_stop = sh_eth_close,
2974 .ndo_start_xmit = sh_eth_start_xmit,
2975 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002976 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002977 .ndo_tx_timeout = sh_eth_tx_timeout,
2978 .ndo_do_ioctl = sh_eth_do_ioctl,
2979 .ndo_validate_addr = eth_validate_addr,
2980 .ndo_set_mac_address = eth_mac_addr,
2981 .ndo_change_mtu = eth_change_mtu,
2982};
2983
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002984static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2985 .ndo_open = sh_eth_open,
2986 .ndo_stop = sh_eth_close,
2987 .ndo_start_xmit = sh_eth_start_xmit,
2988 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002989 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002990 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2991 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2992 .ndo_tx_timeout = sh_eth_tx_timeout,
2993 .ndo_do_ioctl = sh_eth_do_ioctl,
2994 .ndo_validate_addr = eth_validate_addr,
2995 .ndo_set_mac_address = eth_mac_addr,
2996 .ndo_change_mtu = eth_change_mtu,
2997};
2998
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002999#ifdef CONFIG_OF
3000static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3001{
3002 struct device_node *np = dev->of_node;
3003 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003004 const char *mac_addr;
3005
3006 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3007 if (!pdata)
3008 return NULL;
3009
3010 pdata->phy_interface = of_get_phy_mode(np);
3011
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003012 mac_addr = of_get_mac_address(np);
3013 if (mac_addr)
3014 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3015
3016 pdata->no_ether_link =
3017 of_property_read_bool(np, "renesas,no-ether-link");
3018 pdata->ether_link_active_low =
3019 of_property_read_bool(np, "renesas,ether-link-active-low");
3020
3021 return pdata;
3022}
3023
3024static const struct of_device_id sh_eth_match_table[] = {
3025 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
3026 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
3027 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
3028 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
3029 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09003030 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003031 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003032 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
3033 { }
3034};
3035MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3036#else
3037static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3038{
3039 return NULL;
3040}
3041#endif
3042
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003043static int sh_eth_drv_probe(struct platform_device *pdev)
3044{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07003045 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003046 struct resource *res;
3047 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00003048 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09003049 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003050 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003051
3052 /* get base addr */
3053 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003054
3055 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003056 if (!ndev)
3057 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003058
Ben Dooksb5893a02014-03-21 12:09:14 +01003059 pm_runtime_enable(&pdev->dev);
3060 pm_runtime_get_sync(&pdev->dev);
3061
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003062 devno = pdev->id;
3063 if (devno < 0)
3064 devno = 0;
3065
3066 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02003067 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003068 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003069 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003070 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003071
3072 SET_NETDEV_DEV(ndev, &pdev->dev);
3073
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003074 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003075 mdp->num_tx_ring = TX_RING_SIZE;
3076 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003077 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3078 if (IS_ERR(mdp->addr)) {
3079 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003080 goto out_release;
3081 }
3082
Varka Bhadramc9608042014-10-24 07:42:09 +05303083 ndev->base_addr = res->start;
3084
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003085 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003086 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003087
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003088 if (pdev->dev.of_node)
3089 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003090 if (!pd) {
3091 dev_err(&pdev->dev, "no platform data\n");
3092 ret = -EINVAL;
3093 goto out_release;
3094 }
3095
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003096 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003097 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003098 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04003099 /* EDMAC endian */
3100 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003101 mdp->no_ether_link = pd->no_ether_link;
3102 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003103
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003104 /* set cpu data */
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003105 if (id) {
3106 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
3107 } else {
3108 const struct of_device_id *match;
3109
3110 match = of_match_device(of_match_ptr(sh_eth_match_table),
3111 &pdev->dev);
3112 mdp->cd = (struct sh_eth_cpu_data *)match->data;
3113 }
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003114 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003115 if (!mdp->reg_offset) {
3116 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3117 mdp->cd->register_type);
3118 ret = -EINVAL;
3119 goto out_release;
3120 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003121 sh_eth_set_default_cpu_data(mdp->cd);
3122
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003123 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003124 if (mdp->cd->tsu)
3125 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3126 else
3127 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003128 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003129 ndev->watchdog_timeo = TX_TIMEOUT;
3130
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003131 /* debug message level */
3132 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003133
3134 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003135 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003136 if (!is_valid_ether_addr(ndev->dev_addr)) {
3137 dev_warn(&pdev->dev,
3138 "no valid MAC address supplied, using a random one.\n");
3139 eth_hw_addr_random(ndev);
3140 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003141
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003142 /* ioremap the TSU registers */
3143 if (mdp->cd->tsu) {
3144 struct resource *rtsu;
3145 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003146 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3147 if (IS_ERR(mdp->tsu_addr)) {
3148 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003149 goto out_release;
3150 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003151 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003152 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003153 }
3154
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003155 /* initialize first or needed device */
3156 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003157 if (mdp->cd->chip_reset)
3158 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003159
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003160 if (mdp->cd->tsu) {
3161 /* TSU init (Init only)*/
3162 sh_eth_tsu_init(mdp);
3163 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003164 }
3165
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003166 if (mdp->cd->rmiimode)
3167 sh_eth_write(ndev, 0x1, RMIIMODE);
3168
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003169 /* MDIO bus init */
3170 ret = sh_mdio_init(mdp, pd);
3171 if (ret) {
3172 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3173 goto out_release;
3174 }
3175
Sergei Shtylyov37191092013-06-19 23:30:23 +04003176 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3177
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003178 /* network device register */
3179 ret = register_netdev(ndev);
3180 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003181 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003182
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003183 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003184 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3185 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003186
Ben Dooksb5893a02014-03-21 12:09:14 +01003187 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003188 platform_set_drvdata(pdev, ndev);
3189
3190 return ret;
3191
Sergei Shtylyov37191092013-06-19 23:30:23 +04003192out_napi_del:
3193 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003194 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003195
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003196out_release:
3197 /* net_dev free */
3198 if (ndev)
3199 free_netdev(ndev);
3200
Ben Dooksb5893a02014-03-21 12:09:14 +01003201 pm_runtime_put(&pdev->dev);
3202 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003203 return ret;
3204}
3205
3206static int sh_eth_drv_remove(struct platform_device *pdev)
3207{
3208 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003209 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003210
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003211 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003212 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003213 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003214 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003215 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003216
3217 return 0;
3218}
3219
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003220#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003221#ifdef CONFIG_PM_SLEEP
3222static int sh_eth_suspend(struct device *dev)
3223{
3224 struct net_device *ndev = dev_get_drvdata(dev);
3225 int ret = 0;
3226
3227 if (netif_running(ndev)) {
3228 netif_device_detach(ndev);
3229 ret = sh_eth_close(ndev);
3230 }
3231
3232 return ret;
3233}
3234
3235static int sh_eth_resume(struct device *dev)
3236{
3237 struct net_device *ndev = dev_get_drvdata(dev);
3238 int ret = 0;
3239
3240 if (netif_running(ndev)) {
3241 ret = sh_eth_open(ndev);
3242 if (ret < 0)
3243 return ret;
3244 netif_device_attach(ndev);
3245 }
3246
3247 return ret;
3248}
3249#endif
3250
Magnus Dammbcd51492009-10-09 00:20:04 +00003251static int sh_eth_runtime_nop(struct device *dev)
3252{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003253 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003254 * and ->runtime_resume(). Simply returns success.
3255 *
3256 * This driver re-initializes all registers after
3257 * pm_runtime_get_sync() anyway so there is no need
3258 * to save and restore registers here.
3259 */
3260 return 0;
3261}
3262
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003263static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003264 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003265 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003266};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003267#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3268#else
3269#define SH_ETH_PM_OPS NULL
3270#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003271
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003272static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003273 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003274 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003275 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003276 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003277 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3278 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003279 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Simon Hormandb893472014-01-17 09:22:28 +09003280 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00003281 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00003282 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyov94a12b12013-12-08 02:59:18 +03003283 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
3284 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09003285 { "r8a7793-ether", (kernel_ulong_t)&r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003286 { "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003287 { }
3288};
3289MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3290
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003291static struct platform_driver sh_eth_driver = {
3292 .probe = sh_eth_drv_probe,
3293 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003294 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003295 .driver = {
3296 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003297 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003298 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003299 },
3300};
3301
Axel Lindb62f682011-11-27 16:44:17 +00003302module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003303
3304MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3305MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3306MODULE_LICENSE("GPL v2");