blob: 1477f9c7051bde3bbc0aa0b44c323fe2639bc41b [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
6 * Copyright (C) 2013-2014 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Ben Hutchings33657112015-02-26 20:34:14 +000055#define SH_ETH_OFFSET_DEFAULTS \
56 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
57
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000058static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000059 SH_ETH_OFFSET_DEFAULTS,
60
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000061 [EDSR] = 0x0000,
62 [EDMR] = 0x0400,
63 [EDTRR] = 0x0408,
64 [EDRRR] = 0x0410,
65 [EESR] = 0x0428,
66 [EESIPR] = 0x0430,
67 [TDLAR] = 0x0010,
68 [TDFAR] = 0x0014,
69 [TDFXR] = 0x0018,
70 [TDFFR] = 0x001c,
71 [RDLAR] = 0x0030,
72 [RDFAR] = 0x0034,
73 [RDFXR] = 0x0038,
74 [RDFFR] = 0x003c,
75 [TRSCER] = 0x0438,
76 [RMFCR] = 0x0440,
77 [TFTR] = 0x0448,
78 [FDR] = 0x0450,
79 [RMCR] = 0x0458,
80 [RPADIR] = 0x0460,
81 [FCFTR] = 0x0468,
82 [CSMR] = 0x04E4,
83
84 [ECMR] = 0x0500,
85 [ECSR] = 0x0510,
86 [ECSIPR] = 0x0518,
87 [PIR] = 0x0520,
88 [PSR] = 0x0528,
89 [PIPR] = 0x052c,
90 [RFLR] = 0x0508,
91 [APR] = 0x0554,
92 [MPR] = 0x0558,
93 [PFTCR] = 0x055c,
94 [PFRCR] = 0x0560,
95 [TPAUSER] = 0x0564,
96 [GECMR] = 0x05b0,
97 [BCULR] = 0x05b4,
98 [MAHR] = 0x05c0,
99 [MALR] = 0x05c8,
100 [TROCR] = 0x0700,
101 [CDCR] = 0x0708,
102 [LCCR] = 0x0710,
103 [CEFCR] = 0x0740,
104 [FRECR] = 0x0748,
105 [TSFRCR] = 0x0750,
106 [TLFRCR] = 0x0758,
107 [RFCR] = 0x0760,
108 [CERCR] = 0x0768,
109 [CEECR] = 0x0770,
110 [MAFCR] = 0x0778,
111 [RMII_MII] = 0x0790,
112
113 [ARSTR] = 0x0000,
114 [TSU_CTRST] = 0x0004,
115 [TSU_FWEN0] = 0x0010,
116 [TSU_FWEN1] = 0x0014,
117 [TSU_FCM] = 0x0018,
118 [TSU_BSYSL0] = 0x0020,
119 [TSU_BSYSL1] = 0x0024,
120 [TSU_PRISL0] = 0x0028,
121 [TSU_PRISL1] = 0x002c,
122 [TSU_FWSL0] = 0x0030,
123 [TSU_FWSL1] = 0x0034,
124 [TSU_FWSLC] = 0x0038,
125 [TSU_QTAG0] = 0x0040,
126 [TSU_QTAG1] = 0x0044,
127 [TSU_FWSR] = 0x0050,
128 [TSU_FWINMK] = 0x0054,
129 [TSU_ADQT0] = 0x0048,
130 [TSU_ADQT1] = 0x004c,
131 [TSU_VTAG0] = 0x0058,
132 [TSU_VTAG1] = 0x005c,
133 [TSU_ADSBSY] = 0x0060,
134 [TSU_TEN] = 0x0064,
135 [TSU_POST1] = 0x0070,
136 [TSU_POST2] = 0x0074,
137 [TSU_POST3] = 0x0078,
138 [TSU_POST4] = 0x007c,
139 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000140
141 [TXNLCR0] = 0x0080,
142 [TXALCR0] = 0x0084,
143 [RXNLCR0] = 0x0088,
144 [RXALCR0] = 0x008c,
145 [FWNLCR0] = 0x0090,
146 [FWALCR0] = 0x0094,
147 [TXNLCR1] = 0x00a0,
148 [TXALCR1] = 0x00a0,
149 [RXNLCR1] = 0x00a8,
150 [RXALCR1] = 0x00ac,
151 [FWNLCR1] = 0x00b0,
152 [FWALCR1] = 0x00b4,
153};
154
Simon Hormandb893472014-01-17 09:22:28 +0900155static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000156 SH_ETH_OFFSET_DEFAULTS,
157
Simon Hormandb893472014-01-17 09:22:28 +0900158 [EDSR] = 0x0000,
159 [EDMR] = 0x0400,
160 [EDTRR] = 0x0408,
161 [EDRRR] = 0x0410,
162 [EESR] = 0x0428,
163 [EESIPR] = 0x0430,
164 [TDLAR] = 0x0010,
165 [TDFAR] = 0x0014,
166 [TDFXR] = 0x0018,
167 [TDFFR] = 0x001c,
168 [RDLAR] = 0x0030,
169 [RDFAR] = 0x0034,
170 [RDFXR] = 0x0038,
171 [RDFFR] = 0x003c,
172 [TRSCER] = 0x0438,
173 [RMFCR] = 0x0440,
174 [TFTR] = 0x0448,
175 [FDR] = 0x0450,
176 [RMCR] = 0x0458,
177 [RPADIR] = 0x0460,
178 [FCFTR] = 0x0468,
179 [CSMR] = 0x04E4,
180
181 [ECMR] = 0x0500,
182 [RFLR] = 0x0508,
183 [ECSR] = 0x0510,
184 [ECSIPR] = 0x0518,
185 [PIR] = 0x0520,
186 [APR] = 0x0554,
187 [MPR] = 0x0558,
188 [PFTCR] = 0x055c,
189 [PFRCR] = 0x0560,
190 [TPAUSER] = 0x0564,
191 [MAHR] = 0x05c0,
192 [MALR] = 0x05c8,
193 [CEFCR] = 0x0740,
194 [FRECR] = 0x0748,
195 [TSFRCR] = 0x0750,
196 [TLFRCR] = 0x0758,
197 [RFCR] = 0x0760,
198 [MAFCR] = 0x0778,
199
200 [ARSTR] = 0x0000,
201 [TSU_CTRST] = 0x0004,
202 [TSU_VTAG0] = 0x0058,
203 [TSU_ADSBSY] = 0x0060,
204 [TSU_TEN] = 0x0064,
205 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900206
207 [TXNLCR0] = 0x0080,
208 [TXALCR0] = 0x0084,
209 [RXNLCR0] = 0x0088,
210 [RXALCR0] = 0x008C,
211};
212
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000213static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000214 SH_ETH_OFFSET_DEFAULTS,
215
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000216 [ECMR] = 0x0300,
217 [RFLR] = 0x0308,
218 [ECSR] = 0x0310,
219 [ECSIPR] = 0x0318,
220 [PIR] = 0x0320,
221 [PSR] = 0x0328,
222 [RDMLR] = 0x0340,
223 [IPGR] = 0x0350,
224 [APR] = 0x0354,
225 [MPR] = 0x0358,
226 [RFCF] = 0x0360,
227 [TPAUSER] = 0x0364,
228 [TPAUSECR] = 0x0368,
229 [MAHR] = 0x03c0,
230 [MALR] = 0x03c8,
231 [TROCR] = 0x03d0,
232 [CDCR] = 0x03d4,
233 [LCCR] = 0x03d8,
234 [CNDCR] = 0x03dc,
235 [CEFCR] = 0x03e4,
236 [FRECR] = 0x03e8,
237 [TSFRCR] = 0x03ec,
238 [TLFRCR] = 0x03f0,
239 [RFCR] = 0x03f4,
240 [MAFCR] = 0x03f8,
241
242 [EDMR] = 0x0200,
243 [EDTRR] = 0x0208,
244 [EDRRR] = 0x0210,
245 [TDLAR] = 0x0218,
246 [RDLAR] = 0x0220,
247 [EESR] = 0x0228,
248 [EESIPR] = 0x0230,
249 [TRSCER] = 0x0238,
250 [RMFCR] = 0x0240,
251 [TFTR] = 0x0248,
252 [FDR] = 0x0250,
253 [RMCR] = 0x0258,
254 [TFUCR] = 0x0264,
255 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900256 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000257 [FCFTR] = 0x0270,
258 [TRIMD] = 0x027c,
259};
260
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000261static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000262 SH_ETH_OFFSET_DEFAULTS,
263
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000264 [ECMR] = 0x0100,
265 [RFLR] = 0x0108,
266 [ECSR] = 0x0110,
267 [ECSIPR] = 0x0118,
268 [PIR] = 0x0120,
269 [PSR] = 0x0128,
270 [RDMLR] = 0x0140,
271 [IPGR] = 0x0150,
272 [APR] = 0x0154,
273 [MPR] = 0x0158,
274 [TPAUSER] = 0x0164,
275 [RFCF] = 0x0160,
276 [TPAUSECR] = 0x0168,
277 [BCFRR] = 0x016c,
278 [MAHR] = 0x01c0,
279 [MALR] = 0x01c8,
280 [TROCR] = 0x01d0,
281 [CDCR] = 0x01d4,
282 [LCCR] = 0x01d8,
283 [CNDCR] = 0x01dc,
284 [CEFCR] = 0x01e4,
285 [FRECR] = 0x01e8,
286 [TSFRCR] = 0x01ec,
287 [TLFRCR] = 0x01f0,
288 [RFCR] = 0x01f4,
289 [MAFCR] = 0x01f8,
290 [RTRATE] = 0x01fc,
291
292 [EDMR] = 0x0000,
293 [EDTRR] = 0x0008,
294 [EDRRR] = 0x0010,
295 [TDLAR] = 0x0018,
296 [RDLAR] = 0x0020,
297 [EESR] = 0x0028,
298 [EESIPR] = 0x0030,
299 [TRSCER] = 0x0038,
300 [RMFCR] = 0x0040,
301 [TFTR] = 0x0048,
302 [FDR] = 0x0050,
303 [RMCR] = 0x0058,
304 [TFUCR] = 0x0064,
305 [RFOCR] = 0x0068,
306 [FCFTR] = 0x0070,
307 [RPADIR] = 0x0078,
308 [TRIMD] = 0x007c,
309 [RBWAR] = 0x00c8,
310 [RDFAR] = 0x00cc,
311 [TBRAR] = 0x00d4,
312 [TDFAR] = 0x00d8,
313};
314
315static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000316 SH_ETH_OFFSET_DEFAULTS,
317
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400318 [EDMR] = 0x0000,
319 [EDTRR] = 0x0004,
320 [EDRRR] = 0x0008,
321 [TDLAR] = 0x000c,
322 [RDLAR] = 0x0010,
323 [EESR] = 0x0014,
324 [EESIPR] = 0x0018,
325 [TRSCER] = 0x001c,
326 [RMFCR] = 0x0020,
327 [TFTR] = 0x0024,
328 [FDR] = 0x0028,
329 [RMCR] = 0x002c,
330 [EDOCR] = 0x0030,
331 [FCFTR] = 0x0034,
332 [RPADIR] = 0x0038,
333 [TRIMD] = 0x003c,
334 [RBWAR] = 0x0040,
335 [RDFAR] = 0x0044,
336 [TBRAR] = 0x004c,
337 [TDFAR] = 0x0050,
338
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000339 [ECMR] = 0x0160,
340 [ECSR] = 0x0164,
341 [ECSIPR] = 0x0168,
342 [PIR] = 0x016c,
343 [MAHR] = 0x0170,
344 [MALR] = 0x0174,
345 [RFLR] = 0x0178,
346 [PSR] = 0x017c,
347 [TROCR] = 0x0180,
348 [CDCR] = 0x0184,
349 [LCCR] = 0x0188,
350 [CNDCR] = 0x018c,
351 [CEFCR] = 0x0194,
352 [FRECR] = 0x0198,
353 [TSFRCR] = 0x019c,
354 [TLFRCR] = 0x01a0,
355 [RFCR] = 0x01a4,
356 [MAFCR] = 0x01a8,
357 [IPGR] = 0x01b4,
358 [APR] = 0x01b8,
359 [MPR] = 0x01bc,
360 [TPAUSER] = 0x01c4,
361 [BCFR] = 0x01cc,
362
363 [ARSTR] = 0x0000,
364 [TSU_CTRST] = 0x0004,
365 [TSU_FWEN0] = 0x0010,
366 [TSU_FWEN1] = 0x0014,
367 [TSU_FCM] = 0x0018,
368 [TSU_BSYSL0] = 0x0020,
369 [TSU_BSYSL1] = 0x0024,
370 [TSU_PRISL0] = 0x0028,
371 [TSU_PRISL1] = 0x002c,
372 [TSU_FWSL0] = 0x0030,
373 [TSU_FWSL1] = 0x0034,
374 [TSU_FWSLC] = 0x0038,
375 [TSU_QTAGM0] = 0x0040,
376 [TSU_QTAGM1] = 0x0044,
377 [TSU_ADQT0] = 0x0048,
378 [TSU_ADQT1] = 0x004c,
379 [TSU_FWSR] = 0x0050,
380 [TSU_FWINMK] = 0x0054,
381 [TSU_ADSBSY] = 0x0060,
382 [TSU_TEN] = 0x0064,
383 [TSU_POST1] = 0x0070,
384 [TSU_POST2] = 0x0074,
385 [TSU_POST3] = 0x0078,
386 [TSU_POST4] = 0x007c,
387
388 [TXNLCR0] = 0x0080,
389 [TXALCR0] = 0x0084,
390 [RXNLCR0] = 0x0088,
391 [RXALCR0] = 0x008c,
392 [FWNLCR0] = 0x0090,
393 [FWALCR0] = 0x0094,
394 [TXNLCR1] = 0x00a0,
395 [TXALCR1] = 0x00a0,
396 [RXNLCR1] = 0x00a8,
397 [RXALCR1] = 0x00ac,
398 [FWNLCR1] = 0x00b0,
399 [FWALCR1] = 0x00b4,
400
401 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402};
403
Ben Hutchings740c7f32015-01-27 00:49:32 +0000404static void sh_eth_rcv_snd_disable(struct net_device *ndev);
405static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
406
Simon Horman504c8ca2014-01-17 09:22:27 +0900407static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000408{
Simon Horman504c8ca2014-01-17 09:22:27 +0900409 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000410}
411
Simon Hormandb893472014-01-17 09:22:28 +0900412static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
413{
414 return mdp->reg_offset == sh_eth_offset_fast_rz;
415}
416
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400417static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000418{
419 u32 value = 0x0;
420 struct sh_eth_private *mdp = netdev_priv(ndev);
421
422 switch (mdp->phy_interface) {
423 case PHY_INTERFACE_MODE_GMII:
424 value = 0x2;
425 break;
426 case PHY_INTERFACE_MODE_MII:
427 value = 0x1;
428 break;
429 case PHY_INTERFACE_MODE_RMII:
430 value = 0x0;
431 break;
432 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300433 netdev_warn(ndev,
434 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000435 value = 0x1;
436 break;
437 }
438
439 sh_eth_write(ndev, value, RMII_MII);
440}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000441
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400442static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000443{
444 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000445
446 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000447 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000448 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000449 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000450}
451
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000452/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000453static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000454{
455 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000456
457 switch (mdp->speed) {
458 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000459 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000460 break;
461 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000462 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
463 break;
464 default:
465 break;
466 }
467}
468
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000469/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000470static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000471 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000472 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000473
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400474 .register_type = SH_ETH_REG_FAST_RCAR,
475
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000476 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
477 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
478 .eesipr_value = 0x01ff009f,
479
480 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400481 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
482 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
483 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900484 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000485
486 .apr = 1,
487 .mpr = 1,
488 .tpauser = 1,
489 .hw_swap = 1,
490};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000491
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300492/* R8A7790/1 */
493static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900494 .set_duplex = sh_eth_set_duplex,
495 .set_rate = sh_eth_set_rate_r8a777x,
496
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400497 .register_type = SH_ETH_REG_FAST_RCAR,
498
Simon Hormane18dbf72013-07-23 10:18:05 +0900499 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
500 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
501 .eesipr_value = 0x01ff009f,
502
503 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900504 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
505 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
506 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900507 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900508
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100509 .trscer_err_mask = DESC_I_RINT8,
510
Simon Hormane18dbf72013-07-23 10:18:05 +0900511 .apr = 1,
512 .mpr = 1,
513 .tpauser = 1,
514 .hw_swap = 1,
515 .rmiimode = 1,
516};
517
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000518static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000519{
520 struct sh_eth_private *mdp = netdev_priv(ndev);
521
522 switch (mdp->speed) {
523 case 10: /* 10BASE */
524 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
525 break;
526 case 100:/* 100BASE */
527 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000528 break;
529 default:
530 break;
531 }
532}
533
534/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000535static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000536 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000537 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000538
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400539 .register_type = SH_ETH_REG_FAST_SH4,
540
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000541 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
542 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400543 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000544
545 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400546 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
547 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
548 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000549
550 .apr = 1,
551 .mpr = 1,
552 .tpauser = 1,
553 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800554 .rpadir = 1,
555 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000556};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000557
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000558static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000559{
560 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000561
562 switch (mdp->speed) {
563 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000564 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000565 break;
566 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000567 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000568 break;
569 default:
570 break;
571 }
572}
573
574/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000575static struct sh_eth_cpu_data sh7757_data = {
576 .set_duplex = sh_eth_set_duplex,
577 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000578
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400579 .register_type = SH_ETH_REG_FAST_SH4,
580
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000581 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000582
583 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400584 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
585 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
586 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000587
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000588 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000589 .apr = 1,
590 .mpr = 1,
591 .tpauser = 1,
592 .hw_swap = 1,
593 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000594 .rpadir = 1,
595 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000596 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000597};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000598
David S. Millere403d292013-06-07 23:40:41 -0700599#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000600#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
601#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
602static void sh_eth_chip_reset_giga(struct net_device *ndev)
603{
604 int i;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100605 u32 mahr[2], malr[2];
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000606
607 /* save MAHR and MALR */
608 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000609 malr[i] = ioread32((void *)GIGA_MALR(i));
610 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000611 }
612
613 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000614 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000615 mdelay(1);
616
617 /* restore MAHR and MALR */
618 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000619 iowrite32(malr[i], (void *)GIGA_MALR(i));
620 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000621 }
622}
623
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000624static void sh_eth_set_rate_giga(struct net_device *ndev)
625{
626 struct sh_eth_private *mdp = netdev_priv(ndev);
627
628 switch (mdp->speed) {
629 case 10: /* 10BASE */
630 sh_eth_write(ndev, 0x00000000, GECMR);
631 break;
632 case 100:/* 100BASE */
633 sh_eth_write(ndev, 0x00000010, GECMR);
634 break;
635 case 1000: /* 1000BASE */
636 sh_eth_write(ndev, 0x00000020, GECMR);
637 break;
638 default:
639 break;
640 }
641}
642
643/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000644static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000645 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000646 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000647 .set_rate = sh_eth_set_rate_giga,
648
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400649 .register_type = SH_ETH_REG_GIGABIT,
650
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000651 .ecsr_value = ECSR_ICD | ECSR_MPD,
652 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
653 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
654
655 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400656 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
657 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
658 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000659 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000660
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000661 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000662 .apr = 1,
663 .mpr = 1,
664 .tpauser = 1,
665 .bculr = 1,
666 .hw_swap = 1,
667 .rpadir = 1,
668 .rpadir_value = 2 << 16,
669 .no_trimd = 1,
670 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000671 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000672};
673
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000674static void sh_eth_chip_reset(struct net_device *ndev)
675{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000676 struct sh_eth_private *mdp = netdev_priv(ndev);
677
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000678 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000679 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000680 mdelay(1);
681}
682
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000683static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000684{
685 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000686
687 switch (mdp->speed) {
688 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000689 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000690 break;
691 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000692 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000693 break;
694 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000695 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000696 break;
697 default:
698 break;
699 }
700}
701
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000702/* SH7734 */
703static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000704 .chip_reset = sh_eth_chip_reset,
705 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000706 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000707
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400708 .register_type = SH_ETH_REG_GIGABIT,
709
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000710 .ecsr_value = ECSR_ICD | ECSR_MPD,
711 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
712 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
713
714 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400715 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
716 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
717 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000718
719 .apr = 1,
720 .mpr = 1,
721 .tpauser = 1,
722 .bculr = 1,
723 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000724 .no_trimd = 1,
725 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000726 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000727 .hw_crc = 1,
728 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000729};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000730
731/* SH7763 */
732static struct sh_eth_cpu_data sh7763_data = {
733 .chip_reset = sh_eth_chip_reset,
734 .set_duplex = sh_eth_set_duplex,
735 .set_rate = sh_eth_set_rate_gether,
736
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400737 .register_type = SH_ETH_REG_GIGABIT,
738
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000739 .ecsr_value = ECSR_ICD | ECSR_MPD,
740 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
741 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
742
743 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300744 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
745 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000746 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000747
748 .apr = 1,
749 .mpr = 1,
750 .tpauser = 1,
751 .bculr = 1,
752 .hw_swap = 1,
753 .no_trimd = 1,
754 .no_ade = 1,
755 .tsu = 1,
756 .irq_flags = IRQF_SHARED,
757};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000758
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000759static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000760{
761 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000762
763 /* reset device */
764 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
765 mdelay(1);
766
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000767 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000768}
769
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000770/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000771static struct sh_eth_cpu_data r8a7740_data = {
772 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000773 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000774 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000775
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400776 .register_type = SH_ETH_REG_GIGABIT,
777
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000778 .ecsr_value = ECSR_ICD | ECSR_MPD,
779 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
780 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
781
782 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400783 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
784 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
785 EESR_TDE | EESR_ECI,
Simon Hormancc235282013-10-10 14:51:16 +0900786 .fdr_value = 0x0000070f,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000787
788 .apr = 1,
789 .mpr = 1,
790 .tpauser = 1,
791 .bculr = 1,
792 .hw_swap = 1,
Simon Hormancc235282013-10-10 14:51:16 +0900793 .rpadir = 1,
794 .rpadir_value = 2 << 16,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000795 .no_trimd = 1,
796 .no_ade = 1,
797 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000798 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400799 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000800};
801
Simon Hormandb893472014-01-17 09:22:28 +0900802/* R7S72100 */
803static struct sh_eth_cpu_data r7s72100_data = {
804 .chip_reset = sh_eth_chip_reset,
805 .set_duplex = sh_eth_set_duplex,
806
807 .register_type = SH_ETH_REG_FAST_RZ,
808
809 .ecsr_value = ECSR_ICD,
810 .ecsipr_value = ECSIPR_ICDIP,
811 .eesipr_value = 0xff7f009f,
812
813 .tx_check = EESR_TC1 | EESR_FTC,
814 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
815 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
816 EESR_TDE | EESR_ECI,
817 .fdr_value = 0x0000070f,
Simon Hormandb893472014-01-17 09:22:28 +0900818
819 .no_psr = 1,
820 .apr = 1,
821 .mpr = 1,
822 .tpauser = 1,
823 .hw_swap = 1,
824 .rpadir = 1,
825 .rpadir_value = 2 << 16,
826 .no_trimd = 1,
827 .no_ade = 1,
828 .hw_crc = 1,
829 .tsu = 1,
830 .shift_rd0 = 1,
831};
832
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000833static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400834 .register_type = SH_ETH_REG_FAST_SH3_SH2,
835
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000836 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
837
838 .apr = 1,
839 .mpr = 1,
840 .tpauser = 1,
841 .hw_swap = 1,
842};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000843
844static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400845 .register_type = SH_ETH_REG_FAST_SH3_SH2,
846
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000847 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000848 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000849};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000850
851static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
852{
853 if (!cd->ecsr_value)
854 cd->ecsr_value = DEFAULT_ECSR_INIT;
855
856 if (!cd->ecsipr_value)
857 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
858
859 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300860 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000861 DEFAULT_FIFO_F_D_RFD;
862
863 if (!cd->fdr_value)
864 cd->fdr_value = DEFAULT_FDR_INIT;
865
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000866 if (!cd->tx_check)
867 cd->tx_check = DEFAULT_TX_CHECK;
868
869 if (!cd->eesr_err_check)
870 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900871
872 if (!cd->trscer_err_mask)
873 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000874}
875
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000876static int sh_eth_check_reset(struct net_device *ndev)
877{
878 int ret = 0;
879 int cnt = 100;
880
881 while (cnt > 0) {
882 if (!(sh_eth_read(ndev, EDMR) & 0x3))
883 break;
884 mdelay(1);
885 cnt--;
886 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400887 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300888 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000889 ret = -ETIMEDOUT;
890 }
891 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000892}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000893
894static int sh_eth_reset(struct net_device *ndev)
895{
896 struct sh_eth_private *mdp = netdev_priv(ndev);
897 int ret = 0;
898
Simon Hormandb893472014-01-17 09:22:28 +0900899 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000900 sh_eth_write(ndev, EDSR_ENALL, EDSR);
901 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
902 EDMR);
903
904 ret = sh_eth_check_reset(ndev);
905 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100906 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000907
908 /* Table Init */
909 sh_eth_write(ndev, 0x0, TDLAR);
910 sh_eth_write(ndev, 0x0, TDFAR);
911 sh_eth_write(ndev, 0x0, TDFXR);
912 sh_eth_write(ndev, 0x0, TDFFR);
913 sh_eth_write(ndev, 0x0, RDLAR);
914 sh_eth_write(ndev, 0x0, RDFAR);
915 sh_eth_write(ndev, 0x0, RDFXR);
916 sh_eth_write(ndev, 0x0, RDFFR);
917
918 /* Reset HW CRC register */
919 if (mdp->cd->hw_crc)
920 sh_eth_write(ndev, 0x0, CSMR);
921
922 /* Select MII mode */
923 if (mdp->cd->select_mii)
924 sh_eth_select_mii(ndev);
925 } else {
926 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
927 EDMR);
928 mdelay(3);
929 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
930 EDMR);
931 }
932
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000933 return ret;
934}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000935
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000936static void sh_eth_set_receive_align(struct sk_buff *skb)
937{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900938 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000939
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000940 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900941 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000942}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000943
944
Yoshinori Sato71557a32008-08-06 19:49:00 -0400945/* CPU <-> EDMAC endian convert */
946static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
947{
948 switch (mdp->edmac_endian) {
949 case EDMAC_LITTLE_ENDIAN:
950 return cpu_to_le32(x);
951 case EDMAC_BIG_ENDIAN:
952 return cpu_to_be32(x);
953 }
954 return x;
955}
956
957static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
958{
959 switch (mdp->edmac_endian) {
960 case EDMAC_LITTLE_ENDIAN:
961 return le32_to_cpu(x);
962 case EDMAC_BIG_ENDIAN:
963 return be32_to_cpu(x);
964 }
965 return x;
966}
967
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300968/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700969static void update_mac_address(struct net_device *ndev)
970{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000971 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300972 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
973 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000974 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300975 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700976}
977
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300978/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979 *
980 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
981 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
982 * When you want use this device, you must set MAC address in bootloader.
983 *
984 */
Magnus Damm748031f2009-10-09 00:17:14 +0000985static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700986{
Magnus Damm748031f2009-10-09 00:17:14 +0000987 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700988 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000989 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000990 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
991 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
992 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
993 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
994 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
995 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000996 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700997}
998
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100999static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001000{
Simon Hormandb893472014-01-17 09:22:28 +09001001 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001002 return EDTRR_TRNS_GETHER;
1003 else
1004 return EDTRR_TRNS_ETHER;
1005}
1006
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001007struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001008 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001009 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001010 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001011 u32 mmd_msk;/* MMD */
1012 u32 mdo_msk;
1013 u32 mdi_msk;
1014 u32 mdc_msk;
1015};
1016
1017/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001018static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001019{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001020 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001021}
1022
1023/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001024static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001025{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001026 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001027}
1028
1029/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001030static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001031{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001032 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001033}
1034
1035/* Data I/O pin control */
1036static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1037{
1038 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001039
1040 if (bitbang->set_gate)
1041 bitbang->set_gate(bitbang->addr);
1042
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001043 if (bit)
1044 bb_set(bitbang->addr, bitbang->mmd_msk);
1045 else
1046 bb_clr(bitbang->addr, bitbang->mmd_msk);
1047}
1048
1049/* Set bit data*/
1050static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1051{
1052 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1053
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001054 if (bitbang->set_gate)
1055 bitbang->set_gate(bitbang->addr);
1056
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001057 if (bit)
1058 bb_set(bitbang->addr, bitbang->mdo_msk);
1059 else
1060 bb_clr(bitbang->addr, bitbang->mdo_msk);
1061}
1062
1063/* Get bit data*/
1064static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1065{
1066 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001067
1068 if (bitbang->set_gate)
1069 bitbang->set_gate(bitbang->addr);
1070
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071 return bb_read(bitbang->addr, bitbang->mdi_msk);
1072}
1073
1074/* MDC pin control */
1075static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1076{
1077 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1078
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001079 if (bitbang->set_gate)
1080 bitbang->set_gate(bitbang->addr);
1081
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 if (bit)
1083 bb_set(bitbang->addr, bitbang->mdc_msk);
1084 else
1085 bb_clr(bitbang->addr, bitbang->mdc_msk);
1086}
1087
1088/* mdio bus control struct */
1089static struct mdiobb_ops bb_ops = {
1090 .owner = THIS_MODULE,
1091 .set_mdc = sh_mdc_ctrl,
1092 .set_mdio_dir = sh_mmd_ctrl,
1093 .set_mdio_data = sh_set_mdio,
1094 .get_mdio_data = sh_get_mdio,
1095};
1096
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001097/* free skb and descriptor buffer */
1098static void sh_eth_ring_free(struct net_device *ndev)
1099{
1100 struct sh_eth_private *mdp = netdev_priv(ndev);
1101 int i;
1102
1103 /* Free Rx skb ringbuffer */
1104 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001105 for (i = 0; i < mdp->num_rx_ring; i++)
1106 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107 }
1108 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001109 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110
1111 /* Free Tx skb ringbuffer */
1112 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001113 for (i = 0; i < mdp->num_tx_ring; i++)
1114 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115 }
1116 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001117 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001118}
1119
1120/* format skb and descriptor buffer */
1121static void sh_eth_ring_format(struct net_device *ndev)
1122{
1123 struct sh_eth_private *mdp = netdev_priv(ndev);
1124 int i;
1125 struct sk_buff *skb;
1126 struct sh_eth_rxdesc *rxdesc = NULL;
1127 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001128 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1129 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001130 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001131 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001132
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001133 mdp->cur_rx = 0;
1134 mdp->cur_tx = 0;
1135 mdp->dirty_rx = 0;
1136 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001137
1138 memset(mdp->rx_ring, 0, rx_ringsize);
1139
1140 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001141 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001142 /* skb */
1143 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001144 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001145 if (skb == NULL)
1146 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001147 sh_eth_set_receive_align(skb);
1148
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001149 /* RX descriptor */
1150 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001151 /* The size of the buffer is a multiple of 32 bytes. */
1152 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 32);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001153 dma_addr = dma_map_single(&ndev->dev, skb->data,
1154 rxdesc->buffer_length,
1155 DMA_FROM_DEVICE);
1156 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1157 kfree_skb(skb);
1158 break;
1159 }
1160 mdp->rx_skbuff[i] = skb;
1161 rxdesc->addr = dma_addr;
Yoshinori Sato71557a32008-08-06 19:49:00 -04001162 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001164 /* Rx descriptor address set */
1165 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001166 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001167 if (sh_eth_is_gether(mdp) ||
1168 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001169 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001170 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001171 }
1172
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001173 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001174
1175 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc2380412015-11-03 01:28:07 +03001176 rxdesc->status |= cpu_to_edmac(mdp, RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001177
1178 memset(mdp->tx_ring, 0, tx_ringsize);
1179
1180 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001181 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001182 mdp->tx_skbuff[i] = NULL;
1183 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001184 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001185 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001186 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001187 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001188 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001189 if (sh_eth_is_gether(mdp) ||
1190 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001191 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001192 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001193 }
1194
Yoshinori Sato71557a32008-08-06 19:49:00 -04001195 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001196}
1197
1198/* Get skb and descriptor buffer */
1199static int sh_eth_ring_init(struct net_device *ndev)
1200{
1201 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001202 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001204 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001205 * card needs room to do 8 byte alignment, +2 so we can reserve
1206 * the first 2 bytes, and +16 gets room for the status word from the
1207 * card.
1208 */
1209 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1210 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001211 if (mdp->cd->rpadir)
1212 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001213
1214 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001215 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1216 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001217 if (!mdp->rx_skbuff)
1218 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001220 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1221 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001222 if (!mdp->tx_skbuff)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001223 goto skb_ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001224
1225 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001226 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001227 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001228 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001229 if (!mdp->rx_ring)
Sergei Shtylyovb61ed8f2015-10-31 02:06:29 +03001230 goto skb_ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231
1232 mdp->dirty_rx = 0;
1233
1234 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001235 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001236 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001237 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001238 if (!mdp->tx_ring)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001239 goto desc_ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001240 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001241
1242desc_ring_free:
1243 /* free DMA buffer */
1244 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1245
1246skb_ring_free:
1247 /* Free Rx and Tx skb ring buffer */
1248 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001249 mdp->tx_ring = NULL;
1250 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001251
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001252 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253}
1254
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001255static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1256{
1257 int ringsize;
1258
1259 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001260 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001261 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1262 mdp->rx_desc_dma);
1263 mdp->rx_ring = NULL;
1264 }
1265
1266 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001267 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001268 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1269 mdp->tx_desc_dma);
1270 mdp->tx_ring = NULL;
1271 }
1272}
1273
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001274static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001275{
1276 int ret = 0;
1277 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 u32 val;
1279
1280 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001281 ret = sh_eth_reset(ndev);
1282 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001283 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001284
Simon Horman55754f12013-07-23 10:18:04 +09001285 if (mdp->cd->rmiimode)
1286 sh_eth_write(ndev, 0x1, RMIIMODE);
1287
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001288 /* Descriptor format */
1289 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001290 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001291 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292
1293 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001294 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001295
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001296#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001297 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001298 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001299 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001300#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001301 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001302
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001303 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001304 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1305 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001306
Ben Dooks530aa2d2014-06-03 12:21:13 +01001307 /* Frame recv control (enable multiple-packets per rx irq) */
1308 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001309
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001310 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001311
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001312 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001313 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001314
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001315 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001316
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001317 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001318 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001319
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001320 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001321 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1322 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001323
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001324 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001325 if (start) {
1326 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001327 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001328 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001329
1330 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001331 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001332 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1333
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001334 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001335
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001336 if (mdp->cd->set_rate)
1337 mdp->cd->set_rate(ndev);
1338
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001339 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001340 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001341
1342 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001343 if (start)
1344 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001345
1346 /* Set MAC address */
1347 update_mac_address(ndev);
1348
1349 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001350 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001351 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001352 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001353 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001354 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001355 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001356
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001357 if (start) {
1358 /* Setting the Rx mode will start the Rx process. */
1359 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001360
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001361 netif_start_queue(ndev);
1362 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363
1364 return ret;
1365}
1366
Ben Hutchings740c7f32015-01-27 00:49:32 +00001367static void sh_eth_dev_exit(struct net_device *ndev)
1368{
1369 struct sh_eth_private *mdp = netdev_priv(ndev);
1370 int i;
1371
1372 /* Deactivate all TX descriptors, so DMA should stop at next
1373 * packet boundary if it's currently running
1374 */
1375 for (i = 0; i < mdp->num_tx_ring; i++)
1376 mdp->tx_ring[i].status &= ~cpu_to_edmac(mdp, TD_TACT);
1377
1378 /* Disable TX FIFO egress to MAC */
1379 sh_eth_rcv_snd_disable(ndev);
1380
1381 /* Stop RX DMA at next packet boundary */
1382 sh_eth_write(ndev, 0, EDRRR);
1383
1384 /* Aside from TX DMA, we can't tell when the hardware is
1385 * really stopped, so we need to reset to make sure.
1386 * Before doing that, wait for long enough to *probably*
1387 * finish transmitting the last packet and poll stats.
1388 */
1389 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1390 sh_eth_get_stats(ndev);
1391 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001392
1393 /* Set MAC address again */
1394 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001395}
1396
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001397/* free Tx skb function */
1398static int sh_eth_txfree(struct net_device *ndev)
1399{
1400 struct sh_eth_private *mdp = netdev_priv(ndev);
1401 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001402 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001403 int entry = 0;
1404
1405 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001406 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001408 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001409 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001410 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001411 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001412 netif_info(mdp, tx_done, ndev,
1413 "tx entry %d status 0x%08x\n",
1414 entry, edmac_to_cpu(mdp, txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001415 /* Free the original skb. */
1416 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001417 dma_unmap_single(&ndev->dev, txdesc->addr,
1418 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001419 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1420 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001421 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001423 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001424 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001425 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001427 ndev->stats.tx_packets++;
1428 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001429 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001430 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431}
1432
1433/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001434static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435{
1436 struct sh_eth_private *mdp = netdev_priv(ndev);
1437 struct sh_eth_rxdesc *rxdesc;
1438
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001439 int entry = mdp->cur_rx % mdp->num_rx_ring;
1440 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001441 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001442 struct sk_buff *skb;
1443 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001444 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001445 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001446 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001447
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001448 boguscnt = min(boguscnt, *quota);
1449 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001450 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001451 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001452 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001453 dma_rmb();
Yoshinori Sato71557a32008-08-06 19:49:00 -04001454 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455 pkt_len = rxdesc->frame_length;
1456
1457 if (--boguscnt < 0)
1458 break;
1459
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001460 netif_info(mdp, rx_status, ndev,
1461 "rx entry %d status 0x%08x len %d\n",
1462 entry, desc_status, pkt_len);
1463
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001465 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001467 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001468 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001469 * bit 0. However, in case of the R8A7740 and R7S72100
1470 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001471 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001472 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001473 if (mdp->cd->shift_rd0)
1474 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001475
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001476 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1477 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001478 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001480 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001481 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001482 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001483 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001484 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001485 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001486 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001487 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001488 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001489 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001490 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001491 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001492 if (!mdp->cd->hw_swap)
1493 sh_eth_soft_swap(
1494 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1495 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001496 skb = mdp->rx_skbuff[entry];
1497 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001498 if (mdp->cd->rpadir)
1499 skb_reserve(skb, NET_IP_ALIGN);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001500 dma_unmap_single(&ndev->dev, rxdesc->addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001501 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001502 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001503 skb_put(skb, pkt_len);
1504 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001505 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001506 ndev->stats.rx_packets++;
1507 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001508 if (desc_status & RD_RFS8)
1509 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001510 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001511 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001512 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513 }
1514
1515 /* Refill the Rx ring buffers. */
1516 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001517 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001519 /* The size of the buffer is 32 byte boundary. */
1520 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 32);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001521
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001523 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524 if (skb == NULL)
1525 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001526 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001527 dma_addr = dma_map_single(&ndev->dev, skb->data,
1528 rxdesc->buffer_length,
1529 DMA_FROM_DEVICE);
1530 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1531 kfree_skb(skb);
1532 break;
1533 }
1534 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001535
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001536 skb_checksum_none_assert(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001537 rxdesc->addr = dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001539 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001540 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001541 rxdesc->status |=
Sergei Shtylyovc2380412015-11-03 01:28:07 +03001542 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001543 else
1544 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001545 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001546 }
1547
1548 /* Restart Rx engine if stopped. */
1549 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001550 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001551 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001552 if (intr_status & EESR_RDE &&
1553 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001554 u32 count = (sh_eth_read(ndev, RDFAR) -
1555 sh_eth_read(ndev, RDLAR)) >> 4;
1556
1557 mdp->cur_rx = count;
1558 mdp->dirty_rx = count;
1559 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001560 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001561 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001562
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001563 *quota -= limit - boguscnt - 1;
1564
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001565 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566}
1567
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001568static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001569{
1570 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001571 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1572 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001573}
1574
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001575static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001576{
1577 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001578 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1579 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001580}
1581
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582/* error control function */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001583static void sh_eth_error(struct net_device *ndev, u32 intr_status)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584{
1585 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001586 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001587 u32 link_stat;
1588 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001589
1590 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001591 felic_stat = sh_eth_read(ndev, ECSR);
1592 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001593 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001594 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 if (felic_stat & ECSR_LCHNG) {
1596 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001597 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001598 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001599 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001600 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001601 if (mdp->ether_link_active_low)
1602 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001603 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001604 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001605 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001606 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001608 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001609 ~DMAC_M_ECI, EESIPR);
1610 /* clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001611 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001612 ECSR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001613 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001614 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001615 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001616 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 }
1618 }
1619 }
1620
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001621ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001622 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001623 /* Unused write back interrupt */
1624 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001625 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001626 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001627 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628 }
1629
1630 if (intr_status & EESR_RABT) {
1631 /* Receive Abort int */
1632 if (intr_status & EESR_RFRMER) {
1633 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001634 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001635 }
1636 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001637
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001638 if (intr_status & EESR_TDE) {
1639 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001640 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001641 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001642 }
1643
1644 if (intr_status & EESR_TFE) {
1645 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001646 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001647 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648 }
1649
1650 if (intr_status & EESR_RDE) {
1651 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001652 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001654
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001655 if (intr_status & EESR_RFE) {
1656 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001657 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001658 }
1659
1660 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1661 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001662 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001663 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001664 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001665
1666 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1667 if (mdp->cd->no_ade)
1668 mask &= ~EESR_ADE;
1669 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001670 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001671 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001672
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001673 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001674 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1675 intr_status, mdp->cur_tx, mdp->dirty_tx,
1676 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001677 /* dirty buffer free */
1678 sh_eth_txfree(ndev);
1679
1680 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001681 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001682 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001683 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001684 }
1685 /* wakeup */
1686 netif_wake_queue(ndev);
1687 }
1688}
1689
1690static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1691{
1692 struct net_device *ndev = netdev;
1693 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001694 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001695 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001696 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001697
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001698 spin_lock(&mdp->lock);
1699
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001700 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001701 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001702 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1703 * enabled since it's the one that comes thru regardless of the mask,
1704 * and we need to fully handle it in sh_eth_error() in order to quench
1705 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1706 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001707 intr_enable = sh_eth_read(ndev, EESIPR);
1708 intr_status &= intr_enable | DMAC_M_ECI;
1709 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001710 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001711 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001712 goto out;
1713
1714 if (!likely(mdp->irq_enabled)) {
1715 sh_eth_write(ndev, 0, EESIPR);
1716 goto out;
1717 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001718
Sergei Shtylyov37191092013-06-19 23:30:23 +04001719 if (intr_status & EESR_RX_CHECK) {
1720 if (napi_schedule_prep(&mdp->napi)) {
1721 /* Mask Rx interrupts */
1722 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1723 EESIPR);
1724 __napi_schedule(&mdp->napi);
1725 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001726 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001727 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001728 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001729 }
1730 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001731
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001732 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001733 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001734 /* Clear Tx interrupts */
1735 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1736
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001737 sh_eth_txfree(ndev);
1738 netif_wake_queue(ndev);
1739 }
1740
Sergei Shtylyov37191092013-06-19 23:30:23 +04001741 if (intr_status & cd->eesr_err_check) {
1742 /* Clear error interrupts */
1743 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1744
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001745 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001746 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001747
Ben Hutchings283e38d2015-01-22 12:44:08 +00001748out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749 spin_unlock(&mdp->lock);
1750
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001751 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001752}
1753
Sergei Shtylyov37191092013-06-19 23:30:23 +04001754static int sh_eth_poll(struct napi_struct *napi, int budget)
1755{
1756 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1757 napi);
1758 struct net_device *ndev = napi->dev;
1759 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001760 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001761
1762 for (;;) {
1763 intr_status = sh_eth_read(ndev, EESR);
1764 if (!(intr_status & EESR_RX_CHECK))
1765 break;
1766 /* Clear Rx interrupts */
1767 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1768
1769 if (sh_eth_rx(ndev, intr_status, &quota))
1770 goto out;
1771 }
1772
1773 napi_complete(napi);
1774
1775 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001776 if (mdp->irq_enabled)
1777 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001778out:
1779 return budget - quota;
1780}
1781
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001782/* PHY state control function */
1783static void sh_eth_adjust_link(struct net_device *ndev)
1784{
1785 struct sh_eth_private *mdp = netdev_priv(ndev);
1786 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001787 int new_state = 0;
1788
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001789 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001790 if (phydev->duplex != mdp->duplex) {
1791 new_state = 1;
1792 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001793 if (mdp->cd->set_duplex)
1794 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001795 }
1796
1797 if (phydev->speed != mdp->speed) {
1798 new_state = 1;
1799 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001800 if (mdp->cd->set_rate)
1801 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001802 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001803 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001804 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001805 sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
1806 ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001807 new_state = 1;
1808 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001809 if (mdp->cd->no_psr || mdp->no_ether_link)
1810 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001811 }
1812 } else if (mdp->link) {
1813 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001814 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001815 mdp->speed = 0;
1816 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001817 if (mdp->cd->no_psr || mdp->no_ether_link)
1818 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001819 }
1820
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001821 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001822 phy_print_status(phydev);
1823}
1824
1825/* PHY init function */
1826static int sh_eth_phy_init(struct net_device *ndev)
1827{
Ben Dooks702eca02014-03-12 17:47:40 +00001828 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001829 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001830 struct phy_device *phydev = NULL;
1831
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001832 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001833 mdp->speed = 0;
1834 mdp->duplex = -1;
1835
1836 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001837 if (np) {
1838 struct device_node *pn;
1839
1840 pn = of_parse_phandle(np, "phy-handle", 0);
1841 phydev = of_phy_connect(ndev, pn,
1842 sh_eth_adjust_link, 0,
1843 mdp->phy_interface);
1844
1845 if (!phydev)
1846 phydev = ERR_PTR(-ENOENT);
1847 } else {
1848 char phy_id[MII_BUS_ID_SIZE + 3];
1849
1850 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1851 mdp->mii_bus->id, mdp->phy_id);
1852
1853 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1854 mdp->phy_interface);
1855 }
1856
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001857 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001858 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001859 return PTR_ERR(phydev);
1860 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001861
Sergei Shtylyovda246852014-03-15 03:29:14 +03001862 netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
1863 phydev->addr, phydev->irq, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001864
1865 mdp->phydev = phydev;
1866
1867 return 0;
1868}
1869
1870/* PHY control start function */
1871static int sh_eth_phy_start(struct net_device *ndev)
1872{
1873 struct sh_eth_private *mdp = netdev_priv(ndev);
1874 int ret;
1875
1876 ret = sh_eth_phy_init(ndev);
1877 if (ret)
1878 return ret;
1879
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001880 phy_start(mdp->phydev);
1881
1882 return 0;
1883}
1884
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001885static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001886 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001887{
1888 struct sh_eth_private *mdp = netdev_priv(ndev);
1889 unsigned long flags;
1890 int ret;
1891
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001892 if (!mdp->phydev)
1893 return -ENODEV;
1894
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001895 spin_lock_irqsave(&mdp->lock, flags);
1896 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1897 spin_unlock_irqrestore(&mdp->lock, flags);
1898
1899 return ret;
1900}
1901
1902static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001903 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001904{
1905 struct sh_eth_private *mdp = netdev_priv(ndev);
1906 unsigned long flags;
1907 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001908
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001909 if (!mdp->phydev)
1910 return -ENODEV;
1911
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001912 spin_lock_irqsave(&mdp->lock, flags);
1913
1914 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001915 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001916
1917 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1918 if (ret)
1919 goto error_exit;
1920
1921 if (ecmd->duplex == DUPLEX_FULL)
1922 mdp->duplex = 1;
1923 else
1924 mdp->duplex = 0;
1925
1926 if (mdp->cd->set_duplex)
1927 mdp->cd->set_duplex(ndev);
1928
1929error_exit:
1930 mdelay(1);
1931
1932 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001933 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001934
1935 spin_unlock_irqrestore(&mdp->lock, flags);
1936
1937 return ret;
1938}
1939
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001940/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1941 * version must be bumped as well. Just adding registers up to that
1942 * limit is fine, as long as the existing register indices don't
1943 * change.
1944 */
1945#define SH_ETH_REG_DUMP_VERSION 1
1946#define SH_ETH_REG_DUMP_MAX_REGS 256
1947
1948static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1949{
1950 struct sh_eth_private *mdp = netdev_priv(ndev);
1951 struct sh_eth_cpu_data *cd = mdp->cd;
1952 u32 *valid_map;
1953 size_t len;
1954
1955 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1956
1957 /* Dump starts with a bitmap that tells ethtool which
1958 * registers are defined for this chip.
1959 */
1960 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1961 if (buf) {
1962 valid_map = buf;
1963 buf += len;
1964 } else {
1965 valid_map = NULL;
1966 }
1967
1968 /* Add a register to the dump, if it has a defined offset.
1969 * This automatically skips most undefined registers, but for
1970 * some it is also necessary to check a capability flag in
1971 * struct sh_eth_cpu_data.
1972 */
1973#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1974#define add_reg_from(reg, read_expr) do { \
1975 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1976 if (buf) { \
1977 mark_reg_valid(reg); \
1978 *buf++ = read_expr; \
1979 } \
1980 ++len; \
1981 } \
1982 } while (0)
1983#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1984#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1985
1986 add_reg(EDSR);
1987 add_reg(EDMR);
1988 add_reg(EDTRR);
1989 add_reg(EDRRR);
1990 add_reg(EESR);
1991 add_reg(EESIPR);
1992 add_reg(TDLAR);
1993 add_reg(TDFAR);
1994 add_reg(TDFXR);
1995 add_reg(TDFFR);
1996 add_reg(RDLAR);
1997 add_reg(RDFAR);
1998 add_reg(RDFXR);
1999 add_reg(RDFFR);
2000 add_reg(TRSCER);
2001 add_reg(RMFCR);
2002 add_reg(TFTR);
2003 add_reg(FDR);
2004 add_reg(RMCR);
2005 add_reg(TFUCR);
2006 add_reg(RFOCR);
2007 if (cd->rmiimode)
2008 add_reg(RMIIMODE);
2009 add_reg(FCFTR);
2010 if (cd->rpadir)
2011 add_reg(RPADIR);
2012 if (!cd->no_trimd)
2013 add_reg(TRIMD);
2014 add_reg(ECMR);
2015 add_reg(ECSR);
2016 add_reg(ECSIPR);
2017 add_reg(PIR);
2018 if (!cd->no_psr)
2019 add_reg(PSR);
2020 add_reg(RDMLR);
2021 add_reg(RFLR);
2022 add_reg(IPGR);
2023 if (cd->apr)
2024 add_reg(APR);
2025 if (cd->mpr)
2026 add_reg(MPR);
2027 add_reg(RFCR);
2028 add_reg(RFCF);
2029 if (cd->tpauser)
2030 add_reg(TPAUSER);
2031 add_reg(TPAUSECR);
2032 add_reg(GECMR);
2033 if (cd->bculr)
2034 add_reg(BCULR);
2035 add_reg(MAHR);
2036 add_reg(MALR);
2037 add_reg(TROCR);
2038 add_reg(CDCR);
2039 add_reg(LCCR);
2040 add_reg(CNDCR);
2041 add_reg(CEFCR);
2042 add_reg(FRECR);
2043 add_reg(TSFRCR);
2044 add_reg(TLFRCR);
2045 add_reg(CERCR);
2046 add_reg(CEECR);
2047 add_reg(MAFCR);
2048 if (cd->rtrate)
2049 add_reg(RTRATE);
2050 if (cd->hw_crc)
2051 add_reg(CSMR);
2052 if (cd->select_mii)
2053 add_reg(RMII_MII);
2054 add_reg(ARSTR);
2055 if (cd->tsu) {
2056 add_tsu_reg(TSU_CTRST);
2057 add_tsu_reg(TSU_FWEN0);
2058 add_tsu_reg(TSU_FWEN1);
2059 add_tsu_reg(TSU_FCM);
2060 add_tsu_reg(TSU_BSYSL0);
2061 add_tsu_reg(TSU_BSYSL1);
2062 add_tsu_reg(TSU_PRISL0);
2063 add_tsu_reg(TSU_PRISL1);
2064 add_tsu_reg(TSU_FWSL0);
2065 add_tsu_reg(TSU_FWSL1);
2066 add_tsu_reg(TSU_FWSLC);
2067 add_tsu_reg(TSU_QTAG0);
2068 add_tsu_reg(TSU_QTAG1);
2069 add_tsu_reg(TSU_QTAGM0);
2070 add_tsu_reg(TSU_QTAGM1);
2071 add_tsu_reg(TSU_FWSR);
2072 add_tsu_reg(TSU_FWINMK);
2073 add_tsu_reg(TSU_ADQT0);
2074 add_tsu_reg(TSU_ADQT1);
2075 add_tsu_reg(TSU_VTAG0);
2076 add_tsu_reg(TSU_VTAG1);
2077 add_tsu_reg(TSU_ADSBSY);
2078 add_tsu_reg(TSU_TEN);
2079 add_tsu_reg(TSU_POST1);
2080 add_tsu_reg(TSU_POST2);
2081 add_tsu_reg(TSU_POST3);
2082 add_tsu_reg(TSU_POST4);
2083 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2084 /* This is the start of a table, not just a single
2085 * register.
2086 */
2087 if (buf) {
2088 unsigned int i;
2089
2090 mark_reg_valid(TSU_ADRH0);
2091 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2092 *buf++ = ioread32(
2093 mdp->tsu_addr +
2094 mdp->reg_offset[TSU_ADRH0] +
2095 i * 4);
2096 }
2097 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2098 }
2099 }
2100
2101#undef mark_reg_valid
2102#undef add_reg_from
2103#undef add_reg
2104#undef add_tsu_reg
2105
2106 return len * 4;
2107}
2108
2109static int sh_eth_get_regs_len(struct net_device *ndev)
2110{
2111 return __sh_eth_get_regs(ndev, NULL);
2112}
2113
2114static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2115 void *buf)
2116{
2117 struct sh_eth_private *mdp = netdev_priv(ndev);
2118
2119 regs->version = SH_ETH_REG_DUMP_VERSION;
2120
2121 pm_runtime_get_sync(&mdp->pdev->dev);
2122 __sh_eth_get_regs(ndev, buf);
2123 pm_runtime_put_sync(&mdp->pdev->dev);
2124}
2125
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002126static int sh_eth_nway_reset(struct net_device *ndev)
2127{
2128 struct sh_eth_private *mdp = netdev_priv(ndev);
2129 unsigned long flags;
2130 int ret;
2131
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002132 if (!mdp->phydev)
2133 return -ENODEV;
2134
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002135 spin_lock_irqsave(&mdp->lock, flags);
2136 ret = phy_start_aneg(mdp->phydev);
2137 spin_unlock_irqrestore(&mdp->lock, flags);
2138
2139 return ret;
2140}
2141
2142static u32 sh_eth_get_msglevel(struct net_device *ndev)
2143{
2144 struct sh_eth_private *mdp = netdev_priv(ndev);
2145 return mdp->msg_enable;
2146}
2147
2148static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2149{
2150 struct sh_eth_private *mdp = netdev_priv(ndev);
2151 mdp->msg_enable = value;
2152}
2153
2154static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2155 "rx_current", "tx_current",
2156 "rx_dirty", "tx_dirty",
2157};
2158#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2159
2160static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2161{
2162 switch (sset) {
2163 case ETH_SS_STATS:
2164 return SH_ETH_STATS_LEN;
2165 default:
2166 return -EOPNOTSUPP;
2167 }
2168}
2169
2170static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002171 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002172{
2173 struct sh_eth_private *mdp = netdev_priv(ndev);
2174 int i = 0;
2175
2176 /* device-specific stats */
2177 data[i++] = mdp->cur_rx;
2178 data[i++] = mdp->cur_tx;
2179 data[i++] = mdp->dirty_rx;
2180 data[i++] = mdp->dirty_tx;
2181}
2182
2183static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2184{
2185 switch (stringset) {
2186 case ETH_SS_STATS:
2187 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002188 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002189 break;
2190 }
2191}
2192
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002193static void sh_eth_get_ringparam(struct net_device *ndev,
2194 struct ethtool_ringparam *ring)
2195{
2196 struct sh_eth_private *mdp = netdev_priv(ndev);
2197
2198 ring->rx_max_pending = RX_RING_MAX;
2199 ring->tx_max_pending = TX_RING_MAX;
2200 ring->rx_pending = mdp->num_rx_ring;
2201 ring->tx_pending = mdp->num_tx_ring;
2202}
2203
2204static int sh_eth_set_ringparam(struct net_device *ndev,
2205 struct ethtool_ringparam *ring)
2206{
2207 struct sh_eth_private *mdp = netdev_priv(ndev);
2208 int ret;
2209
2210 if (ring->tx_pending > TX_RING_MAX ||
2211 ring->rx_pending > RX_RING_MAX ||
2212 ring->tx_pending < TX_RING_MIN ||
2213 ring->rx_pending < RX_RING_MIN)
2214 return -EINVAL;
2215 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2216 return -EINVAL;
2217
2218 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002219 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002220 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002221
Ben Hutchings283e38d2015-01-22 12:44:08 +00002222 /* Serialise with the interrupt handler and NAPI, then
2223 * disable interrupts. We have to clear the
2224 * irq_enabled flag first to ensure that interrupts
2225 * won't be re-enabled.
2226 */
2227 mdp->irq_enabled = false;
2228 synchronize_irq(ndev->irq);
2229 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002230 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002231
Ben Hutchings740c7f32015-01-27 00:49:32 +00002232 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002233
Ben Hutchings084236d2015-01-22 12:41:34 +00002234 /* Free all the skbuffs in the Rx queue. */
2235 sh_eth_ring_free(ndev);
2236 /* Free DMA buffer */
2237 sh_eth_free_dma_buffer(mdp);
2238 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002239
2240 /* Set new parameters */
2241 mdp->num_rx_ring = ring->rx_pending;
2242 mdp->num_tx_ring = ring->tx_pending;
2243
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002244 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002245 ret = sh_eth_ring_init(ndev);
2246 if (ret < 0) {
2247 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2248 __func__);
2249 return ret;
2250 }
2251 ret = sh_eth_dev_init(ndev, false);
2252 if (ret < 0) {
2253 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2254 __func__);
2255 return ret;
2256 }
2257
Ben Hutchings283e38d2015-01-22 12:44:08 +00002258 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002259 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
2260 /* Setting the Rx mode will start the Rx process. */
2261 sh_eth_write(ndev, EDRRR_R, EDRRR);
Ben Hutchingsbd888912015-01-22 12:40:25 +00002262 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002263 }
2264
2265 return 0;
2266}
2267
stephen hemminger9b07be42012-01-04 12:59:49 +00002268static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002269 .get_settings = sh_eth_get_settings,
2270 .set_settings = sh_eth_set_settings,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002271 .get_regs_len = sh_eth_get_regs_len,
2272 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002273 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002274 .get_msglevel = sh_eth_get_msglevel,
2275 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002276 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002277 .get_strings = sh_eth_get_strings,
2278 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2279 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002280 .get_ringparam = sh_eth_get_ringparam,
2281 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002282};
2283
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002284/* network device open function */
2285static int sh_eth_open(struct net_device *ndev)
2286{
2287 int ret = 0;
2288 struct sh_eth_private *mdp = netdev_priv(ndev);
2289
Magnus Dammbcd51492009-10-09 00:20:04 +00002290 pm_runtime_get_sync(&mdp->pdev->dev);
2291
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002292 napi_enable(&mdp->napi);
2293
Joe Perchesa0607fd2009-11-18 23:29:17 -08002294 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002295 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002296 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002297 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002298 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002299 }
2300
2301 /* Descriptor set */
2302 ret = sh_eth_ring_init(ndev);
2303 if (ret)
2304 goto out_free_irq;
2305
2306 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002307 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002308 if (ret)
2309 goto out_free_irq;
2310
2311 /* PHY control start*/
2312 ret = sh_eth_phy_start(ndev);
2313 if (ret)
2314 goto out_free_irq;
2315
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002316 mdp->is_opened = 1;
2317
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002318 return ret;
2319
2320out_free_irq:
2321 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002322out_napi_off:
2323 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002324 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002325 return ret;
2326}
2327
2328/* Timeout function */
2329static void sh_eth_tx_timeout(struct net_device *ndev)
2330{
2331 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002332 struct sh_eth_rxdesc *rxdesc;
2333 int i;
2334
2335 netif_stop_queue(ndev);
2336
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002337 netif_err(mdp, timer, ndev,
2338 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002339 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002340
2341 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002342 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002343
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002344 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002345 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002346 rxdesc = &mdp->rx_ring[i];
2347 rxdesc->status = 0;
2348 rxdesc->addr = 0xBADF00D0;
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002349 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002350 mdp->rx_skbuff[i] = NULL;
2351 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002352 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002353 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002354 mdp->tx_skbuff[i] = NULL;
2355 }
2356
2357 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002358 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002359}
2360
2361/* Packet transmit function */
2362static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2363{
2364 struct sh_eth_private *mdp = netdev_priv(ndev);
2365 struct sh_eth_txdesc *txdesc;
2366 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002367 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002368
2369 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002370 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002371 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002372 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002373 netif_stop_queue(ndev);
2374 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002375 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002376 }
2377 }
2378 spin_unlock_irqrestore(&mdp->lock, flags);
2379
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002380 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002381 return NETDEV_TX_OK;
2382
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002383 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002384 mdp->tx_skbuff[entry] = skb;
2385 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002386 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002387 if (!mdp->cd->hw_swap)
2388 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
2389 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00002390 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2391 DMA_TO_DEVICE);
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002392 if (dma_mapping_error(&ndev->dev, txdesc->addr)) {
2393 kfree_skb(skb);
2394 return NETDEV_TX_OK;
2395 }
Ben Hutchingseebfb642015-01-22 12:40:13 +00002396 txdesc->buffer_length = skb->len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002397
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002398 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002399 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04002400 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002401 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04002402 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002403
2404 mdp->cur_tx++;
2405
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002406 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2407 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002408
Patrick McHardy6ed10652009-06-23 06:03:08 +00002409 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002410}
2411
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002412/* The statistics registers have write-clear behaviour, which means we
2413 * will lose any increment between the read and write. We mitigate
2414 * this by only clearing when we read a non-zero value, so we will
2415 * never falsely report a total of zero.
2416 */
2417static void
2418sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2419{
2420 u32 delta = sh_eth_read(ndev, reg);
2421
2422 if (delta) {
2423 *stat += delta;
2424 sh_eth_write(ndev, 0, reg);
2425 }
2426}
2427
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002428static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2429{
2430 struct sh_eth_private *mdp = netdev_priv(ndev);
2431
2432 if (sh_eth_is_rz_fast_ether(mdp))
2433 return &ndev->stats;
2434
2435 if (!mdp->is_opened)
2436 return &ndev->stats;
2437
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002438 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2439 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2440 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002441
2442 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002443 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2444 CERCR);
2445 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2446 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002447 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002448 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2449 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002450 }
2451
2452 return &ndev->stats;
2453}
2454
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002455/* device close function */
2456static int sh_eth_close(struct net_device *ndev)
2457{
2458 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002459
2460 netif_stop_queue(ndev);
2461
Ben Hutchings283e38d2015-01-22 12:44:08 +00002462 /* Serialise with the interrupt handler and NAPI, then disable
2463 * interrupts. We have to clear the irq_enabled flag first to
2464 * ensure that interrupts won't be re-enabled.
2465 */
2466 mdp->irq_enabled = false;
2467 synchronize_irq(ndev->irq);
2468 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002469 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002470
Ben Hutchings740c7f32015-01-27 00:49:32 +00002471 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002472
2473 /* PHY Disconnect */
2474 if (mdp->phydev) {
2475 phy_stop(mdp->phydev);
2476 phy_disconnect(mdp->phydev);
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002477 mdp->phydev = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478 }
2479
2480 free_irq(ndev->irq, ndev);
2481
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002482 /* Free all the skbuffs in the Rx queue. */
2483 sh_eth_ring_free(ndev);
2484
2485 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002486 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002487
Magnus Dammbcd51492009-10-09 00:20:04 +00002488 pm_runtime_put_sync(&mdp->pdev->dev);
2489
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002490 mdp->is_opened = 0;
2491
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002492 return 0;
2493}
2494
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002495/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002496static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002497{
2498 struct sh_eth_private *mdp = netdev_priv(ndev);
2499 struct phy_device *phydev = mdp->phydev;
2500
2501 if (!netif_running(ndev))
2502 return -EINVAL;
2503
2504 if (!phydev)
2505 return -ENODEV;
2506
Richard Cochran28b04112010-07-17 08:48:55 +00002507 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002508}
2509
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002510/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2511static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2512 int entry)
2513{
2514 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2515}
2516
2517static u32 sh_eth_tsu_get_post_mask(int entry)
2518{
2519 return 0x0f << (28 - ((entry % 8) * 4));
2520}
2521
2522static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2523{
2524 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2525}
2526
2527static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2528 int entry)
2529{
2530 struct sh_eth_private *mdp = netdev_priv(ndev);
2531 u32 tmp;
2532 void *reg_offset;
2533
2534 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2535 tmp = ioread32(reg_offset);
2536 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2537}
2538
2539static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2540 int entry)
2541{
2542 struct sh_eth_private *mdp = netdev_priv(ndev);
2543 u32 post_mask, ref_mask, tmp;
2544 void *reg_offset;
2545
2546 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2547 post_mask = sh_eth_tsu_get_post_mask(entry);
2548 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2549
2550 tmp = ioread32(reg_offset);
2551 iowrite32(tmp & ~post_mask, reg_offset);
2552
2553 /* If other port enables, the function returns "true" */
2554 return tmp & ref_mask;
2555}
2556
2557static int sh_eth_tsu_busy(struct net_device *ndev)
2558{
2559 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2560 struct sh_eth_private *mdp = netdev_priv(ndev);
2561
2562 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2563 udelay(10);
2564 timeout--;
2565 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002566 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002567 return -ETIMEDOUT;
2568 }
2569 }
2570
2571 return 0;
2572}
2573
2574static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2575 const u8 *addr)
2576{
2577 u32 val;
2578
2579 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2580 iowrite32(val, reg);
2581 if (sh_eth_tsu_busy(ndev) < 0)
2582 return -EBUSY;
2583
2584 val = addr[4] << 8 | addr[5];
2585 iowrite32(val, reg + 4);
2586 if (sh_eth_tsu_busy(ndev) < 0)
2587 return -EBUSY;
2588
2589 return 0;
2590}
2591
2592static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2593{
2594 u32 val;
2595
2596 val = ioread32(reg);
2597 addr[0] = (val >> 24) & 0xff;
2598 addr[1] = (val >> 16) & 0xff;
2599 addr[2] = (val >> 8) & 0xff;
2600 addr[3] = val & 0xff;
2601 val = ioread32(reg + 4);
2602 addr[4] = (val >> 8) & 0xff;
2603 addr[5] = val & 0xff;
2604}
2605
2606
2607static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2608{
2609 struct sh_eth_private *mdp = netdev_priv(ndev);
2610 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2611 int i;
2612 u8 c_addr[ETH_ALEN];
2613
2614 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2615 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002616 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002617 return i;
2618 }
2619
2620 return -ENOENT;
2621}
2622
2623static int sh_eth_tsu_find_empty(struct net_device *ndev)
2624{
2625 u8 blank[ETH_ALEN];
2626 int entry;
2627
2628 memset(blank, 0, sizeof(blank));
2629 entry = sh_eth_tsu_find_entry(ndev, blank);
2630 return (entry < 0) ? -ENOMEM : entry;
2631}
2632
2633static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2634 int entry)
2635{
2636 struct sh_eth_private *mdp = netdev_priv(ndev);
2637 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2638 int ret;
2639 u8 blank[ETH_ALEN];
2640
2641 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2642 ~(1 << (31 - entry)), TSU_TEN);
2643
2644 memset(blank, 0, sizeof(blank));
2645 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2646 if (ret < 0)
2647 return ret;
2648 return 0;
2649}
2650
2651static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2652{
2653 struct sh_eth_private *mdp = netdev_priv(ndev);
2654 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2655 int i, ret;
2656
2657 if (!mdp->cd->tsu)
2658 return 0;
2659
2660 i = sh_eth_tsu_find_entry(ndev, addr);
2661 if (i < 0) {
2662 /* No entry found, create one */
2663 i = sh_eth_tsu_find_empty(ndev);
2664 if (i < 0)
2665 return -ENOMEM;
2666 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2667 if (ret < 0)
2668 return ret;
2669
2670 /* Enable the entry */
2671 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2672 (1 << (31 - i)), TSU_TEN);
2673 }
2674
2675 /* Entry found or created, enable POST */
2676 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2677
2678 return 0;
2679}
2680
2681static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2682{
2683 struct sh_eth_private *mdp = netdev_priv(ndev);
2684 int i, ret;
2685
2686 if (!mdp->cd->tsu)
2687 return 0;
2688
2689 i = sh_eth_tsu_find_entry(ndev, addr);
2690 if (i) {
2691 /* Entry found */
2692 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2693 goto done;
2694
2695 /* Disable the entry if both ports was disabled */
2696 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2697 if (ret < 0)
2698 return ret;
2699 }
2700done:
2701 return 0;
2702}
2703
2704static int sh_eth_tsu_purge_all(struct net_device *ndev)
2705{
2706 struct sh_eth_private *mdp = netdev_priv(ndev);
2707 int i, ret;
2708
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002709 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002710 return 0;
2711
2712 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2713 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2714 continue;
2715
2716 /* Disable the entry if both ports was disabled */
2717 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2718 if (ret < 0)
2719 return ret;
2720 }
2721
2722 return 0;
2723}
2724
2725static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2726{
2727 struct sh_eth_private *mdp = netdev_priv(ndev);
2728 u8 addr[ETH_ALEN];
2729 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2730 int i;
2731
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002732 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002733 return;
2734
2735 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2736 sh_eth_tsu_read_entry(reg_offset, addr);
2737 if (is_multicast_ether_addr(addr))
2738 sh_eth_tsu_del_entry(ndev, addr);
2739 }
2740}
2741
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002742/* Update promiscuous flag and multicast filter */
2743static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002744{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002745 struct sh_eth_private *mdp = netdev_priv(ndev);
2746 u32 ecmr_bits;
2747 int mcast_all = 0;
2748 unsigned long flags;
2749
2750 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002751 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002752 * Depending on ndev->flags, set PRM or clear MCT
2753 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002754 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2755 if (mdp->cd->tsu)
2756 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002757
2758 if (!(ndev->flags & IFF_MULTICAST)) {
2759 sh_eth_tsu_purge_mcast(ndev);
2760 mcast_all = 1;
2761 }
2762 if (ndev->flags & IFF_ALLMULTI) {
2763 sh_eth_tsu_purge_mcast(ndev);
2764 ecmr_bits &= ~ECMR_MCT;
2765 mcast_all = 1;
2766 }
2767
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002768 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002769 sh_eth_tsu_purge_all(ndev);
2770 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2771 } else if (mdp->cd->tsu) {
2772 struct netdev_hw_addr *ha;
2773 netdev_for_each_mc_addr(ha, ndev) {
2774 if (mcast_all && is_multicast_ether_addr(ha->addr))
2775 continue;
2776
2777 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2778 if (!mcast_all) {
2779 sh_eth_tsu_purge_mcast(ndev);
2780 ecmr_bits &= ~ECMR_MCT;
2781 mcast_all = 1;
2782 }
2783 }
2784 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002785 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002786
2787 /* update the ethernet mode */
2788 sh_eth_write(ndev, ecmr_bits, ECMR);
2789
2790 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002791}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002792
2793static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2794{
2795 if (!mdp->port)
2796 return TSU_VTAG0;
2797 else
2798 return TSU_VTAG1;
2799}
2800
Patrick McHardy80d5c362013-04-19 02:04:28 +00002801static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2802 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002803{
2804 struct sh_eth_private *mdp = netdev_priv(ndev);
2805 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2806
2807 if (unlikely(!mdp->cd->tsu))
2808 return -EPERM;
2809
2810 /* No filtering if vid = 0 */
2811 if (!vid)
2812 return 0;
2813
2814 mdp->vlan_num_ids++;
2815
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002816 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002817 * already enabled, the driver disables it and the filte
2818 */
2819 if (mdp->vlan_num_ids > 1) {
2820 /* disable VLAN filter */
2821 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2822 return 0;
2823 }
2824
2825 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2826 vtag_reg_index);
2827
2828 return 0;
2829}
2830
Patrick McHardy80d5c362013-04-19 02:04:28 +00002831static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2832 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002833{
2834 struct sh_eth_private *mdp = netdev_priv(ndev);
2835 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2836
2837 if (unlikely(!mdp->cd->tsu))
2838 return -EPERM;
2839
2840 /* No filtering if vid = 0 */
2841 if (!vid)
2842 return 0;
2843
2844 mdp->vlan_num_ids--;
2845 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2846
2847 return 0;
2848}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002849
2850/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002851static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002852{
Simon Hormandb893472014-01-17 09:22:28 +09002853 if (sh_eth_is_rz_fast_ether(mdp)) {
2854 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2855 return;
2856 }
2857
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002858 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2859 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2860 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2861 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2862 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2863 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2864 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2865 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2866 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2867 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002868 if (sh_eth_is_gether(mdp)) {
2869 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2870 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2871 } else {
2872 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2873 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2874 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002875 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2876 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2877 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2878 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2879 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2880 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2881 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002882}
2883
2884/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002885static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002886{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002887 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002888 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002889
2890 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002891 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002892
2893 return 0;
2894}
2895
2896/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002897static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002898 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002899{
2900 int ret, i;
2901 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002902 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002903 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002904
2905 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002906 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002907 if (!bitbang)
2908 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002909
2910 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002911 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002912 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002913 bitbang->mdi_msk = PIR_MDI;
2914 bitbang->mdo_msk = PIR_MDO;
2915 bitbang->mmd_msk = PIR_MMD;
2916 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002917 bitbang->ctrl.ops = &bb_ops;
2918
Stefan Weilc2e07b32010-08-03 19:44:52 +02002919 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002920 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002921 if (!mdp->mii_bus)
2922 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002923
2924 /* Hook up MII support for ethtool */
2925 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002926 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002927 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002928 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002929
2930 /* PHY IRQ */
Sergei Shtylyov86b5d252014-05-13 02:30:14 +04002931 mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
2932 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002933 if (!mdp->mii_bus->irq) {
2934 ret = -ENOMEM;
2935 goto out_free_bus;
2936 }
2937
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002938 /* register MDIO bus */
2939 if (dev->of_node) {
2940 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002941 } else {
2942 for (i = 0; i < PHY_MAX_ADDR; i++)
2943 mdp->mii_bus->irq[i] = PHY_POLL;
2944 if (pd->phy_irq > 0)
2945 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2946
2947 ret = mdiobus_register(mdp->mii_bus);
2948 }
2949
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002950 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002951 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002952
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002953 return 0;
2954
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002955out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002956 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002957 return ret;
2958}
2959
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002960static const u16 *sh_eth_get_register_offset(int register_type)
2961{
2962 const u16 *reg_offset = NULL;
2963
2964 switch (register_type) {
2965 case SH_ETH_REG_GIGABIT:
2966 reg_offset = sh_eth_offset_gigabit;
2967 break;
Simon Hormandb893472014-01-17 09:22:28 +09002968 case SH_ETH_REG_FAST_RZ:
2969 reg_offset = sh_eth_offset_fast_rz;
2970 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002971 case SH_ETH_REG_FAST_RCAR:
2972 reg_offset = sh_eth_offset_fast_rcar;
2973 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002974 case SH_ETH_REG_FAST_SH4:
2975 reg_offset = sh_eth_offset_fast_sh4;
2976 break;
2977 case SH_ETH_REG_FAST_SH3_SH2:
2978 reg_offset = sh_eth_offset_fast_sh3_sh2;
2979 break;
2980 default:
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002981 break;
2982 }
2983
2984 return reg_offset;
2985}
2986
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002987static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002988 .ndo_open = sh_eth_open,
2989 .ndo_stop = sh_eth_close,
2990 .ndo_start_xmit = sh_eth_start_xmit,
2991 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002992 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002993 .ndo_tx_timeout = sh_eth_tx_timeout,
2994 .ndo_do_ioctl = sh_eth_do_ioctl,
2995 .ndo_validate_addr = eth_validate_addr,
2996 .ndo_set_mac_address = eth_mac_addr,
2997 .ndo_change_mtu = eth_change_mtu,
2998};
2999
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003000static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3001 .ndo_open = sh_eth_open,
3002 .ndo_stop = sh_eth_close,
3003 .ndo_start_xmit = sh_eth_start_xmit,
3004 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003005 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003006 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3007 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3008 .ndo_tx_timeout = sh_eth_tx_timeout,
3009 .ndo_do_ioctl = sh_eth_do_ioctl,
3010 .ndo_validate_addr = eth_validate_addr,
3011 .ndo_set_mac_address = eth_mac_addr,
3012 .ndo_change_mtu = eth_change_mtu,
3013};
3014
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003015#ifdef CONFIG_OF
3016static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3017{
3018 struct device_node *np = dev->of_node;
3019 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003020 const char *mac_addr;
3021
3022 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3023 if (!pdata)
3024 return NULL;
3025
3026 pdata->phy_interface = of_get_phy_mode(np);
3027
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003028 mac_addr = of_get_mac_address(np);
3029 if (mac_addr)
3030 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3031
3032 pdata->no_ether_link =
3033 of_property_read_bool(np, "renesas,no-ether-link");
3034 pdata->ether_link_active_low =
3035 of_property_read_bool(np, "renesas,ether-link-active-low");
3036
3037 return pdata;
3038}
3039
3040static const struct of_device_id sh_eth_match_table[] = {
3041 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
3042 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
3043 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
3044 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
3045 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09003046 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003047 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003048 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
3049 { }
3050};
3051MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3052#else
3053static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3054{
3055 return NULL;
3056}
3057#endif
3058
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003059static int sh_eth_drv_probe(struct platform_device *pdev)
3060{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07003061 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003062 struct resource *res;
3063 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00003064 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09003065 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003066 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003067
3068 /* get base addr */
3069 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003070
3071 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003072 if (!ndev)
3073 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003074
Ben Dooksb5893a02014-03-21 12:09:14 +01003075 pm_runtime_enable(&pdev->dev);
3076 pm_runtime_get_sync(&pdev->dev);
3077
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003078 devno = pdev->id;
3079 if (devno < 0)
3080 devno = 0;
3081
3082 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02003083 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003084 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003085 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003086 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003087
3088 SET_NETDEV_DEV(ndev, &pdev->dev);
3089
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003090 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003091 mdp->num_tx_ring = TX_RING_SIZE;
3092 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003093 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3094 if (IS_ERR(mdp->addr)) {
3095 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003096 goto out_release;
3097 }
3098
Varka Bhadramc9608042014-10-24 07:42:09 +05303099 ndev->base_addr = res->start;
3100
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003101 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003102 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003103
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003104 if (pdev->dev.of_node)
3105 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003106 if (!pd) {
3107 dev_err(&pdev->dev, "no platform data\n");
3108 ret = -EINVAL;
3109 goto out_release;
3110 }
3111
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003112 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003113 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003114 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04003115 /* EDMAC endian */
3116 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003117 mdp->no_ether_link = pd->no_ether_link;
3118 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003119
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003120 /* set cpu data */
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003121 if (id) {
3122 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
3123 } else {
3124 const struct of_device_id *match;
3125
3126 match = of_match_device(of_match_ptr(sh_eth_match_table),
3127 &pdev->dev);
3128 mdp->cd = (struct sh_eth_cpu_data *)match->data;
3129 }
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003130 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003131 if (!mdp->reg_offset) {
3132 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3133 mdp->cd->register_type);
3134 ret = -EINVAL;
3135 goto out_release;
3136 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003137 sh_eth_set_default_cpu_data(mdp->cd);
3138
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003139 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003140 if (mdp->cd->tsu)
3141 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3142 else
3143 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003144 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003145 ndev->watchdog_timeo = TX_TIMEOUT;
3146
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003147 /* debug message level */
3148 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003149
3150 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003151 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003152 if (!is_valid_ether_addr(ndev->dev_addr)) {
3153 dev_warn(&pdev->dev,
3154 "no valid MAC address supplied, using a random one.\n");
3155 eth_hw_addr_random(ndev);
3156 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003157
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003158 /* ioremap the TSU registers */
3159 if (mdp->cd->tsu) {
3160 struct resource *rtsu;
3161 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003162 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3163 if (IS_ERR(mdp->tsu_addr)) {
3164 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003165 goto out_release;
3166 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003167 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003168 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003169 }
3170
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003171 /* initialize first or needed device */
3172 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003173 if (mdp->cd->chip_reset)
3174 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003175
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003176 if (mdp->cd->tsu) {
3177 /* TSU init (Init only)*/
3178 sh_eth_tsu_init(mdp);
3179 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003180 }
3181
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003182 if (mdp->cd->rmiimode)
3183 sh_eth_write(ndev, 0x1, RMIIMODE);
3184
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003185 /* MDIO bus init */
3186 ret = sh_mdio_init(mdp, pd);
3187 if (ret) {
3188 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3189 goto out_release;
3190 }
3191
Sergei Shtylyov37191092013-06-19 23:30:23 +04003192 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3193
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003194 /* network device register */
3195 ret = register_netdev(ndev);
3196 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003197 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003198
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003199 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003200 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3201 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003202
Ben Dooksb5893a02014-03-21 12:09:14 +01003203 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003204 platform_set_drvdata(pdev, ndev);
3205
3206 return ret;
3207
Sergei Shtylyov37191092013-06-19 23:30:23 +04003208out_napi_del:
3209 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003210 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003211
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003212out_release:
3213 /* net_dev free */
3214 if (ndev)
3215 free_netdev(ndev);
3216
Ben Dooksb5893a02014-03-21 12:09:14 +01003217 pm_runtime_put(&pdev->dev);
3218 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003219 return ret;
3220}
3221
3222static int sh_eth_drv_remove(struct platform_device *pdev)
3223{
3224 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003225 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003227 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003228 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003229 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003230 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003231 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003232
3233 return 0;
3234}
3235
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003236#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003237#ifdef CONFIG_PM_SLEEP
3238static int sh_eth_suspend(struct device *dev)
3239{
3240 struct net_device *ndev = dev_get_drvdata(dev);
3241 int ret = 0;
3242
3243 if (netif_running(ndev)) {
3244 netif_device_detach(ndev);
3245 ret = sh_eth_close(ndev);
3246 }
3247
3248 return ret;
3249}
3250
3251static int sh_eth_resume(struct device *dev)
3252{
3253 struct net_device *ndev = dev_get_drvdata(dev);
3254 int ret = 0;
3255
3256 if (netif_running(ndev)) {
3257 ret = sh_eth_open(ndev);
3258 if (ret < 0)
3259 return ret;
3260 netif_device_attach(ndev);
3261 }
3262
3263 return ret;
3264}
3265#endif
3266
Magnus Dammbcd51492009-10-09 00:20:04 +00003267static int sh_eth_runtime_nop(struct device *dev)
3268{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003269 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003270 * and ->runtime_resume(). Simply returns success.
3271 *
3272 * This driver re-initializes all registers after
3273 * pm_runtime_get_sync() anyway so there is no need
3274 * to save and restore registers here.
3275 */
3276 return 0;
3277}
3278
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003279static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003280 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003281 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003282};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003283#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3284#else
3285#define SH_ETH_PM_OPS NULL
3286#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003287
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003288static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003289 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003290 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003291 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003292 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003293 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3294 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003295 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Simon Hormandb893472014-01-17 09:22:28 +09003296 { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00003297 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00003298 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyov94a12b12013-12-08 02:59:18 +03003299 { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
3300 { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09003301 { "r8a7793-ether", (kernel_ulong_t)&r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02003302 { "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003303 { }
3304};
3305MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3306
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003307static struct platform_driver sh_eth_driver = {
3308 .probe = sh_eth_drv_probe,
3309 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003310 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003311 .driver = {
3312 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003313 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003314 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003315 },
3316};
3317
Axel Lindb62f682011-11-27 16:44:17 +00003318module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003319
3320MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3321MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3322MODULE_LICENSE("GPL v2");