blob: a296758a6e1ac59786752ed8e939ff3f36be4a7c [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Barak Witkowski2e499d32012-06-26 01:31:19 +000078#define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
79
Eilon Greenstein34f80b02008-06-23 20:33:01 -070080/* Time in jiffies before concluding the transmitter is hung */
81#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082
Bill Pemberton0329aba2012-12-03 09:24:24 -050083static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030084 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
86
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070087MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000088MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030089 "BCM57710/57711/57711E/"
90 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
91 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020092MODULE_LICENSE("GPL");
93MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000094MODULE_FIRMWARE(FW_FILE_NAME_E1);
95MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000096MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
Eilon Greensteinca003922009-08-12 22:53:28 -070098
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000099int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000100module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000101MODULE_PARM_DESC(num_queues,
102 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000103
Eilon Greenstein19680c42008-08-13 15:47:33 -0700104static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000106MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000108#define INT_MODE_INTx 1
109#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000110int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300112MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000113 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000114
Eilon Greensteina18f5122009-08-12 08:23:26 +0000115static int dropless_fc;
116module_param(dropless_fc, int, 0);
117MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
118
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000119static int mrrs = -1;
120module_param(mrrs, int, 0);
121MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
122
Eilon Greenstein9898f862009-02-12 08:38:27 +0000123static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000125MODULE_PARM_DESC(debug, " Default debug msglevel");
126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300128
129struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131enum bnx2x_board_type {
132 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300133 BCM57711,
134 BCM57711E,
135 BCM57712,
136 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000137 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57800,
139 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000140 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300141 BCM57810,
142 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000143 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300144 BCM57840_4_10,
145 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000146 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000147 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000148 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57811_MF,
150 BCM57840_O,
151 BCM57840_MFO,
152 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200153};
154
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700155/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800156static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500158} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000159 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
160 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
161 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
162 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
163 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
164 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
165 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
166 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
167 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
168 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
169 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
170 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
171 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
172 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
173 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
174 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
175 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
176 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
177 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
178 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200180};
181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300182#ifndef PCI_DEVICE_ID_NX2_57710
183#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
184#endif
185#ifndef PCI_DEVICE_ID_NX2_57711
186#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
187#endif
188#ifndef PCI_DEVICE_ID_NX2_57711E
189#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57712
192#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57712_MF
195#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
196#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000197#ifndef PCI_DEVICE_ID_NX2_57712_VF
198#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
199#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300200#ifndef PCI_DEVICE_ID_NX2_57800
201#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
202#endif
203#ifndef PCI_DEVICE_ID_NX2_57800_MF
204#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
205#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000206#ifndef PCI_DEVICE_ID_NX2_57800_VF
207#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
208#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#ifndef PCI_DEVICE_ID_NX2_57810
210#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
211#endif
212#ifndef PCI_DEVICE_ID_NX2_57810_MF
213#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
214#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300215#ifndef PCI_DEVICE_ID_NX2_57840_O
216#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
217#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000218#ifndef PCI_DEVICE_ID_NX2_57810_VF
219#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
220#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300221#ifndef PCI_DEVICE_ID_NX2_57840_4_10
222#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
223#endif
224#ifndef PCI_DEVICE_ID_NX2_57840_2_20
225#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
226#endif
227#ifndef PCI_DEVICE_ID_NX2_57840_MFO
228#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300229#endif
230#ifndef PCI_DEVICE_ID_NX2_57840_MF
231#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
232#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000233#ifndef PCI_DEVICE_ID_NX2_57840_VF
234#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
235#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000236#ifndef PCI_DEVICE_ID_NX2_57811
237#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
238#endif
239#ifndef PCI_DEVICE_ID_NX2_57811_MF
240#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
241#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000242#ifndef PCI_DEVICE_ID_NX2_57811_VF
243#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
244#endif
245
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000246static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000247 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
248 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
249 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000250 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200268 { 0 }
269};
270
271MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
272
Yuval Mintz452427b2012-03-26 20:47:07 +0000273/* Global resources for unloading a previously loaded device */
274#define BNX2X_PREV_WAIT_NEEDED 1
275static DEFINE_SEMAPHORE(bnx2x_prev_sem);
276static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277/****************************************************************************
278* General service functions
279****************************************************************************/
280
Eric Dumazet1191cb82012-04-27 21:39:21 +0000281static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300282 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000283{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300284 REG_WR(bp, addr, U64_LO(mapping));
285 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000286}
287
Eric Dumazet1191cb82012-04-27 21:39:21 +0000288static void storm_memset_spq_addr(struct bnx2x *bp,
289 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300290{
291 u32 addr = XSEM_REG_FAST_MEMORY +
292 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
293
294 __storm_memset_dma_mapping(bp, addr, mapping);
295}
296
Eric Dumazet1191cb82012-04-27 21:39:21 +0000297static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
298 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300299{
300 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
301 pf_id);
302 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
303 pf_id);
304 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
305 pf_id);
306 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
307 pf_id);
308}
309
Eric Dumazet1191cb82012-04-27 21:39:21 +0000310static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
311 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300312{
313 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
314 enable);
315 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
316 enable);
317 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
318 enable);
319 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
320 enable);
321}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000322
Eric Dumazet1191cb82012-04-27 21:39:21 +0000323static void storm_memset_eq_data(struct bnx2x *bp,
324 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000325 u16 pfid)
326{
327 size_t size = sizeof(struct event_ring_data);
328
329 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
330
331 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
332}
333
Eric Dumazet1191cb82012-04-27 21:39:21 +0000334static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
335 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000336{
337 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
338 REG_WR16(bp, addr, eq_prod);
339}
340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341/* used only at init
342 * locking is done by mcp
343 */
stephen hemminger8d962862010-10-21 07:50:56 +0000344static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345{
346 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
347 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
348 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
349 PCICFG_VENDOR_ID_OFFSET);
350}
351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
353{
354 u32 val;
355
356 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
357 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
358 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
359 PCICFG_VENDOR_ID_OFFSET);
360
361 return val;
362}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000364#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
365#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
366#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
367#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
368#define DMAE_DP_DST_NONE "dst_addr [none]"
369
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000370void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
371{
372 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
373
374 switch (dmae->opcode & DMAE_COMMAND_DST) {
375 case DMAE_CMD_DST_PCI:
376 if (src_type == DMAE_CMD_SRC_PCI)
377 DP(msglvl, "DMAE: opcode 0x%08x\n"
378 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
379 "comp_addr [%x:%08x], comp_val 0x%08x\n",
380 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
381 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
382 dmae->comp_addr_hi, dmae->comp_addr_lo,
383 dmae->comp_val);
384 else
385 DP(msglvl, "DMAE: opcode 0x%08x\n"
386 "src [%08x], len [%d*4], dst [%x:%08x]\n"
387 "comp_addr [%x:%08x], comp_val 0x%08x\n",
388 dmae->opcode, dmae->src_addr_lo >> 2,
389 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
390 dmae->comp_addr_hi, dmae->comp_addr_lo,
391 dmae->comp_val);
392 break;
393 case DMAE_CMD_DST_GRC:
394 if (src_type == DMAE_CMD_SRC_PCI)
395 DP(msglvl, "DMAE: opcode 0x%08x\n"
396 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
397 "comp_addr [%x:%08x], comp_val 0x%08x\n",
398 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
399 dmae->len, dmae->dst_addr_lo >> 2,
400 dmae->comp_addr_hi, dmae->comp_addr_lo,
401 dmae->comp_val);
402 else
403 DP(msglvl, "DMAE: opcode 0x%08x\n"
404 "src [%08x], len [%d*4], dst [%08x]\n"
405 "comp_addr [%x:%08x], comp_val 0x%08x\n",
406 dmae->opcode, dmae->src_addr_lo >> 2,
407 dmae->len, dmae->dst_addr_lo >> 2,
408 dmae->comp_addr_hi, dmae->comp_addr_lo,
409 dmae->comp_val);
410 break;
411 default:
412 if (src_type == DMAE_CMD_SRC_PCI)
413 DP(msglvl, "DMAE: opcode 0x%08x\n"
414 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
415 "comp_addr [%x:%08x] comp_val 0x%08x\n",
416 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
417 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
418 dmae->comp_val);
419 else
420 DP(msglvl, "DMAE: opcode 0x%08x\n"
421 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
422 "comp_addr [%x:%08x] comp_val 0x%08x\n",
423 dmae->opcode, dmae->src_addr_lo >> 2,
424 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
425 dmae->comp_val);
426 break;
427 }
428}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200430/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000431void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200432{
433 u32 cmd_offset;
434 int i;
435
436 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
437 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
438 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200439 }
440 REG_WR(bp, dmae_reg_go_c[idx], 1);
441}
442
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000443u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
444{
445 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
446 DMAE_CMD_C_ENABLE);
447}
448
449u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
450{
451 return opcode & ~DMAE_CMD_SRC_RESET;
452}
453
454u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
455 bool with_comp, u8 comp_type)
456{
457 u32 opcode = 0;
458
459 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
460 (dst_type << DMAE_COMMAND_DST_SHIFT));
461
462 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
463
464 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400465 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
466 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000467 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
468
469#ifdef __BIG_ENDIAN
470 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
471#else
472 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
473#endif
474 if (with_comp)
475 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
476 return opcode;
477}
478
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000479void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000480 struct dmae_command *dmae,
481 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000482{
483 memset(dmae, 0, sizeof(struct dmae_command));
484
485 /* set the opcode */
486 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
487 true, DMAE_COMP_PCI);
488
489 /* fill in the completion parameters */
490 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
491 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
492 dmae->comp_val = DMAE_COMP_VAL;
493}
494
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000495/* issue a dmae command over the init-channel and wait for completion */
496int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000497{
498 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000499 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000500 int rc = 0;
501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300502 /*
503 * Lock the dmae channel. Disable BHs to prevent a dead-lock
504 * as long as this code is called both from syscall context and
505 * from ndo_set_rx_mode() flow that may be called from BH.
506 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800507 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508
509 /* reset completion */
510 *wb_comp = 0;
511
512 /* post the command on the channel used for initializations */
513 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
514
515 /* wait for completion */
516 udelay(5);
517 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518
Ariel Elior95c6c6162012-01-26 06:01:52 +0000519 if (!cnt ||
520 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
521 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000522 BNX2X_ERR("DMAE timeout!\n");
523 rc = DMAE_TIMEOUT;
524 goto unlock;
525 }
526 cnt--;
527 udelay(50);
528 }
529 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
530 BNX2X_ERR("DMAE PCI error!\n");
531 rc = DMAE_PCI_ERROR;
532 }
533
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000534unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800535 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000536 return rc;
537}
538
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700539void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
540 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200541{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000542 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700543
544 if (!bp->dmae_ready) {
545 u32 *data = bnx2x_sp(bp, wb_data[0]);
546
Ariel Elior127a4252012-01-26 06:01:46 +0000547 if (CHIP_IS_E1(bp))
548 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
549 else
550 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700551 return;
552 }
553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000554 /* set opcode and fixed command fields */
555 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200556
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000557 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000558 dmae.src_addr_lo = U64_LO(dma_addr);
559 dmae.src_addr_hi = U64_HI(dma_addr);
560 dmae.dst_addr_lo = dst_addr >> 2;
561 dmae.dst_addr_hi = 0;
562 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200563
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000564 /* issue the command and wait for completion */
565 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566}
567
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700568void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200569{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000570 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700571
572 if (!bp->dmae_ready) {
573 u32 *data = bnx2x_sp(bp, wb_data[0]);
574 int i;
575
Merav Sicron51c1a582012-03-18 10:33:38 +0000576 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000577 for (i = 0; i < len32; i++)
578 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000579 else
Ariel Elior127a4252012-01-26 06:01:46 +0000580 for (i = 0; i < len32; i++)
581 data[i] = REG_RD(bp, src_addr + i*4);
582
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700583 return;
584 }
585
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000586 /* set opcode and fixed command fields */
587 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000589 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000590 dmae.src_addr_lo = src_addr >> 2;
591 dmae.src_addr_hi = 0;
592 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
593 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
594 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200595
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000596 /* issue the command and wait for completion */
597 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599
stephen hemminger8d962862010-10-21 07:50:56 +0000600static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
601 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000602{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000603 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000604 int offset = 0;
605
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000606 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000607 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000608 addr + offset, dmae_wr_max);
609 offset += dmae_wr_max * 4;
610 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000611 }
612
613 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
614}
615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616static int bnx2x_mc_assert(struct bnx2x *bp)
617{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200618 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700619 int i, rc = 0;
620 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700622 /* XSTORM */
623 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
624 XSTORM_ASSERT_LIST_INDEX_OFFSET);
625 if (last_idx)
626 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200627
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 /* print the asserts */
629 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700631 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
632 XSTORM_ASSERT_LIST_OFFSET(i));
633 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
634 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
635 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
636 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
637 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
638 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700640 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700642 i, row3, row2, row1, row0);
643 rc++;
644 } else {
645 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200646 }
647 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700648
649 /* TSTORM */
650 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
651 TSTORM_ASSERT_LIST_INDEX_OFFSET);
652 if (last_idx)
653 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
654
655 /* print the asserts */
656 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
657
658 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
659 TSTORM_ASSERT_LIST_OFFSET(i));
660 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
661 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
662 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
663 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
664 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
665 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
666
667 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000668 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700669 i, row3, row2, row1, row0);
670 rc++;
671 } else {
672 break;
673 }
674 }
675
676 /* CSTORM */
677 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
678 CSTORM_ASSERT_LIST_INDEX_OFFSET);
679 if (last_idx)
680 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
681
682 /* print the asserts */
683 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
684
685 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
686 CSTORM_ASSERT_LIST_OFFSET(i));
687 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
688 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
689 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
690 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
691 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
692 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
693
694 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000695 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700696 i, row3, row2, row1, row0);
697 rc++;
698 } else {
699 break;
700 }
701 }
702
703 /* USTORM */
704 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
705 USTORM_ASSERT_LIST_INDEX_OFFSET);
706 if (last_idx)
707 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
708
709 /* print the asserts */
710 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
711
712 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
713 USTORM_ASSERT_LIST_OFFSET(i));
714 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
715 USTORM_ASSERT_LIST_OFFSET(i) + 4);
716 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
717 USTORM_ASSERT_LIST_OFFSET(i) + 8);
718 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
719 USTORM_ASSERT_LIST_OFFSET(i) + 12);
720
721 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000722 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700723 i, row3, row2, row1, row0);
724 rc++;
725 } else {
726 break;
727 }
728 }
729
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200730 return rc;
731}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800732
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000733void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000735 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000737 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200738 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000739 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000740 if (BP_NOMCP(bp)) {
741 BNX2X_ERR("NO MCP - can not dump\n");
742 return;
743 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000744 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
745 (bp->common.bc_ver & 0xff0000) >> 16,
746 (bp->common.bc_ver & 0xff00) >> 8,
747 (bp->common.bc_ver & 0xff));
748
749 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
750 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000751 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000752
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000753 if (BP_PATH(bp) == 0)
754 trace_shmem_base = bp->common.shmem_base;
755 else
756 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000757 addr = trace_shmem_base - 0x800;
758
759 /* validate TRCB signature */
760 mark = REG_RD(bp, addr);
761 if (mark != MFW_TRACE_SIGNATURE) {
762 BNX2X_ERR("Trace buffer signature is missing.");
763 return ;
764 }
765
766 /* read cyclic buffer pointer */
767 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000768 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000769 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
770 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000771 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200772
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000773 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000774 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000776 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200777 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000778 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200779 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000780 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200781 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000782 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200783 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000784 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200785 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000786 printk("%s" "end of fw dump\n", lvl);
787}
788
Eric Dumazet1191cb82012-04-27 21:39:21 +0000789static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000790{
791 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792}
793
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000794void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200795{
796 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 u16 j;
798 struct hc_sp_status_block_data sp_sb_data;
799 int func = BP_FUNC(bp);
800#ifdef BNX2X_STOP_ON_ERROR
801 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000802 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000803#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200804
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700805 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000806 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700807 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
808
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809 BNX2X_ERR("begin crash dump -----------------\n");
810
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000811 /* Indices */
812 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000813 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300814 bp->def_idx, bp->def_att_idx, bp->attn_state,
815 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000816 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
817 bp->def_status_blk->atten_status_block.attn_bits,
818 bp->def_status_blk->atten_status_block.attn_bits_ack,
819 bp->def_status_blk->atten_status_block.status_block_id,
820 bp->def_status_blk->atten_status_block.attn_bits_index);
821 BNX2X_ERR(" def (");
822 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
823 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000824 bp->def_status_blk->sp_sb.index_values[i],
825 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000826
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
828 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
829 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
830 i*sizeof(u32));
831
Joe Perchesf1deab52011-08-14 12:16:21 +0000832 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000833 sp_sb_data.igu_sb_id,
834 sp_sb_data.igu_seg_id,
835 sp_sb_data.p_func.pf_id,
836 sp_sb_data.p_func.vnic_id,
837 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300838 sp_sb_data.p_func.vf_valid,
839 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000840
841
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000844 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000845 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000846 struct hc_status_block_data_e1x sb_data_e1x;
847 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300848 CHIP_IS_E1x(bp) ?
849 sb_data_e1x.common.state_machine :
850 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000851 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300852 CHIP_IS_E1x(bp) ?
853 sb_data_e1x.index_data :
854 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000855 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000856 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000857 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000858
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000859 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000860 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000861 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000862 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000863 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000864 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000865 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000866 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000868 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000869 for_each_cos_in_tx_queue(fp, cos)
870 {
Merav Sicron65565882012-06-19 07:48:26 +0000871 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000872 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000873 i, txdata.tx_pkt_prod,
874 txdata.tx_pkt_cons, txdata.tx_bd_prod,
875 txdata.tx_bd_cons,
876 le16_to_cpu(*txdata.tx_cons_sb));
877 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300879 loop = CHIP_IS_E1x(bp) ?
880 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000881
882 /* host sb data */
883
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000884 if (IS_FCOE_FP(fp))
885 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000886
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000887 BNX2X_ERR(" run indexes (");
888 for (j = 0; j < HC_SB_MAX_SM; j++)
889 pr_cont("0x%x%s",
890 fp->sb_running_index[j],
891 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
892
893 BNX2X_ERR(" indexes (");
894 for (j = 0; j < loop; j++)
895 pr_cont("0x%x%s",
896 fp->sb_index_values[j],
897 (j == loop - 1) ? ")" : " ");
898 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300899 data_size = CHIP_IS_E1x(bp) ?
900 sizeof(struct hc_status_block_data_e1x) :
901 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000902 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300903 sb_data_p = CHIP_IS_E1x(bp) ?
904 (u32 *)&sb_data_e1x :
905 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000906 /* copy sb data in here */
907 for (j = 0; j < data_size; j++)
908 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
909 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
910 j * sizeof(u32));
911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300912 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000913 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000914 sb_data_e2.common.p_func.pf_id,
915 sb_data_e2.common.p_func.vf_id,
916 sb_data_e2.common.p_func.vf_valid,
917 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918 sb_data_e2.common.same_igu_sb_1b,
919 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000920 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000921 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000922 sb_data_e1x.common.p_func.pf_id,
923 sb_data_e1x.common.p_func.vf_id,
924 sb_data_e1x.common.p_func.vf_valid,
925 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300926 sb_data_e1x.common.same_igu_sb_1b,
927 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000928 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000929
930 /* SB_SMs data */
931 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000932 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
933 j, hc_sm_p[j].__flags,
934 hc_sm_p[j].igu_sb_id,
935 hc_sm_p[j].igu_seg_id,
936 hc_sm_p[j].time_to_expire,
937 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000938 }
939
940 /* Indecies data */
941 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000942 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000943 hc_index_p[j].flags,
944 hc_index_p[j].timeout);
945 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000946 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200947
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000948#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000949 /* Rings */
950 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +0000951 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000952 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953
954 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
955 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000956 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
958 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
959
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000960 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000961 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200962 }
963
Eilon Greenstein3196a882008-08-13 15:58:49 -0700964 start = RX_SGE(fp->rx_sge_prod);
965 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000966 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700967 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
968 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
969
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000970 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
971 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700972 }
973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200974 start = RCQ_BD(fp->rx_comp_cons - 10);
975 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000976 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200977 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
978
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000979 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
980 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200981 }
982 }
983
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000984 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +0000985 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000986 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000987 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +0000988 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000989
Ariel Elior6383c0b2011-07-14 08:31:57 +0000990 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
991 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
992 for (j = start; j != end; j = TX_BD(j + 1)) {
993 struct sw_tx_bd *sw_bd =
994 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000995
Merav Sicron51c1a582012-03-18 10:33:38 +0000996 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000997 i, cos, j, sw_bd->skb,
998 sw_bd->first_bd);
999 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001000
Ariel Elior6383c0b2011-07-14 08:31:57 +00001001 start = TX_BD(txdata->tx_bd_cons - 10);
1002 end = TX_BD(txdata->tx_bd_cons + 254);
1003 for (j = start; j != end; j = TX_BD(j + 1)) {
1004 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001005
Merav Sicron51c1a582012-03-18 10:33:38 +00001006 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001007 i, cos, j, tx_bd[0], tx_bd[1],
1008 tx_bd[2], tx_bd[3]);
1009 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001010 }
1011 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001012#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001013 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001014 bnx2x_mc_assert(bp);
1015 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001016}
1017
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001018/*
1019 * FLR Support for E2
1020 *
1021 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1022 * initialization.
1023 */
1024#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001025#define FLR_WAIT_INTERVAL 50 /* usec */
1026#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001027
1028struct pbf_pN_buf_regs {
1029 int pN;
1030 u32 init_crd;
1031 u32 crd;
1032 u32 crd_freed;
1033};
1034
1035struct pbf_pN_cmd_regs {
1036 int pN;
1037 u32 lines_occup;
1038 u32 lines_freed;
1039};
1040
1041static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1042 struct pbf_pN_buf_regs *regs,
1043 u32 poll_count)
1044{
1045 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1046 u32 cur_cnt = poll_count;
1047
1048 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1049 crd = crd_start = REG_RD(bp, regs->crd);
1050 init_crd = REG_RD(bp, regs->init_crd);
1051
1052 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1053 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1054 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1055
1056 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1057 (init_crd - crd_start))) {
1058 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001059 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001060 crd = REG_RD(bp, regs->crd);
1061 crd_freed = REG_RD(bp, regs->crd_freed);
1062 } else {
1063 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1064 regs->pN);
1065 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1066 regs->pN, crd);
1067 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1068 regs->pN, crd_freed);
1069 break;
1070 }
1071 }
1072 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001073 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001074}
1075
1076static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1077 struct pbf_pN_cmd_regs *regs,
1078 u32 poll_count)
1079{
1080 u32 occup, to_free, freed, freed_start;
1081 u32 cur_cnt = poll_count;
1082
1083 occup = to_free = REG_RD(bp, regs->lines_occup);
1084 freed = freed_start = REG_RD(bp, regs->lines_freed);
1085
1086 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1087 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1088
1089 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1090 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001091 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001092 occup = REG_RD(bp, regs->lines_occup);
1093 freed = REG_RD(bp, regs->lines_freed);
1094 } else {
1095 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1096 regs->pN);
1097 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1098 regs->pN, occup);
1099 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1100 regs->pN, freed);
1101 break;
1102 }
1103 }
1104 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001105 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001106}
1107
Eric Dumazet1191cb82012-04-27 21:39:21 +00001108static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1109 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001110{
1111 u32 cur_cnt = poll_count;
1112 u32 val;
1113
1114 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001115 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001116
1117 return val;
1118}
1119
Ariel Eliord16132c2013-01-01 05:22:42 +00001120int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1121 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001122{
1123 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1124 if (val != 0) {
1125 BNX2X_ERR("%s usage count=%d\n", msg, val);
1126 return 1;
1127 }
1128 return 0;
1129}
1130
Ariel Eliord16132c2013-01-01 05:22:42 +00001131/* Common routines with VF FLR cleanup */
1132u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001133{
1134 /* adjust polling timeout */
1135 if (CHIP_REV_IS_EMUL(bp))
1136 return FLR_POLL_CNT * 2000;
1137
1138 if (CHIP_REV_IS_FPGA(bp))
1139 return FLR_POLL_CNT * 120;
1140
1141 return FLR_POLL_CNT;
1142}
1143
Ariel Eliord16132c2013-01-01 05:22:42 +00001144void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001145{
1146 struct pbf_pN_cmd_regs cmd_regs[] = {
1147 {0, (CHIP_IS_E3B0(bp)) ?
1148 PBF_REG_TQ_OCCUPANCY_Q0 :
1149 PBF_REG_P0_TQ_OCCUPANCY,
1150 (CHIP_IS_E3B0(bp)) ?
1151 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1152 PBF_REG_P0_TQ_LINES_FREED_CNT},
1153 {1, (CHIP_IS_E3B0(bp)) ?
1154 PBF_REG_TQ_OCCUPANCY_Q1 :
1155 PBF_REG_P1_TQ_OCCUPANCY,
1156 (CHIP_IS_E3B0(bp)) ?
1157 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1158 PBF_REG_P1_TQ_LINES_FREED_CNT},
1159 {4, (CHIP_IS_E3B0(bp)) ?
1160 PBF_REG_TQ_OCCUPANCY_LB_Q :
1161 PBF_REG_P4_TQ_OCCUPANCY,
1162 (CHIP_IS_E3B0(bp)) ?
1163 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1164 PBF_REG_P4_TQ_LINES_FREED_CNT}
1165 };
1166
1167 struct pbf_pN_buf_regs buf_regs[] = {
1168 {0, (CHIP_IS_E3B0(bp)) ?
1169 PBF_REG_INIT_CRD_Q0 :
1170 PBF_REG_P0_INIT_CRD ,
1171 (CHIP_IS_E3B0(bp)) ?
1172 PBF_REG_CREDIT_Q0 :
1173 PBF_REG_P0_CREDIT,
1174 (CHIP_IS_E3B0(bp)) ?
1175 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1176 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1177 {1, (CHIP_IS_E3B0(bp)) ?
1178 PBF_REG_INIT_CRD_Q1 :
1179 PBF_REG_P1_INIT_CRD,
1180 (CHIP_IS_E3B0(bp)) ?
1181 PBF_REG_CREDIT_Q1 :
1182 PBF_REG_P1_CREDIT,
1183 (CHIP_IS_E3B0(bp)) ?
1184 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1185 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1186 {4, (CHIP_IS_E3B0(bp)) ?
1187 PBF_REG_INIT_CRD_LB_Q :
1188 PBF_REG_P4_INIT_CRD,
1189 (CHIP_IS_E3B0(bp)) ?
1190 PBF_REG_CREDIT_LB_Q :
1191 PBF_REG_P4_CREDIT,
1192 (CHIP_IS_E3B0(bp)) ?
1193 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1194 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1195 };
1196
1197 int i;
1198
1199 /* Verify the command queues are flushed P0, P1, P4 */
1200 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1201 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1202
1203
1204 /* Verify the transmission buffers are flushed P0, P1, P4 */
1205 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1206 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1207}
1208
1209#define OP_GEN_PARAM(param) \
1210 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1211
1212#define OP_GEN_TYPE(type) \
1213 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1214
1215#define OP_GEN_AGG_VECT(index) \
1216 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1217
1218
Ariel Eliord16132c2013-01-01 05:22:42 +00001219int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001220{
1221 struct sdm_op_gen op_gen = {0};
1222
1223 u32 comp_addr = BAR_CSTRORM_INTMEM +
1224 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1225 int ret = 0;
1226
1227 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001228 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001229 return 1;
1230 }
1231
1232 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1233 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1234 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1235 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1236
Ariel Elior89db4ad2012-01-26 06:01:48 +00001237 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001238 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1239
1240 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1241 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001242 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1243 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001244 bnx2x_panic();
1245 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 }
1247 /* Zero completion for nxt FLR */
1248 REG_WR(bp, comp_addr, 0);
1249
1250 return ret;
1251}
1252
Ariel Eliorb56e9672013-01-01 05:22:32 +00001253u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001254{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001255 u16 status;
1256
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001257 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258 return status & PCI_EXP_DEVSTA_TRPND;
1259}
1260
1261/* PF FLR specific routines
1262*/
1263static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1264{
1265
1266 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1267 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1268 CFC_REG_NUM_LCIDS_INSIDE_PF,
1269 "CFC PF usage counter timed out",
1270 poll_cnt))
1271 return 1;
1272
1273
1274 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1275 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1276 DORQ_REG_PF_USAGE_CNT,
1277 "DQ PF usage counter timed out",
1278 poll_cnt))
1279 return 1;
1280
1281 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1282 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1283 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1284 "QM PF usage counter timed out",
1285 poll_cnt))
1286 return 1;
1287
1288 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1289 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1290 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1291 "Timers VNIC usage counter timed out",
1292 poll_cnt))
1293 return 1;
1294 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1295 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1296 "Timers NUM_SCANS usage counter timed out",
1297 poll_cnt))
1298 return 1;
1299
1300 /* Wait DMAE PF usage counter to zero */
1301 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1302 dmae_reg_go_c[INIT_DMAE_C(bp)],
1303 "DMAE dommand register timed out",
1304 poll_cnt))
1305 return 1;
1306
1307 return 0;
1308}
1309
1310static void bnx2x_hw_enable_status(struct bnx2x *bp)
1311{
1312 u32 val;
1313
1314 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1315 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1316
1317 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1318 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1319
1320 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1321 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1322
1323 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1324 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1325
1326 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1327 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1328
1329 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1330 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1331
1332 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1333 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1334
1335 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1336 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1337 val);
1338}
1339
1340static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1341{
1342 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1343
1344 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1345
1346 /* Re-enable PF target read access */
1347 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1348
1349 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001350 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001351 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1352 return -EBUSY;
1353
1354 /* Zero the igu 'trailing edge' and 'leading edge' */
1355
1356 /* Send the FW cleanup command */
1357 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1358 return -EBUSY;
1359
1360 /* ATC cleanup */
1361
1362 /* Verify TX hw is flushed */
1363 bnx2x_tx_hw_flushed(bp, poll_cnt);
1364
1365 /* Wait 100ms (not adjusted according to platform) */
1366 msleep(100);
1367
1368 /* Verify no pending pci transactions */
1369 if (bnx2x_is_pcie_pending(bp->pdev))
1370 BNX2X_ERR("PCIE Transactions still pending\n");
1371
1372 /* Debug */
1373 bnx2x_hw_enable_status(bp);
1374
1375 /*
1376 * Master enable - Due to WB DMAE writes performed before this
1377 * register is re-initialized as part of the regular function init
1378 */
1379 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1380
1381 return 0;
1382}
1383
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001384static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001385{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001386 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001387 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1388 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001389 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1390 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1391 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001392
1393 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001394 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1395 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001396 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1397 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001398 if (single_msix)
1399 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001400 } else if (msi) {
1401 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1402 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1403 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1404 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001405 } else {
1406 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001407 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001408 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1409 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001410
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001411 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001412 DP(NETIF_MSG_IFUP,
1413 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001414
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001415 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001416
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001417 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1418 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001419 }
1420
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001421 if (CHIP_IS_E1(bp))
1422 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1423
Merav Sicron51c1a582012-03-18 10:33:38 +00001424 DP(NETIF_MSG_IFUP,
1425 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1426 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001427
1428 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001429 /*
1430 * Ensure that HC_CONFIG is written before leading/trailing edge config
1431 */
1432 mmiowb();
1433 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001434
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001435 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001436 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001437 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001438 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001439 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001440 /* enable nig and gpio3 attention */
1441 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001442 } else
1443 val = 0xffff;
1444
1445 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1446 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1447 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001448
1449 /* Make sure that interrupts are indeed enabled from here on */
1450 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001451}
1452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001453static void bnx2x_igu_int_enable(struct bnx2x *bp)
1454{
1455 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001456 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1457 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1458 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001459
1460 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1461
1462 if (msix) {
1463 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1464 IGU_PF_CONF_SINGLE_ISR_EN);
1465 val |= (IGU_PF_CONF_FUNC_EN |
1466 IGU_PF_CONF_MSI_MSIX_EN |
1467 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001468
1469 if (single_msix)
1470 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001471 } else if (msi) {
1472 val &= ~IGU_PF_CONF_INT_LINE_EN;
1473 val |= (IGU_PF_CONF_FUNC_EN |
1474 IGU_PF_CONF_MSI_MSIX_EN |
1475 IGU_PF_CONF_ATTN_BIT_EN |
1476 IGU_PF_CONF_SINGLE_ISR_EN);
1477 } else {
1478 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1479 val |= (IGU_PF_CONF_FUNC_EN |
1480 IGU_PF_CONF_INT_LINE_EN |
1481 IGU_PF_CONF_ATTN_BIT_EN |
1482 IGU_PF_CONF_SINGLE_ISR_EN);
1483 }
1484
Merav Sicron51c1a582012-03-18 10:33:38 +00001485 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001486 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1487
1488 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1489
Yuval Mintz79a85572012-04-03 18:41:25 +00001490 if (val & IGU_PF_CONF_INT_LINE_EN)
1491 pci_intx(bp->pdev, true);
1492
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001493 barrier();
1494
1495 /* init leading/trailing edge */
1496 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001497 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001498 if (bp->port.pmf)
1499 /* enable nig and gpio3 attention */
1500 val |= 0x1100;
1501 } else
1502 val = 0xffff;
1503
1504 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1505 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1506
1507 /* Make sure that interrupts are indeed enabled from here on */
1508 mmiowb();
1509}
1510
1511void bnx2x_int_enable(struct bnx2x *bp)
1512{
1513 if (bp->common.int_block == INT_BLOCK_HC)
1514 bnx2x_hc_int_enable(bp);
1515 else
1516 bnx2x_igu_int_enable(bp);
1517}
1518
1519static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001520{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001521 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001522 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1523 u32 val = REG_RD(bp, addr);
1524
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001525 /*
1526 * in E1 we must use only PCI configuration space to disable
1527 * MSI/MSIX capablility
1528 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1529 */
1530 if (CHIP_IS_E1(bp)) {
1531 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1532 * Use mask register to prevent from HC sending interrupts
1533 * after we exit the function
1534 */
1535 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1536
1537 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1538 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1539 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1540 } else
1541 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1542 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1543 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1544 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001545
Merav Sicron51c1a582012-03-18 10:33:38 +00001546 DP(NETIF_MSG_IFDOWN,
1547 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548 val, port, addr);
1549
Eilon Greenstein8badd272009-02-12 08:36:15 +00001550 /* flush all outstanding writes */
1551 mmiowb();
1552
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001553 REG_WR(bp, addr, val);
1554 if (REG_RD(bp, addr) != val)
1555 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1556}
1557
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001558static void bnx2x_igu_int_disable(struct bnx2x *bp)
1559{
1560 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1561
1562 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1563 IGU_PF_CONF_INT_LINE_EN |
1564 IGU_PF_CONF_ATTN_BIT_EN);
1565
Merav Sicron51c1a582012-03-18 10:33:38 +00001566 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001567
1568 /* flush all outstanding writes */
1569 mmiowb();
1570
1571 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1572 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1573 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1574}
1575
Merav Sicron910cc722012-11-11 03:56:08 +00001576static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001577{
1578 if (bp->common.int_block == INT_BLOCK_HC)
1579 bnx2x_hc_int_disable(bp);
1580 else
1581 bnx2x_igu_int_disable(bp);
1582}
1583
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001584void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001587 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001588
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001589 if (disable_hw)
1590 /* prevent the HW from sending interrupts */
1591 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
1593 /* make sure all ISRs are done */
1594 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001595 synchronize_irq(bp->msix_table[0].vector);
1596 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001597 if (CNIC_SUPPORT(bp))
1598 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001599 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001600 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001601 } else
1602 synchronize_irq(bp->pdev->irq);
1603
1604 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001605 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001606 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001607 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001608}
1609
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
1612/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001613 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001614 */
1615
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001616/* Return true if succeeded to acquire the lock */
1617static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1618{
1619 u32 lock_status;
1620 u32 resource_bit = (1 << resource);
1621 int func = BP_FUNC(bp);
1622 u32 hw_lock_control_reg;
1623
Merav Sicron51c1a582012-03-18 10:33:38 +00001624 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1625 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001626
1627 /* Validating that the resource is within range */
1628 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001629 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001630 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1631 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001632 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001633 }
1634
1635 if (func <= 5)
1636 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1637 else
1638 hw_lock_control_reg =
1639 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1640
1641 /* Try to acquire the lock */
1642 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1643 lock_status = REG_RD(bp, hw_lock_control_reg);
1644 if (lock_status & resource_bit)
1645 return true;
1646
Merav Sicron51c1a582012-03-18 10:33:38 +00001647 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1648 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001649 return false;
1650}
1651
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001652/**
1653 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1654 *
1655 * @bp: driver handle
1656 *
1657 * Returns the recovery leader resource id according to the engine this function
1658 * belongs to. Currently only only 2 engines is supported.
1659 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001660static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001661{
1662 if (BP_PATH(bp))
1663 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1664 else
1665 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1666}
1667
1668/**
1669 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1670 *
1671 * @bp: driver handle
1672 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001673 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001674 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001675static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001676{
1677 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1678}
1679
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001680static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001681
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001682/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1683static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1684{
1685 /* Set the interrupt occurred bit for the sp-task to recognize it
1686 * must ack the interrupt and transition according to the IGU
1687 * state machine.
1688 */
1689 atomic_set(&bp->interrupt_occurred, 1);
1690
1691 /* The sp_task must execute only after this bit
1692 * is set, otherwise we will get out of sync and miss all
1693 * further interrupts. Hence, the barrier.
1694 */
1695 smp_wmb();
1696
1697 /* schedule sp_task to workqueue */
1698 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1699}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001701void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001702{
1703 struct bnx2x *bp = fp->bp;
1704 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1705 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001706 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001707 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001711 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001712 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001713
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001714 /* If cid is within VF range, replace the slowpath object with the
1715 * one corresponding to this VF
1716 */
1717 if (cid >= BNX2X_FIRST_VF_CID &&
1718 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1719 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1720
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001721 switch (command) {
1722 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001723 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001724 drv_cmd = BNX2X_Q_CMD_UPDATE;
1725 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001727 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001728 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001729 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001730 break;
1731
Ariel Elior6383c0b2011-07-14 08:31:57 +00001732 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001733 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001734 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1735 break;
1736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001737 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001738 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001739 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001740 break;
1741
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001742 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001743 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001744 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1745 break;
1746
1747 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001748 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001749 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001750 break;
1751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001752 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001753 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1754 command, fp->index);
1755 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001756 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001758 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1759 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1760 /* q_obj->complete_cmd() failure means that this was
1761 * an unexpected completion.
1762 *
1763 * In this case we don't want to increase the bp->spq_left
1764 * because apparently we haven't sent this command the first
1765 * place.
1766 */
1767#ifdef BNX2X_STOP_ON_ERROR
1768 bnx2x_panic();
1769#else
1770 return;
1771#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001772 /* SRIOV: reschedule any 'in_progress' operations */
1773 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001774
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001775 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001776 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001777 /* push the change in bp->spq_left and towards the memory */
1778 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001779
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001780 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1781
Barak Witkowskia3348722012-04-23 03:04:46 +00001782 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1783 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1784 /* if Q update ramrod is completed for last Q in AFEX vif set
1785 * flow, then ACK MCP at the end
1786 *
1787 * mark pending ACK to MCP bit.
1788 * prevent case that both bits are cleared.
1789 * At the end of load/unload driver checks that
1790 * sp_state is cleaerd, and this order prevents
1791 * races
1792 */
1793 smp_mb__before_clear_bit();
1794 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1795 wmb();
1796 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1797 smp_mb__after_clear_bit();
1798
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001799 /* schedule the sp task as mcp ack is required */
1800 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001801 }
1802
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001803 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001804}
1805
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001806irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001807{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001808 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001810 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001811 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001812 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001813
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001814 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001815 if (unlikely(status == 0)) {
1816 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1817 return IRQ_NONE;
1818 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001819 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001820
Eilon Greenstein3196a882008-08-13 15:58:49 -07001821#ifdef BNX2X_STOP_ON_ERROR
1822 if (unlikely(bp->panic))
1823 return IRQ_HANDLED;
1824#endif
1825
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001826 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001827 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001828
Merav Sicron55c11942012-11-07 00:45:48 +00001829 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001830 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001831 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001832 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001833 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001834 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001835 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001836 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001837 status &= ~mask;
1838 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839 }
1840
Merav Sicron55c11942012-11-07 00:45:48 +00001841 if (CNIC_SUPPORT(bp)) {
1842 mask = 0x2;
1843 if (status & (mask | 0x1)) {
1844 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001845
Merav Sicron55c11942012-11-07 00:45:48 +00001846 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1847 rcu_read_lock();
1848 c_ops = rcu_dereference(bp->cnic_ops);
1849 if (c_ops)
1850 c_ops->cnic_handler(bp->cnic_data,
1851 NULL);
1852 rcu_read_unlock();
1853 }
1854
1855 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001856 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001857 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001858
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001859 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001860
1861 /* schedule sp task to perform default status block work, ack
1862 * attentions and enable interrupts.
1863 */
1864 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001865
1866 status &= ~0x1;
1867 if (!status)
1868 return IRQ_HANDLED;
1869 }
1870
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001871 if (unlikely(status))
1872 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001873 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001874
1875 return IRQ_HANDLED;
1876}
1877
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001878/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001879
1880/*
1881 * General service functions
1882 */
1883
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001884int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001885{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001886 u32 lock_status;
1887 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001888 int func = BP_FUNC(bp);
1889 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001890 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001891
1892 /* Validating that the resource is within range */
1893 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001894 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001895 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1896 return -EINVAL;
1897 }
1898
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001899 if (func <= 5) {
1900 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1901 } else {
1902 hw_lock_control_reg =
1903 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1904 }
1905
Eliezer Tamirf1410642008-02-28 11:51:50 -08001906 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001907 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001908 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001909 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001910 lock_status, resource_bit);
1911 return -EEXIST;
1912 }
1913
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001914 /* Try for 5 second every 5ms */
1915 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001916 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001917 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1918 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919 if (lock_status & resource_bit)
1920 return 0;
1921
1922 msleep(5);
1923 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001924 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001925 return -EAGAIN;
1926}
1927
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001928int bnx2x_release_leader_lock(struct bnx2x *bp)
1929{
1930 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1931}
1932
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001933int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001934{
1935 u32 lock_status;
1936 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001937 int func = BP_FUNC(bp);
1938 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001939
1940 /* Validating that the resource is within range */
1941 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001942 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001943 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1944 return -EINVAL;
1945 }
1946
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001947 if (func <= 5) {
1948 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1949 } else {
1950 hw_lock_control_reg =
1951 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1952 }
1953
Eliezer Tamirf1410642008-02-28 11:51:50 -08001954 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001955 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001956 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001957 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001958 lock_status, resource_bit);
1959 return -EFAULT;
1960 }
1961
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001962 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001963 return 0;
1964}
1965
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001966
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001967int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1968{
1969 /* The GPIO should be swapped if swap register is set and active */
1970 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1971 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1972 int gpio_shift = gpio_num +
1973 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1974 u32 gpio_mask = (1 << gpio_shift);
1975 u32 gpio_reg;
1976 int value;
1977
1978 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1979 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1980 return -EINVAL;
1981 }
1982
1983 /* read GPIO value */
1984 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1985
1986 /* get the requested pin value */
1987 if ((gpio_reg & gpio_mask) == gpio_mask)
1988 value = 1;
1989 else
1990 value = 0;
1991
1992 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1993
1994 return value;
1995}
1996
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001997int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001998{
1999 /* The GPIO should be swapped if swap register is set and active */
2000 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002001 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002002 int gpio_shift = gpio_num +
2003 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2004 u32 gpio_mask = (1 << gpio_shift);
2005 u32 gpio_reg;
2006
2007 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2008 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2009 return -EINVAL;
2010 }
2011
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002012 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002013 /* read GPIO and mask except the float bits */
2014 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2015
2016 switch (mode) {
2017 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002018 DP(NETIF_MSG_LINK,
2019 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002020 gpio_num, gpio_shift);
2021 /* clear FLOAT and set CLR */
2022 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2023 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2024 break;
2025
2026 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002027 DP(NETIF_MSG_LINK,
2028 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002029 gpio_num, gpio_shift);
2030 /* clear FLOAT and set SET */
2031 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2032 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2033 break;
2034
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002035 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002036 DP(NETIF_MSG_LINK,
2037 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002038 gpio_num, gpio_shift);
2039 /* set FLOAT */
2040 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2041 break;
2042
2043 default:
2044 break;
2045 }
2046
2047 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002048 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002049
2050 return 0;
2051}
2052
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002053int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2054{
2055 u32 gpio_reg = 0;
2056 int rc = 0;
2057
2058 /* Any port swapping should be handled by caller. */
2059
2060 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2061 /* read GPIO and mask except the float bits */
2062 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2063 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2064 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2065 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2066
2067 switch (mode) {
2068 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2069 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2070 /* set CLR */
2071 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2072 break;
2073
2074 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2075 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2076 /* set SET */
2077 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2078 break;
2079
2080 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2081 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2082 /* set FLOAT */
2083 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2084 break;
2085
2086 default:
2087 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2088 rc = -EINVAL;
2089 break;
2090 }
2091
2092 if (rc == 0)
2093 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2094
2095 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2096
2097 return rc;
2098}
2099
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002100int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2101{
2102 /* The GPIO should be swapped if swap register is set and active */
2103 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2104 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2105 int gpio_shift = gpio_num +
2106 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2107 u32 gpio_mask = (1 << gpio_shift);
2108 u32 gpio_reg;
2109
2110 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2111 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2112 return -EINVAL;
2113 }
2114
2115 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2116 /* read GPIO int */
2117 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2118
2119 switch (mode) {
2120 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002121 DP(NETIF_MSG_LINK,
2122 "Clear GPIO INT %d (shift %d) -> output low\n",
2123 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002124 /* clear SET and set CLR */
2125 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2126 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2127 break;
2128
2129 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002130 DP(NETIF_MSG_LINK,
2131 "Set GPIO INT %d (shift %d) -> output high\n",
2132 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002133 /* clear CLR and set SET */
2134 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2135 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2136 break;
2137
2138 default:
2139 break;
2140 }
2141
2142 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2143 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2144
2145 return 0;
2146}
2147
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002148static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002149{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150 u32 spio_reg;
2151
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002152 /* Only 2 SPIOs are configurable */
2153 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2154 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002155 return -EINVAL;
2156 }
2157
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002158 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002159 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002160 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002161
2162 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002163 case MISC_SPIO_OUTPUT_LOW:
2164 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002165 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002166 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2167 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002168 break;
2169
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002170 case MISC_SPIO_OUTPUT_HIGH:
2171 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002172 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002173 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2174 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002175 break;
2176
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002177 case MISC_SPIO_INPUT_HI_Z:
2178 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002179 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002180 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002181 break;
2182
2183 default:
2184 break;
2185 }
2186
2187 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002188 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002189
2190 return 0;
2191}
2192
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002193void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002194{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002195 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002196 switch (bp->link_vars.ieee_fc &
2197 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002198 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002199 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002200 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002201 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002202
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002203 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002204 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002205 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002206 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002207
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002208 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002209 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002210 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002211
Eliezer Tamirf1410642008-02-28 11:51:50 -08002212 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002213 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002214 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002215 break;
2216 }
2217}
2218
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002219static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002220{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002221 /* Initialize link parameters structure variables
2222 * It is recommended to turn off RX FC for jumbo frames
2223 * for better performance
2224 */
2225 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2226 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2227 else
2228 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2229}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002230
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002231int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2232{
2233 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2234 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2235
2236 if (!BP_NOMCP(bp)) {
2237 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002238 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002239
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002240 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002241 struct link_params *lp = &bp->link_params;
2242 lp->loopback_mode = LOOPBACK_XGXS;
2243 /* do PHY loopback at 10G speed, if possible */
2244 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2245 if (lp->speed_cap_mask[cfx_idx] &
2246 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2247 lp->req_line_speed[cfx_idx] =
2248 SPEED_10000;
2249 else
2250 lp->req_line_speed[cfx_idx] =
2251 SPEED_1000;
2252 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002253 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002254
Merav Sicron8970b2e2012-06-19 07:48:22 +00002255 if (load_mode == LOAD_LOOPBACK_EXT) {
2256 struct link_params *lp = &bp->link_params;
2257 lp->loopback_mode = LOOPBACK_EXT;
2258 }
2259
Eilon Greenstein19680c42008-08-13 15:47:33 -07002260 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002261
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002262 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002263
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002264 bnx2x_calc_fc_adv(bp);
2265
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002266 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002267 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002268 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002269 }
2270 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002271 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002272 return rc;
2273 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002274 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002275 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276}
2277
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002278void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002279{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002280 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002281 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002282 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002283 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002284
Eilon Greenstein19680c42008-08-13 15:47:33 -07002285 bnx2x_calc_fc_adv(bp);
2286 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002287 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002288}
2289
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002290static void bnx2x__link_reset(struct bnx2x *bp)
2291{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002292 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002293 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002294 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002295 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002296 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002297 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002298}
2299
Yuval Mintz5d07d862012-09-13 02:56:21 +00002300void bnx2x_force_link_reset(struct bnx2x *bp)
2301{
2302 bnx2x_acquire_phy_lock(bp);
2303 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2304 bnx2x_release_phy_lock(bp);
2305}
2306
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002307u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002308{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002309 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002310
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002311 if (!BP_NOMCP(bp)) {
2312 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002313 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2314 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002315 bnx2x_release_phy_lock(bp);
2316 } else
2317 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002318
2319 return rc;
2320}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002321
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002322
Eilon Greenstein2691d512009-08-12 08:22:08 +00002323/* Calculates the sum of vn_min_rates.
2324 It's needed for further normalizing of the min_rates.
2325 Returns:
2326 sum of vn_min_rates.
2327 or
2328 0 - if all the min_rates are 0.
2329 In the later case fainess algorithm should be deactivated.
2330 If not all min_rates are zero then those that are zeroes will be set to 1.
2331 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002332static void bnx2x_calc_vn_min(struct bnx2x *bp,
2333 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002334{
2335 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002336 int vn;
2337
David S. Miller8decf862011-09-22 03:23:13 -04002338 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002339 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002340 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2341 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2342
2343 /* Skip hidden vns */
2344 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002345 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002346 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002347 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002348 vn_min_rate = DEF_MIN_RATE;
2349 else
2350 all_zero = 0;
2351
Yuval Mintzb475d782012-04-03 18:41:29 +00002352 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002353 }
2354
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002355 /* if ETS or all min rates are zeros - disable fairness */
2356 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002357 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002358 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2359 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2360 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002361 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002362 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002363 DP(NETIF_MSG_IFUP,
2364 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002365 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002366 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002367 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002368}
2369
Yuval Mintzb475d782012-04-03 18:41:29 +00002370static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2371 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002372{
Yuval Mintzb475d782012-04-03 18:41:29 +00002373 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002374 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002375
Yuval Mintzb475d782012-04-03 18:41:29 +00002376 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002377 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002378 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002379 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2380
Yuval Mintzb475d782012-04-03 18:41:29 +00002381 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002382 /* maxCfg in percents of linkspeed */
2383 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002384 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002385 /* maxCfg is absolute in 100Mb units */
2386 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002387 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002388
Yuval Mintzb475d782012-04-03 18:41:29 +00002389 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002390
Yuval Mintzb475d782012-04-03 18:41:29 +00002391 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002392}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002393
Yuval Mintzb475d782012-04-03 18:41:29 +00002394
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002395static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2396{
2397 if (CHIP_REV_IS_SLOW(bp))
2398 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002399 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002400 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002402 return CMNG_FNS_NONE;
2403}
2404
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002405void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002406{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002407 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002408
2409 if (BP_NOMCP(bp))
2410 return; /* what should be the default bvalue in this case */
2411
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002412 /* For 2 port configuration the absolute function number formula
2413 * is:
2414 * abs_func = 2 * vn + BP_PORT + BP_PATH
2415 *
2416 * and there are 4 functions per port
2417 *
2418 * For 4 port configuration it is
2419 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2420 *
2421 * and there are 2 functions per port
2422 */
David S. Miller8decf862011-09-22 03:23:13 -04002423 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002424 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2425
2426 if (func >= E1H_FUNC_MAX)
2427 break;
2428
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002429 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002430 MF_CFG_RD(bp, func_mf_config[func].config);
2431 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002432 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2433 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2434 bp->flags |= MF_FUNC_DIS;
2435 } else {
2436 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2437 bp->flags &= ~MF_FUNC_DIS;
2438 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002439}
2440
2441static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2442{
Yuval Mintzb475d782012-04-03 18:41:29 +00002443 struct cmng_init_input input;
2444 memset(&input, 0, sizeof(struct cmng_init_input));
2445
2446 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002447
2448 if (cmng_type == CMNG_FNS_MINMAX) {
2449 int vn;
2450
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002451 /* read mf conf from shmem */
2452 if (read_cfg)
2453 bnx2x_read_mf_cfg(bp);
2454
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002455 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002456 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002457
2458 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002459 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002460 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002462
2463 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002464 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002465 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002466
2467 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002468 return;
2469 }
2470
2471 /* rate shaping and fairness are disabled */
2472 DP(NETIF_MSG_IFUP,
2473 "rate shaping and fairness are disabled\n");
2474}
2475
Eric Dumazet1191cb82012-04-27 21:39:21 +00002476static void storm_memset_cmng(struct bnx2x *bp,
2477 struct cmng_init *cmng,
2478 u8 port)
2479{
2480 int vn;
2481 size_t size = sizeof(struct cmng_struct_per_port);
2482
2483 u32 addr = BAR_XSTRORM_INTMEM +
2484 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2485
2486 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2487
2488 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2489 int func = func_by_vn(bp, vn);
2490
2491 addr = BAR_XSTRORM_INTMEM +
2492 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2493 size = sizeof(struct rate_shaping_vars_per_vn);
2494 __storm_memset_struct(bp, addr, size,
2495 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2496
2497 addr = BAR_XSTRORM_INTMEM +
2498 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2499 size = sizeof(struct fairness_vars_per_vn);
2500 __storm_memset_struct(bp, addr, size,
2501 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2502 }
2503}
2504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002505/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002506static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002507{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002508 /* Make sure that we are synced with the current statistics */
2509 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2510
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002511 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002512
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002513 if (bp->link_vars.link_up) {
2514
Eilon Greenstein1c063282009-02-12 08:36:43 +00002515 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002516 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002517 int port = BP_PORT(bp);
2518 u32 pause_enabled = 0;
2519
2520 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2521 pause_enabled = 1;
2522
2523 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002524 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002525 pause_enabled);
2526 }
2527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002528 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002529 struct host_port_stats *pstats;
2530
2531 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002532 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002533 memset(&(pstats->mac_stx[0]), 0,
2534 sizeof(struct mac_stx));
2535 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002536 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002537 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2538 }
2539
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002540 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2541 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002543 if (cmng_fns != CMNG_FNS_NONE) {
2544 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2545 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2546 } else
2547 /* rate shaping and fairness are disabled */
2548 DP(NETIF_MSG_IFUP,
2549 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002550 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002551
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002552 __bnx2x_link_report(bp);
2553
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002554 if (IS_MF(bp))
2555 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002556}
2557
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002558void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002559{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002560 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002561 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002562
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002563 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002564 if (IS_PF(bp)) {
2565 bnx2x_dcbx_pmf_update(bp);
2566 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2567 if (bp->link_vars.link_up)
2568 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2569 else
2570 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2571 /* indicate link status */
2572 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002573
Ariel Eliorad5afc82013-01-01 05:22:26 +00002574 } else { /* VF */
2575 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2576 SUPPORTED_10baseT_Full |
2577 SUPPORTED_100baseT_Half |
2578 SUPPORTED_100baseT_Full |
2579 SUPPORTED_1000baseT_Full |
2580 SUPPORTED_2500baseX_Full |
2581 SUPPORTED_10000baseT_Full |
2582 SUPPORTED_TP |
2583 SUPPORTED_FIBRE |
2584 SUPPORTED_Autoneg |
2585 SUPPORTED_Pause |
2586 SUPPORTED_Asym_Pause);
2587 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002588
Ariel Eliorad5afc82013-01-01 05:22:26 +00002589 bp->link_params.bp = bp;
2590 bp->link_params.port = BP_PORT(bp);
2591 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2592 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2593 bp->link_params.req_line_speed[0] = SPEED_10000;
2594 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2595 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2596 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2597 bp->link_vars.line_speed = SPEED_10000;
2598 bp->link_vars.link_status =
2599 (LINK_STATUS_LINK_UP |
2600 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2601 bp->link_vars.link_up = 1;
2602 bp->link_vars.duplex = DUPLEX_FULL;
2603 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2604 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002605 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002606 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002607}
2608
Barak Witkowskia3348722012-04-23 03:04:46 +00002609static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2610 u16 vlan_val, u8 allowed_prio)
2611{
2612 struct bnx2x_func_state_params func_params = {0};
2613 struct bnx2x_func_afex_update_params *f_update_params =
2614 &func_params.params.afex_update;
2615
2616 func_params.f_obj = &bp->func_obj;
2617 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2618
2619 /* no need to wait for RAMROD completion, so don't
2620 * set RAMROD_COMP_WAIT flag
2621 */
2622
2623 f_update_params->vif_id = vifid;
2624 f_update_params->afex_default_vlan = vlan_val;
2625 f_update_params->allowed_priorities = allowed_prio;
2626
2627 /* if ramrod can not be sent, response to MCP immediately */
2628 if (bnx2x_func_state_change(bp, &func_params) < 0)
2629 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2630
2631 return 0;
2632}
2633
2634static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2635 u16 vif_index, u8 func_bit_map)
2636{
2637 struct bnx2x_func_state_params func_params = {0};
2638 struct bnx2x_func_afex_viflists_params *update_params =
2639 &func_params.params.afex_viflists;
2640 int rc;
2641 u32 drv_msg_code;
2642
2643 /* validate only LIST_SET and LIST_GET are received from switch */
2644 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2645 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2646 cmd_type);
2647
2648 func_params.f_obj = &bp->func_obj;
2649 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2650
2651 /* set parameters according to cmd_type */
2652 update_params->afex_vif_list_command = cmd_type;
2653 update_params->vif_list_index = cpu_to_le16(vif_index);
2654 update_params->func_bit_map =
2655 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2656 update_params->func_to_clear = 0;
2657 drv_msg_code =
2658 (cmd_type == VIF_LIST_RULE_GET) ?
2659 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2660 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2661
2662 /* if ramrod can not be sent, respond to MCP immediately for
2663 * SET and GET requests (other are not triggered from MCP)
2664 */
2665 rc = bnx2x_func_state_change(bp, &func_params);
2666 if (rc < 0)
2667 bnx2x_fw_command(bp, drv_msg_code, 0);
2668
2669 return 0;
2670}
2671
2672static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2673{
2674 struct afex_stats afex_stats;
2675 u32 func = BP_ABS_FUNC(bp);
2676 u32 mf_config;
2677 u16 vlan_val;
2678 u32 vlan_prio;
2679 u16 vif_id;
2680 u8 allowed_prio;
2681 u8 vlan_mode;
2682 u32 addr_to_write, vifid, addrs, stats_type, i;
2683
2684 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2685 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2686 DP(BNX2X_MSG_MCP,
2687 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2688 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2689 }
2690
2691 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2692 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2693 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2694 DP(BNX2X_MSG_MCP,
2695 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2696 vifid, addrs);
2697 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2698 addrs);
2699 }
2700
2701 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2702 addr_to_write = SHMEM2_RD(bp,
2703 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2704 stats_type = SHMEM2_RD(bp,
2705 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2706
2707 DP(BNX2X_MSG_MCP,
2708 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2709 addr_to_write);
2710
2711 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2712
2713 /* write response to scratchpad, for MCP */
2714 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2715 REG_WR(bp, addr_to_write + i*sizeof(u32),
2716 *(((u32 *)(&afex_stats))+i));
2717
2718 /* send ack message to MCP */
2719 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2720 }
2721
2722 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2723 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2724 bp->mf_config[BP_VN(bp)] = mf_config;
2725 DP(BNX2X_MSG_MCP,
2726 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2727 mf_config);
2728
2729 /* if VIF_SET is "enabled" */
2730 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2731 /* set rate limit directly to internal RAM */
2732 struct cmng_init_input cmng_input;
2733 struct rate_shaping_vars_per_vn m_rs_vn;
2734 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2735 u32 addr = BAR_XSTRORM_INTMEM +
2736 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2737
2738 bp->mf_config[BP_VN(bp)] = mf_config;
2739
2740 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2741 m_rs_vn.vn_counter.rate =
2742 cmng_input.vnic_max_rate[BP_VN(bp)];
2743 m_rs_vn.vn_counter.quota =
2744 (m_rs_vn.vn_counter.rate *
2745 RS_PERIODIC_TIMEOUT_USEC) / 8;
2746
2747 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2748
2749 /* read relevant values from mf_cfg struct in shmem */
2750 vif_id =
2751 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2752 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2753 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2754 vlan_val =
2755 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2756 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2757 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2758 vlan_prio = (mf_config &
2759 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2760 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2761 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2762 vlan_mode =
2763 (MF_CFG_RD(bp,
2764 func_mf_config[func].afex_config) &
2765 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2766 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2767 allowed_prio =
2768 (MF_CFG_RD(bp,
2769 func_mf_config[func].afex_config) &
2770 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2771 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2772
2773 /* send ramrod to FW, return in case of failure */
2774 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2775 allowed_prio))
2776 return;
2777
2778 bp->afex_def_vlan_tag = vlan_val;
2779 bp->afex_vlan_mode = vlan_mode;
2780 } else {
2781 /* notify link down because BP->flags is disabled */
2782 bnx2x_link_report(bp);
2783
2784 /* send INVALID VIF ramrod to FW */
2785 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2786
2787 /* Reset the default afex VLAN */
2788 bp->afex_def_vlan_tag = -1;
2789 }
2790 }
2791}
2792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002793static void bnx2x_pmf_update(struct bnx2x *bp)
2794{
2795 int port = BP_PORT(bp);
2796 u32 val;
2797
2798 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002799 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002800
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002801 /*
2802 * We need the mb() to ensure the ordering between the writing to
2803 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2804 */
2805 smp_mb();
2806
2807 /* queue a periodic task */
2808 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2809
Dmitry Kravkovef018542011-06-14 01:33:57 +00002810 bnx2x_dcbx_pmf_update(bp);
2811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002812 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002813 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002814 if (bp->common.int_block == INT_BLOCK_HC) {
2815 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2816 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002817 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002818 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2819 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2820 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002821
2822 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002823}
2824
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002825/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002826
2827/* slow path */
2828
2829/*
2830 * General service functions
2831 */
2832
Eilon Greenstein2691d512009-08-12 08:22:08 +00002833/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002834u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002835{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002836 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002837 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002838 u32 rc = 0;
2839 u32 cnt = 1;
2840 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2841
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002842 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002843 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002844 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2845 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2846
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002847 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2848 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002849
2850 do {
2851 /* let the FW do it's magic ... */
2852 msleep(delay);
2853
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002854 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002855
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002856 /* Give the FW up to 5 second (500*10ms) */
2857 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002858
2859 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2860 cnt*delay, rc, seq);
2861
2862 /* is this a reply to our command? */
2863 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2864 rc &= FW_MSG_CODE_MASK;
2865 else {
2866 /* FW BUG! */
2867 BNX2X_ERR("FW failed to respond!\n");
2868 bnx2x_fw_dump(bp);
2869 rc = 0;
2870 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002871 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002872
2873 return rc;
2874}
2875
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002876
Eric Dumazet1191cb82012-04-27 21:39:21 +00002877static void storm_memset_func_cfg(struct bnx2x *bp,
2878 struct tstorm_eth_function_common_config *tcfg,
2879 u16 abs_fid)
2880{
2881 size_t size = sizeof(struct tstorm_eth_function_common_config);
2882
2883 u32 addr = BAR_TSTRORM_INTMEM +
2884 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2885
2886 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2887}
2888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002889void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002890{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002891 if (CHIP_IS_E1x(bp)) {
2892 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002894 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2895 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002897 /* Enable the function in the FW */
2898 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2899 storm_memset_func_en(bp, p->func_id, 1);
2900
2901 /* spq */
2902 if (p->func_flgs & FUNC_FLG_SPQ) {
2903 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2904 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2905 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2906 }
2907}
2908
Ariel Elior6383c0b2011-07-14 08:31:57 +00002909/**
2910 * bnx2x_get_tx_only_flags - Return common flags
2911 *
2912 * @bp device handle
2913 * @fp queue handle
2914 * @zero_stats TRUE if statistics zeroing is needed
2915 *
2916 * Return the flags that are common for the Tx-only and not normal connections.
2917 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002918static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2919 struct bnx2x_fastpath *fp,
2920 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002921{
2922 unsigned long flags = 0;
2923
2924 /* PF driver will always initialize the Queue to an ACTIVE state */
2925 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2926
Ariel Elior6383c0b2011-07-14 08:31:57 +00002927 /* tx only connections collect statistics (on the same index as the
2928 * parent connection). The statistics are zeroed when the parent
2929 * connection is initialized.
2930 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002931
2932 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2933 if (zero_stats)
2934 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2935
Ariel Elior6383c0b2011-07-14 08:31:57 +00002936
2937 return flags;
2938}
2939
Eric Dumazet1191cb82012-04-27 21:39:21 +00002940static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2941 struct bnx2x_fastpath *fp,
2942 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002943{
2944 unsigned long flags = 0;
2945
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002946 /* calculate other queue flags */
2947 if (IS_MF_SD(bp))
2948 __set_bit(BNX2X_Q_FLG_OV, &flags);
2949
Barak Witkowskia3348722012-04-23 03:04:46 +00002950 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002951 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002952 /* For FCoE - force usage of default priority (for afex) */
2953 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2954 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002955
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002956 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002958 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002959 if (fp->mode == TPA_MODE_GRO)
2960 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002961 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002962
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002963 if (leading) {
2964 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2965 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2966 }
2967
2968 /* Always set HW VLAN stripping */
2969 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002970
Barak Witkowskia3348722012-04-23 03:04:46 +00002971 /* configure silent vlan removal */
2972 if (IS_MF_AFEX(bp))
2973 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2974
Ariel Elior6383c0b2011-07-14 08:31:57 +00002975
2976 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002977}
2978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002979static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002980 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2981 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002982{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002983 gen_init->stat_id = bnx2x_stats_id(fp);
2984 gen_init->spcl_id = fp->cl_id;
2985
2986 /* Always use mini-jumbo MTU for FCoE L2 ring */
2987 if (IS_FCOE_FP(fp))
2988 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2989 else
2990 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002991
2992 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002993}
2994
2995static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2996 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2997 struct bnx2x_rxq_setup_params *rxq_init)
2998{
2999 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003000 u16 sge_sz = 0;
3001 u16 tpa_agg_size = 0;
3002
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003003 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003004 pause->sge_th_lo = SGE_TH_LO(bp);
3005 pause->sge_th_hi = SGE_TH_HI(bp);
3006
3007 /* validate SGE ring has enough to cross high threshold */
3008 WARN_ON(bp->dropless_fc &&
3009 pause->sge_th_hi + FW_PREFETCH_CNT >
3010 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3011
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003012 tpa_agg_size = min_t(u32,
3013 (min_t(u32, 8, MAX_SKB_FRAGS) *
3014 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
3015 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3016 SGE_PAGE_SHIFT;
3017 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3018 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
3019 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
3020 0xffff);
3021 }
3022
3023 /* pause - not for e1 */
3024 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003025 pause->bd_th_lo = BD_TH_LO(bp);
3026 pause->bd_th_hi = BD_TH_HI(bp);
3027
3028 pause->rcq_th_lo = RCQ_TH_LO(bp);
3029 pause->rcq_th_hi = RCQ_TH_HI(bp);
3030 /*
3031 * validate that rings have enough entries to cross
3032 * high thresholds
3033 */
3034 WARN_ON(bp->dropless_fc &&
3035 pause->bd_th_hi + FW_PREFETCH_CNT >
3036 bp->rx_ring_size);
3037 WARN_ON(bp->dropless_fc &&
3038 pause->rcq_th_hi + FW_PREFETCH_CNT >
3039 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003040
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003041 pause->pri_map = 1;
3042 }
3043
3044 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003045 rxq_init->dscr_map = fp->rx_desc_mapping;
3046 rxq_init->sge_map = fp->rx_sge_mapping;
3047 rxq_init->rcq_map = fp->rx_comp_mapping;
3048 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003050 /* This should be a maximum number of data bytes that may be
3051 * placed on the BD (not including paddings).
3052 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003053 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3054 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003055
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003056 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003057 rxq_init->tpa_agg_sz = tpa_agg_size;
3058 rxq_init->sge_buf_sz = sge_sz;
3059 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003060 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003061 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003062
3063 /* Maximum number or simultaneous TPA aggregation for this Queue.
3064 *
3065 * For PF Clients it should be the maximum avaliable number.
3066 * VF driver(s) may want to define it to a smaller value.
3067 */
David S. Miller8decf862011-09-22 03:23:13 -04003068 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003069
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003070 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3071 rxq_init->fw_sb_id = fp->fw_sb_id;
3072
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003073 if (IS_FCOE_FP(fp))
3074 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3075 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003076 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003077 /* configure silent vlan removal
3078 * if multi function mode is afex, then mask default vlan
3079 */
3080 if (IS_MF_AFEX(bp)) {
3081 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3082 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3083 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084}
3085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003086static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003087 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3088 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003089{
Merav Sicron65565882012-06-19 07:48:26 +00003090 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003091 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003092 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3093 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003095 /*
3096 * set the tss leading client id for TX classfication ==
3097 * leading RSS client id
3098 */
3099 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3100
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003101 if (IS_FCOE_FP(fp)) {
3102 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3103 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3104 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003105}
3106
stephen hemminger8d962862010-10-21 07:50:56 +00003107static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003108{
3109 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003110 struct event_ring_data eq_data = { {0} };
3111 u16 flags;
3112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003113 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003114 /* reset IGU PF statistics: MSIX + ATTN */
3115 /* PF */
3116 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3117 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3118 (CHIP_MODE_IS_4_PORT(bp) ?
3119 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3120 /* ATTN */
3121 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3122 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3123 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3124 (CHIP_MODE_IS_4_PORT(bp) ?
3125 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3126 }
3127
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003128 /* function setup flags */
3129 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003131 /* This flag is relevant for E1x only.
3132 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003133 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003134 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003135
3136 func_init.func_flgs = flags;
3137 func_init.pf_id = BP_FUNC(bp);
3138 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139 func_init.spq_map = bp->spq_mapping;
3140 func_init.spq_prod = bp->spq_prod_idx;
3141
3142 bnx2x_func_init(bp, &func_init);
3143
3144 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3145
3146 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003147 * Congestion management values depend on the link rate
3148 * There is no active link so initial link rate is set to 10 Gbps.
3149 * When the link comes up The congestion management values are
3150 * re-calculated according to the actual link rate.
3151 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003152 bp->link_vars.line_speed = SPEED_10000;
3153 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3154
3155 /* Only the PMF sets the HW */
3156 if (bp->port.pmf)
3157 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159 /* init Event Queue */
3160 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3161 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3162 eq_data.producer = bp->eq_prod;
3163 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3164 eq_data.sb_id = DEF_SB_ID;
3165 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3166}
3167
3168
Eilon Greenstein2691d512009-08-12 08:22:08 +00003169static void bnx2x_e1h_disable(struct bnx2x *bp)
3170{
3171 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003173 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003174
3175 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003176}
3177
3178static void bnx2x_e1h_enable(struct bnx2x *bp)
3179{
3180 int port = BP_PORT(bp);
3181
3182 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3183
Eilon Greenstein2691d512009-08-12 08:22:08 +00003184 /* Tx queue should be only reenabled */
3185 netif_tx_wake_all_queues(bp->dev);
3186
Eilon Greenstein061bc702009-10-15 00:18:47 -07003187 /*
3188 * Should not call netif_carrier_on since it will be called if the link
3189 * is up when checking for link state
3190 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003191}
3192
Barak Witkowski1d187b32011-12-05 22:41:50 +00003193#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3194
3195static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3196{
3197 struct eth_stats_info *ether_stat =
3198 &bp->slowpath->drv_info_to_mcp.ether_stat;
3199
Dan Carpenter786fdf02012-10-02 01:47:46 +00003200 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3201 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003202
Barak Witkowski15192a82012-06-19 07:48:28 +00003203 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3204 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3205 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003206
3207 ether_stat->mtu_size = bp->dev->mtu;
3208
3209 if (bp->dev->features & NETIF_F_RXCSUM)
3210 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3211 if (bp->dev->features & NETIF_F_TSO)
3212 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3213 ether_stat->feature_flags |= bp->common.boot_mode;
3214
3215 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3216
3217 ether_stat->txq_size = bp->tx_ring_size;
3218 ether_stat->rxq_size = bp->rx_ring_size;
3219}
3220
3221static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3222{
3223 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3224 struct fcoe_stats_info *fcoe_stat =
3225 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3226
Merav Sicron55c11942012-11-07 00:45:48 +00003227 if (!CNIC_LOADED(bp))
3228 return;
3229
Barak Witkowski2e499d32012-06-26 01:31:19 +00003230 memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
3231 bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003232
3233 fcoe_stat->qos_priority =
3234 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3235
3236 /* insert FCoE stats from ramrod response */
3237 if (!NO_FCOE(bp)) {
3238 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003239 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003240 tstorm_queue_statistics;
3241
3242 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003243 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003244 xstorm_queue_statistics;
3245
3246 struct fcoe_statistics_params *fw_fcoe_stat =
3247 &bp->fw_stats_data->fcoe;
3248
3249 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3250 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3251
3252 ADD_64(fcoe_stat->rx_bytes_hi,
3253 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3254 fcoe_stat->rx_bytes_lo,
3255 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3256
3257 ADD_64(fcoe_stat->rx_bytes_hi,
3258 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3259 fcoe_stat->rx_bytes_lo,
3260 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3261
3262 ADD_64(fcoe_stat->rx_bytes_hi,
3263 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3264 fcoe_stat->rx_bytes_lo,
3265 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3266
3267 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3268 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3269
3270 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3271 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3272
3273 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3274 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3275
3276 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003277 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003278
3279 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3280 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3281
3282 ADD_64(fcoe_stat->tx_bytes_hi,
3283 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3284 fcoe_stat->tx_bytes_lo,
3285 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3286
3287 ADD_64(fcoe_stat->tx_bytes_hi,
3288 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3289 fcoe_stat->tx_bytes_lo,
3290 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3291
3292 ADD_64(fcoe_stat->tx_bytes_hi,
3293 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3294 fcoe_stat->tx_bytes_lo,
3295 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3296
3297 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3298 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3299
3300 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3301 fcoe_q_xstorm_stats->ucast_pkts_sent);
3302
3303 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3304 fcoe_q_xstorm_stats->bcast_pkts_sent);
3305
3306 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3307 fcoe_q_xstorm_stats->mcast_pkts_sent);
3308 }
3309
Barak Witkowski1d187b32011-12-05 22:41:50 +00003310 /* ask L5 driver to add data to the struct */
3311 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003312}
3313
3314static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3315{
3316 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3317 struct iscsi_stats_info *iscsi_stat =
3318 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3319
Merav Sicron55c11942012-11-07 00:45:48 +00003320 if (!CNIC_LOADED(bp))
3321 return;
3322
Barak Witkowski2e499d32012-06-26 01:31:19 +00003323 memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
3324 bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003325
3326 iscsi_stat->qos_priority =
3327 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3328
Barak Witkowski1d187b32011-12-05 22:41:50 +00003329 /* ask L5 driver to add data to the struct */
3330 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003331}
3332
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003333/* called due to MCP event (on pmf):
3334 * reread new bandwidth configuration
3335 * configure FW
3336 * notify others function about the change
3337 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003338static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003339{
3340 if (bp->link_vars.link_up) {
3341 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3342 bnx2x_link_sync_notify(bp);
3343 }
3344 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3345}
3346
Eric Dumazet1191cb82012-04-27 21:39:21 +00003347static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003348{
3349 bnx2x_config_mf_bw(bp);
3350 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3351}
3352
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003353static void bnx2x_handle_eee_event(struct bnx2x *bp)
3354{
3355 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3356 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3357}
3358
Barak Witkowski1d187b32011-12-05 22:41:50 +00003359static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3360{
3361 enum drv_info_opcode op_code;
3362 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3363
3364 /* if drv_info version supported by MFW doesn't match - send NACK */
3365 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3366 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3367 return;
3368 }
3369
3370 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3371 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3372
3373 memset(&bp->slowpath->drv_info_to_mcp, 0,
3374 sizeof(union drv_info_to_mcp));
3375
3376 switch (op_code) {
3377 case ETH_STATS_OPCODE:
3378 bnx2x_drv_info_ether_stat(bp);
3379 break;
3380 case FCOE_STATS_OPCODE:
3381 bnx2x_drv_info_fcoe_stat(bp);
3382 break;
3383 case ISCSI_STATS_OPCODE:
3384 bnx2x_drv_info_iscsi_stat(bp);
3385 break;
3386 default:
3387 /* if op code isn't supported - send NACK */
3388 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3389 return;
3390 }
3391
3392 /* if we got drv_info attn from MFW then these fields are defined in
3393 * shmem2 for sure
3394 */
3395 SHMEM2_WR(bp, drv_info_host_addr_lo,
3396 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3397 SHMEM2_WR(bp, drv_info_host_addr_hi,
3398 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3399
3400 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3401}
3402
Eilon Greenstein2691d512009-08-12 08:22:08 +00003403static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3404{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003405 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003406
3407 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3408
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003409 /*
3410 * This is the only place besides the function initialization
3411 * where the bp->flags can change so it is done without any
3412 * locks
3413 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003414 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003415 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003416 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003417
3418 bnx2x_e1h_disable(bp);
3419 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003420 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003421 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003422
3423 bnx2x_e1h_enable(bp);
3424 }
3425 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3426 }
3427 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003428 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003429 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3430 }
3431
3432 /* Report results to MCP */
3433 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003434 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003435 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003436 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003437}
3438
Michael Chan289129022009-10-10 13:46:53 +00003439/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003440static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003441{
3442 struct eth_spe *next_spe = bp->spq_prod_bd;
3443
3444 if (bp->spq_prod_bd == bp->spq_last_bd) {
3445 bp->spq_prod_bd = bp->spq;
3446 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003447 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003448 } else {
3449 bp->spq_prod_bd++;
3450 bp->spq_prod_idx++;
3451 }
3452 return next_spe;
3453}
3454
3455/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003456static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003457{
3458 int func = BP_FUNC(bp);
3459
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003460 /*
3461 * Make sure that BD data is updated before writing the producer:
3462 * BD data is written to the memory, the producer is read from the
3463 * memory, thus we need a full memory barrier to ensure the ordering.
3464 */
3465 mb();
Michael Chan289129022009-10-10 13:46:53 +00003466
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003467 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003468 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003469 mmiowb();
3470}
3471
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003472/**
3473 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3474 *
3475 * @cmd: command to check
3476 * @cmd_type: command type
3477 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003478static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003479{
3480 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003481 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003482 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3483 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3484 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3485 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3486 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3487 return true;
3488 else
3489 return false;
3490
3491}
3492
3493
3494/**
3495 * bnx2x_sp_post - place a single command on an SP ring
3496 *
3497 * @bp: driver handle
3498 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3499 * @cid: SW CID the command is related to
3500 * @data_hi: command private data address (high 32 bits)
3501 * @data_lo: command private data address (low 32 bits)
3502 * @cmd_type: command type (e.g. NONE, ETH)
3503 *
3504 * SP data is handled as if it's always an address pair, thus data fields are
3505 * not swapped to little endian in upper functions. Instead this function swaps
3506 * data as if it's two u32 fields.
3507 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003508int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003509 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510{
Michael Chan289129022009-10-10 13:46:53 +00003511 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003512 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003513 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003514
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003516 if (unlikely(bp->panic)) {
3517 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003518 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003519 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003520#endif
3521
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003522 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003523
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003524 if (common) {
3525 if (!atomic_read(&bp->eq_spq_left)) {
3526 BNX2X_ERR("BUG! EQ ring full!\n");
3527 spin_unlock_bh(&bp->spq_lock);
3528 bnx2x_panic();
3529 return -EBUSY;
3530 }
3531 } else if (!atomic_read(&bp->cq_spq_left)) {
3532 BNX2X_ERR("BUG! SPQ ring full!\n");
3533 spin_unlock_bh(&bp->spq_lock);
3534 bnx2x_panic();
3535 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003536 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003537
Michael Chan289129022009-10-10 13:46:53 +00003538 spe = bnx2x_sp_get_next(bp);
3539
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003540 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003541 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003542 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3543 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003544
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003545 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003546
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003547 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3548 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003549
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003550 spe->hdr.type = cpu_to_le16(type);
3551
3552 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3553 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3554
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003555 /*
3556 * It's ok if the actual decrement is issued towards the memory
3557 * somewhere between the spin_lock and spin_unlock. Thus no
3558 * more explict memory barrier is needed.
3559 */
3560 if (common)
3561 atomic_dec(&bp->eq_spq_left);
3562 else
3563 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003564
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003565
Merav Sicron51c1a582012-03-18 10:33:38 +00003566 DP(BNX2X_MSG_SP,
3567 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003568 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3569 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003570 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003571 HW_CID(bp, cid), data_hi, data_lo, type,
3572 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003573
Michael Chan289129022009-10-10 13:46:53 +00003574 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003575 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576 return 0;
3577}
3578
3579/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003580static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003581{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003582 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003583 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003584
3585 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003586 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587 val = (1UL << 31);
3588 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3589 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3590 if (val & (1L << 31))
3591 break;
3592
3593 msleep(5);
3594 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003595 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003596 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003597 rc = -EBUSY;
3598 }
3599
3600 return rc;
3601}
3602
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003603/* release split MCP access lock register */
3604static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003605{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003606 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607}
3608
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003609#define BNX2X_DEF_SB_ATT_IDX 0x0001
3610#define BNX2X_DEF_SB_IDX 0x0002
3611
Eric Dumazet1191cb82012-04-27 21:39:21 +00003612static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003613{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003614 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003615 u16 rc = 0;
3616
3617 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003618 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3619 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003620 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003621 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003622
3623 if (bp->def_idx != def_sb->sp_sb.running_index) {
3624 bp->def_idx = def_sb->sp_sb.running_index;
3625 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003626 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003627
3628 /* Do not reorder: indecies reading should complete before handling */
3629 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003630 return rc;
3631}
3632
3633/*
3634 * slow path service functions
3635 */
3636
3637static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3638{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003639 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003640 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3641 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003642 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3643 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003644 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003645 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003646 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648 if (bp->attn_state & asserted)
3649 BNX2X_ERR("IGU ERROR\n");
3650
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003651 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3652 aeu_mask = REG_RD(bp, aeu_addr);
3653
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003654 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003655 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003656 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003657 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003658
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003659 REG_WR(bp, aeu_addr, aeu_mask);
3660 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003661
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003662 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003663 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003664 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003665
3666 if (asserted & ATTN_HARD_WIRED_MASK) {
3667 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003668
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003669 bnx2x_acquire_phy_lock(bp);
3670
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003671 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003672 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003673
Yaniv Rosner361c3912011-06-14 01:33:19 +00003674 /* If nig_mask is not set, no need to call the update
3675 * function.
3676 */
3677 if (nig_mask) {
3678 REG_WR(bp, nig_int_mask_addr, 0);
3679
3680 bnx2x_link_attn(bp);
3681 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003682
3683 /* handle unicore attn? */
3684 }
3685 if (asserted & ATTN_SW_TIMER_4_FUNC)
3686 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3687
3688 if (asserted & GPIO_2_FUNC)
3689 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3690
3691 if (asserted & GPIO_3_FUNC)
3692 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3693
3694 if (asserted & GPIO_4_FUNC)
3695 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3696
3697 if (port == 0) {
3698 if (asserted & ATTN_GENERAL_ATTN_1) {
3699 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3700 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3701 }
3702 if (asserted & ATTN_GENERAL_ATTN_2) {
3703 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3704 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3705 }
3706 if (asserted & ATTN_GENERAL_ATTN_3) {
3707 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3708 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3709 }
3710 } else {
3711 if (asserted & ATTN_GENERAL_ATTN_4) {
3712 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3713 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3714 }
3715 if (asserted & ATTN_GENERAL_ATTN_5) {
3716 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3717 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3718 }
3719 if (asserted & ATTN_GENERAL_ATTN_6) {
3720 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3721 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3722 }
3723 }
3724
3725 } /* if hardwired */
3726
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003727 if (bp->common.int_block == INT_BLOCK_HC)
3728 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3729 COMMAND_REG_ATTN_BITS_SET);
3730 else
3731 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3732
3733 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3734 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3735 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003736
3737 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003738 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003739 /* Verify that IGU ack through BAR was written before restoring
3740 * NIG mask. This loop should exit after 2-3 iterations max.
3741 */
3742 if (bp->common.int_block != INT_BLOCK_HC) {
3743 u32 cnt = 0, igu_acked;
3744 do {
3745 igu_acked = REG_RD(bp,
3746 IGU_REG_ATTENTION_ACK_BITS);
3747 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3748 (++cnt < MAX_IGU_ATTN_ACK_TO));
3749 if (!igu_acked)
3750 DP(NETIF_MSG_HW,
3751 "Failed to verify IGU ack on time\n");
3752 barrier();
3753 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003754 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003755 bnx2x_release_phy_lock(bp);
3756 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003757}
3758
Eric Dumazet1191cb82012-04-27 21:39:21 +00003759static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003760{
3761 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003762 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003763 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003764 ext_phy_config =
3765 SHMEM_RD(bp,
3766 dev_info.port_hw_config[port].external_phy_config);
3767
3768 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3769 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003770 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003771 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003772
3773 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003774 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3775 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003776
3777 /*
3778 * Scheudle device reset (unload)
3779 * This is due to some boards consuming sufficient power when driver is
3780 * up to overheat if fan fails.
3781 */
3782 smp_mb__before_clear_bit();
3783 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3784 smp_mb__after_clear_bit();
3785 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3786
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003787}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003788
Eric Dumazet1191cb82012-04-27 21:39:21 +00003789static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003790{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003791 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003792 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003793 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003794
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003795 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3796 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003797
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003798 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003799
3800 val = REG_RD(bp, reg_offset);
3801 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3802 REG_WR(bp, reg_offset, val);
3803
3804 BNX2X_ERR("SPIO5 hw attention\n");
3805
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003806 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003807 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003808 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003809 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003810
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003811 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003812 bnx2x_acquire_phy_lock(bp);
3813 bnx2x_handle_module_detect_int(&bp->link_params);
3814 bnx2x_release_phy_lock(bp);
3815 }
3816
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003817 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3818
3819 val = REG_RD(bp, reg_offset);
3820 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3821 REG_WR(bp, reg_offset, val);
3822
3823 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003824 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003825 bnx2x_panic();
3826 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003827}
3828
Eric Dumazet1191cb82012-04-27 21:39:21 +00003829static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003830{
3831 u32 val;
3832
Eilon Greenstein0626b892009-02-12 08:38:14 +00003833 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003834
3835 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3836 BNX2X_ERR("DB hw attention 0x%x\n", val);
3837 /* DORQ discard attention */
3838 if (val & 0x2)
3839 BNX2X_ERR("FATAL error from DORQ\n");
3840 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003841
3842 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3843
3844 int port = BP_PORT(bp);
3845 int reg_offset;
3846
3847 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3848 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3849
3850 val = REG_RD(bp, reg_offset);
3851 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3852 REG_WR(bp, reg_offset, val);
3853
3854 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003855 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003856 bnx2x_panic();
3857 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003858}
3859
Eric Dumazet1191cb82012-04-27 21:39:21 +00003860static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003861{
3862 u32 val;
3863
3864 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3865
3866 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3867 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3868 /* CFC error attention */
3869 if (val & 0x2)
3870 BNX2X_ERR("FATAL error from CFC\n");
3871 }
3872
3873 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003874 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003875 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003876 /* RQ_USDMDP_FIFO_OVERFLOW */
3877 if (val & 0x18000)
3878 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003879
3880 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003881 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3882 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3883 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003884 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003885
3886 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3887
3888 int port = BP_PORT(bp);
3889 int reg_offset;
3890
3891 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3892 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3893
3894 val = REG_RD(bp, reg_offset);
3895 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3896 REG_WR(bp, reg_offset, val);
3897
3898 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003899 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003900 bnx2x_panic();
3901 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003902}
3903
Eric Dumazet1191cb82012-04-27 21:39:21 +00003904static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003905{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003906 u32 val;
3907
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003908 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3909
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003910 if (attn & BNX2X_PMF_LINK_ASSERT) {
3911 int func = BP_FUNC(bp);
3912
3913 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003914 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003915 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3916 func_mf_config[BP_ABS_FUNC(bp)].config);
3917 val = SHMEM_RD(bp,
3918 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003919 if (val & DRV_STATUS_DCC_EVENT_MASK)
3920 bnx2x_dcc_event(bp,
3921 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003922
3923 if (val & DRV_STATUS_SET_MF_BW)
3924 bnx2x_set_mf_bw(bp);
3925
Barak Witkowski1d187b32011-12-05 22:41:50 +00003926 if (val & DRV_STATUS_DRV_INFO_REQ)
3927 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003928
3929 if (val & DRV_STATUS_VF_DISABLED)
3930 bnx2x_vf_handle_flr_event(bp);
3931
Eilon Greenstein2691d512009-08-12 08:22:08 +00003932 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003933 bnx2x_pmf_update(bp);
3934
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003935 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003936 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3937 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003938 /* start dcbx state machine */
3939 bnx2x_dcbx_set_params(bp,
3940 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003941 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3942 bnx2x_handle_afex_cmd(bp,
3943 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003944 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3945 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003946 if (bp->link_vars.periodic_flags &
3947 PERIODIC_FLAGS_LINK_EVENT) {
3948 /* sync with link */
3949 bnx2x_acquire_phy_lock(bp);
3950 bp->link_vars.periodic_flags &=
3951 ~PERIODIC_FLAGS_LINK_EVENT;
3952 bnx2x_release_phy_lock(bp);
3953 if (IS_MF(bp))
3954 bnx2x_link_sync_notify(bp);
3955 bnx2x_link_report(bp);
3956 }
3957 /* Always call it here: bnx2x_link_report() will
3958 * prevent the link indication duplication.
3959 */
3960 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003961 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003962
3963 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003964 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003965 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3966 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3967 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3968 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3969 bnx2x_panic();
3970
3971 } else if (attn & BNX2X_MCP_ASSERT) {
3972
3973 BNX2X_ERR("MCP assert!\n");
3974 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003975 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003976
3977 } else
3978 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3979 }
3980
3981 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003982 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3983 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003984 val = CHIP_IS_E1(bp) ? 0 :
3985 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003986 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3987 }
3988 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003989 val = CHIP_IS_E1(bp) ? 0 :
3990 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003991 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3992 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003993 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003994 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003995}
3996
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003997/*
3998 * Bits map:
3999 * 0-7 - Engine0 load counter.
4000 * 8-15 - Engine1 load counter.
4001 * 16 - Engine0 RESET_IN_PROGRESS bit.
4002 * 17 - Engine1 RESET_IN_PROGRESS bit.
4003 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4004 * on the engine
4005 * 19 - Engine1 ONE_IS_LOADED.
4006 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4007 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4008 * just the one belonging to its engine).
4009 *
4010 */
4011#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4012
4013#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4014#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4015#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4016#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4017#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4018#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4019#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004020
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004021/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004022 * Set the GLOBAL_RESET bit.
4023 *
4024 * Should be run under rtnl lock
4025 */
4026void bnx2x_set_reset_global(struct bnx2x *bp)
4027{
Ariel Eliorf16da432012-01-26 06:01:50 +00004028 u32 val;
4029 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4030 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004031 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004032 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004033}
4034
4035/*
4036 * Clear the GLOBAL_RESET bit.
4037 *
4038 * Should be run under rtnl lock
4039 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004040static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004041{
Ariel Eliorf16da432012-01-26 06:01:50 +00004042 u32 val;
4043 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4044 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004045 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004046 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004047}
4048
4049/*
4050 * Checks the GLOBAL_RESET bit.
4051 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004052 * should be run under rtnl lock
4053 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004054static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004055{
4056 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4057
4058 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4059 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4060}
4061
4062/*
4063 * Clear RESET_IN_PROGRESS bit for the current engine.
4064 *
4065 * Should be run under rtnl lock
4066 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004067static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004068{
Ariel Eliorf16da432012-01-26 06:01:50 +00004069 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004070 u32 bit = BP_PATH(bp) ?
4071 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004072 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4073 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004074
4075 /* Clear the bit */
4076 val &= ~bit;
4077 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004078
4079 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004080}
4081
4082/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004083 * Set RESET_IN_PROGRESS for the current engine.
4084 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004085 * should be run under rtnl lock
4086 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004087void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004088{
Ariel Eliorf16da432012-01-26 06:01:50 +00004089 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004090 u32 bit = BP_PATH(bp) ?
4091 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004092 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4093 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004094
4095 /* Set the bit */
4096 val |= bit;
4097 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004098 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004099}
4100
4101/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004102 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004103 * should be run under rtnl lock
4104 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004105bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004106{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004107 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4108 u32 bit = engine ?
4109 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4110
4111 /* return false if bit is set */
4112 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004113}
4114
4115/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004116 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004117 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004118 * should be run under rtnl lock
4119 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004120void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121{
Ariel Eliorf16da432012-01-26 06:01:50 +00004122 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004123 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4124 BNX2X_PATH0_LOAD_CNT_MASK;
4125 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4126 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004127
Ariel Eliorf16da432012-01-26 06:01:50 +00004128 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4129 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4130
Merav Sicron51c1a582012-03-18 10:33:38 +00004131 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004132
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004133 /* get the current counter value */
4134 val1 = (val & mask) >> shift;
4135
Ariel Elior889b9af2012-01-26 06:01:51 +00004136 /* set bit of that PF */
4137 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004138
4139 /* clear the old value */
4140 val &= ~mask;
4141
4142 /* set the new one */
4143 val |= ((val1 << shift) & mask);
4144
4145 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004146 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004147}
4148
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004149/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004150 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004151 *
4152 * @bp: driver handle
4153 *
4154 * Should be run under rtnl lock.
4155 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004156 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004157 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004158bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004159{
Ariel Eliorf16da432012-01-26 06:01:50 +00004160 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004161 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4162 BNX2X_PATH0_LOAD_CNT_MASK;
4163 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4164 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165
Ariel Eliorf16da432012-01-26 06:01:50 +00004166 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4167 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004168 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004169
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004170 /* get the current counter value */
4171 val1 = (val & mask) >> shift;
4172
Ariel Elior889b9af2012-01-26 06:01:51 +00004173 /* clear bit of that PF */
4174 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004175
4176 /* clear the old value */
4177 val &= ~mask;
4178
4179 /* set the new one */
4180 val |= ((val1 << shift) & mask);
4181
4182 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004183 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4184 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004185}
4186
4187/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004188 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004189 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004190 * should be run under rtnl lock
4191 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004192static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004193{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004194 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4195 BNX2X_PATH0_LOAD_CNT_MASK);
4196 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4197 BNX2X_PATH0_LOAD_CNT_SHIFT);
4198 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4199
Merav Sicron51c1a582012-03-18 10:33:38 +00004200 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004201
4202 val = (val & mask) >> shift;
4203
Merav Sicron51c1a582012-03-18 10:33:38 +00004204 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4205 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004206
Ariel Elior889b9af2012-01-26 06:01:51 +00004207 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004208}
4209
Eric Dumazet1191cb82012-04-27 21:39:21 +00004210static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004211{
Joe Perchesf1deab52011-08-14 12:16:21 +00004212 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004213}
4214
Eric Dumazet1191cb82012-04-27 21:39:21 +00004215static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4216 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004217{
4218 int i = 0;
4219 u32 cur_bit = 0;
4220 for (i = 0; sig; i++) {
4221 cur_bit = ((u32)0x1 << i);
4222 if (sig & cur_bit) {
4223 switch (cur_bit) {
4224 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004225 if (print)
4226 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004227 break;
4228 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004229 if (print)
4230 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004231 break;
4232 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004233 if (print)
4234 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004235 break;
4236 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004237 if (print)
4238 _print_next_block(par_num++,
4239 "SEARCHER");
4240 break;
4241 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4242 if (print)
4243 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004244 break;
4245 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004246 if (print)
4247 _print_next_block(par_num++, "TSEMI");
4248 break;
4249 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4250 if (print)
4251 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004252 break;
4253 }
4254
4255 /* Clear the bit */
4256 sig &= ~cur_bit;
4257 }
4258 }
4259
4260 return par_num;
4261}
4262
Eric Dumazet1191cb82012-04-27 21:39:21 +00004263static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4264 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004265{
4266 int i = 0;
4267 u32 cur_bit = 0;
4268 for (i = 0; sig; i++) {
4269 cur_bit = ((u32)0x1 << i);
4270 if (sig & cur_bit) {
4271 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004272 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4273 if (print)
4274 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004275 break;
4276 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004277 if (print)
4278 _print_next_block(par_num++, "QM");
4279 break;
4280 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4281 if (print)
4282 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004283 break;
4284 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004285 if (print)
4286 _print_next_block(par_num++, "XSDM");
4287 break;
4288 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4289 if (print)
4290 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004291 break;
4292 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004293 if (print)
4294 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004295 break;
4296 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004297 if (print)
4298 _print_next_block(par_num++,
4299 "DOORBELLQ");
4300 break;
4301 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4302 if (print)
4303 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004304 break;
4305 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004306 if (print)
4307 _print_next_block(par_num++,
4308 "VAUX PCI CORE");
4309 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004310 break;
4311 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004312 if (print)
4313 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004314 break;
4315 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004316 if (print)
4317 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004318 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004319 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4320 if (print)
4321 _print_next_block(par_num++, "UCM");
4322 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004323 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004324 if (print)
4325 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004326 break;
4327 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004328 if (print)
4329 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004330 break;
4331 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004332 if (print)
4333 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004334 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004335 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4336 if (print)
4337 _print_next_block(par_num++, "CCM");
4338 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004339 }
4340
4341 /* Clear the bit */
4342 sig &= ~cur_bit;
4343 }
4344 }
4345
4346 return par_num;
4347}
4348
Eric Dumazet1191cb82012-04-27 21:39:21 +00004349static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4350 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004351{
4352 int i = 0;
4353 u32 cur_bit = 0;
4354 for (i = 0; sig; i++) {
4355 cur_bit = ((u32)0x1 << i);
4356 if (sig & cur_bit) {
4357 switch (cur_bit) {
4358 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004359 if (print)
4360 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004361 break;
4362 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004363 if (print)
4364 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004365 break;
4366 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004367 if (print)
4368 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004369 "PXPPCICLOCKCLIENT");
4370 break;
4371 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004372 if (print)
4373 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004374 break;
4375 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004376 if (print)
4377 _print_next_block(par_num++, "CDU");
4378 break;
4379 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4380 if (print)
4381 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004382 break;
4383 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004384 if (print)
4385 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004386 break;
4387 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004388 if (print)
4389 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004390 break;
4391 }
4392
4393 /* Clear the bit */
4394 sig &= ~cur_bit;
4395 }
4396 }
4397
4398 return par_num;
4399}
4400
Eric Dumazet1191cb82012-04-27 21:39:21 +00004401static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4402 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004403{
4404 int i = 0;
4405 u32 cur_bit = 0;
4406 for (i = 0; sig; i++) {
4407 cur_bit = ((u32)0x1 << i);
4408 if (sig & cur_bit) {
4409 switch (cur_bit) {
4410 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004411 if (print)
4412 _print_next_block(par_num++, "MCP ROM");
4413 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004414 break;
4415 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004416 if (print)
4417 _print_next_block(par_num++,
4418 "MCP UMP RX");
4419 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004420 break;
4421 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004422 if (print)
4423 _print_next_block(par_num++,
4424 "MCP UMP TX");
4425 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004426 break;
4427 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004428 if (print)
4429 _print_next_block(par_num++,
4430 "MCP SCPAD");
4431 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004432 break;
4433 }
4434
4435 /* Clear the bit */
4436 sig &= ~cur_bit;
4437 }
4438 }
4439
4440 return par_num;
4441}
4442
Eric Dumazet1191cb82012-04-27 21:39:21 +00004443static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4444 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004445{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004446 int i = 0;
4447 u32 cur_bit = 0;
4448 for (i = 0; sig; i++) {
4449 cur_bit = ((u32)0x1 << i);
4450 if (sig & cur_bit) {
4451 switch (cur_bit) {
4452 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4453 if (print)
4454 _print_next_block(par_num++, "PGLUE_B");
4455 break;
4456 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4457 if (print)
4458 _print_next_block(par_num++, "ATC");
4459 break;
4460 }
4461
4462 /* Clear the bit */
4463 sig &= ~cur_bit;
4464 }
4465 }
4466
4467 return par_num;
4468}
4469
Eric Dumazet1191cb82012-04-27 21:39:21 +00004470static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4471 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004472{
4473 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4474 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4475 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4476 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4477 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004478 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004479 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4480 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004481 sig[0] & HW_PRTY_ASSERT_SET_0,
4482 sig[1] & HW_PRTY_ASSERT_SET_1,
4483 sig[2] & HW_PRTY_ASSERT_SET_2,
4484 sig[3] & HW_PRTY_ASSERT_SET_3,
4485 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004486 if (print)
4487 netdev_err(bp->dev,
4488 "Parity errors detected in blocks: ");
4489 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004490 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004491 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004492 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004493 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004494 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004495 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004496 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4497 par_num = bnx2x_check_blocks_with_parity4(
4498 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4499
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004500 if (print)
4501 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004502
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004503 return true;
4504 } else
4505 return false;
4506}
4507
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004508/**
4509 * bnx2x_chk_parity_attn - checks for parity attentions.
4510 *
4511 * @bp: driver handle
4512 * @global: true if there was a global attention
4513 * @print: show parity attention in syslog
4514 */
4515bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004516{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004517 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004518 int port = BP_PORT(bp);
4519
4520 attn.sig[0] = REG_RD(bp,
4521 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4522 port*4);
4523 attn.sig[1] = REG_RD(bp,
4524 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4525 port*4);
4526 attn.sig[2] = REG_RD(bp,
4527 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4528 port*4);
4529 attn.sig[3] = REG_RD(bp,
4530 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4531 port*4);
4532
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004533 if (!CHIP_IS_E1x(bp))
4534 attn.sig[4] = REG_RD(bp,
4535 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4536 port*4);
4537
4538 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004539}
4540
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004541
Eric Dumazet1191cb82012-04-27 21:39:21 +00004542static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004543{
4544 u32 val;
4545 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4546
4547 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4548 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4549 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004550 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004551 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004552 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004553 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004554 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004555 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004556 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004557 if (val &
4558 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004559 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004560 if (val &
4561 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004562 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004563 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004564 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004565 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004566 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004567 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004568 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004569 }
4570 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4571 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4572 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4573 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4574 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4575 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004576 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004577 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004578 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004579 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004580 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004581 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4582 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4583 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004584 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004585 }
4586
4587 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4588 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4589 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4590 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4591 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4592 }
4593
4594}
4595
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004596static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4597{
4598 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004599 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004600 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004601 u32 reg_addr;
4602 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004603 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004604 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004605
4606 /* need to take HW lock because MCP or other port might also
4607 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004608 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004610 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4611#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004612 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004613 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004614 /* Disable HW interrupts */
4615 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004616 /* In case of parity errors don't handle attentions so that
4617 * other function would "see" parity errors.
4618 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004619#else
4620 bnx2x_panic();
4621#endif
4622 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004623 return;
4624 }
4625
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004626 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4627 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4628 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4629 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004630 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004631 attn.sig[4] =
4632 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4633 else
4634 attn.sig[4] = 0;
4635
4636 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4637 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004638
4639 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4640 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004641 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004642
Merav Sicron51c1a582012-03-18 10:33:38 +00004643 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004644 index,
4645 group_mask->sig[0], group_mask->sig[1],
4646 group_mask->sig[2], group_mask->sig[3],
4647 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004648
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004649 bnx2x_attn_int_deasserted4(bp,
4650 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004651 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004652 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004653 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004654 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004655 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004656 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004657 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004658 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004659 }
4660 }
4661
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004662 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004663
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004664 if (bp->common.int_block == INT_BLOCK_HC)
4665 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4666 COMMAND_REG_ATTN_BITS_CLR);
4667 else
4668 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004669
4670 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004671 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4672 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004673 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004675 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004676 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004677
4678 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4679 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4680
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004681 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4682 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004683
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004684 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4685 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004686 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004687 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4688
4689 REG_WR(bp, reg_addr, aeu_mask);
4690 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004691
4692 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4693 bp->attn_state &= ~deasserted;
4694 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4695}
4696
4697static void bnx2x_attn_int(struct bnx2x *bp)
4698{
4699 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004700 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4701 attn_bits);
4702 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4703 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004704 u32 attn_state = bp->attn_state;
4705
4706 /* look for changed bits */
4707 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4708 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4709
4710 DP(NETIF_MSG_HW,
4711 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4712 attn_bits, attn_ack, asserted, deasserted);
4713
4714 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004715 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716
4717 /* handle bits that were raised */
4718 if (asserted)
4719 bnx2x_attn_int_asserted(bp, asserted);
4720
4721 if (deasserted)
4722 bnx2x_attn_int_deasserted(bp, deasserted);
4723}
4724
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004725void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4726 u16 index, u8 op, u8 update)
4727{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004728 u32 igu_addr = bp->igu_base_addr;
4729 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004730 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4731 igu_addr);
4732}
4733
Eric Dumazet1191cb82012-04-27 21:39:21 +00004734static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004735{
4736 /* No memory barriers */
4737 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4738 mmiowb(); /* keep prod updates ordered */
4739}
4740
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004741static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4742 union event_ring_elem *elem)
4743{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004744 u8 err = elem->message.error;
4745
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004746 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004747 (cid < bp->cnic_eth_dev.starting_cid &&
4748 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004749 return 1;
4750
4751 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4752
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004753 if (unlikely(err)) {
4754
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004755 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4756 cid);
4757 bnx2x_panic_dump(bp);
4758 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004759 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004760 return 0;
4761}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004762
Eric Dumazet1191cb82012-04-27 21:39:21 +00004763static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004764{
4765 struct bnx2x_mcast_ramrod_params rparam;
4766 int rc;
4767
4768 memset(&rparam, 0, sizeof(rparam));
4769
4770 rparam.mcast_obj = &bp->mcast_obj;
4771
4772 netif_addr_lock_bh(bp->dev);
4773
4774 /* Clear pending state for the last command */
4775 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4776
4777 /* If there are pending mcast commands - send them */
4778 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4779 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4780 if (rc < 0)
4781 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4782 rc);
4783 }
4784
4785 netif_addr_unlock_bh(bp->dev);
4786}
4787
Eric Dumazet1191cb82012-04-27 21:39:21 +00004788static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4789 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004790{
4791 unsigned long ramrod_flags = 0;
4792 int rc = 0;
4793 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4794 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4795
4796 /* Always push next commands out, don't wait here */
4797 __set_bit(RAMROD_CONT, &ramrod_flags);
4798
4799 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4800 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004801 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004802 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004803 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4804 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004805 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004806
4807 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004808 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004809 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004810 /* This is only relevant for 57710 where multicast MACs are
4811 * configured as unicast MACs using the same ramrod.
4812 */
4813 bnx2x_handle_mcast_eqe(bp);
4814 return;
4815 default:
4816 BNX2X_ERR("Unsupported classification command: %d\n",
4817 elem->message.data.eth_event.echo);
4818 return;
4819 }
4820
4821 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4822
4823 if (rc < 0)
4824 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4825 else if (rc > 0)
4826 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4827
4828}
4829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004830static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004831
Eric Dumazet1191cb82012-04-27 21:39:21 +00004832static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004833{
4834 netif_addr_lock_bh(bp->dev);
4835
4836 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4837
4838 /* Send rx_mode command again if was requested */
4839 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4840 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004841 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4842 &bp->sp_state))
4843 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4844 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4845 &bp->sp_state))
4846 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004847
4848 netif_addr_unlock_bh(bp->dev);
4849}
4850
Eric Dumazet1191cb82012-04-27 21:39:21 +00004851static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004852 union event_ring_elem *elem)
4853{
4854 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4855 DP(BNX2X_MSG_SP,
4856 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4857 elem->message.data.vif_list_event.func_bit_map);
4858 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4859 elem->message.data.vif_list_event.func_bit_map);
4860 } else if (elem->message.data.vif_list_event.echo ==
4861 VIF_LIST_RULE_SET) {
4862 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4863 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4864 }
4865}
4866
4867/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004868static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004869{
4870 int q, rc;
4871 struct bnx2x_fastpath *fp;
4872 struct bnx2x_queue_state_params queue_params = {NULL};
4873 struct bnx2x_queue_update_params *q_update_params =
4874 &queue_params.params.update;
4875
4876 /* Send Q update command with afex vlan removal values for all Qs */
4877 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4878
4879 /* set silent vlan removal values according to vlan mode */
4880 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4881 &q_update_params->update_flags);
4882 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4883 &q_update_params->update_flags);
4884 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4885
4886 /* in access mode mark mask and value are 0 to strip all vlans */
4887 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4888 q_update_params->silent_removal_value = 0;
4889 q_update_params->silent_removal_mask = 0;
4890 } else {
4891 q_update_params->silent_removal_value =
4892 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4893 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4894 }
4895
4896 for_each_eth_queue(bp, q) {
4897 /* Set the appropriate Queue object */
4898 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004899 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004900
4901 /* send the ramrod */
4902 rc = bnx2x_queue_state_change(bp, &queue_params);
4903 if (rc < 0)
4904 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4905 q);
4906 }
4907
Barak Witkowskia3348722012-04-23 03:04:46 +00004908 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004909 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004910 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004911
4912 /* clear pending completion bit */
4913 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4914
4915 /* mark latest Q bit */
4916 smp_mb__before_clear_bit();
4917 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4918 smp_mb__after_clear_bit();
4919
4920 /* send Q update ramrod for FCoE Q */
4921 rc = bnx2x_queue_state_change(bp, &queue_params);
4922 if (rc < 0)
4923 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4924 q);
4925 } else {
4926 /* If no FCoE ring - ACK MCP now */
4927 bnx2x_link_report(bp);
4928 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4929 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004930}
4931
Eric Dumazet1191cb82012-04-27 21:39:21 +00004932static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004933 struct bnx2x *bp, u32 cid)
4934{
Joe Perches94f05b02011-08-14 12:16:20 +00004935 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004936
4937 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004938 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004939 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004940 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004941}
4942
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004943static void bnx2x_eq_int(struct bnx2x *bp)
4944{
4945 u16 hw_cons, sw_cons, sw_prod;
4946 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004947 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004948 u32 cid;
4949 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004950 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004951 struct bnx2x_queue_sp_obj *q_obj;
4952 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4953 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004954
4955 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4956
4957 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4958 * when we get the the next-page we nned to adjust so the loop
4959 * condition below will be met. The next element is the size of a
4960 * regular element and hence incrementing by 1
4961 */
4962 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4963 hw_cons++;
4964
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004965 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004966 * specific bp, thus there is no need in "paired" read memory
4967 * barrier here.
4968 */
4969 sw_cons = bp->eq_cons;
4970 sw_prod = bp->eq_prod;
4971
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004972 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004973 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004974
4975 for (; sw_cons != hw_cons;
4976 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4977
4978
4979 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4980
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004981 rc = bnx2x_iov_eq_sp_event(bp, elem);
4982 if (!rc) {
4983 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
4984 rc);
4985 goto next_spqe;
4986 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4988 opcode = elem->message.opcode;
4989
4990
4991 /* handle eq element */
4992 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004993 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
4994 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
4995 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
4996 continue;
4997
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004998 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004999 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5000 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005001 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005002 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005003 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005004
5005 case EVENT_RING_OPCODE_CFC_DEL:
5006 /* handle according to cid range */
5007 /*
5008 * we may want to verify here that the bp state is
5009 * HALTING
5010 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005011 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005012 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005013
5014 if (CNIC_LOADED(bp) &&
5015 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005016 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005017
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005018 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5019
5020 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5021 break;
5022
5023
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005024
5025 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005026
5027 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005028 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005029 if (f_obj->complete_cmd(bp, f_obj,
5030 BNX2X_F_CMD_TX_STOP))
5031 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005032 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5033 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005034
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005035 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005036 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005037 if (f_obj->complete_cmd(bp, f_obj,
5038 BNX2X_F_CMD_TX_START))
5039 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005040 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5041 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005042
Barak Witkowskia3348722012-04-23 03:04:46 +00005043 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005044 echo = elem->message.data.function_update_event.echo;
5045 if (echo == SWITCH_UPDATE) {
5046 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5047 "got FUNC_SWITCH_UPDATE ramrod\n");
5048 if (f_obj->complete_cmd(
5049 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5050 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005051
Merav Sicron55c11942012-11-07 00:45:48 +00005052 } else {
5053 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5054 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5055 f_obj->complete_cmd(bp, f_obj,
5056 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005057
Merav Sicron55c11942012-11-07 00:45:48 +00005058 /* We will perform the Queues update from
5059 * sp_rtnl task as all Queue SP operations
5060 * should run under rtnl_lock.
5061 */
5062 smp_mb__before_clear_bit();
5063 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5064 &bp->sp_rtnl_state);
5065 smp_mb__after_clear_bit();
5066
5067 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5068 }
5069
Barak Witkowskia3348722012-04-23 03:04:46 +00005070 goto next_spqe;
5071
5072 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5073 f_obj->complete_cmd(bp, f_obj,
5074 BNX2X_F_CMD_AFEX_VIFLISTS);
5075 bnx2x_after_afex_vif_lists(bp, elem);
5076 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005077 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005078 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5079 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005080 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5081 break;
5082
5083 goto next_spqe;
5084
5085 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005086 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5087 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005088 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5089 break;
5090
5091 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005092 }
5093
5094 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005095 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5096 BNX2X_STATE_OPEN):
5097 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005098 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005099 cid = elem->message.data.eth_event.echo &
5100 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005101 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005102 cid);
5103 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005104 break;
5105
5106 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5107 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005108 case (EVENT_RING_OPCODE_SET_MAC |
5109 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005110 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5111 BNX2X_STATE_OPEN):
5112 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5113 BNX2X_STATE_DIAG):
5114 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5115 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005116 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005117 bnx2x_handle_classification_eqe(bp, elem);
5118 break;
5119
5120 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5121 BNX2X_STATE_OPEN):
5122 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5123 BNX2X_STATE_DIAG):
5124 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5125 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005126 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005127 bnx2x_handle_mcast_eqe(bp);
5128 break;
5129
5130 case (EVENT_RING_OPCODE_FILTERS_RULES |
5131 BNX2X_STATE_OPEN):
5132 case (EVENT_RING_OPCODE_FILTERS_RULES |
5133 BNX2X_STATE_DIAG):
5134 case (EVENT_RING_OPCODE_FILTERS_RULES |
5135 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005136 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005138 break;
5139 default:
5140 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005141 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5142 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005143 }
5144next_spqe:
5145 spqe_cnt++;
5146 } /* for */
5147
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005148 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005149 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005150
5151 bp->eq_cons = sw_cons;
5152 bp->eq_prod = sw_prod;
5153 /* Make sure that above mem writes were issued towards the memory */
5154 smp_wmb();
5155
5156 /* update producer */
5157 bnx2x_update_eq_prod(bp, bp->eq_prod);
5158}
5159
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005160static void bnx2x_sp_task(struct work_struct *work)
5161{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005162 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005163
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005164 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005165
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005166 /* make sure the atomic interupt_occurred has been written */
5167 smp_rmb();
5168 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005169
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005170 /* what work needs to be performed? */
5171 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005172
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005173 DP(BNX2X_MSG_SP, "status %x\n", status);
5174 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5175 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005176
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005177 /* HW attentions */
5178 if (status & BNX2X_DEF_SB_ATT_IDX) {
5179 bnx2x_attn_int(bp);
5180 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005181 }
Merav Sicron55c11942012-11-07 00:45:48 +00005182
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005183 /* SP events: STAT_QUERY and others */
5184 if (status & BNX2X_DEF_SB_IDX) {
5185 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005186
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005187 if (FCOE_INIT(bp) &&
5188 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5189 /* Prevent local bottom-halves from running as
5190 * we are going to change the local NAPI list.
5191 */
5192 local_bh_disable();
5193 napi_schedule(&bnx2x_fcoe(bp, napi));
5194 local_bh_enable();
5195 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005196
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005197 /* Handle EQ completions */
5198 bnx2x_eq_int(bp);
5199 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5200 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5201
5202 status &= ~BNX2X_DEF_SB_IDX;
5203 }
5204
5205 /* if status is non zero then perhaps something went wrong */
5206 if (unlikely(status))
5207 DP(BNX2X_MSG_SP,
5208 "got an unknown interrupt! (status 0x%x)\n", status);
5209
5210 /* ack status block only if something was actually handled */
5211 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5212 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
5213
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005214 }
5215
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005216 /* must be called after the EQ processing (since eq leads to sriov
5217 * ramrod completion flows).
5218 * This flow may have been scheduled by the arrival of a ramrod
5219 * completion, or by the sriov code rescheduling itself.
5220 */
5221 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005222
5223 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5224 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5225 &bp->sp_state)) {
5226 bnx2x_link_report(bp);
5227 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5228 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005229}
5230
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005231irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005232{
5233 struct net_device *dev = dev_instance;
5234 struct bnx2x *bp = netdev_priv(dev);
5235
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005236 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5237 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005238
5239#ifdef BNX2X_STOP_ON_ERROR
5240 if (unlikely(bp->panic))
5241 return IRQ_HANDLED;
5242#endif
5243
Merav Sicron55c11942012-11-07 00:45:48 +00005244 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005245 struct cnic_ops *c_ops;
5246
5247 rcu_read_lock();
5248 c_ops = rcu_dereference(bp->cnic_ops);
5249 if (c_ops)
5250 c_ops->cnic_handler(bp->cnic_data, NULL);
5251 rcu_read_unlock();
5252 }
Merav Sicron55c11942012-11-07 00:45:48 +00005253
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005254 /* schedule sp task to perform default status block work, ack
5255 * attentions and enable interrupts.
5256 */
5257 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258
5259 return IRQ_HANDLED;
5260}
5261
5262/* end of slow path */
5263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005264
5265void bnx2x_drv_pulse(struct bnx2x *bp)
5266{
5267 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5268 bp->fw_drv_pulse_wr_seq);
5269}
5270
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005271static void bnx2x_timer(unsigned long data)
5272{
5273 struct bnx2x *bp = (struct bnx2x *) data;
5274
5275 if (!netif_running(bp->dev))
5276 return;
5277
Ariel Elior67c431a2013-01-01 05:22:36 +00005278 if (IS_PF(bp) &&
5279 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005280 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005281 u32 drv_pulse;
5282 u32 mcp_pulse;
5283
5284 ++bp->fw_drv_pulse_wr_seq;
5285 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5286 /* TBD - add SYSTEM_TIME */
5287 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005288 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005290 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005291 MCP_PULSE_SEQ_MASK);
5292 /* The delta between driver pulse and mcp response
5293 * should be 1 (before mcp response) or 0 (after mcp response)
5294 */
5295 if ((drv_pulse != mcp_pulse) &&
5296 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5297 /* someone lost a heartbeat... */
5298 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5299 drv_pulse, mcp_pulse);
5300 }
5301 }
5302
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005303 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005304 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005305
Ariel Eliorabc5a022013-01-01 05:22:43 +00005306 /* sample pf vf bulletin board for new posts from pf */
5307 if (IS_VF(bp))
5308 bnx2x_sample_bulletin(bp);
5309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005310 mod_timer(&bp->timer, jiffies + bp->current_interval);
5311}
5312
5313/* end of Statistics */
5314
5315/* nic init */
5316
5317/*
5318 * nic init service functions
5319 */
5320
Eric Dumazet1191cb82012-04-27 21:39:21 +00005321static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005323 u32 i;
5324 if (!(len%4) && !(addr%4))
5325 for (i = 0; i < len; i += 4)
5326 REG_WR(bp, addr + i, fill);
5327 else
5328 for (i = 0; i < len; i++)
5329 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005330
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005331}
5332
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005333/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005334static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5335 int fw_sb_id,
5336 u32 *sb_data_p,
5337 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005338{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005339 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005340 for (index = 0; index < data_size; index++)
5341 REG_WR(bp, BAR_CSTRORM_INTMEM +
5342 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5343 sizeof(u32)*index,
5344 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005345}
5346
Eric Dumazet1191cb82012-04-27 21:39:21 +00005347static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005348{
5349 u32 *sb_data_p;
5350 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005351 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005352 struct hc_status_block_data_e1x sb_data_e1x;
5353
5354 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005355 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005356 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005357 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005358 sb_data_e2.common.p_func.vf_valid = false;
5359 sb_data_p = (u32 *)&sb_data_e2;
5360 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5361 } else {
5362 memset(&sb_data_e1x, 0,
5363 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005364 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005365 sb_data_e1x.common.p_func.vf_valid = false;
5366 sb_data_p = (u32 *)&sb_data_e1x;
5367 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5368 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005369 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5370
5371 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5372 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5373 CSTORM_STATUS_BLOCK_SIZE);
5374 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5375 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5376 CSTORM_SYNC_BLOCK_SIZE);
5377}
5378
5379/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005380static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005381 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005382{
5383 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005384 int i;
5385 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5386 REG_WR(bp, BAR_CSTRORM_INTMEM +
5387 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5388 i*sizeof(u32),
5389 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390}
5391
Eric Dumazet1191cb82012-04-27 21:39:21 +00005392static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005393{
5394 int func = BP_FUNC(bp);
5395 struct hc_sp_status_block_data sp_sb_data;
5396 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005398 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005399 sp_sb_data.p_func.vf_valid = false;
5400
5401 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5402
5403 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5404 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5405 CSTORM_SP_STATUS_BLOCK_SIZE);
5406 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5407 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5408 CSTORM_SP_SYNC_BLOCK_SIZE);
5409
5410}
5411
5412
Eric Dumazet1191cb82012-04-27 21:39:21 +00005413static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005414 int igu_sb_id, int igu_seg_id)
5415{
5416 hc_sm->igu_sb_id = igu_sb_id;
5417 hc_sm->igu_seg_id = igu_seg_id;
5418 hc_sm->timer_value = 0xFF;
5419 hc_sm->time_to_expire = 0xFFFFFFFF;
5420}
5421
David S. Miller8decf862011-09-22 03:23:13 -04005422
5423/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005424static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005425{
5426 /* zero out state machine indices */
5427 /* rx indices */
5428 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5429
5430 /* tx indices */
5431 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5432 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5433 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5434 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5435
5436 /* map indices */
5437 /* rx indices */
5438 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5439 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5440
5441 /* tx indices */
5442 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5443 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5444 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5445 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5446 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5447 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5448 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5449 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5450}
5451
Ariel Eliorb93288d2013-01-01 05:22:35 +00005452void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005453 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5454{
5455 int igu_seg_id;
5456
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005457 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005458 struct hc_status_block_data_e1x sb_data_e1x;
5459 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005460 int data_size;
5461 u32 *sb_data_p;
5462
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005463 if (CHIP_INT_MODE_IS_BC(bp))
5464 igu_seg_id = HC_SEG_ACCESS_NORM;
5465 else
5466 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005467
5468 bnx2x_zero_fp_sb(bp, fw_sb_id);
5469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005470 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005471 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005472 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005473 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5474 sb_data_e2.common.p_func.vf_id = vfid;
5475 sb_data_e2.common.p_func.vf_valid = vf_valid;
5476 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5477 sb_data_e2.common.same_igu_sb_1b = true;
5478 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5479 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5480 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005481 sb_data_p = (u32 *)&sb_data_e2;
5482 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005483 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005484 } else {
5485 memset(&sb_data_e1x, 0,
5486 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005487 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005488 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5489 sb_data_e1x.common.p_func.vf_id = 0xff;
5490 sb_data_e1x.common.p_func.vf_valid = false;
5491 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5492 sb_data_e1x.common.same_igu_sb_1b = true;
5493 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5494 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5495 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005496 sb_data_p = (u32 *)&sb_data_e1x;
5497 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005498 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005499 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005500
5501 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5502 igu_sb_id, igu_seg_id);
5503 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5504 igu_sb_id, igu_seg_id);
5505
Merav Sicron51c1a582012-03-18 10:33:38 +00005506 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005507
5508 /* write indecies to HW */
5509 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5510}
5511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005512static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005513 u16 tx_usec, u16 rx_usec)
5514{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005515 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005516 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005517 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5518 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5519 tx_usec);
5520 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5521 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5522 tx_usec);
5523 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5524 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5525 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005526}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005527
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005528static void bnx2x_init_def_sb(struct bnx2x *bp)
5529{
5530 struct host_sp_status_block *def_sb = bp->def_status_blk;
5531 dma_addr_t mapping = bp->def_status_blk_mapping;
5532 int igu_sp_sb_index;
5533 int igu_seg_id;
5534 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005535 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005536 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005537 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005538 int index;
5539 struct hc_sp_status_block_data sp_sb_data;
5540 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5541
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005542 if (CHIP_INT_MODE_IS_BC(bp)) {
5543 igu_sp_sb_index = DEF_SB_IGU_ID;
5544 igu_seg_id = HC_SEG_ACCESS_DEF;
5545 } else {
5546 igu_sp_sb_index = bp->igu_dsb_id;
5547 igu_seg_id = IGU_SEG_ACCESS_DEF;
5548 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005549
5550 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005551 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005552 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005553 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005554
Eliezer Tamir49d66772008-02-28 11:53:13 -08005555 bp->attn_state = 0;
5556
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005557 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5558 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005559 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5560 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005561 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005562 int sindex;
5563 /* take care of sig[0]..sig[4] */
5564 for (sindex = 0; sindex < 4; sindex++)
5565 bp->attn_group[index].sig[sindex] =
5566 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005567
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005568 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005569 /*
5570 * enable5 is separate from the rest of the registers,
5571 * and therefore the address skip is 4
5572 * and not 16 between the different groups
5573 */
5574 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005575 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005576 else
5577 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005578 }
5579
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005580 if (bp->common.int_block == INT_BLOCK_HC) {
5581 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5582 HC_REG_ATTN_MSG0_ADDR_L);
5583
5584 REG_WR(bp, reg_offset, U64_LO(section));
5585 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005586 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005587 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5588 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5589 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005590
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005591 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5592 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005593
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005596 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005597 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5598 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5599 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5600 sp_sb_data.igu_seg_id = igu_seg_id;
5601 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005602 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005603 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005604
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005605 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005606
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005607 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005608}
5609
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005610void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612 int i;
5613
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005614 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005615 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005616 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005617}
5618
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005619static void bnx2x_init_sp_ring(struct bnx2x *bp)
5620{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005621 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005622 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005624 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005625 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5626 bp->spq_prod_bd = bp->spq;
5627 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005628}
5629
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005630static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005631{
5632 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005633 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5634 union event_ring_elem *elem =
5635 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005636
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005637 elem->next_page.addr.hi =
5638 cpu_to_le32(U64_HI(bp->eq_mapping +
5639 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5640 elem->next_page.addr.lo =
5641 cpu_to_le32(U64_LO(bp->eq_mapping +
5642 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005643 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005644 bp->eq_cons = 0;
5645 bp->eq_prod = NUM_EQ_DESC;
5646 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005647 /* we want a warning message before it gets rought... */
5648 atomic_set(&bp->eq_spq_left,
5649 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650}
5651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005652
5653/* called with netif_addr_lock_bh() */
5654void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5655 unsigned long rx_mode_flags,
5656 unsigned long rx_accept_flags,
5657 unsigned long tx_accept_flags,
5658 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005659{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005660 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5661 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005663 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005665 /* Prepare ramrod parameters */
5666 ramrod_param.cid = 0;
5667 ramrod_param.cl_id = cl_id;
5668 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5669 ramrod_param.func_id = BP_FUNC(bp);
5670
5671 ramrod_param.pstate = &bp->sp_state;
5672 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5673
5674 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5675 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5676
5677 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5678
5679 ramrod_param.ramrod_flags = ramrod_flags;
5680 ramrod_param.rx_mode_flags = rx_mode_flags;
5681
5682 ramrod_param.rx_accept_flags = rx_accept_flags;
5683 ramrod_param.tx_accept_flags = tx_accept_flags;
5684
5685 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5686 if (rc < 0) {
5687 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5688 return;
5689 }
5690}
5691
5692/* called with netif_addr_lock_bh() */
5693void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5694{
5695 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5696 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5697
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005698 if (!NO_FCOE(bp))
5699
5700 /* Configure rx_mode of FCoE Queue */
5701 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005702
5703 switch (bp->rx_mode) {
5704 case BNX2X_RX_MODE_NONE:
5705 /*
5706 * 'drop all' supersedes any accept flags that may have been
5707 * passed to the function.
5708 */
5709 break;
5710 case BNX2X_RX_MODE_NORMAL:
5711 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5712 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5713 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5714
5715 /* internal switching mode */
5716 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5717 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5718 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5719
5720 break;
5721 case BNX2X_RX_MODE_ALLMULTI:
5722 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5723 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5724 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5725
5726 /* internal switching mode */
5727 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5728 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5729 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5730
5731 break;
5732 case BNX2X_RX_MODE_PROMISC:
5733 /* According to deffinition of SI mode, iface in promisc mode
5734 * should receive matched and unmatched (in resolution of port)
5735 * unicast packets.
5736 */
5737 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5738 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5739 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5740 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5741
5742 /* internal switching mode */
5743 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5744 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5745
5746 if (IS_MF_SI(bp))
5747 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5748 else
5749 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5750
5751 break;
5752 default:
5753 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5754 return;
5755 }
5756
5757 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5758 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5759 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5760 }
5761
5762 __set_bit(RAMROD_RX, &ramrod_flags);
5763 __set_bit(RAMROD_TX, &ramrod_flags);
5764
5765 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5766 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005767}
5768
Eilon Greenstein471de712008-08-13 15:49:35 -07005769static void bnx2x_init_internal_common(struct bnx2x *bp)
5770{
5771 int i;
5772
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005773 if (IS_MF_SI(bp))
5774 /*
5775 * In switch independent mode, the TSTORM needs to accept
5776 * packets that failed classification, since approximate match
5777 * mac addresses aren't written to NIG LLH
5778 */
5779 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5780 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005781 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5782 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5783 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005784
Eilon Greenstein471de712008-08-13 15:49:35 -07005785 /* Zero this manually as its initialization is
5786 currently missing in the initTool */
5787 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5788 REG_WR(bp, BAR_USTRORM_INTMEM +
5789 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005790 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005791 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5792 CHIP_INT_MODE_IS_BC(bp) ?
5793 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5794 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005795}
5796
Eilon Greenstein471de712008-08-13 15:49:35 -07005797static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5798{
5799 switch (load_code) {
5800 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005801 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005802 bnx2x_init_internal_common(bp);
5803 /* no break */
5804
5805 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005806 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005807 /* no break */
5808
5809 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005810 /* internal memory per function is
5811 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005812 break;
5813
5814 default:
5815 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5816 break;
5817 }
5818}
5819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005820static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5821{
Merav Sicron55c11942012-11-07 00:45:48 +00005822 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005823}
5824
5825static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5826{
Merav Sicron55c11942012-11-07 00:45:48 +00005827 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005828}
5829
Eric Dumazet1191cb82012-04-27 21:39:21 +00005830static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005831{
5832 if (CHIP_IS_E1x(fp->bp))
5833 return BP_L_ID(fp->bp) + fp->index;
5834 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5835 return bnx2x_fp_igu_sb_id(fp);
5836}
5837
Ariel Elior6383c0b2011-07-14 08:31:57 +00005838static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005839{
5840 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005841 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005842 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005843 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005844 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005845 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005846 fp->cl_id = bnx2x_fp_cl_id(fp);
5847 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5848 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005849 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005850 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5851
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005852 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005853 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005854
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005855 /* Setup SB indicies */
5856 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005858 /* Configure Queue State object */
5859 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5860 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005861
5862 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5863
5864 /* init tx data */
5865 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005866 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5867 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5868 FP_COS_TO_TXQ(fp, cos, bp),
5869 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5870 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005871 }
5872
Ariel Eliorad5afc82013-01-01 05:22:26 +00005873 /* nothing more for vf to do here */
5874 if (IS_VF(bp))
5875 return;
5876
5877 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5878 fp->fw_sb_id, fp->igu_sb_id);
5879 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005880 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5881 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005882 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005883
5884 /**
5885 * Configure classification DBs: Always enable Tx switching
5886 */
5887 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5888
Ariel Eliorad5afc82013-01-01 05:22:26 +00005889 DP(NETIF_MSG_IFUP,
5890 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5891 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5892 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005893}
5894
Eric Dumazet1191cb82012-04-27 21:39:21 +00005895static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5896{
5897 int i;
5898
5899 for (i = 1; i <= NUM_TX_RINGS; i++) {
5900 struct eth_tx_next_bd *tx_next_bd =
5901 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5902
5903 tx_next_bd->addr_hi =
5904 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5905 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5906 tx_next_bd->addr_lo =
5907 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5908 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5909 }
5910
5911 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5912 txdata->tx_db.data.zero_fill1 = 0;
5913 txdata->tx_db.data.prod = 0;
5914
5915 txdata->tx_pkt_prod = 0;
5916 txdata->tx_pkt_cons = 0;
5917 txdata->tx_bd_prod = 0;
5918 txdata->tx_bd_cons = 0;
5919 txdata->tx_pkt = 0;
5920}
5921
Merav Sicron55c11942012-11-07 00:45:48 +00005922static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5923{
5924 int i;
5925
5926 for_each_tx_queue_cnic(bp, i)
5927 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5928}
Eric Dumazet1191cb82012-04-27 21:39:21 +00005929static void bnx2x_init_tx_rings(struct bnx2x *bp)
5930{
5931 int i;
5932 u8 cos;
5933
Merav Sicron55c11942012-11-07 00:45:48 +00005934 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005935 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005936 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005937}
5938
Merav Sicron55c11942012-11-07 00:45:48 +00005939void bnx2x_nic_init_cnic(struct bnx2x *bp)
5940{
5941 if (!NO_FCOE(bp))
5942 bnx2x_init_fcoe_fp(bp);
5943
5944 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5945 BNX2X_VF_ID_INVALID, false,
5946 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
5947
5948 /* ensure status block indices were read */
5949 rmb();
5950 bnx2x_init_rx_rings_cnic(bp);
5951 bnx2x_init_tx_rings_cnic(bp);
5952
5953 /* flush all */
5954 mb();
5955 mmiowb();
5956}
5957
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005958void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005959{
5960 int i;
5961
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005962 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005963 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00005964
5965 /* ensure status block indices were read */
5966 rmb();
5967 bnx2x_init_rx_rings(bp);
5968 bnx2x_init_tx_rings(bp);
5969
5970 if (IS_VF(bp))
5971 return;
5972
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005973 /* Initialize MOD_ABS interrupts */
5974 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5975 bp->common.shmem_base, bp->common.shmem2_base,
5976 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005977
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005978 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005979 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005981 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005982 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005983 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005984 bnx2x_stats_init(bp);
5985
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005986 /* flush all before enabling interrupts */
5987 mb();
5988 mmiowb();
5989
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005990 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005991
5992 /* Check for SPIO5 */
5993 bnx2x_attn_int_deasserted0(bp,
5994 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5995 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005996}
5997
5998/* end of nic init */
5999
6000/*
6001 * gzip service functions
6002 */
6003
6004static int bnx2x_gunzip_init(struct bnx2x *bp)
6005{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006006 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6007 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006008 if (bp->gunzip_buf == NULL)
6009 goto gunzip_nomem1;
6010
6011 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6012 if (bp->strm == NULL)
6013 goto gunzip_nomem2;
6014
David S. Miller7ab24bf2011-06-29 05:48:41 -07006015 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016 if (bp->strm->workspace == NULL)
6017 goto gunzip_nomem3;
6018
6019 return 0;
6020
6021gunzip_nomem3:
6022 kfree(bp->strm);
6023 bp->strm = NULL;
6024
6025gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006026 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6027 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006028 bp->gunzip_buf = NULL;
6029
6030gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006031 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006032 return -ENOMEM;
6033}
6034
6035static void bnx2x_gunzip_end(struct bnx2x *bp)
6036{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006037 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006038 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006039 kfree(bp->strm);
6040 bp->strm = NULL;
6041 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006042
6043 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006044 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6045 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006046 bp->gunzip_buf = NULL;
6047 }
6048}
6049
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006050static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006051{
6052 int n, rc;
6053
6054 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006055 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6056 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006057 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006058 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059
6060 n = 10;
6061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006062#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063
6064 if (zbuf[3] & FNAME)
6065 while ((zbuf[n++] != 0) && (n < len));
6066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006067 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006068 bp->strm->avail_in = len - n;
6069 bp->strm->next_out = bp->gunzip_buf;
6070 bp->strm->avail_out = FW_BUF_SIZE;
6071
6072 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6073 if (rc != Z_OK)
6074 return rc;
6075
6076 rc = zlib_inflate(bp->strm, Z_FINISH);
6077 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006078 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6079 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006080
6081 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6082 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006083 netdev_err(bp->dev,
6084 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006085 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006086 bp->gunzip_outlen >>= 2;
6087
6088 zlib_inflateEnd(bp->strm);
6089
6090 if (rc == Z_STREAM_END)
6091 return 0;
6092
6093 return rc;
6094}
6095
6096/* nic load/unload */
6097
6098/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006099 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006100 */
6101
6102/* send a NIG loopback debug packet */
6103static void bnx2x_lb_pckt(struct bnx2x *bp)
6104{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006106
6107 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006108 wb_write[0] = 0x55555555;
6109 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006110 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006112
6113 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114 wb_write[0] = 0x09000000;
6115 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006116 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006117 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006118}
6119
6120/* some of the internal memories
6121 * are not directly readable from the driver
6122 * to test them we send debug packets
6123 */
6124static int bnx2x_int_mem_test(struct bnx2x *bp)
6125{
6126 int factor;
6127 int count, i;
6128 u32 val = 0;
6129
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006130 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006132 else if (CHIP_REV_IS_EMUL(bp))
6133 factor = 200;
6134 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006135 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006137 /* Disable inputs of parser neighbor blocks */
6138 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6139 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6140 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006141 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006142
6143 /* Write 0 to parser credits for CFC search request */
6144 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6145
6146 /* send Ethernet packet */
6147 bnx2x_lb_pckt(bp);
6148
6149 /* TODO do i reset NIG statistic? */
6150 /* Wait until NIG register shows 1 packet of size 0x10 */
6151 count = 1000 * factor;
6152 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006153
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006154 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6155 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006156 if (val == 0x10)
6157 break;
6158
6159 msleep(10);
6160 count--;
6161 }
6162 if (val != 0x10) {
6163 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6164 return -1;
6165 }
6166
6167 /* Wait until PRS register shows 1 packet */
6168 count = 1000 * factor;
6169 while (count) {
6170 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006171 if (val == 1)
6172 break;
6173
6174 msleep(10);
6175 count--;
6176 }
6177 if (val != 0x1) {
6178 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6179 return -2;
6180 }
6181
6182 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006183 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006184 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006185 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006187 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6188 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006189
6190 DP(NETIF_MSG_HW, "part2\n");
6191
6192 /* Disable inputs of parser neighbor blocks */
6193 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6194 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6195 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006196 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006197
6198 /* Write 0 to parser credits for CFC search request */
6199 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6200
6201 /* send 10 Ethernet packets */
6202 for (i = 0; i < 10; i++)
6203 bnx2x_lb_pckt(bp);
6204
6205 /* Wait until NIG register shows 10 + 1
6206 packets of size 11*0x10 = 0xb0 */
6207 count = 1000 * factor;
6208 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006209
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006210 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6211 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006212 if (val == 0xb0)
6213 break;
6214
6215 msleep(10);
6216 count--;
6217 }
6218 if (val != 0xb0) {
6219 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6220 return -3;
6221 }
6222
6223 /* Wait until PRS register shows 2 packets */
6224 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6225 if (val != 2)
6226 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6227
6228 /* Write 1 to parser credits for CFC search request */
6229 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6230
6231 /* Wait until PRS register shows 3 packets */
6232 msleep(10 * factor);
6233 /* Wait until NIG register shows 1 packet of size 0x10 */
6234 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6235 if (val != 3)
6236 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6237
6238 /* clear NIG EOP FIFO */
6239 for (i = 0; i < 11; i++)
6240 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6241 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6242 if (val != 1) {
6243 BNX2X_ERR("clear of NIG failed\n");
6244 return -4;
6245 }
6246
6247 /* Reset and init BRB, PRS, NIG */
6248 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6249 msleep(50);
6250 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6251 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006252 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6253 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006254 if (!CNIC_SUPPORT(bp))
6255 /* set NIC mode */
6256 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006257
6258 /* Enable inputs of parser neighbor blocks */
6259 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6260 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6261 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006262 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006263
6264 DP(NETIF_MSG_HW, "done\n");
6265
6266 return 0; /* OK */
6267}
6268
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006269static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006270{
Yuval Mintzb343d002012-12-02 04:05:53 +00006271 u32 val;
6272
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006274 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006275 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6276 else
6277 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006278 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6279 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006280 /*
6281 * mask read length error interrupts in brb for parser
6282 * (parsing unit and 'checksum and crc' unit)
6283 * these errors are legal (PU reads fixed length and CAC can cause
6284 * read length error on truncated packets)
6285 */
6286 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006287 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6288 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6289 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6290 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6291 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006292/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6293/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006294 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6295 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6296 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006297/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6298/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6300 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6301 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6302 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006303/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6304/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006305
Yuval Mintzb343d002012-12-02 04:05:53 +00006306 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6307 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6308 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6309 if (!CHIP_IS_E1x(bp))
6310 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6311 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6312 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6313
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006314 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6315 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6316 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006317/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006318
6319 if (!CHIP_IS_E1x(bp))
6320 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6321 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6322
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006323 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6324 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006326 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327}
6328
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006329static void bnx2x_reset_common(struct bnx2x *bp)
6330{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006331 u32 val = 0x1400;
6332
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006333 /* reset_common */
6334 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6335 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006336
6337 if (CHIP_IS_E3(bp)) {
6338 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6339 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6340 }
6341
6342 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6343}
6344
6345static void bnx2x_setup_dmae(struct bnx2x *bp)
6346{
6347 bp->dmae_ready = 0;
6348 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006349}
6350
Eilon Greenstein573f2032009-08-12 08:24:14 +00006351static void bnx2x_init_pxp(struct bnx2x *bp)
6352{
6353 u16 devctl;
6354 int r_order, w_order;
6355
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006356 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006357 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6358 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6359 if (bp->mrrs == -1)
6360 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6361 else {
6362 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6363 r_order = bp->mrrs;
6364 }
6365
6366 bnx2x_init_pxp_arb(bp, r_order, w_order);
6367}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006368
6369static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6370{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006371 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006372 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006373 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006374
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006375 if (BP_NOMCP(bp))
6376 return;
6377
6378 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006379 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6380 SHARED_HW_CFG_FAN_FAILURE_MASK;
6381
6382 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6383 is_required = 1;
6384
6385 /*
6386 * The fan failure mechanism is usually related to the PHY type since
6387 * the power consumption of the board is affected by the PHY. Currently,
6388 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6389 */
6390 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6391 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006392 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006393 bnx2x_fan_failure_det_req(
6394 bp,
6395 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006396 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006397 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006398 }
6399
6400 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6401
6402 if (is_required == 0)
6403 return;
6404
6405 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006406 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006407
6408 /* set to active low mode */
6409 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006410 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006411 REG_WR(bp, MISC_REG_SPIO_INT, val);
6412
6413 /* enable interrupt to signal the IGU */
6414 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006415 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006416 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6417}
6418
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006419void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006420{
6421 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6422 val &= ~IGU_PF_CONF_FUNC_EN;
6423
6424 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6425 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6426 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6427}
6428
Eric Dumazet1191cb82012-04-27 21:39:21 +00006429static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006430{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006431 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006432 /* Avoid common init in case MFW supports LFA */
6433 if (SHMEM2_RD(bp, size) >
6434 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6435 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006436 shmem_base[0] = bp->common.shmem_base;
6437 shmem2_base[0] = bp->common.shmem2_base;
6438 if (!CHIP_IS_E1x(bp)) {
6439 shmem_base[1] =
6440 SHMEM2_RD(bp, other_shmem_base_addr);
6441 shmem2_base[1] =
6442 SHMEM2_RD(bp, other_shmem2_base_addr);
6443 }
6444 bnx2x_acquire_phy_lock(bp);
6445 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6446 bp->common.chip_id);
6447 bnx2x_release_phy_lock(bp);
6448}
6449
6450/**
6451 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6452 *
6453 * @bp: driver handle
6454 */
6455static int bnx2x_init_hw_common(struct bnx2x *bp)
6456{
6457 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006458
Merav Sicron51c1a582012-03-18 10:33:38 +00006459 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006460
David S. Miller823dcd22011-08-20 10:39:12 -07006461 /*
6462 * take the UNDI lock to protect undi_unload flow from accessing
6463 * registers while we're resetting the chip
6464 */
David S. Miller8decf862011-09-22 03:23:13 -04006465 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006466
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006467 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006468 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006470 val = 0xfffc;
6471 if (CHIP_IS_E3(bp)) {
6472 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6473 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6474 }
6475 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006476
David S. Miller8decf862011-09-22 03:23:13 -04006477 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006478
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006479 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6480
6481 if (!CHIP_IS_E1x(bp)) {
6482 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006483
6484 /**
6485 * 4-port mode or 2-port mode we need to turn of master-enable
6486 * for everyone, after that, turn it back on for self.
6487 * so, we disregard multi-function or not, and always disable
6488 * for all functions on the given path, this means 0,2,4,6 for
6489 * path 0 and 1,3,5,7 for path 1
6490 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006491 for (abs_func_id = BP_PATH(bp);
6492 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6493 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006494 REG_WR(bp,
6495 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6496 1);
6497 continue;
6498 }
6499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006500 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006501 /* clear pf enable */
6502 bnx2x_pf_disable(bp);
6503 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6504 }
6505 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006507 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006508 if (CHIP_IS_E1(bp)) {
6509 /* enable HW interrupt from PXP on USDM overflow
6510 bit 16 on INT_MASK_0 */
6511 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006512 }
6513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006514 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006515 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006516
6517#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006518 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6519 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6520 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6521 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6522 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006523 /* make sure this value is 0 */
6524 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006525
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006526/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6527 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6528 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6529 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6530 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006531#endif
6532
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006533 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6534
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006535 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6536 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006537
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006538 /* let the HW do it's magic ... */
6539 msleep(100);
6540 /* finish PXP init */
6541 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6542 if (val != 1) {
6543 BNX2X_ERR("PXP2 CFG failed\n");
6544 return -EBUSY;
6545 }
6546 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6547 if (val != 1) {
6548 BNX2X_ERR("PXP2 RD_INIT failed\n");
6549 return -EBUSY;
6550 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006551
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006552 /* Timers bug workaround E2 only. We need to set the entire ILT to
6553 * have entries with value "0" and valid bit on.
6554 * This needs to be done by the first PF that is loaded in a path
6555 * (i.e. common phase)
6556 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006557 if (!CHIP_IS_E1x(bp)) {
6558/* In E2 there is a bug in the timers block that can cause function 6 / 7
6559 * (i.e. vnic3) to start even if it is marked as "scan-off".
6560 * This occurs when a different function (func2,3) is being marked
6561 * as "scan-off". Real-life scenario for example: if a driver is being
6562 * load-unloaded while func6,7 are down. This will cause the timer to access
6563 * the ilt, translate to a logical address and send a request to read/write.
6564 * Since the ilt for the function that is down is not valid, this will cause
6565 * a translation error which is unrecoverable.
6566 * The Workaround is intended to make sure that when this happens nothing fatal
6567 * will occur. The workaround:
6568 * 1. First PF driver which loads on a path will:
6569 * a. After taking the chip out of reset, by using pretend,
6570 * it will write "0" to the following registers of
6571 * the other vnics.
6572 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6573 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6574 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6575 * And for itself it will write '1' to
6576 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6577 * dmae-operations (writing to pram for example.)
6578 * note: can be done for only function 6,7 but cleaner this
6579 * way.
6580 * b. Write zero+valid to the entire ILT.
6581 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6582 * VNIC3 (of that port). The range allocated will be the
6583 * entire ILT. This is needed to prevent ILT range error.
6584 * 2. Any PF driver load flow:
6585 * a. ILT update with the physical addresses of the allocated
6586 * logical pages.
6587 * b. Wait 20msec. - note that this timeout is needed to make
6588 * sure there are no requests in one of the PXP internal
6589 * queues with "old" ILT addresses.
6590 * c. PF enable in the PGLC.
6591 * d. Clear the was_error of the PF in the PGLC. (could have
6592 * occured while driver was down)
6593 * e. PF enable in the CFC (WEAK + STRONG)
6594 * f. Timers scan enable
6595 * 3. PF driver unload flow:
6596 * a. Clear the Timers scan_en.
6597 * b. Polling for scan_on=0 for that PF.
6598 * c. Clear the PF enable bit in the PXP.
6599 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6600 * e. Write zero+valid to all ILT entries (The valid bit must
6601 * stay set)
6602 * f. If this is VNIC 3 of a port then also init
6603 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6604 * to the last enrty in the ILT.
6605 *
6606 * Notes:
6607 * Currently the PF error in the PGLC is non recoverable.
6608 * In the future the there will be a recovery routine for this error.
6609 * Currently attention is masked.
6610 * Having an MCP lock on the load/unload process does not guarantee that
6611 * there is no Timer disable during Func6/7 enable. This is because the
6612 * Timers scan is currently being cleared by the MCP on FLR.
6613 * Step 2.d can be done only for PF6/7 and the driver can also check if
6614 * there is error before clearing it. But the flow above is simpler and
6615 * more general.
6616 * All ILT entries are written by zero+valid and not just PF6/7
6617 * ILT entries since in the future the ILT entries allocation for
6618 * PF-s might be dynamic.
6619 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006620 struct ilt_client_info ilt_cli;
6621 struct bnx2x_ilt ilt;
6622 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6623 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6624
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006625 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006626 ilt_cli.start = 0;
6627 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6628 ilt_cli.client_num = ILT_CLIENT_TM;
6629
6630 /* Step 1: set zeroes to all ilt page entries with valid bit on
6631 * Step 2: set the timers first/last ilt entry to point
6632 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006633 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006634 *
6635 * both steps performed by call to bnx2x_ilt_client_init_op()
6636 * with dummy TM client
6637 *
6638 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6639 * and his brother are split registers
6640 */
6641 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6642 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6643 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6644
6645 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6646 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6647 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6648 }
6649
6650
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006651 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6652 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006653
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006654 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006655 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6656 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006657 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006659 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006660
6661 /* let the HW do it's magic ... */
6662 do {
6663 msleep(200);
6664 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6665 } while (factor-- && (val != 1));
6666
6667 if (val != 1) {
6668 BNX2X_ERR("ATC_INIT failed\n");
6669 return -EBUSY;
6670 }
6671 }
6672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006673 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006674
Ariel Eliorb56e9672013-01-01 05:22:32 +00006675 bnx2x_iov_init_dmae(bp);
6676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006677 /* clean the DMAE memory */
6678 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006679 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006681 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6682
6683 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6684
6685 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6686
6687 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006689 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6690 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6691 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6692 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6693
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006694 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006695
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006696
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006697 /* QM queues pointers table */
6698 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006699
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006700 /* soft reset pulse */
6701 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6702 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006703
Merav Sicron55c11942012-11-07 00:45:48 +00006704 if (CNIC_SUPPORT(bp))
6705 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006707 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006708 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006709 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006710 /* enable hw interrupt from doorbell Q */
6711 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006712
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006713 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006715 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006716 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006718 if (!CHIP_IS_E1(bp))
6719 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6720
Barak Witkowskia3348722012-04-23 03:04:46 +00006721 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6722 if (IS_MF_AFEX(bp)) {
6723 /* configure that VNTag and VLAN headers must be
6724 * received in afex mode
6725 */
6726 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6727 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6728 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6729 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6730 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6731 } else {
6732 /* Bit-map indicating which L2 hdrs may appear
6733 * after the basic Ethernet header
6734 */
6735 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6736 bp->path_has_ovlan ? 7 : 6);
6737 }
6738 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006739
6740 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6741 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6742 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6743 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6744
6745 if (!CHIP_IS_E1x(bp)) {
6746 /* reset VFC memories */
6747 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6748 VFC_MEMORIES_RST_REG_CAM_RST |
6749 VFC_MEMORIES_RST_REG_RAM_RST);
6750 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6751 VFC_MEMORIES_RST_REG_CAM_RST |
6752 VFC_MEMORIES_RST_REG_RAM_RST);
6753
6754 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006755 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006757 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6758 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6759 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6760 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 /* sync semi rtc */
6763 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6764 0x80000000);
6765 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6766 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006768 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6769 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6770 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006771
Barak Witkowskia3348722012-04-23 03:04:46 +00006772 if (!CHIP_IS_E1x(bp)) {
6773 if (IS_MF_AFEX(bp)) {
6774 /* configure that VNTag and VLAN headers must be
6775 * sent in afex mode
6776 */
6777 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6778 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6779 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6780 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6781 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6782 } else {
6783 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6784 bp->path_has_ovlan ? 7 : 6);
6785 }
6786 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006787
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006788 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006789
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006790 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6791
Merav Sicron55c11942012-11-07 00:45:48 +00006792 if (CNIC_SUPPORT(bp)) {
6793 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6794 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6795 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6796 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6797 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6798 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6799 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6800 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6801 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6802 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6803 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006804 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006805
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006806 if (sizeof(union cdu_context) != 1024)
6807 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006808 dev_alert(&bp->pdev->dev,
6809 "please adjust the size of cdu_context(%ld)\n",
6810 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006812 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006813 val = (4 << 24) + (0 << 12) + 1024;
6814 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006815
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006816 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006817 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006818 /* enable context validation interrupt from CFC */
6819 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6820
6821 /* set the thresholds to prevent CFC/CDU race */
6822 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006824 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006825
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006826 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006827 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6828
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006829 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6830 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006831
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006832 /* Reset PCIE errors for debug */
6833 REG_WR(bp, 0x2814, 0xffffffff);
6834 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006836 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006837 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6838 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6839 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6840 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6841 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6842 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6843 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6844 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6845 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6846 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6847 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6848 }
6849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006850 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006851 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006852 /* in E3 this done in per-port section */
6853 if (!CHIP_IS_E3(bp))
6854 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6855 }
6856 if (CHIP_IS_E1H(bp))
6857 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006858 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006859
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006860 if (CHIP_REV_IS_SLOW(bp))
6861 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006863 /* finish CFC init */
6864 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6865 if (val != 1) {
6866 BNX2X_ERR("CFC LL_INIT failed\n");
6867 return -EBUSY;
6868 }
6869 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6870 if (val != 1) {
6871 BNX2X_ERR("CFC AC_INIT failed\n");
6872 return -EBUSY;
6873 }
6874 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6875 if (val != 1) {
6876 BNX2X_ERR("CFC CAM_INIT failed\n");
6877 return -EBUSY;
6878 }
6879 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006881 if (CHIP_IS_E1(bp)) {
6882 /* read NIG statistic
6883 to see if this is our first up since powerup */
6884 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6885 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006886
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006887 /* do internal memory self test */
6888 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6889 BNX2X_ERR("internal mem self test failed\n");
6890 return -EBUSY;
6891 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006892 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006894 bnx2x_setup_fan_failure_detection(bp);
6895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896 /* clear PXP2 attentions */
6897 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006898
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006899 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006900 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006901
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006902 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 if (CHIP_IS_E1x(bp))
6904 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006905 } else
6906 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6907
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006908 return 0;
6909}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006911/**
6912 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6913 *
6914 * @bp: driver handle
6915 */
6916static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6917{
6918 int rc = bnx2x_init_hw_common(bp);
6919
6920 if (rc)
6921 return rc;
6922
6923 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6924 if (!BP_NOMCP(bp))
6925 bnx2x__common_init_phy(bp);
6926
6927 return 0;
6928}
6929
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006930static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006931{
6932 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006933 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006934 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006935 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006937
Merav Sicron51c1a582012-03-18 10:33:38 +00006938 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939
6940 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006942 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6943 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6944 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006945
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006946 /* Timers bug workaround: disables the pf_master bit in pglue at
6947 * common phase, we need to enable it here before any dmae access are
6948 * attempted. Therefore we manually added the enable-master to the
6949 * port phase (it also happens in the function phase)
6950 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006951 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006952 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6953
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006954 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6955 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6956 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6957 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6958
6959 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6960 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6961 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6962 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006964 /* QM cid (connection) count */
6965 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006966
Merav Sicron55c11942012-11-07 00:45:48 +00006967 if (CNIC_SUPPORT(bp)) {
6968 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6969 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6970 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
6971 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006972
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006973 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006974
Dmitry Kravkov2b674042012-10-28 21:59:04 +00006975 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6976
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006977 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006978
6979 if (IS_MF(bp))
6980 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6981 else if (bp->dev->mtu > 4096) {
6982 if (bp->flags & ONE_PORT_FLAG)
6983 low = 160;
6984 else {
6985 val = bp->dev->mtu;
6986 /* (24*1024 + val*4)/256 */
6987 low = 96 + (val/64) +
6988 ((val % 64) ? 1 : 0);
6989 }
6990 } else
6991 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6992 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006993 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6994 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6995 }
6996
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006997 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006998 REG_WR(bp, (BP_PORT(bp) ?
6999 BRB1_REG_MAC_GUARANTIED_1 :
7000 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007003 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007004 if (CHIP_IS_E3B0(bp)) {
7005 if (IS_MF_AFEX(bp)) {
7006 /* configure headers for AFEX mode */
7007 REG_WR(bp, BP_PORT(bp) ?
7008 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7009 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7010 REG_WR(bp, BP_PORT(bp) ?
7011 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7012 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7013 REG_WR(bp, BP_PORT(bp) ?
7014 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7015 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7016 } else {
7017 /* Ovlan exists only if we are in multi-function +
7018 * switch-dependent mode, in switch-independent there
7019 * is no ovlan headers
7020 */
7021 REG_WR(bp, BP_PORT(bp) ?
7022 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7023 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7024 (bp->path_has_ovlan ? 7 : 6));
7025 }
7026 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007028 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7029 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7030 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7031 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7032
7033 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7034 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7035 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7036 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7037
7038 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7039 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7040
7041 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7042
7043 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007044 /* configure PBF to work without PAUSE mtu 9000 */
7045 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007046
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007047 /* update threshold */
7048 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7049 /* update init credit */
7050 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007051
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007052 /* probe changes */
7053 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7054 udelay(50);
7055 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7056 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007057
Merav Sicron55c11942012-11-07 00:45:48 +00007058 if (CNIC_SUPPORT(bp))
7059 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007061 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7062 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007063
7064 if (CHIP_IS_E1(bp)) {
7065 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7066 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7067 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007068 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007070 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007071
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007072 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007073 /* init aeu_mask_attn_func_0/1:
7074 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
7075 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
7076 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007077 val = IS_MF(bp) ? 0xF7 : 0x7;
7078 /* Enable DCBX attention for all but E1 */
7079 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7080 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007081
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007082 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007084 if (!CHIP_IS_E1x(bp)) {
7085 /* Bit-map indicating which L2 hdrs may appear after the
7086 * basic Ethernet header
7087 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007088 if (IS_MF_AFEX(bp))
7089 REG_WR(bp, BP_PORT(bp) ?
7090 NIG_REG_P1_HDRS_AFTER_BASIC :
7091 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7092 else
7093 REG_WR(bp, BP_PORT(bp) ?
7094 NIG_REG_P1_HDRS_AFTER_BASIC :
7095 NIG_REG_P0_HDRS_AFTER_BASIC,
7096 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007098 if (CHIP_IS_E3(bp))
7099 REG_WR(bp, BP_PORT(bp) ?
7100 NIG_REG_LLH1_MF_MODE :
7101 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7102 }
7103 if (!CHIP_IS_E3(bp))
7104 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007105
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007106 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007107 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007108 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007109 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007110
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007111 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007112 val = 0;
7113 switch (bp->mf_mode) {
7114 case MULTI_FUNCTION_SD:
7115 val = 1;
7116 break;
7117 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007118 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007119 val = 2;
7120 break;
7121 }
7122
7123 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7124 NIG_REG_LLH0_CLS_TYPE), val);
7125 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007126 {
7127 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7128 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7129 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7130 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007131 }
7132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133
7134 /* If SPIO5 is set to generate interrupts, enable it for this port */
7135 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007136 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007137 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7138 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7139 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007140 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007141 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007142 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007143
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007144 return 0;
7145}
7146
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007147static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7148{
7149 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007150 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007151
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007152 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007153 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007154 else
7155 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007156
Yuval Mintz32d68de2012-04-03 18:41:24 +00007157 wb_write[0] = ONCHIP_ADDR1(addr);
7158 wb_write[1] = ONCHIP_ADDR2(addr);
7159 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160}
7161
Ariel Eliorb56e9672013-01-01 05:22:32 +00007162void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007163{
7164 u32 data, ctl, cnt = 100;
7165 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7166 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7167 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7168 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007169 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007170 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7171
7172 /* Not supported in BC mode */
7173 if (CHIP_INT_MODE_IS_BC(bp))
7174 return;
7175
7176 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7177 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7178 IGU_REGULAR_CLEANUP_SET |
7179 IGU_REGULAR_BCLEANUP;
7180
7181 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7182 func_encode << IGU_CTRL_REG_FID_SHIFT |
7183 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7184
7185 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7186 data, igu_addr_data);
7187 REG_WR(bp, igu_addr_data, data);
7188 mmiowb();
7189 barrier();
7190 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7191 ctl, igu_addr_ctl);
7192 REG_WR(bp, igu_addr_ctl, ctl);
7193 mmiowb();
7194 barrier();
7195
7196 /* wait for clean up to finish */
7197 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7198 msleep(20);
7199
7200
7201 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7202 DP(NETIF_MSG_HW,
7203 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7204 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7205 }
7206}
7207
7208static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007209{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007210 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007211}
7212
Eric Dumazet1191cb82012-04-27 21:39:21 +00007213static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007214{
7215 u32 i, base = FUNC_ILT_BASE(func);
7216 for (i = base; i < base + ILT_PER_FUNC; i++)
7217 bnx2x_ilt_wr(bp, i, 0);
7218}
7219
Merav Sicron55c11942012-11-07 00:45:48 +00007220
Merav Sicron910cc722012-11-11 03:56:08 +00007221static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007222{
7223 int port = BP_PORT(bp);
7224 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7225 /* T1 hash bits value determines the T1 number of entries */
7226 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7227}
7228
7229static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7230{
7231 int rc;
7232 struct bnx2x_func_state_params func_params = {NULL};
7233 struct bnx2x_func_switch_update_params *switch_update_params =
7234 &func_params.params.switch_update;
7235
7236 /* Prepare parameters for function state transitions */
7237 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7238 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7239
7240 func_params.f_obj = &bp->func_obj;
7241 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7242
7243 /* Function parameters */
7244 switch_update_params->suspend = suspend;
7245
7246 rc = bnx2x_func_state_change(bp, &func_params);
7247
7248 return rc;
7249}
7250
Merav Sicron910cc722012-11-11 03:56:08 +00007251static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007252{
7253 int rc, i, port = BP_PORT(bp);
7254 int vlan_en = 0, mac_en[NUM_MACS];
7255
7256
7257 /* Close input from network */
7258 if (bp->mf_mode == SINGLE_FUNCTION) {
7259 bnx2x_set_rx_filter(&bp->link_params, 0);
7260 } else {
7261 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7262 NIG_REG_LLH0_FUNC_EN);
7263 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7264 NIG_REG_LLH0_FUNC_EN, 0);
7265 for (i = 0; i < NUM_MACS; i++) {
7266 mac_en[i] = REG_RD(bp, port ?
7267 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7268 4 * i) :
7269 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7270 4 * i));
7271 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7272 4 * i) :
7273 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7274 }
7275 }
7276
7277 /* Close BMC to host */
7278 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7279 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7280
7281 /* Suspend Tx switching to the PF. Completion of this ramrod
7282 * further guarantees that all the packets of that PF / child
7283 * VFs in BRB were processed by the Parser, so it is safe to
7284 * change the NIC_MODE register.
7285 */
7286 rc = bnx2x_func_switch_update(bp, 1);
7287 if (rc) {
7288 BNX2X_ERR("Can't suspend tx-switching!\n");
7289 return rc;
7290 }
7291
7292 /* Change NIC_MODE register */
7293 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7294
7295 /* Open input from network */
7296 if (bp->mf_mode == SINGLE_FUNCTION) {
7297 bnx2x_set_rx_filter(&bp->link_params, 1);
7298 } else {
7299 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7300 NIG_REG_LLH0_FUNC_EN, vlan_en);
7301 for (i = 0; i < NUM_MACS; i++) {
7302 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7303 4 * i) :
7304 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7305 mac_en[i]);
7306 }
7307 }
7308
7309 /* Enable BMC to host */
7310 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7311 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7312
7313 /* Resume Tx switching to the PF */
7314 rc = bnx2x_func_switch_update(bp, 0);
7315 if (rc) {
7316 BNX2X_ERR("Can't resume tx-switching!\n");
7317 return rc;
7318 }
7319
7320 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7321 return 0;
7322}
7323
7324int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7325{
7326 int rc;
7327
7328 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7329
7330 if (CONFIGURE_NIC_MODE(bp)) {
7331 /* Configrue searcher as part of function hw init */
7332 bnx2x_init_searcher(bp);
7333
7334 /* Reset NIC mode */
7335 rc = bnx2x_reset_nic_mode(bp);
7336 if (rc)
7337 BNX2X_ERR("Can't change NIC mode!\n");
7338 return rc;
7339 }
7340
7341 return 0;
7342}
7343
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007344static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007345{
7346 int port = BP_PORT(bp);
7347 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007348 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007349 struct bnx2x_ilt *ilt = BP_ILT(bp);
7350 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007351 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007352 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007353 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007354
Merav Sicron51c1a582012-03-18 10:33:38 +00007355 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007356
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007357 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007358 if (!CHIP_IS_E1x(bp)) {
7359 rc = bnx2x_pf_flr_clnup(bp);
7360 if (rc)
7361 return rc;
7362 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007363
Eilon Greenstein8badd272009-02-12 08:36:15 +00007364 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007365 if (bp->common.int_block == INT_BLOCK_HC) {
7366 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7367 val = REG_RD(bp, addr);
7368 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7369 REG_WR(bp, addr, val);
7370 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007371
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007372 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7373 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7374
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007375 ilt = BP_ILT(bp);
7376 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007377
Ariel Elior290ca2b2013-01-01 05:22:31 +00007378 if (IS_SRIOV(bp))
7379 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7380 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7381
7382 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7383 * those of the VFs, so start line should be reset
7384 */
7385 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007386 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007387 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007388 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007389 bp->context[i].cxt_mapping;
7390 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007391 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007392
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007393 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007394
Merav Sicron55c11942012-11-07 00:45:48 +00007395 if (!CONFIGURE_NIC_MODE(bp)) {
7396 bnx2x_init_searcher(bp);
7397 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7398 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7399 } else {
7400 /* Set NIC mode */
7401 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7402 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007403
Merav Sicron55c11942012-11-07 00:45:48 +00007404 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007405
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007406 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007407 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7408
7409 /* Turn on a single ISR mode in IGU if driver is going to use
7410 * INT#x or MSI
7411 */
7412 if (!(bp->flags & USING_MSIX_FLAG))
7413 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7414 /*
7415 * Timers workaround bug: function init part.
7416 * Need to wait 20msec after initializing ILT,
7417 * needed to make sure there are no requests in
7418 * one of the PXP internal queues with "old" ILT addresses
7419 */
7420 msleep(20);
7421 /*
7422 * Master enable - Due to WB DMAE writes performed before this
7423 * register is re-initialized as part of the regular function
7424 * init
7425 */
7426 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7427 /* Enable the function in IGU */
7428 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7429 }
7430
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007431 bp->dmae_ready = 1;
7432
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007433 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007435 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007436 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7437
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007438 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7439 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7440 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7441 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7442 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7443 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7444 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7445 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7446 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7447 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7448 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7449 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7450 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007452 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007453 REG_WR(bp, QM_REG_PF_EN, 1);
7454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007455 if (!CHIP_IS_E1x(bp)) {
7456 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7457 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7458 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7459 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7460 }
7461 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007462
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007463 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7464 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007465
7466 bnx2x_iov_init_dq(bp);
7467
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007468 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7469 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7470 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7471 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7472 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7473 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7474 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7475 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7476 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7477 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007478 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007480 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007481
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007482 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007483
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007484 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007485 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7486
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007487 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007488 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007489 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007490 }
7491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007493
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007494 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007495 if (bp->common.int_block == INT_BLOCK_HC) {
7496 if (CHIP_IS_E1H(bp)) {
7497 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7498
7499 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7500 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7501 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007502 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007503
7504 } else {
7505 int num_segs, sb_idx, prod_offset;
7506
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007507 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007510 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7511 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7512 }
7513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007514 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007516 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007517 int dsb_idx = 0;
7518 /**
7519 * Producer memory:
7520 * E2 mode: address 0-135 match to the mapping memory;
7521 * 136 - PF0 default prod; 137 - PF1 default prod;
7522 * 138 - PF2 default prod; 139 - PF3 default prod;
7523 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7524 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7525 * 144-147 reserved.
7526 *
7527 * E1.5 mode - In backward compatible mode;
7528 * for non default SB; each even line in the memory
7529 * holds the U producer and each odd line hold
7530 * the C producer. The first 128 producers are for
7531 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7532 * producers are for the DSB for each PF.
7533 * Each PF has five segments: (the order inside each
7534 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7535 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7536 * 144-147 attn prods;
7537 */
7538 /* non-default-status-blocks */
7539 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7540 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7541 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7542 prod_offset = (bp->igu_base_sb + sb_idx) *
7543 num_segs;
7544
7545 for (i = 0; i < num_segs; i++) {
7546 addr = IGU_REG_PROD_CONS_MEMORY +
7547 (prod_offset + i) * 4;
7548 REG_WR(bp, addr, 0);
7549 }
7550 /* send consumer update with value 0 */
7551 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7552 USTORM_ID, 0, IGU_INT_NOP, 1);
7553 bnx2x_igu_clear_sb(bp,
7554 bp->igu_base_sb + sb_idx);
7555 }
7556
7557 /* default-status-blocks */
7558 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7559 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7560
7561 if (CHIP_MODE_IS_4_PORT(bp))
7562 dsb_idx = BP_FUNC(bp);
7563 else
David S. Miller8decf862011-09-22 03:23:13 -04007564 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007565
7566 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7567 IGU_BC_BASE_DSB_PROD + dsb_idx :
7568 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7569
David S. Miller8decf862011-09-22 03:23:13 -04007570 /*
7571 * igu prods come in chunks of E1HVN_MAX (4) -
7572 * does not matters what is the current chip mode
7573 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007574 for (i = 0; i < (num_segs * E1HVN_MAX);
7575 i += E1HVN_MAX) {
7576 addr = IGU_REG_PROD_CONS_MEMORY +
7577 (prod_offset + i)*4;
7578 REG_WR(bp, addr, 0);
7579 }
7580 /* send consumer update with 0 */
7581 if (CHIP_INT_MODE_IS_BC(bp)) {
7582 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7583 USTORM_ID, 0, IGU_INT_NOP, 1);
7584 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7585 CSTORM_ID, 0, IGU_INT_NOP, 1);
7586 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7587 XSTORM_ID, 0, IGU_INT_NOP, 1);
7588 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7589 TSTORM_ID, 0, IGU_INT_NOP, 1);
7590 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7591 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7592 } else {
7593 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7594 USTORM_ID, 0, IGU_INT_NOP, 1);
7595 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7596 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7597 }
7598 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7599
7600 /* !!! these should become driver const once
7601 rf-tool supports split-68 const */
7602 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7603 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7604 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7605 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7606 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7607 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7608 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007609 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007610
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007611 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007612 REG_WR(bp, 0x2114, 0xffffffff);
7613 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007614
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007615 if (CHIP_IS_E1x(bp)) {
7616 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7617 main_mem_base = HC_REG_MAIN_MEMORY +
7618 BP_PORT(bp) * (main_mem_size * 4);
7619 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7620 main_mem_width = 8;
7621
7622 val = REG_RD(bp, main_mem_prty_clr);
7623 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007624 DP(NETIF_MSG_HW,
7625 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7626 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007627
7628 /* Clear "false" parity errors in MSI-X table */
7629 for (i = main_mem_base;
7630 i < main_mem_base + main_mem_size * 4;
7631 i += main_mem_width) {
7632 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7633 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7634 i, main_mem_width / 4);
7635 }
7636 /* Clear HC parity attention */
7637 REG_RD(bp, main_mem_prty_clr);
7638 }
7639
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007640#ifdef BNX2X_STOP_ON_ERROR
7641 /* Enable STORMs SP logging */
7642 REG_WR8(bp, BAR_USTRORM_INTMEM +
7643 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7644 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7645 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7646 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7647 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7648 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7649 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7650#endif
7651
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007652 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007653
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007654 return 0;
7655}
7656
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007657
Merav Sicron55c11942012-11-07 00:45:48 +00007658void bnx2x_free_mem_cnic(struct bnx2x *bp)
7659{
7660 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7661
7662 if (!CHIP_IS_E1x(bp))
7663 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7664 sizeof(struct host_hc_status_block_e2));
7665 else
7666 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7667 sizeof(struct host_hc_status_block_e1x));
7668
7669 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7670}
7671
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007672void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007673{
Merav Sicrona0529972012-06-19 07:48:25 +00007674 int i;
7675
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007676 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007677 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007678 /* end of fastpath */
7679
7680 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007681 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007683 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7684 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7685
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007686 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007687 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007688
Merav Sicrona0529972012-06-19 07:48:25 +00007689 for (i = 0; i < L2_ILT_LINES(bp); i++)
7690 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7691 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007692 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7693
7694 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007695
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007696 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007697
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007698 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7699 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007700}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007702
Merav Sicron55c11942012-11-07 00:45:48 +00007703int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007704{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007705 if (!CHIP_IS_E1x(bp))
7706 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007707 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7708 sizeof(struct host_hc_status_block_e2));
7709 else
Merav Sicron55c11942012-11-07 00:45:48 +00007710 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7711 &bp->cnic_sb_mapping,
7712 sizeof(struct
7713 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007714
Merav Sicron55c11942012-11-07 00:45:48 +00007715 if (CONFIGURE_NIC_MODE(bp))
7716 /* allocate searcher T2 table, as it wan't allocated before */
7717 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007718
Merav Sicron55c11942012-11-07 00:45:48 +00007719 /* write address to which L5 should insert its values */
7720 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7721 &bp->slowpath->drv_info_to_mcp;
7722
7723 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7724 goto alloc_mem_err;
7725
7726 return 0;
7727
7728alloc_mem_err:
7729 bnx2x_free_mem_cnic(bp);
7730 BNX2X_ERR("Can't allocate memory\n");
7731 return -ENOMEM;
7732}
7733
7734int bnx2x_alloc_mem(struct bnx2x *bp)
7735{
7736 int i, allocated, context_size;
7737
7738 if (!CONFIGURE_NIC_MODE(bp))
7739 /* allocate searcher T2 table */
7740 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007742 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007743 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007744
7745 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7746 sizeof(struct bnx2x_slowpath));
7747
Merav Sicrona0529972012-06-19 07:48:25 +00007748 /* Allocate memory for CDU context:
7749 * This memory is allocated separately and not in the generic ILT
7750 * functions because CDU differs in few aspects:
7751 * 1. There are multiple entities allocating memory for context -
7752 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7753 * its own ILT lines.
7754 * 2. Since CDU page-size is not a single 4KB page (which is the case
7755 * for the other ILT clients), to be efficient we want to support
7756 * allocation of sub-page-size in the last entry.
7757 * 3. Context pointers are used by the driver to pass to FW / update
7758 * the context (for the other ILT clients the pointers are used just to
7759 * free the memory during unload).
7760 */
7761 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007762
Merav Sicrona0529972012-06-19 07:48:25 +00007763 for (i = 0, allocated = 0; allocated < context_size; i++) {
7764 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7765 (context_size - allocated));
7766 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7767 &bp->context[i].cxt_mapping,
7768 bp->context[i].size);
7769 allocated += bp->context[i].size;
7770 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007771 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007772
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007773 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7774 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007775
Ariel Elior67c431a2013-01-01 05:22:36 +00007776 if (bnx2x_iov_alloc_mem(bp))
7777 goto alloc_mem_err;
7778
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779 /* Slow path ring */
7780 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7781
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007782 /* EQ */
7783 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7784 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007785
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007786 return 0;
7787
7788alloc_mem_err:
7789 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007790 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007791 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007792}
7793
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007794/*
7795 * Init service functions
7796 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007797
7798int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7799 struct bnx2x_vlan_mac_obj *obj, bool set,
7800 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007801{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007802 int rc;
7803 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007805 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007806
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007807 /* Fill general parameters */
7808 ramrod_param.vlan_mac_obj = obj;
7809 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007810
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007811 /* Fill a user request section if needed */
7812 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7813 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007814
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007815 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007817 /* Set the command: ADD or DEL */
7818 if (set)
7819 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7820 else
7821 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007822 }
7823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007824 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007825
7826 if (rc == -EEXIST) {
7827 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7828 /* do not treat adding same MAC as error */
7829 rc = 0;
7830 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007831 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007832
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007833 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007834}
7835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007836int bnx2x_del_all_macs(struct bnx2x *bp,
7837 struct bnx2x_vlan_mac_obj *mac_obj,
7838 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007839{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007840 int rc;
7841 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7842
7843 /* Wait for completion of requested */
7844 if (wait_for_comp)
7845 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7846
7847 /* Set the mac type of addresses we want to clear */
7848 __set_bit(mac_type, &vlan_mac_flags);
7849
7850 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7851 if (rc < 0)
7852 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7853
7854 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007855}
7856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007857int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007858{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007859 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007860
Barak Witkowskia3348722012-04-23 03:04:46 +00007861 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7862 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007863 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7864 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007865 return 0;
7866 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007868 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007870 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7871 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007872 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7873 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007874}
7875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007877{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007878 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007879}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007880
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007881/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007882 * bnx2x_set_int_mode - configure interrupt mode
7883 *
7884 * @bp: driver handle
7885 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007886 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007887 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007888int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007889{
Ariel Elior1ab44342013-01-01 05:22:23 +00007890 int rc = 0;
7891
7892 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7893 return -EINVAL;
7894
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007895 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007896 case BNX2X_INT_MODE_MSIX:
7897 /* attempt to enable msix */
7898 rc = bnx2x_enable_msix(bp);
7899
7900 /* msix attained */
7901 if (!rc)
7902 return 0;
7903
7904 /* vfs use only msix */
7905 if (rc && IS_VF(bp))
7906 return rc;
7907
7908 /* failed to enable multiple MSI-X */
7909 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7910 bp->num_queues,
7911 1 + bp->num_cnic_queues);
7912
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007913 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007914 case BNX2X_INT_MODE_MSI:
7915 bnx2x_enable_msi(bp);
7916
7917 /* falling through... */
7918 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007919 bp->num_ethernet_queues = 1;
7920 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007921 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007922 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007923 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007924 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7925 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007926 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007927 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07007928}
7929
Ariel Elior1ab44342013-01-01 05:22:23 +00007930/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007931static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7932{
Ariel Elior290ca2b2013-01-01 05:22:31 +00007933 if (IS_SRIOV(bp))
7934 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007935 return L2_ILT_LINES(bp);
7936}
7937
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007938void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007939{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007940 struct ilt_client_info *ilt_client;
7941 struct bnx2x_ilt *ilt = BP_ILT(bp);
7942 u16 line = 0;
7943
7944 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7945 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7946
7947 /* CDU */
7948 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7949 ilt_client->client_num = ILT_CLIENT_CDU;
7950 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7951 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7952 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007953 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00007954
7955 if (CNIC_SUPPORT(bp))
7956 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007957 ilt_client->end = line - 1;
7958
Merav Sicron51c1a582012-03-18 10:33:38 +00007959 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007960 ilt_client->start,
7961 ilt_client->end,
7962 ilt_client->page_size,
7963 ilt_client->flags,
7964 ilog2(ilt_client->page_size >> 12));
7965
7966 /* QM */
7967 if (QM_INIT(bp->qm_cid_count)) {
7968 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7969 ilt_client->client_num = ILT_CLIENT_QM;
7970 ilt_client->page_size = QM_ILT_PAGE_SZ;
7971 ilt_client->flags = 0;
7972 ilt_client->start = line;
7973
7974 /* 4 bytes for each cid */
7975 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7976 QM_ILT_PAGE_SZ);
7977
7978 ilt_client->end = line - 1;
7979
Merav Sicron51c1a582012-03-18 10:33:38 +00007980 DP(NETIF_MSG_IFUP,
7981 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007982 ilt_client->start,
7983 ilt_client->end,
7984 ilt_client->page_size,
7985 ilt_client->flags,
7986 ilog2(ilt_client->page_size >> 12));
7987
7988 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007989
Merav Sicron55c11942012-11-07 00:45:48 +00007990 if (CNIC_SUPPORT(bp)) {
7991 /* SRC */
7992 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7993 ilt_client->client_num = ILT_CLIENT_SRC;
7994 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7995 ilt_client->flags = 0;
7996 ilt_client->start = line;
7997 line += SRC_ILT_LINES;
7998 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007999
Merav Sicron55c11942012-11-07 00:45:48 +00008000 DP(NETIF_MSG_IFUP,
8001 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8002 ilt_client->start,
8003 ilt_client->end,
8004 ilt_client->page_size,
8005 ilt_client->flags,
8006 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008007
Merav Sicron55c11942012-11-07 00:45:48 +00008008 /* TM */
8009 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8010 ilt_client->client_num = ILT_CLIENT_TM;
8011 ilt_client->page_size = TM_ILT_PAGE_SZ;
8012 ilt_client->flags = 0;
8013 ilt_client->start = line;
8014 line += TM_ILT_LINES;
8015 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008016
Merav Sicron55c11942012-11-07 00:45:48 +00008017 DP(NETIF_MSG_IFUP,
8018 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8019 ilt_client->start,
8020 ilt_client->end,
8021 ilt_client->page_size,
8022 ilt_client->flags,
8023 ilog2(ilt_client->page_size >> 12));
8024 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008025
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008026 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008027}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008028
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008029/**
8030 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8031 *
8032 * @bp: driver handle
8033 * @fp: pointer to fastpath
8034 * @init_params: pointer to parameters structure
8035 *
8036 * parameters configured:
8037 * - HC configuration
8038 * - Queue's CDU context
8039 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008040static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008041 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008042{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008043
8044 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008045 int cxt_index, cxt_offset;
8046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008047 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8048 if (!IS_FCOE_FP(fp)) {
8049 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8050 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8051
8052 /* If HC is supporterd, enable host coalescing in the transition
8053 * to INIT state.
8054 */
8055 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8056 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8057
8058 /* HC rate */
8059 init_params->rx.hc_rate = bp->rx_ticks ?
8060 (1000000 / bp->rx_ticks) : 0;
8061 init_params->tx.hc_rate = bp->tx_ticks ?
8062 (1000000 / bp->tx_ticks) : 0;
8063
8064 /* FW SB ID */
8065 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8066 fp->fw_sb_id;
8067
8068 /*
8069 * CQ index among the SB indices: FCoE clients uses the default
8070 * SB, therefore it's different.
8071 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008072 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8073 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008074 }
8075
Ariel Elior6383c0b2011-07-14 08:31:57 +00008076 /* set maximum number of COSs supported by this queue */
8077 init_params->max_cos = fp->max_cos;
8078
Merav Sicron51c1a582012-03-18 10:33:38 +00008079 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008080 fp->index, init_params->max_cos);
8081
8082 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008083 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008084 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8085 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008086 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008087 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008088 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8089 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090}
8091
Merav Sicron910cc722012-11-11 03:56:08 +00008092static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008093 struct bnx2x_queue_state_params *q_params,
8094 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8095 int tx_index, bool leading)
8096{
8097 memset(tx_only_params, 0, sizeof(*tx_only_params));
8098
8099 /* Set the command */
8100 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8101
8102 /* Set tx-only QUEUE flags: don't zero statistics */
8103 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8104
8105 /* choose the index of the cid to send the slow path on */
8106 tx_only_params->cid_index = tx_index;
8107
8108 /* Set general TX_ONLY_SETUP parameters */
8109 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8110
8111 /* Set Tx TX_ONLY_SETUP parameters */
8112 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8113
Merav Sicron51c1a582012-03-18 10:33:38 +00008114 DP(NETIF_MSG_IFUP,
8115 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008116 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8117 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8118 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8119
8120 /* send the ramrod */
8121 return bnx2x_queue_state_change(bp, q_params);
8122}
8123
8124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125/**
8126 * bnx2x_setup_queue - setup queue
8127 *
8128 * @bp: driver handle
8129 * @fp: pointer to fastpath
8130 * @leading: is leading
8131 *
8132 * This function performs 2 steps in a Queue state machine
8133 * actually: 1) RESET->INIT 2) INIT->SETUP
8134 */
8135
8136int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8137 bool leading)
8138{
Yuval Mintz3b603062012-03-18 10:33:39 +00008139 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008140 struct bnx2x_queue_setup_params *setup_params =
8141 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008142 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8143 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008144 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008145 u8 tx_index;
8146
Merav Sicron51c1a582012-03-18 10:33:38 +00008147 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008148
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008149 /* reset IGU state skip FCoE L2 queue */
8150 if (!IS_FCOE_FP(fp))
8151 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008152 IGU_INT_ENABLE, 0);
8153
Barak Witkowski15192a82012-06-19 07:48:28 +00008154 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008155 /* We want to wait for completion in this context */
8156 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008157
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008158 /* Prepare the INIT parameters */
8159 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008161 /* Set the command */
8162 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008164 /* Change the state to INIT */
8165 rc = bnx2x_queue_state_change(bp, &q_params);
8166 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008167 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008168 return rc;
8169 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008170
Merav Sicron51c1a582012-03-18 10:33:38 +00008171 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008172
8173
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008174 /* Now move the Queue to the SETUP state... */
8175 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008177 /* Set QUEUE flags */
8178 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008179
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008180 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008181 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8182 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008183
Ariel Elior6383c0b2011-07-14 08:31:57 +00008184 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008185 &setup_params->rxq_params);
8186
Ariel Elior6383c0b2011-07-14 08:31:57 +00008187 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8188 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008189
8190 /* Set the command */
8191 q_params.cmd = BNX2X_Q_CMD_SETUP;
8192
Merav Sicron55c11942012-11-07 00:45:48 +00008193 if (IS_FCOE_FP(fp))
8194 bp->fcoe_init = true;
8195
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008196 /* Change the state to SETUP */
8197 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008198 if (rc) {
8199 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8200 return rc;
8201 }
8202
8203 /* loop through the relevant tx-only indices */
8204 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8205 tx_index < fp->max_cos;
8206 tx_index++) {
8207
8208 /* prepare and send tx-only ramrod*/
8209 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8210 tx_only_params, tx_index, leading);
8211 if (rc) {
8212 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8213 fp->index, tx_index);
8214 return rc;
8215 }
8216 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008217
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008218 return rc;
8219}
8220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008221static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008222{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008223 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008224 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008225 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008226 int rc, tx_index;
8227
Merav Sicron51c1a582012-03-18 10:33:38 +00008228 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008229
Barak Witkowski15192a82012-06-19 07:48:28 +00008230 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008231 /* We want to wait for completion in this context */
8232 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008233
Ariel Elior6383c0b2011-07-14 08:31:57 +00008234
8235 /* close tx-only connections */
8236 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8237 tx_index < fp->max_cos;
8238 tx_index++){
8239
8240 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008241 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008242
Merav Sicron51c1a582012-03-18 10:33:38 +00008243 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008244 txdata->txq_index);
8245
8246 /* send halt terminate on tx-only connection */
8247 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8248 memset(&q_params.params.terminate, 0,
8249 sizeof(q_params.params.terminate));
8250 q_params.params.terminate.cid_index = tx_index;
8251
8252 rc = bnx2x_queue_state_change(bp, &q_params);
8253 if (rc)
8254 return rc;
8255
8256 /* send halt terminate on tx-only connection */
8257 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8258 memset(&q_params.params.cfc_del, 0,
8259 sizeof(q_params.params.cfc_del));
8260 q_params.params.cfc_del.cid_index = tx_index;
8261 rc = bnx2x_queue_state_change(bp, &q_params);
8262 if (rc)
8263 return rc;
8264 }
8265 /* Stop the primary connection: */
8266 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008267 q_params.cmd = BNX2X_Q_CMD_HALT;
8268 rc = bnx2x_queue_state_change(bp, &q_params);
8269 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008270 return rc;
8271
Ariel Elior6383c0b2011-07-14 08:31:57 +00008272 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008273 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008274 memset(&q_params.params.terminate, 0,
8275 sizeof(q_params.params.terminate));
8276 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008277 rc = bnx2x_queue_state_change(bp, &q_params);
8278 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008279 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008280 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008281 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008282 memset(&q_params.params.cfc_del, 0,
8283 sizeof(q_params.params.cfc_del));
8284 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008285 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008286}
8287
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008288
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008289static void bnx2x_reset_func(struct bnx2x *bp)
8290{
8291 int port = BP_PORT(bp);
8292 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008293 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008294
8295 /* Disable the function in the FW */
8296 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8297 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8298 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8299 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8300
8301 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008302 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008303 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008304 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008305 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8306 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008307 }
8308
Merav Sicron55c11942012-11-07 00:45:48 +00008309 if (CNIC_LOADED(bp))
8310 /* CNIC SB */
8311 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8312 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8313 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8314
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008315 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008316 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008317 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8318 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008319
8320 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8321 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8322 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008323
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008324 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008325 if (bp->common.int_block == INT_BLOCK_HC) {
8326 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8327 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8328 } else {
8329 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8330 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8331 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008332
Merav Sicron55c11942012-11-07 00:45:48 +00008333 if (CNIC_LOADED(bp)) {
8334 /* Disable Timer scan */
8335 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8336 /*
8337 * Wait for at least 10ms and up to 2 second for the timers
8338 * scan to complete
8339 */
8340 for (i = 0; i < 200; i++) {
8341 msleep(10);
8342 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8343 break;
8344 }
Michael Chan37b091b2009-10-10 13:46:55 +00008345 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008346 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008347 bnx2x_clear_func_ilt(bp, func);
8348
8349 /* Timers workaround bug for E2: if this is vnic-3,
8350 * we need to set the entire ilt range for this timers.
8351 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008352 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008353 struct ilt_client_info ilt_cli;
8354 /* use dummy TM client */
8355 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8356 ilt_cli.start = 0;
8357 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8358 ilt_cli.client_num = ILT_CLIENT_TM;
8359
8360 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8361 }
8362
8363 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008364 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008365 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008366
8367 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008368}
8369
8370static void bnx2x_reset_port(struct bnx2x *bp)
8371{
8372 int port = BP_PORT(bp);
8373 u32 val;
8374
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008375 /* Reset physical Link */
8376 bnx2x__link_reset(bp);
8377
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008378 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8379
8380 /* Do not rcv packets to BRB */
8381 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8382 /* Do not direct rcv packets that are not for MCP to the BRB */
8383 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8384 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8385
8386 /* Configure AEU */
8387 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8388
8389 msleep(100);
8390 /* Check for BRB port occupancy */
8391 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8392 if (val)
8393 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008394 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008395
8396 /* TODO: Close Doorbell port? */
8397}
8398
Eric Dumazet1191cb82012-04-27 21:39:21 +00008399static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008400{
Yuval Mintz3b603062012-03-18 10:33:39 +00008401 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008403 /* Prepare parameters for function state transitions */
8404 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008405
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008406 func_params.f_obj = &bp->func_obj;
8407 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008409 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008411 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008412}
8413
Eric Dumazet1191cb82012-04-27 21:39:21 +00008414static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008415{
Yuval Mintz3b603062012-03-18 10:33:39 +00008416 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008417 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008419 /* Prepare parameters for function state transitions */
8420 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8421 func_params.f_obj = &bp->func_obj;
8422 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008423
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008424 /*
8425 * Try to stop the function the 'good way'. If fails (in case
8426 * of a parity error during bnx2x_chip_cleanup()) and we are
8427 * not in a debug mode, perform a state transaction in order to
8428 * enable further HW_RESET transaction.
8429 */
8430 rc = bnx2x_func_state_change(bp, &func_params);
8431 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008432#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008433 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008434#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008435 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008436 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8437 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008438#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008439 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008441 return 0;
8442}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008444/**
8445 * bnx2x_send_unload_req - request unload mode from the MCP.
8446 *
8447 * @bp: driver handle
8448 * @unload_mode: requested function's unload mode
8449 *
8450 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8451 */
8452u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8453{
8454 u32 reset_code = 0;
8455 int port = BP_PORT(bp);
8456
8457 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008458 if (unload_mode == UNLOAD_NORMAL)
8459 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008460
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008461 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008462 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008463
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008464 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008465 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008466 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008467 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008468 u16 pmc;
8469
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008470 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008471 * preserve entry 0 which is used by the PMF
8472 */
David S. Miller8decf862011-09-22 03:23:13 -04008473 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008474
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008475 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008476 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008477
8478 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8479 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008480 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008481
David S. Miller88c51002011-10-07 13:38:43 -04008482 /* Enable the PME and clear the status */
8483 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8484 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8485 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8486
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008487 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008488
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008489 } else
8490 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008492 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008493 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008494 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008495 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008496 int path = BP_PATH(bp);
8497
Merav Sicron51c1a582012-03-18 10:33:38 +00008498 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008499 path, load_count[path][0], load_count[path][1],
8500 load_count[path][2]);
8501 load_count[path][0]--;
8502 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008503 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008504 path, load_count[path][0], load_count[path][1],
8505 load_count[path][2]);
8506 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008507 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008508 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008509 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8510 else
8511 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8512 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008514 return reset_code;
8515}
8516
8517/**
8518 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8519 *
8520 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008521 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008522 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008523void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008524{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008525 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008527 /* Report UNLOAD_DONE to MCP */
8528 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008529 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008530}
8531
Eric Dumazet1191cb82012-04-27 21:39:21 +00008532static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008533{
8534 int tout = 50;
8535 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8536
8537 if (!bp->port.pmf)
8538 return 0;
8539
8540 /*
8541 * (assumption: No Attention from MCP at this stage)
8542 * PMF probably in the middle of TXdisable/enable transaction
8543 * 1. Sync IRS for default SB
8544 * 2. Sync SP queue - this guarantes us that attention handling started
8545 * 3. Wait, that TXdisable/enable transaction completes
8546 *
8547 * 1+2 guranty that if DCBx attention was scheduled it already changed
8548 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8549 * received complettion for the transaction the state is TX_STOPPED.
8550 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8551 * transaction.
8552 */
8553
8554 /* make sure default SB ISR is done */
8555 if (msix)
8556 synchronize_irq(bp->msix_table[0].vector);
8557 else
8558 synchronize_irq(bp->pdev->irq);
8559
8560 flush_workqueue(bnx2x_wq);
8561
8562 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8563 BNX2X_F_STATE_STARTED && tout--)
8564 msleep(20);
8565
8566 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8567 BNX2X_F_STATE_STARTED) {
8568#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008569 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008570 return -EBUSY;
8571#else
8572 /*
8573 * Failed to complete the transaction in a "good way"
8574 * Force both transactions with CLR bit
8575 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008576 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008577
Merav Sicron51c1a582012-03-18 10:33:38 +00008578 DP(NETIF_MSG_IFDOWN,
8579 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008580
8581 func_params.f_obj = &bp->func_obj;
8582 __set_bit(RAMROD_DRV_CLR_ONLY,
8583 &func_params.ramrod_flags);
8584
8585 /* STARTED-->TX_ST0PPED */
8586 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8587 bnx2x_func_state_change(bp, &func_params);
8588
8589 /* TX_ST0PPED-->STARTED */
8590 func_params.cmd = BNX2X_F_CMD_TX_START;
8591 return bnx2x_func_state_change(bp, &func_params);
8592#endif
8593 }
8594
8595 return 0;
8596}
8597
Yuval Mintz5d07d862012-09-13 02:56:21 +00008598void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008599{
8600 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008601 int i, rc = 0;
8602 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008603 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008604 u32 reset_code;
8605
8606 /* Wait until tx fastpath tasks complete */
8607 for_each_tx_queue(bp, i) {
8608 struct bnx2x_fastpath *fp = &bp->fp[i];
8609
Ariel Elior6383c0b2011-07-14 08:31:57 +00008610 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008611 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008612#ifdef BNX2X_STOP_ON_ERROR
8613 if (rc)
8614 return;
8615#endif
8616 }
8617
8618 /* Give HW time to discard old tx messages */
8619 usleep_range(1000, 1000);
8620
8621 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008622 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8623 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008624 if (rc < 0)
8625 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8626
8627 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008628 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008629 true);
8630 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008631 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8632 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008633
8634 /* Disable LLH */
8635 if (!CHIP_IS_E1(bp))
8636 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8637
8638 /* Set "drop all" (stop Rx).
8639 * We need to take a netif_addr_lock() here in order to prevent
8640 * a race between the completion code and this code.
8641 */
8642 netif_addr_lock_bh(bp->dev);
8643 /* Schedule the rx_mode command */
8644 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8645 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8646 else
8647 bnx2x_set_storm_rx_mode(bp);
8648
8649 /* Cleanup multicast configuration */
8650 rparam.mcast_obj = &bp->mcast_obj;
8651 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8652 if (rc < 0)
8653 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8654
8655 netif_addr_unlock_bh(bp->dev);
8656
Ariel Eliorf1929b02013-01-01 05:22:41 +00008657 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008658
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008659
8660 /*
8661 * Send the UNLOAD_REQUEST to the MCP. This will return if
8662 * this function should perform FUNC, PORT or COMMON HW
8663 * reset.
8664 */
8665 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8666
8667 /*
8668 * (assumption: No Attention from MCP at this stage)
8669 * PMF probably in the middle of TXdisable/enable transaction
8670 */
8671 rc = bnx2x_func_wait_started(bp);
8672 if (rc) {
8673 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8674#ifdef BNX2X_STOP_ON_ERROR
8675 return;
8676#endif
8677 }
8678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008679 /* Close multi and leading connections
8680 * Completions for ramrods are collected in a synchronous way
8681 */
Merav Sicron55c11942012-11-07 00:45:48 +00008682 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008683 if (bnx2x_stop_queue(bp, i))
8684#ifdef BNX2X_STOP_ON_ERROR
8685 return;
8686#else
8687 goto unload_error;
8688#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008689
8690 if (CNIC_LOADED(bp)) {
8691 for_each_cnic_queue(bp, i)
8692 if (bnx2x_stop_queue(bp, i))
8693#ifdef BNX2X_STOP_ON_ERROR
8694 return;
8695#else
8696 goto unload_error;
8697#endif
8698 }
8699
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008700 /* If SP settings didn't get completed so far - something
8701 * very wrong has happen.
8702 */
8703 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8704 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8705
8706#ifndef BNX2X_STOP_ON_ERROR
8707unload_error:
8708#endif
8709 rc = bnx2x_func_stop(bp);
8710 if (rc) {
8711 BNX2X_ERR("Function stop failed!\n");
8712#ifdef BNX2X_STOP_ON_ERROR
8713 return;
8714#endif
8715 }
8716
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008717 /* Disable HW interrupts, NAPI */
8718 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008719 /* Delete all NAPI objects */
8720 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008721 if (CNIC_LOADED(bp))
8722 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008723
8724 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008725 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008726
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008727 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008728 rc = bnx2x_reset_hw(bp, reset_code);
8729 if (rc)
8730 BNX2X_ERR("HW_RESET failed\n");
8731
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008732
8733 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008734 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008735}
8736
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008737void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008738{
8739 u32 val;
8740
Merav Sicron51c1a582012-03-18 10:33:38 +00008741 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008742
8743 if (CHIP_IS_E1(bp)) {
8744 int port = BP_PORT(bp);
8745 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8746 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8747
8748 val = REG_RD(bp, addr);
8749 val &= ~(0x300);
8750 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008751 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008752 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8753 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8754 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8755 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8756 }
8757}
8758
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008759/* Close gates #2, #3 and #4: */
8760static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8761{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008762 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008763
8764 /* Gates #2 and #4a are closed/opened for "not E1" only */
8765 if (!CHIP_IS_E1(bp)) {
8766 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008767 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008768 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008769 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008770 }
8771
8772 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008773 if (CHIP_IS_E1x(bp)) {
8774 /* Prevent interrupts from HC on both ports */
8775 val = REG_RD(bp, HC_REG_CONFIG_1);
8776 REG_WR(bp, HC_REG_CONFIG_1,
8777 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8778 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8779
8780 val = REG_RD(bp, HC_REG_CONFIG_0);
8781 REG_WR(bp, HC_REG_CONFIG_0,
8782 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8783 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8784 } else {
8785 /* Prevent incomming interrupts in IGU */
8786 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8787
8788 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8789 (!close) ?
8790 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8791 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8792 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008793
Merav Sicron51c1a582012-03-18 10:33:38 +00008794 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008795 close ? "closing" : "opening");
8796 mmiowb();
8797}
8798
8799#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8800
8801static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8802{
8803 /* Do some magic... */
8804 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8805 *magic_val = val & SHARED_MF_CLP_MAGIC;
8806 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8807}
8808
Dmitry Kravkove8920672011-05-04 23:52:40 +00008809/**
8810 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008811 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008812 * @bp: driver handle
8813 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008814 */
8815static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8816{
8817 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008818 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8819 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8820 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8821}
8822
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008823/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008824 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008825 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008826 * @bp: driver handle
8827 * @magic_val: old value of 'magic' bit.
8828 *
8829 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008830 */
8831static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8832{
8833 u32 shmem;
8834 u32 validity_offset;
8835
Merav Sicron51c1a582012-03-18 10:33:38 +00008836 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008837
8838 /* Set `magic' bit in order to save MF config */
8839 if (!CHIP_IS_E1(bp))
8840 bnx2x_clp_reset_prep(bp, magic_val);
8841
8842 /* Get shmem offset */
8843 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008844 validity_offset =
8845 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008846
8847 /* Clear validity map flags */
8848 if (shmem > 0)
8849 REG_WR(bp, shmem + validity_offset, 0);
8850}
8851
8852#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8853#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8854
Dmitry Kravkove8920672011-05-04 23:52:40 +00008855/**
8856 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008857 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008858 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008859 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008860static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008861{
8862 /* special handling for emulation and FPGA,
8863 wait 10 times longer */
8864 if (CHIP_REV_IS_SLOW(bp))
8865 msleep(MCP_ONE_TIMEOUT*10);
8866 else
8867 msleep(MCP_ONE_TIMEOUT);
8868}
8869
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008870/*
8871 * initializes bp->common.shmem_base and waits for validity signature to appear
8872 */
8873static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008874{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008875 int cnt = 0;
8876 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008877
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008878 do {
8879 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8880 if (bp->common.shmem_base) {
8881 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8882 if (val & SHR_MEM_VALIDITY_MB)
8883 return 0;
8884 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008885
8886 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008887
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008888 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008889
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008890 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008891
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008892 return -ENODEV;
8893}
8894
8895static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8896{
8897 int rc = bnx2x_init_shmem(bp);
8898
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008899 /* Restore the `magic' bit value */
8900 if (!CHIP_IS_E1(bp))
8901 bnx2x_clp_reset_done(bp, magic_val);
8902
8903 return rc;
8904}
8905
8906static void bnx2x_pxp_prep(struct bnx2x *bp)
8907{
8908 if (!CHIP_IS_E1(bp)) {
8909 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8910 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008911 mmiowb();
8912 }
8913}
8914
8915/*
8916 * Reset the whole chip except for:
8917 * - PCIE core
8918 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8919 * one reset bit)
8920 * - IGU
8921 * - MISC (including AEU)
8922 * - GRC
8923 * - RBCN, RBCP
8924 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008925static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008926{
8927 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008928 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008929
8930 /*
8931 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8932 * (per chip) blocks.
8933 */
8934 global_bits2 =
8935 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8936 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008937
Barak Witkowskic55e7712012-12-02 04:05:46 +00008938 /* Don't reset the following blocks.
8939 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
8940 * reset, as in 4 port device they might still be owned
8941 * by the MCP (there is only one leader per path).
8942 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008943 not_reset_mask1 =
8944 MISC_REGISTERS_RESET_REG_1_RST_HC |
8945 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8946 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8947
8948 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008949 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008950 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8951 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8952 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8953 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8954 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8955 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008956 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8957 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00008958 MISC_REGISTERS_RESET_REG_2_PGLC |
8959 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8960 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8961 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8962 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8963 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8964 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008965
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008966 /*
8967 * Keep the following blocks in reset:
8968 * - all xxMACs are handled by the bnx2x_link code.
8969 */
8970 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008971 MISC_REGISTERS_RESET_REG_2_XMAC |
8972 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8973
8974 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008975 reset_mask1 = 0xffffffff;
8976
8977 if (CHIP_IS_E1(bp))
8978 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008979 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008980 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008981 else if (CHIP_IS_E2(bp))
8982 reset_mask2 = 0xfffff;
8983 else /* CHIP_IS_E3 */
8984 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008985
8986 /* Don't reset global blocks unless we need to */
8987 if (!global)
8988 reset_mask2 &= ~global_bits2;
8989
8990 /*
8991 * In case of attention in the QM, we need to reset PXP
8992 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8993 * because otherwise QM reset would release 'close the gates' shortly
8994 * before resetting the PXP, then the PSWRQ would send a write
8995 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8996 * read the payload data from PSWWR, but PSWWR would not
8997 * respond. The write queue in PGLUE would stuck, dmae commands
8998 * would not return. Therefore it's important to reset the second
8999 * reset register (containing the
9000 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9001 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9002 * bit).
9003 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009004 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9005 reset_mask2 & (~not_reset_mask2));
9006
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009007 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9008 reset_mask1 & (~not_reset_mask1));
9009
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009010 barrier();
9011 mmiowb();
9012
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009013 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9014 reset_mask2 & (~stay_reset2));
9015
9016 barrier();
9017 mmiowb();
9018
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009019 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009020 mmiowb();
9021}
9022
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009023/**
9024 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9025 * It should get cleared in no more than 1s.
9026 *
9027 * @bp: driver handle
9028 *
9029 * It should get cleared in no more than 1s. Returns 0 if
9030 * pending writes bit gets cleared.
9031 */
9032static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9033{
9034 u32 cnt = 1000;
9035 u32 pend_bits = 0;
9036
9037 do {
9038 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9039
9040 if (pend_bits == 0)
9041 break;
9042
9043 usleep_range(1000, 1000);
9044 } while (cnt-- > 0);
9045
9046 if (cnt <= 0) {
9047 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9048 pend_bits);
9049 return -EBUSY;
9050 }
9051
9052 return 0;
9053}
9054
9055static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009056{
9057 int cnt = 1000;
9058 u32 val = 0;
9059 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Barak Witkowskic55e7712012-12-02 04:05:46 +00009060 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009061
9062
9063 /* Empty the Tetris buffer, wait for 1s */
9064 do {
9065 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9066 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9067 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9068 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9069 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009070 if (CHIP_IS_E3(bp))
9071 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9072
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009073 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9074 ((port_is_idle_0 & 0x1) == 0x1) &&
9075 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009076 (pgl_exp_rom2 == 0xffffffff) &&
9077 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009078 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009079 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009080 } while (cnt-- > 0);
9081
9082 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009083 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9084 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009085 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9086 pgl_exp_rom2);
9087 return -EAGAIN;
9088 }
9089
9090 barrier();
9091
9092 /* Close gates #2, #3 and #4 */
9093 bnx2x_set_234_gates(bp, true);
9094
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009095 /* Poll for IGU VQs for 57712 and newer chips */
9096 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9097 return -EAGAIN;
9098
9099
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009100 /* TBD: Indicate that "process kill" is in progress to MCP */
9101
9102 /* Clear "unprepared" bit */
9103 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9104 barrier();
9105
9106 /* Make sure all is written to the chip before the reset */
9107 mmiowb();
9108
9109 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9110 * PSWHST, GRC and PSWRD Tetris buffer.
9111 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009112 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009113
9114 /* Prepare to chip reset: */
9115 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009116 if (global)
9117 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009118
9119 /* PXP */
9120 bnx2x_pxp_prep(bp);
9121 barrier();
9122
9123 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009124 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009125 barrier();
9126
9127 /* Recover after reset: */
9128 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009129 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009130 return -EAGAIN;
9131
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009132 /* TBD: Add resetting the NO_MCP mode DB here */
9133
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009134 /* Open the gates #2, #3 and #4 */
9135 bnx2x_set_234_gates(bp, false);
9136
9137 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9138 * reset state, re-enable attentions. */
9139
9140 return 0;
9141}
9142
Merav Sicron910cc722012-11-11 03:56:08 +00009143static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009144{
9145 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009146 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009147 u32 load_code;
9148
9149 /* if not going to reset MCP - load "fake" driver to reset HW while
9150 * driver is owner of the HW
9151 */
9152 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009153 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9154 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009155 if (!load_code) {
9156 BNX2X_ERR("MCP response failure, aborting\n");
9157 rc = -EAGAIN;
9158 goto exit_leader_reset;
9159 }
9160 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9161 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9162 BNX2X_ERR("MCP unexpected resp, aborting\n");
9163 rc = -EAGAIN;
9164 goto exit_leader_reset2;
9165 }
9166 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9167 if (!load_code) {
9168 BNX2X_ERR("MCP response failure, aborting\n");
9169 rc = -EAGAIN;
9170 goto exit_leader_reset2;
9171 }
9172 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009173
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009174 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009175 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009176 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9177 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009178 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009179 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009180 }
9181
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009182 /*
9183 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9184 * state.
9185 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009186 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009187 if (global)
9188 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189
Ariel Elior95c6c6162012-01-26 06:01:52 +00009190exit_leader_reset2:
9191 /* unload "fake driver" if it was loaded */
9192 if (!global && !BP_NOMCP(bp)) {
9193 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9194 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9195 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009196exit_leader_reset:
9197 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009198 bnx2x_release_leader_lock(bp);
9199 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009200 return rc;
9201}
9202
Eric Dumazet1191cb82012-04-27 21:39:21 +00009203static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009204{
9205 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9206
9207 /* Disconnect this device */
9208 netif_device_detach(bp->dev);
9209
9210 /*
9211 * Block ifup for all function on this engine until "process kill"
9212 * or power cycle.
9213 */
9214 bnx2x_set_reset_in_progress(bp);
9215
9216 /* Shut down the power */
9217 bnx2x_set_power_state(bp, PCI_D3hot);
9218
9219 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9220
9221 smp_mb();
9222}
9223
9224/*
9225 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009226 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009227 * will never be called when netif_running(bp->dev) is false.
9228 */
9229static void bnx2x_parity_recover(struct bnx2x *bp)
9230{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009231 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009232 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009233 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009234
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009235 DP(NETIF_MSG_HW, "Handling parity\n");
9236 while (1) {
9237 switch (bp->recovery_state) {
9238 case BNX2X_RECOVERY_INIT:
9239 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009240 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9241 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009242
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009243 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009244 if (bnx2x_trylock_leader_lock(bp)) {
9245 bnx2x_set_reset_in_progress(bp);
9246 /*
9247 * Check if there is a global attention and if
9248 * there was a global attention, set the global
9249 * reset bit.
9250 */
9251
9252 if (global)
9253 bnx2x_set_reset_global(bp);
9254
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009255 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009256 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009257
9258 /* Stop the driver */
9259 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009260 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009261 return;
9262
9263 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009264
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009265 /* Ensure "is_leader", MCP command sequence and
9266 * "recovery_state" update values are seen on other
9267 * CPUs.
9268 */
9269 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009270 break;
9271
9272 case BNX2X_RECOVERY_WAIT:
9273 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9274 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009275 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009276 bool other_load_status =
9277 bnx2x_get_load_status(bp, other_engine);
9278 bool load_status =
9279 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009280 global = bnx2x_reset_is_global(bp);
9281
9282 /*
9283 * In case of a parity in a global block, let
9284 * the first leader that performs a
9285 * leader_reset() reset the global blocks in
9286 * order to clear global attentions. Otherwise
9287 * the the gates will remain closed for that
9288 * engine.
9289 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009290 if (load_status ||
9291 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009292 /* Wait until all other functions get
9293 * down.
9294 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009295 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009296 HZ/10);
9297 return;
9298 } else {
9299 /* If all other functions got down -
9300 * try to bring the chip back to
9301 * normal. In any case it's an exit
9302 * point for a leader.
9303 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009304 if (bnx2x_leader_reset(bp)) {
9305 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306 return;
9307 }
9308
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009309 /* If we are here, means that the
9310 * leader has succeeded and doesn't
9311 * want to be a leader any more. Try
9312 * to continue as a none-leader.
9313 */
9314 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009315 }
9316 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009317 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 /* Try to get a LEADER_LOCK HW lock as
9319 * long as a former leader may have
9320 * been unloaded by the user or
9321 * released a leadership by another
9322 * reason.
9323 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009324 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009325 /* I'm a leader now! Restart a
9326 * switch case.
9327 */
9328 bp->is_leader = 1;
9329 break;
9330 }
9331
Ariel Elior7be08a72011-07-14 08:31:19 +00009332 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009333 HZ/10);
9334 return;
9335
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009336 } else {
9337 /*
9338 * If there was a global attention, wait
9339 * for it to be cleared.
9340 */
9341 if (bnx2x_reset_is_global(bp)) {
9342 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009343 &bp->sp_rtnl_task,
9344 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009345 return;
9346 }
9347
Ariel Elior7a752992012-01-26 06:01:53 +00009348 error_recovered =
9349 bp->eth_stats.recoverable_error;
9350 error_unrecovered =
9351 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009352 bp->recovery_state =
9353 BNX2X_RECOVERY_NIC_LOADING;
9354 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009355 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009356 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009357 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009358 /* Disconnect this device */
9359 netif_device_detach(bp->dev);
9360 /* Shut down the power */
9361 bnx2x_set_power_state(
9362 bp, PCI_D3hot);
9363 smp_mb();
9364 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009365 bp->recovery_state =
9366 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009367 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009368 smp_mb();
9369 }
Ariel Elior7a752992012-01-26 06:01:53 +00009370 bp->eth_stats.recoverable_error =
9371 error_recovered;
9372 bp->eth_stats.unrecoverable_error =
9373 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009374
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 return;
9376 }
9377 }
9378 default:
9379 return;
9380 }
9381 }
9382}
9383
Michal Schmidt56ad3152012-02-16 02:38:48 +00009384static int bnx2x_close(struct net_device *dev);
9385
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009386/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9387 * scheduled on a general queue in order to prevent a dead lock.
9388 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009389static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009390{
Ariel Elior7be08a72011-07-14 08:31:19 +00009391 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009392
9393 rtnl_lock();
9394
Ariel Elior8395be52013-01-01 05:22:44 +00009395 if (!netif_running(bp->dev)) {
9396 rtnl_unlock();
9397 return;
9398 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009399
Ariel Elior7be08a72011-07-14 08:31:19 +00009400 /* if stop on error is defined no recovery flows should be executed */
9401#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009402 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009403 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009404 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009405#endif
9406
9407 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9408 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009409 * Clear all pending SP commands as we are going to reset the
9410 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009411 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009412 bp->sp_rtnl_state = 0;
9413 smp_mb();
9414
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009416
Ariel Elior8395be52013-01-01 05:22:44 +00009417 rtnl_unlock();
9418 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009419 }
9420
9421 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9422 /*
9423 * Clear all pending SP commands as we are going to reset the
9424 * function anyway.
9425 */
9426 bp->sp_rtnl_state = 0;
9427 smp_mb();
9428
Yuval Mintz5d07d862012-09-13 02:56:21 +00009429 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009430 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009431
Ariel Elior8395be52013-01-01 05:22:44 +00009432 rtnl_unlock();
9433 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009434 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009435#ifdef BNX2X_STOP_ON_ERROR
9436sp_rtnl_not_reset:
9437#endif
9438 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9439 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009440 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9441 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009442 /*
9443 * in case of fan failure we need to reset id if the "stop on error"
9444 * debug flag is set, since we trying to prevent permanent overheating
9445 * damage
9446 */
9447 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009448 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009449 netif_device_detach(bp->dev);
9450 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009451 rtnl_unlock();
9452 return;
Ariel Elior83048592011-11-13 04:34:29 +00009453 }
9454
Ariel Elior381ac162013-01-01 05:22:29 +00009455 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9456 DP(BNX2X_MSG_SP,
9457 "sending set mcast vf pf channel message from rtnl sp-task\n");
9458 bnx2x_vfpf_set_mcast(bp->dev);
9459 }
9460
9461 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9462 &bp->sp_rtnl_state)) {
9463 DP(BNX2X_MSG_SP,
9464 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9465 bnx2x_vfpf_storm_rx_mode(bp);
9466 }
9467
Ariel Elior8395be52013-01-01 05:22:44 +00009468 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9469 * can be called from other contexts as well)
9470 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009471 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009472
Ariel Elior64112802013-01-07 00:50:23 +00009473 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009474 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior64112802013-01-07 00:50:23 +00009475 &bp->sp_rtnl_state))
9476 bnx2x_enable_sriov(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009477}
9478
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009479static void bnx2x_period_task(struct work_struct *work)
9480{
9481 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9482
9483 if (!netif_running(bp->dev))
9484 goto period_task_exit;
9485
9486 if (CHIP_REV_IS_SLOW(bp)) {
9487 BNX2X_ERR("period task called on emulation, ignoring\n");
9488 goto period_task_exit;
9489 }
9490
9491 bnx2x_acquire_phy_lock(bp);
9492 /*
9493 * The barrier is needed to ensure the ordering between the writing to
9494 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9495 * the reading here.
9496 */
9497 smp_mb();
9498 if (bp->port.pmf) {
9499 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9500
9501 /* Re-queue task in 1 sec */
9502 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9503 }
9504
9505 bnx2x_release_phy_lock(bp);
9506period_task_exit:
9507 return;
9508}
9509
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009510/*
9511 * Init service functions
9512 */
9513
Ariel Eliorb56e9672013-01-01 05:22:32 +00009514u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009515{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009516 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9517 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9518 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009519}
9520
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009521static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009522{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009523 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009524
9525 /* Flush all outstanding writes */
9526 mmiowb();
9527
9528 /* Pretend to be function 0 */
9529 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009530 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009531
9532 /* From now we are in the "like-E1" mode */
9533 bnx2x_int_disable(bp);
9534
9535 /* Flush all outstanding writes */
9536 mmiowb();
9537
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009538 /* Restore the original function */
9539 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9540 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009541}
9542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009543static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009544{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009545 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009546 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009547 else
9548 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009549}
9550
Bill Pemberton0329aba2012-12-03 09:24:24 -05009551static void bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009552{
Yuval Mintz452427b2012-03-26 20:47:07 +00009553 u32 val, base_addr, offset, mask, reset_reg;
9554 bool mac_stopped = false;
9555 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009556
Yuval Mintz452427b2012-03-26 20:47:07 +00009557 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009558
Yuval Mintz452427b2012-03-26 20:47:07 +00009559 if (!CHIP_IS_E3(bp)) {
9560 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9561 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9562 if ((mask & reset_reg) && val) {
9563 u32 wb_data[2];
9564 BNX2X_DEV_INFO("Disable bmac Rx\n");
9565 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9566 : NIG_REG_INGRESS_BMAC0_MEM;
9567 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9568 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009569
Yuval Mintz452427b2012-03-26 20:47:07 +00009570 /*
9571 * use rd/wr since we cannot use dmae. This is safe
9572 * since MCP won't access the bus due to the request
9573 * to unload, and no function on the path can be
9574 * loaded at this time.
9575 */
9576 wb_data[0] = REG_RD(bp, base_addr + offset);
9577 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9578 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9579 REG_WR(bp, base_addr + offset, wb_data[0]);
9580 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009581
Yuval Mintz452427b2012-03-26 20:47:07 +00009582 }
9583 BNX2X_DEV_INFO("Disable emac Rx\n");
9584 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009585
Yuval Mintz452427b2012-03-26 20:47:07 +00009586 mac_stopped = true;
9587 } else {
9588 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9589 BNX2X_DEV_INFO("Disable xmac Rx\n");
9590 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9591 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9592 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9593 val & ~(1 << 1));
9594 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9595 val | (1 << 1));
9596 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9597 mac_stopped = true;
9598 }
9599 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9600 if (mask & reset_reg) {
9601 BNX2X_DEV_INFO("Disable umac Rx\n");
9602 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9603 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9604 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009605 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009606 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009607
Yuval Mintz452427b2012-03-26 20:47:07 +00009608 if (mac_stopped)
9609 msleep(20);
9610
9611}
9612
9613#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9614#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9615#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9616#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9617
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009618static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009619{
9620 u16 rcq, bd;
9621 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9622
9623 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9624 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9625
9626 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9627 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9628
9629 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9630 port, bd, rcq);
9631}
9632
Bill Pemberton0329aba2012-12-03 09:24:24 -05009633static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009634{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009635 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9636 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009637 if (!rc) {
9638 BNX2X_ERR("MCP response failure, aborting\n");
9639 return -EBUSY;
9640 }
9641
9642 return 0;
9643}
9644
Barak Witkowskic63da992012-12-05 23:04:03 +00009645static struct bnx2x_prev_path_list *
9646 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9647{
9648 struct bnx2x_prev_path_list *tmp_list;
9649
9650 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9651 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9652 bp->pdev->bus->number == tmp_list->bus &&
9653 BP_PATH(bp) == tmp_list->path)
9654 return tmp_list;
9655
9656 return NULL;
9657}
9658
Bill Pemberton0329aba2012-12-03 09:24:24 -05009659static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009660{
9661 struct bnx2x_prev_path_list *tmp_list;
9662 int rc = false;
9663
9664 if (down_trylock(&bnx2x_prev_sem))
9665 return false;
9666
9667 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9668 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9669 bp->pdev->bus->number == tmp_list->bus &&
9670 BP_PATH(bp) == tmp_list->path) {
9671 rc = true;
9672 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9673 BP_PATH(bp));
9674 break;
9675 }
9676 }
9677
9678 up(&bnx2x_prev_sem);
9679
9680 return rc;
9681}
9682
Barak Witkowskic63da992012-12-05 23:04:03 +00009683static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009684{
9685 struct bnx2x_prev_path_list *tmp_list;
9686 int rc;
9687
Devendra Nagaea4b3852012-07-29 03:19:23 +00009688 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009689 if (!tmp_list) {
9690 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9691 return -ENOMEM;
9692 }
9693
9694 tmp_list->bus = bp->pdev->bus->number;
9695 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9696 tmp_list->path = BP_PATH(bp);
Barak Witkowskic63da992012-12-05 23:04:03 +00009697 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009698
9699 rc = down_interruptible(&bnx2x_prev_sem);
9700 if (rc) {
9701 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9702 kfree(tmp_list);
9703 } else {
9704 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9705 BP_PATH(bp));
9706 list_add(&tmp_list->list, &bnx2x_prev_list);
9707 up(&bnx2x_prev_sem);
9708 }
9709
9710 return rc;
9711}
9712
Bill Pemberton0329aba2012-12-03 09:24:24 -05009713static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009714{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009715 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009716 u16 status;
9717 struct pci_dev *dev = bp->pdev;
9718
Yuval Mintz8eee6942012-08-09 04:37:25 +00009719
9720 if (CHIP_IS_E1x(bp)) {
9721 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9722 return -EINVAL;
9723 }
9724
9725 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9726 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9727 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9728 bp->common.bc_ver);
9729 return -EINVAL;
9730 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009731
Yuval Mintz452427b2012-03-26 20:47:07 +00009732 /* Wait for Transaction Pending bit clean */
9733 for (i = 0; i < 4; i++) {
9734 if (i)
9735 msleep((1 << (i - 1)) * 100);
9736
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009737 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009738 if (!(status & PCI_EXP_DEVSTA_TRPND))
9739 goto clear;
9740 }
9741
9742 dev_err(&dev->dev,
9743 "transaction is not cleared; proceeding with reset anyway\n");
9744
9745clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009746
Yuval Mintz8eee6942012-08-09 04:37:25 +00009747 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009748 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9749
9750 return 0;
9751}
9752
Bill Pemberton0329aba2012-12-03 09:24:24 -05009753static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009754{
9755 int rc;
9756
9757 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9758
9759 /* Test if previous unload process was already finished for this path */
9760 if (bnx2x_prev_is_path_marked(bp))
9761 return bnx2x_prev_mcp_done(bp);
9762
9763 /* If function has FLR capabilities, and existing FW version matches
9764 * the one required, then FLR will be sufficient to clean any residue
9765 * left by previous driver
9766 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009767 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009768
9769 if (!rc) {
9770 /* fw version is good */
9771 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9772 rc = bnx2x_do_flr(bp);
9773 }
9774
9775 if (!rc) {
9776 /* FLR was performed */
9777 BNX2X_DEV_INFO("FLR successful\n");
9778 return 0;
9779 }
9780
9781 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009782
9783 /* Close the MCP request, return failure*/
9784 rc = bnx2x_prev_mcp_done(bp);
9785 if (!rc)
9786 rc = BNX2X_PREV_WAIT_NEEDED;
9787
9788 return rc;
9789}
9790
Bill Pemberton0329aba2012-12-03 09:24:24 -05009791static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009792{
9793 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009794 bool prev_undi = false;
Yuval Mintz452427b2012-03-26 20:47:07 +00009795 /* It is possible a previous function received 'common' answer,
9796 * but hasn't loaded yet, therefore creating a scenario of
9797 * multiple functions receiving 'common' on the same path.
9798 */
9799 BNX2X_DEV_INFO("Common unload Flow\n");
9800
9801 if (bnx2x_prev_is_path_marked(bp))
9802 return bnx2x_prev_mcp_done(bp);
9803
9804 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9805
9806 /* Reset should be performed after BRB is emptied */
9807 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9808 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009809
9810 /* Close the MAC Rx to prevent BRB from filling up */
9811 bnx2x_prev_unload_close_mac(bp);
9812
9813 /* Check if the UNDI driver was previously loaded
9814 * UNDI driver initializes CID offset for normal bell to 0x7
9815 */
9816 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9817 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9818 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9819 if (tmp_reg == 0x7) {
9820 BNX2X_DEV_INFO("UNDI previously loaded\n");
9821 prev_undi = true;
9822 /* clear the UNDI indication */
9823 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9824 }
9825 }
9826 /* wait until BRB is empty */
9827 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9828 while (timer_count) {
9829 u32 prev_brb = tmp_reg;
9830
9831 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9832 if (!tmp_reg)
9833 break;
9834
9835 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9836
9837 /* reset timer as long as BRB actually gets emptied */
9838 if (prev_brb > tmp_reg)
9839 timer_count = 1000;
9840 else
9841 timer_count--;
9842
9843 /* If UNDI resides in memory, manually increment it */
9844 if (prev_undi)
9845 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9846
9847 udelay(10);
9848 }
9849
9850 if (!timer_count)
9851 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9852
9853 }
9854
9855 /* No packets are in the pipeline, path is ready for reset */
9856 bnx2x_reset_common(bp);
9857
Barak Witkowskic63da992012-12-05 23:04:03 +00009858 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009859 if (rc) {
9860 bnx2x_prev_mcp_done(bp);
9861 return rc;
9862 }
9863
9864 return bnx2x_prev_mcp_done(bp);
9865}
9866
Ariel Elior24f06712012-05-06 07:05:57 +00009867/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9868 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9869 * the addresses of the transaction, resulting in was-error bit set in the pci
9870 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9871 * to clear the interrupt which detected this from the pglueb and the was done
9872 * bit
9873 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009874static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009875{
Ariel Elior4a254172012-11-22 07:16:17 +00009876 if (!CHIP_IS_E1x(bp)) {
9877 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9878 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9879 BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
9880 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9881 1 << BP_FUNC(bp));
9882 }
Ariel Elior24f06712012-05-06 07:05:57 +00009883 }
9884}
9885
Bill Pemberton0329aba2012-12-03 09:24:24 -05009886static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009887{
9888 int time_counter = 10;
9889 u32 rc, fw, hw_lock_reg, hw_lock_val;
Barak Witkowskic63da992012-12-05 23:04:03 +00009890 struct bnx2x_prev_path_list *prev_list;
Yuval Mintz452427b2012-03-26 20:47:07 +00009891 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9892
Ariel Elior24f06712012-05-06 07:05:57 +00009893 /* clear hw from errors which may have resulted from an interrupted
9894 * dmae transaction.
9895 */
9896 bnx2x_prev_interrupted_dmae(bp);
9897
9898 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009899 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9900 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9901 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9902
9903 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9904 if (hw_lock_val) {
9905 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9906 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9907 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9908 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9909 }
9910
9911 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9912 REG_WR(bp, hw_lock_reg, 0xffffffff);
9913 } else
9914 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9915
9916 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9917 BNX2X_DEV_INFO("Release previously held alr\n");
9918 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9919 }
9920
9921
9922 do {
9923 /* Lock MCP using an unload request */
9924 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9925 if (!fw) {
9926 BNX2X_ERR("MCP response failure, aborting\n");
9927 rc = -EBUSY;
9928 break;
9929 }
9930
9931 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9932 rc = bnx2x_prev_unload_common(bp);
9933 break;
9934 }
9935
9936 /* non-common reply from MCP night require looping */
9937 rc = bnx2x_prev_unload_uncommon(bp);
9938 if (rc != BNX2X_PREV_WAIT_NEEDED)
9939 break;
9940
9941 msleep(20);
9942 } while (--time_counter);
9943
9944 if (!time_counter || rc) {
9945 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9946 rc = -EBUSY;
9947 }
9948
Barak Witkowskic63da992012-12-05 23:04:03 +00009949 /* Mark function if its port was used to boot from SAN */
9950 prev_list = bnx2x_prev_path_get_entry(bp);
9951 if (prev_list && (prev_list->undi & (1 << BP_PORT(bp))))
9952 bp->link_params.feature_config_flags |=
9953 FEATURE_CONFIG_BOOT_FROM_SAN;
9954
Yuval Mintz452427b2012-03-26 20:47:07 +00009955 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9956
9957 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009958}
9959
Bill Pemberton0329aba2012-12-03 09:24:24 -05009960static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009961{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009962 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009963 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009964
9965 /* Get the chip revision id and number. */
9966 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9967 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9968 id = ((val & 0xffff) << 16);
9969 val = REG_RD(bp, MISC_REG_CHIP_REV);
9970 id |= ((val & 0xf) << 12);
9971 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9972 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009973 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009974 id |= (val & 0xf);
9975 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009976
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009977 /* force 57811 according to MISC register */
9978 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9979 if (CHIP_IS_57810(bp))
9980 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9981 (bp->common.chip_id & 0x0000FFFF);
9982 else if (CHIP_IS_57810_MF(bp))
9983 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9984 (bp->common.chip_id & 0x0000FFFF);
9985 bp->common.chip_id |= 0x1;
9986 }
9987
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009988 /* Set doorbell size */
9989 bp->db_size = (1 << BNX2X_DB_SHIFT);
9990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009991 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009992 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9993 if ((val & 1) == 0)
9994 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9995 else
9996 val = (val >> 1) & 1;
9997 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9998 "2_PORT_MODE");
9999 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10000 CHIP_2_PORT_MODE;
10001
10002 if (CHIP_MODE_IS_4_PORT(bp))
10003 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10004 else
10005 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10006 } else {
10007 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10008 bp->pfid = bp->pf_num; /* 0..7 */
10009 }
10010
Merav Sicron51c1a582012-03-18 10:33:38 +000010011 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10012
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010013 bp->link_params.chip_id = bp->common.chip_id;
10014 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010015
Eilon Greenstein1c063282009-02-12 08:36:43 +000010016 val = (REG_RD(bp, 0x2874) & 0x55);
10017 if ((bp->common.chip_id & 0x1) ||
10018 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10019 bp->flags |= ONE_PORT_FLAG;
10020 BNX2X_DEV_INFO("single port device\n");
10021 }
10022
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010023 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010024 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010025 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10026 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10027 bp->common.flash_size, bp->common.flash_size);
10028
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010029 bnx2x_init_shmem(bp);
10030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010031
10032
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010033 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10034 MISC_REG_GENERIC_CR_1 :
10035 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010036
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010037 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010038 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010039 if (SHMEM2_RD(bp, size) >
10040 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10041 bp->link_params.lfa_base =
10042 REG_RD(bp, bp->common.shmem2_base +
10043 (u32)offsetof(struct shmem2_region,
10044 lfa_host_addr[BP_PORT(bp)]));
10045 else
10046 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010047 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10048 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010049
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010050 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010051 BNX2X_DEV_INFO("MCP not active\n");
10052 bp->flags |= NO_MCP_FLAG;
10053 return;
10054 }
10055
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010056 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010057 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010058
10059 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10060 SHARED_HW_CFG_LED_MODE_MASK) >>
10061 SHARED_HW_CFG_LED_MODE_SHIFT);
10062
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010063 bp->link_params.feature_config_flags = 0;
10064 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10065 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10066 bp->link_params.feature_config_flags |=
10067 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10068 else
10069 bp->link_params.feature_config_flags &=
10070 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10071
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010072 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10073 bp->common.bc_ver = val;
10074 BNX2X_DEV_INFO("bc_ver %X\n", val);
10075 if (val < BNX2X_BC_VER) {
10076 /* for now only warn
10077 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010078 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10079 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010080 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010081 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010082 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010083 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10084
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010085 bp->link_params.feature_config_flags |=
10086 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10087 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010088 bp->link_params.feature_config_flags |=
10089 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10090 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010091 bp->link_params.feature_config_flags |=
10092 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10093 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010094
10095 bp->link_params.feature_config_flags |=
10096 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10097 FEATURE_CONFIG_MT_SUPPORT : 0;
10098
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010099 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10100 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010101
Barak Witkowski2e499d32012-06-26 01:31:19 +000010102 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10103 BC_SUPPORTS_FCOE_FEATURES : 0;
10104
Barak Witkowski98768792012-06-19 07:48:31 +000010105 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10106 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010107 boot_mode = SHMEM_RD(bp,
10108 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10109 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10110 switch (boot_mode) {
10111 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10112 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10113 break;
10114 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10115 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10116 break;
10117 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10118 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10119 break;
10120 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10121 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10122 break;
10123 }
10124
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010125 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10126 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10127
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010128 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010129 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010130
10131 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10132 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10133 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10134 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10135
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010136 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10137 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010138}
10139
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010140#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10141#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10142
Bill Pemberton0329aba2012-12-03 09:24:24 -050010143static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010144{
10145 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010146 int igu_sb_id;
10147 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010148 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010149
10150 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010151 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010152 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010153 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010154 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10155 FP_SB_MAX_E1x;
10156
10157 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10158 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10159
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010160 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010161 }
10162
10163 /* IGU in normal mode - read CAM */
10164 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10165 igu_sb_id++) {
10166 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10167 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10168 continue;
10169 fid = IGU_FID(val);
10170 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10171 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10172 continue;
10173 if (IGU_VEC(val) == 0)
10174 /* default status block */
10175 bp->igu_dsb_id = igu_sb_id;
10176 else {
10177 if (bp->igu_base_sb == 0xff)
10178 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010179 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010180 }
10181 }
10182 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010183
Ariel Elior6383c0b2011-07-14 08:31:57 +000010184#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010185 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10186 * optional that number of CAM entries will not be equal to the value
10187 * advertised in PCI.
10188 * Driver should use the minimal value of both as the actual status
10189 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010190 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010191 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010192#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010193
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010194 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010195 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010196 return -EINVAL;
10197 }
10198
10199 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010200}
10201
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010202static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010203{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010204 int cfg_size = 0, idx, port = BP_PORT(bp);
10205
10206 /* Aggregation of supported attributes of all external phys */
10207 bp->port.supported[0] = 0;
10208 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010209 switch (bp->link_params.num_phys) {
10210 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010211 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10212 cfg_size = 1;
10213 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010214 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010215 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10216 cfg_size = 1;
10217 break;
10218 case 3:
10219 if (bp->link_params.multi_phy_config &
10220 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10221 bp->port.supported[1] =
10222 bp->link_params.phy[EXT_PHY1].supported;
10223 bp->port.supported[0] =
10224 bp->link_params.phy[EXT_PHY2].supported;
10225 } else {
10226 bp->port.supported[0] =
10227 bp->link_params.phy[EXT_PHY1].supported;
10228 bp->port.supported[1] =
10229 bp->link_params.phy[EXT_PHY2].supported;
10230 }
10231 cfg_size = 2;
10232 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010233 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010234
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010235 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010236 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010237 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010238 dev_info.port_hw_config[port].external_phy_config),
10239 SHMEM_RD(bp,
10240 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010241 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010242 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010244 if (CHIP_IS_E3(bp))
10245 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10246 else {
10247 switch (switch_cfg) {
10248 case SWITCH_CFG_1G:
10249 bp->port.phy_addr = REG_RD(
10250 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10251 break;
10252 case SWITCH_CFG_10G:
10253 bp->port.phy_addr = REG_RD(
10254 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10255 break;
10256 default:
10257 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10258 bp->port.link_config[0]);
10259 return;
10260 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010261 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010262 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010263 /* mask what we support according to speed_cap_mask per configuration */
10264 for (idx = 0; idx < cfg_size; idx++) {
10265 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010266 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010267 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010268
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010269 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010270 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010271 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010272
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010273 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010274 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010275 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010276
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010277 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010278 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010279 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010280
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010281 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010282 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010283 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010284 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010285
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010286 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010287 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010288 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010289
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010290 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010291 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010292 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010293
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010294 }
10295
10296 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10297 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010298}
10299
Bill Pemberton0329aba2012-12-03 09:24:24 -050010300static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010301{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010302 u32 link_config, idx, cfg_size = 0;
10303 bp->port.advertising[0] = 0;
10304 bp->port.advertising[1] = 0;
10305 switch (bp->link_params.num_phys) {
10306 case 1:
10307 case 2:
10308 cfg_size = 1;
10309 break;
10310 case 3:
10311 cfg_size = 2;
10312 break;
10313 }
10314 for (idx = 0; idx < cfg_size; idx++) {
10315 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10316 link_config = bp->port.link_config[idx];
10317 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010318 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010319 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10320 bp->link_params.req_line_speed[idx] =
10321 SPEED_AUTO_NEG;
10322 bp->port.advertising[idx] |=
10323 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010324 if (bp->link_params.phy[EXT_PHY1].type ==
10325 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10326 bp->port.advertising[idx] |=
10327 (SUPPORTED_100baseT_Half |
10328 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010329 } else {
10330 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010331 bp->link_params.req_line_speed[idx] =
10332 SPEED_10000;
10333 bp->port.advertising[idx] |=
10334 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010335 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010336 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010337 }
10338 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010339
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010340 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010341 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10342 bp->link_params.req_line_speed[idx] =
10343 SPEED_10;
10344 bp->port.advertising[idx] |=
10345 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010346 ADVERTISED_TP);
10347 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010348 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010349 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010350 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010351 return;
10352 }
10353 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010354
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010355 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010356 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10357 bp->link_params.req_line_speed[idx] =
10358 SPEED_10;
10359 bp->link_params.req_duplex[idx] =
10360 DUPLEX_HALF;
10361 bp->port.advertising[idx] |=
10362 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010363 ADVERTISED_TP);
10364 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010365 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010366 link_config,
10367 bp->link_params.speed_cap_mask[idx]);
10368 return;
10369 }
10370 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010371
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010372 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10373 if (bp->port.supported[idx] &
10374 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010375 bp->link_params.req_line_speed[idx] =
10376 SPEED_100;
10377 bp->port.advertising[idx] |=
10378 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010379 ADVERTISED_TP);
10380 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010381 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010382 link_config,
10383 bp->link_params.speed_cap_mask[idx]);
10384 return;
10385 }
10386 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010387
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010388 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10389 if (bp->port.supported[idx] &
10390 SUPPORTED_100baseT_Half) {
10391 bp->link_params.req_line_speed[idx] =
10392 SPEED_100;
10393 bp->link_params.req_duplex[idx] =
10394 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010395 bp->port.advertising[idx] |=
10396 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010397 ADVERTISED_TP);
10398 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010399 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010400 link_config,
10401 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010402 return;
10403 }
10404 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010405
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010406 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010407 if (bp->port.supported[idx] &
10408 SUPPORTED_1000baseT_Full) {
10409 bp->link_params.req_line_speed[idx] =
10410 SPEED_1000;
10411 bp->port.advertising[idx] |=
10412 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010413 ADVERTISED_TP);
10414 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010415 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010416 link_config,
10417 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010418 return;
10419 }
10420 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010421
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010422 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010423 if (bp->port.supported[idx] &
10424 SUPPORTED_2500baseX_Full) {
10425 bp->link_params.req_line_speed[idx] =
10426 SPEED_2500;
10427 bp->port.advertising[idx] |=
10428 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010429 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010430 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010431 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010432 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010433 bp->link_params.speed_cap_mask[idx]);
10434 return;
10435 }
10436 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010437
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010438 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010439 if (bp->port.supported[idx] &
10440 SUPPORTED_10000baseT_Full) {
10441 bp->link_params.req_line_speed[idx] =
10442 SPEED_10000;
10443 bp->port.advertising[idx] |=
10444 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010445 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010446 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010447 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010448 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010449 bp->link_params.speed_cap_mask[idx]);
10450 return;
10451 }
10452 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010453 case PORT_FEATURE_LINK_SPEED_20G:
10454 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010455
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010456 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010457 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010458 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010459 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010460 bp->link_params.req_line_speed[idx] =
10461 SPEED_AUTO_NEG;
10462 bp->port.advertising[idx] =
10463 bp->port.supported[idx];
10464 break;
10465 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010466
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010467 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010468 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010469 if (bp->link_params.req_flow_ctrl[idx] ==
10470 BNX2X_FLOW_CTRL_AUTO) {
10471 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10472 bp->link_params.req_flow_ctrl[idx] =
10473 BNX2X_FLOW_CTRL_NONE;
10474 else
10475 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010476 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010477
Merav Sicron51c1a582012-03-18 10:33:38 +000010478 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010479 bp->link_params.req_line_speed[idx],
10480 bp->link_params.req_duplex[idx],
10481 bp->link_params.req_flow_ctrl[idx],
10482 bp->port.advertising[idx]);
10483 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010484}
10485
Bill Pemberton0329aba2012-12-03 09:24:24 -050010486static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010487{
10488 mac_hi = cpu_to_be16(mac_hi);
10489 mac_lo = cpu_to_be32(mac_lo);
10490 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10491 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10492}
10493
Bill Pemberton0329aba2012-12-03 09:24:24 -050010494static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010495{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010496 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010497 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010498 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010499
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010500 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010501 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010502
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010503 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010504 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010505
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010506 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010507 SHMEM_RD(bp,
10508 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010509 bp->link_params.speed_cap_mask[1] =
10510 SHMEM_RD(bp,
10511 dev_info.port_hw_config[port].speed_capability_mask2);
10512 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010513 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10514
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010515 bp->port.link_config[1] =
10516 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010517
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010518 bp->link_params.multi_phy_config =
10519 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010520 /* If the device is capable of WoL, set the default state according
10521 * to the HW
10522 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010523 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010524 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10525 (config & PORT_FEATURE_WOL_ENABLED));
10526
Merav Sicron51c1a582012-03-18 10:33:38 +000010527 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010528 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010529 bp->link_params.speed_cap_mask[0],
10530 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010531
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010532 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010533 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010534 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010535 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010536
10537 bnx2x_link_settings_requested(bp);
10538
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010539 /*
10540 * If connected directly, work with the internal PHY, otherwise, work
10541 * with the external PHY
10542 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010543 ext_phy_config =
10544 SHMEM_RD(bp,
10545 dev_info.port_hw_config[port].external_phy_config);
10546 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010547 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010548 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010549
10550 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10551 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10552 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010553 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010554
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010555 /* Configure link feature according to nvram value */
10556 eee_mode = (((SHMEM_RD(bp, dev_info.
10557 port_feature_config[port].eee_power_mode)) &
10558 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10559 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10560 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10561 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10562 EEE_MODE_ENABLE_LPI |
10563 EEE_MODE_OUTPUT_TIME;
10564 } else {
10565 bp->link_params.eee_mode = 0;
10566 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010567}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010568
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010569void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010570{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010571 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010572 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010573 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010574 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010575
Merav Sicron55c11942012-11-07 00:45:48 +000010576 if (!CNIC_SUPPORT(bp)) {
10577 bp->flags |= no_flags;
10578 return;
10579 }
10580
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010581 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010582 bp->cnic_eth_dev.max_iscsi_conn =
10583 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10584 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10585
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010586 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10587 bp->cnic_eth_dev.max_iscsi_conn);
10588
10589 /*
10590 * If maximum allowed number of connections is zero -
10591 * disable the feature.
10592 */
10593 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010594 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010595
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010596}
10597
Bill Pemberton0329aba2012-12-03 09:24:24 -050010598static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010599{
10600 /* Port info */
10601 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10602 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10603 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10604 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10605
10606 /* Node info */
10607 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10608 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10609 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10610 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10611}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010612static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010613{
10614 int port = BP_PORT(bp);
10615 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010616 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10617 drv_lic_key[port].max_fcoe_conn);
10618
Merav Sicron55c11942012-11-07 00:45:48 +000010619 if (!CNIC_SUPPORT(bp)) {
10620 bp->flags |= NO_FCOE_FLAG;
10621 return;
10622 }
10623
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010624 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010625 bp->cnic_eth_dev.max_fcoe_conn =
10626 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10627 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10628
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010629 /* Read the WWN: */
10630 if (!IS_MF(bp)) {
10631 /* Port info */
10632 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10633 SHMEM_RD(bp,
10634 dev_info.port_hw_config[port].
10635 fcoe_wwn_port_name_upper);
10636 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10637 SHMEM_RD(bp,
10638 dev_info.port_hw_config[port].
10639 fcoe_wwn_port_name_lower);
10640
10641 /* Node info */
10642 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10643 SHMEM_RD(bp,
10644 dev_info.port_hw_config[port].
10645 fcoe_wwn_node_name_upper);
10646 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10647 SHMEM_RD(bp,
10648 dev_info.port_hw_config[port].
10649 fcoe_wwn_node_name_lower);
10650 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010651 /*
10652 * Read the WWN info only if the FCoE feature is enabled for
10653 * this function.
10654 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010655 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010656 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010657
Yuval Mintz382e5132012-12-02 04:05:51 +000010658 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010659 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010660 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010661
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010662 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010663
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010664 /*
10665 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010666 * disable the feature.
10667 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010668 if (!bp->cnic_eth_dev.max_fcoe_conn)
10669 bp->flags |= NO_FCOE_FLAG;
10670}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010671
Bill Pemberton0329aba2012-12-03 09:24:24 -050010672static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010673{
10674 /*
10675 * iSCSI may be dynamically disabled but reading
10676 * info here we will decrease memory usage by driver
10677 * if the feature is disabled for good
10678 */
10679 bnx2x_get_iscsi_info(bp);
10680 bnx2x_get_fcoe_info(bp);
10681}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010682
Bill Pemberton0329aba2012-12-03 09:24:24 -050010683static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010684{
10685 u32 val, val2;
10686 int func = BP_ABS_FUNC(bp);
10687 int port = BP_PORT(bp);
10688 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10689 u8 *fip_mac = bp->fip_mac;
10690
10691 if (IS_MF(bp)) {
10692 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10693 * FCoE MAC then the appropriate feature should be disabled.
10694 * In non SD mode features configuration comes from struct
10695 * func_ext_config.
10696 */
10697 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10698 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10699 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10700 val2 = MF_CFG_RD(bp, func_ext_config[func].
10701 iscsi_mac_addr_upper);
10702 val = MF_CFG_RD(bp, func_ext_config[func].
10703 iscsi_mac_addr_lower);
10704 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10705 BNX2X_DEV_INFO
10706 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10707 } else {
10708 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10709 }
10710
10711 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10712 val2 = MF_CFG_RD(bp, func_ext_config[func].
10713 fcoe_mac_addr_upper);
10714 val = MF_CFG_RD(bp, func_ext_config[func].
10715 fcoe_mac_addr_lower);
10716 bnx2x_set_mac_buf(fip_mac, val, val2);
10717 BNX2X_DEV_INFO
10718 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10719 } else {
10720 bp->flags |= NO_FCOE_FLAG;
10721 }
10722
10723 bp->mf_ext_config = cfg;
10724
10725 } else { /* SD MODE */
10726 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10727 /* use primary mac as iscsi mac */
10728 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10729
10730 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10731 BNX2X_DEV_INFO
10732 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10733 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10734 /* use primary mac as fip mac */
10735 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10736 BNX2X_DEV_INFO("SD FCoE MODE\n");
10737 BNX2X_DEV_INFO
10738 ("Read FIP MAC: %pM\n", fip_mac);
10739 }
10740 }
10741
10742 if (IS_MF_STORAGE_SD(bp))
10743 /* Zero primary MAC configuration */
10744 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10745
10746 if (IS_MF_FCOE_AFEX(bp))
10747 /* use FIP MAC as primary MAC */
10748 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10749
10750 } else {
10751 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10752 iscsi_mac_upper);
10753 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10754 iscsi_mac_lower);
10755 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10756
10757 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10758 fcoe_fip_mac_upper);
10759 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10760 fcoe_fip_mac_lower);
10761 bnx2x_set_mac_buf(fip_mac, val, val2);
10762 }
10763
10764 /* Disable iSCSI OOO if MAC configuration is invalid. */
10765 if (!is_valid_ether_addr(iscsi_mac)) {
10766 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10767 memset(iscsi_mac, 0, ETH_ALEN);
10768 }
10769
10770 /* Disable FCoE if MAC configuration is invalid. */
10771 if (!is_valid_ether_addr(fip_mac)) {
10772 bp->flags |= NO_FCOE_FLAG;
10773 memset(bp->fip_mac, 0, ETH_ALEN);
10774 }
10775}
10776
Bill Pemberton0329aba2012-12-03 09:24:24 -050010777static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010778{
10779 u32 val, val2;
10780 int func = BP_ABS_FUNC(bp);
10781 int port = BP_PORT(bp);
10782
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010783 /* Zero primary MAC configuration */
10784 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10785
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010786 if (BP_NOMCP(bp)) {
10787 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010788 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010789 } else if (IS_MF(bp)) {
10790 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10791 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10792 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10793 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10794 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10795
Merav Sicron55c11942012-11-07 00:45:48 +000010796 if (CNIC_SUPPORT(bp))
10797 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010798 } else {
10799 /* in SF read MACs from port configuration */
10800 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10801 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10802 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10803
Merav Sicron55c11942012-11-07 00:45:48 +000010804 if (CNIC_SUPPORT(bp))
10805 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010806 }
10807
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010808 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010809
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010810 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010811 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010812 "bad Ethernet MAC address configuration: %pM\n"
10813 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010814 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010815}
Merav Sicron51c1a582012-03-18 10:33:38 +000010816
Bill Pemberton0329aba2012-12-03 09:24:24 -050010817static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010818{
10819 int tmp;
10820 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010821
Yuval Mintz79642112012-12-02 04:05:50 +000010822 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10823 /* Take function: tmp = func */
10824 tmp = BP_ABS_FUNC(bp);
10825 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10826 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10827 } else {
10828 /* Take port: tmp = port */
10829 tmp = BP_PORT(bp);
10830 cfg = SHMEM_RD(bp,
10831 dev_info.port_hw_config[tmp].generic_features);
10832 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10833 }
10834 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010835}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010836
Bill Pemberton0329aba2012-12-03 09:24:24 -050010837static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010838{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010839 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010840 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010841 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010842 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010843
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010844 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010845
Ariel Elior6383c0b2011-07-14 08:31:57 +000010846 /*
10847 * initialize IGU parameters
10848 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010849 if (CHIP_IS_E1x(bp)) {
10850 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010851
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010852 bp->igu_dsb_id = DEF_SB_IGU_ID;
10853 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010854 } else {
10855 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010856
10857 /* do not allow device reset during IGU info preocessing */
10858 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10859
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010860 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010861
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010862 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010863 int tout = 5000;
10864
10865 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10866
10867 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10868 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10869 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10870
10871 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10872 tout--;
10873 usleep_range(1000, 1000);
10874 }
10875
10876 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10877 dev_err(&bp->pdev->dev,
10878 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010879 bnx2x_release_hw_lock(bp,
10880 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010881 return -EPERM;
10882 }
10883 }
10884
10885 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10886 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010887 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10888 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010889 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010890
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010891 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010892 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010893 if (rc)
10894 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010895 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010896
10897 /*
10898 * set base FW non-default (fast path) status block id, this value is
10899 * used to initialize the fw_sb_id saved on the fp/queue structure to
10900 * determine the id used by the FW.
10901 */
10902 if (CHIP_IS_E1x(bp))
10903 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10904 else /*
10905 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10906 * the same queue are indicated on the same IGU SB). So we prefer
10907 * FW and IGU SBs to be the same value.
10908 */
10909 bp->base_fw_ndsb = bp->igu_base_sb;
10910
10911 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10912 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10913 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010914
10915 /*
10916 * Initialize MF configuration
10917 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010918
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010919 bp->mf_ov = 0;
10920 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010921 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010922
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010923 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010924 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10925 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10926 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10927
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010928 if (SHMEM2_HAS(bp, mf_cfg_addr))
10929 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10930 else
10931 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010932 offsetof(struct shmem_region, func_mb) +
10933 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010934 /*
10935 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010936 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010937 * 2. MAC address must be legal (check only upper bytes)
10938 * for Switch-Independent mode;
10939 * OVLAN must be legal for Switch-Dependent mode
10940 * 3. SF_MODE configures specific MF mode
10941 */
10942 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10943 /* get mf configuration */
10944 val = SHMEM_RD(bp,
10945 dev_info.shared_feature_config.config);
10946 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010947
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010948 switch (val) {
10949 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10950 val = MF_CFG_RD(bp, func_mf_config[func].
10951 mac_upper);
10952 /* check for legal mac (upper bytes)*/
10953 if (val != 0xffff) {
10954 bp->mf_mode = MULTI_FUNCTION_SI;
10955 bp->mf_config[vn] = MF_CFG_RD(bp,
10956 func_mf_config[func].config);
10957 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010958 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010959 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010960 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10961 if ((!CHIP_IS_E1x(bp)) &&
10962 (MF_CFG_RD(bp, func_mf_config[func].
10963 mac_upper) != 0xffff) &&
10964 (SHMEM2_HAS(bp,
10965 afex_driver_support))) {
10966 bp->mf_mode = MULTI_FUNCTION_AFEX;
10967 bp->mf_config[vn] = MF_CFG_RD(bp,
10968 func_mf_config[func].config);
10969 } else {
10970 BNX2X_DEV_INFO("can not configure afex mode\n");
10971 }
10972 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010973 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10974 /* get OV configuration */
10975 val = MF_CFG_RD(bp,
10976 func_mf_config[FUNC_0].e1hov_tag);
10977 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10978
10979 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10980 bp->mf_mode = MULTI_FUNCTION_SD;
10981 bp->mf_config[vn] = MF_CFG_RD(bp,
10982 func_mf_config[func].config);
10983 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010984 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010985 break;
10986 default:
10987 /* Unknown configuration: reset mf_config */
10988 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010989 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010990 }
10991 }
10992
Eilon Greenstein2691d512009-08-12 08:22:08 +000010993 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010994 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010995
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010996 switch (bp->mf_mode) {
10997 case MULTI_FUNCTION_SD:
10998 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10999 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011000 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011001 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011002 bp->path_has_ovlan = true;
11003
Merav Sicron51c1a582012-03-18 10:33:38 +000011004 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11005 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011006 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011007 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011008 "No valid MF OV for func %d, aborting\n",
11009 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011010 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011011 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011012 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011013 case MULTI_FUNCTION_AFEX:
11014 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11015 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011016 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011017 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11018 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011019 break;
11020 default:
11021 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011022 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011023 "VN %d is in a single function mode, aborting\n",
11024 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011025 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011026 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011027 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011028 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011029
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011030 /* check if other port on the path needs ovlan:
11031 * Since MF configuration is shared between ports
11032 * Possible mixed modes are only
11033 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11034 */
11035 if (CHIP_MODE_IS_4_PORT(bp) &&
11036 !bp->path_has_ovlan &&
11037 !IS_MF(bp) &&
11038 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11039 u8 other_port = !BP_PORT(bp);
11040 u8 other_func = BP_PATH(bp) + 2*other_port;
11041 val = MF_CFG_RD(bp,
11042 func_mf_config[other_func].e1hov_tag);
11043 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11044 bp->path_has_ovlan = true;
11045 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011046 }
11047
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011048 /* adjust igu_sb_cnt to MF for E1x */
11049 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011050 bp->igu_sb_cnt /= E1HVN_MAX;
11051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011052 /* port info */
11053 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011054
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011055 /* Get MAC addresses */
11056 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011057
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011058 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011059
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011060 return rc;
11061}
11062
Bill Pemberton0329aba2012-12-03 09:24:24 -050011063static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011064{
11065 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011066 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011067 char str_id_reg[VENDOR_ID_LEN+1];
11068 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011069 char *vpd_data;
11070 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011071 u8 len;
11072
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011073 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011074 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11075
11076 if (cnt < BNX2X_VPD_LEN)
11077 goto out_not_found;
11078
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011079 /* VPD RO tag should be first tag after identifier string, hence
11080 * we should be able to find it in first BNX2X_VPD_LEN chars
11081 */
11082 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011083 PCI_VPD_LRDT_RO_DATA);
11084 if (i < 0)
11085 goto out_not_found;
11086
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011087 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011088 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011089
11090 i += PCI_VPD_LRDT_TAG_SIZE;
11091
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011092 if (block_end > BNX2X_VPD_LEN) {
11093 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11094 if (vpd_extended_data == NULL)
11095 goto out_not_found;
11096
11097 /* read rest of vpd image into vpd_extended_data */
11098 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11099 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11100 block_end - BNX2X_VPD_LEN,
11101 vpd_extended_data + BNX2X_VPD_LEN);
11102 if (cnt < (block_end - BNX2X_VPD_LEN))
11103 goto out_not_found;
11104 vpd_data = vpd_extended_data;
11105 } else
11106 vpd_data = vpd_start;
11107
11108 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011109
11110 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11111 PCI_VPD_RO_KEYWORD_MFR_ID);
11112 if (rodi < 0)
11113 goto out_not_found;
11114
11115 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11116
11117 if (len != VENDOR_ID_LEN)
11118 goto out_not_found;
11119
11120 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11121
11122 /* vendor specific info */
11123 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11124 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11125 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11126 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11127
11128 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11129 PCI_VPD_RO_KEYWORD_VENDOR0);
11130 if (rodi >= 0) {
11131 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11132
11133 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11134
11135 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11136 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11137 bp->fw_ver[len] = ' ';
11138 }
11139 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011140 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011141 return;
11142 }
11143out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011144 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011145 return;
11146}
11147
Bill Pemberton0329aba2012-12-03 09:24:24 -050011148static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011149{
11150 u32 flags = 0;
11151
11152 if (CHIP_REV_IS_FPGA(bp))
11153 SET_FLAGS(flags, MODE_FPGA);
11154 else if (CHIP_REV_IS_EMUL(bp))
11155 SET_FLAGS(flags, MODE_EMUL);
11156 else
11157 SET_FLAGS(flags, MODE_ASIC);
11158
11159 if (CHIP_MODE_IS_4_PORT(bp))
11160 SET_FLAGS(flags, MODE_PORT4);
11161 else
11162 SET_FLAGS(flags, MODE_PORT2);
11163
11164 if (CHIP_IS_E2(bp))
11165 SET_FLAGS(flags, MODE_E2);
11166 else if (CHIP_IS_E3(bp)) {
11167 SET_FLAGS(flags, MODE_E3);
11168 if (CHIP_REV(bp) == CHIP_REV_Ax)
11169 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011170 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11171 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011172 }
11173
11174 if (IS_MF(bp)) {
11175 SET_FLAGS(flags, MODE_MF);
11176 switch (bp->mf_mode) {
11177 case MULTI_FUNCTION_SD:
11178 SET_FLAGS(flags, MODE_MF_SD);
11179 break;
11180 case MULTI_FUNCTION_SI:
11181 SET_FLAGS(flags, MODE_MF_SI);
11182 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011183 case MULTI_FUNCTION_AFEX:
11184 SET_FLAGS(flags, MODE_MF_AFEX);
11185 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011186 }
11187 } else
11188 SET_FLAGS(flags, MODE_SF);
11189
11190#if defined(__LITTLE_ENDIAN)
11191 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11192#else /*(__BIG_ENDIAN)*/
11193 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11194#endif
11195 INIT_MODE_FLAGS(bp) = flags;
11196}
11197
Bill Pemberton0329aba2012-12-03 09:24:24 -050011198static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011199{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011200 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011201 int rc;
11202
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011203 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011204 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011205 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011206
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011207
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011208 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011209 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011210 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011211 if (IS_PF(bp)) {
11212 rc = bnx2x_get_hwinfo(bp);
11213 if (rc)
11214 return rc;
11215 } else {
11216 random_ether_addr(bp->dev->dev_addr);
11217 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011218
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011219 bnx2x_set_modes_bitmap(bp);
11220
11221 rc = bnx2x_alloc_mem_bp(bp);
11222 if (rc)
11223 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011224
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011225 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011226
11227 func = BP_FUNC(bp);
11228
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011229 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011230 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011231 /* init fw_seq */
11232 bp->fw_seq =
11233 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11234 DRV_MSG_SEQ_NUMBER_MASK;
11235 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11236
11237 bnx2x_prev_unload(bp);
11238 }
11239
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011240
11241 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011242 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011243
11244 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011245 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011246
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011247 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011248 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011249
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011250 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011251 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011252 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011253 bp->dev->features &= ~NETIF_F_LRO;
11254 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011255 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011256 bp->dev->features |= NETIF_F_LRO;
11257 }
11258
Eilon Greensteina18f5122009-08-12 08:23:26 +000011259 if (CHIP_IS_E1(bp))
11260 bp->dropless_fc = 0;
11261 else
Yuval Mintz79642112012-12-02 04:05:50 +000011262 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011263
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011264 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011265
Barak Witkowskia3348722012-04-23 03:04:46 +000011266 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011267 if (IS_VF(bp))
11268 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011269
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011270 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011271 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11272 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011273
Michal Schmidtfc543632012-02-14 09:05:46 +000011274 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011275
11276 init_timer(&bp->timer);
11277 bp->timer.expires = jiffies + bp->current_interval;
11278 bp->timer.data = (unsigned long) bp;
11279 bp->timer.function = bnx2x_timer;
11280
Barak Witkowski0370cf92012-12-02 04:05:55 +000011281 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11282 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11283 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11284 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11285 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11286 bnx2x_dcbx_init_params(bp);
11287 } else {
11288 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11289 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011291 if (CHIP_IS_E1x(bp))
11292 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11293 else
11294 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011295
Ariel Elior6383c0b2011-07-14 08:31:57 +000011296 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011297 if (IS_VF(bp))
11298 bp->max_cos = 1;
11299 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011300 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011301 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011302 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011303 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011304 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011305 else
11306 BNX2X_ERR("unknown chip %x revision %x\n",
11307 CHIP_NUM(bp), CHIP_REV(bp));
11308 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011309
Merav Sicron55c11942012-11-07 00:45:48 +000011310 /* We need at least one default status block for slow-path events,
11311 * second status block for the L2 queue, and a third status block for
11312 * CNIC if supproted.
11313 */
11314 if (CNIC_SUPPORT(bp))
11315 bp->min_msix_vec_cnt = 3;
11316 else
11317 bp->min_msix_vec_cnt = 2;
11318 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11319
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011320 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011321}
11322
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011323
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011324/****************************************************************************
11325* General service functions
11326****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011328/*
11329 * net_device service functions
11330 */
11331
Ariel Elior8395be52013-01-01 05:22:44 +000011332static int bnx2x_open_epilog(struct bnx2x *bp)
11333{
11334 /* Enable sriov via delayed work. This must be done via delayed work
11335 * because it causes the probe of the vf devices to be run, which invoke
11336 * register_netdevice which must have rtnl lock taken. As we are holding
11337 * the lock right now, that could only work if the probe would not take
11338 * the lock. However, as the probe of the vf may be called from other
11339 * contexts as well (such as passthrough to vm failes) it can't assume
11340 * the lock is being held for it. Using delayed work here allows the
11341 * probe code to simply take the lock (i.e. wait for it to be released
11342 * if it is being held).
11343 */
11344 smp_mb__before_clear_bit();
11345 set_bit(BNX2X_SP_RTNL_ENABLE_SRIOV, &bp->sp_rtnl_state);
11346 smp_mb__after_clear_bit();
11347 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11348
11349 return 0;
11350}
11351
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011352/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011353static int bnx2x_open(struct net_device *dev)
11354{
11355 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011356 bool global = false;
11357 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011358 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011359 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011360
Mintz Yuval1355b702012-02-15 02:10:22 +000011361 bp->stats_init = true;
11362
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011363 netif_carrier_off(dev);
11364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011365 bnx2x_set_power_state(bp, PCI_D0);
11366
Ariel Eliorad5afc82013-01-01 05:22:26 +000011367 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011368 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11369 * want the first function loaded on the current engine to
11370 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011371 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011372 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011373 if (IS_PF(bp)) {
11374 other_load_status = bnx2x_get_load_status(bp, other_engine);
11375 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11376 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11377 bnx2x_chk_parity_attn(bp, &global, true)) {
11378 do {
11379 /* If there are attentions and they are in a
11380 * global blocks, set the GLOBAL_RESET bit
11381 * regardless whether it will be this function
11382 * that will complete the recovery or not.
11383 */
11384 if (global)
11385 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011386
Ariel Eliorad5afc82013-01-01 05:22:26 +000011387 /* Only the first function on the current
11388 * engine should try to recover in open. In case
11389 * of attentions in global blocks only the first
11390 * in the chip should try to recover.
11391 */
11392 if ((!load_status &&
11393 (!global || !other_load_status)) &&
11394 bnx2x_trylock_leader_lock(bp) &&
11395 !bnx2x_leader_reset(bp)) {
11396 netdev_info(bp->dev,
11397 "Recovered in open\n");
11398 break;
11399 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011400
Ariel Eliorad5afc82013-01-01 05:22:26 +000011401 /* recovery has failed... */
11402 bnx2x_set_power_state(bp, PCI_D3hot);
11403 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011404
Ariel Eliorad5afc82013-01-01 05:22:26 +000011405 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11406 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011407
Ariel Eliorad5afc82013-01-01 05:22:26 +000011408 return -EAGAIN;
11409 } while (0);
11410 }
11411 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011412
11413 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011414 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11415 if (rc)
11416 return rc;
11417 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011418}
11419
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011420/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011421static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011422{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011423 struct bnx2x *bp = netdev_priv(dev);
11424
11425 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011426 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011427
11428 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011429 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011430
11431 return 0;
11432}
11433
Eric Dumazet1191cb82012-04-27 21:39:21 +000011434static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11435 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011436{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011437 int mc_count = netdev_mc_count(bp->dev);
11438 struct bnx2x_mcast_list_elem *mc_mac =
11439 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011440 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011441
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011442 if (!mc_mac)
11443 return -ENOMEM;
11444
11445 INIT_LIST_HEAD(&p->mcast_list);
11446
11447 netdev_for_each_mc_addr(ha, bp->dev) {
11448 mc_mac->mac = bnx2x_mc_addr(ha);
11449 list_add_tail(&mc_mac->link, &p->mcast_list);
11450 mc_mac++;
11451 }
11452
11453 p->mcast_list_len = mc_count;
11454
11455 return 0;
11456}
11457
Eric Dumazet1191cb82012-04-27 21:39:21 +000011458static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011459 struct bnx2x_mcast_ramrod_params *p)
11460{
11461 struct bnx2x_mcast_list_elem *mc_mac =
11462 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11463 link);
11464
11465 WARN_ON(!mc_mac);
11466 kfree(mc_mac);
11467}
11468
11469/**
11470 * bnx2x_set_uc_list - configure a new unicast MACs list.
11471 *
11472 * @bp: driver handle
11473 *
11474 * We will use zero (0) as a MAC type for these MACs.
11475 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011476static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011477{
11478 int rc;
11479 struct net_device *dev = bp->dev;
11480 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011481 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011482 unsigned long ramrod_flags = 0;
11483
11484 /* First schedule a cleanup up of old configuration */
11485 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11486 if (rc < 0) {
11487 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11488 return rc;
11489 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011490
11491 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011492 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11493 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011494 if (rc == -EEXIST) {
11495 DP(BNX2X_MSG_SP,
11496 "Failed to schedule ADD operations: %d\n", rc);
11497 /* do not treat adding same MAC as error */
11498 rc = 0;
11499
11500 } else if (rc < 0) {
11501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011502 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11503 rc);
11504 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011505 }
11506 }
11507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011508 /* Execute the pending commands */
11509 __set_bit(RAMROD_CONT, &ramrod_flags);
11510 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11511 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011512}
11513
Eric Dumazet1191cb82012-04-27 21:39:21 +000011514static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011515{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011516 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011517 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011518 int rc = 0;
11519
11520 rparam.mcast_obj = &bp->mcast_obj;
11521
11522 /* first, clear all configured multicast MACs */
11523 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11524 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011525 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011526 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011527 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011528
11529 /* then, configure a new MACs list */
11530 if (netdev_mc_count(dev)) {
11531 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11532 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011533 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11534 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011535 return rc;
11536 }
11537
11538 /* Now add the new MACs */
11539 rc = bnx2x_config_mcast(bp, &rparam,
11540 BNX2X_MCAST_CMD_ADD);
11541 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011542 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11543 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011544
11545 bnx2x_free_mcast_macs_list(&rparam);
11546 }
11547
11548 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011549}
11550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011551
11552/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011553void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011554{
11555 struct bnx2x *bp = netdev_priv(dev);
11556 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011557
11558 if (bp->state != BNX2X_STATE_OPEN) {
11559 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11560 return;
11561 }
11562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011563 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011564
11565 if (dev->flags & IFF_PROMISC)
11566 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011567 else if ((dev->flags & IFF_ALLMULTI) ||
11568 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11569 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011570 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011571 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011572 if (IS_PF(bp)) {
11573 /* some multicasts */
11574 if (bnx2x_set_mc_list(bp) < 0)
11575 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011576
Ariel Elior381ac162013-01-01 05:22:29 +000011577 if (bnx2x_set_uc_list(bp) < 0)
11578 rx_mode = BNX2X_RX_MODE_PROMISC;
11579 } else {
11580 /* configuring mcast to a vf involves sleeping (when we
11581 * wait for the pf's response). Since this function is
11582 * called from non sleepable context we must schedule
11583 * a work item for this purpose
11584 */
11585 smp_mb__before_clear_bit();
11586 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11587 &bp->sp_rtnl_state);
11588 smp_mb__after_clear_bit();
11589 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11590 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011591 }
11592
11593 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011594 /* handle ISCSI SD mode */
11595 if (IS_MF_ISCSI_SD(bp))
11596 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011597
11598 /* Schedule the rx_mode command */
11599 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11600 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11601 return;
11602 }
11603
Ariel Elior381ac162013-01-01 05:22:29 +000011604 if (IS_PF(bp)) {
11605 bnx2x_set_storm_rx_mode(bp);
11606 } else {
11607 /* configuring rx mode to storms in a vf involves sleeping (when
11608 * we wait for the pf's response). Since this function is
11609 * called from non sleepable context we must schedule
11610 * a work item for this purpose
11611 */
11612 smp_mb__before_clear_bit();
11613 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11614 &bp->sp_rtnl_state);
11615 smp_mb__after_clear_bit();
11616 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11617 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011618}
11619
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011620/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011621static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11622 int devad, u16 addr)
11623{
11624 struct bnx2x *bp = netdev_priv(netdev);
11625 u16 value;
11626 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011627
11628 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11629 prtad, devad, addr);
11630
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011631 /* The HW expects different devad if CL22 is used */
11632 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11633
11634 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011635 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011636 bnx2x_release_phy_lock(bp);
11637 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11638
11639 if (!rc)
11640 rc = value;
11641 return rc;
11642}
11643
11644/* called with rtnl_lock */
11645static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11646 u16 addr, u16 value)
11647{
11648 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011649 int rc;
11650
Merav Sicron51c1a582012-03-18 10:33:38 +000011651 DP(NETIF_MSG_LINK,
11652 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11653 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011654
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011655 /* The HW expects different devad if CL22 is used */
11656 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11657
11658 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011659 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011660 bnx2x_release_phy_lock(bp);
11661 return rc;
11662}
11663
11664/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011665static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11666{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011667 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011668 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011669
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011670 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11671 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011672
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011673 if (!netif_running(dev))
11674 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011675
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011676 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011677}
11678
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011679#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011680static void poll_bnx2x(struct net_device *dev)
11681{
11682 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011683 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011684
Merav Sicron14a15d62012-08-27 03:26:20 +000011685 for_each_eth_queue(bp, i) {
11686 struct bnx2x_fastpath *fp = &bp->fp[i];
11687 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11688 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011689}
11690#endif
11691
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011692static int bnx2x_validate_addr(struct net_device *dev)
11693{
11694 struct bnx2x *bp = netdev_priv(dev);
11695
Merav Sicron51c1a582012-03-18 10:33:38 +000011696 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11697 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011698 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011699 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011700 return 0;
11701}
11702
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011703static const struct net_device_ops bnx2x_netdev_ops = {
11704 .ndo_open = bnx2x_open,
11705 .ndo_stop = bnx2x_close,
11706 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011707 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011708 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011709 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011710 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011711 .ndo_do_ioctl = bnx2x_ioctl,
11712 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011713 .ndo_fix_features = bnx2x_fix_features,
11714 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011715 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011716#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011717 .ndo_poll_controller = poll_bnx2x,
11718#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011719 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000011720#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000011721 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Ariel Elior64112802013-01-07 00:50:23 +000011722#endif
Merav Sicron55c11942012-11-07 00:45:48 +000011723#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011724 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11725#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011726};
11727
Eric Dumazet1191cb82012-04-27 21:39:21 +000011728static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011729{
11730 struct device *dev = &bp->pdev->dev;
11731
11732 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11733 bp->flags |= USING_DAC_FLAG;
11734 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011735 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011736 return -EIO;
11737 }
11738 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11739 dev_err(dev, "System does not support DMA, aborting\n");
11740 return -EIO;
11741 }
11742
11743 return 0;
11744}
11745
Ariel Elior1ab44342013-01-01 05:22:23 +000011746static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11747 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011748{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011749 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011750 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011751 bool chip_is_e1x = (board_type == BCM57710 ||
11752 board_type == BCM57711 ||
11753 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011754
11755 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011756
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011757 bp->dev = dev;
11758 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011759
11760 rc = pci_enable_device(pdev);
11761 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011762 dev_err(&bp->pdev->dev,
11763 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011764 goto err_out;
11765 }
11766
11767 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011768 dev_err(&bp->pdev->dev,
11769 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011770 rc = -ENODEV;
11771 goto err_out_disable;
11772 }
11773
Ariel Elior1ab44342013-01-01 05:22:23 +000011774 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11775 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011776 rc = -ENODEV;
11777 goto err_out_disable;
11778 }
11779
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011780 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11781 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11782 PCICFG_REVESION_ID_ERROR_VAL) {
11783 pr_err("PCI device error, probably due to fan failure, aborting\n");
11784 rc = -ENODEV;
11785 goto err_out_disable;
11786 }
11787
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011788 if (atomic_read(&pdev->enable_cnt) == 1) {
11789 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11790 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011791 dev_err(&bp->pdev->dev,
11792 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011793 goto err_out_disable;
11794 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011795
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011796 pci_set_master(pdev);
11797 pci_save_state(pdev);
11798 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011799
Ariel Elior1ab44342013-01-01 05:22:23 +000011800 if (IS_PF(bp)) {
11801 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11802 if (bp->pm_cap == 0) {
11803 dev_err(&bp->pdev->dev,
11804 "Cannot find power management capability, aborting\n");
11805 rc = -EIO;
11806 goto err_out_release;
11807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011808 }
11809
Jon Mason77c98e62011-06-27 07:45:12 +000011810 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011811 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011812 rc = -EIO;
11813 goto err_out_release;
11814 }
11815
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011816 rc = bnx2x_set_coherency_mask(bp);
11817 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011818 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011819
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011820 dev->mem_start = pci_resource_start(pdev, 0);
11821 dev->base_addr = dev->mem_start;
11822 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011823
11824 dev->irq = pdev->irq;
11825
Arjan van de Ven275f1652008-10-20 21:42:39 -070011826 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011827 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011828 dev_err(&bp->pdev->dev,
11829 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011830 rc = -ENOMEM;
11831 goto err_out_release;
11832 }
11833
Ariel Eliorc22610d02012-01-26 06:01:47 +000011834 /* In E1/E1H use pci device function given by kernel.
11835 * In E2/E3 read physical function from ME register since these chips
11836 * support Physical Device Assignment where kernel BDF maybe arbitrary
11837 * (depending on hypervisor).
11838 */
11839 if (chip_is_e1x)
11840 bp->pf_num = PCI_FUNC(pdev->devfn);
11841 else {/* chip is E2/3*/
11842 pci_read_config_dword(bp->pdev,
11843 PCICFG_ME_REGISTER, &pci_cfg_dword);
11844 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11845 ME_REG_ABS_PF_NUM_SHIFT);
11846 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011847 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011848
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011849 bnx2x_set_power_state(bp, PCI_D0);
11850
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011851 /* clean indirect addresses */
11852 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11853 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011854 /*
11855 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011856 * is not used by the driver.
11857 */
Ariel Elior1ab44342013-01-01 05:22:23 +000011858 if (IS_PF(bp)) {
11859 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11860 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11861 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11862 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011863
Ariel Elior1ab44342013-01-01 05:22:23 +000011864 if (chip_is_e1x) {
11865 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11866 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11867 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11868 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11869 }
11870
11871 /* Enable internal target-read (in case we are probed after PF
11872 * FLR). Must be done prior to any BAR read access. Only for
11873 * 57712 and up
11874 */
11875 if (!chip_is_e1x)
11876 REG_WR(bp,
11877 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040011878 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011879
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011880 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011881
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011882 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011883 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011884
Jiri Pirko01789342011-08-16 06:29:00 +000011885 dev->priv_flags |= IFF_UNICAST_FLT;
11886
Michał Mirosław66371c42011-04-12 09:38:23 +000011887 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011888 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11889 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11890 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011891
11892 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11893 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11894
11895 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011896 if (bp->flags & USING_DAC_FLAG)
11897 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011898
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011899 /* Add Loopback capability to the device */
11900 dev->hw_features |= NETIF_F_LOOPBACK;
11901
Shmulik Ravid98507672011-02-28 12:19:55 -080011902#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011903 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11904#endif
11905
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011906 /* get_port_hwinfo() will set prtad and mmds properly */
11907 bp->mdio.prtad = MDIO_PRTAD_NONE;
11908 bp->mdio.mmds = 0;
11909 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11910 bp->mdio.dev = dev;
11911 bp->mdio.mdio_read = bnx2x_mdio_read;
11912 bp->mdio.mdio_write = bnx2x_mdio_write;
11913
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011914 return 0;
11915
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011916err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011917 if (atomic_read(&pdev->enable_cnt) == 1)
11918 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011919
11920err_out_disable:
11921 pci_disable_device(pdev);
11922 pci_set_drvdata(pdev, NULL);
11923
11924err_out:
11925 return rc;
11926}
11927
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000011928static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011929{
Ariel Elior1ab44342013-01-01 05:22:23 +000011930 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080011931
Ariel Elior1ab44342013-01-01 05:22:23 +000011932 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011933 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11934
11935 /* return value of 1=2.5GHz 2=5GHz */
11936 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011937}
11938
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011939static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011940{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011941 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011942 struct bnx2x_fw_file_hdr *fw_hdr;
11943 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011944 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011945 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011946 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011947 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011948
Merav Sicron51c1a582012-03-18 10:33:38 +000011949 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11950 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011951 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011952 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011953
11954 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11955 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11956
11957 /* Make sure none of the offsets and sizes make us read beyond
11958 * the end of the firmware data */
11959 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11960 offset = be32_to_cpu(sections[i].offset);
11961 len = be32_to_cpu(sections[i].len);
11962 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011963 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011964 return -EINVAL;
11965 }
11966 }
11967
11968 /* Likewise for the init_ops offsets */
11969 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11970 ops_offsets = (u16 *)(firmware->data + offset);
11971 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11972
11973 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11974 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011975 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011976 return -EINVAL;
11977 }
11978 }
11979
11980 /* Check FW version */
11981 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11982 fw_ver = firmware->data + offset;
11983 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11984 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11985 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11986 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011987 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11988 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11989 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011990 BCM_5710_FW_MINOR_VERSION,
11991 BCM_5710_FW_REVISION_VERSION,
11992 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011993 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011994 }
11995
11996 return 0;
11997}
11998
Eric Dumazet1191cb82012-04-27 21:39:21 +000011999static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012000{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012001 const __be32 *source = (const __be32 *)_source;
12002 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012003 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012004
12005 for (i = 0; i < n/4; i++)
12006 target[i] = be32_to_cpu(source[i]);
12007}
12008
12009/*
12010 Ops array is stored in the following format:
12011 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12012 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012013static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012014{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012015 const __be32 *source = (const __be32 *)_source;
12016 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012017 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012018
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012019 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012020 tmp = be32_to_cpu(source[j]);
12021 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012022 target[i].offset = tmp & 0xffffff;
12023 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012024 }
12025}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012026
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012027/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012028 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12029 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012030static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012031{
12032 const __be32 *source = (const __be32 *)_source;
12033 struct iro *target = (struct iro *)_target;
12034 u32 i, j, tmp;
12035
12036 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12037 target[i].base = be32_to_cpu(source[j]);
12038 j++;
12039 tmp = be32_to_cpu(source[j]);
12040 target[i].m1 = (tmp >> 16) & 0xffff;
12041 target[i].m2 = tmp & 0xffff;
12042 j++;
12043 tmp = be32_to_cpu(source[j]);
12044 target[i].m3 = (tmp >> 16) & 0xffff;
12045 target[i].size = tmp & 0xffff;
12046 j++;
12047 }
12048}
12049
Eric Dumazet1191cb82012-04-27 21:39:21 +000012050static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012051{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012052 const __be16 *source = (const __be16 *)_source;
12053 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012054 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012055
12056 for (i = 0; i < n/2; i++)
12057 target[i] = be16_to_cpu(source[i]);
12058}
12059
Joe Perches7995c642010-02-17 15:01:52 +000012060#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12061do { \
12062 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12063 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012064 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012065 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012066 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12067 (u8 *)bp->arr, len); \
12068} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012069
Yuval Mintz3b603062012-03-18 10:33:39 +000012070static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012071{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012072 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012073 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012074 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012075
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012076 if (bp->firmware)
12077 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012078
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012079 if (CHIP_IS_E1(bp))
12080 fw_file_name = FW_FILE_NAME_E1;
12081 else if (CHIP_IS_E1H(bp))
12082 fw_file_name = FW_FILE_NAME_E1H;
12083 else if (!CHIP_IS_E1x(bp))
12084 fw_file_name = FW_FILE_NAME_E2;
12085 else {
12086 BNX2X_ERR("Unsupported chip revision\n");
12087 return -EINVAL;
12088 }
12089 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012090
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012091 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12092 if (rc) {
12093 BNX2X_ERR("Can't load firmware file %s\n",
12094 fw_file_name);
12095 goto request_firmware_exit;
12096 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012097
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012098 rc = bnx2x_check_firmware(bp);
12099 if (rc) {
12100 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12101 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012102 }
12103
12104 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12105
12106 /* Initialize the pointers to the init arrays */
12107 /* Blob */
12108 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12109
12110 /* Opcodes */
12111 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12112
12113 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012114 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12115 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012116
12117 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012118 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12119 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12120 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12121 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12122 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12123 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12124 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12125 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12126 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12127 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12128 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12129 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12130 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12131 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12132 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12133 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012134 /* IRO */
12135 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012136
12137 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012138
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012139iro_alloc_err:
12140 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012141init_offsets_alloc_err:
12142 kfree(bp->init_ops);
12143init_ops_alloc_err:
12144 kfree(bp->init_data);
12145request_firmware_exit:
12146 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012147 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012148
12149 return rc;
12150}
12151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012152static void bnx2x_release_firmware(struct bnx2x *bp)
12153{
12154 kfree(bp->init_ops_offsets);
12155 kfree(bp->init_ops);
12156 kfree(bp->init_data);
12157 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012158 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012159}
12160
12161
12162static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12163 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12164 .init_hw_cmn = bnx2x_init_hw_common,
12165 .init_hw_port = bnx2x_init_hw_port,
12166 .init_hw_func = bnx2x_init_hw_func,
12167
12168 .reset_hw_cmn = bnx2x_reset_common,
12169 .reset_hw_port = bnx2x_reset_port,
12170 .reset_hw_func = bnx2x_reset_func,
12171
12172 .gunzip_init = bnx2x_gunzip_init,
12173 .gunzip_end = bnx2x_gunzip_end,
12174
12175 .init_fw = bnx2x_init_firmware,
12176 .release_fw = bnx2x_release_firmware,
12177};
12178
12179void bnx2x__init_func_obj(struct bnx2x *bp)
12180{
12181 /* Prepare DMAE related driver resources */
12182 bnx2x_setup_dmae(bp);
12183
12184 bnx2x_init_func_obj(bp, &bp->func_obj,
12185 bnx2x_sp(bp, func_rdata),
12186 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012187 bnx2x_sp(bp, func_afex_rdata),
12188 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012189 &bnx2x_func_sp_drv);
12190}
12191
12192/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012193static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012194{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012195 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012196
Ariel Elior290ca2b2013-01-01 05:22:31 +000012197 if (IS_SRIOV(bp))
12198 cid_count += BNX2X_VF_CIDS;
12199
Merav Sicron55c11942012-11-07 00:45:48 +000012200 if (CNIC_SUPPORT(bp))
12201 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012202
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012203 return roundup(cid_count, QM_CID_ROUND);
12204}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012206/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012207 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012208 *
12209 * @dev: pci device
12210 *
12211 */
Merav Sicron55c11942012-11-07 00:45:48 +000012212static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012213 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012214{
Ariel Elior1ab44342013-01-01 05:22:23 +000012215 int pos, index;
12216 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012217
12218 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012219
Ariel Elior6383c0b2011-07-14 08:31:57 +000012220 /*
12221 * If MSI-X is not supported - return number of SBs needed to support
12222 * one fast path queue: one FP queue + SB for CNIC
12223 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012224 if (!pos) {
12225 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012226 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012227 }
12228 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012229
12230 /*
12231 * The value in the PCI configuration space is the index of the last
12232 * entry, namely one less than the actual size of the table, which is
12233 * exactly what we want to return from this function: number of all SBs
12234 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012235 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012236 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012237 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012238
12239 index = control & PCI_MSIX_FLAGS_QSIZE;
12240
12241 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012242}
12243
Ariel Elior1ab44342013-01-01 05:22:23 +000012244static int set_max_cos_est(int chip_id)
12245{
12246 switch (chip_id) {
12247 case BCM57710:
12248 case BCM57711:
12249 case BCM57711E:
12250 return BNX2X_MULTI_TX_COS_E1X;
12251 case BCM57712:
12252 case BCM57712_MF:
12253 case BCM57712_VF:
12254 return BNX2X_MULTI_TX_COS_E2_E3A0;
12255 case BCM57800:
12256 case BCM57800_MF:
12257 case BCM57800_VF:
12258 case BCM57810:
12259 case BCM57810_MF:
12260 case BCM57840_4_10:
12261 case BCM57840_2_20:
12262 case BCM57840_O:
12263 case BCM57840_MFO:
12264 case BCM57810_VF:
12265 case BCM57840_MF:
12266 case BCM57840_VF:
12267 case BCM57811:
12268 case BCM57811_MF:
12269 case BCM57811_VF:
12270 return BNX2X_MULTI_TX_COS_E3B0;
12271 return 1;
12272 default:
12273 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12274 return -ENODEV;
12275 }
12276}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012277
Ariel Elior1ab44342013-01-01 05:22:23 +000012278static int set_is_vf(int chip_id)
12279{
12280 switch (chip_id) {
12281 case BCM57712_VF:
12282 case BCM57800_VF:
12283 case BCM57810_VF:
12284 case BCM57840_VF:
12285 case BCM57811_VF:
12286 return true;
12287 default:
12288 return false;
12289 }
12290}
12291
12292struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12293
12294static int bnx2x_init_one(struct pci_dev *pdev,
12295 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012296{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012297 struct net_device *dev = NULL;
12298 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012299 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012300 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012301 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012302 int max_cos_est;
12303 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012304 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012305
12306 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012307 * version.
12308 * We will try to roughly estimate the maximum number of CoSes this chip
12309 * may support in order to minimize the memory allocated for Tx
12310 * netdev_queue's. This number will be accurately calculated during the
12311 * initialization of bp->max_cos based on the chip versions AND chip
12312 * revision in the bnx2x_init_bp().
12313 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012314 max_cos_est = set_max_cos_est(ent->driver_data);
12315 if (max_cos_est < 0)
12316 return max_cos_est;
12317 is_vf = set_is_vf(ent->driver_data);
12318 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012319
Ariel Elior1ab44342013-01-01 05:22:23 +000012320 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012321
12322 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012323 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12324
12325 if (rss_count < 1)
12326 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012327
12328 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012329 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012330
Ariel Elior1ab44342013-01-01 05:22:23 +000012331 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012332 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012333 */
Merav Sicron55c11942012-11-07 00:45:48 +000012334 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012335
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012336 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012337 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012338 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012339 return -ENOMEM;
12340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012341 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012342
Ariel Elior1ab44342013-01-01 05:22:23 +000012343 bp->flags = 0;
12344 if (is_vf)
12345 bp->flags |= IS_VF_FLAG;
12346
Ariel Elior6383c0b2011-07-14 08:31:57 +000012347 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012348 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012349 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012350 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012351 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012352
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012353 pci_set_drvdata(pdev, dev);
12354
Ariel Elior1ab44342013-01-01 05:22:23 +000012355 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012356 if (rc < 0) {
12357 free_netdev(dev);
12358 return rc;
12359 }
12360
Ariel Elior1ab44342013-01-01 05:22:23 +000012361 BNX2X_DEV_INFO("This is a %s function\n",
12362 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012363 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012364 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012365 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
12366 tx_count, rx_count);
12367
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012368 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012369 if (rc)
12370 goto init_one_exit;
12371
Ariel Elior1ab44342013-01-01 05:22:23 +000012372 /* Map doorbells here as we need the real value of bp->max_cos which
12373 * is initialized in bnx2x_init_bp() to determine the number of
12374 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012375 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012376 if (IS_VF(bp)) {
Ariel Elior64112802013-01-07 00:50:23 +000012377 bnx2x_vf_map_doorbells(bp);
12378 rc = bnx2x_vf_pci_alloc(bp);
12379 if (rc)
12380 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012381 } else {
12382 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12383 if (doorbell_size > pci_resource_len(pdev, 2)) {
12384 dev_err(&bp->pdev->dev,
12385 "Cannot map doorbells, bar size too small, aborting\n");
12386 rc = -ENOMEM;
12387 goto init_one_exit;
12388 }
12389 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12390 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012391 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012392 if (!bp->doorbells) {
12393 dev_err(&bp->pdev->dev,
12394 "Cannot map doorbell space, aborting\n");
12395 rc = -ENOMEM;
12396 goto init_one_exit;
12397 }
12398
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012399 if (IS_VF(bp)) {
12400 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12401 if (rc)
12402 goto init_one_exit;
12403 }
12404
Ariel Elior290ca2b2013-01-01 05:22:31 +000012405 /* Enable SRIOV if capability found in configuration space.
12406 * Once the generic SR-IOV framework makes it in from the
12407 * pci tree this will be revised, to allow dynamic control
12408 * over the number of VFs. Right now, change the num of vfs
12409 * param below to enable SR-IOV.
12410 */
12411 rc = bnx2x_iov_init_one(bp, int_mode, 0/*num vfs*/);
12412 if (rc)
12413 goto init_one_exit;
12414
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012415 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012416 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012417 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012418
Merav Sicron55c11942012-11-07 00:45:48 +000012419 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012420 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012421 bp->flags |= NO_FCOE_FLAG;
12422
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012423 /* disable FCOE for 57840 device, until FW supports it */
12424 switch (ent->driver_data) {
12425 case BCM57840_O:
12426 case BCM57840_4_10:
12427 case BCM57840_2_20:
12428 case BCM57840_MFO:
12429 case BCM57840_MF:
12430 bp->flags |= NO_FCOE_FLAG;
12431 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012432
12433 /* Set bp->num_queues for MSI-X mode*/
12434 bnx2x_set_num_queues(bp);
12435
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012436 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012437 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012438 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012439 rc = bnx2x_set_int_mode(bp);
12440 if (rc) {
12441 dev_err(&pdev->dev, "Cannot set interrupts\n");
12442 goto init_one_exit;
12443 }
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012444
Ariel Elior1ab44342013-01-01 05:22:23 +000012445 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012446 rc = register_netdev(dev);
12447 if (rc) {
12448 dev_err(&pdev->dev, "Cannot register net device\n");
12449 goto init_one_exit;
12450 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012451 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012452
Merav Sicron55c11942012-11-07 00:45:48 +000012453
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012454 if (!NO_FCOE(bp)) {
12455 /* Add storage MAC address */
12456 rtnl_lock();
12457 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12458 rtnl_unlock();
12459 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012460
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012461 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012462 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12463 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012464
Merav Sicron51c1a582012-03-18 10:33:38 +000012465 BNX2X_DEV_INFO(
12466 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012467 board_info[ent->driver_data].name,
12468 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12469 pcie_width,
12470 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12471 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12472 "5GHz (Gen2)" : "2.5GHz",
12473 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012474
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012475 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012476
12477init_one_exit:
12478 if (bp->regview)
12479 iounmap(bp->regview);
12480
Ariel Elior1ab44342013-01-01 05:22:23 +000012481 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012482 iounmap(bp->doorbells);
12483
12484 free_netdev(dev);
12485
12486 if (atomic_read(&pdev->enable_cnt) == 1)
12487 pci_release_regions(pdev);
12488
12489 pci_disable_device(pdev);
12490 pci_set_drvdata(pdev, NULL);
12491
12492 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012493}
12494
Bill Pemberton0329aba2012-12-03 09:24:24 -050012495static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012496{
12497 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012498 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012499
Eliezer Tamir228241e2008-02-28 11:56:57 -080012500 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012501 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012502 return;
12503 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012504 bp = netdev_priv(dev);
12505
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012506 /* Delete storage MAC address */
12507 if (!NO_FCOE(bp)) {
12508 rtnl_lock();
12509 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12510 rtnl_unlock();
12511 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012512
Shmulik Ravid98507672011-02-28 12:19:55 -080012513#ifdef BCM_DCBNL
12514 /* Delete app tlvs from dcbnl */
12515 bnx2x_dcbnl_update_applist(bp, true);
12516#endif
12517
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012518 unregister_netdev(dev);
12519
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012520 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012521 if (IS_PF(bp))
12522 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012523
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012524 /* Disable MSI/MSI-X */
12525 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012526
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012527 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012528 if (IS_PF(bp))
12529 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012530
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012531 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012532 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012533
12534 bnx2x_iov_remove_one(bp);
12535
Ariel Elior4513f922013-01-01 05:22:25 +000012536 /* send message via vfpf channel to release the resources of this vf */
12537 if (IS_VF(bp))
12538 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012539
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012540 if (bp->regview)
12541 iounmap(bp->regview);
12542
Ariel Elior1ab44342013-01-01 05:22:23 +000012543 /* for vf doorbells are part of the regview and were unmapped along with
12544 * it. FW is only loaded by PF.
12545 */
12546 if (IS_PF(bp)) {
12547 if (bp->doorbells)
12548 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012549
Ariel Elior1ab44342013-01-01 05:22:23 +000012550 bnx2x_release_firmware(bp);
12551 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012552 bnx2x_free_mem_bp(bp);
12553
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012554 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012555
12556 if (atomic_read(&pdev->enable_cnt) == 1)
12557 pci_release_regions(pdev);
12558
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012559 pci_disable_device(pdev);
12560 pci_set_drvdata(pdev, NULL);
12561}
12562
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012563static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12564{
12565 int i;
12566
12567 bp->state = BNX2X_STATE_ERROR;
12568
12569 bp->rx_mode = BNX2X_RX_MODE_NONE;
12570
Merav Sicron55c11942012-11-07 00:45:48 +000012571 if (CNIC_LOADED(bp))
12572 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12573
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012574 /* Stop Tx */
12575 bnx2x_tx_disable(bp);
12576
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012577 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012578 /* Delete all NAPI objects */
12579 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012580 if (CNIC_LOADED(bp))
12581 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012582
12583 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012584
12585 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012586
12587 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012588 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012589
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012590 /* Free SKBs, SGEs, TPA pool and driver internals */
12591 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012592
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012593 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012594 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012595
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012596 bnx2x_free_mem(bp);
12597
12598 bp->state = BNX2X_STATE_CLOSED;
12599
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012600 netif_carrier_off(bp->dev);
12601
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012602 return 0;
12603}
12604
12605static void bnx2x_eeh_recover(struct bnx2x *bp)
12606{
12607 u32 val;
12608
12609 mutex_init(&bp->port.phy_mutex);
12610
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012611
12612 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12613 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12614 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12615 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012616}
12617
Wendy Xiong493adb12008-06-23 20:36:22 -070012618/**
12619 * bnx2x_io_error_detected - called when PCI error is detected
12620 * @pdev: Pointer to PCI device
12621 * @state: The current pci connection state
12622 *
12623 * This function is called after a PCI bus error affecting
12624 * this device has been detected.
12625 */
12626static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12627 pci_channel_state_t state)
12628{
12629 struct net_device *dev = pci_get_drvdata(pdev);
12630 struct bnx2x *bp = netdev_priv(dev);
12631
12632 rtnl_lock();
12633
12634 netif_device_detach(dev);
12635
Dean Nelson07ce50e42009-07-31 09:13:25 +000012636 if (state == pci_channel_io_perm_failure) {
12637 rtnl_unlock();
12638 return PCI_ERS_RESULT_DISCONNECT;
12639 }
12640
Wendy Xiong493adb12008-06-23 20:36:22 -070012641 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012642 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012643
12644 pci_disable_device(pdev);
12645
12646 rtnl_unlock();
12647
12648 /* Request a slot reset */
12649 return PCI_ERS_RESULT_NEED_RESET;
12650}
12651
12652/**
12653 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12654 * @pdev: Pointer to PCI device
12655 *
12656 * Restart the card from scratch, as if from a cold-boot.
12657 */
12658static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12659{
12660 struct net_device *dev = pci_get_drvdata(pdev);
12661 struct bnx2x *bp = netdev_priv(dev);
12662
12663 rtnl_lock();
12664
12665 if (pci_enable_device(pdev)) {
12666 dev_err(&pdev->dev,
12667 "Cannot re-enable PCI device after reset\n");
12668 rtnl_unlock();
12669 return PCI_ERS_RESULT_DISCONNECT;
12670 }
12671
12672 pci_set_master(pdev);
12673 pci_restore_state(pdev);
12674
12675 if (netif_running(dev))
12676 bnx2x_set_power_state(bp, PCI_D0);
12677
12678 rtnl_unlock();
12679
12680 return PCI_ERS_RESULT_RECOVERED;
12681}
12682
12683/**
12684 * bnx2x_io_resume - called when traffic can start flowing again
12685 * @pdev: Pointer to PCI device
12686 *
12687 * This callback is called when the error recovery driver tells us that
12688 * its OK to resume normal operation.
12689 */
12690static void bnx2x_io_resume(struct pci_dev *pdev)
12691{
12692 struct net_device *dev = pci_get_drvdata(pdev);
12693 struct bnx2x *bp = netdev_priv(dev);
12694
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012695 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012696 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012697 return;
12698 }
12699
Wendy Xiong493adb12008-06-23 20:36:22 -070012700 rtnl_lock();
12701
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012702 bnx2x_eeh_recover(bp);
12703
Wendy Xiong493adb12008-06-23 20:36:22 -070012704 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012705 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012706
12707 netif_device_attach(dev);
12708
12709 rtnl_unlock();
12710}
12711
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012712static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012713 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012714 .slot_reset = bnx2x_io_slot_reset,
12715 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012716};
12717
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012718static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012719 .name = DRV_MODULE_NAME,
12720 .id_table = bnx2x_pci_tbl,
12721 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012722 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012723 .suspend = bnx2x_suspend,
12724 .resume = bnx2x_resume,
12725 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012726};
12727
12728static int __init bnx2x_init(void)
12729{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012730 int ret;
12731
Joe Perches7995c642010-02-17 15:01:52 +000012732 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012733
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012734 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12735 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012736 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012737 return -ENOMEM;
12738 }
12739
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012740 ret = pci_register_driver(&bnx2x_pci_driver);
12741 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012742 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012743 destroy_workqueue(bnx2x_wq);
12744 }
12745 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012746}
12747
12748static void __exit bnx2x_cleanup(void)
12749{
Yuval Mintz452427b2012-03-26 20:47:07 +000012750 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012751 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012752
12753 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012754
12755 /* Free globablly allocated resources */
12756 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12757 struct bnx2x_prev_path_list *tmp =
12758 list_entry(pos, struct bnx2x_prev_path_list, list);
12759 list_del(pos);
12760 kfree(tmp);
12761 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012762}
12763
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012764void bnx2x_notify_link_changed(struct bnx2x *bp)
12765{
12766 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12767}
12768
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012769module_init(bnx2x_init);
12770module_exit(bnx2x_cleanup);
12771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012772/**
12773 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12774 *
12775 * @bp: driver handle
12776 * @set: set or clear the CAM entry
12777 *
12778 * This function will wait until the ramdord completion returns.
12779 * Return 0 if success, -ENODEV if ramrod doesn't return.
12780 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012781static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012782{
12783 unsigned long ramrod_flags = 0;
12784
12785 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12786 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12787 &bp->iscsi_l2_mac_obj, true,
12788 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12789}
Michael Chan993ac7b2009-10-10 13:46:56 +000012790
12791/* count denotes the number of new completions we have seen */
12792static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12793{
12794 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012795 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012796
12797#ifdef BNX2X_STOP_ON_ERROR
12798 if (unlikely(bp->panic))
12799 return;
12800#endif
12801
12802 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012803 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012804 bp->cnic_spq_pending -= count;
12805
Michael Chan993ac7b2009-10-10 13:46:56 +000012806
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012807 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12808 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12809 & SPE_HDR_CONN_TYPE) >>
12810 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012811 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12812 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012813
12814 /* Set validation for iSCSI L2 client before sending SETUP
12815 * ramrod
12816 */
12817 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012818 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012819 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012820 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012821 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012822 (cxt_index * ILT_PAGE_CIDS);
12823 bnx2x_set_ctx_validation(bp,
12824 &bp->context[cxt_index].
12825 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012826 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012827 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012828 }
12829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012830 /*
12831 * There may be not more than 8 L2, not more than 8 L5 SPEs
12832 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012833 * COMMON ramrods is not more than the EQ and SPQ can
12834 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012835 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012836 if (type == ETH_CONNECTION_TYPE) {
12837 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012838 break;
12839 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012840 atomic_dec(&bp->cq_spq_left);
12841 } else if (type == NONE_CONNECTION_TYPE) {
12842 if (!atomic_read(&bp->eq_spq_left))
12843 break;
12844 else
12845 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012846 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12847 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012848 if (bp->cnic_spq_pending >=
12849 bp->cnic_eth_dev.max_kwqe_pending)
12850 break;
12851 else
12852 bp->cnic_spq_pending++;
12853 } else {
12854 BNX2X_ERR("Unknown SPE type: %d\n", type);
12855 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012856 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012857 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012858
12859 spe = bnx2x_sp_get_next(bp);
12860 *spe = *bp->cnic_kwq_cons;
12861
Merav Sicron51c1a582012-03-18 10:33:38 +000012862 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012863 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12864
12865 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12866 bp->cnic_kwq_cons = bp->cnic_kwq;
12867 else
12868 bp->cnic_kwq_cons++;
12869 }
12870 bnx2x_sp_prod_update(bp);
12871 spin_unlock_bh(&bp->spq_lock);
12872}
12873
12874static int bnx2x_cnic_sp_queue(struct net_device *dev,
12875 struct kwqe_16 *kwqes[], u32 count)
12876{
12877 struct bnx2x *bp = netdev_priv(dev);
12878 int i;
12879
12880#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012881 if (unlikely(bp->panic)) {
12882 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012883 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012884 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012885#endif
12886
Ariel Elior95c6c6162012-01-26 06:01:52 +000012887 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12888 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012889 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012890 return -EAGAIN;
12891 }
12892
Michael Chan993ac7b2009-10-10 13:46:56 +000012893 spin_lock_bh(&bp->spq_lock);
12894
12895 for (i = 0; i < count; i++) {
12896 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12897
12898 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12899 break;
12900
12901 *bp->cnic_kwq_prod = *spe;
12902
12903 bp->cnic_kwq_pending++;
12904
Merav Sicron51c1a582012-03-18 10:33:38 +000012905 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012906 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012907 spe->data.update_data_addr.hi,
12908 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012909 bp->cnic_kwq_pending);
12910
12911 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12912 bp->cnic_kwq_prod = bp->cnic_kwq;
12913 else
12914 bp->cnic_kwq_prod++;
12915 }
12916
12917 spin_unlock_bh(&bp->spq_lock);
12918
12919 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12920 bnx2x_cnic_sp_post(bp, 0);
12921
12922 return i;
12923}
12924
12925static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12926{
12927 struct cnic_ops *c_ops;
12928 int rc = 0;
12929
12930 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012931 c_ops = rcu_dereference_protected(bp->cnic_ops,
12932 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012933 if (c_ops)
12934 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12935 mutex_unlock(&bp->cnic_mutex);
12936
12937 return rc;
12938}
12939
12940static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12941{
12942 struct cnic_ops *c_ops;
12943 int rc = 0;
12944
12945 rcu_read_lock();
12946 c_ops = rcu_dereference(bp->cnic_ops);
12947 if (c_ops)
12948 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12949 rcu_read_unlock();
12950
12951 return rc;
12952}
12953
12954/*
12955 * for commands that have no data
12956 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012957int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012958{
12959 struct cnic_ctl_info ctl = {0};
12960
12961 ctl.cmd = cmd;
12962
12963 return bnx2x_cnic_ctl_send(bp, &ctl);
12964}
12965
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012966static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012967{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012968 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012969
12970 /* first we tell CNIC and only then we count this as a completion */
12971 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12972 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012973 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012974
12975 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012976 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012977}
12978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012979
12980/* Called with netif_addr_lock_bh() taken.
12981 * Sets an rx_mode config for an iSCSI ETH client.
12982 * Doesn't block.
12983 * Completion should be checked outside.
12984 */
12985static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12986{
12987 unsigned long accept_flags = 0, ramrod_flags = 0;
12988 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12989 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12990
12991 if (start) {
12992 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12993 * because it's the only way for UIO Queue to accept
12994 * multicasts (in non-promiscuous mode only one Queue per
12995 * function will receive multicast packets (leading in our
12996 * case).
12997 */
12998 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12999 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13000 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13001 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13002
13003 /* Clear STOP_PENDING bit if START is requested */
13004 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13005
13006 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13007 } else
13008 /* Clear START_PENDING bit if STOP is requested */
13009 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13010
13011 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13012 set_bit(sched_state, &bp->sp_state);
13013 else {
13014 __set_bit(RAMROD_RX, &ramrod_flags);
13015 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13016 ramrod_flags);
13017 }
13018}
13019
13020
Michael Chan993ac7b2009-10-10 13:46:56 +000013021static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13022{
13023 struct bnx2x *bp = netdev_priv(dev);
13024 int rc = 0;
13025
13026 switch (ctl->cmd) {
13027 case DRV_CTL_CTXTBL_WR_CMD: {
13028 u32 index = ctl->data.io.offset;
13029 dma_addr_t addr = ctl->data.io.dma_addr;
13030
13031 bnx2x_ilt_wr(bp, index, addr);
13032 break;
13033 }
13034
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013035 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13036 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013037
13038 bnx2x_cnic_sp_post(bp, count);
13039 break;
13040 }
13041
13042 /* rtnl_lock is held. */
13043 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013044 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13045 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013047 /* Configure the iSCSI classification object */
13048 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13049 cp->iscsi_l2_client_id,
13050 cp->iscsi_l2_cid, BP_FUNC(bp),
13051 bnx2x_sp(bp, mac_rdata),
13052 bnx2x_sp_mapping(bp, mac_rdata),
13053 BNX2X_FILTER_MAC_PENDING,
13054 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13055 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013056
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013057 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013058 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13059 if (rc)
13060 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013061
13062 mmiowb();
13063 barrier();
13064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013065 /* Start accepting on iSCSI L2 ring */
13066
13067 netif_addr_lock_bh(dev);
13068 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13069 netif_addr_unlock_bh(dev);
13070
13071 /* bits to wait on */
13072 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13073 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13074
13075 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13076 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013077
Michael Chan993ac7b2009-10-10 13:46:56 +000013078 break;
13079 }
13080
13081 /* rtnl_lock is held. */
13082 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013083 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013084
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013085 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013086 netif_addr_lock_bh(dev);
13087 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13088 netif_addr_unlock_bh(dev);
13089
13090 /* bits to wait on */
13091 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13092 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13093
13094 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13095 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013096
13097 mmiowb();
13098 barrier();
13099
13100 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013101 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13102 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013103 break;
13104 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013105 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13106 int count = ctl->data.credit.credit_count;
13107
13108 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013109 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013110 smp_mb__after_atomic_inc();
13111 break;
13112 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013113 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013114 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013115
13116 if (CHIP_IS_E3(bp)) {
13117 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013118 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13119 int path = BP_PATH(bp);
13120 int port = BP_PORT(bp);
13121 int i;
13122 u32 scratch_offset;
13123 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013124
Barak Witkowski2e499d32012-06-26 01:31:19 +000013125 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013126 if (ulp_type == CNIC_ULP_ISCSI)
13127 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13128 else if (ulp_type == CNIC_ULP_FCOE)
13129 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13130 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013131
13132 if ((ulp_type != CNIC_ULP_FCOE) ||
13133 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13134 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13135 break;
13136
13137 /* if reached here - should write fcoe capabilities */
13138 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13139 if (!scratch_offset)
13140 break;
13141 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13142 fcoe_features[path][port]);
13143 host_addr = (u32 *) &(ctl->data.register_data.
13144 fcoe_features);
13145 for (i = 0; i < sizeof(struct fcoe_capabilities);
13146 i += 4)
13147 REG_WR(bp, scratch_offset + i,
13148 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013149 }
13150 break;
13151 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013152
Barak Witkowski1d187b32011-12-05 22:41:50 +000013153 case DRV_CTL_ULP_UNREGISTER_CMD: {
13154 int ulp_type = ctl->data.ulp_type;
13155
13156 if (CHIP_IS_E3(bp)) {
13157 int idx = BP_FW_MB_IDX(bp);
13158 u32 cap;
13159
13160 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13161 if (ulp_type == CNIC_ULP_ISCSI)
13162 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13163 else if (ulp_type == CNIC_ULP_FCOE)
13164 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13165 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13166 }
13167 break;
13168 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013169
13170 default:
13171 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13172 rc = -EINVAL;
13173 }
13174
13175 return rc;
13176}
13177
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013178void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013179{
13180 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13181
13182 if (bp->flags & USING_MSIX_FLAG) {
13183 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13184 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13185 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13186 } else {
13187 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13188 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13189 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013190 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013191 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13192 else
13193 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013195 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13196 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013197 cp->irq_arr[1].status_blk = bp->def_status_blk;
13198 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013199 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013200
13201 cp->num_irq = 2;
13202}
13203
Merav Sicron37ae41a2012-06-19 07:48:27 +000013204void bnx2x_setup_cnic_info(struct bnx2x *bp)
13205{
13206 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13207
13208
13209 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13210 bnx2x_cid_ilt_lines(bp);
13211 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13212 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13213 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13214
13215 if (NO_ISCSI_OOO(bp))
13216 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13217}
13218
Michael Chan993ac7b2009-10-10 13:46:56 +000013219static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13220 void *data)
13221{
13222 struct bnx2x *bp = netdev_priv(dev);
13223 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013224 int rc;
13225
13226 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013227
Merav Sicron51c1a582012-03-18 10:33:38 +000013228 if (ops == NULL) {
13229 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013230 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013231 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013232
Merav Sicron55c11942012-11-07 00:45:48 +000013233 if (!CNIC_SUPPORT(bp)) {
13234 BNX2X_ERR("Can't register CNIC when not supported\n");
13235 return -EOPNOTSUPP;
13236 }
13237
13238 if (!CNIC_LOADED(bp)) {
13239 rc = bnx2x_load_cnic(bp);
13240 if (rc) {
13241 BNX2X_ERR("CNIC-related load failed\n");
13242 return rc;
13243 }
13244
13245 }
13246
13247 bp->cnic_enabled = true;
13248
Michael Chan993ac7b2009-10-10 13:46:56 +000013249 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13250 if (!bp->cnic_kwq)
13251 return -ENOMEM;
13252
13253 bp->cnic_kwq_cons = bp->cnic_kwq;
13254 bp->cnic_kwq_prod = bp->cnic_kwq;
13255 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13256
13257 bp->cnic_spq_pending = 0;
13258 bp->cnic_kwq_pending = 0;
13259
13260 bp->cnic_data = data;
13261
13262 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013263 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013264 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013265
Michael Chan993ac7b2009-10-10 13:46:56 +000013266 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013267
Michael Chan993ac7b2009-10-10 13:46:56 +000013268 rcu_assign_pointer(bp->cnic_ops, ops);
13269
13270 return 0;
13271}
13272
13273static int bnx2x_unregister_cnic(struct net_device *dev)
13274{
13275 struct bnx2x *bp = netdev_priv(dev);
13276 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13277
13278 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013279 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013280 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013281 mutex_unlock(&bp->cnic_mutex);
13282 synchronize_rcu();
13283 kfree(bp->cnic_kwq);
13284 bp->cnic_kwq = NULL;
13285
13286 return 0;
13287}
13288
13289struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13290{
13291 struct bnx2x *bp = netdev_priv(dev);
13292 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13293
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013294 /* If both iSCSI and FCoE are disabled - return NULL in
13295 * order to indicate CNIC that it should not try to work
13296 * with this device.
13297 */
13298 if (NO_ISCSI(bp) && NO_FCOE(bp))
13299 return NULL;
13300
Michael Chan993ac7b2009-10-10 13:46:56 +000013301 cp->drv_owner = THIS_MODULE;
13302 cp->chip_id = CHIP_ID(bp);
13303 cp->pdev = bp->pdev;
13304 cp->io_base = bp->regview;
13305 cp->io_base2 = bp->doorbells;
13306 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013307 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013308 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13309 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013310 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013311 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013312 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13313 cp->drv_ctl = bnx2x_drv_ctl;
13314 cp->drv_register_cnic = bnx2x_register_cnic;
13315 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013316 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013317 cp->iscsi_l2_client_id =
13318 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013319 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013320
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013321 if (NO_ISCSI_OOO(bp))
13322 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13323
13324 if (NO_ISCSI(bp))
13325 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13326
13327 if (NO_FCOE(bp))
13328 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13329
Merav Sicron51c1a582012-03-18 10:33:38 +000013330 BNX2X_DEV_INFO(
13331 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013332 cp->ctx_blk_size,
13333 cp->ctx_tbl_offset,
13334 cp->ctx_tbl_len,
13335 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013336 return cp;
13337}
Michael Chan993ac7b2009-10-10 13:46:56 +000013338
Ariel Elior64112802013-01-07 00:50:23 +000013339u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013340{
Ariel Elior64112802013-01-07 00:50:23 +000013341 struct bnx2x *bp = fp->bp;
13342 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013343
Ariel Elior64112802013-01-07 00:50:23 +000013344 if (IS_VF(bp))
13345 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13346 else if (!CHIP_IS_E1x(bp))
13347 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13348 else
13349 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013350
Ariel Elior64112802013-01-07 00:50:23 +000013351 return offset;
13352}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013353
Ariel Elior64112802013-01-07 00:50:23 +000013354/* called only on E1H or E2.
13355 * When pretending to be PF, the pretend value is the function number 0...7
13356 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13357 * combination
13358 */
13359int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13360{
13361 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013362
Ariel Elior23826852013-01-09 07:04:35 +000013363 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013364 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013365
Ariel Elior64112802013-01-07 00:50:23 +000013366 /* get my own pretend register */
13367 pretend_reg = bnx2x_get_pretend_reg(bp);
13368 REG_WR(bp, pretend_reg, pretend_func_val);
13369 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013370 return 0;
13371}