blob: f48c45080a6592eb7ae0863638426225b2c6c74b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
612 int *needs_clflush)
613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100618 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800619 return -EINVAL;
620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Brad Volkin4c914c02014-02-18 10:15:45 -0800625 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
626 /* If we're not in the cpu read domain, set ourself into the gtt
627 * read domain and manually flush cachelines (if required). This
628 * optimizes for the case when the gpu will dirty the data
629 * anyway again before the next pread happens. */
630 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
631 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800632 }
633
634 ret = i915_gem_object_get_pages(obj);
635 if (ret)
636 return ret;
637
638 i915_gem_object_pin_pages(obj);
639
640 return ret;
641}
642
Daniel Vetterd174bd62012-03-25 19:47:40 +0200643/* Per-page copy function for the shmem pread fastpath.
644 * Flushes invalid cachelines before reading the target if
645 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling, bool needs_clflush)
650{
651 char *vaddr;
652 int ret;
653
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200654 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 return -EINVAL;
656
657 vaddr = kmap_atomic(page);
658 if (needs_clflush)
659 drm_clflush_virt_range(vaddr + shmem_page_offset,
660 page_length);
661 ret = __copy_to_user_inatomic(user_data,
662 vaddr + shmem_page_offset,
663 page_length);
664 kunmap_atomic(vaddr);
665
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100666 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667}
668
Daniel Vetter23c18c72012-03-25 19:47:42 +0200669static void
670shmem_clflush_swizzled_range(char *addr, unsigned long length,
671 bool swizzled)
672{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200674 unsigned long start = (unsigned long) addr;
675 unsigned long end = (unsigned long) addr + length;
676
677 /* For swizzling simply ensure that we always flush both
678 * channels. Lame, but simple and it works. Swizzled
679 * pwrite/pread is far from a hotpath - current userspace
680 * doesn't use it at all. */
681 start = round_down(start, 128);
682 end = round_up(end, 128);
683
684 drm_clflush_virt_range((void *)start, end - start);
685 } else {
686 drm_clflush_virt_range(addr, length);
687 }
688
689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
693static int
694shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling, bool needs_clflush)
697{
698 char *vaddr;
699 int ret;
700
701 vaddr = kmap(page);
702 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706
707 if (page_do_bit17_swizzling)
708 ret = __copy_to_user_swizzled(user_data,
709 vaddr, shmem_page_offset,
710 page_length);
711 else
712 ret = __copy_to_user(user_data,
713 vaddr + shmem_page_offset,
714 page_length);
715 kunmap(page);
716
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100717 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718}
719
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530720static inline unsigned long
721slow_user_access(struct io_mapping *mapping,
722 uint64_t page_base, int page_offset,
723 char __user *user_data,
724 unsigned long length, bool pwrite)
725{
726 void __iomem *ioaddr;
727 void *vaddr;
728 uint64_t unwritten;
729
730 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
731 /* We can use the cpu mem copy function because this is X86. */
732 vaddr = (void __force *)ioaddr + page_offset;
733 if (pwrite)
734 unwritten = __copy_from_user(vaddr, user_data, length);
735 else
736 unwritten = __copy_to_user(user_data, vaddr, length);
737
738 io_mapping_unmap(ioaddr);
739 return unwritten;
740}
741
742static int
743i915_gem_gtt_pread(struct drm_device *dev,
744 struct drm_i915_gem_object *obj, uint64_t size,
745 uint64_t data_offset, uint64_t data_ptr)
746{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100747 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530748 struct i915_ggtt *ggtt = &dev_priv->ggtt;
749 struct drm_mm_node node;
750 char __user *user_data;
751 uint64_t remain;
752 uint64_t offset;
753 int ret;
754
Chris Wilsonde895082016-08-04 16:32:34 +0100755 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530756 if (ret) {
757 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
758 if (ret)
759 goto out;
760
761 ret = i915_gem_object_get_pages(obj);
762 if (ret) {
763 remove_mappable_node(&node);
764 goto out;
765 }
766
767 i915_gem_object_pin_pages(obj);
768 } else {
769 node.start = i915_gem_obj_ggtt_offset(obj);
770 node.allocated = false;
771 ret = i915_gem_object_put_fence(obj);
772 if (ret)
773 goto out_unpin;
774 }
775
776 ret = i915_gem_object_set_to_gtt_domain(obj, false);
777 if (ret)
778 goto out_unpin;
779
780 user_data = u64_to_user_ptr(data_ptr);
781 remain = size;
782 offset = data_offset;
783
784 mutex_unlock(&dev->struct_mutex);
785 if (likely(!i915.prefault_disable)) {
786 ret = fault_in_multipages_writeable(user_data, remain);
787 if (ret) {
788 mutex_lock(&dev->struct_mutex);
789 goto out_unpin;
790 }
791 }
792
793 while (remain > 0) {
794 /* Operation in this page
795 *
796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
799 */
800 u32 page_base = node.start;
801 unsigned page_offset = offset_in_page(offset);
802 unsigned page_length = PAGE_SIZE - page_offset;
803 page_length = remain < page_length ? remain : page_length;
804 if (node.allocated) {
805 wmb();
806 ggtt->base.insert_page(&ggtt->base,
807 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
808 node.start,
809 I915_CACHE_NONE, 0);
810 wmb();
811 } else {
812 page_base += offset & PAGE_MASK;
813 }
814 /* This is a slow read/write as it tries to read from
815 * and write to user memory which may result into page
816 * faults, and so we cannot perform this under struct_mutex.
817 */
818 if (slow_user_access(ggtt->mappable, page_base,
819 page_offset, user_data,
820 page_length, false)) {
821 ret = -EFAULT;
822 break;
823 }
824
825 remain -= page_length;
826 user_data += page_length;
827 offset += page_length;
828 }
829
830 mutex_lock(&dev->struct_mutex);
831 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
832 /* The user has modified the object whilst we tried
833 * reading from it, and we now have no idea what domain
834 * the pages should be in. As we have just been touching
835 * them directly, flush everything back to the GTT
836 * domain.
837 */
838 ret = i915_gem_object_set_to_gtt_domain(obj, false);
839 }
840
841out_unpin:
842 if (node.allocated) {
843 wmb();
844 ggtt->base.clear_range(&ggtt->base,
845 node.start, node.size,
846 true);
847 i915_gem_object_unpin_pages(obj);
848 remove_mappable_node(&node);
849 } else {
850 i915_gem_object_ggtt_unpin(obj);
851 }
852out:
853 return ret;
854}
855
Eric Anholteb014592009-03-10 11:44:52 -0700856static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200857i915_gem_shmem_pread(struct drm_device *dev,
858 struct drm_i915_gem_object *obj,
859 struct drm_i915_gem_pread *args,
860 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700861{
Daniel Vetter8461d222011-12-14 13:57:32 +0100862 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700863 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100864 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100865 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100866 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200867 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200868 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200869 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700870
Chris Wilson6eae0052016-06-20 15:05:52 +0100871 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530872 return -ENODEV;
873
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300874 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700875 remain = args->size;
876
Daniel Vetter8461d222011-12-14 13:57:32 +0100877 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700878
Brad Volkin4c914c02014-02-18 10:15:45 -0800879 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100880 if (ret)
881 return ret;
882
Eric Anholteb014592009-03-10 11:44:52 -0700883 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100884
Imre Deak67d5a502013-02-18 19:28:02 +0200885 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
886 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200887 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100888
889 if (remain <= 0)
890 break;
891
Eric Anholteb014592009-03-10 11:44:52 -0700892 /* Operation in this page
893 *
Eric Anholteb014592009-03-10 11:44:52 -0700894 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700895 * page_length = bytes to copy for this page
896 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100897 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700898 page_length = remain;
899 if ((shmem_page_offset + page_length) > PAGE_SIZE)
900 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700901
Daniel Vetter8461d222011-12-14 13:57:32 +0100902 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
903 (page_to_phys(page) & (1 << 17)) != 0;
904
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
906 user_data, page_do_bit17_swizzling,
907 needs_clflush);
908 if (ret == 0)
909 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700910
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200911 mutex_unlock(&dev->struct_mutex);
912
Jani Nikulad330a952014-01-21 11:24:25 +0200913 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200914 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200915 /* Userspace is tricking us, but we've already clobbered
916 * its pages with the prefault and promised to write the
917 * data up to the first fault. Hence ignore any errors
918 * and just continue. */
919 (void)ret;
920 prefaulted = 1;
921 }
922
Daniel Vetterd174bd62012-03-25 19:47:40 +0200923 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
924 user_data, page_do_bit17_swizzling,
925 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700926
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200927 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100928
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100929 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100930 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100931
Chris Wilson17793c92014-03-07 08:30:36 +0000932next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700933 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100934 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700935 offset += page_length;
936 }
937
Chris Wilson4f27b752010-10-14 15:26:45 +0100938out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100939 i915_gem_object_unpin_pages(obj);
940
Eric Anholteb014592009-03-10 11:44:52 -0700941 return ret;
942}
943
Eric Anholt673a3942008-07-30 12:06:12 -0700944/**
945 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100946 * @dev: drm device pointer
947 * @data: ioctl data blob
948 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700949 *
950 * On error, the contents of *data are undefined.
951 */
952int
953i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000954 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700955{
956 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000957 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100958 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700959
Chris Wilson51311d02010-11-17 09:10:42 +0000960 if (args->size == 0)
961 return 0;
962
963 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300964 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000965 args->size))
966 return -EFAULT;
967
Chris Wilson03ac0642016-07-20 13:31:51 +0100968 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100969 if (!obj)
970 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700971
Chris Wilson7dcd2492010-09-26 20:21:44 +0100972 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000973 if (args->offset > obj->base.size ||
974 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100975 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100976 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100977 }
978
Chris Wilsondb53a302011-02-03 11:57:46 +0000979 trace_i915_gem_object_pread(obj, args->offset, args->size);
980
Chris Wilson258a5ed2016-08-05 10:14:16 +0100981 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
982 if (ret)
983 goto err;
984
985 ret = i915_mutex_lock_interruptible(dev);
986 if (ret)
987 goto err;
988
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200989 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700990
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530991 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100992 if (ret == -EFAULT || ret == -ENODEV) {
993 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530994 ret = i915_gem_gtt_pread(dev, obj, args->size,
995 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100996 intel_runtime_pm_put(to_i915(dev));
997 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530998
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100999 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001000 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001001
1002 return ret;
1003
1004err:
1005 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001006 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001007}
1008
Keith Packard0839ccb2008-10-30 19:38:48 -07001009/* This is the fast write path which cannot handle
1010 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001011 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001012
Keith Packard0839ccb2008-10-30 19:38:48 -07001013static inline int
1014fast_user_write(struct io_mapping *mapping,
1015 loff_t page_base, int page_offset,
1016 char __user *user_data,
1017 int length)
1018{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001019 void __iomem *vaddr_atomic;
1020 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001021 unsigned long unwritten;
1022
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001023 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001024 /* We can use the cpu mem copy function because this is X86. */
1025 vaddr = (void __force*)vaddr_atomic + page_offset;
1026 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001027 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001028 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001029 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001030}
1031
Eric Anholt3de09aa2009-03-09 09:42:23 -07001032/**
1033 * This is the fast pwrite path, where we copy the data directly from the
1034 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001035 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001036 * @obj: i915 gem object
1037 * @args: pwrite arguments structure
1038 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001039 */
Eric Anholt673a3942008-07-30 12:06:12 -07001040static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301041i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001043 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001044 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001045{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301046 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301047 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301048 struct drm_mm_node node;
1049 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001050 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301051 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301052 bool hit_slow_path = false;
1053
Chris Wilson3e510a82016-08-05 10:14:23 +01001054 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301055 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001056
Chris Wilsonde895082016-08-04 16:32:34 +01001057 ret = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1058 PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301059 if (ret) {
1060 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1061 if (ret)
1062 goto out;
1063
1064 ret = i915_gem_object_get_pages(obj);
1065 if (ret) {
1066 remove_mappable_node(&node);
1067 goto out;
1068 }
1069
1070 i915_gem_object_pin_pages(obj);
1071 } else {
1072 node.start = i915_gem_obj_ggtt_offset(obj);
1073 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301074 ret = i915_gem_object_put_fence(obj);
1075 if (ret)
1076 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301077 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001078
1079 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1080 if (ret)
1081 goto out_unpin;
1082
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001083 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301084 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001085
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301086 user_data = u64_to_user_ptr(args->data_ptr);
1087 offset = args->offset;
1088 remain = args->size;
1089 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001090 /* Operation in this page
1091 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001092 * page_base = page offset within aperture
1093 * page_offset = offset within page
1094 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001095 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301096 u32 page_base = node.start;
1097 unsigned page_offset = offset_in_page(offset);
1098 unsigned page_length = PAGE_SIZE - page_offset;
1099 page_length = remain < page_length ? remain : page_length;
1100 if (node.allocated) {
1101 wmb(); /* flush the write before we modify the GGTT */
1102 ggtt->base.insert_page(&ggtt->base,
1103 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1104 node.start, I915_CACHE_NONE, 0);
1105 wmb(); /* flush modifications to the GGTT (insert_page) */
1106 } else {
1107 page_base += offset & PAGE_MASK;
1108 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001109 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001110 * source page isn't available. Return the error and we'll
1111 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301112 * If the object is non-shmem backed, we retry again with the
1113 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001114 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001115 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001116 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301117 hit_slow_path = true;
1118 mutex_unlock(&dev->struct_mutex);
1119 if (slow_user_access(ggtt->mappable,
1120 page_base,
1121 page_offset, user_data,
1122 page_length, true)) {
1123 ret = -EFAULT;
1124 mutex_lock(&dev->struct_mutex);
1125 goto out_flush;
1126 }
1127
1128 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001129 }
Eric Anholt673a3942008-07-30 12:06:12 -07001130
Keith Packard0839ccb2008-10-30 19:38:48 -07001131 remain -= page_length;
1132 user_data += page_length;
1133 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001134 }
Eric Anholt673a3942008-07-30 12:06:12 -07001135
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001136out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301137 if (hit_slow_path) {
1138 if (ret == 0 &&
1139 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1140 /* The user has modified the object whilst we tried
1141 * reading from it, and we now have no idea what domain
1142 * the pages should be in. As we have just been touching
1143 * them directly, flush everything back to the GTT
1144 * domain.
1145 */
1146 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1147 }
1148 }
1149
Rodrigo Vivide152b62015-07-07 16:28:51 -07001150 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001151out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 if (node.allocated) {
1153 wmb();
1154 ggtt->base.clear_range(&ggtt->base,
1155 node.start, node.size,
1156 true);
1157 i915_gem_object_unpin_pages(obj);
1158 remove_mappable_node(&node);
1159 } else {
1160 i915_gem_object_ggtt_unpin(obj);
1161 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001162out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001163 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001164}
1165
Daniel Vetterd174bd62012-03-25 19:47:40 +02001166/* Per-page copy function for the shmem pwrite fastpath.
1167 * Flushes invalid cachelines before writing to the target if
1168 * needs_clflush_before is set and flushes out any written cachelines after
1169 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001170static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001171shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1172 char __user *user_data,
1173 bool page_do_bit17_swizzling,
1174 bool needs_clflush_before,
1175 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001176{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001177 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001178 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001179
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001180 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001181 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001182
Daniel Vetterd174bd62012-03-25 19:47:40 +02001183 vaddr = kmap_atomic(page);
1184 if (needs_clflush_before)
1185 drm_clflush_virt_range(vaddr + shmem_page_offset,
1186 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001187 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1188 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001189 if (needs_clflush_after)
1190 drm_clflush_virt_range(vaddr + shmem_page_offset,
1191 page_length);
1192 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001193
Chris Wilson755d2212012-09-04 21:02:55 +01001194 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001195}
1196
Daniel Vetterd174bd62012-03-25 19:47:40 +02001197/* Only difference to the fast-path function is that this can handle bit17
1198 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001199static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1201 char __user *user_data,
1202 bool page_do_bit17_swizzling,
1203 bool needs_clflush_before,
1204 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001205{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001206 char *vaddr;
1207 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001208
Daniel Vetterd174bd62012-03-25 19:47:40 +02001209 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001210 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001211 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1212 page_length,
1213 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001214 if (page_do_bit17_swizzling)
1215 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001216 user_data,
1217 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001218 else
1219 ret = __copy_from_user(vaddr + shmem_page_offset,
1220 user_data,
1221 page_length);
1222 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001223 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1224 page_length,
1225 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001226 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001227
Chris Wilson755d2212012-09-04 21:02:55 +01001228 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001229}
1230
Eric Anholt40123c12009-03-09 13:42:30 -07001231static int
Daniel Vettere244a442012-03-25 19:47:28 +02001232i915_gem_shmem_pwrite(struct drm_device *dev,
1233 struct drm_i915_gem_object *obj,
1234 struct drm_i915_gem_pwrite *args,
1235 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001236{
Eric Anholt40123c12009-03-09 13:42:30 -07001237 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001238 loff_t offset;
1239 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001240 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001241 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001242 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001243 int needs_clflush_after = 0;
1244 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001245 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001246
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001247 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001248 remain = args->size;
1249
Daniel Vetter8c599672011-12-14 13:57:31 +01001250 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001251
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001252 ret = i915_gem_object_wait_rendering(obj, false);
1253 if (ret)
1254 return ret;
1255
Daniel Vetter58642882012-03-25 19:47:37 +02001256 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1257 /* If we're not in the cpu write domain, set ourself into the gtt
1258 * write domain and manually flush cachelines (if required). This
1259 * optimizes for the case when the gpu will use the data
1260 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001261 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001262 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001263 /* Same trick applies to invalidate partially written cachelines read
1264 * before writing. */
1265 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1266 needs_clflush_before =
1267 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001268
Chris Wilson755d2212012-09-04 21:02:55 +01001269 ret = i915_gem_object_get_pages(obj);
1270 if (ret)
1271 return ret;
1272
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001273 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001274
Chris Wilson755d2212012-09-04 21:02:55 +01001275 i915_gem_object_pin_pages(obj);
1276
Eric Anholt40123c12009-03-09 13:42:30 -07001277 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001278 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001279
Imre Deak67d5a502013-02-18 19:28:02 +02001280 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1281 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001282 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001283 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001284
Chris Wilson9da3da62012-06-01 15:20:22 +01001285 if (remain <= 0)
1286 break;
1287
Eric Anholt40123c12009-03-09 13:42:30 -07001288 /* Operation in this page
1289 *
Eric Anholt40123c12009-03-09 13:42:30 -07001290 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001291 * page_length = bytes to copy for this page
1292 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001293 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001294
1295 page_length = remain;
1296 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1297 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001298
Daniel Vetter58642882012-03-25 19:47:37 +02001299 /* If we don't overwrite a cacheline completely we need to be
1300 * careful to have up-to-date data by first clflushing. Don't
1301 * overcomplicate things and flush the entire patch. */
1302 partial_cacheline_write = needs_clflush_before &&
1303 ((shmem_page_offset | page_length)
1304 & (boot_cpu_data.x86_clflush_size - 1));
1305
Daniel Vetter8c599672011-12-14 13:57:31 +01001306 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1307 (page_to_phys(page) & (1 << 17)) != 0;
1308
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1310 user_data, page_do_bit17_swizzling,
1311 partial_cacheline_write,
1312 needs_clflush_after);
1313 if (ret == 0)
1314 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001315
Daniel Vettere244a442012-03-25 19:47:28 +02001316 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001317 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001318 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1319 user_data, page_do_bit17_swizzling,
1320 partial_cacheline_write,
1321 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001322
Daniel Vettere244a442012-03-25 19:47:28 +02001323 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001324
Chris Wilson755d2212012-09-04 21:02:55 +01001325 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001326 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001327
Chris Wilson17793c92014-03-07 08:30:36 +00001328next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001329 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001330 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001331 offset += page_length;
1332 }
1333
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001334out:
Chris Wilson755d2212012-09-04 21:02:55 +01001335 i915_gem_object_unpin_pages(obj);
1336
Daniel Vettere244a442012-03-25 19:47:28 +02001337 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001338 /*
1339 * Fixup: Flush cpu caches in case we didn't flush the dirty
1340 * cachelines in-line while writing and the object moved
1341 * out of the cpu write domain while we've dropped the lock.
1342 */
1343 if (!needs_clflush_after &&
1344 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001345 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001346 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001347 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001348 }
Eric Anholt40123c12009-03-09 13:42:30 -07001349
Daniel Vetter58642882012-03-25 19:47:37 +02001350 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001351 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001352 else
1353 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001354
Rodrigo Vivide152b62015-07-07 16:28:51 -07001355 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001356 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001357}
1358
1359/**
1360 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001361 * @dev: drm device
1362 * @data: ioctl data blob
1363 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001364 *
1365 * On error, the contents of the buffer that were to be modified are undefined.
1366 */
1367int
1368i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001369 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001370{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001371 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001372 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001373 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001374 int ret;
1375
1376 if (args->size == 0)
1377 return 0;
1378
1379 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001380 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001381 args->size))
1382 return -EFAULT;
1383
Jani Nikulad330a952014-01-21 11:24:25 +02001384 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001385 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001386 args->size);
1387 if (ret)
1388 return -EFAULT;
1389 }
Eric Anholt673a3942008-07-30 12:06:12 -07001390
Chris Wilson03ac0642016-07-20 13:31:51 +01001391 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001392 if (!obj)
1393 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001394
Chris Wilson7dcd2492010-09-26 20:21:44 +01001395 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001396 if (args->offset > obj->base.size ||
1397 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001398 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001399 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001400 }
1401
Chris Wilsondb53a302011-02-03 11:57:46 +00001402 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1403
Chris Wilson258a5ed2016-08-05 10:14:16 +01001404 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1405 if (ret)
1406 goto err;
1407
1408 intel_runtime_pm_get(dev_priv);
1409
1410 ret = i915_mutex_lock_interruptible(dev);
1411 if (ret)
1412 goto err_rpm;
1413
Daniel Vetter935aaa62012-03-25 19:47:35 +02001414 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001415 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1416 * it would end up going through the fenced access, and we'll get
1417 * different detiling behavior between reading and writing.
1418 * pread/pwrite currently are reading and writing from the CPU
1419 * perspective, requiring manual detiling by the client.
1420 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001421 if (!i915_gem_object_has_struct_page(obj) ||
1422 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301423 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001424 /* Note that the gtt paths might fail with non-page-backed user
1425 * pointers (e.g. gtt mappings when moving data between
1426 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001427 }
Eric Anholt673a3942008-07-30 12:06:12 -07001428
Chris Wilsond1054ee2016-07-16 18:42:36 +01001429 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001430 if (obj->phys_handle)
1431 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001432 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001433 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301434 else
1435 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001436 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001437
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001438 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001439 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001440 intel_runtime_pm_put(dev_priv);
1441
Eric Anholt673a3942008-07-30 12:06:12 -07001442 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001443
1444err_rpm:
1445 intel_runtime_pm_put(dev_priv);
1446err:
1447 i915_gem_object_put_unlocked(obj);
1448 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001449}
1450
Chris Wilsonaeecc962016-06-17 14:46:39 -03001451static enum fb_op_origin
1452write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1453{
1454 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1455 ORIGIN_GTT : ORIGIN_CPU;
1456}
1457
Eric Anholt673a3942008-07-30 12:06:12 -07001458/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001459 * Called when user space prepares to use an object with the CPU, either
1460 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001461 * @dev: drm device
1462 * @data: ioctl data blob
1463 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001464 */
1465int
1466i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001467 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001468{
1469 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001470 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001471 uint32_t read_domains = args->read_domains;
1472 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001473 int ret;
1474
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001475 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001476 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001477 return -EINVAL;
1478
1479 /* Having something in the write domain implies it's in the read
1480 * domain, and only that read domain. Enforce that in the request.
1481 */
1482 if (write_domain != 0 && read_domains != write_domain)
1483 return -EINVAL;
1484
Chris Wilson03ac0642016-07-20 13:31:51 +01001485 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001486 if (!obj)
1487 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001488
Chris Wilson3236f572012-08-24 09:35:09 +01001489 /* Try to flush the object off the GPU without holding the lock.
1490 * We will repeat the flush holding the lock in the normal manner
1491 * to catch cases where we are gazumped.
1492 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001493 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001494 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001495 goto err;
1496
1497 ret = i915_mutex_lock_interruptible(dev);
1498 if (ret)
1499 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001500
Chris Wilson43566de2015-01-02 16:29:29 +05301501 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001502 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301503 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001504 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505
Daniel Vetter031b6982015-06-26 19:35:16 +02001506 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001507 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001508
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001509 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001510 mutex_unlock(&dev->struct_mutex);
1511 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001512
1513err:
1514 i915_gem_object_put_unlocked(obj);
1515 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001516}
1517
1518/**
1519 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001520 * @dev: drm device
1521 * @data: ioctl data blob
1522 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001523 */
1524int
1525i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001526 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001527{
1528 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001529 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001530 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001531
Chris Wilson03ac0642016-07-20 13:31:51 +01001532 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001533 if (!obj)
1534 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001535
Eric Anholt673a3942008-07-30 12:06:12 -07001536 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001537 if (READ_ONCE(obj->pin_display)) {
1538 err = i915_mutex_lock_interruptible(dev);
1539 if (!err) {
1540 i915_gem_object_flush_cpu_write_domain(obj);
1541 mutex_unlock(&dev->struct_mutex);
1542 }
1543 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001544
Chris Wilsonc21724c2016-08-05 10:14:19 +01001545 i915_gem_object_put_unlocked(obj);
1546 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001547}
1548
1549/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001550 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1551 * it is mapped to.
1552 * @dev: drm device
1553 * @data: ioctl data blob
1554 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001555 *
1556 * While the mapping holds a reference on the contents of the object, it doesn't
1557 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001558 *
1559 * IMPORTANT:
1560 *
1561 * DRM driver writers who look a this function as an example for how to do GEM
1562 * mmap support, please don't implement mmap support like here. The modern way
1563 * to implement DRM mmap support is with an mmap offset ioctl (like
1564 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1565 * That way debug tooling like valgrind will understand what's going on, hiding
1566 * the mmap call in a driver private ioctl will break that. The i915 driver only
1567 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
1569int
1570i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
1573 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001574 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001575 unsigned long addr;
1576
Akash Goel1816f922015-01-02 16:29:30 +05301577 if (args->flags & ~(I915_MMAP_WC))
1578 return -EINVAL;
1579
Borislav Petkov568a58e2016-03-29 17:42:01 +02001580 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301581 return -ENODEV;
1582
Chris Wilson03ac0642016-07-20 13:31:51 +01001583 obj = i915_gem_object_lookup(file, args->handle);
1584 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001585 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001586
Daniel Vetter1286ff72012-05-10 15:25:09 +02001587 /* prime objects have no backing filp to GEM mmap
1588 * pages from.
1589 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001590 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001591 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001592 return -EINVAL;
1593 }
1594
Chris Wilson03ac0642016-07-20 13:31:51 +01001595 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001596 PROT_READ | PROT_WRITE, MAP_SHARED,
1597 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301598 if (args->flags & I915_MMAP_WC) {
1599 struct mm_struct *mm = current->mm;
1600 struct vm_area_struct *vma;
1601
Michal Hocko80a89a52016-05-23 16:26:11 -07001602 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001603 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001604 return -EINTR;
1605 }
Akash Goel1816f922015-01-02 16:29:30 +05301606 vma = find_vma(mm, addr);
1607 if (vma)
1608 vma->vm_page_prot =
1609 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1610 else
1611 addr = -ENOMEM;
1612 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001613
1614 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001615 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301616 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001617 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001618 if (IS_ERR((void *)addr))
1619 return addr;
1620
1621 args->addr_ptr = (uint64_t) addr;
1622
1623 return 0;
1624}
1625
Jesse Barnesde151cf2008-11-12 10:03:55 -08001626/**
1627 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001628 * @vma: VMA in question
1629 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630 *
1631 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1632 * from userspace. The fault handler takes care of binding the object to
1633 * the GTT (if needed), allocating and programming a fence register (again,
1634 * only if needed based on whether the old reg is still valid or the object
1635 * is tiled) and inserting a new PTE into the faulting process.
1636 *
1637 * Note that the faulting process may involve evicting existing objects
1638 * from the GTT and/or fence registers to make room. So performance may
1639 * suffer if the GTT working set is large or there are few fence registers
1640 * left.
1641 */
1642int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1643{
Chris Wilson05394f32010-11-08 19:18:58 +00001644 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1645 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001646 struct drm_i915_private *dev_priv = to_i915(dev);
1647 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001648 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001649 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001650 pgoff_t page_offset;
1651 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001652 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001653
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654 /* We don't use vmf->pgoff since that has the fake offset */
1655 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1656 PAGE_SHIFT;
1657
Chris Wilsondb53a302011-02-03 11:57:46 +00001658 trace_i915_gem_object_fault(obj, page_offset, true, write);
1659
Chris Wilson6e4930f2014-02-07 18:37:06 -02001660 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001661 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001662 * repeat the flush holding the lock in the normal manner to catch cases
1663 * where we are gazumped.
1664 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001665 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001666 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001667 goto err;
1668
1669 intel_runtime_pm_get(dev_priv);
1670
1671 ret = i915_mutex_lock_interruptible(dev);
1672 if (ret)
1673 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001674
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001675 /* Access to snoopable pages through the GTT is incoherent. */
1676 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001677 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001678 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001679 }
1680
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001681 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001682 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001683 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001684 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001685
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001686 memset(&view, 0, sizeof(view));
1687 view.type = I915_GGTT_VIEW_PARTIAL;
1688 view.params.partial.offset = rounddown(page_offset, chunk_size);
1689 view.params.partial.size =
1690 min_t(unsigned int,
1691 chunk_size,
1692 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1693 view.params.partial.offset);
1694 }
1695
1696 /* Now pin it into the GTT if needed */
Chris Wilson91b2db62016-08-04 16:32:23 +01001697 ret = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001698 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001699 goto err_unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001700
Chris Wilsonc9839302012-11-20 10:45:17 +00001701 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1702 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001703 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001704
1705 ret = i915_gem_object_get_fence(obj);
1706 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001707 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001708
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001709 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001710 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001711 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001712 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001713
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001714 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1715 /* Overriding existing pages in partial view does not cause
1716 * us any trouble as TLBs are still valid because the fault
1717 * is due to userspace losing part of the mapping or never
1718 * having accessed it before (at this partials' range).
1719 */
1720 unsigned long base = vma->vm_start +
1721 (view.params.partial.offset << PAGE_SHIFT);
1722 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001723
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001724 for (i = 0; i < view.params.partial.size; i++) {
1725 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001726 if (ret)
1727 break;
1728 }
1729
1730 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001731 } else {
1732 if (!obj->fault_mappable) {
1733 unsigned long size = min_t(unsigned long,
1734 vma->vm_end - vma->vm_start,
1735 obj->base.size);
1736 int i;
1737
1738 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1739 ret = vm_insert_pfn(vma,
1740 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1741 pfn + i);
1742 if (ret)
1743 break;
1744 }
1745
1746 obj->fault_mappable = true;
1747 } else
1748 ret = vm_insert_pfn(vma,
1749 (unsigned long)vmf->virtual_address,
1750 pfn + page_offset);
1751 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001752err_unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001753 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001754err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001755 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001756err_rpm:
1757 intel_runtime_pm_put(dev_priv);
1758err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001760 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001761 /*
1762 * We eat errors when the gpu is terminally wedged to avoid
1763 * userspace unduly crashing (gl has no provisions for mmaps to
1764 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1765 * and so needs to be reported.
1766 */
1767 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001768 ret = VM_FAULT_SIGBUS;
1769 break;
1770 }
Chris Wilson045e7692010-11-07 09:18:22 +00001771 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001772 /*
1773 * EAGAIN means the gpu is hung and we'll wait for the error
1774 * handler to reset everything when re-faulting in
1775 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001776 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001777 case 0:
1778 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001779 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001780 case -EBUSY:
1781 /*
1782 * EBUSY is ok: this just means that another thread
1783 * already did the job.
1784 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001785 ret = VM_FAULT_NOPAGE;
1786 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001788 ret = VM_FAULT_OOM;
1789 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001790 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001791 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001792 ret = VM_FAULT_SIGBUS;
1793 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001795 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001796 ret = VM_FAULT_SIGBUS;
1797 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001799 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800}
1801
1802/**
Chris Wilson901782b2009-07-10 08:18:50 +01001803 * i915_gem_release_mmap - remove physical page mappings
1804 * @obj: obj in question
1805 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001806 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001807 * relinquish ownership of the pages back to the system.
1808 *
1809 * It is vital that we remove the page mapping if we have mapped a tiled
1810 * object through the GTT and then lose the fence register due to
1811 * resource pressure. Similarly if the object has been moved out of the
1812 * aperture, than pages mapped into userspace must be revoked. Removing the
1813 * mapping will then trigger a page fault on the next user access, allowing
1814 * fixup by i915_gem_fault().
1815 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001816void
Chris Wilson05394f32010-11-08 19:18:58 +00001817i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001818{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001819 /* Serialisation between user GTT access and our code depends upon
1820 * revoking the CPU's PTE whilst the mutex is held. The next user
1821 * pagefault then has to wait until we release the mutex.
1822 */
1823 lockdep_assert_held(&obj->base.dev->struct_mutex);
1824
Chris Wilson6299f992010-11-24 12:23:44 +00001825 if (!obj->fault_mappable)
1826 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001827
David Herrmann6796cb12014-01-03 14:24:19 +01001828 drm_vma_node_unmap(&obj->base.vma_node,
1829 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001830
1831 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1832 * memory transactions from userspace before we return. The TLB
1833 * flushing implied above by changing the PTE above *should* be
1834 * sufficient, an extra barrier here just provides us with a bit
1835 * of paranoid documentation about our requirement to serialise
1836 * memory writes before touching registers / GSM.
1837 */
1838 wmb();
1839
Chris Wilson6299f992010-11-24 12:23:44 +00001840 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001841}
1842
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001843void
1844i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1845{
1846 struct drm_i915_gem_object *obj;
1847
1848 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1849 i915_gem_release_mmap(obj);
1850}
1851
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001852/**
1853 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001854 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001855 * @size: object size
1856 * @tiling_mode: tiling mode
1857 *
1858 * Return the required global GTT size for an object, taking into account
1859 * potential fence register mapping.
1860 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001861u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1862 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001863{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001864 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001865
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001866 GEM_BUG_ON(size == 0);
1867
Chris Wilsona9f14812016-08-04 16:32:28 +01001868 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001869 tiling_mode == I915_TILING_NONE)
1870 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001871
1872 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001873 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001874 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001875 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001876 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001877
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001878 while (ggtt_size < size)
1879 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001880
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001881 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001882}
1883
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001885 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001886 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001887 * @size: object size
1888 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001889 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001891 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001892 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001893 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001894u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001895 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001897 GEM_BUG_ON(size == 0);
1898
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 /*
1900 * Minimum alignment is 4k (GTT page size), but might be greater
1901 * if a fence register is needed for the object.
1902 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001903 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001904 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905 return 4096;
1906
1907 /*
1908 * Previous chips need to be aligned to the size of the smallest
1909 * fence register that can contain the object.
1910 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001911 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001912}
1913
Chris Wilsond8cb5082012-08-11 15:41:03 +01001914static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1915{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001916 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001917 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001918
Chris Wilsonf3f61842016-08-05 10:14:14 +01001919 err = drm_gem_create_mmap_offset(&obj->base);
1920 if (!err)
1921 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001922
Chris Wilsonf3f61842016-08-05 10:14:14 +01001923 /* We can idle the GPU locklessly to flush stale objects, but in order
1924 * to claim that space for ourselves, we need to take the big
1925 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001926 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001927 err = i915_gem_wait_for_idle(dev_priv, true);
1928 if (err)
1929 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001930
Chris Wilsonf3f61842016-08-05 10:14:14 +01001931 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1932 if (!err) {
1933 i915_gem_retire_requests(dev_priv);
1934 err = drm_gem_create_mmap_offset(&obj->base);
1935 mutex_unlock(&dev_priv->drm.struct_mutex);
1936 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001937
Chris Wilsonf3f61842016-08-05 10:14:14 +01001938 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001939}
1940
1941static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1942{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001943 drm_gem_free_mmap_offset(&obj->base);
1944}
1945
Dave Airlieda6b51d2014-12-24 13:11:17 +10001946int
Dave Airlieff72145b2011-02-07 12:16:14 +10001947i915_gem_mmap_gtt(struct drm_file *file,
1948 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001949 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001950 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951{
Chris Wilson05394f32010-11-08 19:18:58 +00001952 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001953 int ret;
1954
Chris Wilson03ac0642016-07-20 13:31:51 +01001955 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001956 if (!obj)
1957 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001958
Chris Wilsond8cb5082012-08-11 15:41:03 +01001959 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001960 if (ret == 0)
1961 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962
Chris Wilsonf3f61842016-08-05 10:14:14 +01001963 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001964 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965}
1966
Dave Airlieff72145b2011-02-07 12:16:14 +10001967/**
1968 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1969 * @dev: DRM device
1970 * @data: GTT mapping ioctl data
1971 * @file: GEM object info
1972 *
1973 * Simply returns the fake offset to userspace so it can mmap it.
1974 * The mmap call will end up in drm_gem_mmap(), which will set things
1975 * up so we can get faults in the handler above.
1976 *
1977 * The fault handler will take care of binding the object into the GTT
1978 * (since it may have been evicted to make room for something), allocating
1979 * a fence register, and mapping the appropriate aperture address into
1980 * userspace.
1981 */
1982int
1983i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1984 struct drm_file *file)
1985{
1986 struct drm_i915_gem_mmap_gtt *args = data;
1987
Dave Airlieda6b51d2014-12-24 13:11:17 +10001988 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001989}
1990
Daniel Vetter225067e2012-08-20 10:23:20 +02001991/* Immediately discard the backing storage */
1992static void
1993i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001994{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001995 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001996
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001997 if (obj->base.filp == NULL)
1998 return;
1999
Daniel Vetter225067e2012-08-20 10:23:20 +02002000 /* Our goal here is to return as much of the memory as
2001 * is possible back to the system as we are called from OOM.
2002 * To do this we must instruct the shmfs to drop all of its
2003 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002004 */
Chris Wilson55372522014-03-25 13:23:06 +00002005 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002006 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002007}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002008
Chris Wilson55372522014-03-25 13:23:06 +00002009/* Try to discard unwanted pages */
2010static void
2011i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002012{
Chris Wilson55372522014-03-25 13:23:06 +00002013 struct address_space *mapping;
2014
2015 switch (obj->madv) {
2016 case I915_MADV_DONTNEED:
2017 i915_gem_object_truncate(obj);
2018 case __I915_MADV_PURGED:
2019 return;
2020 }
2021
2022 if (obj->base.filp == NULL)
2023 return;
2024
Al Viro93c76a32015-12-04 23:45:44 -05002025 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002026 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002027}
2028
Chris Wilson5cdf5882010-09-27 15:51:07 +01002029static void
Chris Wilson05394f32010-11-08 19:18:58 +00002030i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002031{
Dave Gordon85d12252016-05-20 11:54:06 +01002032 struct sgt_iter sgt_iter;
2033 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002034 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002035
Chris Wilson05394f32010-11-08 19:18:58 +00002036 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002037
Chris Wilson6c085a72012-08-20 11:40:46 +02002038 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002039 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002040 /* In the event of a disaster, abandon all caches and
2041 * hope for the best.
2042 */
Chris Wilson2c225692013-08-09 12:26:45 +01002043 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002044 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2045 }
2046
Imre Deake2273302015-07-09 12:59:05 +03002047 i915_gem_gtt_finish_object(obj);
2048
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002049 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002050 i915_gem_object_save_bit_17_swizzle(obj);
2051
Chris Wilson05394f32010-11-08 19:18:58 +00002052 if (obj->madv == I915_MADV_DONTNEED)
2053 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002054
Dave Gordon85d12252016-05-20 11:54:06 +01002055 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002056 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002057 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002058
Chris Wilson05394f32010-11-08 19:18:58 +00002059 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002060 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002061
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002062 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002063 }
Chris Wilson05394f32010-11-08 19:18:58 +00002064 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson9da3da62012-06-01 15:20:22 +01002066 sg_free_table(obj->pages);
2067 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002068}
2069
Chris Wilsondd624af2013-01-15 12:39:35 +00002070int
Chris Wilson37e680a2012-06-07 15:38:42 +01002071i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2072{
2073 const struct drm_i915_gem_object_ops *ops = obj->ops;
2074
Chris Wilson2f745ad2012-09-04 21:02:58 +01002075 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002076 return 0;
2077
Chris Wilsona5570172012-09-04 21:02:54 +01002078 if (obj->pages_pin_count)
2079 return -EBUSY;
2080
Chris Wilson15717de2016-08-04 07:52:26 +01002081 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002082
Chris Wilsona2165e32012-12-03 11:49:00 +00002083 /* ->put_pages might need to allocate memory for the bit17 swizzle
2084 * array, hence protect them from being reaped by removing them from gtt
2085 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002086 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002087
Chris Wilson0a798eb2016-04-08 12:11:11 +01002088 if (obj->mapping) {
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002089 /* low bits are ignored by is_vmalloc_addr and kmap_to_page */
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002090 if (is_vmalloc_addr(obj->mapping))
2091 vunmap(obj->mapping);
2092 else
2093 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002094 obj->mapping = NULL;
2095 }
2096
Chris Wilson37e680a2012-06-07 15:38:42 +01002097 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002098 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002099
Chris Wilson55372522014-03-25 13:23:06 +00002100 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002101
2102 return 0;
2103}
2104
Chris Wilson37e680a2012-06-07 15:38:42 +01002105static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002106i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002107{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002108 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002109 int page_count, i;
2110 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002111 struct sg_table *st;
2112 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002113 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002114 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002115 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002116 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002117 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002118
Chris Wilson6c085a72012-08-20 11:40:46 +02002119 /* Assert that the object is not currently in any GPU domain. As it
2120 * wasn't in the GTT, there shouldn't be any way it could have been in
2121 * a GPU cache
2122 */
2123 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2124 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2125
Chris Wilson9da3da62012-06-01 15:20:22 +01002126 st = kmalloc(sizeof(*st), GFP_KERNEL);
2127 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002128 return -ENOMEM;
2129
Chris Wilson9da3da62012-06-01 15:20:22 +01002130 page_count = obj->base.size / PAGE_SIZE;
2131 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002132 kfree(st);
2133 return -ENOMEM;
2134 }
2135
2136 /* Get the list of pages out of our struct file. They'll be pinned
2137 * at this point until we release them.
2138 *
2139 * Fail silently without starting the shrinker
2140 */
Al Viro93c76a32015-12-04 23:45:44 -05002141 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002142 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002143 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002144 sg = st->sgl;
2145 st->nents = 0;
2146 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002147 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2148 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002149 i915_gem_shrink(dev_priv,
2150 page_count,
2151 I915_SHRINK_BOUND |
2152 I915_SHRINK_UNBOUND |
2153 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2155 }
2156 if (IS_ERR(page)) {
2157 /* We've tried hard to allocate the memory by reaping
2158 * our own buffer, now let the real VM do its job and
2159 * go down in flames if truly OOM.
2160 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002162 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002163 if (IS_ERR(page)) {
2164 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002165 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002166 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002167 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002168#ifdef CONFIG_SWIOTLB
2169 if (swiotlb_nr_tbl()) {
2170 st->nents++;
2171 sg_set_page(sg, page, PAGE_SIZE, 0);
2172 sg = sg_next(sg);
2173 continue;
2174 }
2175#endif
Imre Deak90797e62013-02-18 19:28:03 +02002176 if (!i || page_to_pfn(page) != last_pfn + 1) {
2177 if (i)
2178 sg = sg_next(sg);
2179 st->nents++;
2180 sg_set_page(sg, page, PAGE_SIZE, 0);
2181 } else {
2182 sg->length += PAGE_SIZE;
2183 }
2184 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002185
2186 /* Check that the i965g/gm workaround works. */
2187 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002188 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002189#ifdef CONFIG_SWIOTLB
2190 if (!swiotlb_nr_tbl())
2191#endif
2192 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002193 obj->pages = st;
2194
Imre Deake2273302015-07-09 12:59:05 +03002195 ret = i915_gem_gtt_prepare_object(obj);
2196 if (ret)
2197 goto err_pages;
2198
Eric Anholt673a3942008-07-30 12:06:12 -07002199 if (i915_gem_object_needs_bit17_swizzle(obj))
2200 i915_gem_object_do_bit_17_swizzle(obj);
2201
Chris Wilson3e510a82016-08-05 10:14:23 +01002202 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002203 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2204 i915_gem_object_pin_pages(obj);
2205
Eric Anholt673a3942008-07-30 12:06:12 -07002206 return 0;
2207
2208err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002209 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002210 for_each_sgt_page(page, sgt_iter, st)
2211 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002212 sg_free_table(st);
2213 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002214
2215 /* shmemfs first checks if there is enough memory to allocate the page
2216 * and reports ENOSPC should there be insufficient, along with the usual
2217 * ENOMEM for a genuine allocation failure.
2218 *
2219 * We use ENOSPC in our driver to mean that we have run out of aperture
2220 * space and so want to translate the error from shmemfs back to our
2221 * usual understanding of ENOMEM.
2222 */
Imre Deake2273302015-07-09 12:59:05 +03002223 if (ret == -ENOSPC)
2224 ret = -ENOMEM;
2225
2226 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002227}
2228
Chris Wilson37e680a2012-06-07 15:38:42 +01002229/* Ensure that the associated pages are gathered from the backing storage
2230 * and pinned into our object. i915_gem_object_get_pages() may be called
2231 * multiple times before they are released by a single call to
2232 * i915_gem_object_put_pages() - once the pages are no longer referenced
2233 * either as a result of memory pressure (reaping pages under the shrinker)
2234 * or as the object is itself released.
2235 */
2236int
2237i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2238{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002239 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002240 const struct drm_i915_gem_object_ops *ops = obj->ops;
2241 int ret;
2242
Chris Wilson2f745ad2012-09-04 21:02:58 +01002243 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002244 return 0;
2245
Chris Wilson43e28f02013-01-08 10:53:09 +00002246 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002247 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002248 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002249 }
2250
Chris Wilsona5570172012-09-04 21:02:54 +01002251 BUG_ON(obj->pages_pin_count);
2252
Chris Wilson37e680a2012-06-07 15:38:42 +01002253 ret = ops->get_pages(obj);
2254 if (ret)
2255 return ret;
2256
Ben Widawsky35c20a62013-05-31 11:28:48 -07002257 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002258
2259 obj->get_page.sg = obj->pages->sgl;
2260 obj->get_page.last = 0;
2261
Chris Wilson37e680a2012-06-07 15:38:42 +01002262 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002263}
2264
Dave Gordondd6034c2016-05-20 11:54:04 +01002265/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002266static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2267 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002268{
2269 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2270 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002271 struct sgt_iter sgt_iter;
2272 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002273 struct page *stack_pages[32];
2274 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002275 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002276 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002277 void *addr;
2278
2279 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002280 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002281 return kmap(sg_page(sgt->sgl));
2282
Dave Gordonb338fa42016-05-20 11:54:05 +01002283 if (n_pages > ARRAY_SIZE(stack_pages)) {
2284 /* Too big for stack -- allocate temporary array instead */
2285 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2286 if (!pages)
2287 return NULL;
2288 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002289
Dave Gordon85d12252016-05-20 11:54:06 +01002290 for_each_sgt_page(page, sgt_iter, sgt)
2291 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002292
2293 /* Check that we have the expected number of pages */
2294 GEM_BUG_ON(i != n_pages);
2295
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002296 switch (type) {
2297 case I915_MAP_WB:
2298 pgprot = PAGE_KERNEL;
2299 break;
2300 case I915_MAP_WC:
2301 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2302 break;
2303 }
2304 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002305
Dave Gordonb338fa42016-05-20 11:54:05 +01002306 if (pages != stack_pages)
2307 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002308
2309 return addr;
2310}
2311
2312/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002313void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2314 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002315{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002316 enum i915_map_type has_type;
2317 bool pinned;
2318 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002319 int ret;
2320
2321 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002322 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002323
2324 ret = i915_gem_object_get_pages(obj);
2325 if (ret)
2326 return ERR_PTR(ret);
2327
2328 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002329 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002330
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002331 ptr = ptr_unpack_bits(obj->mapping, has_type);
2332 if (ptr && has_type != type) {
2333 if (pinned) {
2334 ret = -EBUSY;
2335 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002336 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002337
2338 if (is_vmalloc_addr(ptr))
2339 vunmap(ptr);
2340 else
2341 kunmap(kmap_to_page(ptr));
2342
2343 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002344 }
2345
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002346 if (!ptr) {
2347 ptr = i915_gem_object_map(obj, type);
2348 if (!ptr) {
2349 ret = -ENOMEM;
2350 goto err;
2351 }
2352
2353 obj->mapping = ptr_pack_bits(ptr, type);
2354 }
2355
2356 return ptr;
2357
2358err:
2359 i915_gem_object_unpin_pages(obj);
2360 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002361}
2362
Chris Wilsoncaea7472010-11-12 13:53:37 +00002363static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002364i915_gem_object_retire__write(struct i915_gem_active *active,
2365 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002366{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002367 struct drm_i915_gem_object *obj =
2368 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002369
Rodrigo Vivide152b62015-07-07 16:28:51 -07002370 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002371}
2372
2373static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002374i915_gem_object_retire__read(struct i915_gem_active *active,
2375 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002376{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002377 int idx = request->engine->id;
2378 struct drm_i915_gem_object *obj =
2379 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002380
Chris Wilson573adb32016-08-04 16:32:39 +01002381 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002382
Chris Wilson573adb32016-08-04 16:32:39 +01002383 i915_gem_object_clear_active(obj, idx);
2384 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002385 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002386
Chris Wilson6c246952015-07-27 10:26:26 +01002387 /* Bump our place on the bound list to keep it roughly in LRU order
2388 * so that we don't steal from recently used but inactive objects
2389 * (unless we are forced to ofc!)
2390 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002391 if (obj->bind_count)
2392 list_move_tail(&obj->global_list,
2393 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002394
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002395 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002396}
2397
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002398static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002399{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002400 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002401
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002402 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002403 return true;
2404
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002405 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002406 if (ctx->hang_stats.ban_period_seconds &&
2407 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002408 DRM_DEBUG("context hanging too fast, banning!\n");
2409 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002410 }
2411
2412 return false;
2413}
2414
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002415static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002416 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002417{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002418 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002419
2420 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002421 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002422 hs->batch_active++;
2423 hs->guilty_ts = get_seconds();
2424 } else {
2425 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002426 }
2427}
2428
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002429struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002430i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002431{
Chris Wilson4db080f2013-12-04 11:37:09 +00002432 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002433
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002434 /* We are called by the error capture and reset at a random
2435 * point in time. In particular, note that neither is crucially
2436 * ordered with an interrupt. After a hang, the GPU is dead and we
2437 * assume that no more writes can happen (we waited long enough for
2438 * all writes that were in transaction to be flushed) - adding an
2439 * extra delay for a recent interrupt is pointless. Hence, we do
2440 * not need an engine->irq_seqno_barrier() before the seqno reads.
2441 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002442 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002443 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002444 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002445
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002446 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002447 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002448
2449 return NULL;
2450}
2451
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002452static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002453{
2454 struct drm_i915_gem_request *request;
2455 bool ring_hung;
2456
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002457 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002458 if (request == NULL)
2459 return;
2460
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002461 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002462
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002463 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002464 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002465 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002466}
2467
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002468static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002469{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002470 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002471 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002472
Chris Wilsonc4b09302016-07-20 09:21:10 +01002473 /* Mark all pending requests as complete so that any concurrent
2474 * (lockless) lookup doesn't try and wait upon the request as we
2475 * reset it.
2476 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002477 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002478
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002479 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002480 * Clear the execlists queue up before freeing the requests, as those
2481 * are the ones that keep the context and ringbuffer backing objects
2482 * pinned in place.
2483 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002484
Tomas Elf7de1691a2015-10-19 16:32:32 +01002485 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002486 /* Ensure irq handler finishes or is cancelled. */
2487 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002488
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002489 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002490 }
2491
2492 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002493 * We must free the requests after all the corresponding objects have
2494 * been moved off active lists. Which is the same order as the normal
2495 * retire_requests function does. This is important if object hold
2496 * implicit references on things like e.g. ppgtt address spaces through
2497 * the request.
2498 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002499 request = i915_gem_active_raw(&engine->last_request,
2500 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002501 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002502 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002503 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002504
2505 /* Having flushed all requests from all queues, we know that all
2506 * ringbuffers must now be empty. However, since we do not reclaim
2507 * all space when retiring the request (to prevent HEADs colliding
2508 * with rapid ringbuffer wraparound) the amount of available space
2509 * upon reset is less than when we start. Do one more pass over
2510 * all the ringbuffers to reset last_retired_head.
2511 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002512 list_for_each_entry(ring, &engine->buffers, link) {
2513 ring->last_retired_head = ring->tail;
2514 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002515 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002516
Chris Wilsonb913b332016-07-13 09:10:31 +01002517 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002518}
2519
Chris Wilson069efc12010-09-30 16:53:18 +01002520void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002521{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002522 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002523 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Chris Wilson4db080f2013-12-04 11:37:09 +00002525 /*
2526 * Before we free the objects from the requests, we need to inspect
2527 * them for finding the guilty party. As the requests only borrow
2528 * their reference to the objects, the inspection must be done first.
2529 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002530 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002531 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002532
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002533 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002534 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002535 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002536
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002537 i915_gem_context_reset(dev);
2538
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002539 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002540}
2541
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002542static void
Eric Anholt673a3942008-07-30 12:06:12 -07002543i915_gem_retire_work_handler(struct work_struct *work)
2544{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002545 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002546 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002547 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002548
Chris Wilson891b48c2010-09-29 12:26:37 +01002549 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002550 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002551 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002552 mutex_unlock(&dev->struct_mutex);
2553 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002554
2555 /* Keep the retire handler running until we are finally idle.
2556 * We do not need to do this test under locking as in the worst-case
2557 * we queue the retire worker once too often.
2558 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002559 if (READ_ONCE(dev_priv->gt.awake)) {
2560 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002561 queue_delayed_work(dev_priv->wq,
2562 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002563 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002564 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002565}
Chris Wilson891b48c2010-09-29 12:26:37 +01002566
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002567static void
2568i915_gem_idle_work_handler(struct work_struct *work)
2569{
2570 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002571 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002572 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002573 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002574 bool rearm_hangcheck;
2575
2576 if (!READ_ONCE(dev_priv->gt.awake))
2577 return;
2578
2579 if (READ_ONCE(dev_priv->gt.active_engines))
2580 return;
2581
2582 rearm_hangcheck =
2583 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2584
2585 if (!mutex_trylock(&dev->struct_mutex)) {
2586 /* Currently busy, come back later */
2587 mod_delayed_work(dev_priv->wq,
2588 &dev_priv->gt.idle_work,
2589 msecs_to_jiffies(50));
2590 goto out_rearm;
2591 }
2592
2593 if (dev_priv->gt.active_engines)
2594 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002595
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002596 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002597 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002598
Chris Wilson67d97da2016-07-04 08:08:31 +01002599 GEM_BUG_ON(!dev_priv->gt.awake);
2600 dev_priv->gt.awake = false;
2601 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002602
Chris Wilson67d97da2016-07-04 08:08:31 +01002603 if (INTEL_GEN(dev_priv) >= 6)
2604 gen6_rps_idle(dev_priv);
2605 intel_runtime_pm_put(dev_priv);
2606out_unlock:
2607 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002608
Chris Wilson67d97da2016-07-04 08:08:31 +01002609out_rearm:
2610 if (rearm_hangcheck) {
2611 GEM_BUG_ON(!dev_priv->gt.awake);
2612 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002613 }
Eric Anholt673a3942008-07-30 12:06:12 -07002614}
2615
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002616void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2617{
2618 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2619 struct drm_i915_file_private *fpriv = file->driver_priv;
2620 struct i915_vma *vma, *vn;
2621
2622 mutex_lock(&obj->base.dev->struct_mutex);
2623 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2624 if (vma->vm->file == fpriv)
2625 i915_vma_close(vma);
2626 mutex_unlock(&obj->base.dev->struct_mutex);
2627}
2628
Ben Widawsky5816d642012-04-11 11:18:19 -07002629/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002630 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002631 * @dev: drm device pointer
2632 * @data: ioctl data blob
2633 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002634 *
2635 * Returns 0 if successful, else an error is returned with the remaining time in
2636 * the timeout parameter.
2637 * -ETIME: object is still busy after timeout
2638 * -ERESTARTSYS: signal interrupted the wait
2639 * -ENONENT: object doesn't exist
2640 * Also possible, but rare:
2641 * -EAGAIN: GPU wedged
2642 * -ENOMEM: damn
2643 * -ENODEV: Internal IRQ fail
2644 * -E?: The add request failed
2645 *
2646 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2647 * non-zero timeout parameter the wait ioctl will wait for the given number of
2648 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2649 * without holding struct_mutex the object may become re-busied before this
2650 * function completes. A similar but shorter * race condition exists in the busy
2651 * ioctl
2652 */
2653int
2654i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2655{
2656 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002657 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002658 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002659 unsigned long active;
2660 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002661
Daniel Vetter11b5d512014-09-29 15:31:26 +02002662 if (args->flags != 0)
2663 return -EINVAL;
2664
Chris Wilson03ac0642016-07-20 13:31:51 +01002665 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002666 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002667 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002668
2669 active = __I915_BO_ACTIVE(obj);
2670 for_each_active(active, idx) {
2671 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2672 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2673 timeout, rps);
2674 if (ret)
2675 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002676 }
2677
Chris Wilson033d5492016-08-05 10:14:17 +01002678 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002679 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002680}
2681
Chris Wilsonb4716182015-04-27 13:41:17 +01002682static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002683__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002684 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002685{
Chris Wilsonb4716182015-04-27 13:41:17 +01002686 int ret;
2687
Chris Wilson8e637172016-08-02 22:50:26 +01002688 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002689 return 0;
2690
Chris Wilson39df9192016-07-20 13:31:57 +01002691 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002692 ret = i915_wait_request(from,
2693 from->i915->mm.interruptible,
2694 NULL,
2695 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002696 if (ret)
2697 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002698 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002699 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002700 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002701 return 0;
2702
Chris Wilson8e637172016-08-02 22:50:26 +01002703 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002704 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002705 if (ret)
2706 return ret;
2707
Chris Wilsonddf07be2016-08-02 22:50:39 +01002708 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002709 }
2710
2711 return 0;
2712}
2713
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002714/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002715 * i915_gem_object_sync - sync an object to a ring.
2716 *
2717 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002718 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002719 *
2720 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002721 * Conceptually we serialise writes between engines inside the GPU.
2722 * We only allow one engine to write into a buffer at any time, but
2723 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002724 *
2725 * - If there is an outstanding write request to the object, the new
2726 * request must wait for it to complete (either CPU or in hw, requests
2727 * on the same ring will be naturally ordered).
2728 *
2729 * - If we are a write request (pending_write_domain is set), the new
2730 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002731 *
2732 * Returns 0 if successful, else propagates up the lower layer error.
2733 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002734int
2735i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002736 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002737{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002738 struct i915_gem_active *active;
2739 unsigned long active_mask;
2740 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002741
Chris Wilson8cac6f62016-08-04 07:52:32 +01002742 lockdep_assert_held(&obj->base.dev->struct_mutex);
2743
Chris Wilson573adb32016-08-04 16:32:39 +01002744 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002745 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002746 return 0;
2747
Chris Wilson8cac6f62016-08-04 07:52:32 +01002748 if (obj->base.pending_write_domain) {
2749 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002750 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002751 active_mask = 1;
2752 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002753 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002754
2755 for_each_active(active_mask, idx) {
2756 struct drm_i915_gem_request *request;
2757 int ret;
2758
2759 request = i915_gem_active_peek(&active[idx],
2760 &obj->base.dev->struct_mutex);
2761 if (!request)
2762 continue;
2763
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002764 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002765 if (ret)
2766 return ret;
2767 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002768
Chris Wilsonb4716182015-04-27 13:41:17 +01002769 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002770}
2771
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002772static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2773{
2774 u32 old_write_domain, old_read_domains;
2775
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002776 /* Force a pagefault for domain tracking on next user access */
2777 i915_gem_release_mmap(obj);
2778
Keith Packardb97c3d92011-06-24 21:02:59 -07002779 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2780 return;
2781
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002782 old_read_domains = obj->base.read_domains;
2783 old_write_domain = obj->base.write_domain;
2784
2785 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2786 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2787
2788 trace_i915_gem_object_change_domain(obj,
2789 old_read_domains,
2790 old_write_domain);
2791}
2792
Chris Wilson8ef85612016-04-28 09:56:39 +01002793static void __i915_vma_iounmap(struct i915_vma *vma)
2794{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002795 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002796
2797 if (vma->iomap == NULL)
2798 return;
2799
2800 io_mapping_unmap(vma->iomap);
2801 vma->iomap = NULL;
2802}
2803
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002804int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002805{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002806 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002807 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002808 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002809
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002810 /* First wait upon any activity as retiring the request may
2811 * have side-effects such as unpinning or even unbinding this vma.
2812 */
2813 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002814 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002815 int idx;
2816
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002817 /* When a closed VMA is retired, it is unbound - eek.
2818 * In order to prevent it from being recursively closed,
2819 * take a pin on the vma so that the second unbind is
2820 * aborted.
2821 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002822 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002823
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002824 for_each_active(active, idx) {
2825 ret = i915_gem_active_retire(&vma->last_read[idx],
2826 &vma->vm->dev->struct_mutex);
2827 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002828 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002829 }
2830
Chris Wilson20dfbde2016-08-04 16:32:30 +01002831 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002832 if (ret)
2833 return ret;
2834
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002835 GEM_BUG_ON(i915_vma_is_active(vma));
2836 }
2837
Chris Wilson20dfbde2016-08-04 16:32:30 +01002838 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002839 return -EBUSY;
2840
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002841 if (!drm_mm_node_allocated(&vma->node))
2842 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002843
Chris Wilson15717de2016-08-04 07:52:26 +01002844 GEM_BUG_ON(obj->bind_count == 0);
2845 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002846
Chris Wilson3272db52016-08-04 16:32:32 +01002847 if (i915_vma_is_ggtt(vma) &&
2848 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002849 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002850
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002851 /* release the fence reg _after_ flushing */
2852 ret = i915_gem_object_put_fence(obj);
2853 if (ret)
2854 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002855
2856 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002857 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002858
Chris Wilson50e046b2016-08-04 07:52:46 +01002859 if (likely(!vma->vm->closed)) {
2860 trace_i915_vma_unbind(vma);
2861 vma->vm->unbind_vma(vma);
2862 }
Chris Wilson3272db52016-08-04 16:32:32 +01002863 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002864
Chris Wilson50e046b2016-08-04 07:52:46 +01002865 drm_mm_remove_node(&vma->node);
2866 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2867
Chris Wilson3272db52016-08-04 16:32:32 +01002868 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002869 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2870 obj->map_and_fenceable = false;
2871 } else if (vma->ggtt_view.pages) {
2872 sg_free_table(vma->ggtt_view.pages);
2873 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002874 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002875 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002876 }
Eric Anholt673a3942008-07-30 12:06:12 -07002877
Ben Widawsky2f633152013-07-17 12:19:03 -07002878 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002879 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002880 if (--obj->bind_count == 0)
2881 list_move_tail(&obj->global_list,
2882 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002883
Chris Wilson70903c32013-12-04 09:59:09 +00002884 /* And finally now the object is completely decoupled from this vma,
2885 * we can drop its hold on the backing storage and allow it to be
2886 * reaped by the shrinker.
2887 */
2888 i915_gem_object_unpin_pages(obj);
2889
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002890destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002891 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002892 i915_vma_destroy(vma);
2893
Chris Wilson88241782011-01-07 17:09:48 +00002894 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002895}
2896
Chris Wilsondcff85c2016-08-05 10:14:11 +01002897int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2898 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002899{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002900 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002901 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002902
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002903 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002904 if (engine->last_context == NULL)
2905 continue;
2906
Chris Wilsondcff85c2016-08-05 10:14:11 +01002907 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002908 if (ret)
2909 return ret;
2910 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002911
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002912 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002913}
2914
Chris Wilson4144f9b2014-09-11 08:43:48 +01002915static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002916 unsigned long cache_level)
2917{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002918 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002919 struct drm_mm_node *other;
2920
Chris Wilson4144f9b2014-09-11 08:43:48 +01002921 /*
2922 * On some machines we have to be careful when putting differing types
2923 * of snoopable memory together to avoid the prefetcher crossing memory
2924 * domains and dying. During vm initialisation, we decide whether or not
2925 * these constraints apply and set the drm_mm.color_adjust
2926 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002928 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002929 return true;
2930
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002931 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002932 return true;
2933
2934 if (list_empty(&gtt_space->node_list))
2935 return true;
2936
2937 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2938 if (other->allocated && !other->hole_follows && other->color != cache_level)
2939 return false;
2940
2941 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2942 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2943 return false;
2944
2945 return true;
2946}
2947
Jesse Barnesde151cf2008-11-12 10:03:55 -08002948/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002949 * i915_vma_insert - finds a slot for the vma in its address space
2950 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002951 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002952 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002953 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002954 *
2955 * First we try to allocate some free space that meets the requirements for
2956 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2957 * preferrably the oldest idle entry to make room for the new VMA.
2958 *
2959 * Returns:
2960 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002961 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002962static int
2963i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002964{
Chris Wilson59bfa122016-08-04 16:32:31 +01002965 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2966 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002967 u64 start, end;
2968 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002969 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002970
Chris Wilson3272db52016-08-04 16:32:32 +01002971 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002972 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002973
Chris Wilsonde180032016-08-04 16:32:29 +01002974 size = max(size, vma->size);
2975 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01002976 size = i915_gem_get_ggtt_size(dev_priv, size,
2977 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002978
Chris Wilsonde180032016-08-04 16:32:29 +01002979 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01002980 i915_gem_get_ggtt_alignment(dev_priv, size,
2981 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01002982 flags & PIN_MAPPABLE);
2983 if (alignment == 0)
2984 alignment = min_alignment;
2985 if (alignment & (min_alignment - 1)) {
2986 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2987 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002988 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002989 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002990
Michel Thierry101b5062015-10-01 13:33:57 +01002991 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01002992
2993 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01002994 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01002995 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01002996 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00002997 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01002998
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002999 /* If binding the object/GGTT view requires more space than the entire
3000 * aperture has, reject it early before evicting everything in a vain
3001 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003002 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003003 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003004 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003005 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003006 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003007 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003008 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003009 }
3010
Chris Wilson37e680a2012-06-07 15:38:42 +01003011 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003012 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003013 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003014
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003015 i915_gem_object_pin_pages(obj);
3016
Chris Wilson506a8e82015-12-08 11:55:07 +00003017 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003018 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003019 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003020 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003021 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003022 }
Chris Wilsonde180032016-08-04 16:32:29 +01003023
Chris Wilson506a8e82015-12-08 11:55:07 +00003024 vma->node.start = offset;
3025 vma->node.size = size;
3026 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003027 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003028 if (ret) {
3029 ret = i915_gem_evict_for_vma(vma);
3030 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003031 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3032 if (ret)
3033 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003034 }
Michel Thierry101b5062015-10-01 13:33:57 +01003035 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003036 u32 search_flag, alloc_flag;
3037
Chris Wilson506a8e82015-12-08 11:55:07 +00003038 if (flags & PIN_HIGH) {
3039 search_flag = DRM_MM_SEARCH_BELOW;
3040 alloc_flag = DRM_MM_CREATE_TOP;
3041 } else {
3042 search_flag = DRM_MM_SEARCH_DEFAULT;
3043 alloc_flag = DRM_MM_CREATE_DEFAULT;
3044 }
Michel Thierry101b5062015-10-01 13:33:57 +01003045
Chris Wilson954c4692016-08-04 16:32:26 +01003046 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3047 * so we know that we always have a minimum alignment of 4096.
3048 * The drm_mm range manager is optimised to return results
3049 * with zero alignment, so where possible use the optimal
3050 * path.
3051 */
3052 if (alignment <= 4096)
3053 alignment = 0;
3054
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003055search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003056 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3057 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003058 size, alignment,
3059 obj->cache_level,
3060 start, end,
3061 search_flag,
3062 alloc_flag);
3063 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003064 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003065 obj->cache_level,
3066 start, end,
3067 flags);
3068 if (ret == 0)
3069 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003070
Chris Wilsonde180032016-08-04 16:32:29 +01003071 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003072 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003073 }
Chris Wilson37508582016-08-04 16:32:24 +01003074 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003075
Ben Widawsky35c20a62013-05-31 11:28:48 -07003076 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003077 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003078 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003079
Chris Wilson59bfa122016-08-04 16:32:31 +01003080 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003081
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003082err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003083 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003084 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003085}
3086
Chris Wilson000433b2013-08-08 14:41:09 +01003087bool
Chris Wilson2c225692013-08-09 12:26:45 +01003088i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3089 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003090{
Eric Anholt673a3942008-07-30 12:06:12 -07003091 /* If we don't have a page list set up, then we're not pinned
3092 * to GPU, and we can ignore the cache flush because it'll happen
3093 * again at bind time.
3094 */
Chris Wilson05394f32010-11-08 19:18:58 +00003095 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003096 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003097
Imre Deak769ce462013-02-13 21:56:05 +02003098 /*
3099 * Stolen memory is always coherent with the GPU as it is explicitly
3100 * marked as wc by the system, or the system is cache-coherent.
3101 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003102 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003103 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003104
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003105 /* If the GPU is snooping the contents of the CPU cache,
3106 * we do not need to manually clear the CPU cache lines. However,
3107 * the caches are only snooped when the render cache is
3108 * flushed/invalidated. As we always have to emit invalidations
3109 * and flushes when moving into and out of the RENDER domain, correct
3110 * snooping behaviour occurs naturally as the result of our domain
3111 * tracking.
3112 */
Chris Wilson0f719792015-01-13 13:32:52 +00003113 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3114 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003115 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003116 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003117
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003118 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003119 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003120 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003121
3122 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003123}
3124
3125/** Flushes the GTT write domain for the object if it's dirty. */
3126static void
Chris Wilson05394f32010-11-08 19:18:58 +00003127i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003128{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003129 uint32_t old_write_domain;
3130
Chris Wilson05394f32010-11-08 19:18:58 +00003131 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003132 return;
3133
Chris Wilson63256ec2011-01-04 18:42:07 +00003134 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003135 * to it immediately go to main memory as far as we know, so there's
3136 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003137 *
3138 * However, we do have to enforce the order so that all writes through
3139 * the GTT land before any writes to the device, such as updates to
3140 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003142 wmb();
3143
Chris Wilson05394f32010-11-08 19:18:58 +00003144 old_write_domain = obj->base.write_domain;
3145 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146
Rodrigo Vivide152b62015-07-07 16:28:51 -07003147 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003148
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003149 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003150 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003151 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003152}
3153
3154/** Flushes the CPU write domain for the object if it's dirty. */
3155static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003156i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003157{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003158 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003159
Chris Wilson05394f32010-11-08 19:18:58 +00003160 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003161 return;
3162
Daniel Vettere62b59e2015-01-21 14:53:48 +01003163 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003164 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003165
Chris Wilson05394f32010-11-08 19:18:58 +00003166 old_write_domain = obj->base.write_domain;
3167 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003168
Rodrigo Vivide152b62015-07-07 16:28:51 -07003169 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003170
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003171 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003172 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003173 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003174}
3175
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003176/**
3177 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003178 * @obj: object to act on
3179 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003180 *
3181 * This function returns when the move is complete, including waiting on
3182 * flushes to occur.
3183 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003184int
Chris Wilson20217462010-11-23 15:26:33 +00003185i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003186{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003187 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303188 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003189 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003190
Chris Wilson0201f1e2012-07-20 12:41:01 +01003191 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003192 if (ret)
3193 return ret;
3194
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003195 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3196 return 0;
3197
Chris Wilson43566de2015-01-02 16:29:29 +05303198 /* Flush and acquire obj->pages so that we are coherent through
3199 * direct access in memory with previous cached writes through
3200 * shmemfs and that our cache domain tracking remains valid.
3201 * For example, if the obj->filp was moved to swap without us
3202 * being notified and releasing the pages, we would mistakenly
3203 * continue to assume that the obj remained out of the CPU cached
3204 * domain.
3205 */
3206 ret = i915_gem_object_get_pages(obj);
3207 if (ret)
3208 return ret;
3209
Daniel Vettere62b59e2015-01-21 14:53:48 +01003210 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211
Chris Wilsond0a57782012-10-09 19:24:37 +01003212 /* Serialise direct access to this object with the barriers for
3213 * coherent writes from the GPU, by effectively invalidating the
3214 * GTT domain upon first access.
3215 */
3216 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3217 mb();
3218
Chris Wilson05394f32010-11-08 19:18:58 +00003219 old_write_domain = obj->base.write_domain;
3220 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003222 /* It should now be out of any other write domains, and we can update
3223 * the domain values for our changes.
3224 */
Chris Wilson05394f32010-11-08 19:18:58 +00003225 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3226 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003228 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3229 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3230 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003231 }
3232
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003233 trace_i915_gem_object_change_domain(obj,
3234 old_read_domains,
3235 old_write_domain);
3236
Chris Wilson8325a092012-04-24 15:52:35 +01003237 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303238 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003239 if (vma &&
3240 drm_mm_node_allocated(&vma->node) &&
3241 !i915_vma_is_active(vma))
3242 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003243
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 return 0;
3245}
3246
Chris Wilsonef55f922015-10-09 14:11:27 +01003247/**
3248 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003249 * @obj: object to act on
3250 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003251 *
3252 * After this function returns, the object will be in the new cache-level
3253 * across all GTT and the contents of the backing storage will be coherent,
3254 * with respect to the new cache-level. In order to keep the backing storage
3255 * coherent for all users, we only allow a single cache level to be set
3256 * globally on the object and prevent it from being changed whilst the
3257 * hardware is reading from the object. That is if the object is currently
3258 * on the scanout it will be set to uncached (or equivalent display
3259 * cache coherency) and all non-MOCS GPU access will also be uncached so
3260 * that all direct access to the scanout remains coherent.
3261 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003262int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3263 enum i915_cache_level cache_level)
3264{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003265 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003266 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003267
3268 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003269 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003270
Chris Wilsonef55f922015-10-09 14:11:27 +01003271 /* Inspect the list of currently bound VMA and unbind any that would
3272 * be invalid given the new cache-level. This is principally to
3273 * catch the issue of the CS prefetch crossing page boundaries and
3274 * reading an invalid PTE on older architectures.
3275 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003276restart:
3277 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 if (!drm_mm_node_allocated(&vma->node))
3279 continue;
3280
Chris Wilson20dfbde2016-08-04 16:32:30 +01003281 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003282 DRM_DEBUG("can not change the cache level of pinned objects\n");
3283 return -EBUSY;
3284 }
3285
Chris Wilsonaa653a62016-08-04 07:52:27 +01003286 if (i915_gem_valid_gtt_space(vma, cache_level))
3287 continue;
3288
3289 ret = i915_vma_unbind(vma);
3290 if (ret)
3291 return ret;
3292
3293 /* As unbinding may affect other elements in the
3294 * obj->vma_list (due to side-effects from retiring
3295 * an active vma), play safe and restart the iterator.
3296 */
3297 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003298 }
3299
Chris Wilsonef55f922015-10-09 14:11:27 +01003300 /* We can reuse the existing drm_mm nodes but need to change the
3301 * cache-level on the PTE. We could simply unbind them all and
3302 * rebind with the correct cache-level on next use. However since
3303 * we already have a valid slot, dma mapping, pages etc, we may as
3304 * rewrite the PTE in the belief that doing so tramples upon less
3305 * state and so involves less work.
3306 */
Chris Wilson15717de2016-08-04 07:52:26 +01003307 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003308 /* Before we change the PTE, the GPU must not be accessing it.
3309 * If we wait upon the object, we know that all the bound
3310 * VMA are no longer active.
3311 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003312 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313 if (ret)
3314 return ret;
3315
Chris Wilsonaa653a62016-08-04 07:52:27 +01003316 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* Access to snoopable pages through the GTT is
3318 * incoherent and on some machines causes a hard
3319 * lockup. Relinquish the CPU mmaping to force
3320 * userspace to refault in the pages and we can
3321 * then double check if the GTT mapping is still
3322 * valid for that pointer access.
3323 */
3324 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003325
Chris Wilsonef55f922015-10-09 14:11:27 +01003326 /* As we no longer need a fence for GTT access,
3327 * we can relinquish it now (and so prevent having
3328 * to steal a fence from someone else on the next
3329 * fence request). Note GPU activity would have
3330 * dropped the fence as all snoopable access is
3331 * supposed to be linear.
3332 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003333 ret = i915_gem_object_put_fence(obj);
3334 if (ret)
3335 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003336 } else {
3337 /* We either have incoherent backing store and
3338 * so no GTT access or the architecture is fully
3339 * coherent. In such cases, existing GTT mmaps
3340 * ignore the cache bit in the PTE and we can
3341 * rewrite it without confusing the GPU or having
3342 * to force userspace to fault back in its mmaps.
3343 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003344 }
3345
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003347 if (!drm_mm_node_allocated(&vma->node))
3348 continue;
3349
3350 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3351 if (ret)
3352 return ret;
3353 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003354 }
3355
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003356 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003357 vma->node.color = cache_level;
3358 obj->cache_level = cache_level;
3359
Ville Syrjäläed75a552015-08-11 19:47:10 +03003360out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003361 /* Flush the dirty CPU caches to the backing storage so that the
3362 * object is now coherent at its new cache level (with respect
3363 * to the access domain).
3364 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303365 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003366 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003367 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368 }
3369
Chris Wilsone4ffd172011-04-04 09:44:39 +01003370 return 0;
3371}
3372
Ben Widawsky199adf42012-09-21 17:01:20 -07003373int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3374 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003375{
Ben Widawsky199adf42012-09-21 17:01:20 -07003376 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003377 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003378
Chris Wilson03ac0642016-07-20 13:31:51 +01003379 obj = i915_gem_object_lookup(file, args->handle);
3380 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003381 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382
Chris Wilson651d7942013-08-08 14:41:10 +01003383 switch (obj->cache_level) {
3384 case I915_CACHE_LLC:
3385 case I915_CACHE_L3_LLC:
3386 args->caching = I915_CACHING_CACHED;
3387 break;
3388
Chris Wilson4257d3b2013-08-08 14:41:11 +01003389 case I915_CACHE_WT:
3390 args->caching = I915_CACHING_DISPLAY;
3391 break;
3392
Chris Wilson651d7942013-08-08 14:41:10 +01003393 default:
3394 args->caching = I915_CACHING_NONE;
3395 break;
3396 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003397
Chris Wilson34911fd2016-07-20 13:31:54 +01003398 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003399 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400}
3401
Ben Widawsky199adf42012-09-21 17:01:20 -07003402int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003405 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003406 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003407 struct drm_i915_gem_object *obj;
3408 enum i915_cache_level level;
3409 int ret;
3410
Ben Widawsky199adf42012-09-21 17:01:20 -07003411 switch (args->caching) {
3412 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003413 level = I915_CACHE_NONE;
3414 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003415 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003416 /*
3417 * Due to a HW issue on BXT A stepping, GPU stores via a
3418 * snooped mapping may leave stale data in a corresponding CPU
3419 * cacheline, whereas normally such cachelines would get
3420 * invalidated.
3421 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003422 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003423 return -ENODEV;
3424
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425 level = I915_CACHE_LLC;
3426 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003427 case I915_CACHING_DISPLAY:
3428 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3429 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430 default:
3431 return -EINVAL;
3432 }
3433
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003434 intel_runtime_pm_get(dev_priv);
3435
Ben Widawsky3bc29132012-09-26 16:15:20 -07003436 ret = i915_mutex_lock_interruptible(dev);
3437 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003438 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003439
Chris Wilson03ac0642016-07-20 13:31:51 +01003440 obj = i915_gem_object_lookup(file, args->handle);
3441 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 ret = -ENOENT;
3443 goto unlock;
3444 }
3445
3446 ret = i915_gem_object_set_cache_level(obj, level);
3447
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003448 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003449unlock:
3450 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003451rpm_put:
3452 intel_runtime_pm_put(dev_priv);
3453
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454 return ret;
3455}
3456
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003457/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003458 * Prepare buffer for display plane (scanout, cursors, etc).
3459 * Can be called from an uninterruptible phase (modesetting) and allows
3460 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003461 */
3462int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003463i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3464 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003465 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003466{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003467 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003468 int ret;
3469
Chris Wilsoncc98b412013-08-09 12:25:09 +01003470 /* Mark the pin_display early so that we account for the
3471 * display coherency whilst setting up the cache domains.
3472 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003473 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003474
Eric Anholta7ef0642011-03-29 16:59:54 -07003475 /* The display engine is not coherent with the LLC cache on gen6. As
3476 * a result, we make sure that the pinning that is about to occur is
3477 * done with uncached PTEs. This is lowest common denominator for all
3478 * chipsets.
3479 *
3480 * However for gen6+, we could do better by using the GFDT bit instead
3481 * of uncaching, which would allow us to flush all the LLC-cached data
3482 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3483 */
Chris Wilson651d7942013-08-08 14:41:10 +01003484 ret = i915_gem_object_set_cache_level(obj,
3485 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003486 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003487 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003488
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003489 /* As the user may map the buffer once pinned in the display plane
3490 * (e.g. libkms for the bootup splash), we have to ensure that we
3491 * always use map_and_fenceable for all scanout buffers.
3492 */
Chris Wilson91b2db62016-08-04 16:32:23 +01003493 ret = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003494 view->type == I915_GGTT_VIEW_NORMAL ?
3495 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003496 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003497 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003498
Daniel Vettere62b59e2015-01-21 14:53:48 +01003499 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003500
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003501 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003502 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003503
3504 /* It should now be out of any other write domains, and we can update
3505 * the domain values for our changes.
3506 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003507 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003508 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003509
3510 trace_i915_gem_object_change_domain(obj,
3511 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003512 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003513
3514 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003515
3516err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003517 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003518 return ret;
3519}
3520
3521void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003522i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3523 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003524{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003525 if (WARN_ON(obj->pin_display == 0))
3526 return;
3527
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003528 i915_gem_object_ggtt_unpin_view(obj, view);
3529
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003530 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003531}
3532
Eric Anholte47c68e2008-11-14 13:35:19 -08003533/**
3534 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003535 * @obj: object to act on
3536 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003537 *
3538 * This function returns when the move is complete, including waiting on
3539 * flushes to occur.
3540 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003541int
Chris Wilson919926a2010-11-12 13:42:53 +00003542i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003543{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 int ret;
3546
Chris Wilson0201f1e2012-07-20 12:41:01 +01003547 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003548 if (ret)
3549 return ret;
3550
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003551 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3552 return 0;
3553
Eric Anholte47c68e2008-11-14 13:35:19 -08003554 i915_gem_object_flush_gtt_write_domain(obj);
3555
Chris Wilson05394f32010-11-08 19:18:58 +00003556 old_write_domain = obj->base.write_domain;
3557 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003560 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003561 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003562
Chris Wilson05394f32010-11-08 19:18:58 +00003563 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 }
3565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilson05394f32010-11-08 19:18:58 +00003569 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003570
3571 /* If we're writing through the CPU, then the GPU read domains will
3572 * need to be invalidated at next use.
3573 */
3574 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3576 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003578
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 trace_i915_gem_object_change_domain(obj,
3580 old_read_domains,
3581 old_write_domain);
3582
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003583 return 0;
3584}
3585
Eric Anholt673a3942008-07-30 12:06:12 -07003586/* Throttle our rendering by waiting until the ring has completed our requests
3587 * emitted over 20 msec ago.
3588 *
Eric Anholtb9624422009-06-03 07:27:35 +00003589 * Note that if we were to use the current jiffies each time around the loop,
3590 * we wouldn't escape the function with any frames outstanding if the time to
3591 * render a frame was over 20ms.
3592 *
Eric Anholt673a3942008-07-30 12:06:12 -07003593 * This should get us reasonable parallelism between CPU and GPU but also
3594 * relatively low latency when blocking on a particular request to finish.
3595 */
3596static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003599 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003600 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003601 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003602 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003603 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003604
Daniel Vetter308887a2012-11-14 17:14:06 +01003605 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3606 if (ret)
3607 return ret;
3608
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003609 /* ABI: return -EIO if already wedged */
3610 if (i915_terminally_wedged(&dev_priv->gpu_error))
3611 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003612
Chris Wilson1c255952010-09-26 11:03:27 +01003613 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003614 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003615 if (time_after_eq(request->emitted_jiffies, recent_enough))
3616 break;
3617
John Harrisonfcfa423c2015-05-29 17:44:12 +01003618 /*
3619 * Note that the request might not have been submitted yet.
3620 * In which case emitted_jiffies will be zero.
3621 */
3622 if (!request->emitted_jiffies)
3623 continue;
3624
John Harrison54fb2412014-11-24 18:49:27 +00003625 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003626 }
John Harrisonff865882014-11-24 18:49:28 +00003627 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003628 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003629 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003630
John Harrison54fb2412014-11-24 18:49:27 +00003631 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003632 return 0;
3633
Chris Wilson776f3232016-08-04 07:52:40 +01003634 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003635 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003636
Eric Anholt673a3942008-07-30 12:06:12 -07003637 return ret;
3638}
3639
Chris Wilsond23db882014-05-23 08:48:08 +02003640static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003641i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003642{
3643 struct drm_i915_gem_object *obj = vma->obj;
3644
Chris Wilson59bfa122016-08-04 16:32:31 +01003645 if (!drm_mm_node_allocated(&vma->node))
3646 return false;
3647
Chris Wilson91b2db62016-08-04 16:32:23 +01003648 if (vma->node.size < size)
3649 return true;
3650
3651 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003652 return true;
3653
3654 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3655 return true;
3656
3657 if (flags & PIN_OFFSET_BIAS &&
3658 vma->node.start < (flags & PIN_OFFSET_MASK))
3659 return true;
3660
Chris Wilson506a8e82015-12-08 11:55:07 +00003661 if (flags & PIN_OFFSET_FIXED &&
3662 vma->node.start != (flags & PIN_OFFSET_MASK))
3663 return true;
3664
Chris Wilsond23db882014-05-23 08:48:08 +02003665 return false;
3666}
3667
Chris Wilsond0710ab2015-11-20 14:16:39 +00003668void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3669{
3670 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003671 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003672 bool mappable, fenceable;
3673 u32 fence_size, fence_alignment;
3674
Chris Wilsona9f14812016-08-04 16:32:28 +01003675 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003676 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003677 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003678 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003679 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003680 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003681 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003682
3683 fenceable = (vma->node.size == fence_size &&
3684 (vma->node.start & (fence_alignment - 1)) == 0);
3685
3686 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003687 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003688
3689 obj->map_and_fenceable = mappable && fenceable;
3690}
3691
Chris Wilson305bc232016-08-04 16:32:33 +01003692int __i915_vma_do_pin(struct i915_vma *vma,
3693 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003694{
Chris Wilson305bc232016-08-04 16:32:33 +01003695 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003696 int ret;
3697
Chris Wilson59bfa122016-08-04 16:32:31 +01003698 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003699 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003700
Chris Wilson305bc232016-08-04 16:32:33 +01003701 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3702 ret = -EBUSY;
3703 goto err;
3704 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003705
Chris Wilsonde895082016-08-04 16:32:34 +01003706 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003707 ret = i915_vma_insert(vma, size, alignment, flags);
3708 if (ret)
3709 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003710 }
3711
Chris Wilson59bfa122016-08-04 16:32:31 +01003712 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003713 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003714 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003715
Chris Wilson3272db52016-08-04 16:32:32 +01003716 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003717 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003718
Chris Wilson3b165252016-08-04 16:32:25 +01003719 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003720 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003721
Chris Wilson59bfa122016-08-04 16:32:31 +01003722err:
3723 __i915_vma_unpin(vma);
3724 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003725}
3726
3727int
3728i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3729 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003730 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003731 u64 alignment,
3732 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003733{
Chris Wilson59bfa122016-08-04 16:32:31 +01003734 struct i915_vma *vma;
3735 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003736
Chris Wilsonde895082016-08-04 16:32:34 +01003737 if (!view)
3738 view = &i915_ggtt_view_normal;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003739
Chris Wilson59bfa122016-08-04 16:32:31 +01003740 vma = i915_gem_obj_lookup_or_create_ggtt_vma(obj, view);
3741 if (IS_ERR(vma))
3742 return PTR_ERR(vma);
3743
3744 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3745 if (flags & PIN_NONBLOCK &&
3746 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3747 return -ENOSPC;
3748
3749 WARN(i915_vma_is_pinned(vma),
3750 "bo is already pinned in ggtt with incorrect alignment:"
3751 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
3752 " obj->map_and_fenceable=%d\n",
3753 upper_32_bits(vma->node.start),
3754 lower_32_bits(vma->node.start),
3755 alignment,
3756 !!(flags & PIN_MAPPABLE),
3757 obj->map_and_fenceable);
3758 ret = i915_vma_unbind(vma);
3759 if (ret)
3760 return ret;
3761 }
3762
3763 return i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003764}
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003767i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3768 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003769{
Chris Wilsonde895082016-08-04 16:32:34 +01003770 i915_vma_unpin(i915_gem_obj_to_ggtt_view(obj, view));
Eric Anholt673a3942008-07-30 12:06:12 -07003771}
3772
Chris Wilsonedf6b762016-08-09 09:23:33 +01003773static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003774{
3775 /* Note that we could alias engines in the execbuf API, but
3776 * that would be very unwise as it prevents userspace from
3777 * fine control over engine selection. Ahem.
3778 *
3779 * This should be something like EXEC_MAX_ENGINE instead of
3780 * I915_NUM_ENGINES.
3781 */
3782 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3783 return 0x10000 << id;
3784}
3785
3786static __always_inline unsigned int __busy_write_id(unsigned int id)
3787{
Chris Wilson70cb4722016-08-09 18:08:25 +01003788 /* The uABI guarantees an active writer is also amongst the read
3789 * engines. This would be true if we accessed the activity tracking
3790 * under the lock, but as we perform the lookup of the object and
3791 * its activity locklessly we can not guarantee that the last_write
3792 * being active implies that we have set the same engine flag from
3793 * last_read - hence we always set both read and write busy for
3794 * last_write.
3795 */
3796 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003797}
3798
Chris Wilsonedf6b762016-08-09 09:23:33 +01003799static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003800__busy_set_if_active(const struct i915_gem_active *active,
3801 unsigned int (*flag)(unsigned int id))
3802{
3803 /* For more discussion about the barriers and locking concerns,
3804 * see __i915_gem_active_get_rcu().
3805 */
3806 do {
3807 struct drm_i915_gem_request *request;
3808 unsigned int id;
3809
3810 request = rcu_dereference(active->request);
3811 if (!request || i915_gem_request_completed(request))
3812 return 0;
3813
3814 id = request->engine->exec_id;
3815
Chris Wilsonedf6b762016-08-09 09:23:33 +01003816 /* Check that the pointer wasn't reassigned and overwritten.
3817 *
3818 * In __i915_gem_active_get_rcu(), we enforce ordering between
3819 * the first rcu pointer dereference (imposing a
3820 * read-dependency only on access through the pointer) and
3821 * the second lockless access through the memory barrier
3822 * following a successful atomic_inc_not_zero(). Here there
3823 * is no such barrier, and so we must manually insert an
3824 * explicit read barrier to ensure that the following
3825 * access occurs after all the loads through the first
3826 * pointer.
3827 *
3828 * It is worth comparing this sequence with
3829 * raw_write_seqcount_latch() which operates very similarly.
3830 * The challenge here is the visibility of the other CPU
3831 * writes to the reallocated request vs the local CPU ordering.
3832 * Before the other CPU can overwrite the request, it will
3833 * have updated our active->request and gone through a wmb.
3834 * During the read here, we want to make sure that the values
3835 * we see have not been overwritten as we do so - and we do
3836 * that by serialising the second pointer check with the writes
3837 * on other other CPUs.
3838 *
3839 * The corresponding write barrier is part of
3840 * rcu_assign_pointer().
3841 */
3842 smp_rmb();
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003843 if (request == rcu_access_pointer(active->request))
3844 return flag(id);
3845 } while (1);
3846}
3847
Chris Wilsonedf6b762016-08-09 09:23:33 +01003848static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003849busy_check_reader(const struct i915_gem_active *active)
3850{
3851 return __busy_set_if_active(active, __busy_read_flag);
3852}
3853
Chris Wilsonedf6b762016-08-09 09:23:33 +01003854static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003855busy_check_writer(const struct i915_gem_active *active)
3856{
3857 return __busy_set_if_active(active, __busy_write_id);
3858}
3859
Eric Anholt673a3942008-07-30 12:06:12 -07003860int
Eric Anholt673a3942008-07-30 12:06:12 -07003861i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003862 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003863{
3864 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003865 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003866 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003867
Chris Wilson03ac0642016-07-20 13:31:51 +01003868 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003869 if (!obj)
3870 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003871
Chris Wilson426960b2016-01-15 16:51:46 +00003872 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003873 active = __I915_BO_ACTIVE(obj);
3874 if (active) {
3875 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003876
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003877 /* Yes, the lookups are intentionally racy.
3878 *
3879 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3880 * to regard the value as stale and as our ABI guarantees
3881 * forward progress, we confirm the status of each active
3882 * request with the hardware.
3883 *
3884 * Even though we guard the pointer lookup by RCU, that only
3885 * guarantees that the pointer and its contents remain
3886 * dereferencable and does *not* mean that the request we
3887 * have is the same as the one being tracked by the object.
3888 *
3889 * Consider that we lookup the request just as it is being
3890 * retired and freed. We take a local copy of the pointer,
3891 * but before we add its engine into the busy set, the other
3892 * thread reallocates it and assigns it to a task on another
3893 * engine with a fresh and incomplete seqno.
3894 *
3895 * So after we lookup the engine's id, we double check that
3896 * the active request is the same and only then do we add it
3897 * into the busy set.
3898 */
3899 rcu_read_lock();
3900
3901 for_each_active(active, idx)
3902 args->busy |= busy_check_reader(&obj->last_read[idx]);
3903
3904 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003905 * the set of read engines. This should be ensured by the
3906 * ordering of setting last_read/last_write in
3907 * i915_vma_move_to_active(), and then in reverse in retire.
3908 * However, for good measure, we always report the last_write
3909 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003910 *
3911 * We don't care that the set of active read/write engines
3912 * may change during construction of the result, as it is
3913 * equally liable to change before userspace can inspect
3914 * the result.
3915 */
3916 args->busy |= busy_check_writer(&obj->last_write);
3917
3918 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003919 }
Eric Anholt673a3942008-07-30 12:06:12 -07003920
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003921 i915_gem_object_put_unlocked(obj);
3922 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003923}
3924
3925int
3926i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3927 struct drm_file *file_priv)
3928{
Akshay Joshi0206e352011-08-16 15:34:10 -04003929 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003930}
3931
Chris Wilson3ef94da2009-09-14 16:50:29 +01003932int
3933i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3934 struct drm_file *file_priv)
3935{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003936 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003937 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003938 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003939 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003940
3941 switch (args->madv) {
3942 case I915_MADV_DONTNEED:
3943 case I915_MADV_WILLNEED:
3944 break;
3945 default:
3946 return -EINVAL;
3947 }
3948
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003949 ret = i915_mutex_lock_interruptible(dev);
3950 if (ret)
3951 return ret;
3952
Chris Wilson03ac0642016-07-20 13:31:51 +01003953 obj = i915_gem_object_lookup(file_priv, args->handle);
3954 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003955 ret = -ENOENT;
3956 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003957 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003958
Daniel Vetter656bfa32014-11-20 09:26:30 +01003959 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003960 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003961 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3962 if (obj->madv == I915_MADV_WILLNEED)
3963 i915_gem_object_unpin_pages(obj);
3964 if (args->madv == I915_MADV_WILLNEED)
3965 i915_gem_object_pin_pages(obj);
3966 }
3967
Chris Wilson05394f32010-11-08 19:18:58 +00003968 if (obj->madv != __I915_MADV_PURGED)
3969 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003970
Chris Wilson6c085a72012-08-20 11:40:46 +02003971 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003972 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003973 i915_gem_object_truncate(obj);
3974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003976
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003977 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003978unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003979 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003980 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003981}
3982
Chris Wilson37e680a2012-06-07 15:38:42 +01003983void i915_gem_object_init(struct drm_i915_gem_object *obj,
3984 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003985{
Chris Wilsonb4716182015-04-27 13:41:17 +01003986 int i;
3987
Ben Widawsky35c20a62013-05-31 11:28:48 -07003988 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003989 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003990 init_request_active(&obj->last_read[i],
3991 i915_gem_object_retire__read);
3992 init_request_active(&obj->last_write,
3993 i915_gem_object_retire__write);
3994 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003995 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003996 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003997 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003998
Chris Wilson37e680a2012-06-07 15:38:42 +01003999 obj->ops = ops;
4000
Chris Wilson0327d6b2012-08-11 15:41:06 +01004001 obj->fence_reg = I915_FENCE_REG_NONE;
4002 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004003
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004004 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004005}
4006
Chris Wilson37e680a2012-06-07 15:38:42 +01004007static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004008 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004009 .get_pages = i915_gem_object_get_pages_gtt,
4010 .put_pages = i915_gem_object_put_pages_gtt,
4011};
4012
Dave Gordond37cd8a2016-04-22 19:14:32 +01004013struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004014 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004015{
Daniel Vetterc397b902010-04-09 19:05:07 +00004016 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004017 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004018 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004019 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004020
Chris Wilson42dcedd2012-11-15 11:32:30 +00004021 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004022 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004023 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004024
Chris Wilsonfe3db792016-04-25 13:32:13 +01004025 ret = drm_gem_object_init(dev, &obj->base, size);
4026 if (ret)
4027 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004028
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004029 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4030 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4031 /* 965gm cannot relocate objects above 4GiB. */
4032 mask &= ~__GFP_HIGHMEM;
4033 mask |= __GFP_DMA32;
4034 }
4035
Al Viro93c76a32015-12-04 23:45:44 -05004036 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004037 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004038
Chris Wilson37e680a2012-06-07 15:38:42 +01004039 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004040
Daniel Vetterc397b902010-04-09 19:05:07 +00004041 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4042 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4043
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004044 if (HAS_LLC(dev)) {
4045 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004046 * cache) for about a 10% performance improvement
4047 * compared to uncached. Graphics requests other than
4048 * display scanout are coherent with the CPU in
4049 * accessing this cache. This means in this mode we
4050 * don't need to clflush on the CPU side, and on the
4051 * GPU side we only need to flush internal caches to
4052 * get data visible to the CPU.
4053 *
4054 * However, we maintain the display planes as UC, and so
4055 * need to rebind when first used as such.
4056 */
4057 obj->cache_level = I915_CACHE_LLC;
4058 } else
4059 obj->cache_level = I915_CACHE_NONE;
4060
Daniel Vetterd861e332013-07-24 23:25:03 +02004061 trace_i915_gem_object_create(obj);
4062
Chris Wilson05394f32010-11-08 19:18:58 +00004063 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004064
4065fail:
4066 i915_gem_object_free(obj);
4067
4068 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004069}
4070
Chris Wilson340fbd82014-05-22 09:16:52 +01004071static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4072{
4073 /* If we are the last user of the backing storage (be it shmemfs
4074 * pages or stolen etc), we know that the pages are going to be
4075 * immediately released. In this case, we can then skip copying
4076 * back the contents from the GPU.
4077 */
4078
4079 if (obj->madv != I915_MADV_WILLNEED)
4080 return false;
4081
4082 if (obj->base.filp == NULL)
4083 return true;
4084
4085 /* At first glance, this looks racy, but then again so would be
4086 * userspace racing mmap against close. However, the first external
4087 * reference to the filp can only be obtained through the
4088 * i915_gem_mmap_ioctl() which safeguards us against the user
4089 * acquiring such a reference whilst we are in the middle of
4090 * freeing the object.
4091 */
4092 return atomic_long_read(&obj->base.filp->f_count) == 1;
4093}
4094
Chris Wilson1488fc02012-04-24 15:47:31 +01004095void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004096{
Chris Wilson1488fc02012-04-24 15:47:31 +01004097 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004098 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004099 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004100 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004101
Paulo Zanonif65c9162013-11-27 18:20:34 -02004102 intel_runtime_pm_get(dev_priv);
4103
Chris Wilson26e12f82011-03-20 11:20:19 +00004104 trace_i915_gem_object_destroy(obj);
4105
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004106 /* All file-owned VMA should have been released by this point through
4107 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4108 * However, the object may also be bound into the global GTT (e.g.
4109 * older GPUs without per-process support, or for direct access through
4110 * the GTT either for the user or for scanout). Those VMA still need to
4111 * unbound now.
4112 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004113 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004114 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004115 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004116 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004117 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004118 }
Chris Wilson15717de2016-08-04 07:52:26 +01004119 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004120
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004121 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4122 * before progressing. */
4123 if (obj->stolen)
4124 i915_gem_object_unpin_pages(obj);
4125
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004126 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004127
Daniel Vetter656bfa32014-11-20 09:26:30 +01004128 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4129 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004130 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004131 i915_gem_object_unpin_pages(obj);
4132
Ben Widawsky401c29f2013-05-31 11:28:47 -07004133 if (WARN_ON(obj->pages_pin_count))
4134 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004135 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004136 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004137 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004138
Chris Wilson9da3da62012-06-01 15:20:22 +01004139 BUG_ON(obj->pages);
4140
Chris Wilson2f745ad2012-09-04 21:02:58 +01004141 if (obj->base.import_attach)
4142 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004143
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004144 if (obj->ops->release)
4145 obj->ops->release(obj);
4146
Chris Wilson05394f32010-11-08 19:18:58 +00004147 drm_gem_object_release(&obj->base);
4148 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004149
Chris Wilson05394f32010-11-08 19:18:58 +00004150 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004151 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004152
4153 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004154}
4155
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004156struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4157 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004158{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004159 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004160 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004161 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4162 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004163 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004164 }
4165 return NULL;
4166}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004167
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004168struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4169 const struct i915_ggtt_view *view)
4170{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004171 struct i915_vma *vma;
4172
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004173 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004174
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004175 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004176 if (i915_vma_is_ggtt(vma) &&
4177 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004178 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004179 return NULL;
4180}
4181
Chris Wilsondcff85c2016-08-05 10:14:11 +01004182int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004183{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004184 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004185 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004186
Chris Wilson54b4f682016-07-21 21:16:19 +01004187 intel_suspend_gt_powersave(dev_priv);
4188
Chris Wilson45c5f202013-10-16 11:50:01 +01004189 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004190
4191 /* We have to flush all the executing contexts to main memory so
4192 * that they can saved in the hibernation image. To ensure the last
4193 * context image is coherent, we have to switch away from it. That
4194 * leaves the dev_priv->kernel_context still active when
4195 * we actually suspend, and its image in memory may not match the GPU
4196 * state. Fortunately, the kernel_context is disposable and we do
4197 * not rely on its state.
4198 */
4199 ret = i915_gem_switch_to_kernel_context(dev_priv);
4200 if (ret)
4201 goto err;
4202
Chris Wilsondcff85c2016-08-05 10:14:11 +01004203 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004204 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004205 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004206
Chris Wilsonc0336662016-05-06 15:40:21 +01004207 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004208
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004209 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004210 mutex_unlock(&dev->struct_mutex);
4211
Chris Wilson737b1502015-01-26 18:03:03 +02004212 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004213 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4214 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004215
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004216 /* Assert that we sucessfully flushed all the work and
4217 * reset the GPU back to its idle, low power state.
4218 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004219 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004220
Eric Anholt673a3942008-07-30 12:06:12 -07004221 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004222
4223err:
4224 mutex_unlock(&dev->struct_mutex);
4225 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004226}
4227
Chris Wilson5ab57c72016-07-15 14:56:20 +01004228void i915_gem_resume(struct drm_device *dev)
4229{
4230 struct drm_i915_private *dev_priv = to_i915(dev);
4231
4232 mutex_lock(&dev->struct_mutex);
4233 i915_gem_restore_gtt_mappings(dev);
4234
4235 /* As we didn't flush the kernel context before suspend, we cannot
4236 * guarantee that the context image is complete. So let's just reset
4237 * it and start again.
4238 */
4239 if (i915.enable_execlists)
4240 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4241
4242 mutex_unlock(&dev->struct_mutex);
4243}
4244
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004245void i915_gem_init_swizzling(struct drm_device *dev)
4246{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004247 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004248
Daniel Vetter11782b02012-01-31 16:47:55 +01004249 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004250 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4251 return;
4252
4253 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4254 DISP_TILE_SURFACE_SWIZZLING);
4255
Daniel Vetter11782b02012-01-31 16:47:55 +01004256 if (IS_GEN5(dev))
4257 return;
4258
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004259 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4260 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004261 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004262 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004263 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004264 else if (IS_GEN8(dev))
4265 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004266 else
4267 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004268}
Daniel Vettere21af882012-02-09 20:53:27 +01004269
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004270static void init_unused_ring(struct drm_device *dev, u32 base)
4271{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004272 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004273
4274 I915_WRITE(RING_CTL(base), 0);
4275 I915_WRITE(RING_HEAD(base), 0);
4276 I915_WRITE(RING_TAIL(base), 0);
4277 I915_WRITE(RING_START(base), 0);
4278}
4279
4280static void init_unused_rings(struct drm_device *dev)
4281{
4282 if (IS_I830(dev)) {
4283 init_unused_ring(dev, PRB1_BASE);
4284 init_unused_ring(dev, SRB0_BASE);
4285 init_unused_ring(dev, SRB1_BASE);
4286 init_unused_ring(dev, SRB2_BASE);
4287 init_unused_ring(dev, SRB3_BASE);
4288 } else if (IS_GEN2(dev)) {
4289 init_unused_ring(dev, SRB0_BASE);
4290 init_unused_ring(dev, SRB1_BASE);
4291 } else if (IS_GEN3(dev)) {
4292 init_unused_ring(dev, PRB1_BASE);
4293 init_unused_ring(dev, PRB2_BASE);
4294 }
4295}
4296
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004297int
4298i915_gem_init_hw(struct drm_device *dev)
4299{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004300 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004301 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004302 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004303
Chris Wilson5e4f5182015-02-13 14:35:59 +00004304 /* Double layer security blanket, see i915_gem_init() */
4305 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4306
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004307 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004308 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004309
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004310 if (IS_HASWELL(dev))
4311 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4312 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004313
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004314 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004315 if (IS_IVYBRIDGE(dev)) {
4316 u32 temp = I915_READ(GEN7_MSG_CTL);
4317 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4318 I915_WRITE(GEN7_MSG_CTL, temp);
4319 } else if (INTEL_INFO(dev)->gen >= 7) {
4320 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4321 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4322 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4323 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004324 }
4325
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004326 i915_gem_init_swizzling(dev);
4327
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004328 /*
4329 * At least 830 can leave some of the unused rings
4330 * "active" (ie. head != tail) after resume which
4331 * will prevent c3 entry. Makes sure all unused rings
4332 * are totally idle.
4333 */
4334 init_unused_rings(dev);
4335
Dave Gordoned54c1a2016-01-19 19:02:54 +00004336 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004337
John Harrison4ad2fd82015-06-18 13:11:20 +01004338 ret = i915_ppgtt_init_hw(dev);
4339 if (ret) {
4340 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4341 goto out;
4342 }
4343
4344 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004345 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004346 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004347 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004348 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004349 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004350
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004351 intel_mocs_init_l3cc_table(dev);
4352
Alex Dai33a732f2015-08-12 15:43:36 +01004353 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004354 ret = intel_guc_setup(dev);
4355 if (ret)
4356 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004357
Chris Wilson5e4f5182015-02-13 14:35:59 +00004358out:
4359 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004360 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004361}
4362
Chris Wilson39df9192016-07-20 13:31:57 +01004363bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4364{
4365 if (INTEL_INFO(dev_priv)->gen < 6)
4366 return false;
4367
4368 /* TODO: make semaphores and Execlists play nicely together */
4369 if (i915.enable_execlists)
4370 return false;
4371
4372 if (value >= 0)
4373 return value;
4374
4375#ifdef CONFIG_INTEL_IOMMU
4376 /* Enable semaphores on SNB when IO remapping is off */
4377 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4378 return false;
4379#endif
4380
4381 return true;
4382}
4383
Chris Wilson1070a422012-04-24 15:47:41 +01004384int i915_gem_init(struct drm_device *dev)
4385{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004386 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004387 int ret;
4388
Chris Wilson1070a422012-04-24 15:47:41 +01004389 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004390
Oscar Mateoa83014d2014-07-24 17:04:21 +01004391 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004392 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004393 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004394 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004395 }
4396
Chris Wilson5e4f5182015-02-13 14:35:59 +00004397 /* This is just a security blanket to placate dragons.
4398 * On some systems, we very sporadically observe that the first TLBs
4399 * used by the CS may be stale, despite us poking the TLB reset. If
4400 * we hold the forcewake during initialisation these problems
4401 * just magically go away.
4402 */
4403 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4404
Chris Wilson72778cb2016-05-19 16:17:16 +01004405 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004406
4407 ret = i915_gem_init_ggtt(dev_priv);
4408 if (ret)
4409 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004410
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004411 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004412 if (ret)
4413 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004414
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004415 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004416 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004417 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004418
4419 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004420 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004421 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004422 * wedged. But we only want to do this where the GPU is angry,
4423 * for all other failure, such as an allocation failure, bail.
4424 */
4425 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004426 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004427 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004428 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004429
4430out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004431 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004432 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004433
Chris Wilson60990322014-04-09 09:19:42 +01004434 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004435}
4436
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004437void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004438i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004439{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004440 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004441 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004442
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004443 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004444 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004445}
4446
Chris Wilson64193402010-10-24 12:38:05 +01004447static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004448init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004449{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004450 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004451}
4452
Eric Anholt673a3942008-07-30 12:06:12 -07004453void
Imre Deak40ae4e12016-03-16 14:54:03 +02004454i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4455{
Chris Wilson91c8a322016-07-05 10:40:23 +01004456 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004457
4458 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4459 !IS_CHERRYVIEW(dev_priv))
4460 dev_priv->num_fence_regs = 32;
4461 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4462 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4463 dev_priv->num_fence_regs = 16;
4464 else
4465 dev_priv->num_fence_regs = 8;
4466
Chris Wilsonc0336662016-05-06 15:40:21 +01004467 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004468 dev_priv->num_fence_regs =
4469 I915_READ(vgtif_reg(avail_rs.fence_num));
4470
4471 /* Initialize fence registers to zero */
4472 i915_gem_restore_fences(dev);
4473
4474 i915_gem_detect_bit_6_swizzle(dev);
4475}
4476
4477void
Imre Deakd64aa092016-01-19 15:26:29 +02004478i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004479{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004480 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004481 int i;
4482
Chris Wilsonefab6d82015-04-07 16:20:57 +01004483 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004484 kmem_cache_create("i915_gem_object",
4485 sizeof(struct drm_i915_gem_object), 0,
4486 SLAB_HWCACHE_ALIGN,
4487 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004488 dev_priv->vmas =
4489 kmem_cache_create("i915_gem_vma",
4490 sizeof(struct i915_vma), 0,
4491 SLAB_HWCACHE_ALIGN,
4492 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004493 dev_priv->requests =
4494 kmem_cache_create("i915_gem_request",
4495 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004496 SLAB_HWCACHE_ALIGN |
4497 SLAB_RECLAIM_ACCOUNT |
4498 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004499 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004500
Ben Widawskya33afea2013-09-17 21:12:45 -07004501 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004502 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4503 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004504 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004505 for (i = 0; i < I915_NUM_ENGINES; i++)
4506 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004507 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004508 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004509 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004510 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004511 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004512 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004513 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004514 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004515
Chris Wilson72bfa192010-12-19 11:42:05 +00004516 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4517
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004518 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004519
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004520 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004521
Chris Wilsonce453d82011-02-21 14:43:56 +00004522 dev_priv->mm.interruptible = true;
4523
Chris Wilsonb5add952016-08-04 16:32:36 +01004524 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004525}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004526
Imre Deakd64aa092016-01-19 15:26:29 +02004527void i915_gem_load_cleanup(struct drm_device *dev)
4528{
4529 struct drm_i915_private *dev_priv = to_i915(dev);
4530
4531 kmem_cache_destroy(dev_priv->requests);
4532 kmem_cache_destroy(dev_priv->vmas);
4533 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004534
4535 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4536 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004537}
4538
Chris Wilson461fb992016-05-14 07:26:33 +01004539int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4540{
4541 struct drm_i915_gem_object *obj;
4542
4543 /* Called just before we write the hibernation image.
4544 *
4545 * We need to update the domain tracking to reflect that the CPU
4546 * will be accessing all the pages to create and restore from the
4547 * hibernation, and so upon restoration those pages will be in the
4548 * CPU domain.
4549 *
4550 * To make sure the hibernation image contains the latest state,
4551 * we update that state just before writing out the image.
4552 */
4553
4554 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4555 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4556 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4557 }
4558
4559 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4560 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4561 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4562 }
4563
4564 return 0;
4565}
4566
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004567void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004568{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004569 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004570 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004571
4572 /* Clean up our request list when the client is going away, so that
4573 * later retire_requests won't dereference our soon-to-be-gone
4574 * file_priv.
4575 */
Chris Wilson1c255952010-09-26 11:03:27 +01004576 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004577 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004578 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004579 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004580
Chris Wilson2e1b8732015-04-27 13:41:22 +01004581 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004582 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004583 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004584 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004585 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004586}
4587
4588int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4589{
4590 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004591 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004592
4593 DRM_DEBUG_DRIVER("\n");
4594
4595 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4596 if (!file_priv)
4597 return -ENOMEM;
4598
4599 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004600 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004601 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004602 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004603
4604 spin_lock_init(&file_priv->mm.lock);
4605 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004606
Chris Wilsonc80ff162016-07-27 09:07:27 +01004607 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004608
Ben Widawskye422b882013-12-06 14:10:58 -08004609 ret = i915_gem_context_open(dev, file);
4610 if (ret)
4611 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004612
Ben Widawskye422b882013-12-06 14:10:58 -08004613 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004614}
4615
Daniel Vetterb680c372014-09-19 18:27:27 +02004616/**
4617 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004618 * @old: current GEM buffer for the frontbuffer slots
4619 * @new: new GEM buffer for the frontbuffer slots
4620 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004621 *
4622 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4623 * from @old and setting them in @new. Both @old and @new can be NULL.
4624 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004625void i915_gem_track_fb(struct drm_i915_gem_object *old,
4626 struct drm_i915_gem_object *new,
4627 unsigned frontbuffer_bits)
4628{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004629 /* Control of individual bits within the mask are guarded by
4630 * the owning plane->mutex, i.e. we can never see concurrent
4631 * manipulation of individual bits. But since the bitfield as a whole
4632 * is updated using RMW, we need to use atomics in order to update
4633 * the bits.
4634 */
4635 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4636 sizeof(atomic_t) * BITS_PER_BYTE);
4637
Daniel Vettera071fa02014-06-18 23:28:09 +02004638 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004639 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4640 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004641 }
4642
4643 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004644 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4645 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004646 }
4647}
4648
Ben Widawskya70a3142013-07-31 16:59:56 -07004649/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004650u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4651 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004652{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004653 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004654 struct i915_vma *vma;
4655
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004656 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004657
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004658 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004659 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004660 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4661 continue;
4662 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004663 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004664 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004665
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004666 WARN(1, "%s vma for this object not found.\n",
4667 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004668 return -1;
4669}
4670
Michel Thierry088e0df2015-08-07 17:40:17 +01004671u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4672 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004673{
4674 struct i915_vma *vma;
4675
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004676 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004677 if (i915_vma_is_ggtt(vma) &&
4678 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004679 return vma->node.start;
4680
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004681 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004682 return -1;
4683}
4684
4685bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4686 struct i915_address_space *vm)
4687{
4688 struct i915_vma *vma;
4689
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004690 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004691 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004692 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4693 continue;
4694 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4695 return true;
4696 }
4697
4698 return false;
4699}
4700
4701bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004702 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004703{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004704 struct i915_vma *vma;
4705
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004706 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson3272db52016-08-04 16:32:32 +01004707 if (i915_vma_is_ggtt(vma) &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004708 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004709 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004710 return true;
4711
4712 return false;
4713}
4714
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004715unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004716{
Ben Widawskya70a3142013-07-31 16:59:56 -07004717 struct i915_vma *vma;
4718
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004719 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004720
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004721 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004722 if (i915_vma_is_ggtt(vma) &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004723 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004724 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004725 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004726
Ben Widawskya70a3142013-07-31 16:59:56 -07004727 return 0;
4728}
4729
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004730bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004731{
4732 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004733 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +01004734 if (i915_vma_is_pinned(vma))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004735 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004736
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004737 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004738}
Dave Gordonea702992015-07-09 19:29:02 +01004739
Dave Gordon033908a2015-12-10 18:51:23 +00004740/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4741struct page *
4742i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4743{
4744 struct page *page;
4745
4746 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004747 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004748 return NULL;
4749
4750 page = i915_gem_object_get_page(obj, n);
4751 set_page_dirty(page);
4752 return page;
4753}
4754
Dave Gordonea702992015-07-09 19:29:02 +01004755/* Allocate a new GEM object and fill it with the supplied data */
4756struct drm_i915_gem_object *
4757i915_gem_object_create_from_data(struct drm_device *dev,
4758 const void *data, size_t size)
4759{
4760 struct drm_i915_gem_object *obj;
4761 struct sg_table *sg;
4762 size_t bytes;
4763 int ret;
4764
Dave Gordond37cd8a2016-04-22 19:14:32 +01004765 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004766 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004767 return obj;
4768
4769 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4770 if (ret)
4771 goto fail;
4772
4773 ret = i915_gem_object_get_pages(obj);
4774 if (ret)
4775 goto fail;
4776
4777 i915_gem_object_pin_pages(obj);
4778 sg = obj->pages;
4779 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004780 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004781 i915_gem_object_unpin_pages(obj);
4782
4783 if (WARN_ON(bytes != size)) {
4784 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4785 ret = -EFAULT;
4786 goto fail;
4787 }
4788
4789 return obj;
4790
4791fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004792 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004793 return ERR_PTR(ret);
4794}