blob: 34f910e039723db600d66e18df4bf6fb01e523cf [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
Benjamin Herrenschmidt95327d02012-04-01 17:35:53 +000024#include <asm/switch_to.h>
Paul Mackerrasb0a94d42012-11-04 18:15:43 +000025#include <asm/time.h>
Simon Guo57063402018-05-23 15:02:01 +080026#include <asm/tm.h>
Thomas Huth5358a962015-05-22 09:25:02 +020027#include "book3s.h"
Simon Guo533082a2018-05-23 15:02:00 +080028#include <asm/asm-prototypes.h>
Alexander Grafc215c6e2009-10-30 05:47:14 +000029
30#define OP_19_XOP_RFID 18
31#define OP_19_XOP_RFI 50
32
33#define OP_31_XOP_MFMSR 83
34#define OP_31_XOP_MTMSR 146
35#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010036#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000037#define OP_31_XOP_MTSRIN 242
38#define OP_31_XOP_TLBIEL 274
39#define OP_31_XOP_TLBIE 306
Alexander Graf50c7bb82012-12-14 23:42:05 +010040/* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
41#define OP_31_XOP_FAKE_SC1 308
Alexander Grafc215c6e2009-10-30 05:47:14 +000042#define OP_31_XOP_SLBMTE 402
43#define OP_31_XOP_SLBIE 434
44#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010045#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000046#define OP_31_XOP_MFSRIN 659
Alexander Grafbd7cdbb2010-03-24 21:48:33 +010047#define OP_31_XOP_DCBA 758
Alexander Grafc215c6e2009-10-30 05:47:14 +000048#define OP_31_XOP_SLBMFEV 851
49#define OP_31_XOP_EIOIO 854
50#define OP_31_XOP_SLBMFEE 915
51
Simon Guo57063402018-05-23 15:02:01 +080052#define OP_31_XOP_TBEGIN 654
Simon Guo26798f82018-05-23 15:02:05 +080053#define OP_31_XOP_TABORT 910
Simon Guo57063402018-05-23 15:02:01 +080054
Simon Guo03c81682018-05-23 15:02:03 +080055#define OP_31_XOP_TRECLAIM 942
Simon Guoe32c53d2018-05-23 15:02:04 +080056#define OP_31_XOP_TRCHKPT 1006
Simon Guo03c81682018-05-23 15:02:03 +080057
Alexander Grafc215c6e2009-10-30 05:47:14 +000058/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
59#define OP_31_XOP_DCBZ 1010
60
Alexander Grafca7f4202010-03-24 21:48:28 +010061#define OP_LFS 48
62#define OP_LFD 50
63#define OP_STFS 52
64#define OP_STFD 54
65
Alexander Grafd6d549b2010-02-19 11:00:33 +010066#define SPRN_GQR0 912
67#define SPRN_GQR1 913
68#define SPRN_GQR2 914
69#define SPRN_GQR3 915
70#define SPRN_GQR4 916
71#define SPRN_GQR5 917
72#define SPRN_GQR6 918
73#define SPRN_GQR7 919
74
Alexander Graf07b09072010-04-16 00:11:53 +020075/* Book3S_32 defines mfsrin(v) - but that messes up our abstract
76 * function pointers, so let's just disable the define. */
77#undef mfsrin
78
Alexander Graf317a8fa2011-08-08 16:07:16 +020079enum priv_level {
80 PRIV_PROBLEM = 0,
81 PRIV_SUPER = 1,
82 PRIV_HYPER = 2,
83};
84
85static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
86{
87 /* PAPR VMs only access supervisor SPRs */
88 if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
89 return false;
90
91 /* Limit user space to its own small SPR set */
Alexander Graf5deb8e72014-04-24 13:46:24 +020092 if ((kvmppc_get_msr(vcpu) & MSR_PR) && level > PRIV_PROBLEM)
Alexander Graf317a8fa2011-08-08 16:07:16 +020093 return false;
94
95 return true;
96}
97
Simon Guode7ad932018-05-23 15:01:56 +080098#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
99static inline void kvmppc_copyto_vcpu_tm(struct kvm_vcpu *vcpu)
100{
101 memcpy(&vcpu->arch.gpr_tm[0], &vcpu->arch.regs.gpr[0],
102 sizeof(vcpu->arch.gpr_tm));
103 memcpy(&vcpu->arch.fp_tm, &vcpu->arch.fp,
104 sizeof(struct thread_fp_state));
105 memcpy(&vcpu->arch.vr_tm, &vcpu->arch.vr,
106 sizeof(struct thread_vr_state));
107 vcpu->arch.ppr_tm = vcpu->arch.ppr;
108 vcpu->arch.dscr_tm = vcpu->arch.dscr;
109 vcpu->arch.amr_tm = vcpu->arch.amr;
110 vcpu->arch.ctr_tm = vcpu->arch.regs.ctr;
111 vcpu->arch.tar_tm = vcpu->arch.tar;
112 vcpu->arch.lr_tm = vcpu->arch.regs.link;
113 vcpu->arch.cr_tm = vcpu->arch.cr;
114 vcpu->arch.xer_tm = vcpu->arch.regs.xer;
115 vcpu->arch.vrsave_tm = vcpu->arch.vrsave;
116}
117
118static inline void kvmppc_copyfrom_vcpu_tm(struct kvm_vcpu *vcpu)
119{
120 memcpy(&vcpu->arch.regs.gpr[0], &vcpu->arch.gpr_tm[0],
121 sizeof(vcpu->arch.regs.gpr));
122 memcpy(&vcpu->arch.fp, &vcpu->arch.fp_tm,
123 sizeof(struct thread_fp_state));
124 memcpy(&vcpu->arch.vr, &vcpu->arch.vr_tm,
125 sizeof(struct thread_vr_state));
126 vcpu->arch.ppr = vcpu->arch.ppr_tm;
127 vcpu->arch.dscr = vcpu->arch.dscr_tm;
128 vcpu->arch.amr = vcpu->arch.amr_tm;
129 vcpu->arch.regs.ctr = vcpu->arch.ctr_tm;
130 vcpu->arch.tar = vcpu->arch.tar_tm;
131 vcpu->arch.regs.link = vcpu->arch.lr_tm;
132 vcpu->arch.cr = vcpu->arch.cr_tm;
133 vcpu->arch.regs.xer = vcpu->arch.xer_tm;
134 vcpu->arch.vrsave = vcpu->arch.vrsave_tm;
135}
136
Simon Guo03c81682018-05-23 15:02:03 +0800137static void kvmppc_emulate_treclaim(struct kvm_vcpu *vcpu, int ra_val)
138{
139 unsigned long guest_msr = kvmppc_get_msr(vcpu);
140 int fc_val = ra_val ? ra_val : 1;
141
142 /* CR0 = 0 | MSR[TS] | 0 */
143 vcpu->arch.cr = (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)) |
144 (((guest_msr & MSR_TS_MASK) >> (MSR_TS_S_LG - 1))
145 << CR0_SHIFT);
146
147 preempt_disable();
148 kvmppc_save_tm_pr(vcpu);
149 kvmppc_copyfrom_vcpu_tm(vcpu);
150
151 tm_enable();
152 vcpu->arch.texasr = mfspr(SPRN_TEXASR);
153 /* failure recording depends on Failure Summary bit */
154 if (!(vcpu->arch.texasr & TEXASR_FS)) {
155 vcpu->arch.texasr &= ~TEXASR_FC;
156 vcpu->arch.texasr |= ((u64)fc_val << TEXASR_FC_LG);
157
158 vcpu->arch.texasr &= ~(TEXASR_PR | TEXASR_HV);
159 if (kvmppc_get_msr(vcpu) & MSR_PR)
160 vcpu->arch.texasr |= TEXASR_PR;
161
162 if (kvmppc_get_msr(vcpu) & MSR_HV)
163 vcpu->arch.texasr |= TEXASR_HV;
164
165 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
166 mtspr(SPRN_TEXASR, vcpu->arch.texasr);
167 mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
168 }
169 tm_disable();
170 /*
171 * treclaim need quit to non-transactional state.
172 */
173 guest_msr &= ~(MSR_TS_MASK);
174 kvmppc_set_msr(vcpu, guest_msr);
175 preempt_enable();
176}
Simon Guoe32c53d2018-05-23 15:02:04 +0800177
178static void kvmppc_emulate_trchkpt(struct kvm_vcpu *vcpu)
179{
180 unsigned long guest_msr = kvmppc_get_msr(vcpu);
181
182 preempt_disable();
183 /*
184 * need flush FP/VEC/VSX to vcpu save area before
185 * copy.
186 */
187 kvmppc_giveup_ext(vcpu, MSR_VSX);
188 kvmppc_copyto_vcpu_tm(vcpu);
189 kvmppc_save_tm_sprs(vcpu);
190
191 /*
192 * as a result of trecheckpoint. set TS to suspended.
193 */
194 guest_msr &= ~(MSR_TS_MASK);
195 guest_msr |= MSR_TS_S;
196 kvmppc_set_msr(vcpu, guest_msr);
197 kvmppc_restore_tm_pr(vcpu);
198 preempt_enable();
199}
Simon Guo26798f82018-05-23 15:02:05 +0800200
201/* emulate tabort. at guest privilege state */
202static void kvmppc_emulate_tabort(struct kvm_vcpu *vcpu, int ra_val)
203{
204 /* currently we only emulate tabort. but no emulation of other
205 * tabort variants since there is no kernel usage of them at
206 * present.
207 */
208 unsigned long guest_msr = kvmppc_get_msr(vcpu);
209
210 preempt_disable();
211 tm_enable();
212 tm_abort(ra_val);
213
214 /* CR0 = 0 | MSR[TS] | 0 */
215 vcpu->arch.cr = (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)) |
216 (((guest_msr & MSR_TS_MASK) >> (MSR_TS_S_LG - 1))
217 << CR0_SHIFT);
218
219 vcpu->arch.texasr = mfspr(SPRN_TEXASR);
220 /* failure recording depends on Failure Summary bit,
221 * and tabort will be treated as nops in non-transactional
222 * state.
223 */
224 if (!(vcpu->arch.texasr & TEXASR_FS) &&
225 MSR_TM_ACTIVE(guest_msr)) {
226 vcpu->arch.texasr &= ~(TEXASR_PR | TEXASR_HV);
227 if (guest_msr & MSR_PR)
228 vcpu->arch.texasr |= TEXASR_PR;
229
230 if (guest_msr & MSR_HV)
231 vcpu->arch.texasr |= TEXASR_HV;
232
233 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
234 mtspr(SPRN_TEXASR, vcpu->arch.texasr);
235 mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
236 }
237 tm_disable();
238 preempt_enable();
239}
240
Simon Guode7ad932018-05-23 15:01:56 +0800241#endif
242
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530243int kvmppc_core_emulate_op_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
244 unsigned int inst, int *advance)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000245{
246 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200247 int rt = get_rt(inst);
248 int rs = get_rs(inst);
249 int ra = get_ra(inst);
250 int rb = get_rb(inst);
Alexander Graf42188362014-05-13 17:05:51 +0200251 u32 inst_sc = 0x44000002;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000252
253 switch (get_op(inst)) {
Alexander Graf42188362014-05-13 17:05:51 +0200254 case 0:
255 emulated = EMULATE_FAIL;
256 if ((kvmppc_get_msr(vcpu) & MSR_LE) &&
257 (inst == swab32(inst_sc))) {
258 /*
259 * This is the byte reversed syscall instruction of our
260 * hypercall handler. Early versions of LE Linux didn't
261 * swap the instructions correctly and ended up in
262 * illegal instructions.
263 * Just always fail hypercalls on these broken systems.
264 */
265 kvmppc_set_gpr(vcpu, 3, EV_UNIMPLEMENTED);
266 kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
267 emulated = EMULATE_DONE;
268 }
269 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000270 case 19:
271 switch (get_xop(inst)) {
272 case OP_19_XOP_RFID:
Simon Guo401a89e2018-05-23 15:01:54 +0800273 case OP_19_XOP_RFI: {
274 unsigned long srr1 = kvmppc_get_srr1(vcpu);
275#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
276 unsigned long cur_msr = kvmppc_get_msr(vcpu);
277
278 /*
279 * add rules to fit in ISA specification regarding TM
280 * state transistion in TM disable/Suspended state,
281 * and target TM state is TM inactive(00) state. (the
282 * change should be suppressed).
283 */
284 if (((cur_msr & MSR_TM) == 0) &&
285 ((srr1 & MSR_TM) == 0) &&
286 MSR_TM_SUSPENDED(cur_msr) &&
287 !MSR_TM_ACTIVE(srr1))
288 srr1 |= MSR_TS_S;
289#endif
Alexander Graf5deb8e72014-04-24 13:46:24 +0200290 kvmppc_set_pc(vcpu, kvmppc_get_srr0(vcpu));
Simon Guo401a89e2018-05-23 15:01:54 +0800291 kvmppc_set_msr(vcpu, srr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000292 *advance = 0;
293 break;
Simon Guo401a89e2018-05-23 15:01:54 +0800294 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000295
296 default:
297 emulated = EMULATE_FAIL;
298 break;
299 }
300 break;
301 case 31:
302 switch (get_xop(inst)) {
303 case OP_31_XOP_MFMSR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200304 kvmppc_set_gpr(vcpu, rt, kvmppc_get_msr(vcpu));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000305 break;
306 case OP_31_XOP_MTMSRD:
307 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200308 ulong rs_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000309 if (inst & 0x10000) {
Alexander Graf5deb8e72014-04-24 13:46:24 +0200310 ulong new_msr = kvmppc_get_msr(vcpu);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200311 new_msr &= ~(MSR_RI | MSR_EE);
312 new_msr |= rs_val & (MSR_RI | MSR_EE);
Alexander Graf5deb8e72014-04-24 13:46:24 +0200313 kvmppc_set_msr_fast(vcpu, new_msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000314 } else
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200315 kvmppc_set_msr(vcpu, rs_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000316 break;
317 }
318 case OP_31_XOP_MTMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200319 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000320 break;
Alexander Grafc6648762010-03-24 21:48:24 +0100321 case OP_31_XOP_MFSR:
322 {
323 int srnum;
324
325 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
326 if (vcpu->arch.mmu.mfsrin) {
327 u32 sr;
328 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200329 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc6648762010-03-24 21:48:24 +0100330 }
331 break;
332 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000333 case OP_31_XOP_MFSRIN:
334 {
335 int srnum;
336
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200337 srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000338 if (vcpu->arch.mmu.mfsrin) {
339 u32 sr;
340 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200341 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000342 }
343 break;
344 }
Alexander Graf71db4082010-02-19 11:00:37 +0100345 case OP_31_XOP_MTSR:
346 vcpu->arch.mmu.mtsrin(vcpu,
347 (inst >> 16) & 0xf,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200348 kvmppc_get_gpr(vcpu, rs));
Alexander Graf71db4082010-02-19 11:00:37 +0100349 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000350 case OP_31_XOP_MTSRIN:
351 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200352 (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
353 kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000354 break;
355 case OP_31_XOP_TLBIE:
356 case OP_31_XOP_TLBIEL:
357 {
358 bool large = (inst & 0x00200000) ? true : false;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200359 ulong addr = kvmppc_get_gpr(vcpu, rb);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000360 vcpu->arch.mmu.tlbie(vcpu, addr, large);
361 break;
362 }
Aneesh Kumar K.V2ba9f0d2013-10-07 22:17:59 +0530363#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf50c7bb82012-12-14 23:42:05 +0100364 case OP_31_XOP_FAKE_SC1:
365 {
366 /* SC 1 papr hypercalls */
367 ulong cmd = kvmppc_get_gpr(vcpu, 3);
368 int i;
369
Alexander Graf5deb8e72014-04-24 13:46:24 +0200370 if ((kvmppc_get_msr(vcpu) & MSR_PR) ||
Alexander Graf50c7bb82012-12-14 23:42:05 +0100371 !vcpu->arch.papr_enabled) {
372 emulated = EMULATE_FAIL;
373 break;
374 }
375
376 if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
377 break;
378
379 run->papr_hcall.nr = cmd;
380 for (i = 0; i < 9; ++i) {
381 ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
382 run->papr_hcall.args[i] = gpr;
383 }
384
Bharat Bhushan0f47f9b2013-04-08 00:32:14 +0000385 run->exit_reason = KVM_EXIT_PAPR_HCALL;
386 vcpu->arch.hcall_needed = 1;
Bharat Bhushanc402a3f2013-04-08 00:32:13 +0000387 emulated = EMULATE_EXIT_USER;
Alexander Graf50c7bb82012-12-14 23:42:05 +0100388 break;
389 }
390#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000391 case OP_31_XOP_EIOIO:
392 break;
393 case OP_31_XOP_SLBMTE:
394 if (!vcpu->arch.mmu.slbmte)
395 return EMULATE_FAIL;
396
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100397 vcpu->arch.mmu.slbmte(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200398 kvmppc_get_gpr(vcpu, rs),
399 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000400 break;
401 case OP_31_XOP_SLBIE:
402 if (!vcpu->arch.mmu.slbie)
403 return EMULATE_FAIL;
404
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100405 vcpu->arch.mmu.slbie(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200406 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000407 break;
408 case OP_31_XOP_SLBIA:
409 if (!vcpu->arch.mmu.slbia)
410 return EMULATE_FAIL;
411
412 vcpu->arch.mmu.slbia(vcpu);
413 break;
414 case OP_31_XOP_SLBMFEE:
415 if (!vcpu->arch.mmu.slbmfee) {
416 emulated = EMULATE_FAIL;
417 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200418 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000419
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200420 rb_val = kvmppc_get_gpr(vcpu, rb);
421 t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
422 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000423 }
424 break;
425 case OP_31_XOP_SLBMFEV:
426 if (!vcpu->arch.mmu.slbmfev) {
427 emulated = EMULATE_FAIL;
428 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200429 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000430
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200431 rb_val = kvmppc_get_gpr(vcpu, rb);
432 t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
433 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000434 }
435 break;
Alexander Grafbd7cdbb2010-03-24 21:48:33 +0100436 case OP_31_XOP_DCBA:
437 /* Gets treated as NOP */
438 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000439 case OP_31_XOP_DCBZ:
440 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200441 ulong rb_val = kvmppc_get_gpr(vcpu, rb);
442 ulong ra_val = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100443 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000444 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
Alexander Graf9fb244a2010-03-24 21:48:32 +0100445 u32 dsisr;
446 int r;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000447
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200448 if (ra)
449 ra_val = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000450
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200451 addr = (ra_val + rb_val) & ~31ULL;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200452 if (!(kvmppc_get_msr(vcpu) & MSR_SF))
Alexander Grafc215c6e2009-10-30 05:47:14 +0000453 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100454 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000455
Alexander Graf9fb244a2010-03-24 21:48:32 +0100456 r = kvmppc_st(vcpu, &addr, 32, zeros, true);
457 if ((r == -ENOENT) || (r == -EPERM)) {
458 *advance = 0;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200459 kvmppc_set_dar(vcpu, vaddr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000460 vcpu->arch.fault_dar = vaddr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100461
462 dsisr = DSISR_ISSTORE;
463 if (r == -ENOENT)
464 dsisr |= DSISR_NOHPTE;
465 else if (r == -EPERM)
466 dsisr |= DSISR_PROTFAULT;
467
Alexander Graf5deb8e72014-04-24 13:46:24 +0200468 kvmppc_set_dsisr(vcpu, dsisr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000469 vcpu->arch.fault_dsisr = dsisr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100470
Alexander Grafc215c6e2009-10-30 05:47:14 +0000471 kvmppc_book3s_queue_irqprio(vcpu,
472 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000473 }
474
475 break;
476 }
Simon Guo57063402018-05-23 15:02:01 +0800477#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
478 case OP_31_XOP_TBEGIN:
479 {
480 if (!cpu_has_feature(CPU_FTR_TM))
481 break;
482
483 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
484 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
485 emulated = EMULATE_AGAIN;
486 break;
487 }
488
489 if (!(kvmppc_get_msr(vcpu) & MSR_PR)) {
490 preempt_disable();
491 vcpu->arch.cr = (CR0_TBEGIN_FAILURE |
492 (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)));
493
494 vcpu->arch.texasr = (TEXASR_FS | TEXASR_EXACT |
495 (((u64)(TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
496 << TEXASR_FC_LG));
497
498 if ((inst >> 21) & 0x1)
499 vcpu->arch.texasr |= TEXASR_ROT;
500
501 if (kvmppc_get_msr(vcpu) & MSR_HV)
502 vcpu->arch.texasr |= TEXASR_HV;
503
504 vcpu->arch.tfhar = kvmppc_get_pc(vcpu) + 4;
505 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
506
507 kvmppc_restore_tm_sprs(vcpu);
508 preempt_enable();
509 } else
510 emulated = EMULATE_FAIL;
511 break;
512 }
Simon Guo26798f82018-05-23 15:02:05 +0800513 case OP_31_XOP_TABORT:
514 {
515 ulong guest_msr = kvmppc_get_msr(vcpu);
516 unsigned long ra_val = 0;
517
518 if (!cpu_has_feature(CPU_FTR_TM))
519 break;
520
521 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
522 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
523 emulated = EMULATE_AGAIN;
524 break;
525 }
526
527 /* only emulate for privilege guest, since problem state
528 * guest can run with TM enabled and we don't expect to
529 * trap at here for that case.
530 */
531 WARN_ON(guest_msr & MSR_PR);
532
533 if (ra)
534 ra_val = kvmppc_get_gpr(vcpu, ra);
535
536 kvmppc_emulate_tabort(vcpu, ra_val);
537 break;
538 }
Simon Guo03c81682018-05-23 15:02:03 +0800539 case OP_31_XOP_TRECLAIM:
540 {
541 ulong guest_msr = kvmppc_get_msr(vcpu);
542 unsigned long ra_val = 0;
543
544 if (!cpu_has_feature(CPU_FTR_TM))
545 break;
546
547 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
548 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
549 emulated = EMULATE_AGAIN;
550 break;
551 }
552
553 /* generate interrupts based on priorities */
554 if (guest_msr & MSR_PR) {
555 /* Privileged Instruction type Program Interrupt */
556 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
557 emulated = EMULATE_AGAIN;
558 break;
559 }
560
561 if (!MSR_TM_ACTIVE(guest_msr)) {
562 /* TM bad thing interrupt */
563 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
564 emulated = EMULATE_AGAIN;
565 break;
566 }
567
568 if (ra)
569 ra_val = kvmppc_get_gpr(vcpu, ra);
570 kvmppc_emulate_treclaim(vcpu, ra_val);
571 break;
572 }
Simon Guoe32c53d2018-05-23 15:02:04 +0800573 case OP_31_XOP_TRCHKPT:
574 {
575 ulong guest_msr = kvmppc_get_msr(vcpu);
576 unsigned long texasr;
577
578 if (!cpu_has_feature(CPU_FTR_TM))
579 break;
580
581 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
582 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
583 emulated = EMULATE_AGAIN;
584 break;
585 }
586
587 /* generate interrupt based on priorities */
588 if (guest_msr & MSR_PR) {
589 /* Privileged Instruction type Program Intr */
590 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
591 emulated = EMULATE_AGAIN;
592 break;
593 }
594
595 tm_enable();
596 texasr = mfspr(SPRN_TEXASR);
597 tm_disable();
598
599 if (MSR_TM_ACTIVE(guest_msr) ||
600 !(texasr & (TEXASR_FS))) {
601 /* TM bad thing interrupt */
602 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
603 emulated = EMULATE_AGAIN;
604 break;
605 }
606
607 kvmppc_emulate_trchkpt(vcpu);
608 break;
609 }
Simon Guo57063402018-05-23 15:02:01 +0800610#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000611 default:
612 emulated = EMULATE_FAIL;
613 }
614 break;
615 default:
616 emulated = EMULATE_FAIL;
617 }
618
Alexander Graf831317b2010-02-19 11:00:44 +0100619 if (emulated == EMULATE_FAIL)
620 emulated = kvmppc_emulate_paired_single(run, vcpu);
621
Alexander Grafc215c6e2009-10-30 05:47:14 +0000622 return emulated;
623}
624
Alexander Grafe15a1132009-11-30 03:02:02 +0000625void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
626 u32 val)
627{
628 if (upper) {
629 /* Upper BAT */
630 u32 bl = (val >> 2) & 0x7ff;
631 bat->bepi_mask = (~bl << 17);
632 bat->bepi = val & 0xfffe0000;
633 bat->vs = (val & 2) ? 1 : 0;
634 bat->vp = (val & 1) ? 1 : 0;
635 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
636 } else {
637 /* Lower BAT */
638 bat->brpn = val & 0xfffe0000;
639 bat->wimg = (val >> 3) & 0xf;
640 bat->pp = val & 3;
641 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
642 }
643}
644
Alexander Grafc1c88e22010-08-02 23:23:04 +0200645static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
Alexander Grafc04a6952010-03-24 21:48:25 +0100646{
647 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
648 struct kvmppc_bat *bat;
649
650 switch (sprn) {
651 case SPRN_IBAT0U ... SPRN_IBAT3L:
652 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
653 break;
654 case SPRN_IBAT4U ... SPRN_IBAT7L:
655 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
656 break;
657 case SPRN_DBAT0U ... SPRN_DBAT3L:
658 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
659 break;
660 case SPRN_DBAT4U ... SPRN_DBAT7L:
661 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
662 break;
663 default:
664 BUG();
665 }
666
Alexander Grafc1c88e22010-08-02 23:23:04 +0200667 return bat;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000668}
669
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530670int kvmppc_core_emulate_mtspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000671{
672 int emulated = EMULATE_DONE;
673
674 switch (sprn) {
675 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200676 if (!spr_allowed(vcpu, PRIV_HYPER))
677 goto unprivileged;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100678 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000679 break;
680 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200681 kvmppc_set_dsisr(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000682 break;
683 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200684 kvmppc_set_dar(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000685 break;
686 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100687 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000688 break;
689 case SPRN_IBAT0U ... SPRN_IBAT3L:
690 case SPRN_IBAT4U ... SPRN_IBAT7L:
691 case SPRN_DBAT0U ... SPRN_DBAT3L:
692 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200693 {
694 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
695
696 kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000697 /* BAT writes happen so rarely that we're ok to flush
698 * everything here */
699 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100700 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000701 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200702 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000703 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100704 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000705 break;
706 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100707 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000708 break;
709 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100710 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000711 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100712 case SPRN_HID2_GEKKO:
713 to_book3s(vcpu)->hid[2] = spr_val;
714 /* HID2.PSE controls paired single on gekko */
715 switch (vcpu->arch.pvr) {
716 case 0x00080200: /* lonestar 2.0 */
717 case 0x00088202: /* lonestar 2.2 */
718 case 0x70000100: /* gekko 1.0 */
719 case 0x00080100: /* gekko 2.0 */
720 case 0x00083203: /* gekko 2.3a */
721 case 0x00083213: /* gekko 2.3b */
722 case 0x00083204: /* gekko 2.4 */
723 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
Alexander Grafb83d4a92010-04-20 02:49:54 +0200724 case 0x00087200: /* broadway */
725 if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
726 /* Native paired singles */
727 } else if (spr_val & (1 << 29)) { /* HID2.PSE */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100728 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
729 kvmppc_giveup_ext(vcpu, MSR_FP);
730 } else {
731 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
732 }
733 break;
734 }
735 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000736 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100737 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100738 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000739 break;
740 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100741 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000742 /* guest HID5 set can change is_dcbz32 */
743 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
744 (mfmsr() & MSR_HV))
745 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
746 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100747 case SPRN_GQR0:
748 case SPRN_GQR1:
749 case SPRN_GQR2:
750 case SPRN_GQR3:
751 case SPRN_GQR4:
752 case SPRN_GQR5:
753 case SPRN_GQR6:
754 case SPRN_GQR7:
755 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
756 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200757#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf8e6afa32014-07-31 10:21:59 +0200758 case SPRN_FSCR:
759 kvmppc_set_fscr(vcpu, spr_val);
760 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200761 case SPRN_BESCR:
762 vcpu->arch.bescr = spr_val;
763 break;
764 case SPRN_EBBHR:
765 vcpu->arch.ebbhr = spr_val;
766 break;
767 case SPRN_EBBRR:
768 vcpu->arch.ebbrr = spr_val;
769 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200770#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
771 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200772 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200773 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800774 if (!cpu_has_feature(CPU_FTR_TM))
775 break;
776
777 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
778 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
779 emulated = EMULATE_AGAIN;
780 break;
781 }
782
783 if (MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)) &&
784 !((MSR_TM_SUSPENDED(kvmppc_get_msr(vcpu))) &&
785 (sprn == SPRN_TFHAR))) {
786 /* it is illegal to mtspr() TM regs in
787 * other than non-transactional state, with
788 * the exception of TFHAR in suspend state.
789 */
790 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
791 emulated = EMULATE_AGAIN;
792 break;
793 }
794
795 tm_enable();
796 if (sprn == SPRN_TFHAR)
797 mtspr(SPRN_TFHAR, spr_val);
798 else if (sprn == SPRN_TEXASR)
799 mtspr(SPRN_TEXASR, spr_val);
800 else
801 mtspr(SPRN_TFIAR, spr_val);
802 tm_disable();
803
Alexander Graf9916d572014-04-29 17:54:40 +0200804 break;
805#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200806#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000807 case SPRN_ICTC:
808 case SPRN_THRM1:
809 case SPRN_THRM2:
810 case SPRN_THRM3:
811 case SPRN_CTRLF:
812 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100813 case SPRN_L2CR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000814 case SPRN_DSCR:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100815 case SPRN_MMCR0_GEKKO:
816 case SPRN_MMCR1_GEKKO:
817 case SPRN_PMC1_GEKKO:
818 case SPRN_PMC2_GEKKO:
819 case SPRN_PMC3_GEKKO:
820 case SPRN_PMC4_GEKKO:
821 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000822 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200823 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200824#ifdef CONFIG_PPC_BOOK3S_64
825 case SPRN_MMCRS:
826 case SPRN_MMCRA:
827 case SPRN_MMCR0:
828 case SPRN_MMCR1:
829 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200830 case SPRN_UMMCR2:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200831#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000832 break;
Alexander Graf317a8fa2011-08-08 16:07:16 +0200833unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000834 default:
Thomas Huthfeafd132017-04-05 15:58:51 +0200835 pr_info_ratelimited("KVM: invalid SPR write: %d\n", sprn);
836 if (sprn & 0x10) {
837 if (kvmppc_get_msr(vcpu) & MSR_PR) {
838 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
839 emulated = EMULATE_AGAIN;
840 }
841 } else {
842 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0) {
843 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
844 emulated = EMULATE_AGAIN;
845 }
846 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000847 break;
848 }
849
850 return emulated;
851}
852
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530853int kvmppc_core_emulate_mfspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000854{
855 int emulated = EMULATE_DONE;
856
857 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100858 case SPRN_IBAT0U ... SPRN_IBAT3L:
859 case SPRN_IBAT4U ... SPRN_IBAT7L:
860 case SPRN_DBAT0U ... SPRN_DBAT3L:
861 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200862 {
863 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
864
865 if (sprn % 2)
Alexander Graf54771e62012-05-04 14:55:12 +0200866 *spr_val = bat->raw >> 32;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200867 else
Alexander Graf54771e62012-05-04 14:55:12 +0200868 *spr_val = bat->raw;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200869
Alexander Grafc04a6952010-03-24 21:48:25 +0100870 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200871 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000872 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200873 if (!spr_allowed(vcpu, PRIV_HYPER))
874 goto unprivileged;
Alexander Graf54771e62012-05-04 14:55:12 +0200875 *spr_val = to_book3s(vcpu)->sdr1;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000876 break;
877 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200878 *spr_val = kvmppc_get_dsisr(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000879 break;
880 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200881 *spr_val = kvmppc_get_dar(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000882 break;
883 case SPRN_HIOR:
Alexander Graf54771e62012-05-04 14:55:12 +0200884 *spr_val = to_book3s(vcpu)->hior;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000885 break;
886 case SPRN_HID0:
Alexander Graf54771e62012-05-04 14:55:12 +0200887 *spr_val = to_book3s(vcpu)->hid[0];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000888 break;
889 case SPRN_HID1:
Alexander Graf54771e62012-05-04 14:55:12 +0200890 *spr_val = to_book3s(vcpu)->hid[1];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000891 break;
892 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100893 case SPRN_HID2_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200894 *spr_val = to_book3s(vcpu)->hid[2];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000895 break;
896 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100897 case SPRN_HID4_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200898 *spr_val = to_book3s(vcpu)->hid[4];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000899 break;
900 case SPRN_HID5:
Alexander Graf54771e62012-05-04 14:55:12 +0200901 *spr_val = to_book3s(vcpu)->hid[5];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000902 break;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200903 case SPRN_CFAR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000904 case SPRN_DSCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200905 *spr_val = 0;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200906 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000907 case SPRN_PURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530908 /*
909 * On exit we would have updated purr
910 */
911 *spr_val = vcpu->arch.purr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000912 break;
913 case SPRN_SPURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530914 /*
915 * On exit we would have updated spurr
916 */
917 *spr_val = vcpu->arch.spurr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000918 break;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530919 case SPRN_VTB:
Paul Mackerras88b02cf92016-09-15 13:42:52 +1000920 *spr_val = to_book3s(vcpu)->vtb;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530921 break;
Aneesh Kumar K.V06da28e2014-06-05 17:38:05 +0530922 case SPRN_IC:
923 *spr_val = vcpu->arch.ic;
924 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100925 case SPRN_GQR0:
926 case SPRN_GQR1:
927 case SPRN_GQR2:
928 case SPRN_GQR3:
929 case SPRN_GQR4:
930 case SPRN_GQR5:
931 case SPRN_GQR6:
932 case SPRN_GQR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200933 *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
Alexander Grafd6d549b2010-02-19 11:00:33 +0100934 break;
Alexander Graf8e6afa32014-07-31 10:21:59 +0200935#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf616dff82014-04-29 16:48:44 +0200936 case SPRN_FSCR:
937 *spr_val = vcpu->arch.fscr;
938 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200939 case SPRN_BESCR:
940 *spr_val = vcpu->arch.bescr;
941 break;
942 case SPRN_EBBHR:
943 *spr_val = vcpu->arch.ebbhr;
944 break;
945 case SPRN_EBBRR:
946 *spr_val = vcpu->arch.ebbrr;
947 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200948#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
949 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200950 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200951 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800952 if (!cpu_has_feature(CPU_FTR_TM))
953 break;
954
955 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
956 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
957 emulated = EMULATE_AGAIN;
958 break;
959 }
960
961 tm_enable();
962 if (sprn == SPRN_TFHAR)
963 *spr_val = mfspr(SPRN_TFHAR);
964 else if (sprn == SPRN_TEXASR)
965 *spr_val = mfspr(SPRN_TEXASR);
966 else if (sprn == SPRN_TFIAR)
967 *spr_val = mfspr(SPRN_TFIAR);
968 tm_disable();
Alexander Graf9916d572014-04-29 17:54:40 +0200969 break;
970#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200971#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000972 case SPRN_THRM1:
973 case SPRN_THRM2:
974 case SPRN_THRM3:
975 case SPRN_CTRLF:
976 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100977 case SPRN_L2CR:
978 case SPRN_MMCR0_GEKKO:
979 case SPRN_MMCR1_GEKKO:
980 case SPRN_PMC1_GEKKO:
981 case SPRN_PMC2_GEKKO:
982 case SPRN_PMC3_GEKKO:
983 case SPRN_PMC4_GEKKO:
984 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000985 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200986 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200987#ifdef CONFIG_PPC_BOOK3S_64
988 case SPRN_MMCRS:
989 case SPRN_MMCRA:
990 case SPRN_MMCR0:
991 case SPRN_MMCR1:
992 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200993 case SPRN_UMMCR2:
Alexander Grafa5948fa2014-04-25 16:07:21 +0200994 case SPRN_TIR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200995#endif
Alexander Graf54771e62012-05-04 14:55:12 +0200996 *spr_val = 0;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000997 break;
998 default:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200999unprivileged:
Thomas Huthfeafd132017-04-05 15:58:51 +02001000 pr_info_ratelimited("KVM: invalid SPR read: %d\n", sprn);
1001 if (sprn & 0x10) {
1002 if (kvmppc_get_msr(vcpu) & MSR_PR) {
1003 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
1004 emulated = EMULATE_AGAIN;
1005 }
1006 } else {
1007 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0 ||
1008 sprn == 4 || sprn == 5 || sprn == 6) {
1009 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
1010 emulated = EMULATE_AGAIN;
1011 }
1012 }
1013
Alexander Grafc215c6e2009-10-30 05:47:14 +00001014 break;
1015 }
1016
1017 return emulated;
1018}
1019
Alexander Grafca7f4202010-03-24 21:48:28 +01001020u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
1021{
Aneesh Kumar K.Vddca1562014-05-12 17:04:06 +05301022 return make_dsisr(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +01001023}
1024
1025ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
1026{
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +05301027#ifdef CONFIG_PPC_BOOK3S_64
1028 /*
1029 * Linux's fix_alignment() assumes that DAR is valid, so can we
1030 */
1031 return vcpu->arch.fault_dar;
1032#else
Alexander Grafca7f4202010-03-24 21:48:28 +01001033 ulong dar = 0;
Alexander Grafc46dc9a2012-05-04 14:01:33 +02001034 ulong ra = get_ra(inst);
1035 ulong rb = get_rb(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +01001036
1037 switch (get_op(inst)) {
1038 case OP_LFS:
1039 case OP_LFD:
1040 case OP_STFD:
1041 case OP_STFS:
Alexander Grafca7f4202010-03-24 21:48:28 +01001042 if (ra)
1043 dar = kvmppc_get_gpr(vcpu, ra);
1044 dar += (s32)((s16)inst);
1045 break;
1046 case 31:
Alexander Grafca7f4202010-03-24 21:48:28 +01001047 if (ra)
1048 dar = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc46dc9a2012-05-04 14:01:33 +02001049 dar += kvmppc_get_gpr(vcpu, rb);
Alexander Grafca7f4202010-03-24 21:48:28 +01001050 break;
1051 default:
1052 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
1053 break;
1054 }
1055
1056 return dar;
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +05301057#endif
Alexander Grafca7f4202010-03-24 21:48:28 +01001058}